blob: 593fff99e6bf51cdc73424f57bb34921a8634376 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070026#include <linux/msi.h>
Suresh Siddha1531a6a2009-03-16 17:04:57 -070027#include <linux/irqreturn.h>
Jiang Liu3a5670e2014-02-19 14:07:33 +080028#include <linux/rwsem.h>
Jiang Liu0e242612014-02-19 14:07:34 +080029#include <linux/rcupdate.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070030
Andrew Morton6eea69d2011-10-31 17:06:29 -070031struct acpi_dmar_header;
32
Suresh Siddha41750d32011-08-23 17:05:18 -070033/* DMAR Flags */
34#define DMAR_INTR_REMAP 0x1
35#define DMAR_X2APIC_OPT_OUT 0x2
36
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070037struct intel_iommu;
Jiang Liu694835d2014-01-06 14:18:16 +080038
David Woodhouse832bd852014-03-07 15:08:36 +000039struct dmar_dev_scope {
40 struct device __rcu *dev;
41 u8 bus;
42 u8 devfn;
43};
44
Suresh Siddhad3f13812011-08-23 17:05:25 -070045#ifdef CONFIG_DMAR_TABLE
Suresh Siddha41750d32011-08-23 17:05:18 -070046extern struct acpi_table_header *dmar_tbl;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070047struct dmar_drhd_unit {
48 struct list_head list; /* list of drhd units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -070049 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070050 u64 reg_base_addr; /* register base address*/
David Woodhouse832bd852014-03-07 15:08:36 +000051 struct dmar_dev_scope *devices;/* target device array */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070052 int devices_cnt; /* target device count */
David Woodhouse276dbf992009-04-04 01:45:37 +010053 u16 segment; /* PCI domain */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070054 u8 ignored:1; /* ignore drhd */
55 u8 include_all:1;
56 struct intel_iommu *iommu;
57};
58
Joerg Roedel57384592014-10-02 11:50:25 +020059struct dmar_pci_path {
60 u8 bus;
61 u8 device;
62 u8 function;
63};
64
Jiang Liu59ce0512014-02-19 14:07:35 +080065struct dmar_pci_notify_info {
66 struct pci_dev *dev;
67 unsigned long event;
68 int bus;
69 u16 seg;
70 u16 level;
Joerg Roedel57384592014-10-02 11:50:25 +020071 struct dmar_pci_path path[];
Jiang Liu59ce0512014-02-19 14:07:35 +080072} __attribute__((packed));
73
Jiang Liu3a5670e2014-02-19 14:07:33 +080074extern struct rw_semaphore dmar_global_lock;
Suresh Siddha2ae21012008-07-10 11:16:43 -070075extern struct list_head dmar_drhd_units;
76
77#define for_each_drhd_unit(drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080078 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)
Suresh Siddha2ae21012008-07-10 11:16:43 -070079
Jiang Liu7c919772014-01-06 14:18:18 +080080#define for_each_active_drhd_unit(drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080081 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
Jiang Liu7c919772014-01-06 14:18:18 +080082 if (drhd->ignored) {} else
83
David Woodhouse8f912ba2009-04-03 15:19:32 +010084#define for_each_active_iommu(i, drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080085 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
David Woodhouse8f912ba2009-04-03 15:19:32 +010086 if (i=drhd->iommu, drhd->ignored) {} else
87
88#define for_each_iommu(i, drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080089 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
David Woodhouse8f912ba2009-04-03 15:19:32 +010090 if (i=drhd->iommu, 0) {} else
91
Jiang Liu0e242612014-02-19 14:07:34 +080092static inline bool dmar_rcu_check(void)
93{
94 return rwsem_is_locked(&dmar_global_lock) ||
95 system_state == SYSTEM_BOOTING;
96}
97
98#define dmar_rcu_dereference(p) rcu_dereference_check((p), dmar_rcu_check())
99
Jiang Liub683b232014-02-19 14:07:32 +0800100#define for_each_dev_scope(a, c, p, d) \
David Woodhouse832bd852014-03-07 15:08:36 +0000101 for ((p) = 0; ((d) = (p) < (c) ? dmar_rcu_dereference((a)[(p)].dev) : \
Jiang Liu0e242612014-02-19 14:07:34 +0800102 NULL, (p) < (c)); (p)++)
Jiang Liub683b232014-02-19 14:07:32 +0800103
104#define for_each_active_dev_scope(a, c, p, d) \
105 for_each_dev_scope((a), (c), (p), (d)) if (!(d)) { continue; } else
106
Suresh Siddha2ae21012008-07-10 11:16:43 -0700107extern int dmar_table_init(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700108extern int dmar_dev_scope_init(void);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800109extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
David Woodhouse832bd852014-03-07 15:08:36 +0000110 struct dmar_dev_scope **devices, u16 segment);
Jiang Liubb3a6b72014-02-19 14:07:24 +0800111extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt);
David Woodhouse832bd852014-03-07 15:08:36 +0000112extern void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +0800113extern int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
114 void *start, void*end, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000115 struct dmar_dev_scope *devices,
Jiang Liu59ce0512014-02-19 14:07:35 +0800116 int devices_cnt);
117extern int dmar_remove_dev_scope(struct dmar_pci_notify_info *info,
David Woodhouse832bd852014-03-07 15:08:36 +0000118 u16 segment, struct dmar_dev_scope *devices,
Jiang Liu59ce0512014-02-19 14:07:35 +0800119 int count);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700120/* Intel IOMMU detection */
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400121extern int detect_intel_iommu(void);
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700122extern int enable_drhd_fault_handling(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700123
Jiang Liu8594d832014-07-11 14:19:32 +0800124#ifdef CONFIG_INTEL_IOMMU
125extern int iommu_detected, no_iommu;
126extern int intel_iommu_init(void);
127extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header);
128extern int dmar_parse_one_atsr(struct acpi_dmar_header *header);
129extern int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info);
130#else /* !CONFIG_INTEL_IOMMU: */
131static inline int intel_iommu_init(void) { return -ENODEV; }
132static inline int dmar_parse_one_rmrr(struct acpi_dmar_header *header)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700133{
Jiang Liu8594d832014-07-11 14:19:32 +0800134 return 0;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700135}
Jiang Liu8594d832014-07-11 14:19:32 +0800136static inline int dmar_parse_one_atsr(struct acpi_dmar_header *header)
Suresh Siddha29b61be2009-03-16 17:05:02 -0700137{
Jiang Liu8594d832014-07-11 14:19:32 +0800138 return 0;
Suresh Siddha29b61be2009-03-16 17:05:02 -0700139}
Jiang Liu8594d832014-07-11 14:19:32 +0800140static inline int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
141{
142 return 0;
143}
144#endif /* CONFIG_INTEL_IOMMU */
145
146#endif /* CONFIG_DMAR_TABLE */
Suresh Siddha2ae21012008-07-10 11:16:43 -0700147
Suresh Siddha2ae21012008-07-10 11:16:43 -0700148struct irte {
149 union {
150 struct {
151 __u64 present : 1,
152 fpd : 1,
153 dst_mode : 1,
154 redir_hint : 1,
155 trigger_mode : 1,
156 dlvry_mode : 3,
157 avail : 4,
158 __reserved_1 : 4,
159 vector : 8,
160 __reserved_2 : 8,
161 dest_id : 32;
162 };
163 __u64 low;
164 };
165
166 union {
167 struct {
168 __u64 sid : 16,
169 sq : 2,
170 svt : 2,
171 __reserved_3 : 44;
172 };
173 __u64 high;
174 };
175};
Thomas Gleixner423f0852010-10-10 11:39:09 +0200176
Suresh Siddha41750d32011-08-23 17:05:18 -0700177enum {
178 IRQ_REMAP_XAPIC_MODE,
179 IRQ_REMAP_X2APIC_MODE,
180};
181
Suresh Siddha2ae21012008-07-10 11:16:43 -0700182/* Can't use the common MSI interrupt functions
183 * since DMAR is not a pci device
184 */
Thomas Gleixner5c2837f2010-09-28 17:15:11 +0200185struct irq_data;
186extern void dmar_msi_unmask(struct irq_data *data);
187extern void dmar_msi_mask(struct irq_data *data);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700188extern void dmar_msi_read(int irq, struct msi_msg *msg);
189extern void dmar_msi_write(int irq, struct msi_msg *msg);
190extern int dmar_set_interrupt(struct intel_iommu *iommu);
Suresh Siddha1531a6a2009-03-16 17:04:57 -0700191extern irqreturn_t dmar_fault(int irq, void *dev_id);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700192extern int arch_setup_dmar_msi(unsigned int irq);
193
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700194#endif /* __DMAR_H__ */