blob: 6adb603f29bc2b83a95c705856981c392a0da238 [file] [log] [blame]
Suneel Garapati11143c12015-08-19 15:23:22 +05301/*
2 * Xilinx Zynq Ultrascale+ MPSoC Real Time Clock Driver
3 *
4 * Copyright (C) 2015 Xilinx, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 *
18 */
19
20#include <linux/delay.h>
21#include <linux/init.h>
22#include <linux/io.h>
23#include <linux/module.h>
24#include <linux/of.h>
25#include <linux/platform_device.h>
26#include <linux/rtc.h>
27
28/* RTC Registers */
29#define RTC_SET_TM_WR 0x00
30#define RTC_SET_TM_RD 0x04
31#define RTC_CALIB_WR 0x08
32#define RTC_CALIB_RD 0x0C
33#define RTC_CUR_TM 0x10
34#define RTC_CUR_TICK 0x14
35#define RTC_ALRM 0x18
36#define RTC_INT_STS 0x20
37#define RTC_INT_MASK 0x24
38#define RTC_INT_EN 0x28
39#define RTC_INT_DIS 0x2C
40#define RTC_CTRL 0x40
41
42#define RTC_FR_EN BIT(20)
43#define RTC_FR_DATSHIFT 16
44#define RTC_TICK_MASK 0xFFFF
45#define RTC_INT_SEC BIT(0)
46#define RTC_INT_ALRM BIT(1)
47#define RTC_OSC_EN BIT(24)
Anurag Kumar Vulisha90929842016-04-12 17:45:44 +053048#define RTC_BATT_EN BIT(31)
Suneel Garapati11143c12015-08-19 15:23:22 +053049
50#define RTC_CALIB_DEF 0x198233
51#define RTC_CALIB_MASK 0x1FFFFF
52#define RTC_SEC_MAX_VAL 0xFFFFFFFF
53
54struct xlnx_rtc_dev {
55 struct rtc_device *rtc;
56 void __iomem *reg_base;
57 int alarm_irq;
58 int sec_irq;
59};
60
61static int xlnx_rtc_set_time(struct device *dev, struct rtc_time *tm)
62{
63 struct xlnx_rtc_dev *xrtcdev = dev_get_drvdata(dev);
64 unsigned long new_time;
65
66 new_time = rtc_tm_to_time64(tm);
67
68 if (new_time > RTC_SEC_MAX_VAL)
69 return -EINVAL;
70
71 writel(new_time, xrtcdev->reg_base + RTC_SET_TM_WR);
72
73 return 0;
74}
75
76static int xlnx_rtc_read_time(struct device *dev, struct rtc_time *tm)
77{
78 struct xlnx_rtc_dev *xrtcdev = dev_get_drvdata(dev);
79
80 rtc_time64_to_tm(readl(xrtcdev->reg_base + RTC_CUR_TM), tm);
81
82 return rtc_valid_tm(tm);
83}
84
85static int xlnx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
86{
87 struct xlnx_rtc_dev *xrtcdev = dev_get_drvdata(dev);
88
89 rtc_time64_to_tm(readl(xrtcdev->reg_base + RTC_ALRM), &alrm->time);
90 alrm->enabled = readl(xrtcdev->reg_base + RTC_INT_MASK) & RTC_INT_ALRM;
91
92 return 0;
93}
94
95static int xlnx_rtc_alarm_irq_enable(struct device *dev, u32 enabled)
96{
97 struct xlnx_rtc_dev *xrtcdev = dev_get_drvdata(dev);
98
99 if (enabled)
100 writel(RTC_INT_ALRM, xrtcdev->reg_base + RTC_INT_EN);
101 else
102 writel(RTC_INT_ALRM, xrtcdev->reg_base + RTC_INT_DIS);
103
104 return 0;
105}
106
107static int xlnx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
108{
109 struct xlnx_rtc_dev *xrtcdev = dev_get_drvdata(dev);
110 unsigned long alarm_time;
111
112 alarm_time = rtc_tm_to_time64(&alrm->time);
113
114 if (alarm_time > RTC_SEC_MAX_VAL)
115 return -EINVAL;
116
117 writel((u32)alarm_time, (xrtcdev->reg_base + RTC_ALRM));
118
119 xlnx_rtc_alarm_irq_enable(dev, alrm->enabled);
120
121 return 0;
122}
123
124static void xlnx_init_rtc(struct xlnx_rtc_dev *xrtcdev, u32 calibval)
125{
Anurag Kumar Vulisha90929842016-04-12 17:45:44 +0530126 u32 rtc_ctrl;
127
128 /* Enable RTC switch to battery when VCC_PSAUX is not available */
129 rtc_ctrl = readl(xrtcdev->reg_base + RTC_CTRL);
130 rtc_ctrl |= RTC_BATT_EN;
131 writel(rtc_ctrl, xrtcdev->reg_base + RTC_CTRL);
132
Suneel Garapati11143c12015-08-19 15:23:22 +0530133 /*
134 * Based on crystal freq of 33.330 KHz
135 * set the seconds counter and enable, set fractions counter
136 * to default value suggested as per design spec
137 * to correct RTC delay in frequency over period of time.
138 */
139 calibval &= RTC_CALIB_MASK;
140 writel(calibval, (xrtcdev->reg_base + RTC_CALIB_WR));
141}
142
143static const struct rtc_class_ops xlnx_rtc_ops = {
144 .set_time = xlnx_rtc_set_time,
145 .read_time = xlnx_rtc_read_time,
146 .read_alarm = xlnx_rtc_read_alarm,
147 .set_alarm = xlnx_rtc_set_alarm,
148 .alarm_irq_enable = xlnx_rtc_alarm_irq_enable,
149};
150
151static irqreturn_t xlnx_rtc_interrupt(int irq, void *id)
152{
153 struct xlnx_rtc_dev *xrtcdev = (struct xlnx_rtc_dev *)id;
154 unsigned int status;
155
156 status = readl(xrtcdev->reg_base + RTC_INT_STS);
157 /* Check if interrupt asserted */
158 if (!(status & (RTC_INT_SEC | RTC_INT_ALRM)))
159 return IRQ_NONE;
160
161 /* Clear interrupt */
162 writel(status, xrtcdev->reg_base + RTC_INT_STS);
163
164 if (status & RTC_INT_SEC)
165 rtc_update_irq(xrtcdev->rtc, 1, RTC_IRQF | RTC_UF);
166 if (status & RTC_INT_ALRM)
167 rtc_update_irq(xrtcdev->rtc, 1, RTC_IRQF | RTC_AF);
168
169 return IRQ_HANDLED;
170}
171
172static int xlnx_rtc_probe(struct platform_device *pdev)
173{
174 struct xlnx_rtc_dev *xrtcdev;
175 struct resource *res;
176 int ret;
177 unsigned int calibvalue;
178
179 xrtcdev = devm_kzalloc(&pdev->dev, sizeof(*xrtcdev), GFP_KERNEL);
180 if (!xrtcdev)
181 return -ENOMEM;
182
183 platform_set_drvdata(pdev, xrtcdev);
184
185 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
186
187 xrtcdev->reg_base = devm_ioremap_resource(&pdev->dev, res);
188 if (IS_ERR(xrtcdev->reg_base))
189 return PTR_ERR(xrtcdev->reg_base);
190
191 xrtcdev->alarm_irq = platform_get_irq_byname(pdev, "alarm");
192 if (xrtcdev->alarm_irq < 0) {
193 dev_err(&pdev->dev, "no irq resource\n");
194 return xrtcdev->alarm_irq;
195 }
196 ret = devm_request_irq(&pdev->dev, xrtcdev->alarm_irq,
197 xlnx_rtc_interrupt, 0,
198 dev_name(&pdev->dev), xrtcdev);
199 if (ret) {
200 dev_err(&pdev->dev, "request irq failed\n");
201 return ret;
202 }
203
204 xrtcdev->sec_irq = platform_get_irq_byname(pdev, "sec");
205 if (xrtcdev->sec_irq < 0) {
206 dev_err(&pdev->dev, "no irq resource\n");
207 return xrtcdev->sec_irq;
208 }
209 ret = devm_request_irq(&pdev->dev, xrtcdev->sec_irq,
210 xlnx_rtc_interrupt, 0,
211 dev_name(&pdev->dev), xrtcdev);
212 if (ret) {
213 dev_err(&pdev->dev, "request irq failed\n");
214 return ret;
215 }
216
217 ret = of_property_read_u32(pdev->dev.of_node, "calibration",
218 &calibvalue);
219 if (ret)
220 calibvalue = RTC_CALIB_DEF;
221
222 xlnx_init_rtc(xrtcdev, calibvalue);
223
224 device_init_wakeup(&pdev->dev, 1);
225
226 xrtcdev->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
227 &xlnx_rtc_ops, THIS_MODULE);
228 return PTR_ERR_OR_ZERO(xrtcdev->rtc);
229}
230
231static int xlnx_rtc_remove(struct platform_device *pdev)
232{
233 xlnx_rtc_alarm_irq_enable(&pdev->dev, 0);
234 device_init_wakeup(&pdev->dev, 0);
235
236 return 0;
237}
238
239static int __maybe_unused xlnx_rtc_suspend(struct device *dev)
240{
241 struct platform_device *pdev = to_platform_device(dev);
242 struct xlnx_rtc_dev *xrtcdev = platform_get_drvdata(pdev);
243
244 if (device_may_wakeup(&pdev->dev))
245 enable_irq_wake(xrtcdev->alarm_irq);
246 else
247 xlnx_rtc_alarm_irq_enable(dev, 0);
248
249 return 0;
250}
251
252static int __maybe_unused xlnx_rtc_resume(struct device *dev)
253{
254 struct platform_device *pdev = to_platform_device(dev);
255 struct xlnx_rtc_dev *xrtcdev = platform_get_drvdata(pdev);
256
257 if (device_may_wakeup(&pdev->dev))
258 disable_irq_wake(xrtcdev->alarm_irq);
259 else
260 xlnx_rtc_alarm_irq_enable(dev, 1);
261
262 return 0;
263}
264
265static SIMPLE_DEV_PM_OPS(xlnx_rtc_pm_ops, xlnx_rtc_suspend, xlnx_rtc_resume);
266
267static const struct of_device_id xlnx_rtc_of_match[] = {
268 {.compatible = "xlnx,zynqmp-rtc" },
269 { }
270};
271MODULE_DEVICE_TABLE(of, xlnx_rtc_of_match);
272
273static struct platform_driver xlnx_rtc_driver = {
274 .probe = xlnx_rtc_probe,
275 .remove = xlnx_rtc_remove,
276 .driver = {
277 .name = KBUILD_MODNAME,
278 .pm = &xlnx_rtc_pm_ops,
279 .of_match_table = xlnx_rtc_of_match,
280 },
281};
282
283module_platform_driver(xlnx_rtc_driver);
284
285MODULE_DESCRIPTION("Xilinx Zynq MPSoC RTC driver");
286MODULE_AUTHOR("Xilinx Inc.");
287MODULE_LICENSE("GPL v2");