blob: 83e45d2b3e848f0c444850642ce8498c85efe56f [file] [log] [blame]
Philipp Zabelb7482f52008-05-28 17:58:06 +01001/*
2 * uda1380.c - Philips UDA1380 ALSA SoC audio driver
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
Philipp Zabel1abd9182009-06-15 22:18:23 +02008 * Copyright (c) 2007-2009 Philipp Zabel <philipp.zabel@gmail.com>
Philipp Zabelb7482f52008-05-28 17:58:06 +01009 *
10 * Modified by Richard Purdie <richard@openedhand.com> to fit into SoC
11 * codec model.
12 *
13 * Copyright (c) 2005 Giorgio Padrin <giorgio@mandarinlogiq.org>
14 * Copyright 2005 Openedhand Ltd.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/types.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010020#include <linux/slab.h>
21#include <linux/errno.h>
Philipp Zabel1abd9182009-06-15 22:18:23 +020022#include <linux/gpio.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010023#include <linux/delay.h>
24#include <linux/i2c.h>
Philipp Zabelef9e5e52009-03-03 16:10:54 +010025#include <linux/workqueue.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010026#include <sound/core.h>
27#include <sound/control.h>
28#include <sound/initval.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010029#include <sound/soc.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010030#include <sound/tlv.h>
Philipp Zabel1abd9182009-06-15 22:18:23 +020031#include <sound/uda1380.h>
Philipp Zabelb7482f52008-05-28 17:58:06 +010032
33#include "uda1380.h"
34
Philipp Zabel1abd9182009-06-15 22:18:23 +020035/* codec private data */
36struct uda1380_priv {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000037 struct snd_soc_codec *codec;
Philipp Zabel1abd9182009-06-15 22:18:23 +020038 unsigned int dac_clk;
39 struct work_struct work;
Vasily Khoruzhick8614d312010-08-30 11:28:07 +030040 void *control_data;
Philipp Zabel1abd9182009-06-15 22:18:23 +020041};
42
Philipp Zabelb7482f52008-05-28 17:58:06 +010043/*
44 * uda1380 register cache
45 */
46static const u16 uda1380_reg[UDA1380_CACHEREGNUM] = {
47 0x0502, 0x0000, 0x0000, 0x3f3f,
48 0x0202, 0x0000, 0x0000, 0x0000,
49 0x0000, 0x0000, 0x0000, 0x0000,
50 0x0000, 0x0000, 0x0000, 0x0000,
51 0x0000, 0xff00, 0x0000, 0x4800,
52 0x0000, 0x0000, 0x0000, 0x0000,
53 0x0000, 0x0000, 0x0000, 0x0000,
54 0x0000, 0x0000, 0x0000, 0x0000,
55 0x0000, 0x8000, 0x0002, 0x0000,
56};
57
Philipp Zabelef9e5e52009-03-03 16:10:54 +010058static unsigned long uda1380_cache_dirty;
59
Philipp Zabelb7482f52008-05-28 17:58:06 +010060/*
61 * read uda1380 register cache
62 */
63static inline unsigned int uda1380_read_reg_cache(struct snd_soc_codec *codec,
64 unsigned int reg)
65{
66 u16 *cache = codec->reg_cache;
67 if (reg == UDA1380_RESET)
68 return 0;
69 if (reg >= UDA1380_CACHEREGNUM)
70 return -1;
71 return cache[reg];
72}
73
74/*
75 * write uda1380 register cache
76 */
77static inline void uda1380_write_reg_cache(struct snd_soc_codec *codec,
78 u16 reg, unsigned int value)
79{
80 u16 *cache = codec->reg_cache;
Philipp Zabelef9e5e52009-03-03 16:10:54 +010081
Philipp Zabelb7482f52008-05-28 17:58:06 +010082 if (reg >= UDA1380_CACHEREGNUM)
83 return;
Philipp Zabelef9e5e52009-03-03 16:10:54 +010084 if ((reg >= 0x10) && (cache[reg] != value))
85 set_bit(reg - 0x10, &uda1380_cache_dirty);
Philipp Zabelb7482f52008-05-28 17:58:06 +010086 cache[reg] = value;
87}
88
89/*
90 * write to the UDA1380 register space
91 */
92static int uda1380_write(struct snd_soc_codec *codec, unsigned int reg,
93 unsigned int value)
94{
95 u8 data[3];
96
97 /* data is
98 * data[0] is register offset
99 * data[1] is MS byte
100 * data[2] is LS byte
101 */
102 data[0] = reg;
103 data[1] = (value & 0xff00) >> 8;
104 data[2] = value & 0x00ff;
105
106 uda1380_write_reg_cache(codec, reg, value);
107
108 /* the interpolator & decimator regs must only be written when the
109 * codec DAI is active.
110 */
111 if (!codec->active && (reg >= UDA1380_MVOL))
112 return 0;
113 pr_debug("uda1380: hw write %x val %x\n", reg, value);
114 if (codec->hw_write(codec->control_data, data, 3) == 3) {
115 unsigned int val;
116 i2c_master_send(codec->control_data, data, 1);
117 i2c_master_recv(codec->control_data, data, 2);
118 val = (data[0]<<8) | data[1];
119 if (val != value) {
120 pr_debug("uda1380: READ BACK VAL %x\n",
121 (data[0]<<8) | data[1]);
122 return -EIO;
123 }
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100124 if (reg >= 0x10)
125 clear_bit(reg - 0x10, &uda1380_cache_dirty);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100126 return 0;
127 } else
128 return -EIO;
129}
130
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300131static void uda1380_sync_cache(struct snd_soc_codec *codec)
132{
133 int reg;
134 u8 data[3];
135 u16 *cache = codec->reg_cache;
136
137 /* Sync reg_cache with the hardware */
138 for (reg = 0; reg < UDA1380_MVOL; reg++) {
139 data[0] = reg;
140 data[1] = (cache[reg] & 0xff00) >> 8;
141 data[2] = cache[reg] & 0x00ff;
142 if (codec->hw_write(codec->control_data, data, 3) != 3)
143 dev_err(codec->dev, "%s: write to reg 0x%x failed\n",
144 __func__, reg);
145 }
146}
147
148static int uda1380_reset(struct snd_soc_codec *codec)
149{
150 struct uda1380_platform_data *pdata = codec->dev->platform_data;
151
152 if (gpio_is_valid(pdata->gpio_reset)) {
153 gpio_set_value(pdata->gpio_reset, 1);
154 mdelay(1);
155 gpio_set_value(pdata->gpio_reset, 0);
156 } else {
157 u8 data[3];
158
159 data[0] = UDA1380_RESET;
160 data[1] = 0;
161 data[2] = 0;
162
163 if (codec->hw_write(codec->control_data, data, 3) != 3) {
164 dev_err(codec->dev, "%s: failed\n", __func__);
165 return -EIO;
166 }
167 }
168
169 return 0;
170}
Philipp Zabelb7482f52008-05-28 17:58:06 +0100171
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100172static void uda1380_flush_work(struct work_struct *work)
173{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000174 struct uda1380_priv *uda1380 = container_of(work, struct uda1380_priv, work);
175 struct snd_soc_codec *uda1380_codec = uda1380->codec;
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100176 int bit, reg;
177
Akinobu Mita984b3f52010-03-05 13:41:37 -0800178 for_each_set_bit(bit, &uda1380_cache_dirty, UDA1380_CACHEREGNUM - 0x10) {
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100179 reg = 0x10 + bit;
180 pr_debug("uda1380: flush reg %x val %x:\n", reg,
181 uda1380_read_reg_cache(uda1380_codec, reg));
182 uda1380_write(uda1380_codec, reg,
183 uda1380_read_reg_cache(uda1380_codec, reg));
184 clear_bit(bit, &uda1380_cache_dirty);
185 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000186
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100187}
188
Philipp Zabelb7482f52008-05-28 17:58:06 +0100189/* declarations of ALSA reg_elem_REAL controls */
190static const char *uda1380_deemp[] = {
191 "None",
192 "32kHz",
193 "44.1kHz",
194 "48kHz",
195 "96kHz",
196};
197static const char *uda1380_input_sel[] = {
198 "Line",
199 "Mic + Line R",
200 "Line L",
201 "Mic",
202};
203static const char *uda1380_output_sel[] = {
204 "DAC",
205 "Analog Mixer",
206};
207static const char *uda1380_spf_mode[] = {
208 "Flat",
209 "Minimum1",
210 "Minimum2",
211 "Maximum"
212};
213static const char *uda1380_capture_sel[] = {
214 "ADC",
215 "Digital Mixer"
216};
217static const char *uda1380_sel_ns[] = {
218 "3rd-order",
219 "5th-order"
220};
221static const char *uda1380_mix_control[] = {
222 "off",
223 "PCM only",
224 "before sound processing",
225 "after sound processing"
226};
227static const char *uda1380_sdet_setting[] = {
228 "3200",
229 "4800",
230 "9600",
231 "19200"
232};
233static const char *uda1380_os_setting[] = {
234 "single-speed",
235 "double-speed (no mixing)",
236 "quad-speed (no mixing)"
237};
238
239static const struct soc_enum uda1380_deemp_enum[] = {
240 SOC_ENUM_SINGLE(UDA1380_DEEMP, 8, 5, uda1380_deemp),
241 SOC_ENUM_SINGLE(UDA1380_DEEMP, 0, 5, uda1380_deemp),
242};
243static const struct soc_enum uda1380_input_sel_enum =
244 SOC_ENUM_SINGLE(UDA1380_ADC, 2, 4, uda1380_input_sel); /* SEL_MIC, SEL_LNA */
245static const struct soc_enum uda1380_output_sel_enum =
246 SOC_ENUM_SINGLE(UDA1380_PM, 7, 2, uda1380_output_sel); /* R02_EN_AVC */
247static const struct soc_enum uda1380_spf_enum =
248 SOC_ENUM_SINGLE(UDA1380_MODE, 14, 4, uda1380_spf_mode); /* M */
249static const struct soc_enum uda1380_capture_sel_enum =
250 SOC_ENUM_SINGLE(UDA1380_IFACE, 6, 2, uda1380_capture_sel); /* SEL_SOURCE */
251static const struct soc_enum uda1380_sel_ns_enum =
252 SOC_ENUM_SINGLE(UDA1380_MIXER, 14, 2, uda1380_sel_ns); /* SEL_NS */
253static const struct soc_enum uda1380_mix_enum =
254 SOC_ENUM_SINGLE(UDA1380_MIXER, 12, 4, uda1380_mix_control); /* MIX, MIX_POS */
255static const struct soc_enum uda1380_sdet_enum =
256 SOC_ENUM_SINGLE(UDA1380_MIXER, 4, 4, uda1380_sdet_setting); /* SD_VALUE */
257static const struct soc_enum uda1380_os_enum =
258 SOC_ENUM_SINGLE(UDA1380_MIXER, 0, 3, uda1380_os_setting); /* OS */
259
260/*
261 * from -48 dB in 1.5 dB steps (mute instead of -49.5 dB)
262 */
263static DECLARE_TLV_DB_SCALE(amix_tlv, -4950, 150, 1);
264
265/*
266 * from -78 dB in 1 dB steps (3 dB steps, really. LSB are ignored),
267 * from -66 dB in 0.5 dB steps (2 dB steps, really) and
268 * from -52 dB in 0.25 dB steps
269 */
270static const unsigned int mvol_tlv[] = {
271 TLV_DB_RANGE_HEAD(3),
272 0, 15, TLV_DB_SCALE_ITEM(-8200, 100, 1),
273 16, 43, TLV_DB_SCALE_ITEM(-6600, 50, 0),
274 44, 252, TLV_DB_SCALE_ITEM(-5200, 25, 0),
275};
276
277/*
278 * from -72 dB in 1.5 dB steps (6 dB steps really),
279 * from -66 dB in 0.75 dB steps (3 dB steps really),
280 * from -60 dB in 0.5 dB steps (2 dB steps really) and
281 * from -46 dB in 0.25 dB steps
282 */
283static const unsigned int vc_tlv[] = {
284 TLV_DB_RANGE_HEAD(4),
285 0, 7, TLV_DB_SCALE_ITEM(-7800, 150, 1),
286 8, 15, TLV_DB_SCALE_ITEM(-6600, 75, 0),
287 16, 43, TLV_DB_SCALE_ITEM(-6000, 50, 0),
288 44, 228, TLV_DB_SCALE_ITEM(-4600, 25, 0),
289};
290
291/* from 0 to 6 dB in 2 dB steps if SPF mode != flat */
292static DECLARE_TLV_DB_SCALE(tr_tlv, 0, 200, 0);
293
294/* from 0 to 24 dB in 2 dB steps, if SPF mode == maximum, otherwise cuts
295 * off at 18 dB max) */
296static DECLARE_TLV_DB_SCALE(bb_tlv, 0, 200, 0);
297
298/* from -63 to 24 dB in 0.5 dB steps (-128...48) */
299static DECLARE_TLV_DB_SCALE(dec_tlv, -6400, 50, 1);
300
301/* from 0 to 24 dB in 3 dB steps */
302static DECLARE_TLV_DB_SCALE(pga_tlv, 0, 300, 0);
303
304/* from 0 to 30 dB in 2 dB steps */
305static DECLARE_TLV_DB_SCALE(vga_tlv, 0, 200, 0);
306
307static const struct snd_kcontrol_new uda1380_snd_controls[] = {
308 SOC_DOUBLE_TLV("Analog Mixer Volume", UDA1380_AMIX, 0, 8, 44, 1, amix_tlv), /* AVCR, AVCL */
309 SOC_DOUBLE_TLV("Master Playback Volume", UDA1380_MVOL, 0, 8, 252, 1, mvol_tlv), /* MVCL, MVCR */
310 SOC_SINGLE_TLV("ADC Playback Volume", UDA1380_MIXVOL, 8, 228, 1, vc_tlv), /* VC2 */
311 SOC_SINGLE_TLV("PCM Playback Volume", UDA1380_MIXVOL, 0, 228, 1, vc_tlv), /* VC1 */
312 SOC_ENUM("Sound Processing Filter", uda1380_spf_enum), /* M */
313 SOC_DOUBLE_TLV("Tone Control - Treble", UDA1380_MODE, 4, 12, 3, 0, tr_tlv), /* TRL, TRR */
314 SOC_DOUBLE_TLV("Tone Control - Bass", UDA1380_MODE, 0, 8, 15, 0, bb_tlv), /* BBL, BBR */
315/**/ SOC_SINGLE("Master Playback Switch", UDA1380_DEEMP, 14, 1, 1), /* MTM */
316 SOC_SINGLE("ADC Playback Switch", UDA1380_DEEMP, 11, 1, 1), /* MT2 from decimation filter */
317 SOC_ENUM("ADC Playback De-emphasis", uda1380_deemp_enum[0]), /* DE2 */
318 SOC_SINGLE("PCM Playback Switch", UDA1380_DEEMP, 3, 1, 1), /* MT1, from digital data input */
319 SOC_ENUM("PCM Playback De-emphasis", uda1380_deemp_enum[1]), /* DE1 */
320 SOC_SINGLE("DAC Polarity inverting Switch", UDA1380_MIXER, 15, 1, 0), /* DA_POL_INV */
321 SOC_ENUM("Noise Shaper", uda1380_sel_ns_enum), /* SEL_NS */
322 SOC_ENUM("Digital Mixer Signal Control", uda1380_mix_enum), /* MIX_POS, MIX */
Philipp Zabelb7482f52008-05-28 17:58:06 +0100323 SOC_SINGLE("Silence Detector Switch", UDA1380_MIXER, 6, 1, 0), /* SDET_ON */
324 SOC_ENUM("Silence Detector Setting", uda1380_sdet_enum), /* SD_VALUE */
325 SOC_ENUM("Oversampling Input", uda1380_os_enum), /* OS */
326 SOC_DOUBLE_S8_TLV("ADC Capture Volume", UDA1380_DEC, -128, 48, dec_tlv), /* ML_DEC, MR_DEC */
327/**/ SOC_SINGLE("ADC Capture Switch", UDA1380_PGA, 15, 1, 1), /* MT_ADC */
328 SOC_DOUBLE_TLV("Line Capture Volume", UDA1380_PGA, 0, 8, 8, 0, pga_tlv), /* PGA_GAINCTRLL, PGA_GAINCTRLR */
329 SOC_SINGLE("ADC Polarity inverting Switch", UDA1380_ADC, 12, 1, 0), /* ADCPOL_INV */
330 SOC_SINGLE_TLV("Mic Capture Volume", UDA1380_ADC, 8, 15, 0, vga_tlv), /* VGA_CTRL */
331 SOC_SINGLE("DC Filter Bypass Switch", UDA1380_ADC, 1, 1, 0), /* SKIP_DCFIL (before decimator) */
332 SOC_SINGLE("DC Filter Enable Switch", UDA1380_ADC, 0, 1, 0), /* EN_DCFIL (at output of decimator) */
333 SOC_SINGLE("AGC Timing", UDA1380_AGC, 8, 7, 0), /* TODO: enum, see table 62 */
334 SOC_SINGLE("AGC Target level", UDA1380_AGC, 2, 3, 1), /* AGC_LEVEL */
335 /* -5.5, -8, -11.5, -14 dBFS */
336 SOC_SINGLE("AGC Switch", UDA1380_AGC, 0, 1, 0),
337};
338
Philipp Zabelb7482f52008-05-28 17:58:06 +0100339/* Input mux */
340static const struct snd_kcontrol_new uda1380_input_mux_control =
341 SOC_DAPM_ENUM("Route", uda1380_input_sel_enum);
342
343/* Output mux */
344static const struct snd_kcontrol_new uda1380_output_mux_control =
345 SOC_DAPM_ENUM("Route", uda1380_output_sel_enum);
346
347/* Capture mux */
348static const struct snd_kcontrol_new uda1380_capture_mux_control =
349 SOC_DAPM_ENUM("Route", uda1380_capture_sel_enum);
350
351
352static const struct snd_soc_dapm_widget uda1380_dapm_widgets[] = {
353 SND_SOC_DAPM_MUX("Input Mux", SND_SOC_NOPM, 0, 0,
354 &uda1380_input_mux_control),
355 SND_SOC_DAPM_MUX("Output Mux", SND_SOC_NOPM, 0, 0,
356 &uda1380_output_mux_control),
357 SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0,
358 &uda1380_capture_mux_control),
359 SND_SOC_DAPM_PGA("Left PGA", UDA1380_PM, 3, 0, NULL, 0),
360 SND_SOC_DAPM_PGA("Right PGA", UDA1380_PM, 1, 0, NULL, 0),
361 SND_SOC_DAPM_PGA("Mic LNA", UDA1380_PM, 4, 0, NULL, 0),
362 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", UDA1380_PM, 2, 0),
363 SND_SOC_DAPM_ADC("Right ADC", "Right Capture", UDA1380_PM, 0, 0),
364 SND_SOC_DAPM_INPUT("VINM"),
365 SND_SOC_DAPM_INPUT("VINL"),
366 SND_SOC_DAPM_INPUT("VINR"),
367 SND_SOC_DAPM_MIXER("Analog Mixer", UDA1380_PM, 6, 0, NULL, 0),
368 SND_SOC_DAPM_OUTPUT("VOUTLHP"),
369 SND_SOC_DAPM_OUTPUT("VOUTRHP"),
370 SND_SOC_DAPM_OUTPUT("VOUTL"),
371 SND_SOC_DAPM_OUTPUT("VOUTR"),
372 SND_SOC_DAPM_DAC("DAC", "Playback", UDA1380_PM, 10, 0),
373 SND_SOC_DAPM_PGA("HeadPhone Driver", UDA1380_PM, 13, 0, NULL, 0),
374};
375
376static const struct snd_soc_dapm_route audio_map[] = {
377
378 /* output mux */
379 {"HeadPhone Driver", NULL, "Output Mux"},
380 {"VOUTR", NULL, "Output Mux"},
381 {"VOUTL", NULL, "Output Mux"},
382
383 {"Analog Mixer", NULL, "VINR"},
384 {"Analog Mixer", NULL, "VINL"},
385 {"Analog Mixer", NULL, "DAC"},
386
387 {"Output Mux", "DAC", "DAC"},
388 {"Output Mux", "Analog Mixer", "Analog Mixer"},
389
390 /* {"DAC", "Digital Mixer", "I2S" } */
391
392 /* headphone driver */
393 {"VOUTLHP", NULL, "HeadPhone Driver"},
394 {"VOUTRHP", NULL, "HeadPhone Driver"},
395
396 /* input mux */
397 {"Left ADC", NULL, "Input Mux"},
398 {"Input Mux", "Mic", "Mic LNA"},
399 {"Input Mux", "Mic + Line R", "Mic LNA"},
400 {"Input Mux", "Line L", "Left PGA"},
401 {"Input Mux", "Line", "Left PGA"},
402
403 /* right input */
404 {"Right ADC", "Mic + Line R", "Right PGA"},
405 {"Right ADC", "Line", "Right PGA"},
406
407 /* inputs */
408 {"Mic LNA", NULL, "VINM"},
409 {"Left PGA", NULL, "VINL"},
410 {"Right PGA", NULL, "VINR"},
411};
412
413static int uda1380_add_widgets(struct snd_soc_codec *codec)
414{
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200415 struct snd_soc_dapm_context *dapm = &codec->dapm;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100416
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200417 snd_soc_dapm_new_controls(dapm, uda1380_dapm_widgets,
418 ARRAY_SIZE(uda1380_dapm_widgets));
419 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Philipp Zabelb7482f52008-05-28 17:58:06 +0100420
Philipp Zabelb7482f52008-05-28 17:58:06 +0100421 return 0;
422}
423
Philipp Zabel5b247442009-02-03 17:19:40 +0100424static int uda1380_set_dai_fmt_both(struct snd_soc_dai *codec_dai,
Philipp Zabelb7482f52008-05-28 17:58:06 +0100425 unsigned int fmt)
426{
427 struct snd_soc_codec *codec = codec_dai->codec;
428 int iface;
429
430 /* set up DAI based upon fmt */
431 iface = uda1380_read_reg_cache(codec, UDA1380_IFACE);
432 iface &= ~(R01_SFORI_MASK | R01_SIM | R01_SFORO_MASK);
433
Philipp Zabelb7482f52008-05-28 17:58:06 +0100434 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
435 case SND_SOC_DAIFMT_I2S:
436 iface |= R01_SFORI_I2S | R01_SFORO_I2S;
437 break;
438 case SND_SOC_DAIFMT_LSB:
Philipp Zabel5b247442009-02-03 17:19:40 +0100439 iface |= R01_SFORI_LSB16 | R01_SFORO_LSB16;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100440 break;
441 case SND_SOC_DAIFMT_MSB:
Philipp Zabel5b247442009-02-03 17:19:40 +0100442 iface |= R01_SFORI_MSB | R01_SFORO_MSB;
443 }
444
Philipp Zabel5f2a9382009-03-03 16:10:52 +0100445 /* DATAI is slave only, so in single-link mode, this has to be slave */
446 if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS)
447 return -EINVAL;
Philipp Zabel5b247442009-02-03 17:19:40 +0100448
449 uda1380_write(codec, UDA1380_IFACE, iface);
450
451 return 0;
452}
453
454static int uda1380_set_dai_fmt_playback(struct snd_soc_dai *codec_dai,
455 unsigned int fmt)
456{
457 struct snd_soc_codec *codec = codec_dai->codec;
458 int iface;
459
460 /* set up DAI based upon fmt */
461 iface = uda1380_read_reg_cache(codec, UDA1380_IFACE);
462 iface &= ~R01_SFORI_MASK;
463
464 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
465 case SND_SOC_DAIFMT_I2S:
466 iface |= R01_SFORI_I2S;
467 break;
468 case SND_SOC_DAIFMT_LSB:
469 iface |= R01_SFORI_LSB16;
470 break;
471 case SND_SOC_DAIFMT_MSB:
472 iface |= R01_SFORI_MSB;
473 }
474
Philipp Zabel5f2a9382009-03-03 16:10:52 +0100475 /* DATAI is slave only, so this has to be slave */
476 if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS)
477 return -EINVAL;
478
Philipp Zabel5b247442009-02-03 17:19:40 +0100479 uda1380_write(codec, UDA1380_IFACE, iface);
480
481 return 0;
482}
483
484static int uda1380_set_dai_fmt_capture(struct snd_soc_dai *codec_dai,
485 unsigned int fmt)
486{
487 struct snd_soc_codec *codec = codec_dai->codec;
488 int iface;
489
490 /* set up DAI based upon fmt */
491 iface = uda1380_read_reg_cache(codec, UDA1380_IFACE);
492 iface &= ~(R01_SIM | R01_SFORO_MASK);
493
494 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
495 case SND_SOC_DAIFMT_I2S:
496 iface |= R01_SFORO_I2S;
497 break;
498 case SND_SOC_DAIFMT_LSB:
499 iface |= R01_SFORO_LSB16;
500 break;
501 case SND_SOC_DAIFMT_MSB:
502 iface |= R01_SFORO_MSB;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100503 }
504
505 if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) == SND_SOC_DAIFMT_CBM_CFM)
506 iface |= R01_SIM;
507
508 uda1380_write(codec, UDA1380_IFACE, iface);
509
510 return 0;
511}
512
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100513static int uda1380_trigger(struct snd_pcm_substream *substream, int cmd,
514 struct snd_soc_dai *dai)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100515{
516 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000517 struct snd_soc_codec *codec = rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900518 struct uda1380_priv *uda1380 = snd_soc_codec_get_drvdata(codec);
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100519 int mixer = uda1380_read_reg_cache(codec, UDA1380_MIXER);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100520
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100521 switch (cmd) {
522 case SNDRV_PCM_TRIGGER_START:
523 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
524 uda1380_write_reg_cache(codec, UDA1380_MIXER,
525 mixer & ~R14_SILENCE);
Philipp Zabel1abd9182009-06-15 22:18:23 +0200526 schedule_work(&uda1380->work);
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100527 break;
528 case SNDRV_PCM_TRIGGER_STOP:
529 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
530 uda1380_write_reg_cache(codec, UDA1380_MIXER,
531 mixer | R14_SILENCE);
Philipp Zabel1abd9182009-06-15 22:18:23 +0200532 schedule_work(&uda1380->work);
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100533 break;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100534 }
Philipp Zabelb7482f52008-05-28 17:58:06 +0100535 return 0;
536}
537
538static int uda1380_pcm_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000539 struct snd_pcm_hw_params *params,
540 struct snd_soc_dai *dai)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100541{
542 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000543 struct snd_soc_codec *codec = rtd->codec;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100544 u16 clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
545
546 /* set WSPLL power and divider if running from this clock */
547 if (clk & R00_DAC_CLK) {
548 int rate = params_rate(params);
549 u16 pm = uda1380_read_reg_cache(codec, UDA1380_PM);
550 clk &= ~0x3; /* clear SEL_LOOP_DIV */
551 switch (rate) {
552 case 6250 ... 12500:
553 clk |= 0x0;
554 break;
555 case 12501 ... 25000:
556 clk |= 0x1;
557 break;
558 case 25001 ... 50000:
559 clk |= 0x2;
560 break;
561 case 50001 ... 100000:
562 clk |= 0x3;
563 break;
564 }
565 uda1380_write(codec, UDA1380_PM, R02_PON_PLL | pm);
566 }
567
568 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
569 clk |= R00_EN_DAC | R00_EN_INT;
570 else
571 clk |= R00_EN_ADC | R00_EN_DEC;
572
573 uda1380_write(codec, UDA1380_CLK, clk);
574 return 0;
575}
576
Mark Browndee89c42008-11-18 22:11:38 +0000577static void uda1380_pcm_shutdown(struct snd_pcm_substream *substream,
578 struct snd_soc_dai *dai)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100579{
580 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000581 struct snd_soc_codec *codec = rtd->codec;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100582 u16 clk = uda1380_read_reg_cache(codec, UDA1380_CLK);
583
584 /* shut down WSPLL power if running from this clock */
585 if (clk & R00_DAC_CLK) {
586 u16 pm = uda1380_read_reg_cache(codec, UDA1380_PM);
587 uda1380_write(codec, UDA1380_PM, ~R02_PON_PLL & pm);
588 }
589
590 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
591 clk &= ~(R00_EN_DAC | R00_EN_INT);
592 else
593 clk &= ~(R00_EN_ADC | R00_EN_DEC);
594
595 uda1380_write(codec, UDA1380_CLK, clk);
596}
597
Philipp Zabelb7482f52008-05-28 17:58:06 +0100598static int uda1380_set_bias_level(struct snd_soc_codec *codec,
599 enum snd_soc_bias_level level)
600{
601 int pm = uda1380_read_reg_cache(codec, UDA1380_PM);
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300602 int reg;
603 struct uda1380_platform_data *pdata = codec->dev->platform_data;
604
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200605 if (codec->dapm.bias_level == level)
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300606 return 0;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100607
608 switch (level) {
609 case SND_SOC_BIAS_ON:
610 case SND_SOC_BIAS_PREPARE:
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300611 /* ADC, DAC on */
Philipp Zabelb7482f52008-05-28 17:58:06 +0100612 uda1380_write(codec, UDA1380_PM, R02_PON_BIAS | pm);
613 break;
614 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200615 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300616 if (gpio_is_valid(pdata->gpio_power)) {
617 gpio_set_value(pdata->gpio_power, 1);
Vasily Khoruzhick8e3dce42010-09-07 17:04:17 +0300618 mdelay(1);
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300619 uda1380_reset(codec);
620 }
621
622 uda1380_sync_cache(codec);
623 }
Philipp Zabelb7482f52008-05-28 17:58:06 +0100624 uda1380_write(codec, UDA1380_PM, 0x0);
625 break;
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300626 case SND_SOC_BIAS_OFF:
627 if (!gpio_is_valid(pdata->gpio_power))
628 break;
629
630 gpio_set_value(pdata->gpio_power, 0);
631
632 /* Mark mixer regs cache dirty to sync them with
633 * codec regs on power on.
634 */
635 for (reg = UDA1380_MVOL; reg < UDA1380_CACHEREGNUM; reg++)
636 set_bit(reg - 0x10, &uda1380_cache_dirty);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100637 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200638 codec->dapm.bias_level = level;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100639 return 0;
640}
641
642#define UDA1380_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
643 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
644 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
645
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100646static const struct snd_soc_dai_ops uda1380_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800647 .hw_params = uda1380_pcm_hw_params,
648 .shutdown = uda1380_pcm_shutdown,
Mark Brown65ec1cd2009-03-11 16:51:31 +0000649 .trigger = uda1380_trigger,
Eric Miao6335d052009-03-03 09:41:00 +0800650 .set_fmt = uda1380_set_dai_fmt_both,
651};
652
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100653static const struct snd_soc_dai_ops uda1380_dai_ops_playback = {
Eric Miao6335d052009-03-03 09:41:00 +0800654 .hw_params = uda1380_pcm_hw_params,
655 .shutdown = uda1380_pcm_shutdown,
Mark Brown65ec1cd2009-03-11 16:51:31 +0000656 .trigger = uda1380_trigger,
Eric Miao6335d052009-03-03 09:41:00 +0800657 .set_fmt = uda1380_set_dai_fmt_playback,
658};
659
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100660static const struct snd_soc_dai_ops uda1380_dai_ops_capture = {
Eric Miao6335d052009-03-03 09:41:00 +0800661 .hw_params = uda1380_pcm_hw_params,
662 .shutdown = uda1380_pcm_shutdown,
Mark Brown65ec1cd2009-03-11 16:51:31 +0000663 .trigger = uda1380_trigger,
Eric Miao6335d052009-03-03 09:41:00 +0800664 .set_fmt = uda1380_set_dai_fmt_capture,
665};
666
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000667static struct snd_soc_dai_driver uda1380_dai[] = {
Philipp Zabelb7482f52008-05-28 17:58:06 +0100668{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000669 .name = "uda1380-hifi",
Philipp Zabelb7482f52008-05-28 17:58:06 +0100670 .playback = {
671 .stream_name = "Playback",
672 .channels_min = 1,
673 .channels_max = 2,
674 .rates = UDA1380_RATES,
675 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
676 .capture = {
677 .stream_name = "Capture",
678 .channels_min = 1,
679 .channels_max = 2,
680 .rates = UDA1380_RATES,
681 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800682 .ops = &uda1380_dai_ops,
Philipp Zabelb7482f52008-05-28 17:58:06 +0100683},
684{ /* playback only - dual interface */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000685 .name = "uda1380-hifi-playback",
Philipp Zabelb7482f52008-05-28 17:58:06 +0100686 .playback = {
687 .stream_name = "Playback",
688 .channels_min = 1,
689 .channels_max = 2,
690 .rates = UDA1380_RATES,
691 .formats = SNDRV_PCM_FMTBIT_S16_LE,
692 },
Eric Miao6335d052009-03-03 09:41:00 +0800693 .ops = &uda1380_dai_ops_playback,
Philipp Zabelb7482f52008-05-28 17:58:06 +0100694},
695{ /* capture only - dual interface*/
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000696 .name = "uda1380-hifi-capture",
Philipp Zabelb7482f52008-05-28 17:58:06 +0100697 .capture = {
698 .stream_name = "Capture",
699 .channels_min = 1,
700 .channels_max = 2,
701 .rates = UDA1380_RATES,
702 .formats = SNDRV_PCM_FMTBIT_S16_LE,
703 },
Eric Miao6335d052009-03-03 09:41:00 +0800704 .ops = &uda1380_dai_ops_capture,
Philipp Zabelb7482f52008-05-28 17:58:06 +0100705},
706};
Philipp Zabelb7482f52008-05-28 17:58:06 +0100707
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +0100708static int uda1380_suspend(struct snd_soc_codec *codec)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100709{
Philipp Zabelb7482f52008-05-28 17:58:06 +0100710 uda1380_set_bias_level(codec, SND_SOC_BIAS_OFF);
711 return 0;
712}
713
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000714static int uda1380_resume(struct snd_soc_codec *codec)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100715{
Philipp Zabelb7482f52008-05-28 17:58:06 +0100716 uda1380_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100717 return 0;
718}
719
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000720static int uda1380_probe(struct snd_soc_codec *codec)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100721{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000722 struct uda1380_platform_data *pdata =codec->dev->platform_data;
723 struct uda1380_priv *uda1380 = snd_soc_codec_get_drvdata(codec);
724 int ret;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100725
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300726 uda1380->codec = codec;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100727
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300728 codec->hw_write = (hw_write_t)i2c_master_send;
729 codec->control_data = uda1380->control_data;
730
731 if (!pdata)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000732 return -EINVAL;
Philipp Zabelef9e5e52009-03-03 16:10:54 +0100733
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300734 if (gpio_is_valid(pdata->gpio_reset)) {
Axel Lin68020db2011-12-05 07:58:25 +0800735 ret = gpio_request_one(pdata->gpio_reset, GPIOF_OUT_INIT_LOW,
736 "uda1380 reset");
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300737 if (ret)
738 goto err_out;
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300739 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000740
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300741 if (gpio_is_valid(pdata->gpio_power)) {
Axel Lin68020db2011-12-05 07:58:25 +0800742 ret = gpio_request_one(pdata->gpio_power, GPIOF_OUT_INIT_LOW,
743 "uda1380 power");
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300744 if (ret)
Axel Lin68020db2011-12-05 07:58:25 +0800745 goto err_free_gpio;
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300746 } else {
747 ret = uda1380_reset(codec);
Axel Lin68020db2011-12-05 07:58:25 +0800748 if (ret)
749 goto err_free_gpio;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100750 }
751
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000752 INIT_WORK(&uda1380->work, uda1380_flush_work);
753
Philipp Zabelb7482f52008-05-28 17:58:06 +0100754 /* power on device */
755 uda1380_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
756 /* set clock input */
Philipp Zabel1abd9182009-06-15 22:18:23 +0200757 switch (pdata->dac_clk) {
Philipp Zabelb7482f52008-05-28 17:58:06 +0100758 case UDA1380_DAC_CLK_SYSCLK:
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300759 uda1380_write_reg_cache(codec, UDA1380_CLK, 0);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100760 break;
761 case UDA1380_DAC_CLK_WSPLL:
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300762 uda1380_write_reg_cache(codec, UDA1380_CLK,
763 R00_DAC_CLK);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100764 break;
765 }
766
Ian Molton3e8e1952009-01-09 00:23:21 +0000767 snd_soc_add_controls(codec, uda1380_snd_controls,
768 ARRAY_SIZE(uda1380_snd_controls));
Philipp Zabelb7482f52008-05-28 17:58:06 +0100769 uda1380_add_widgets(codec);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100770
Philipp Zabel1abd9182009-06-15 22:18:23 +0200771 return 0;
772
Axel Lin68020db2011-12-05 07:58:25 +0800773err_free_gpio:
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300774 if (gpio_is_valid(pdata->gpio_reset))
775 gpio_free(pdata->gpio_reset);
776err_out:
Philipp Zabel1abd9182009-06-15 22:18:23 +0200777 return ret;
778}
779
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000780/* power down chip */
781static int uda1380_remove(struct snd_soc_codec *codec)
Philipp Zabel1abd9182009-06-15 22:18:23 +0200782{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000783 struct uda1380_platform_data *pdata =codec->dev->platform_data;
Philipp Zabel1abd9182009-06-15 22:18:23 +0200784
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000785 uda1380_set_bias_level(codec, SND_SOC_BIAS_OFF);
Philipp Zabel1abd9182009-06-15 22:18:23 +0200786
Philipp Zabel1abd9182009-06-15 22:18:23 +0200787 gpio_free(pdata->gpio_reset);
788 gpio_free(pdata->gpio_power);
789
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000790 return 0;
Philipp Zabel1abd9182009-06-15 22:18:23 +0200791}
Philipp Zabelb7482f52008-05-28 17:58:06 +0100792
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000793static struct snd_soc_codec_driver soc_codec_dev_uda1380 = {
794 .probe = uda1380_probe,
795 .remove = uda1380_remove,
796 .suspend = uda1380_suspend,
797 .resume = uda1380_resume,
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300798 .read = uda1380_read_reg_cache,
799 .write = uda1380_write,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000800 .set_bias_level = uda1380_set_bias_level,
801 .reg_cache_size = ARRAY_SIZE(uda1380_reg),
802 .reg_word_size = sizeof(u16),
803 .reg_cache_default = uda1380_reg,
804 .reg_cache_step = 1,
805};
806
Philipp Zabelb7482f52008-05-28 17:58:06 +0100807#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Philipp Zabel1abd9182009-06-15 22:18:23 +0200808static __devinit int uda1380_i2c_probe(struct i2c_client *i2c,
809 const struct i2c_device_id *id)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100810{
Philipp Zabel1abd9182009-06-15 22:18:23 +0200811 struct uda1380_priv *uda1380;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100812 int ret;
813
Philipp Zabel1abd9182009-06-15 22:18:23 +0200814 uda1380 = kzalloc(sizeof(struct uda1380_priv), GFP_KERNEL);
815 if (uda1380 == NULL)
816 return -ENOMEM;
817
Philipp Zabel1abd9182009-06-15 22:18:23 +0200818 i2c_set_clientdata(i2c, uda1380);
Vasily Khoruzhick8614d312010-08-30 11:28:07 +0300819 uda1380->control_data = i2c;
Philipp Zabelb7482f52008-05-28 17:58:06 +0100820
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000821 ret = snd_soc_register_codec(&i2c->dev,
822 &soc_codec_dev_uda1380, uda1380_dai, ARRAY_SIZE(uda1380_dai));
823 if (ret < 0)
Philipp Zabel1abd9182009-06-15 22:18:23 +0200824 kfree(uda1380);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100825 return ret;
826}
827
Philipp Zabel1abd9182009-06-15 22:18:23 +0200828static int __devexit uda1380_i2c_remove(struct i2c_client *i2c)
Philipp Zabelb7482f52008-05-28 17:58:06 +0100829{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000830 snd_soc_unregister_codec(&i2c->dev);
831 kfree(i2c_get_clientdata(i2c));
Philipp Zabelb7482f52008-05-28 17:58:06 +0100832 return 0;
833}
834
Jean Delvare88fc39d2008-09-01 18:46:58 +0100835static const struct i2c_device_id uda1380_i2c_id[] = {
836 { "uda1380", 0 },
837 { }
838};
839MODULE_DEVICE_TABLE(i2c, uda1380_i2c_id);
Philipp Zabelb7482f52008-05-28 17:58:06 +0100840
841static struct i2c_driver uda1380_i2c_driver = {
842 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000843 .name = "uda1380-codec",
Philipp Zabelb7482f52008-05-28 17:58:06 +0100844 .owner = THIS_MODULE,
845 },
Jean Delvare88fc39d2008-09-01 18:46:58 +0100846 .probe = uda1380_i2c_probe,
Philipp Zabel1abd9182009-06-15 22:18:23 +0200847 .remove = __devexit_p(uda1380_i2c_remove),
Jean Delvare88fc39d2008-09-01 18:46:58 +0100848 .id_table = uda1380_i2c_id,
Philipp Zabelb7482f52008-05-28 17:58:06 +0100849};
Philipp Zabelb7482f52008-05-28 17:58:06 +0100850#endif
851
Takashi Iwaic9b3a402008-12-10 07:47:22 +0100852static int __init uda1380_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +0000853{
Axel Linef149772011-12-04 19:35:20 +0800854 int ret = 0;
Philipp Zabel1abd9182009-06-15 22:18:23 +0200855#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
856 ret = i2c_add_driver(&uda1380_i2c_driver);
857 if (ret != 0)
858 pr_err("Failed to register UDA1380 I2C driver: %d\n", ret);
859#endif
Axel Linef149772011-12-04 19:35:20 +0800860 return ret;
Mark Brown64089b82008-12-08 19:17:58 +0000861}
862module_init(uda1380_modinit);
863
864static void __exit uda1380_exit(void)
865{
Philipp Zabel1abd9182009-06-15 22:18:23 +0200866#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
867 i2c_del_driver(&uda1380_i2c_driver);
868#endif
Mark Brown64089b82008-12-08 19:17:58 +0000869}
870module_exit(uda1380_exit);
871
Philipp Zabelb7482f52008-05-28 17:58:06 +0100872MODULE_AUTHOR("Giorgio Padrin");
873MODULE_DESCRIPTION("Audio support for codec Philips UDA1380");
874MODULE_LICENSE("GPL");