blob: 5ea587e59e48c8250be369f200872b36ec09df56 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Alan Stern00240c32009-04-27 13:33:16 -040028const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010033int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010039unsigned int pci_pm_d3_delay;
40
41static void pci_dev_d3_sleep(struct pci_dev *dev)
42{
43 unsigned int delay = dev->d3_delay;
44
45 if (delay < pci_pm_d3_delay)
46 delay = pci_pm_d3_delay;
47
48 msleep(delay);
49}
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Jeff Garzik32a2eea2007-10-11 16:57:27 -040051#ifdef CONFIG_PCI_DOMAINS
52int pci_domains_supported = 1;
53#endif
54
Atsushi Nemoto4516a612007-02-05 16:36:06 -080055#define DEFAULT_CARDBUS_IO_SIZE (256)
56#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
57/* pci=cbmemsize=nnM,cbiosize=nn can override this */
58unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
59unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
60
Eric W. Biederman28760482009-09-09 14:09:24 -070061#define DEFAULT_HOTPLUG_IO_SIZE (256)
62#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
63/* pci=hpmemsize=nnM,hpiosize=nn can override this */
64unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
65unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
66
Jesse Barnesac1aa472009-10-26 13:20:44 -070067/*
68 * The default CLS is used if arch didn't set CLS explicitly and not
69 * all pci devices agree on the same value. Arch can override either
70 * the dfl or actual value as it sees fit. Don't forget this is
71 * measured in 32-bit words, not bytes.
72 */
Tejun Heo98e724c2009-10-08 18:59:53 +090073u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070074u8 pci_cache_line_size;
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/**
77 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
78 * @bus: pointer to PCI bus structure to search
79 *
80 * Given a PCI bus, returns the highest PCI bus number present in the set
81 * including the given PCI bus and its list of child PCI buses.
82 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080083unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 struct list_head *tmp;
86 unsigned char max, n;
87
Kristen Accardib82db5c2006-01-17 16:56:56 -080088 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 list_for_each(tmp, &bus->children) {
90 n = pci_bus_max_busnr(pci_bus_b(tmp));
91 if(n > max)
92 max = n;
93 }
94 return max;
95}
Kristen Accardib82db5c2006-01-17 16:56:56 -080096EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Andrew Morton1684f5d2008-12-01 14:30:30 -080098#ifdef CONFIG_HAS_IOMEM
99void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
100{
101 /*
102 * Make sure the BAR is actually a memory resource, not an IO resource
103 */
104 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
105 WARN_ON(1);
106 return NULL;
107 }
108 return ioremap_nocache(pci_resource_start(pdev, bar),
109 pci_resource_len(pdev, bar));
110}
111EXPORT_SYMBOL_GPL(pci_ioremap_bar);
112#endif
113
Kristen Accardib82db5c2006-01-17 16:56:56 -0800114#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/**
116 * pci_max_busnr - returns maximum PCI bus number
117 *
118 * Returns the highest PCI bus number present in the system global list of
119 * PCI buses.
120 */
121unsigned char __devinit
122pci_max_busnr(void)
123{
124 struct pci_bus *bus = NULL;
125 unsigned char max, n;
126
127 max = 0;
128 while ((bus = pci_find_next_bus(bus)) != NULL) {
129 n = pci_bus_max_busnr(bus);
130 if(n > max)
131 max = n;
132 }
133 return max;
134}
135
Adrian Bunk54c762f2005-12-22 01:08:52 +0100136#endif /* 0 */
137
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100138#define PCI_FIND_CAP_TTL 48
139
140static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
141 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700142{
143 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700144
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100145 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700146 pci_bus_read_config_byte(bus, devfn, pos, &pos);
147 if (pos < 0x40)
148 break;
149 pos &= ~3;
150 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
151 &id);
152 if (id == 0xff)
153 break;
154 if (id == cap)
155 return pos;
156 pos += PCI_CAP_LIST_NEXT;
157 }
158 return 0;
159}
160
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100161static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
162 u8 pos, int cap)
163{
164 int ttl = PCI_FIND_CAP_TTL;
165
166 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
167}
168
Roland Dreier24a4e372005-10-28 17:35:34 -0700169int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
170{
171 return __pci_find_next_cap(dev->bus, dev->devfn,
172 pos + PCI_CAP_LIST_NEXT, cap);
173}
174EXPORT_SYMBOL_GPL(pci_find_next_capability);
175
Michael Ellermand3bac112006-11-22 18:26:16 +1100176static int __pci_bus_find_cap_start(struct pci_bus *bus,
177 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178{
179 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
182 if (!(status & PCI_STATUS_CAP_LIST))
183 return 0;
184
185 switch (hdr_type) {
186 case PCI_HEADER_TYPE_NORMAL:
187 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100188 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100190 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 default:
192 return 0;
193 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100194
195 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
198/**
199 * pci_find_capability - query for devices' capabilities
200 * @dev: PCI device to query
201 * @cap: capability code
202 *
203 * Tell if a device supports a given PCI capability.
204 * Returns the address of the requested capability structure within the
205 * device's PCI configuration space or 0 in case the device does not
206 * support it. Possible values for @cap:
207 *
208 * %PCI_CAP_ID_PM Power Management
209 * %PCI_CAP_ID_AGP Accelerated Graphics Port
210 * %PCI_CAP_ID_VPD Vital Product Data
211 * %PCI_CAP_ID_SLOTID Slot Identification
212 * %PCI_CAP_ID_MSI Message Signalled Interrupts
213 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
214 * %PCI_CAP_ID_PCIX PCI-X
215 * %PCI_CAP_ID_EXP PCI Express
216 */
217int pci_find_capability(struct pci_dev *dev, int cap)
218{
Michael Ellermand3bac112006-11-22 18:26:16 +1100219 int pos;
220
221 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
222 if (pos)
223 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
224
225 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
228/**
229 * pci_bus_find_capability - query for devices' capabilities
230 * @bus: the PCI bus to query
231 * @devfn: PCI device to query
232 * @cap: capability code
233 *
234 * Like pci_find_capability() but works for pci devices that do not have a
235 * pci_dev structure set up yet.
236 *
237 * Returns the address of the requested capability structure within the
238 * device's PCI configuration space or 0 in case the device does not
239 * support it.
240 */
241int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
242{
Michael Ellermand3bac112006-11-22 18:26:16 +1100243 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 u8 hdr_type;
245
246 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
247
Michael Ellermand3bac112006-11-22 18:26:16 +1100248 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
249 if (pos)
250 pos = __pci_find_next_cap(bus, devfn, pos, cap);
251
252 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
255/**
256 * pci_find_ext_capability - Find an extended capability
257 * @dev: PCI device to query
258 * @cap: capability code
259 *
260 * Returns the address of the requested extended capability structure
261 * within the device's PCI configuration space or 0 if the device does
262 * not support it. Possible values for @cap:
263 *
264 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
265 * %PCI_EXT_CAP_ID_VC Virtual Channel
266 * %PCI_EXT_CAP_ID_DSN Device Serial Number
267 * %PCI_EXT_CAP_ID_PWR Power Budgeting
268 */
269int pci_find_ext_capability(struct pci_dev *dev, int cap)
270{
271 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800272 int ttl;
273 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Zhao, Yu557848c2008-10-13 19:18:07 +0800275 /* minimum 8 bytes per capability */
276 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
277
278 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 return 0;
280
281 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
282 return 0;
283
284 /*
285 * If we have no capabilities, this is indicated by cap ID,
286 * cap version and next pointer all being 0.
287 */
288 if (header == 0)
289 return 0;
290
291 while (ttl-- > 0) {
292 if (PCI_EXT_CAP_ID(header) == cap)
293 return pos;
294
295 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800296 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 break;
298
299 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
300 break;
301 }
302
303 return 0;
304}
Brice Goglin3a720d72006-05-23 06:10:01 -0400305EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700307/**
308 * pci_bus_find_ext_capability - find an extended capability
309 * @bus: the PCI bus to query
310 * @devfn: PCI device to query
311 * @cap: capability code
312 *
313 * Like pci_find_ext_capability() but works for pci devices that do not have a
314 * pci_dev structure set up yet.
315 *
316 * Returns the address of the requested capability structure within the
317 * device's PCI configuration space or 0 in case the device does not
318 * support it.
319 */
320int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
321 int cap)
322{
323 u32 header;
324 int ttl;
325 int pos = PCI_CFG_SPACE_SIZE;
326
327 /* minimum 8 bytes per capability */
328 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
329
330 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
331 return 0;
332 if (header == 0xffffffff || header == 0)
333 return 0;
334
335 while (ttl-- > 0) {
336 if (PCI_EXT_CAP_ID(header) == cap)
337 return pos;
338
339 pos = PCI_EXT_CAP_NEXT(header);
340 if (pos < PCI_CFG_SPACE_SIZE)
341 break;
342
343 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
344 break;
345 }
346
347 return 0;
348}
349
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
351{
352 int rc, ttl = PCI_FIND_CAP_TTL;
353 u8 cap, mask;
354
355 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
356 mask = HT_3BIT_CAP_MASK;
357 else
358 mask = HT_5BIT_CAP_MASK;
359
360 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
361 PCI_CAP_ID_HT, &ttl);
362 while (pos) {
363 rc = pci_read_config_byte(dev, pos + 3, &cap);
364 if (rc != PCIBIOS_SUCCESSFUL)
365 return 0;
366
367 if ((cap & mask) == ht_cap)
368 return pos;
369
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800370 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
371 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100372 PCI_CAP_ID_HT, &ttl);
373 }
374
375 return 0;
376}
377/**
378 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
379 * @dev: PCI device to query
380 * @pos: Position from which to continue searching
381 * @ht_cap: Hypertransport capability code
382 *
383 * To be used in conjunction with pci_find_ht_capability() to search for
384 * all capabilities matching @ht_cap. @pos should always be a value returned
385 * from pci_find_ht_capability().
386 *
387 * NB. To be 100% safe against broken PCI devices, the caller should take
388 * steps to avoid an infinite loop.
389 */
390int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
391{
392 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
393}
394EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
395
396/**
397 * pci_find_ht_capability - query a device's Hypertransport capabilities
398 * @dev: PCI device to query
399 * @ht_cap: Hypertransport capability code
400 *
401 * Tell if a device supports a given Hypertransport capability.
402 * Returns an address within the device's PCI configuration space
403 * or 0 in case the device does not support the request capability.
404 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
405 * which has a Hypertransport capability matching @ht_cap.
406 */
407int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
408{
409 int pos;
410
411 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
412 if (pos)
413 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
414
415 return pos;
416}
417EXPORT_SYMBOL_GPL(pci_find_ht_capability);
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419/**
420 * pci_find_parent_resource - return resource region of parent bus of given region
421 * @dev: PCI device structure contains resources to be searched
422 * @res: child resource record for which parent is sought
423 *
424 * For given resource region of given device, return the resource
425 * region of parent bus the given region is contained in or where
426 * it should be allocated from.
427 */
428struct resource *
429pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
430{
431 const struct pci_bus *bus = dev->bus;
432 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700433 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700435 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (!r)
437 continue;
438 if (res->start && !(res->start >= r->start && res->end <= r->end))
439 continue; /* Not contained */
440 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
441 continue; /* Wrong type */
442 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
443 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800444 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
445 if (r->flags & IORESOURCE_PREFETCH)
446 continue;
447 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
448 if (!best)
449 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
451 return best;
452}
453
454/**
John W. Linville064b53db2005-07-27 10:19:44 -0400455 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
456 * @dev: PCI device to have its BARs restored
457 *
458 * Restore the BAR values for a given device, so as to make it
459 * accessible by its driver.
460 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200461static void
John W. Linville064b53db2005-07-27 10:19:44 -0400462pci_restore_bars(struct pci_dev *dev)
463{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800464 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400465
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800466 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800467 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400468}
469
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200470static struct pci_platform_pm_ops *pci_platform_pm;
471
472int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
473{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200474 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
475 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200476 return -EINVAL;
477 pci_platform_pm = ops;
478 return 0;
479}
480
481static inline bool platform_pci_power_manageable(struct pci_dev *dev)
482{
483 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
484}
485
486static inline int platform_pci_set_power_state(struct pci_dev *dev,
487 pci_power_t t)
488{
489 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
490}
491
492static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
493{
494 return pci_platform_pm ?
495 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
496}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700497
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200498static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
499{
500 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
501}
502
503static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
504{
505 return pci_platform_pm ?
506 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
507}
508
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100509static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
510{
511 return pci_platform_pm ?
512 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
513}
514
John W. Linville064b53db2005-07-27 10:19:44 -0400515/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200516 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
517 * given PCI device
518 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200519 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200521 * RETURN VALUE:
522 * -EINVAL if the requested state is invalid.
523 * -EIO if device does not support PCI PM or its PM capabilities register has a
524 * wrong version, or device doesn't support the requested state.
525 * 0 if device already is in the requested state.
526 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100528static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200530 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200531 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100533 /* Check if we're already there */
534 if (dev->current_state == state)
535 return 0;
536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200537 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700538 return -EIO;
539
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 if (state < PCI_D0 || state > PCI_D3hot)
541 return -EINVAL;
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 /* Validate current state:
544 * Can enter D0 from any state, but if we can only go deeper
545 * to sleep if we're already in a low power state
546 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100547 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200548 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600549 dev_err(&dev->dev, "invalid power transition "
550 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200552 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200555 if ((state == PCI_D1 && !dev->d1_support)
556 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700557 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200559 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400560
John W. Linville32a36582005-09-14 09:52:42 -0400561 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 * This doesn't affect PME_Status, disables PME_En, and
563 * sets PowerState to 0.
564 */
John W. Linville32a36582005-09-14 09:52:42 -0400565 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400566 case PCI_D0:
567 case PCI_D1:
568 case PCI_D2:
569 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
570 pmcsr |= state;
571 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200572 case PCI_D3hot:
573 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400574 case PCI_UNKNOWN: /* Boot-up */
575 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100576 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200577 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400578 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400579 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400580 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400581 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
583
584 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200585 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 /* Mandatory power management transition delays */
588 /* see PCI PM 1.1 5.6.1 table 18 */
589 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100590 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100592 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200594 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
595 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
596 if (dev->current_state != state && printk_ratelimit())
597 dev_info(&dev->dev, "Refused to change power state, "
598 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400599
600 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
601 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
602 * from D3hot to D0 _may_ perform an internal reset, thereby
603 * going to "D0 Uninitialized" rather than "D0 Initialized".
604 * For example, at least some versions of the 3c905B and the
605 * 3c556B exhibit this behaviour.
606 *
607 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
608 * devices in a D3hot state at boot. Consequently, we need to
609 * restore at least the BARs so that the device will be
610 * accessible to its driver.
611 */
612 if (need_restore)
613 pci_restore_bars(dev);
614
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100615 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800616 pcie_aspm_pm_state_change(dev->bus->self);
617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 return 0;
619}
620
621/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200622 * pci_update_current_state - Read PCI power state of given device from its
623 * PCI PM registers and cache it
624 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100625 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200626 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100627void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200629 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200630 u16 pmcsr;
631
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200632 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200633 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100634 } else {
635 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200636 }
637}
638
639/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100640 * pci_platform_power_transition - Use platform to change device power state
641 * @dev: PCI device to handle.
642 * @state: State to put the device into.
643 */
644static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
645{
646 int error;
647
648 if (platform_pci_power_manageable(dev)) {
649 error = platform_pci_set_power_state(dev, state);
650 if (!error)
651 pci_update_current_state(dev, state);
652 } else {
653 error = -ENODEV;
654 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100657 }
658
659 return error;
660}
661
662/**
663 * __pci_start_power_transition - Start power transition of a PCI device
664 * @dev: PCI device to handle.
665 * @state: State to put the device into.
666 */
667static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
668{
669 if (state == PCI_D0)
670 pci_platform_power_transition(dev, PCI_D0);
671}
672
673/**
674 * __pci_complete_power_transition - Complete power transition of a PCI device
675 * @dev: PCI device to handle.
676 * @state: State to put the device into.
677 *
678 * This function should not be called directly by device drivers.
679 */
680int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
681{
682 return state > PCI_D0 ?
683 pci_platform_power_transition(dev, state) : -EINVAL;
684}
685EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
686
687/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200688 * pci_set_power_state - Set the power state of a PCI device
689 * @dev: PCI device to handle.
690 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
691 *
Nick Andrew877d0312009-01-26 11:06:57 +0100692 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200693 * the device's PCI PM registers.
694 *
695 * RETURN VALUE:
696 * -EINVAL if the requested state is invalid.
697 * -EIO if device does not support PCI PM or its PM capabilities register has a
698 * wrong version, or device doesn't support the requested state.
699 * 0 if device already is in the requested state.
700 * 0 if device's power state has been successfully changed.
701 */
702int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
703{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200704 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200705
706 /* bound the state we're entering */
707 if (state > PCI_D3hot)
708 state = PCI_D3hot;
709 else if (state < PCI_D0)
710 state = PCI_D0;
711 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
712 /*
713 * If the device or the parent bridge do not support PCI PM,
714 * ignore the request if we're doing anything other than putting
715 * it into D0 (which would only happen on boot).
716 */
717 return 0;
718
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100719 /* Check if we're already there */
720 if (dev->current_state == state)
721 return 0;
722
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100723 __pci_start_power_transition(dev, state);
724
Alan Cox979b1792008-07-24 17:18:38 +0100725 /* This device is quirked not to be put into D3, so
726 don't put it in D3 */
727 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
728 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200729
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100730 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200731
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100732 if (!__pci_complete_power_transition(dev, state))
733 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200734
735 return error;
736}
737
738/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 * pci_choose_state - Choose the power state of a PCI device
740 * @dev: PCI device to be suspended
741 * @state: target sleep state for the whole system. This is the value
742 * that is passed to suspend() function.
743 *
744 * Returns PCI power state suitable for given device and given system
745 * message.
746 */
747
748pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
749{
Shaohua Liab826ca2007-07-20 10:03:22 +0800750 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
753 return PCI_D0;
754
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200755 ret = platform_pci_choose_state(dev);
756 if (ret != PCI_POWER_ERROR)
757 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700758
759 switch (state.event) {
760 case PM_EVENT_ON:
761 return PCI_D0;
762 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700763 case PM_EVENT_PRETHAW:
764 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700765 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100766 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700767 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600769 dev_info(&dev->dev, "unrecognized suspend event %d\n",
770 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 BUG();
772 }
773 return PCI_D0;
774}
775
776EXPORT_SYMBOL(pci_choose_state);
777
Yu Zhao89858512009-02-16 02:55:47 +0800778#define PCI_EXP_SAVE_REGS 7
779
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800780#define pcie_cap_has_devctl(type, flags) 1
781#define pcie_cap_has_lnkctl(type, flags) \
782 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
783 (type == PCI_EXP_TYPE_ROOT_PORT || \
784 type == PCI_EXP_TYPE_ENDPOINT || \
785 type == PCI_EXP_TYPE_LEG_END))
786#define pcie_cap_has_sltctl(type, flags) \
787 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
788 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
789 (type == PCI_EXP_TYPE_DOWNSTREAM && \
790 (flags & PCI_EXP_FLAGS_SLOT))))
791#define pcie_cap_has_rtctl(type, flags) \
792 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
793 (type == PCI_EXP_TYPE_ROOT_PORT || \
794 type == PCI_EXP_TYPE_RC_EC))
795#define pcie_cap_has_devctl2(type, flags) \
796 ((flags & PCI_EXP_FLAGS_VERS) > 1)
797#define pcie_cap_has_lnkctl2(type, flags) \
798 ((flags & PCI_EXP_FLAGS_VERS) > 1)
799#define pcie_cap_has_sltctl2(type, flags) \
800 ((flags & PCI_EXP_FLAGS_VERS) > 1)
801
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300802static int pci_save_pcie_state(struct pci_dev *dev)
803{
804 int pos, i = 0;
805 struct pci_cap_saved_state *save_state;
806 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800807 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300808
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900809 pos = pci_pcie_cap(dev);
810 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300811 return 0;
812
Eric W. Biederman9f355752007-03-08 13:06:13 -0700813 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300814 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800815 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300816 return -ENOMEM;
817 }
818 cap = (u16 *)&save_state->data[0];
819
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800820 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
821
822 if (pcie_cap_has_devctl(dev->pcie_type, flags))
823 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
824 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
825 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
826 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
827 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
828 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
829 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
830 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
831 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
832 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
833 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
834 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
835 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100836
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300837 return 0;
838}
839
840static void pci_restore_pcie_state(struct pci_dev *dev)
841{
842 int i = 0, pos;
843 struct pci_cap_saved_state *save_state;
844 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800845 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300846
847 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
848 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
849 if (!save_state || pos <= 0)
850 return;
851 cap = (u16 *)&save_state->data[0];
852
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800853 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
854
855 if (pcie_cap_has_devctl(dev->pcie_type, flags))
856 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
857 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
858 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
859 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
860 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
861 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
862 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
863 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
864 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
865 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
866 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
867 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
868 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300869}
870
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800871
872static int pci_save_pcix_state(struct pci_dev *dev)
873{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100874 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800875 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800876
877 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
878 if (pos <= 0)
879 return 0;
880
Shaohua Lif34303d2007-12-18 09:56:47 +0800881 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800882 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800883 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800884 return -ENOMEM;
885 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800886
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100887 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
888
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800889 return 0;
890}
891
892static void pci_restore_pcix_state(struct pci_dev *dev)
893{
894 int i = 0, pos;
895 struct pci_cap_saved_state *save_state;
896 u16 *cap;
897
898 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
899 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
900 if (!save_state || pos <= 0)
901 return;
902 cap = (u16 *)&save_state->data[0];
903
904 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800905}
906
907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908/**
909 * pci_save_state - save the PCI configuration space of a device before suspending
910 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 */
912int
913pci_save_state(struct pci_dev *dev)
914{
915 int i;
916 /* XXX: 100% dword access ok here? */
917 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200918 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100919 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300920 if ((i = pci_save_pcie_state(dev)) != 0)
921 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800922 if ((i = pci_save_pcix_state(dev)) != 0)
923 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return 0;
925}
926
927/**
928 * pci_restore_state - Restore the saved state of a PCI device
929 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 */
931int
932pci_restore_state(struct pci_dev *dev)
933{
934 int i;
Al Virob4482a42007-10-14 19:35:40 +0100935 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Alek Duc82f63e2009-08-08 08:46:19 +0800937 if (!dev->state_saved)
938 return 0;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200939
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300940 /* PCI Express register must be restored first */
941 pci_restore_pcie_state(dev);
942
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700943 /*
944 * The Base Address register should be programmed before the command
945 * register(s)
946 */
947 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700948 pci_read_config_dword(dev, i * 4, &val);
949 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600950 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
951 "space at offset %#x (was %#x, writing %#x)\n",
952 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700953 pci_write_config_dword(dev,i * 4,
954 dev->saved_config_space[i]);
955 }
956 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800957 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800958 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800959 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100960
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200961 dev->state_saved = false;
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 return 0;
964}
965
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900966static int do_pci_enable_device(struct pci_dev *dev, int bars)
967{
968 int err;
969
970 err = pci_set_power_state(dev, PCI_D0);
971 if (err < 0 && err != -EIO)
972 return err;
973 err = pcibios_enable_device(dev, bars);
974 if (err < 0)
975 return err;
976 pci_fixup_device(pci_fixup_enable, dev);
977
978 return 0;
979}
980
981/**
Tejun Heo0b62e132007-07-27 14:43:35 +0900982 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900983 * @dev: PCI device to be resumed
984 *
985 * Note this function is a backend of pci_default_resume and is not supposed
986 * to be called by normal code, write proper resume handler and use it instead.
987 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900988int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900989{
Yuji Shimada296ccb02009-04-03 16:41:46 +0900990 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900991 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
992 return 0;
993}
994
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100995static int __pci_enable_device_flags(struct pci_dev *dev,
996 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997{
998 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100999 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001001 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1002 return 0; /* already enabled */
1003
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001004 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1005 if (dev->resource[i].flags & flags)
1006 bars |= (1 << i);
1007
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001008 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001009 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001010 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001011 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012}
1013
1014/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001015 * pci_enable_device_io - Initialize a device for use with IO space
1016 * @dev: PCI device to be initialized
1017 *
1018 * Initialize device before it's used by a driver. Ask low-level code
1019 * to enable I/O resources. Wake up the device if it was suspended.
1020 * Beware, this function can fail.
1021 */
1022int pci_enable_device_io(struct pci_dev *dev)
1023{
1024 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1025}
1026
1027/**
1028 * pci_enable_device_mem - Initialize a device for use with Memory space
1029 * @dev: PCI device to be initialized
1030 *
1031 * Initialize device before it's used by a driver. Ask low-level code
1032 * to enable Memory resources. Wake up the device if it was suspended.
1033 * Beware, this function can fail.
1034 */
1035int pci_enable_device_mem(struct pci_dev *dev)
1036{
1037 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1038}
1039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040/**
1041 * pci_enable_device - Initialize device before it's used by a driver.
1042 * @dev: PCI device to be initialized
1043 *
1044 * Initialize device before it's used by a driver. Ask low-level code
1045 * to enable I/O and memory. Wake up the device if it was suspended.
1046 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001047 *
1048 * Note we don't actually enable the device many times if we call
1049 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001051int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001053 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054}
1055
Tejun Heo9ac78492007-01-20 16:00:26 +09001056/*
1057 * Managed PCI resources. This manages device on/off, intx/msi/msix
1058 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1059 * there's no need to track it separately. pci_devres is initialized
1060 * when a device is enabled using managed PCI device enable interface.
1061 */
1062struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001063 unsigned int enabled:1;
1064 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001065 unsigned int orig_intx:1;
1066 unsigned int restore_intx:1;
1067 u32 region_mask;
1068};
1069
1070static void pcim_release(struct device *gendev, void *res)
1071{
1072 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1073 struct pci_devres *this = res;
1074 int i;
1075
1076 if (dev->msi_enabled)
1077 pci_disable_msi(dev);
1078 if (dev->msix_enabled)
1079 pci_disable_msix(dev);
1080
1081 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1082 if (this->region_mask & (1 << i))
1083 pci_release_region(dev, i);
1084
1085 if (this->restore_intx)
1086 pci_intx(dev, this->orig_intx);
1087
Tejun Heo7f375f32007-02-25 04:36:01 -08001088 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001089 pci_disable_device(dev);
1090}
1091
1092static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1093{
1094 struct pci_devres *dr, *new_dr;
1095
1096 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1097 if (dr)
1098 return dr;
1099
1100 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1101 if (!new_dr)
1102 return NULL;
1103 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1104}
1105
1106static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1107{
1108 if (pci_is_managed(pdev))
1109 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1110 return NULL;
1111}
1112
1113/**
1114 * pcim_enable_device - Managed pci_enable_device()
1115 * @pdev: PCI device to be initialized
1116 *
1117 * Managed pci_enable_device().
1118 */
1119int pcim_enable_device(struct pci_dev *pdev)
1120{
1121 struct pci_devres *dr;
1122 int rc;
1123
1124 dr = get_pci_dr(pdev);
1125 if (unlikely(!dr))
1126 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001127 if (dr->enabled)
1128 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001129
1130 rc = pci_enable_device(pdev);
1131 if (!rc) {
1132 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001133 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001134 }
1135 return rc;
1136}
1137
1138/**
1139 * pcim_pin_device - Pin managed PCI device
1140 * @pdev: PCI device to pin
1141 *
1142 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1143 * driver detach. @pdev must have been enabled with
1144 * pcim_enable_device().
1145 */
1146void pcim_pin_device(struct pci_dev *pdev)
1147{
1148 struct pci_devres *dr;
1149
1150 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001151 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001152 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001153 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001154}
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156/**
1157 * pcibios_disable_device - disable arch specific PCI resources for device dev
1158 * @dev: the PCI device to disable
1159 *
1160 * Disables architecture specific PCI resources for the device. This
1161 * is the default implementation. Architecture implementations can
1162 * override this.
1163 */
1164void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1165
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001166static void do_pci_disable_device(struct pci_dev *dev)
1167{
1168 u16 pci_command;
1169
1170 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1171 if (pci_command & PCI_COMMAND_MASTER) {
1172 pci_command &= ~PCI_COMMAND_MASTER;
1173 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1174 }
1175
1176 pcibios_disable_device(dev);
1177}
1178
1179/**
1180 * pci_disable_enabled_device - Disable device without updating enable_cnt
1181 * @dev: PCI device to disable
1182 *
1183 * NOTE: This function is a backend of PCI power management routines and is
1184 * not supposed to be called drivers.
1185 */
1186void pci_disable_enabled_device(struct pci_dev *dev)
1187{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001188 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001189 do_pci_disable_device(dev);
1190}
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192/**
1193 * pci_disable_device - Disable PCI device after use
1194 * @dev: PCI device to be disabled
1195 *
1196 * Signal to the system that the PCI device is not in use by the system
1197 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001198 *
1199 * Note we don't actually disable the device until all callers of
1200 * pci_device_enable() have called pci_device_disable().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 */
1202void
1203pci_disable_device(struct pci_dev *dev)
1204{
Tejun Heo9ac78492007-01-20 16:00:26 +09001205 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001206
Tejun Heo9ac78492007-01-20 16:00:26 +09001207 dr = find_pci_dr(dev);
1208 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001209 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001210
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001211 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1212 return;
1213
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001214 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001216 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217}
1218
1219/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001220 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001221 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001222 * @state: Reset state to enter into
1223 *
1224 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001225 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001226 * implementation. Architecture implementations can override this.
1227 */
1228int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1229 enum pcie_reset_state state)
1230{
1231 return -EINVAL;
1232}
1233
1234/**
1235 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001236 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001237 * @state: Reset state to enter into
1238 *
1239 *
1240 * Sets the PCI reset state for the device.
1241 */
1242int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1243{
1244 return pcibios_set_pcie_reset_state(dev, state);
1245}
1246
1247/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001248 * pci_check_pme_status - Check if given device has generated PME.
1249 * @dev: Device to check.
1250 *
1251 * Check the PME status of the device and if set, clear it and clear PME enable
1252 * (if set). Return 'true' if PME status and PME enable were both set or
1253 * 'false' otherwise.
1254 */
1255bool pci_check_pme_status(struct pci_dev *dev)
1256{
1257 int pmcsr_pos;
1258 u16 pmcsr;
1259 bool ret = false;
1260
1261 if (!dev->pm_cap)
1262 return false;
1263
1264 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1265 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1266 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1267 return false;
1268
1269 /* Clear PME status. */
1270 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1271 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1272 /* Disable PME to avoid interrupt flood. */
1273 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1274 ret = true;
1275 }
1276
1277 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1278
1279 return ret;
1280}
1281
1282/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001283 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1284 * @dev: Device to handle.
1285 * @ign: Ignored.
1286 *
1287 * Check if @dev has generated PME and queue a resume request for it in that
1288 * case.
1289 */
1290static int pci_pme_wakeup(struct pci_dev *dev, void *ign)
1291{
1292 if (pci_check_pme_status(dev))
1293 pm_request_resume(&dev->dev);
1294 return 0;
1295}
1296
1297/**
1298 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1299 * @bus: Top bus of the subtree to walk.
1300 */
1301void pci_pme_wakeup_bus(struct pci_bus *bus)
1302{
1303 if (bus)
1304 pci_walk_bus(bus, pci_pme_wakeup, NULL);
1305}
1306
1307/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001308 * pci_pme_capable - check the capability of PCI device to generate PME#
1309 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001310 * @state: PCI state from which device will issue PME#.
1311 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001312bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001313{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001314 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001315 return false;
1316
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001317 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001318}
1319
1320/**
1321 * pci_pme_active - enable or disable PCI device's PME# function
1322 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001323 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1324 *
1325 * The caller must verify that the device is capable of generating PME# before
1326 * calling this function with @enable equal to 'true'.
1327 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001328void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001329{
1330 u16 pmcsr;
1331
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001332 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001333 return;
1334
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001335 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001336 /* Clear PME_Status by writing 1 to it and enable PME# */
1337 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1338 if (!enable)
1339 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1340
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001341 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001342
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001343 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001344 enable ? "enabled" : "disabled");
1345}
1346
1347/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001348 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001349 * @dev: PCI device affected
1350 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001351 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001352 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 *
David Brownell075c1772007-04-26 00:12:06 -07001354 * This enables the device as a wakeup event source, or disables it.
1355 * When such events involves platform-specific hooks, those hooks are
1356 * called automatically by this routine.
1357 *
1358 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001359 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001360 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001361 * RETURN VALUE:
1362 * 0 is returned on success
1363 * -EINVAL is returned if device is not supposed to wake up the system
1364 * Error code depending on the platform is returned if both the platform and
1365 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001367int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1368 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001370 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001372 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001373 return -EINVAL;
1374
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001375 /* Don't do the same thing twice in a row for one device. */
1376 if (!!enable == !!dev->wakeup_prepared)
1377 return 0;
1378
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001379 /*
1380 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1381 * Anderson we should be doing PME# wake enable followed by ACPI wake
1382 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001383 */
1384
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001385 if (enable) {
1386 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001387
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001388 if (pci_pme_capable(dev, state))
1389 pci_pme_active(dev, true);
1390 else
1391 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001392 error = runtime ? platform_pci_run_wake(dev, true) :
1393 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001394 if (ret)
1395 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001396 if (!ret)
1397 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001398 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001399 if (runtime)
1400 platform_pci_run_wake(dev, false);
1401 else
1402 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001403 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001404 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001405 }
1406
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001407 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001408}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001409EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001410
1411/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001412 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1413 * @dev: PCI device to prepare
1414 * @enable: True to enable wake-up event generation; false to disable
1415 *
1416 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1417 * and this function allows them to set that up cleanly - pci_enable_wake()
1418 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1419 * ordering constraints.
1420 *
1421 * This function only returns error code if the device is not capable of
1422 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1423 * enable wake-up power for it.
1424 */
1425int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1426{
1427 return pci_pme_capable(dev, PCI_D3cold) ?
1428 pci_enable_wake(dev, PCI_D3cold, enable) :
1429 pci_enable_wake(dev, PCI_D3hot, enable);
1430}
1431
1432/**
Jesse Barnes37139072008-07-28 11:49:26 -07001433 * pci_target_state - find an appropriate low power state for a given PCI dev
1434 * @dev: PCI device
1435 *
1436 * Use underlying platform code to find a supported low power state for @dev.
1437 * If the platform can't manage @dev, return the deepest state from which it
1438 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001439 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001440pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001441{
1442 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001443
1444 if (platform_pci_power_manageable(dev)) {
1445 /*
1446 * Call the platform to choose the target state of the device
1447 * and enable wake-up from this state if supported.
1448 */
1449 pci_power_t state = platform_pci_choose_state(dev);
1450
1451 switch (state) {
1452 case PCI_POWER_ERROR:
1453 case PCI_UNKNOWN:
1454 break;
1455 case PCI_D1:
1456 case PCI_D2:
1457 if (pci_no_d1d2(dev))
1458 break;
1459 default:
1460 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001461 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001462 } else if (!dev->pm_cap) {
1463 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001464 } else if (device_may_wakeup(&dev->dev)) {
1465 /*
1466 * Find the deepest state from which the device can generate
1467 * wake-up events, make it the target state and enable device
1468 * to generate PME#.
1469 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001470 if (dev->pme_support) {
1471 while (target_state
1472 && !(dev->pme_support & (1 << target_state)))
1473 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001474 }
1475 }
1476
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001477 return target_state;
1478}
1479
1480/**
1481 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1482 * @dev: Device to handle.
1483 *
1484 * Choose the power state appropriate for the device depending on whether
1485 * it can wake up the system and/or is power manageable by the platform
1486 * (PCI_D3hot is the default) and put the device into that state.
1487 */
1488int pci_prepare_to_sleep(struct pci_dev *dev)
1489{
1490 pci_power_t target_state = pci_target_state(dev);
1491 int error;
1492
1493 if (target_state == PCI_POWER_ERROR)
1494 return -EIO;
1495
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001496 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001497
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001498 error = pci_set_power_state(dev, target_state);
1499
1500 if (error)
1501 pci_enable_wake(dev, target_state, false);
1502
1503 return error;
1504}
1505
1506/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001507 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001508 * @dev: Device to handle.
1509 *
1510 * Disable device's sytem wake-up capability and put it into D0.
1511 */
1512int pci_back_from_sleep(struct pci_dev *dev)
1513{
1514 pci_enable_wake(dev, PCI_D0, false);
1515 return pci_set_power_state(dev, PCI_D0);
1516}
1517
1518/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001519 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1520 * @dev: PCI device being suspended.
1521 *
1522 * Prepare @dev to generate wake-up events at run time and put it into a low
1523 * power state.
1524 */
1525int pci_finish_runtime_suspend(struct pci_dev *dev)
1526{
1527 pci_power_t target_state = pci_target_state(dev);
1528 int error;
1529
1530 if (target_state == PCI_POWER_ERROR)
1531 return -EIO;
1532
1533 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1534
1535 error = pci_set_power_state(dev, target_state);
1536
1537 if (error)
1538 __pci_enable_wake(dev, target_state, true, false);
1539
1540 return error;
1541}
1542
1543/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001544 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1545 * @dev: Device to check.
1546 *
1547 * Return true if the device itself is cabable of generating wake-up events
1548 * (through the platform or using the native PCIe PME) or if the device supports
1549 * PME and one of its upstream bridges can generate wake-up events.
1550 */
1551bool pci_dev_run_wake(struct pci_dev *dev)
1552{
1553 struct pci_bus *bus = dev->bus;
1554
1555 if (device_run_wake(&dev->dev))
1556 return true;
1557
1558 if (!dev->pme_support)
1559 return false;
1560
1561 while (bus->parent) {
1562 struct pci_dev *bridge = bus->self;
1563
1564 if (device_run_wake(&bridge->dev))
1565 return true;
1566
1567 bus = bus->parent;
1568 }
1569
1570 /* We have reached the root bus. */
1571 if (bus->bridge)
1572 return device_run_wake(bus->bridge);
1573
1574 return false;
1575}
1576EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1577
1578/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001579 * pci_pm_init - Initialize PM functions of given PCI device
1580 * @dev: PCI device to handle.
1581 */
1582void pci_pm_init(struct pci_dev *dev)
1583{
1584 int pm;
1585 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001586
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001587 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001588 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001589 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001590
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001591 dev->pm_cap = 0;
1592
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 /* find PCI PM capability in list */
1594 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001595 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001596 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001598 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001600 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1601 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1602 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001603 return;
David Brownell075c1772007-04-26 00:12:06 -07001604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001606 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001607 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001608
1609 dev->d1_support = false;
1610 dev->d2_support = false;
1611 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001612 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001613 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001614 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001615 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001616
1617 if (dev->d1_support || dev->d2_support)
1618 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001619 dev->d1_support ? " D1" : "",
1620 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001621 }
1622
1623 pmc &= PCI_PM_CAP_PME_MASK;
1624 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001625 dev_printk(KERN_DEBUG, &dev->dev,
1626 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001627 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1628 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1629 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1630 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1631 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001632 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001633 /*
1634 * Make device's PM flags reflect the wake-up capability, but
1635 * let the user space enable it to wake up the system as needed.
1636 */
1637 device_set_wakeup_capable(&dev->dev, true);
1638 device_set_wakeup_enable(&dev->dev, false);
1639 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001640 pci_pme_active(dev, false);
1641 } else {
1642 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
Yu Zhao58c3a722008-10-14 14:02:53 +08001646/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001647 * platform_pci_wakeup_init - init platform wakeup if present
1648 * @dev: PCI device
1649 *
1650 * Some devices don't have PCI PM caps but can still generate wakeup
1651 * events through platform methods (like ACPI events). If @dev supports
1652 * platform wakeup events, set the device flag to indicate as much. This
1653 * may be redundant if the device also supports PCI PM caps, but double
1654 * initialization should be safe in that case.
1655 */
1656void platform_pci_wakeup_init(struct pci_dev *dev)
1657{
1658 if (!platform_pci_can_wakeup(dev))
1659 return;
1660
1661 device_set_wakeup_capable(&dev->dev, true);
1662 device_set_wakeup_enable(&dev->dev, false);
1663 platform_pci_sleep_wake(dev, false);
1664}
1665
1666/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001667 * pci_add_save_buffer - allocate buffer for saving given capability registers
1668 * @dev: the PCI device
1669 * @cap: the capability to allocate the buffer for
1670 * @size: requested size of the buffer
1671 */
1672static int pci_add_cap_save_buffer(
1673 struct pci_dev *dev, char cap, unsigned int size)
1674{
1675 int pos;
1676 struct pci_cap_saved_state *save_state;
1677
1678 pos = pci_find_capability(dev, cap);
1679 if (pos <= 0)
1680 return 0;
1681
1682 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1683 if (!save_state)
1684 return -ENOMEM;
1685
1686 save_state->cap_nr = cap;
1687 pci_add_saved_cap(dev, save_state);
1688
1689 return 0;
1690}
1691
1692/**
1693 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1694 * @dev: the PCI device
1695 */
1696void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1697{
1698 int error;
1699
Yu Zhao89858512009-02-16 02:55:47 +08001700 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1701 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001702 if (error)
1703 dev_err(&dev->dev,
1704 "unable to preallocate PCI Express save buffer\n");
1705
1706 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1707 if (error)
1708 dev_err(&dev->dev,
1709 "unable to preallocate PCI-X save buffer\n");
1710}
1711
1712/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001713 * pci_enable_ari - enable ARI forwarding if hardware support it
1714 * @dev: the PCI device
1715 */
1716void pci_enable_ari(struct pci_dev *dev)
1717{
1718 int pos;
1719 u32 cap;
1720 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001721 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001722
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001723 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001724 return;
1725
Zhao, Yu81135872008-10-23 13:15:39 +08001726 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001727 if (!pos)
1728 return;
1729
Zhao, Yu81135872008-10-23 13:15:39 +08001730 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001731 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001732 return;
1733
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001734 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001735 if (!pos)
1736 return;
1737
1738 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001739 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1740 return;
1741
Zhao, Yu81135872008-10-23 13:15:39 +08001742 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001743 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001744 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001745
Zhao, Yu81135872008-10-23 13:15:39 +08001746 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001747}
1748
Chris Wright5d990b62009-12-04 12:15:21 -08001749static int pci_acs_enable;
1750
1751/**
1752 * pci_request_acs - ask for ACS to be enabled if supported
1753 */
1754void pci_request_acs(void)
1755{
1756 pci_acs_enable = 1;
1757}
1758
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001759/**
Allen Kayae21ee62009-10-07 10:27:17 -07001760 * pci_enable_acs - enable ACS if hardware support it
1761 * @dev: the PCI device
1762 */
1763void pci_enable_acs(struct pci_dev *dev)
1764{
1765 int pos;
1766 u16 cap;
1767 u16 ctrl;
1768
Chris Wright5d990b62009-12-04 12:15:21 -08001769 if (!pci_acs_enable)
1770 return;
1771
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001772 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07001773 return;
1774
1775 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
1776 if (!pos)
1777 return;
1778
1779 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
1780 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
1781
1782 /* Source Validation */
1783 ctrl |= (cap & PCI_ACS_SV);
1784
1785 /* P2P Request Redirect */
1786 ctrl |= (cap & PCI_ACS_RR);
1787
1788 /* P2P Completion Redirect */
1789 ctrl |= (cap & PCI_ACS_CR);
1790
1791 /* Upstream Forwarding */
1792 ctrl |= (cap & PCI_ACS_UF);
1793
1794 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
1795}
1796
1797/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001798 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1799 * @dev: the PCI device
1800 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1801 *
1802 * Perform INTx swizzling for a device behind one level of bridge. This is
1803 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001804 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1805 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1806 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001807 */
1808u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1809{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001810 int slot;
1811
1812 if (pci_ari_enabled(dev->bus))
1813 slot = 0;
1814 else
1815 slot = PCI_SLOT(dev->devfn);
1816
1817 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001818}
1819
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820int
1821pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1822{
1823 u8 pin;
1824
Kristen Accardi514d2072005-11-02 16:24:39 -08001825 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 if (!pin)
1827 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07001828
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09001829 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001830 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 dev = dev->bus->self;
1832 }
1833 *bridge = dev;
1834 return pin;
1835}
1836
1837/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001838 * pci_common_swizzle - swizzle INTx all the way to root bridge
1839 * @dev: the PCI device
1840 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1841 *
1842 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1843 * bridges all the way up to a PCI root bus.
1844 */
1845u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1846{
1847 u8 pin = *pinp;
1848
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09001849 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001850 pin = pci_swizzle_interrupt_pin(dev, pin);
1851 dev = dev->bus->self;
1852 }
1853 *pinp = pin;
1854 return PCI_SLOT(dev->devfn);
1855}
1856
1857/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 * pci_release_region - Release a PCI bar
1859 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1860 * @bar: BAR to release
1861 *
1862 * Releases the PCI I/O and memory resources previously reserved by a
1863 * successful call to pci_request_region. Call this function only
1864 * after all use of the PCI regions has ceased.
1865 */
1866void pci_release_region(struct pci_dev *pdev, int bar)
1867{
Tejun Heo9ac78492007-01-20 16:00:26 +09001868 struct pci_devres *dr;
1869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 if (pci_resource_len(pdev, bar) == 0)
1871 return;
1872 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1873 release_region(pci_resource_start(pdev, bar),
1874 pci_resource_len(pdev, bar));
1875 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1876 release_mem_region(pci_resource_start(pdev, bar),
1877 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09001878
1879 dr = find_pci_dr(pdev);
1880 if (dr)
1881 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882}
1883
1884/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001885 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 * @pdev: PCI device whose resources are to be reserved
1887 * @bar: BAR to be reserved
1888 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001889 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 *
1891 * Mark the PCI region associated with PCI device @pdev BR @bar as
1892 * being reserved by owner @res_name. Do not access any
1893 * address inside the PCI regions unless this call returns
1894 * successfully.
1895 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001896 * If @exclusive is set, then the region is marked so that userspace
1897 * is explicitly not allowed to map the resource via /dev/mem or
1898 * sysfs MMIO access.
1899 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 * Returns 0 on success, or %EBUSY on error. A warning
1901 * message is also printed on failure.
1902 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07001903static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1904 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905{
Tejun Heo9ac78492007-01-20 16:00:26 +09001906 struct pci_devres *dr;
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 if (pci_resource_len(pdev, bar) == 0)
1909 return 0;
1910
1911 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1912 if (!request_region(pci_resource_start(pdev, bar),
1913 pci_resource_len(pdev, bar), res_name))
1914 goto err_out;
1915 }
1916 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07001917 if (!__request_mem_region(pci_resource_start(pdev, bar),
1918 pci_resource_len(pdev, bar), res_name,
1919 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 goto err_out;
1921 }
Tejun Heo9ac78492007-01-20 16:00:26 +09001922
1923 dr = find_pci_dr(pdev);
1924 if (dr)
1925 dr->region_mask |= 1 << bar;
1926
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 return 0;
1928
1929err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001930 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001931 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 return -EBUSY;
1933}
1934
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001935/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001936 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001937 * @pdev: PCI device whose resources are to be reserved
1938 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001939 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001940 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001941 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07001942 * being reserved by owner @res_name. Do not access any
1943 * address inside the PCI regions unless this call returns
1944 * successfully.
1945 *
1946 * Returns 0 on success, or %EBUSY on error. A warning
1947 * message is also printed on failure.
1948 */
1949int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1950{
1951 return __pci_request_region(pdev, bar, res_name, 0);
1952}
1953
1954/**
1955 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1956 * @pdev: PCI device whose resources are to be reserved
1957 * @bar: BAR to be reserved
1958 * @res_name: Name to be associated with resource.
1959 *
1960 * Mark the PCI region associated with PCI device @pdev BR @bar as
1961 * being reserved by owner @res_name. Do not access any
1962 * address inside the PCI regions unless this call returns
1963 * successfully.
1964 *
1965 * Returns 0 on success, or %EBUSY on error. A warning
1966 * message is also printed on failure.
1967 *
1968 * The key difference that _exclusive makes it that userspace is
1969 * explicitly not allowed to map the resource via /dev/mem or
1970 * sysfs.
1971 */
1972int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1973{
1974 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1975}
1976/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001977 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1978 * @pdev: PCI device whose resources were previously reserved
1979 * @bars: Bitmask of BARs to be released
1980 *
1981 * Release selected PCI I/O and memory resources previously reserved.
1982 * Call this function only after all use of the PCI regions has ceased.
1983 */
1984void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1985{
1986 int i;
1987
1988 for (i = 0; i < 6; i++)
1989 if (bars & (1 << i))
1990 pci_release_region(pdev, i);
1991}
1992
Arjan van de Vene8de1482008-10-22 19:55:31 -07001993int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1994 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001995{
1996 int i;
1997
1998 for (i = 0; i < 6; i++)
1999 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002000 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002001 goto err_out;
2002 return 0;
2003
2004err_out:
2005 while(--i >= 0)
2006 if (bars & (1 << i))
2007 pci_release_region(pdev, i);
2008
2009 return -EBUSY;
2010}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Arjan van de Vene8de1482008-10-22 19:55:31 -07002012
2013/**
2014 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2015 * @pdev: PCI device whose resources are to be reserved
2016 * @bars: Bitmask of BARs to be requested
2017 * @res_name: Name to be associated with resource
2018 */
2019int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2020 const char *res_name)
2021{
2022 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2023}
2024
2025int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2026 int bars, const char *res_name)
2027{
2028 return __pci_request_selected_regions(pdev, bars, res_name,
2029 IORESOURCE_EXCLUSIVE);
2030}
2031
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032/**
2033 * pci_release_regions - Release reserved PCI I/O and memory resources
2034 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2035 *
2036 * Releases all PCI I/O and memory resources previously reserved by a
2037 * successful call to pci_request_regions. Call this function only
2038 * after all use of the PCI regions has ceased.
2039 */
2040
2041void pci_release_regions(struct pci_dev *pdev)
2042{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002043 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044}
2045
2046/**
2047 * pci_request_regions - Reserved PCI I/O and memory resources
2048 * @pdev: PCI device whose resources are to be reserved
2049 * @res_name: Name to be associated with resource.
2050 *
2051 * Mark all PCI regions associated with PCI device @pdev as
2052 * being reserved by owner @res_name. Do not access any
2053 * address inside the PCI regions unless this call returns
2054 * successfully.
2055 *
2056 * Returns 0 on success, or %EBUSY on error. A warning
2057 * message is also printed on failure.
2058 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002059int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002061 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
2064/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002065 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2066 * @pdev: PCI device whose resources are to be reserved
2067 * @res_name: Name to be associated with resource.
2068 *
2069 * Mark all PCI regions associated with PCI device @pdev as
2070 * being reserved by owner @res_name. Do not access any
2071 * address inside the PCI regions unless this call returns
2072 * successfully.
2073 *
2074 * pci_request_regions_exclusive() will mark the region so that
2075 * /dev/mem and the sysfs MMIO access will not be allowed.
2076 *
2077 * Returns 0 on success, or %EBUSY on error. A warning
2078 * message is also printed on failure.
2079 */
2080int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2081{
2082 return pci_request_selected_regions_exclusive(pdev,
2083 ((1 << 6) - 1), res_name);
2084}
2085
Ben Hutchings6a479072008-12-23 03:08:29 +00002086static void __pci_set_master(struct pci_dev *dev, bool enable)
2087{
2088 u16 old_cmd, cmd;
2089
2090 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2091 if (enable)
2092 cmd = old_cmd | PCI_COMMAND_MASTER;
2093 else
2094 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2095 if (cmd != old_cmd) {
2096 dev_dbg(&dev->dev, "%s bus mastering\n",
2097 enable ? "enabling" : "disabling");
2098 pci_write_config_word(dev, PCI_COMMAND, cmd);
2099 }
2100 dev->is_busmaster = enable;
2101}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002102
2103/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 * pci_set_master - enables bus-mastering for device dev
2105 * @dev: the PCI device to enable
2106 *
2107 * Enables bus-mastering on the device and calls pcibios_set_master()
2108 * to do the needed arch specific settings.
2109 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002110void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
Ben Hutchings6a479072008-12-23 03:08:29 +00002112 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 pcibios_set_master(dev);
2114}
2115
Ben Hutchings6a479072008-12-23 03:08:29 +00002116/**
2117 * pci_clear_master - disables bus-mastering for device dev
2118 * @dev: the PCI device to disable
2119 */
2120void pci_clear_master(struct pci_dev *dev)
2121{
2122 __pci_set_master(dev, false);
2123}
2124
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002126 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2127 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002129 * Helper function for pci_set_mwi.
2130 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2132 *
2133 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2134 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002135int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136{
2137 u8 cacheline_size;
2138
2139 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002140 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
2142 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2143 equal to or multiple of the right value. */
2144 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2145 if (cacheline_size >= pci_cache_line_size &&
2146 (cacheline_size % pci_cache_line_size) == 0)
2147 return 0;
2148
2149 /* Write the correct value. */
2150 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2151 /* Read it back. */
2152 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2153 if (cacheline_size == pci_cache_line_size)
2154 return 0;
2155
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002156 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2157 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158
2159 return -EINVAL;
2160}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002161EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2162
2163#ifdef PCI_DISABLE_MWI
2164int pci_set_mwi(struct pci_dev *dev)
2165{
2166 return 0;
2167}
2168
2169int pci_try_set_mwi(struct pci_dev *dev)
2170{
2171 return 0;
2172}
2173
2174void pci_clear_mwi(struct pci_dev *dev)
2175{
2176}
2177
2178#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179
2180/**
2181 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2182 * @dev: the PCI device for which MWI is enabled
2183 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002184 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 *
2186 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2187 */
2188int
2189pci_set_mwi(struct pci_dev *dev)
2190{
2191 int rc;
2192 u16 cmd;
2193
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002194 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 if (rc)
2196 return rc;
2197
2198 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2199 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002200 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 cmd |= PCI_COMMAND_INVALIDATE;
2202 pci_write_config_word(dev, PCI_COMMAND, cmd);
2203 }
2204
2205 return 0;
2206}
2207
2208/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002209 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2210 * @dev: the PCI device for which MWI is enabled
2211 *
2212 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2213 * Callers are not required to check the return value.
2214 *
2215 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2216 */
2217int pci_try_set_mwi(struct pci_dev *dev)
2218{
2219 int rc = pci_set_mwi(dev);
2220 return rc;
2221}
2222
2223/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2225 * @dev: the PCI device to disable
2226 *
2227 * Disables PCI Memory-Write-Invalidate transaction on the device
2228 */
2229void
2230pci_clear_mwi(struct pci_dev *dev)
2231{
2232 u16 cmd;
2233
2234 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2235 if (cmd & PCI_COMMAND_INVALIDATE) {
2236 cmd &= ~PCI_COMMAND_INVALIDATE;
2237 pci_write_config_word(dev, PCI_COMMAND, cmd);
2238 }
2239}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002240#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
Brett M Russa04ce0f2005-08-15 15:23:41 -04002242/**
2243 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002244 * @pdev: the PCI device to operate on
2245 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002246 *
2247 * Enables/disables PCI INTx for device dev
2248 */
2249void
2250pci_intx(struct pci_dev *pdev, int enable)
2251{
2252 u16 pci_command, new;
2253
2254 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2255
2256 if (enable) {
2257 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2258 } else {
2259 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2260 }
2261
2262 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002263 struct pci_devres *dr;
2264
Brett M Russ2fd9d742005-09-09 10:02:22 -07002265 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002266
2267 dr = find_pci_dr(pdev);
2268 if (dr && !dr->restore_intx) {
2269 dr->restore_intx = 1;
2270 dr->orig_intx = !enable;
2271 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002272 }
2273}
2274
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002275/**
2276 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002277 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002278 *
2279 * If you want to use msi see pci_enable_msi and friends.
2280 * This is a lower level primitive that allows us to disable
2281 * msi operation at the device level.
2282 */
2283void pci_msi_off(struct pci_dev *dev)
2284{
2285 int pos;
2286 u16 control;
2287
2288 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2289 if (pos) {
2290 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2291 control &= ~PCI_MSI_FLAGS_ENABLE;
2292 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2293 }
2294 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2295 if (pos) {
2296 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2297 control &= ~PCI_MSIX_FLAGS_ENABLE;
2298 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2299 }
2300}
2301
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002302#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2303int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2304{
2305 return dma_set_max_seg_size(&dev->dev, size);
2306}
2307EXPORT_SYMBOL(pci_set_dma_max_seg_size);
2308#endif
2309
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002310#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2311int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2312{
2313 return dma_set_seg_boundary(&dev->dev, mask);
2314}
2315EXPORT_SYMBOL(pci_set_dma_seg_boundary);
2316#endif
2317
Yu Zhao8c1c6992009-06-13 15:52:13 +08002318static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002319{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002320 int i;
2321 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002322 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002323 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002324
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002325 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002326 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002327 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002328
2329 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002330 if (!(cap & PCI_EXP_DEVCAP_FLR))
2331 return -ENOTTY;
2332
Sheng Yangd91cdc72008-11-11 17:17:47 +08002333 if (probe)
2334 return 0;
2335
Sheng Yang8dd7f802008-10-21 17:38:25 +08002336 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002337 for (i = 0; i < 4; i++) {
2338 if (i)
2339 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002340
Yu Zhao8c1c6992009-06-13 15:52:13 +08002341 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2342 if (!(status & PCI_EXP_DEVSTA_TRPND))
2343 goto clear;
2344 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002345
Yu Zhao8c1c6992009-06-13 15:52:13 +08002346 dev_err(&dev->dev, "transaction is not cleared; "
2347 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002348
Yu Zhao8c1c6992009-06-13 15:52:13 +08002349clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002350 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2351 control |= PCI_EXP_DEVCTL_BCR_FLR;
2352 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2353
Yu Zhao8c1c6992009-06-13 15:52:13 +08002354 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002355
Sheng Yang8dd7f802008-10-21 17:38:25 +08002356 return 0;
2357}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002358
Yu Zhao8c1c6992009-06-13 15:52:13 +08002359static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002360{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002361 int i;
2362 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002363 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002364 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002365
Yu Zhao8c1c6992009-06-13 15:52:13 +08002366 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2367 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002368 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002369
2370 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002371 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2372 return -ENOTTY;
2373
2374 if (probe)
2375 return 0;
2376
Sheng Yang1ca88792008-11-11 17:17:48 +08002377 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002378 for (i = 0; i < 4; i++) {
2379 if (i)
2380 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002381
Yu Zhao8c1c6992009-06-13 15:52:13 +08002382 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2383 if (!(status & PCI_AF_STATUS_TP))
2384 goto clear;
2385 }
2386
2387 dev_err(&dev->dev, "transaction is not cleared; "
2388 "proceeding with reset anyway\n");
2389
2390clear:
2391 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002392 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002393
Sheng Yang1ca88792008-11-11 17:17:48 +08002394 return 0;
2395}
2396
Yu Zhaof85876b2009-06-13 15:52:14 +08002397static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002398{
Yu Zhaof85876b2009-06-13 15:52:14 +08002399 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002400
Yu Zhaof85876b2009-06-13 15:52:14 +08002401 if (!dev->pm_cap)
2402 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002403
Yu Zhaof85876b2009-06-13 15:52:14 +08002404 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2405 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2406 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002407
Yu Zhaof85876b2009-06-13 15:52:14 +08002408 if (probe)
2409 return 0;
2410
2411 if (dev->current_state != PCI_D0)
2412 return -EINVAL;
2413
2414 csr &= ~PCI_PM_CTRL_STATE_MASK;
2415 csr |= PCI_D3hot;
2416 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002417 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002418
2419 csr &= ~PCI_PM_CTRL_STATE_MASK;
2420 csr |= PCI_D0;
2421 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002422 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002423
2424 return 0;
2425}
2426
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002427static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2428{
2429 u16 ctrl;
2430 struct pci_dev *pdev;
2431
Yu Zhao654b75e2009-06-26 14:04:46 +08002432 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002433 return -ENOTTY;
2434
2435 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2436 if (pdev != dev)
2437 return -ENOTTY;
2438
2439 if (probe)
2440 return 0;
2441
2442 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2443 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2444 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2445 msleep(100);
2446
2447 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2448 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2449 msleep(100);
2450
2451 return 0;
2452}
2453
Yu Zhao8c1c6992009-06-13 15:52:13 +08002454static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002455{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002456 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002457
Yu Zhao8c1c6992009-06-13 15:52:13 +08002458 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002459
Yu Zhao8c1c6992009-06-13 15:52:13 +08002460 if (!probe) {
2461 pci_block_user_cfg_access(dev);
2462 /* block PM suspend, driver probe, etc. */
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08002463 device_lock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002464 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002465
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002466 rc = pci_dev_specific_reset(dev, probe);
2467 if (rc != -ENOTTY)
2468 goto done;
2469
Yu Zhao8c1c6992009-06-13 15:52:13 +08002470 rc = pcie_flr(dev, probe);
2471 if (rc != -ENOTTY)
2472 goto done;
2473
2474 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002475 if (rc != -ENOTTY)
2476 goto done;
2477
2478 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002479 if (rc != -ENOTTY)
2480 goto done;
2481
2482 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002483done:
2484 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08002485 device_unlock(&dev->dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002486 pci_unblock_user_cfg_access(dev);
2487 }
2488
2489 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002490}
2491
2492/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002493 * __pci_reset_function - reset a PCI device function
2494 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002495 *
2496 * Some devices allow an individual function to be reset without affecting
2497 * other functions in the same device. The PCI device must be responsive
2498 * to PCI config space in order to use this function.
2499 *
2500 * The device function is presumed to be unused when this function is called.
2501 * Resetting the device will make the contents of PCI configuration space
2502 * random, so any caller of this must be prepared to reinitialise the
2503 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2504 * etc.
2505 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002506 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002507 * device doesn't support resetting a single function.
2508 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002509int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002510{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002511 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002512}
Yu Zhao8c1c6992009-06-13 15:52:13 +08002513EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002514
2515/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03002516 * pci_probe_reset_function - check whether the device can be safely reset
2517 * @dev: PCI device to reset
2518 *
2519 * Some devices allow an individual function to be reset without affecting
2520 * other functions in the same device. The PCI device must be responsive
2521 * to PCI config space in order to use this function.
2522 *
2523 * Returns 0 if the device function can be reset or negative if the
2524 * device doesn't support resetting a single function.
2525 */
2526int pci_probe_reset_function(struct pci_dev *dev)
2527{
2528 return pci_dev_reset(dev, 1);
2529}
2530
2531/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002532 * pci_reset_function - quiesce and reset a PCI device function
2533 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002534 *
2535 * Some devices allow an individual function to be reset without affecting
2536 * other functions in the same device. The PCI device must be responsive
2537 * to PCI config space in order to use this function.
2538 *
2539 * This function does not just reset the PCI portion of a device, but
2540 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08002541 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08002542 * over the reset.
2543 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002544 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002545 * device doesn't support resetting a single function.
2546 */
2547int pci_reset_function(struct pci_dev *dev)
2548{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002549 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002550
Yu Zhao8c1c6992009-06-13 15:52:13 +08002551 rc = pci_dev_reset(dev, 1);
2552 if (rc)
2553 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002554
Sheng Yang8dd7f802008-10-21 17:38:25 +08002555 pci_save_state(dev);
2556
Yu Zhao8c1c6992009-06-13 15:52:13 +08002557 /*
2558 * both INTx and MSI are disabled after the Interrupt Disable bit
2559 * is set and the Bus Master bit is cleared.
2560 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08002561 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2562
Yu Zhao8c1c6992009-06-13 15:52:13 +08002563 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002564
2565 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002566
Yu Zhao8c1c6992009-06-13 15:52:13 +08002567 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002568}
2569EXPORT_SYMBOL_GPL(pci_reset_function);
2570
2571/**
Peter Orubad556ad42007-05-15 13:59:13 +02002572 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2573 * @dev: PCI device to query
2574 *
2575 * Returns mmrbc: maximum designed memory read count in bytes
2576 * or appropriate error value.
2577 */
2578int pcix_get_max_mmrbc(struct pci_dev *dev)
2579{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002580 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02002581 u32 stat;
2582
2583 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2584 if (!cap)
2585 return -EINVAL;
2586
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002587 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02002588 return -EINVAL;
2589
Dean Nelson25daeb52010-03-09 22:26:40 -05002590 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02002591}
2592EXPORT_SYMBOL(pcix_get_max_mmrbc);
2593
2594/**
2595 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2596 * @dev: PCI device to query
2597 *
2598 * Returns mmrbc: maximum memory read count in bytes
2599 * or appropriate error value.
2600 */
2601int pcix_get_mmrbc(struct pci_dev *dev)
2602{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002603 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05002604 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02002605
2606 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2607 if (!cap)
2608 return -EINVAL;
2609
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002610 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
2611 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02002612
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002613 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02002614}
2615EXPORT_SYMBOL(pcix_get_mmrbc);
2616
2617/**
2618 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2619 * @dev: PCI device to query
2620 * @mmrbc: maximum memory read count in bytes
2621 * valid values are 512, 1024, 2048, 4096
2622 *
2623 * If possible sets maximum memory read byte count, some bridges have erratas
2624 * that prevent this.
2625 */
2626int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2627{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002628 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05002629 u32 stat, v, o;
2630 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02002631
vignesh babu229f5af2007-08-13 18:23:14 +05302632 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002633 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02002634
2635 v = ffs(mmrbc) - 10;
2636
2637 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2638 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002639 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02002640
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002641 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
2642 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02002643
2644 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2645 return -E2BIG;
2646
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002647 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
2648 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02002649
2650 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2651 if (o != v) {
2652 if (v > o && dev->bus &&
2653 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2654 return -EIO;
2655
2656 cmd &= ~PCI_X_CMD_MAX_READ;
2657 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002658 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
2659 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02002660 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05002661 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02002662}
2663EXPORT_SYMBOL(pcix_set_mmrbc);
2664
2665/**
2666 * pcie_get_readrq - get PCI Express read request size
2667 * @dev: PCI device to query
2668 *
2669 * Returns maximum memory read request in bytes
2670 * or appropriate error value.
2671 */
2672int pcie_get_readrq(struct pci_dev *dev)
2673{
2674 int ret, cap;
2675 u16 ctl;
2676
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002677 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002678 if (!cap)
2679 return -EINVAL;
2680
2681 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2682 if (!ret)
2683 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2684
2685 return ret;
2686}
2687EXPORT_SYMBOL(pcie_get_readrq);
2688
2689/**
2690 * pcie_set_readrq - set PCI Express maximum memory read request
2691 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07002692 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02002693 * valid values are 128, 256, 512, 1024, 2048, 4096
2694 *
2695 * If possible sets maximum read byte count
2696 */
2697int pcie_set_readrq(struct pci_dev *dev, int rq)
2698{
2699 int cap, err = -EINVAL;
2700 u16 ctl, v;
2701
vignesh babu229f5af2007-08-13 18:23:14 +05302702 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02002703 goto out;
2704
2705 v = (ffs(rq) - 8) << 12;
2706
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002707 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002708 if (!cap)
2709 goto out;
2710
2711 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2712 if (err)
2713 goto out;
2714
2715 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2716 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2717 ctl |= v;
2718 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2719 }
2720
2721out:
2722 return err;
2723}
2724EXPORT_SYMBOL(pcie_set_readrq);
2725
2726/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002727 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08002728 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002729 * @flags: resource type mask to be selected
2730 *
2731 * This helper routine makes bar mask from the type of resource.
2732 */
2733int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2734{
2735 int i, bars = 0;
2736 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2737 if (pci_resource_flags(dev, i) & flags)
2738 bars |= (1 << i);
2739 return bars;
2740}
2741
Yu Zhao613e7ed2008-11-22 02:41:27 +08002742/**
2743 * pci_resource_bar - get position of the BAR associated with a resource
2744 * @dev: the PCI device
2745 * @resno: the resource number
2746 * @type: the BAR type to be filled in
2747 *
2748 * Returns BAR position in config space, or 0 if the BAR is invalid.
2749 */
2750int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2751{
Yu Zhaod1b054d2009-03-20 11:25:11 +08002752 int reg;
2753
Yu Zhao613e7ed2008-11-22 02:41:27 +08002754 if (resno < PCI_ROM_RESOURCE) {
2755 *type = pci_bar_unknown;
2756 return PCI_BASE_ADDRESS_0 + 4 * resno;
2757 } else if (resno == PCI_ROM_RESOURCE) {
2758 *type = pci_bar_mem32;
2759 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08002760 } else if (resno < PCI_BRIDGE_RESOURCES) {
2761 /* device specific resource */
2762 reg = pci_iov_resource_bar(dev, resno, type);
2763 if (reg)
2764 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08002765 }
2766
Bjorn Helgaas865df572009-11-04 10:32:57 -07002767 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08002768 return 0;
2769}
2770
Mike Travis95a8b6e2010-02-02 14:38:13 -08002771/* Some architectures require additional programming to enable VGA */
2772static arch_set_vga_state_t arch_set_vga_state;
2773
2774void __init pci_register_set_vga_state(arch_set_vga_state_t func)
2775{
2776 arch_set_vga_state = func; /* NULL disables */
2777}
2778
2779static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
2780 unsigned int command_bits, bool change_bridge)
2781{
2782 if (arch_set_vga_state)
2783 return arch_set_vga_state(dev, decode, command_bits,
2784 change_bridge);
2785 return 0;
2786}
2787
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002788/**
2789 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07002790 * @dev: the PCI device
2791 * @decode: true = enable decoding, false = disable decoding
2792 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2793 * @change_bridge: traverse ancestors and change bridges
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002794 */
2795int pci_set_vga_state(struct pci_dev *dev, bool decode,
2796 unsigned int command_bits, bool change_bridge)
2797{
2798 struct pci_bus *bus;
2799 struct pci_dev *bridge;
2800 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08002801 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002802
2803 WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
2804
Mike Travis95a8b6e2010-02-02 14:38:13 -08002805 /* ARCH specific VGA enables */
2806 rc = pci_set_vga_state_arch(dev, decode, command_bits, change_bridge);
2807 if (rc)
2808 return rc;
2809
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002810 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2811 if (decode == true)
2812 cmd |= command_bits;
2813 else
2814 cmd &= ~command_bits;
2815 pci_write_config_word(dev, PCI_COMMAND, cmd);
2816
2817 if (change_bridge == false)
2818 return 0;
2819
2820 bus = dev->bus;
2821 while (bus) {
2822 bridge = bus->self;
2823 if (bridge) {
2824 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
2825 &cmd);
2826 if (decode == true)
2827 cmd |= PCI_BRIDGE_CTL_VGA;
2828 else
2829 cmd &= ~PCI_BRIDGE_CTL_VGA;
2830 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
2831 cmd);
2832 }
2833 bus = bus->parent;
2834 }
2835 return 0;
2836}
2837
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002838#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2839static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00002840static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002841
2842/**
2843 * pci_specified_resource_alignment - get resource alignment specified by user.
2844 * @dev: the PCI device to get
2845 *
2846 * RETURNS: Resource alignment if it is specified.
2847 * Zero if it is not specified.
2848 */
2849resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
2850{
2851 int seg, bus, slot, func, align_order, count;
2852 resource_size_t align = 0;
2853 char *p;
2854
2855 spin_lock(&resource_alignment_lock);
2856 p = resource_alignment_param;
2857 while (*p) {
2858 count = 0;
2859 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
2860 p[count] == '@') {
2861 p += count + 1;
2862 } else {
2863 align_order = -1;
2864 }
2865 if (sscanf(p, "%x:%x:%x.%x%n",
2866 &seg, &bus, &slot, &func, &count) != 4) {
2867 seg = 0;
2868 if (sscanf(p, "%x:%x.%x%n",
2869 &bus, &slot, &func, &count) != 3) {
2870 /* Invalid format */
2871 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
2872 p);
2873 break;
2874 }
2875 }
2876 p += count;
2877 if (seg == pci_domain_nr(dev->bus) &&
2878 bus == dev->bus->number &&
2879 slot == PCI_SLOT(dev->devfn) &&
2880 func == PCI_FUNC(dev->devfn)) {
2881 if (align_order == -1) {
2882 align = PAGE_SIZE;
2883 } else {
2884 align = 1 << align_order;
2885 }
2886 /* Found */
2887 break;
2888 }
2889 if (*p != ';' && *p != ',') {
2890 /* End of param or invalid format */
2891 break;
2892 }
2893 p++;
2894 }
2895 spin_unlock(&resource_alignment_lock);
2896 return align;
2897}
2898
2899/**
2900 * pci_is_reassigndev - check if specified PCI is target device to reassign
2901 * @dev: the PCI device to check
2902 *
2903 * RETURNS: non-zero for PCI device is a target device to reassign,
2904 * or zero is not.
2905 */
2906int pci_is_reassigndev(struct pci_dev *dev)
2907{
2908 return (pci_specified_resource_alignment(dev) != 0);
2909}
2910
2911ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
2912{
2913 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
2914 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
2915 spin_lock(&resource_alignment_lock);
2916 strncpy(resource_alignment_param, buf, count);
2917 resource_alignment_param[count] = '\0';
2918 spin_unlock(&resource_alignment_lock);
2919 return count;
2920}
2921
2922ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
2923{
2924 size_t count;
2925 spin_lock(&resource_alignment_lock);
2926 count = snprintf(buf, size, "%s", resource_alignment_param);
2927 spin_unlock(&resource_alignment_lock);
2928 return count;
2929}
2930
2931static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
2932{
2933 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
2934}
2935
2936static ssize_t pci_resource_alignment_store(struct bus_type *bus,
2937 const char *buf, size_t count)
2938{
2939 return pci_set_resource_alignment_param(buf, count);
2940}
2941
2942BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
2943 pci_resource_alignment_store);
2944
2945static int __init pci_resource_alignment_sysfs_init(void)
2946{
2947 return bus_create_file(&pci_bus_type,
2948 &bus_attr_resource_alignment);
2949}
2950
2951late_initcall(pci_resource_alignment_sysfs_init);
2952
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002953static void __devinit pci_no_domains(void)
2954{
2955#ifdef CONFIG_PCI_DOMAINS
2956 pci_domains_supported = 0;
2957#endif
2958}
2959
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07002960/**
2961 * pci_ext_cfg_enabled - can we access extended PCI config space?
2962 * @dev: The PCI device of the root bridge.
2963 *
2964 * Returns 1 if we can access PCI extended config space (offsets
2965 * greater than 0xff). This is the default implementation. Architecture
2966 * implementations can override this.
2967 */
2968int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2969{
2970 return 1;
2971}
2972
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11002973void __weak pci_fixup_cardbus(struct pci_bus *bus)
2974{
2975}
2976EXPORT_SYMBOL(pci_fixup_cardbus);
2977
Al Viroad04d312008-11-22 17:37:14 +00002978static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979{
2980 while (str) {
2981 char *k = strchr(str, ',');
2982 if (k)
2983 *k++ = 0;
2984 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002985 if (!strcmp(str, "nomsi")) {
2986 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07002987 } else if (!strcmp(str, "noaer")) {
2988 pci_no_aer();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002989 } else if (!strcmp(str, "nodomains")) {
2990 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08002991 } else if (!strncmp(str, "cbiosize=", 9)) {
2992 pci_cardbus_io_size = memparse(str + 9, &str);
2993 } else if (!strncmp(str, "cbmemsize=", 10)) {
2994 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002995 } else if (!strncmp(str, "resource_alignment=", 19)) {
2996 pci_set_resource_alignment_param(str + 19,
2997 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06002998 } else if (!strncmp(str, "ecrc=", 5)) {
2999 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003000 } else if (!strncmp(str, "hpiosize=", 9)) {
3001 pci_hotplug_io_size = memparse(str + 9, &str);
3002 } else if (!strncmp(str, "hpmemsize=", 10)) {
3003 pci_hotplug_mem_size = memparse(str + 10, &str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003004 } else {
3005 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3006 str);
3007 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 }
3009 str = k;
3010 }
Andi Kleen0637a702006-09-26 10:52:41 +02003011 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003012}
Andi Kleen0637a702006-09-26 10:52:41 +02003013early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014
Tejun Heo0b62e132007-07-27 14:43:35 +09003015EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003016EXPORT_SYMBOL(pci_enable_device_io);
3017EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003019EXPORT_SYMBOL(pcim_enable_device);
3020EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022EXPORT_SYMBOL(pci_find_capability);
3023EXPORT_SYMBOL(pci_bus_find_capability);
3024EXPORT_SYMBOL(pci_release_regions);
3025EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003026EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027EXPORT_SYMBOL(pci_release_region);
3028EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003029EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003030EXPORT_SYMBOL(pci_release_selected_regions);
3031EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003032EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003034EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003036EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003038EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039EXPORT_SYMBOL(pci_assign_resource);
3040EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003041EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042
3043EXPORT_SYMBOL(pci_set_power_state);
3044EXPORT_SYMBOL(pci_save_state);
3045EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003046EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003047EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003048EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003049EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003050EXPORT_SYMBOL(pci_prepare_to_sleep);
3051EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003052EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);