blob: 650433790813883858e7ca8ad8d946dc7cbbae65 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001113 if (!intel_using_power_well(dev_priv->dev) &&
1114 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
1209static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
1216 reg = TRANSCONF(pipe);
1217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Jesse Barnes040484a2011-01-03 12:14:26 -08001608 reg = TRANSCONF(pipe);
1609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001662 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001663 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Jesse Barnes040484a2011-01-03 12:14:26 -08001680 reg = TRANSCONF(pipe);
1681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001703 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001705 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002765 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2766 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002878 unsigned long flags;
2879 bool pending;
2880
Ville Syrjälä10d83732013-01-29 18:13:34 +02002881 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2882 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 return false;
2884
2885 spin_lock_irqsave(&dev->event_lock, flags);
2886 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2887 spin_unlock_irqrestore(&dev->event_lock, flags);
2888
2889 return pending;
2890}
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2893{
Chris Wilson0f911282012-04-17 10:05:38 +01002894 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896
2897 if (crtc->fb == NULL)
2898 return;
2899
Daniel Vetter2c10d572012-12-20 21:24:07 +01002900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2901
Chris Wilson5bb61642012-09-27 21:25:58 +01002902 wait_event(dev_priv->pending_flip_queue,
2903 !intel_crtc_has_pending_flip(crtc));
2904
Chris Wilson0f911282012-04-17 10:05:38 +01002905 mutex_lock(&dev->struct_mutex);
2906 intel_finish_fb(crtc->fb);
2907 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
Daniel Vetter09153002012-12-12 14:06:44 +01002918 mutex_lock(&dev_priv->dpio_lock);
2919
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002920 /* It is necessary to ungate the pixclk gate prior to programming
2921 * the divisors, and gate it back when it is done.
2922 */
2923 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2924
2925 /* Disable SSCCTL */
2926 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002927 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2928 SBI_SSCCTL_DISABLE,
2929 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002930
2931 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2932 if (crtc->mode.clock == 20000) {
2933 auxdiv = 1;
2934 divsel = 0x41;
2935 phaseinc = 0x20;
2936 } else {
2937 /* The iCLK virtual clock root frequency is in MHz,
2938 * but the crtc->mode.clock in in KHz. To get the divisors,
2939 * it is necessary to divide one by another, so we
2940 * convert the virtual clock precision to KHz here for higher
2941 * precision.
2942 */
2943 u32 iclk_virtual_root_freq = 172800 * 1000;
2944 u32 iclk_pi_range = 64;
2945 u32 desired_divisor, msb_divisor_value, pi_value;
2946
2947 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2948 msb_divisor_value = desired_divisor / iclk_pi_range;
2949 pi_value = desired_divisor % iclk_pi_range;
2950
2951 auxdiv = 0;
2952 divsel = msb_divisor_value - 2;
2953 phaseinc = pi_value;
2954 }
2955
2956 /* This should not happen with any sane values */
2957 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2958 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2960 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2961
2962 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2963 crtc->mode.clock,
2964 auxdiv,
2965 divsel,
2966 phasedir,
2967 phaseinc);
2968
2969 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002970 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2972 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2973 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2975 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2976 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002977 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978
2979 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984
2985 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989
2990 /* Wait for initialization time */
2991 udelay(24);
2992
2993 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002994
2995 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996}
2997
Jesse Barnesf67a5592011-01-05 10:31:48 -08002998/*
2999 * Enable PCH resources required for PCH ports:
3000 * - PCH PLLs
3001 * - FDI training & RX/TX
3002 * - update transcoder timings
3003 * - DP transcoding bits
3004 * - transcoder
3005 */
3006static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003007{
3008 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3011 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003012 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003013
Chris Wilsone7e164d2012-05-11 09:21:25 +01003014 assert_transcoder_disabled(dev_priv, pipe);
3015
Daniel Vettercd986ab2012-10-26 10:58:12 +02003016 /* Write the TU size bits before fdi link training, so that error
3017 * detection works. */
3018 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3019 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3020
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003022 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003023
Daniel Vetter572deb32012-10-27 18:46:14 +02003024 /* XXX: pch pll's can be enabled any time before we enable the PCH
3025 * transcoder, and we actually should do this to not upset any PCH
3026 * transcoder that already use the clock when we share it.
3027 *
3028 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3029 * unconditionally resets the pll - we need that to have the right LVDS
3030 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003031 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003032
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003033 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003034 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003035
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003036 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003037 switch (pipe) {
3038 default:
3039 case 0:
3040 temp |= TRANSA_DPLL_ENABLE;
3041 sel = TRANSA_DPLLB_SEL;
3042 break;
3043 case 1:
3044 temp |= TRANSB_DPLL_ENABLE;
3045 sel = TRANSB_DPLLB_SEL;
3046 break;
3047 case 2:
3048 temp |= TRANSC_DPLL_ENABLE;
3049 sel = TRANSC_DPLLB_SEL;
3050 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003051 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3053 temp |= sel;
3054 else
3055 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003058
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003059 /* set transcoder timing, panel must allow it */
3060 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3062 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3063 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3064
3065 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3066 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3067 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003068 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003070 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003071
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 /* For PCH DP, enable TRANS_DP_CTL */
3073 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003074 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3075 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003076 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = TRANS_DP_CTL(pipe);
3078 temp = I915_READ(reg);
3079 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003080 TRANS_DP_SYNC_MASK |
3081 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 temp |= (TRANS_DP_OUTPUT_ENABLE |
3083 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003084 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085
3086 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003088 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090
3091 switch (intel_trans_dp_port_sel(crtc)) {
3092 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 break;
3095 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 break;
3098 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 break;
3101 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003102 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 }
3104
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 }
3107
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003108 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003109}
3110
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111static void lpt_pch_enable(struct drm_crtc *crtc)
3112{
3113 struct drm_device *dev = crtc->dev;
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003116 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003117
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003118 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003119
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003120 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003121
Paulo Zanoni0540e482012-10-31 18:12:40 -02003122 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003123 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3124 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003126
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003127 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3128 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3129 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3130 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003131
Paulo Zanoni937bb612012-10-31 18:12:47 -02003132 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003133}
3134
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3136{
3137 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3138
3139 if (pll == NULL)
3140 return;
3141
3142 if (pll->refcount == 0) {
3143 WARN(1, "bad PCH PLL refcount\n");
3144 return;
3145 }
3146
3147 --pll->refcount;
3148 intel_crtc->pch_pll = NULL;
3149}
3150
3151static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3152{
3153 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3154 struct intel_pch_pll *pll;
3155 int i;
3156
3157 pll = intel_crtc->pch_pll;
3158 if (pll) {
3159 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3160 intel_crtc->base.base.id, pll->pll_reg);
3161 goto prepare;
3162 }
3163
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003164 if (HAS_PCH_IBX(dev_priv->dev)) {
3165 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3166 i = intel_crtc->pipe;
3167 pll = &dev_priv->pch_plls[i];
3168
3169 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171
3172 goto found;
3173 }
3174
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3176 pll = &dev_priv->pch_plls[i];
3177
3178 /* Only want to check enabled timings first */
3179 if (pll->refcount == 0)
3180 continue;
3181
3182 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3183 fp == I915_READ(pll->fp0_reg)) {
3184 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3185 intel_crtc->base.base.id,
3186 pll->pll_reg, pll->refcount, pll->active);
3187
3188 goto found;
3189 }
3190 }
3191
3192 /* Ok no matching timings, maybe there's a free one? */
3193 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3194 pll = &dev_priv->pch_plls[i];
3195 if (pll->refcount == 0) {
3196 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3197 intel_crtc->base.base.id, pll->pll_reg);
3198 goto found;
3199 }
3200 }
3201
3202 return NULL;
3203
3204found:
3205 intel_crtc->pch_pll = pll;
3206 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003207 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208prepare: /* separate function? */
3209 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210
Chris Wilsone04c7352012-05-02 20:43:56 +01003211 /* Wait for the clocks to stabilize before rewriting the regs */
3212 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003213 POSTING_READ(pll->pll_reg);
3214 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003215
3216 I915_WRITE(pll->fp0_reg, fp);
3217 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 pll->on = false;
3219 return pll;
3220}
3221
Jesse Barnesd4270e52011-10-11 10:43:02 -07003222void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003225 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003226 u32 temp;
3227
3228 temp = I915_READ(dslreg);
3229 udelay(500);
3230 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003231 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003232 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233 }
3234}
3235
Jesse Barnesb074cec2013-04-25 12:55:02 -07003236static void ironlake_pfit_enable(struct intel_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->base.dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 int pipe = crtc->pipe;
3241
3242 if (crtc->config.pch_pfit.size &&
3243 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) {
3244 /* Force use of hard-coded filter coefficients
3245 * as some pre-programmed values are broken,
3246 * e.g. x201.
3247 */
3248 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3249 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3250 PF_PIPE_SEL_IVB(pipe));
3251 else
3252 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3253 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3254 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3255 }
3256}
3257
Jesse Barnesf67a5592011-01-05 10:31:48 -08003258static void ironlake_crtc_enable(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003263 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264 int pipe = intel_crtc->pipe;
3265 int plane = intel_crtc->plane;
3266 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267
Daniel Vetter08a48462012-07-02 11:43:47 +02003268 WARN_ON(!crtc->enabled);
3269
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270 if (intel_crtc->active)
3271 return;
3272
3273 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003274
3275 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3276 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3277
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278 intel_update_watermarks(dev);
3279
3280 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3281 temp = I915_READ(PCH_LVDS);
3282 if ((temp & LVDS_PORT_EN) == 0)
3283 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3284 }
3285
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003287 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003288 /* Note: FDI PLL enabling _must_ be done before we enable the
3289 * cpu pipes, hence this is separate from all the other fdi/pch
3290 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003291 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003292 } else {
3293 assert_fdi_tx_disabled(dev_priv, pipe);
3294 assert_fdi_rx_disabled(dev_priv, pipe);
3295 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003297 for_each_encoder_on_crtc(dev, crtc, encoder)
3298 if (encoder->pre_enable)
3299 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300
3301 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003302 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003303
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003304 /*
3305 * On ILK+ LUT must be loaded before the pipe is running but with
3306 * clocks enabled
3307 */
3308 intel_crtc_load_lut(crtc);
3309
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003310 intel_enable_pipe(dev_priv, pipe,
3311 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312 intel_enable_plane(dev_priv, plane, pipe);
3313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003314 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003315 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003316
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003317 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003318 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003319 mutex_unlock(&dev->struct_mutex);
3320
Chris Wilson6b383a72010-09-13 13:54:26 +01003321 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003322
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003323 for_each_encoder_on_crtc(dev, crtc, encoder)
3324 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003325
3326 if (HAS_PCH_CPT(dev))
3327 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003328
3329 /*
3330 * There seems to be a race in PCH platform hw (at least on some
3331 * outputs) where an enabled pipe still completes any pageflip right
3332 * away (as if the pipe is off) instead of waiting for vblank. As soon
3333 * as the first vblank happend, everything works as expected. Hence just
3334 * wait for one vblank before returning to avoid strange things
3335 * happening.
3336 */
3337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003338}
3339
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340static void haswell_crtc_enable(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 struct intel_encoder *encoder;
3346 int pipe = intel_crtc->pipe;
3347 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348
3349 WARN_ON(!crtc->enabled);
3350
3351 if (intel_crtc->active)
3352 return;
3353
3354 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003355
3356 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3357 if (intel_crtc->config.has_pch_encoder)
3358 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360 intel_update_watermarks(dev);
3361
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003362 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003363 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364
3365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 if (encoder->pre_enable)
3367 encoder->pre_enable(encoder);
3368
Paulo Zanoni1f544382012-10-24 11:32:00 -02003369 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
Paulo Zanoni1f544382012-10-24 11:32:00 -02003371 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003372 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373
3374 /*
3375 * On ILK+ LUT must be loaded before the pipe is running but with
3376 * clocks enabled
3377 */
3378 intel_crtc_load_lut(crtc);
3379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003381 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003383 intel_enable_pipe(dev_priv, pipe,
3384 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 intel_enable_plane(dev_priv, plane, pipe);
3386
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003387 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003388 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389
3390 mutex_lock(&dev->struct_mutex);
3391 intel_update_fbc(dev);
3392 mutex_unlock(&dev->struct_mutex);
3393
3394 intel_crtc_update_cursor(crtc, true);
3395
3396 for_each_encoder_on_crtc(dev, crtc, encoder)
3397 encoder->enable(encoder);
3398
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 /*
3400 * There seems to be a race in PCH platform hw (at least on some
3401 * outputs) where an enabled pipe still completes any pageflip right
3402 * away (as if the pipe is off) instead of waiting for vblank. As soon
3403 * as the first vblank happend, everything works as expected. Hence just
3404 * wait for one vblank before returning to avoid strange things
3405 * happening.
3406 */
3407 intel_wait_for_vblank(dev, intel_crtc->pipe);
3408}
3409
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410static void ironlake_crtc_disable(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003415 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416 int pipe = intel_crtc->pipe;
3417 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003420
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003421 if (!intel_crtc->active)
3422 return;
3423
Daniel Vetterea9d7582012-07-10 10:42:52 +02003424 for_each_encoder_on_crtc(dev, crtc, encoder)
3425 encoder->disable(encoder);
3426
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003427 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003429 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003430
Jesse Barnesb24e7172011-01-04 15:09:30 -08003431 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Chris Wilson973d04f2011-07-08 12:22:37 +01003433 if (dev_priv->cfb_plane == plane)
3434 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Paulo Zanoni86642812013-04-12 17:57:57 -03003436 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003437 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Jesse Barnes6be4a602010-09-10 10:26:01 -07003439 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003440 I915_WRITE(PF_CTL(pipe), 0);
3441 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003443 for_each_encoder_on_crtc(dev, crtc, encoder)
3444 if (encoder->post_disable)
3445 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003449 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003450 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
3452 if (HAS_PCH_CPT(dev)) {
3453 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = TRANS_DP_CTL(pipe);
3455 temp = I915_READ(reg);
3456 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003457 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
3460 /* disable DPLL_SEL */
3461 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003462 switch (pipe) {
3463 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003464 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003465 break;
3466 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468 break;
3469 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003470 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003471 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003472 break;
3473 default:
3474 BUG(); /* wtf */
3475 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477 }
3478
3479 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003480 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003481
Daniel Vetter88cefb62012-08-12 19:27:14 +02003482 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003483
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003484 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003485 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003486
3487 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003488 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003489 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490}
3491
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003492static void haswell_crtc_disable(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 struct intel_encoder *encoder;
3498 int pipe = intel_crtc->pipe;
3499 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003500 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
3502 if (!intel_crtc->active)
3503 return;
3504
3505 for_each_encoder_on_crtc(dev, crtc, encoder)
3506 encoder->disable(encoder);
3507
3508 intel_crtc_wait_for_pending_flips(crtc);
3509 drm_vblank_off(dev, pipe);
3510 intel_crtc_update_cursor(crtc, false);
3511
3512 intel_disable_plane(dev_priv, plane, pipe);
3513
3514 if (dev_priv->cfb_plane == plane)
3515 intel_disable_fbc(dev);
3516
Paulo Zanoni86642812013-04-12 17:57:57 -03003517 if (intel_crtc->config.has_pch_encoder)
3518 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519 intel_disable_pipe(dev_priv, pipe);
3520
Paulo Zanoniad80a812012-10-24 16:06:19 -02003521 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Paulo Zanonif7708f72013-03-22 14:16:38 -03003523 /* XXX: Once we have proper panel fitter state tracking implemented with
3524 * hardware state read/check support we should switch to only disable
3525 * the panel fitter when we know it's used. */
3526 if (intel_using_power_well(dev)) {
3527 I915_WRITE(PF_CTL(pipe), 0);
3528 I915_WRITE(PF_WIN_SZ(pipe), 0);
3529 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003530
Paulo Zanoni1f544382012-10-24 11:32:00 -02003531 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003532
3533 for_each_encoder_on_crtc(dev, crtc, encoder)
3534 if (encoder->post_disable)
3535 encoder->post_disable(encoder);
3536
Daniel Vetter88adfff2013-03-28 10:42:01 +01003537 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003538 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003539 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003540 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003541 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 intel_crtc->active = false;
3544 intel_update_watermarks(dev);
3545
3546 mutex_lock(&dev->struct_mutex);
3547 intel_update_fbc(dev);
3548 mutex_unlock(&dev->struct_mutex);
3549}
3550
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003551static void ironlake_crtc_off(struct drm_crtc *crtc)
3552{
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 intel_put_pch_pll(intel_crtc);
3555}
3556
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003557static void haswell_crtc_off(struct drm_crtc *crtc)
3558{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3560
3561 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3562 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003563 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003564
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003565 intel_ddi_put_crtc_pll(crtc);
3566}
3567
Daniel Vetter02e792f2009-09-15 22:57:34 +02003568static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3569{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003570 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003571 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003572 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003573
Chris Wilson23f09ce2010-08-12 13:53:37 +01003574 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003575 dev_priv->mm.interruptible = false;
3576 (void) intel_overlay_switch_off(intel_crtc->overlay);
3577 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003578 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003579 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003580
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003581 /* Let userspace switch the overlay on again. In most cases userspace
3582 * has to recompute where to put it anyway.
3583 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584}
3585
Egbert Eich61bc95c2013-03-04 09:24:38 -05003586/**
3587 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3588 * cursor plane briefly if not already running after enabling the display
3589 * plane.
3590 * This workaround avoids occasional blank screens when self refresh is
3591 * enabled.
3592 */
3593static void
3594g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3595{
3596 u32 cntl = I915_READ(CURCNTR(pipe));
3597
3598 if ((cntl & CURSOR_MODE) == 0) {
3599 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3600
3601 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3602 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3603 intel_wait_for_vblank(dev_priv->dev, pipe);
3604 I915_WRITE(CURCNTR(pipe), cntl);
3605 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3606 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3607 }
3608}
3609
Jesse Barnes2dd24552013-04-25 12:55:01 -07003610static void i9xx_pfit_enable(struct intel_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->base.dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc_config *pipe_config = &crtc->config;
3615
3616 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3617 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3618 return;
3619
3620 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3621 assert_pipe_disabled(dev_priv, crtc->pipe);
3622
3623 /*
3624 * Enable automatic panel scaling so that non-native modes
3625 * fill the screen. The panel fitter should only be
3626 * adjusted whilst the pipe is disabled, according to
3627 * register description and PRM.
3628 */
3629 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003630 pipe_config->gmch_pfit.control,
3631 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003632
Jesse Barnesb074cec2013-04-25 12:55:02 -07003633 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3634 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003635
3636 /* Border color in case we don't scale up to the full screen. Black by
3637 * default, change to something else for debugging. */
3638 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003639}
3640
Jesse Barnes89b667f2013-04-18 14:51:36 -07003641static void valleyview_crtc_enable(struct drm_crtc *crtc)
3642{
3643 struct drm_device *dev = crtc->dev;
3644 struct drm_i915_private *dev_priv = dev->dev_private;
3645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3646 struct intel_encoder *encoder;
3647 int pipe = intel_crtc->pipe;
3648 int plane = intel_crtc->plane;
3649
3650 WARN_ON(!crtc->enabled);
3651
3652 if (intel_crtc->active)
3653 return;
3654
3655 intel_crtc->active = true;
3656 intel_update_watermarks(dev);
3657
3658 mutex_lock(&dev_priv->dpio_lock);
3659
3660 for_each_encoder_on_crtc(dev, crtc, encoder)
3661 if (encoder->pre_pll_enable)
3662 encoder->pre_pll_enable(encoder);
3663
3664 intel_enable_pll(dev_priv, pipe);
3665
3666 for_each_encoder_on_crtc(dev, crtc, encoder)
3667 if (encoder->pre_enable)
3668 encoder->pre_enable(encoder);
3669
3670 /* VLV wants encoder enabling _before_ the pipe is up. */
3671 for_each_encoder_on_crtc(dev, crtc, encoder)
3672 encoder->enable(encoder);
3673
Jesse Barnes2dd24552013-04-25 12:55:01 -07003674 /* Enable panel fitting for eDP */
3675 i9xx_pfit_enable(intel_crtc);
3676
Jesse Barnes89b667f2013-04-18 14:51:36 -07003677 intel_enable_pipe(dev_priv, pipe, false);
3678 intel_enable_plane(dev_priv, plane, pipe);
3679
3680 intel_crtc_load_lut(crtc);
3681 intel_update_fbc(dev);
3682
3683 /* Give the overlay scaler a chance to enable if it's on this pipe */
3684 intel_crtc_dpms_overlay(intel_crtc, true);
3685 intel_crtc_update_cursor(crtc, true);
3686
3687 mutex_unlock(&dev_priv->dpio_lock);
3688}
3689
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003690static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003691{
3692 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003693 struct drm_i915_private *dev_priv = dev->dev_private;
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003695 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003696 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003697 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003698
Daniel Vetter08a48462012-07-02 11:43:47 +02003699 WARN_ON(!crtc->enabled);
3700
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003701 if (intel_crtc->active)
3702 return;
3703
3704 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003705 intel_update_watermarks(dev);
3706
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003707 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003708
3709 for_each_encoder_on_crtc(dev, crtc, encoder)
3710 if (encoder->pre_enable)
3711 encoder->pre_enable(encoder);
3712
Jesse Barnes2dd24552013-04-25 12:55:01 -07003713 /* Enable panel fitting for LVDS */
3714 i9xx_pfit_enable(intel_crtc);
3715
Jesse Barnes040484a2011-01-03 12:14:26 -08003716 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003717 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003718 if (IS_G4X(dev))
3719 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003720
3721 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003722 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003723
3724 /* Give the overlay scaler a chance to enable if it's on this pipe */
3725 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003726 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003727
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003728 for_each_encoder_on_crtc(dev, crtc, encoder)
3729 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003730}
3731
Daniel Vetter87476d62013-04-11 16:29:06 +02003732static void i9xx_pfit_disable(struct intel_crtc *crtc)
3733{
3734 struct drm_device *dev = crtc->base.dev;
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736 enum pipe pipe;
3737 uint32_t pctl = I915_READ(PFIT_CONTROL);
3738
3739 assert_pipe_disabled(dev_priv, crtc->pipe);
3740
3741 if (INTEL_INFO(dev)->gen >= 4)
3742 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3743 else
3744 pipe = PIPE_B;
3745
3746 if (pipe == crtc->pipe) {
3747 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3748 I915_WRITE(PFIT_CONTROL, 0);
3749 }
3750}
3751
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752static void i9xx_crtc_disable(struct drm_crtc *crtc)
3753{
3754 struct drm_device *dev = crtc->dev;
3755 struct drm_i915_private *dev_priv = dev->dev_private;
3756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003757 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003758 int pipe = intel_crtc->pipe;
3759 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003760
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003761 if (!intel_crtc->active)
3762 return;
3763
Daniel Vetterea9d7582012-07-10 10:42:52 +02003764 for_each_encoder_on_crtc(dev, crtc, encoder)
3765 encoder->disable(encoder);
3766
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003767 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003768 intel_crtc_wait_for_pending_flips(crtc);
3769 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003770 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003771 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003772
Chris Wilson973d04f2011-07-08 12:22:37 +01003773 if (dev_priv->cfb_plane == plane)
3774 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775
Jesse Barnesb24e7172011-01-04 15:09:30 -08003776 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003777 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003778
Daniel Vetter87476d62013-04-11 16:29:06 +02003779 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003780
Jesse Barnes89b667f2013-04-18 14:51:36 -07003781 for_each_encoder_on_crtc(dev, crtc, encoder)
3782 if (encoder->post_disable)
3783 encoder->post_disable(encoder);
3784
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003785 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003786
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003787 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003788 intel_update_fbc(dev);
3789 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003790}
3791
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003792static void i9xx_crtc_off(struct drm_crtc *crtc)
3793{
3794}
3795
Daniel Vetter976f8a22012-07-08 22:34:21 +02003796static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3797 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003798{
3799 struct drm_device *dev = crtc->dev;
3800 struct drm_i915_master_private *master_priv;
3801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3802 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003803
3804 if (!dev->primary->master)
3805 return;
3806
3807 master_priv = dev->primary->master->driver_priv;
3808 if (!master_priv->sarea_priv)
3809 return;
3810
Jesse Barnes79e53942008-11-07 14:24:08 -08003811 switch (pipe) {
3812 case 0:
3813 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3814 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3815 break;
3816 case 1:
3817 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3818 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3819 break;
3820 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003821 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003822 break;
3823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003824}
3825
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826/**
3827 * Sets the power management mode of the pipe and plane.
3828 */
3829void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003830{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003831 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003833 struct intel_encoder *intel_encoder;
3834 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003835
Daniel Vetter976f8a22012-07-08 22:34:21 +02003836 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3837 enable |= intel_encoder->connectors_active;
3838
3839 if (enable)
3840 dev_priv->display.crtc_enable(crtc);
3841 else
3842 dev_priv->display.crtc_disable(crtc);
3843
3844 intel_crtc_update_sarea(crtc, enable);
3845}
3846
Daniel Vetter976f8a22012-07-08 22:34:21 +02003847static void intel_crtc_disable(struct drm_crtc *crtc)
3848{
3849 struct drm_device *dev = crtc->dev;
3850 struct drm_connector *connector;
3851 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003853
3854 /* crtc should still be enabled when we disable it. */
3855 WARN_ON(!crtc->enabled);
3856
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003857 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003858 dev_priv->display.crtc_disable(crtc);
3859 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860 dev_priv->display.off(crtc);
3861
Chris Wilson931872f2012-01-16 23:01:13 +00003862 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3863 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003864
3865 if (crtc->fb) {
3866 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003867 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003868 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003869 crtc->fb = NULL;
3870 }
3871
3872 /* Update computed state. */
3873 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3874 if (!connector->encoder || !connector->encoder->crtc)
3875 continue;
3876
3877 if (connector->encoder->crtc != crtc)
3878 continue;
3879
3880 connector->dpms = DRM_MODE_DPMS_OFF;
3881 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003882 }
3883}
3884
Daniel Vettera261b242012-07-26 19:21:47 +02003885void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003886{
Daniel Vettera261b242012-07-26 19:21:47 +02003887 struct drm_crtc *crtc;
3888
3889 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3890 if (crtc->enabled)
3891 intel_crtc_disable(crtc);
3892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003893}
3894
Chris Wilsonea5b2132010-08-04 13:50:23 +01003895void intel_encoder_destroy(struct drm_encoder *encoder)
3896{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003897 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003898
Chris Wilsonea5b2132010-08-04 13:50:23 +01003899 drm_encoder_cleanup(encoder);
3900 kfree(intel_encoder);
3901}
3902
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003903/* Simple dpms helper for encodres with just one connector, no cloning and only
3904 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3905 * state of the entire output pipe. */
3906void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3907{
3908 if (mode == DRM_MODE_DPMS_ON) {
3909 encoder->connectors_active = true;
3910
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003911 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003912 } else {
3913 encoder->connectors_active = false;
3914
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003915 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003916 }
3917}
3918
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003919/* Cross check the actual hw state with our own modeset state tracking (and it's
3920 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003921static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003922{
3923 if (connector->get_hw_state(connector)) {
3924 struct intel_encoder *encoder = connector->encoder;
3925 struct drm_crtc *crtc;
3926 bool encoder_enabled;
3927 enum pipe pipe;
3928
3929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3930 connector->base.base.id,
3931 drm_get_connector_name(&connector->base));
3932
3933 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3934 "wrong connector dpms state\n");
3935 WARN(connector->base.encoder != &encoder->base,
3936 "active connector not linked to encoder\n");
3937 WARN(!encoder->connectors_active,
3938 "encoder->connectors_active not set\n");
3939
3940 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3941 WARN(!encoder_enabled, "encoder not enabled\n");
3942 if (WARN_ON(!encoder->base.crtc))
3943 return;
3944
3945 crtc = encoder->base.crtc;
3946
3947 WARN(!crtc->enabled, "crtc not enabled\n");
3948 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3949 WARN(pipe != to_intel_crtc(crtc)->pipe,
3950 "encoder active on the wrong pipe\n");
3951 }
3952}
3953
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003954/* Even simpler default implementation, if there's really no special case to
3955 * consider. */
3956void intel_connector_dpms(struct drm_connector *connector, int mode)
3957{
3958 struct intel_encoder *encoder = intel_attached_encoder(connector);
3959
3960 /* All the simple cases only support two dpms states. */
3961 if (mode != DRM_MODE_DPMS_ON)
3962 mode = DRM_MODE_DPMS_OFF;
3963
3964 if (mode == connector->dpms)
3965 return;
3966
3967 connector->dpms = mode;
3968
3969 /* Only need to change hw state when actually enabled */
3970 if (encoder->base.crtc)
3971 intel_encoder_dpms(encoder, mode);
3972 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003973 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003974
Daniel Vetterb9805142012-08-31 17:37:33 +02003975 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003976}
3977
Daniel Vetterf0947c32012-07-02 13:10:34 +02003978/* Simple connector->get_hw_state implementation for encoders that support only
3979 * one connector and no cloning and hence the encoder state determines the state
3980 * of the connector. */
3981bool intel_connector_get_hw_state(struct intel_connector *connector)
3982{
Daniel Vetter24929352012-07-02 20:28:59 +02003983 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003984 struct intel_encoder *encoder = connector->encoder;
3985
3986 return encoder->get_hw_state(encoder, &pipe);
3987}
3988
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003989static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3990 struct intel_crtc_config *pipe_config)
3991{
3992 struct drm_i915_private *dev_priv = dev->dev_private;
3993 struct intel_crtc *pipe_B_crtc =
3994 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3995
3996 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3997 pipe_name(pipe), pipe_config->fdi_lanes);
3998 if (pipe_config->fdi_lanes > 4) {
3999 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4000 pipe_name(pipe), pipe_config->fdi_lanes);
4001 return false;
4002 }
4003
4004 if (IS_HASWELL(dev)) {
4005 if (pipe_config->fdi_lanes > 2) {
4006 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4007 pipe_config->fdi_lanes);
4008 return false;
4009 } else {
4010 return true;
4011 }
4012 }
4013
4014 if (INTEL_INFO(dev)->num_pipes == 2)
4015 return true;
4016
4017 /* Ivybridge 3 pipe is really complicated */
4018 switch (pipe) {
4019 case PIPE_A:
4020 return true;
4021 case PIPE_B:
4022 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4023 pipe_config->fdi_lanes > 2) {
4024 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4025 pipe_name(pipe), pipe_config->fdi_lanes);
4026 return false;
4027 }
4028 return true;
4029 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004030 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004031 pipe_B_crtc->config.fdi_lanes <= 2) {
4032 if (pipe_config->fdi_lanes > 2) {
4033 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4034 pipe_name(pipe), pipe_config->fdi_lanes);
4035 return false;
4036 }
4037 } else {
4038 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4039 return false;
4040 }
4041 return true;
4042 default:
4043 BUG();
4044 }
4045}
4046
Daniel Vettere29c22c2013-02-21 00:00:16 +01004047#define RETRY 1
4048static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4049 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004051 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004052 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4053 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004054 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004055
Daniel Vettere29c22c2013-02-21 00:00:16 +01004056retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004057 /* FDI is a binary signal running at ~2.7GHz, encoding
4058 * each output octet as 10 bits. The actual frequency
4059 * is stored as a divider into a 100MHz clock, and the
4060 * mode pixel clock is stored in units of 1KHz.
4061 * Hence the bw of each lane in terms of the mode signal
4062 * is:
4063 */
4064 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4065
4066 if (pipe_config->pixel_target_clock)
4067 target_clock = pipe_config->pixel_target_clock;
4068 else
4069 target_clock = adjusted_mode->clock;
4070
4071 lane = ironlake_get_lanes_required(target_clock, link_bw,
4072 pipe_config->pipe_bpp);
4073
4074 pipe_config->fdi_lanes = lane;
4075
4076 if (pipe_config->pixel_multiplier > 1)
4077 link_bw *= pipe_config->pixel_multiplier;
4078 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4079 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004080
Daniel Vettere29c22c2013-02-21 00:00:16 +01004081 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4082 intel_crtc->pipe, pipe_config);
4083 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4084 pipe_config->pipe_bpp -= 2*3;
4085 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4086 pipe_config->pipe_bpp);
4087 needs_recompute = true;
4088 pipe_config->bw_constrained = true;
4089
4090 goto retry;
4091 }
4092
4093 if (needs_recompute)
4094 return RETRY;
4095
4096 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004097}
4098
Daniel Vettere29c22c2013-02-21 00:00:16 +01004099static int intel_crtc_compute_config(struct drm_crtc *crtc,
4100 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004101{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004102 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004103 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004104
Eric Anholtbad720f2009-10-22 16:11:14 -07004105 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004106 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004107 if (pipe_config->requested_mode.clock * 3
4108 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004109 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004110 }
Chris Wilson89749352010-09-12 18:25:19 +01004111
Daniel Vetterf9bef082012-04-15 19:53:19 +02004112 /* All interlaced capable intel hw wants timings in frames. Note though
4113 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4114 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004115 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004116 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004117
Chris Wilson44f46b422012-06-21 13:19:59 +03004118 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4119 * with a hsync front porch of 0.
4120 */
4121 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4122 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004123 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004124
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004125 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004126 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004127 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004128 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4129 * for lvds. */
4130 pipe_config->pipe_bpp = 8*3;
4131 }
4132
Daniel Vetter877d48d2013-04-19 11:24:43 +02004133 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004134 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004135
Daniel Vettere29c22c2013-02-21 00:00:16 +01004136 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004137}
4138
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004139static int valleyview_get_display_clock_speed(struct drm_device *dev)
4140{
4141 return 400000; /* FIXME */
4142}
4143
Jesse Barnese70236a2009-09-21 10:42:27 -07004144static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004145{
Jesse Barnese70236a2009-09-21 10:42:27 -07004146 return 400000;
4147}
Jesse Barnes79e53942008-11-07 14:24:08 -08004148
Jesse Barnese70236a2009-09-21 10:42:27 -07004149static int i915_get_display_clock_speed(struct drm_device *dev)
4150{
4151 return 333000;
4152}
Jesse Barnes79e53942008-11-07 14:24:08 -08004153
Jesse Barnese70236a2009-09-21 10:42:27 -07004154static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4155{
4156 return 200000;
4157}
Jesse Barnes79e53942008-11-07 14:24:08 -08004158
Jesse Barnese70236a2009-09-21 10:42:27 -07004159static int i915gm_get_display_clock_speed(struct drm_device *dev)
4160{
4161 u16 gcfgc = 0;
4162
4163 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4164
4165 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004166 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004167 else {
4168 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4169 case GC_DISPLAY_CLOCK_333_MHZ:
4170 return 333000;
4171 default:
4172 case GC_DISPLAY_CLOCK_190_200_MHZ:
4173 return 190000;
4174 }
4175 }
4176}
Jesse Barnes79e53942008-11-07 14:24:08 -08004177
Jesse Barnese70236a2009-09-21 10:42:27 -07004178static int i865_get_display_clock_speed(struct drm_device *dev)
4179{
4180 return 266000;
4181}
4182
4183static int i855_get_display_clock_speed(struct drm_device *dev)
4184{
4185 u16 hpllcc = 0;
4186 /* Assume that the hardware is in the high speed state. This
4187 * should be the default.
4188 */
4189 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4190 case GC_CLOCK_133_200:
4191 case GC_CLOCK_100_200:
4192 return 200000;
4193 case GC_CLOCK_166_250:
4194 return 250000;
4195 case GC_CLOCK_100_133:
4196 return 133000;
4197 }
4198
4199 /* Shouldn't happen */
4200 return 0;
4201}
4202
4203static int i830_get_display_clock_speed(struct drm_device *dev)
4204{
4205 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004206}
4207
Zhenyu Wang2c072452009-06-05 15:38:42 +08004208static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004209intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004210{
4211 while (*num > 0xffffff || *den > 0xffffff) {
4212 *num >>= 1;
4213 *den >>= 1;
4214 }
4215}
4216
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004217void
4218intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4219 int pixel_clock, int link_clock,
4220 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004221{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004222 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004223 m_n->gmch_m = bits_per_pixel * pixel_clock;
4224 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004225 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004226 m_n->link_m = pixel_clock;
4227 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004228 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004229}
4230
Chris Wilsona7615032011-01-12 17:04:08 +00004231static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4232{
Keith Packard72bbe582011-09-26 16:09:45 -07004233 if (i915_panel_use_ssc >= 0)
4234 return i915_panel_use_ssc != 0;
4235 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004236 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004237}
4238
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004239static int vlv_get_refclk(struct drm_crtc *crtc)
4240{
4241 struct drm_device *dev = crtc->dev;
4242 struct drm_i915_private *dev_priv = dev->dev_private;
4243 int refclk = 27000; /* for DP & HDMI */
4244
4245 return 100000; /* only one validated so far */
4246
4247 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4248 refclk = 96000;
4249 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4250 if (intel_panel_use_ssc(dev_priv))
4251 refclk = 100000;
4252 else
4253 refclk = 96000;
4254 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4255 refclk = 100000;
4256 }
4257
4258 return refclk;
4259}
4260
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004261static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4262{
4263 struct drm_device *dev = crtc->dev;
4264 struct drm_i915_private *dev_priv = dev->dev_private;
4265 int refclk;
4266
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004267 if (IS_VALLEYVIEW(dev)) {
4268 refclk = vlv_get_refclk(crtc);
4269 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004270 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4271 refclk = dev_priv->lvds_ssc_freq * 1000;
4272 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4273 refclk / 1000);
4274 } else if (!IS_GEN2(dev)) {
4275 refclk = 96000;
4276 } else {
4277 refclk = 48000;
4278 }
4279
4280 return refclk;
4281}
4282
Daniel Vetterf47709a2013-03-28 10:42:02 +01004283static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004284{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004285 unsigned dotclock = crtc->config.adjusted_mode.clock;
4286 struct dpll *clock = &crtc->config.dpll;
4287
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004288 /* SDVO TV has fixed PLL values depend on its clock range,
4289 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004290 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004291 clock->p1 = 2;
4292 clock->p2 = 10;
4293 clock->n = 3;
4294 clock->m1 = 16;
4295 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004296 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004297 clock->p1 = 1;
4298 clock->p2 = 10;
4299 clock->n = 6;
4300 clock->m1 = 12;
4301 clock->m2 = 8;
4302 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004303
4304 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004305}
4306
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004307static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4308{
4309 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4310}
4311
4312static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4313{
4314 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4315}
4316
Daniel Vetterf47709a2013-03-28 10:42:02 +01004317static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004318 intel_clock_t *reduced_clock)
4319{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004320 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004322 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004323 u32 fp, fp2 = 0;
4324
4325 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004326 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004327 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004328 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004329 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004330 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004331 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004332 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004333 }
4334
4335 I915_WRITE(FP0(pipe), fp);
4336
Daniel Vetterf47709a2013-03-28 10:42:02 +01004337 crtc->lowfreq_avail = false;
4338 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004339 reduced_clock && i915_powersave) {
4340 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004341 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004342 } else {
4343 I915_WRITE(FP1(pipe), fp);
4344 }
4345}
4346
Jesse Barnes89b667f2013-04-18 14:51:36 -07004347static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4348{
4349 u32 reg_val;
4350
4351 /*
4352 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4353 * and set it to a reasonable value instead.
4354 */
4355 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4356 reg_val &= 0xffffff00;
4357 reg_val |= 0x00000030;
4358 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4359
4360 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4361 reg_val &= 0x8cffffff;
4362 reg_val = 0x8c000000;
4363 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4364
4365 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4366 reg_val &= 0xffffff00;
4367 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4368
4369 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4370 reg_val &= 0x00ffffff;
4371 reg_val |= 0xb0000000;
4372 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4373}
4374
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004375static void intel_dp_set_m_n(struct intel_crtc *crtc)
4376{
4377 if (crtc->config.has_pch_encoder)
4378 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4379 else
4380 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4381}
4382
Daniel Vetterf47709a2013-03-28 10:42:02 +01004383static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004384{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004385 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 struct drm_display_mode *adjusted_mode =
4388 &crtc->config.adjusted_mode;
4389 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004390 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004392 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004394 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004395
Daniel Vetter09153002012-12-12 14:06:44 +01004396 mutex_lock(&dev_priv->dpio_lock);
4397
Jesse Barnes89b667f2013-04-18 14:51:36 -07004398 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004399
Daniel Vetterf47709a2013-03-28 10:42:02 +01004400 bestn = crtc->config.dpll.n;
4401 bestm1 = crtc->config.dpll.m1;
4402 bestm2 = crtc->config.dpll.m2;
4403 bestp1 = crtc->config.dpll.p1;
4404 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004405
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406 /* See eDP HDMI DPIO driver vbios notes doc */
4407
4408 /* PLL B needs special handling */
4409 if (pipe)
4410 vlv_pllb_recal_opamp(dev_priv);
4411
4412 /* Set up Tx target for periodic Rcomp update */
4413 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4414
4415 /* Disable target IRef on PLL */
4416 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4417 reg_val &= 0x00ffffff;
4418 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4419
4420 /* Disable fast lock */
4421 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4422
4423 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004424 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4425 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4426 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004427 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
4429 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4430 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4431 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4432 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4433
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004434 mdiv |= DPIO_ENABLE_CALIBRATION;
4435 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4436
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 /* Set HBR and RBR LPF coefficients */
4438 if (adjusted_mode->clock == 162000 ||
4439 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4440 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4441 0x005f0021);
4442 else
4443 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4444 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004445
Jesse Barnes89b667f2013-04-18 14:51:36 -07004446 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4447 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4448 /* Use SSC source */
4449 if (!pipe)
4450 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4451 0x0df40000);
4452 else
4453 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4454 0x0df70000);
4455 } else { /* HDMI or VGA */
4456 /* Use bend source */
4457 if (!pipe)
4458 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4459 0x0df70000);
4460 else
4461 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4462 0x0df40000);
4463 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004464
Jesse Barnes89b667f2013-04-18 14:51:36 -07004465 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4466 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4467 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4468 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4469 coreclk |= 0x01000000;
4470 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4471
4472 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4473
4474 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4475 if (encoder->pre_pll_enable)
4476 encoder->pre_pll_enable(encoder);
4477
4478 /* Enable DPIO clock input */
4479 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4480 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4481 if (pipe)
4482 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004483
4484 dpll |= DPLL_VCO_ENABLE;
4485 I915_WRITE(DPLL(pipe), dpll);
4486 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 udelay(150);
4488
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004489 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4490 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4491
Daniel Vetter198a037f2013-04-19 11:14:37 +02004492 dpll_md = 0;
4493 if (crtc->config.pixel_multiplier > 1) {
4494 dpll_md = (crtc->config.pixel_multiplier - 1)
4495 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304496 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004497 I915_WRITE(DPLL_MD(pipe), dpll_md);
4498 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004499
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500 if (crtc->config.has_dp_encoder)
4501 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004502
4503 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004504}
4505
Daniel Vetterf47709a2013-03-28 10:42:02 +01004506static void i9xx_update_pll(struct intel_crtc *crtc,
4507 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004508 int num_connectors)
4509{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004510 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004512 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004513 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004514 u32 dpll;
4515 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004516 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004517
Daniel Vetterf47709a2013-03-28 10:42:02 +01004518 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304519
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4521 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004522
4523 dpll = DPLL_VGA_MODE_DIS;
4524
Daniel Vetterf47709a2013-03-28 10:42:02 +01004525 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004526 dpll |= DPLLB_MODE_LVDS;
4527 else
4528 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004529
Daniel Vetter198a037f2013-04-19 11:14:37 +02004530 if ((crtc->config.pixel_multiplier > 1) &&
4531 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4532 dpll |= (crtc->config.pixel_multiplier - 1)
4533 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004534 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004535
4536 if (is_sdvo)
4537 dpll |= DPLL_DVO_HIGH_SPEED;
4538
Daniel Vetterf47709a2013-03-28 10:42:02 +01004539 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540 dpll |= DPLL_DVO_HIGH_SPEED;
4541
4542 /* compute bitmask from p1 value */
4543 if (IS_PINEVIEW(dev))
4544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4545 else {
4546 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4547 if (IS_G4X(dev) && reduced_clock)
4548 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4549 }
4550 switch (clock->p2) {
4551 case 5:
4552 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4553 break;
4554 case 7:
4555 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4556 break;
4557 case 10:
4558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4559 break;
4560 case 14:
4561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4562 break;
4563 }
4564 if (INTEL_INFO(dev)->gen >= 4)
4565 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4566
Daniel Vetterf47709a2013-03-28 10:42:02 +01004567 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004568 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004569 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004570 /* XXX: just matching BIOS for now */
4571 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4572 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004573 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4575 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4576 else
4577 dpll |= PLL_REF_INPUT_DREFCLK;
4578
4579 dpll |= DPLL_VCO_ENABLE;
4580 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4581 POSTING_READ(DPLL(pipe));
4582 udelay(150);
4583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004585 if (encoder->pre_pll_enable)
4586 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004587
Daniel Vetterf47709a2013-03-28 10:42:02 +01004588 if (crtc->config.has_dp_encoder)
4589 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590
4591 I915_WRITE(DPLL(pipe), dpll);
4592
4593 /* Wait for the clocks to stabilize. */
4594 POSTING_READ(DPLL(pipe));
4595 udelay(150);
4596
4597 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004598 u32 dpll_md = 0;
4599 if (crtc->config.pixel_multiplier > 1) {
4600 dpll_md = (crtc->config.pixel_multiplier - 1)
4601 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004602 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004603 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004604 } else {
4605 /* The pixel multiplier can only be updated once the
4606 * DPLL is enabled and the clocks are stable.
4607 *
4608 * So write it again.
4609 */
4610 I915_WRITE(DPLL(pipe), dpll);
4611 }
4612}
4613
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004617 int num_connectors)
4618{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004621 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625
Daniel Vetterf47709a2013-03-28 10:42:02 +01004626 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304627
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004628 dpll = DPLL_VGA_MODE_DIS;
4629
Daniel Vetterf47709a2013-03-28 10:42:02 +01004630 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004631 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4632 } else {
4633 if (clock->p1 == 2)
4634 dpll |= PLL_P1_DIVIDE_BY_TWO;
4635 else
4636 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4637 if (clock->p2 == 4)
4638 dpll |= PLL_P2_DIVIDE_BY_4;
4639 }
4640
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004642 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4643 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4644 else
4645 dpll |= PLL_REF_INPUT_DREFCLK;
4646
4647 dpll |= DPLL_VCO_ENABLE;
4648 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4649 POSTING_READ(DPLL(pipe));
4650 udelay(150);
4651
Daniel Vetterf47709a2013-03-28 10:42:02 +01004652 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004653 if (encoder->pre_pll_enable)
4654 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004655
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004656 I915_WRITE(DPLL(pipe), dpll);
4657
4658 /* Wait for the clocks to stabilize. */
4659 POSTING_READ(DPLL(pipe));
4660 udelay(150);
4661
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004662 /* The pixel multiplier can only be updated once the
4663 * DPLL is enabled and the clocks are stable.
4664 *
4665 * So write it again.
4666 */
4667 I915_WRITE(DPLL(pipe), dpll);
4668}
4669
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4671 struct drm_display_mode *mode,
4672 struct drm_display_mode *adjusted_mode)
4673{
4674 struct drm_device *dev = intel_crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004677 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004678 uint32_t vsyncshift;
4679
4680 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4681 /* the chip adds 2 halflines automatically */
4682 adjusted_mode->crtc_vtotal -= 1;
4683 adjusted_mode->crtc_vblank_end -= 1;
4684 vsyncshift = adjusted_mode->crtc_hsync_start
4685 - adjusted_mode->crtc_htotal / 2;
4686 } else {
4687 vsyncshift = 0;
4688 }
4689
4690 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004691 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_hdisplay - 1) |
4695 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004696 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004697 (adjusted_mode->crtc_hblank_start - 1) |
4698 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004699 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004700 (adjusted_mode->crtc_hsync_start - 1) |
4701 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4702
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_vdisplay - 1) |
4705 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004706 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004707 (adjusted_mode->crtc_vblank_start - 1) |
4708 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004709 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004710 (adjusted_mode->crtc_vsync_start - 1) |
4711 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4712
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004713 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4714 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4715 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4716 * bits. */
4717 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4718 (pipe == PIPE_B || pipe == PIPE_C))
4719 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4720
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004721 /* pipesrc controls the size that is scaled from, which should
4722 * always be the user's requested size.
4723 */
4724 I915_WRITE(PIPESRC(pipe),
4725 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4726}
4727
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004728static void intel_get_pipe_timings(struct intel_crtc *crtc,
4729 struct intel_crtc_config *pipe_config)
4730{
4731 struct drm_device *dev = crtc->base.dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4734 uint32_t tmp;
4735
4736 tmp = I915_READ(HTOTAL(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4739 tmp = I915_READ(HBLANK(cpu_transcoder));
4740 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4741 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4742 tmp = I915_READ(HSYNC(cpu_transcoder));
4743 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4744 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4745
4746 tmp = I915_READ(VTOTAL(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4749 tmp = I915_READ(VBLANK(cpu_transcoder));
4750 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4751 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4752 tmp = I915_READ(VSYNC(cpu_transcoder));
4753 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4754 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4755
4756 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4757 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4758 pipe_config->adjusted_mode.crtc_vtotal += 1;
4759 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4760 }
4761
4762 tmp = I915_READ(PIPESRC(crtc->pipe));
4763 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4764 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4765}
4766
Daniel Vetter84b046f2013-02-19 18:48:54 +01004767static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4768{
4769 struct drm_device *dev = intel_crtc->base.dev;
4770 struct drm_i915_private *dev_priv = dev->dev_private;
4771 uint32_t pipeconf;
4772
4773 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4774
4775 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4776 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4777 * core speed.
4778 *
4779 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4780 * pipe == 0 check?
4781 */
4782 if (intel_crtc->config.requested_mode.clock >
4783 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4784 pipeconf |= PIPECONF_DOUBLE_WIDE;
4785 else
4786 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4787 }
4788
Daniel Vetterff9ce462013-04-24 14:57:17 +02004789 /* only g4x and later have fancy bpc/dither controls */
4790 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4791 pipeconf &= ~(PIPECONF_BPC_MASK |
4792 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004793
Daniel Vetterff9ce462013-04-24 14:57:17 +02004794 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4795 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4796 pipeconf |= PIPECONF_DITHER_EN |
4797 PIPECONF_DITHER_TYPE_SP;
4798
4799 switch (intel_crtc->config.pipe_bpp) {
4800 case 18:
4801 pipeconf |= PIPECONF_6BPC;
4802 break;
4803 case 24:
4804 pipeconf |= PIPECONF_8BPC;
4805 break;
4806 case 30:
4807 pipeconf |= PIPECONF_10BPC;
4808 break;
4809 default:
4810 /* Case prevented by intel_choose_pipe_bpp_dither. */
4811 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004812 }
4813 }
4814
4815 if (HAS_PIPE_CXSR(dev)) {
4816 if (intel_crtc->lowfreq_avail) {
4817 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4818 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4819 } else {
4820 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4821 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4822 }
4823 }
4824
4825 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4826 if (!IS_GEN2(dev) &&
4827 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4828 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4829 else
4830 pipeconf |= PIPECONF_PROGRESSIVE;
4831
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004832 if (IS_VALLEYVIEW(dev)) {
4833 if (intel_crtc->config.limited_color_range)
4834 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4835 else
4836 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4837 }
4838
Daniel Vetter84b046f2013-02-19 18:48:54 +01004839 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4840 POSTING_READ(PIPECONF(intel_crtc->pipe));
4841}
4842
Eric Anholtf564048e2011-03-30 13:01:02 -07004843static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004844 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004845 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004846{
4847 struct drm_device *dev = crtc->dev;
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004850 struct drm_display_mode *adjusted_mode =
4851 &intel_crtc->config.adjusted_mode;
4852 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004853 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004854 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004855 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004856 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004857 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004858 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004859 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004860 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004861 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004862 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004863
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004864 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004865 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004866 case INTEL_OUTPUT_LVDS:
4867 is_lvds = true;
4868 break;
4869 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004870 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004872 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004873 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004875 case INTEL_OUTPUT_TVOUT:
4876 is_tv = true;
4877 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004878 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004879
Eric Anholtc751ce42010-03-25 11:48:48 -07004880 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004881 }
4882
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004883 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004884
Ma Lingd4906092009-03-18 20:13:27 +08004885 /*
4886 * Returns a set of divisors for the desired target clock with the given
4887 * refclk, or FALSE. The returned values represent the clock equation:
4888 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4889 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004890 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004891 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4892 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004893 if (!ok) {
4894 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004895 return -EINVAL;
4896 }
4897
4898 /* Ensure that the cursor is valid for the new mode before changing... */
4899 intel_crtc_update_cursor(crtc, true);
4900
4901 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004902 /*
4903 * Ensure we match the reduced clock's P to the target clock.
4904 * If the clocks don't match, we can't switch the display clock
4905 * by using the FP0/FP1. In such case we will disable the LVDS
4906 * downclock feature.
4907 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 has_reduced_clock = limit->find_pll(limit, crtc,
4909 dev_priv->lvds_downclock,
4910 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004911 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004912 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004913 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004914 /* Compat-code for transition, will disappear. */
4915 if (!intel_crtc->config.clock_set) {
4916 intel_crtc->config.dpll.n = clock.n;
4917 intel_crtc->config.dpll.m1 = clock.m1;
4918 intel_crtc->config.dpll.m2 = clock.m2;
4919 intel_crtc->config.dpll.p1 = clock.p1;
4920 intel_crtc->config.dpll.p2 = clock.p2;
4921 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004922
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004923 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004924 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004925
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004926 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004927 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304928 has_reduced_clock ? &reduced_clock : NULL,
4929 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004930 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004931 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004932 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004933 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004934 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004935 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004936
Eric Anholtf564048e2011-03-30 13:01:02 -07004937 /* Set up the display plane register */
4938 dspcntr = DISPPLANE_GAMMA_ENABLE;
4939
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004940 if (!IS_VALLEYVIEW(dev)) {
4941 if (pipe == 0)
4942 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4943 else
4944 dspcntr |= DISPPLANE_SEL_PIPE_B;
4945 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004946
Ville Syrjälä2582a852013-04-17 17:48:47 +03004947 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004948 drm_mode_debug_printmodeline(mode);
4949
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004950 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004951
4952 /* pipesrc and dspsize control the size that is scaled from,
4953 * which should always be the user's requested size.
4954 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004955 I915_WRITE(DSPSIZE(plane),
4956 ((mode->vdisplay - 1) << 16) |
4957 (mode->hdisplay - 1));
4958 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004959
Daniel Vetter84b046f2013-02-19 18:48:54 +01004960 i9xx_set_pipeconf(intel_crtc);
4961
Eric Anholtf564048e2011-03-30 13:01:02 -07004962 I915_WRITE(DSPCNTR(plane), dspcntr);
4963 POSTING_READ(DSPCNTR(plane));
4964
Daniel Vetter94352cf2012-07-05 22:51:56 +02004965 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004966
4967 intel_update_watermarks(dev);
4968
Eric Anholtf564048e2011-03-30 13:01:02 -07004969 return ret;
4970}
4971
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004972static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4973 struct intel_crtc_config *pipe_config)
4974{
4975 struct drm_device *dev = crtc->base.dev;
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 uint32_t tmp;
4978
4979 tmp = I915_READ(PIPECONF(crtc->pipe));
4980 if (!(tmp & PIPECONF_ENABLE))
4981 return false;
4982
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004983 intel_get_pipe_timings(crtc, pipe_config);
4984
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004985 return true;
4986}
4987
Paulo Zanonidde86e22012-12-01 12:04:25 -02004988static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004989{
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004992 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004993 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004994 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004995 bool has_cpu_edp = false;
4996 bool has_pch_edp = false;
4997 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004998 bool has_ck505 = false;
4999 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005000
5001 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005002 list_for_each_entry(encoder, &mode_config->encoder_list,
5003 base.head) {
5004 switch (encoder->type) {
5005 case INTEL_OUTPUT_LVDS:
5006 has_panel = true;
5007 has_lvds = true;
5008 break;
5009 case INTEL_OUTPUT_EDP:
5010 has_panel = true;
5011 if (intel_encoder_is_pch_edp(&encoder->base))
5012 has_pch_edp = true;
5013 else
5014 has_cpu_edp = true;
5015 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005016 }
5017 }
5018
Keith Packard99eb6a02011-09-26 14:29:12 -07005019 if (HAS_PCH_IBX(dev)) {
5020 has_ck505 = dev_priv->display_clock_mode;
5021 can_ssc = has_ck505;
5022 } else {
5023 has_ck505 = false;
5024 can_ssc = true;
5025 }
5026
5027 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5028 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5029 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005030
5031 /* Ironlake: try to setup display ref clock before DPLL
5032 * enabling. This is only under driver's control after
5033 * PCH B stepping, previous chipset stepping should be
5034 * ignoring this setting.
5035 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005036 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005037
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005038 /* As we must carefully and slowly disable/enable each source in turn,
5039 * compute the final state we want first and check if we need to
5040 * make any changes at all.
5041 */
5042 final = val;
5043 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005044 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005046 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005047 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5048
5049 final &= ~DREF_SSC_SOURCE_MASK;
5050 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5051 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005052
Keith Packard199e5d72011-09-22 12:01:57 -07005053 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005054 final |= DREF_SSC_SOURCE_ENABLE;
5055
5056 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5057 final |= DREF_SSC1_ENABLE;
5058
5059 if (has_cpu_edp) {
5060 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5061 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5062 else
5063 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5064 } else
5065 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5066 } else {
5067 final |= DREF_SSC_SOURCE_DISABLE;
5068 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5069 }
5070
5071 if (final == val)
5072 return;
5073
5074 /* Always enable nonspread source */
5075 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5076
5077 if (has_ck505)
5078 val |= DREF_NONSPREAD_CK505_ENABLE;
5079 else
5080 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5081
5082 if (has_panel) {
5083 val &= ~DREF_SSC_SOURCE_MASK;
5084 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005085
Keith Packard199e5d72011-09-22 12:01:57 -07005086 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005087 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005088 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005090 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005091 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005092
5093 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005095 POSTING_READ(PCH_DREF_CONTROL);
5096 udelay(200);
5097
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005099
5100 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005101 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005102 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005103 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005104 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005105 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005106 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005107 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005108 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005109 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005110
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005111 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005112 POSTING_READ(PCH_DREF_CONTROL);
5113 udelay(200);
5114 } else {
5115 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5116
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005117 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005118
5119 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005121
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005122 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005123 POSTING_READ(PCH_DREF_CONTROL);
5124 udelay(200);
5125
5126 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 val &= ~DREF_SSC_SOURCE_MASK;
5128 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005129
5130 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005131 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005132
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005133 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005134 POSTING_READ(PCH_DREF_CONTROL);
5135 udelay(200);
5136 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005137
5138 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005139}
5140
Paulo Zanonidde86e22012-12-01 12:04:25 -02005141/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5142static void lpt_init_pch_refclk(struct drm_device *dev)
5143{
5144 struct drm_i915_private *dev_priv = dev->dev_private;
5145 struct drm_mode_config *mode_config = &dev->mode_config;
5146 struct intel_encoder *encoder;
5147 bool has_vga = false;
5148 bool is_sdv = false;
5149 u32 tmp;
5150
5151 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5152 switch (encoder->type) {
5153 case INTEL_OUTPUT_ANALOG:
5154 has_vga = true;
5155 break;
5156 }
5157 }
5158
5159 if (!has_vga)
5160 return;
5161
Daniel Vetterc00db242013-01-22 15:33:27 +01005162 mutex_lock(&dev_priv->dpio_lock);
5163
Paulo Zanonidde86e22012-12-01 12:04:25 -02005164 /* XXX: Rip out SDV support once Haswell ships for real. */
5165 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5166 is_sdv = true;
5167
5168 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5169 tmp &= ~SBI_SSCCTL_DISABLE;
5170 tmp |= SBI_SSCCTL_PATHALT;
5171 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5172
5173 udelay(24);
5174
5175 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5176 tmp &= ~SBI_SSCCTL_PATHALT;
5177 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5178
5179 if (!is_sdv) {
5180 tmp = I915_READ(SOUTH_CHICKEN2);
5181 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5182 I915_WRITE(SOUTH_CHICKEN2, tmp);
5183
5184 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5185 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5186 DRM_ERROR("FDI mPHY reset assert timeout\n");
5187
5188 tmp = I915_READ(SOUTH_CHICKEN2);
5189 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5190 I915_WRITE(SOUTH_CHICKEN2, tmp);
5191
5192 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5193 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5194 100))
5195 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5196 }
5197
5198 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5199 tmp &= ~(0xFF << 24);
5200 tmp |= (0x12 << 24);
5201 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5202
Paulo Zanonidde86e22012-12-01 12:04:25 -02005203 if (is_sdv) {
5204 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5205 tmp |= 0x7FFF;
5206 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5207 }
5208
5209 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5210 tmp |= (1 << 11);
5211 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5212
5213 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5214 tmp |= (1 << 11);
5215 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5216
5217 if (is_sdv) {
5218 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5219 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5220 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5221
5222 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5223 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5224 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5225
5226 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5227 tmp |= (0x3F << 8);
5228 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5231 tmp |= (0x3F << 8);
5232 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5233 }
5234
5235 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5236 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5237 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5238
5239 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5240 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5241 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5242
5243 if (!is_sdv) {
5244 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5245 tmp &= ~(7 << 13);
5246 tmp |= (5 << 13);
5247 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5248
5249 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5250 tmp &= ~(7 << 13);
5251 tmp |= (5 << 13);
5252 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5253 }
5254
5255 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5256 tmp &= ~0xFF;
5257 tmp |= 0x1C;
5258 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5259
5260 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5261 tmp &= ~0xFF;
5262 tmp |= 0x1C;
5263 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5266 tmp &= ~(0xFF << 16);
5267 tmp |= (0x1C << 16);
5268 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5271 tmp &= ~(0xFF << 16);
5272 tmp |= (0x1C << 16);
5273 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5274
5275 if (!is_sdv) {
5276 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5277 tmp |= (1 << 27);
5278 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5279
5280 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5281 tmp |= (1 << 27);
5282 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5283
5284 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5285 tmp &= ~(0xF << 28);
5286 tmp |= (4 << 28);
5287 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5288
5289 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5290 tmp &= ~(0xF << 28);
5291 tmp |= (4 << 28);
5292 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5293 }
5294
5295 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5296 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5297 tmp |= SBI_DBUFF0_ENABLE;
5298 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005299
5300 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005301}
5302
5303/*
5304 * Initialize reference clocks when the driver loads
5305 */
5306void intel_init_pch_refclk(struct drm_device *dev)
5307{
5308 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5309 ironlake_init_pch_refclk(dev);
5310 else if (HAS_PCH_LPT(dev))
5311 lpt_init_pch_refclk(dev);
5312}
5313
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005314static int ironlake_get_refclk(struct drm_crtc *crtc)
5315{
5316 struct drm_device *dev = crtc->dev;
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005319 struct intel_encoder *edp_encoder = NULL;
5320 int num_connectors = 0;
5321 bool is_lvds = false;
5322
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005323 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005324 switch (encoder->type) {
5325 case INTEL_OUTPUT_LVDS:
5326 is_lvds = true;
5327 break;
5328 case INTEL_OUTPUT_EDP:
5329 edp_encoder = encoder;
5330 break;
5331 }
5332 num_connectors++;
5333 }
5334
5335 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5336 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5337 dev_priv->lvds_ssc_freq);
5338 return dev_priv->lvds_ssc_freq * 1000;
5339 }
5340
5341 return 120000;
5342}
5343
Daniel Vetter6ff93602013-04-19 11:24:36 +02005344static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005345{
5346 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5348 int pipe = intel_crtc->pipe;
5349 uint32_t val;
5350
5351 val = I915_READ(PIPECONF(pipe));
5352
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005353 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005354 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005355 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005356 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005357 break;
5358 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005359 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005360 break;
5361 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005362 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005363 break;
5364 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005365 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005366 break;
5367 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005368 /* Case prevented by intel_choose_pipe_bpp_dither. */
5369 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005370 }
5371
5372 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005373 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005374 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5375
5376 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005377 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005378 val |= PIPECONF_INTERLACED_ILK;
5379 else
5380 val |= PIPECONF_PROGRESSIVE;
5381
Daniel Vetter50f3b012013-03-27 00:44:56 +01005382 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005383 val |= PIPECONF_COLOR_RANGE_SELECT;
5384 else
5385 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5386
Paulo Zanonic8203562012-09-12 10:06:29 -03005387 I915_WRITE(PIPECONF(pipe), val);
5388 POSTING_READ(PIPECONF(pipe));
5389}
5390
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005391/*
5392 * Set up the pipe CSC unit.
5393 *
5394 * Currently only full range RGB to limited range RGB conversion
5395 * is supported, but eventually this should handle various
5396 * RGB<->YCbCr scenarios as well.
5397 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005398static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005399{
5400 struct drm_device *dev = crtc->dev;
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5403 int pipe = intel_crtc->pipe;
5404 uint16_t coeff = 0x7800; /* 1.0 */
5405
5406 /*
5407 * TODO: Check what kind of values actually come out of the pipe
5408 * with these coeff/postoff values and adjust to get the best
5409 * accuracy. Perhaps we even need to take the bpc value into
5410 * consideration.
5411 */
5412
Daniel Vetter50f3b012013-03-27 00:44:56 +01005413 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005414 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5415
5416 /*
5417 * GY/GU and RY/RU should be the other way around according
5418 * to BSpec, but reality doesn't agree. Just set them up in
5419 * a way that results in the correct picture.
5420 */
5421 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5422 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5423
5424 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5425 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5426
5427 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5428 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5429
5430 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5431 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5432 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5433
5434 if (INTEL_INFO(dev)->gen > 6) {
5435 uint16_t postoff = 0;
5436
Daniel Vetter50f3b012013-03-27 00:44:56 +01005437 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005438 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5439
5440 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5441 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5442 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5443
5444 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5445 } else {
5446 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5447
Daniel Vetter50f3b012013-03-27 00:44:56 +01005448 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449 mode |= CSC_BLACK_SCREEN_OFFSET;
5450
5451 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5452 }
5453}
5454
Daniel Vetter6ff93602013-04-19 11:24:36 +02005455static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005456{
5457 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005459 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005460 uint32_t val;
5461
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005462 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005463
5464 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005465 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005466 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5467
5468 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005469 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005470 val |= PIPECONF_INTERLACED_ILK;
5471 else
5472 val |= PIPECONF_PROGRESSIVE;
5473
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005474 I915_WRITE(PIPECONF(cpu_transcoder), val);
5475 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005476}
5477
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005478static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5479 struct drm_display_mode *adjusted_mode,
5480 intel_clock_t *clock,
5481 bool *has_reduced_clock,
5482 intel_clock_t *reduced_clock)
5483{
5484 struct drm_device *dev = crtc->dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 struct intel_encoder *intel_encoder;
5487 int refclk;
5488 const intel_limit_t *limit;
5489 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5490
5491 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5492 switch (intel_encoder->type) {
5493 case INTEL_OUTPUT_LVDS:
5494 is_lvds = true;
5495 break;
5496 case INTEL_OUTPUT_SDVO:
5497 case INTEL_OUTPUT_HDMI:
5498 is_sdvo = true;
5499 if (intel_encoder->needs_tv_clock)
5500 is_tv = true;
5501 break;
5502 case INTEL_OUTPUT_TVOUT:
5503 is_tv = true;
5504 break;
5505 }
5506 }
5507
5508 refclk = ironlake_get_refclk(crtc);
5509
5510 /*
5511 * Returns a set of divisors for the desired target clock with the given
5512 * refclk, or FALSE. The returned values represent the clock equation:
5513 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5514 */
5515 limit = intel_limit(crtc, refclk);
5516 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5517 clock);
5518 if (!ret)
5519 return false;
5520
5521 if (is_lvds && dev_priv->lvds_downclock_avail) {
5522 /*
5523 * Ensure we match the reduced clock's P to the target clock.
5524 * If the clocks don't match, we can't switch the display clock
5525 * by using the FP0/FP1. In such case we will disable the LVDS
5526 * downclock feature.
5527 */
5528 *has_reduced_clock = limit->find_pll(limit, crtc,
5529 dev_priv->lvds_downclock,
5530 refclk,
5531 clock,
5532 reduced_clock);
5533 }
5534
5535 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005536 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005537
5538 return true;
5539}
5540
Daniel Vetter01a415f2012-10-27 15:58:40 +02005541static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5542{
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544 uint32_t temp;
5545
5546 temp = I915_READ(SOUTH_CHICKEN1);
5547 if (temp & FDI_BC_BIFURCATION_SELECT)
5548 return;
5549
5550 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5551 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5552
5553 temp |= FDI_BC_BIFURCATION_SELECT;
5554 DRM_DEBUG_KMS("enabling fdi C rx\n");
5555 I915_WRITE(SOUTH_CHICKEN1, temp);
5556 POSTING_READ(SOUTH_CHICKEN1);
5557}
5558
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005559static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5560{
5561 struct drm_device *dev = intel_crtc->base.dev;
5562 struct drm_i915_private *dev_priv = dev->dev_private;
5563
5564 switch (intel_crtc->pipe) {
5565 case PIPE_A:
5566 break;
5567 case PIPE_B:
5568 if (intel_crtc->config.fdi_lanes > 2)
5569 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5570 else
5571 cpt_enable_fdi_bc_bifurcation(dev);
5572
5573 break;
5574 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005575 cpt_enable_fdi_bc_bifurcation(dev);
5576
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005577 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005578 default:
5579 BUG();
5580 }
5581}
5582
Paulo Zanonid4b19312012-11-29 11:29:32 -02005583int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5584{
5585 /*
5586 * Account for spread spectrum to avoid
5587 * oversubscribing the link. Max center spread
5588 * is 2.5%; use 5% for safety's sake.
5589 */
5590 u32 bps = target_clock * bpp * 21 / 20;
5591 return bps / (link_bw * 8) + 1;
5592}
5593
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005594void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5595 struct intel_link_m_n *m_n)
5596{
5597 struct drm_device *dev = crtc->base.dev;
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 int pipe = crtc->pipe;
5600
5601 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5602 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5603 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5604 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5605}
5606
5607void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5608 struct intel_link_m_n *m_n)
5609{
5610 struct drm_device *dev = crtc->base.dev;
5611 struct drm_i915_private *dev_priv = dev->dev_private;
5612 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005613 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005614
5615 if (INTEL_INFO(dev)->gen >= 5) {
5616 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5617 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5618 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5619 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5620 } else {
5621 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5622 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5623 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5624 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5625 }
5626}
5627
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005628static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5629{
5630 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5631}
5632
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005633static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005634 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005635 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005636{
5637 struct drm_crtc *crtc = &intel_crtc->base;
5638 struct drm_device *dev = crtc->dev;
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 struct intel_encoder *intel_encoder;
5641 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005642 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005643 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005644
5645 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5646 switch (intel_encoder->type) {
5647 case INTEL_OUTPUT_LVDS:
5648 is_lvds = true;
5649 break;
5650 case INTEL_OUTPUT_SDVO:
5651 case INTEL_OUTPUT_HDMI:
5652 is_sdvo = true;
5653 if (intel_encoder->needs_tv_clock)
5654 is_tv = true;
5655 break;
5656 case INTEL_OUTPUT_TVOUT:
5657 is_tv = true;
5658 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005659 }
5660
5661 num_connectors++;
5662 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005663
Chris Wilsonc1858122010-12-03 21:35:48 +00005664 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005665 factor = 21;
5666 if (is_lvds) {
5667 if ((intel_panel_use_ssc(dev_priv) &&
5668 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005669 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005670 factor = 25;
5671 } else if (is_sdvo && is_tv)
5672 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005673
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005674 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005675 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005676
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005677 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5678 *fp2 |= FP_CB_TUNE;
5679
Chris Wilson5eddb702010-09-11 13:48:45 +01005680 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005681
Eric Anholta07d6782011-03-30 13:01:08 -07005682 if (is_lvds)
5683 dpll |= DPLLB_MODE_LVDS;
5684 else
5685 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005686
5687 if (intel_crtc->config.pixel_multiplier > 1) {
5688 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5689 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005690 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005691
5692 if (is_sdvo)
5693 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005694 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005695 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696
Eric Anholta07d6782011-03-30 13:01:08 -07005697 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005698 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005699 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005701
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005702 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005703 case 5:
5704 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5705 break;
5706 case 7:
5707 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5708 break;
5709 case 10:
5710 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5711 break;
5712 case 14:
5713 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5714 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005715 }
5716
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005717 if (is_sdvo && is_tv)
5718 dpll |= PLL_REF_INPUT_TVCLKINBC;
5719 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08005720 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005721 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005723 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005724 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 else
5726 dpll |= PLL_REF_INPUT_DREFCLK;
5727
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005728 return dpll;
5729}
5730
Jesse Barnes79e53942008-11-07 14:24:08 -08005731static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005732 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005733 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005734{
5735 struct drm_device *dev = crtc->dev;
5736 struct drm_i915_private *dev_priv = dev->dev_private;
5737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005738 struct drm_display_mode *adjusted_mode =
5739 &intel_crtc->config.adjusted_mode;
5740 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005741 int pipe = intel_crtc->pipe;
5742 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005743 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005744 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005745 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005746 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005747 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005748 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005749 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005750
5751 for_each_encoder_on_crtc(dev, crtc, encoder) {
5752 switch (encoder->type) {
5753 case INTEL_OUTPUT_LVDS:
5754 is_lvds = true;
5755 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005756 }
5757
5758 num_connectors++;
5759 }
5760
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005761 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5762 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5763
Daniel Vetter3b117c82013-04-17 20:15:07 +02005764 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005765
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005766 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5767 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005768 if (!ok) {
5769 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5770 return -EINVAL;
5771 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005772 /* Compat-code for transition, will disappear. */
5773 if (!intel_crtc->config.clock_set) {
5774 intel_crtc->config.dpll.n = clock.n;
5775 intel_crtc->config.dpll.m1 = clock.m1;
5776 intel_crtc->config.dpll.m2 = clock.m2;
5777 intel_crtc->config.dpll.p1 = clock.p1;
5778 intel_crtc->config.dpll.p2 = clock.p2;
5779 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005780
5781 /* Ensure that the cursor is valid for the new mode before changing... */
5782 intel_crtc_update_cursor(crtc, true);
5783
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005784 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005785 drm_mode_debug_printmodeline(mode);
5786
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005787 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005788 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005789 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005790
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005791 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005792 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005793 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005794
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005795 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005796 &fp, &reduced_clock,
5797 has_reduced_clock ? &fp2 : NULL);
5798
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005799 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5800 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005801 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5802 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005803 return -EINVAL;
5804 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005805 } else
5806 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005807
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005808 if (intel_crtc->config.has_dp_encoder)
5809 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005810
Daniel Vetterdafd2262012-11-26 17:22:07 +01005811 for_each_encoder_on_crtc(dev, crtc, encoder)
5812 if (encoder->pre_pll_enable)
5813 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005814
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005815 if (intel_crtc->pch_pll) {
5816 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005817
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005818 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005819 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005820 udelay(150);
5821
Eric Anholt8febb292011-03-30 13:01:07 -07005822 /* The pixel multiplier can only be updated once the
5823 * DPLL is enabled and the clocks are stable.
5824 *
5825 * So write it again.
5826 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005827 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005828 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005829
Chris Wilson5eddb702010-09-11 13:48:45 +01005830 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005831 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005832 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005833 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005834 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005835 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005836 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005837 }
5838 }
5839
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005840 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005841
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005842 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005843 intel_cpu_transcoder_set_m_n(intel_crtc,
5844 &intel_crtc->config.fdi_m_n);
5845 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005846
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005847 if (IS_IVYBRIDGE(dev))
5848 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005849
Daniel Vetter6ff93602013-04-19 11:24:36 +02005850 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005851
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005852 /* Set up the display plane register */
5853 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005854 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005855
Daniel Vetter94352cf2012-07-05 22:51:56 +02005856 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005857
5858 intel_update_watermarks(dev);
5859
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005860 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5861
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005862 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005863}
5864
Daniel Vetter72419202013-04-04 13:28:53 +02005865static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5866 struct intel_crtc_config *pipe_config)
5867{
5868 struct drm_device *dev = crtc->base.dev;
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 enum transcoder transcoder = pipe_config->cpu_transcoder;
5871
5872 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5873 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5874 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5875 & ~TU_SIZE_MASK;
5876 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5877 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5878 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5879}
5880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005881static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5882 struct intel_crtc_config *pipe_config)
5883{
5884 struct drm_device *dev = crtc->base.dev;
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886 uint32_t tmp;
5887
5888 tmp = I915_READ(PIPECONF(crtc->pipe));
5889 if (!(tmp & PIPECONF_ENABLE))
5890 return false;
5891
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005892 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005893 pipe_config->has_pch_encoder = true;
5894
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005895 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5896 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5897 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005898
5899 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005900 }
5901
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005902 intel_get_pipe_timings(crtc, pipe_config);
5903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005904 return true;
5905}
5906
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005907static void haswell_modeset_global_resources(struct drm_device *dev)
5908{
5909 struct drm_i915_private *dev_priv = dev->dev_private;
5910 bool enable = false;
5911 struct intel_crtc *crtc;
5912 struct intel_encoder *encoder;
5913
5914 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5915 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5916 enable = true;
5917 /* XXX: Should check for edp transcoder here, but thanks to init
5918 * sequence that's not yet available. Just in case desktop eDP
5919 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005920 /* Even the eDP panel fitter is outside the always-on well. */
5921 if (I915_READ(PF_WIN_SZ(crtc->pipe)))
5922 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005923 }
5924
5925 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5926 base.head) {
5927 if (encoder->type != INTEL_OUTPUT_EDP &&
5928 encoder->connectors_active)
5929 enable = true;
5930 }
5931
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005932 intel_set_power_well(dev, enable);
5933}
5934
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005935static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005936 int x, int y,
5937 struct drm_framebuffer *fb)
5938{
5939 struct drm_device *dev = crtc->dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005942 struct drm_display_mode *adjusted_mode =
5943 &intel_crtc->config.adjusted_mode;
5944 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005945 int pipe = intel_crtc->pipe;
5946 int plane = intel_crtc->plane;
5947 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005948 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005949 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005950 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005951
5952 for_each_encoder_on_crtc(dev, crtc, encoder) {
5953 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005954 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005955 if (!intel_encoder_is_pch_edp(&encoder->base))
5956 is_cpu_edp = true;
5957 break;
5958 }
5959
5960 num_connectors++;
5961 }
5962
Daniel Vetterbba21812013-03-22 10:53:40 +01005963 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005964 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005965 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005966 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005967
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005968 /* We are not sure yet this won't happen. */
5969 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5970 INTEL_PCH_TYPE(dev));
5971
5972 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5973 num_connectors, pipe_name(pipe));
5974
Daniel Vetter3b117c82013-04-17 20:15:07 +02005975 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005976 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5977
5978 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5979
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005980 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5981 return -EINVAL;
5982
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005983 /* Ensure that the cursor is valid for the new mode before changing... */
5984 intel_crtc_update_cursor(crtc, true);
5985
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005986 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005987 drm_mode_debug_printmodeline(mode);
5988
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005989 if (intel_crtc->config.has_dp_encoder)
5990 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005991
5992 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005993
5994 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5995
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005996 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005997 intel_cpu_transcoder_set_m_n(intel_crtc,
5998 &intel_crtc->config.fdi_m_n);
5999 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006000
Daniel Vetter6ff93602013-04-19 11:24:36 +02006001 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006002
Daniel Vetter50f3b012013-03-27 00:44:56 +01006003 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006004
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006005 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006006 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006007 POSTING_READ(DSPCNTR(plane));
6008
6009 ret = intel_pipe_set_base(crtc, x, y, fb);
6010
6011 intel_update_watermarks(dev);
6012
6013 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
6014
Jesse Barnes79e53942008-11-07 14:24:08 -08006015 return ret;
6016}
6017
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006018static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6019 struct intel_crtc_config *pipe_config)
6020{
6021 struct drm_device *dev = crtc->base.dev;
6022 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006023 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006024 uint32_t tmp;
6025
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006026 if (!intel_using_power_well(dev_priv->dev) &&
6027 cpu_transcoder != TRANSCODER_EDP)
6028 return false;
6029
6030 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006031 if (!(tmp & PIPECONF_ENABLE))
6032 return false;
6033
Daniel Vetter88adfff2013-03-28 10:42:01 +01006034 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006035 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006036 * DDI E. So just check whether this pipe is wired to DDI E and whether
6037 * the PCH transcoder is on.
6038 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006039 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006040 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006041 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006042 pipe_config->has_pch_encoder = true;
6043
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006044 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6045 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6046 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006047
6048 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006049 }
6050
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006051 intel_get_pipe_timings(crtc, pipe_config);
6052
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006053 return true;
6054}
6055
Eric Anholtf564048e2011-03-30 13:01:02 -07006056static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006057 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006058 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006059{
6060 struct drm_device *dev = crtc->dev;
6061 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006062 struct drm_encoder_helper_funcs *encoder_funcs;
6063 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006065 struct drm_display_mode *adjusted_mode =
6066 &intel_crtc->config.adjusted_mode;
6067 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006068 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006069 int ret;
6070
Eric Anholt0b701d22011-03-30 13:01:03 -07006071 drm_vblank_pre_modeset(dev, pipe);
6072
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006073 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6074
Jesse Barnes79e53942008-11-07 14:24:08 -08006075 drm_vblank_post_modeset(dev, pipe);
6076
Daniel Vetter9256aa12012-10-31 19:26:13 +01006077 if (ret != 0)
6078 return ret;
6079
6080 for_each_encoder_on_crtc(dev, crtc, encoder) {
6081 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6082 encoder->base.base.id,
6083 drm_get_encoder_name(&encoder->base),
6084 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006085 if (encoder->mode_set) {
6086 encoder->mode_set(encoder);
6087 } else {
6088 encoder_funcs = encoder->base.helper_private;
6089 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6090 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006091 }
6092
6093 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006094}
6095
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006096static bool intel_eld_uptodate(struct drm_connector *connector,
6097 int reg_eldv, uint32_t bits_eldv,
6098 int reg_elda, uint32_t bits_elda,
6099 int reg_edid)
6100{
6101 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6102 uint8_t *eld = connector->eld;
6103 uint32_t i;
6104
6105 i = I915_READ(reg_eldv);
6106 i &= bits_eldv;
6107
6108 if (!eld[0])
6109 return !i;
6110
6111 if (!i)
6112 return false;
6113
6114 i = I915_READ(reg_elda);
6115 i &= ~bits_elda;
6116 I915_WRITE(reg_elda, i);
6117
6118 for (i = 0; i < eld[2]; i++)
6119 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6120 return false;
6121
6122 return true;
6123}
6124
Wu Fengguange0dac652011-09-05 14:25:34 +08006125static void g4x_write_eld(struct drm_connector *connector,
6126 struct drm_crtc *crtc)
6127{
6128 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6129 uint8_t *eld = connector->eld;
6130 uint32_t eldv;
6131 uint32_t len;
6132 uint32_t i;
6133
6134 i = I915_READ(G4X_AUD_VID_DID);
6135
6136 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6137 eldv = G4X_ELDV_DEVCL_DEVBLC;
6138 else
6139 eldv = G4X_ELDV_DEVCTG;
6140
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006141 if (intel_eld_uptodate(connector,
6142 G4X_AUD_CNTL_ST, eldv,
6143 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6144 G4X_HDMIW_HDMIEDID))
6145 return;
6146
Wu Fengguange0dac652011-09-05 14:25:34 +08006147 i = I915_READ(G4X_AUD_CNTL_ST);
6148 i &= ~(eldv | G4X_ELD_ADDR);
6149 len = (i >> 9) & 0x1f; /* ELD buffer size */
6150 I915_WRITE(G4X_AUD_CNTL_ST, i);
6151
6152 if (!eld[0])
6153 return;
6154
6155 len = min_t(uint8_t, eld[2], len);
6156 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6157 for (i = 0; i < len; i++)
6158 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6159
6160 i = I915_READ(G4X_AUD_CNTL_ST);
6161 i |= eldv;
6162 I915_WRITE(G4X_AUD_CNTL_ST, i);
6163}
6164
Wang Xingchao83358c852012-08-16 22:43:37 +08006165static void haswell_write_eld(struct drm_connector *connector,
6166 struct drm_crtc *crtc)
6167{
6168 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6169 uint8_t *eld = connector->eld;
6170 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006172 uint32_t eldv;
6173 uint32_t i;
6174 int len;
6175 int pipe = to_intel_crtc(crtc)->pipe;
6176 int tmp;
6177
6178 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6179 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6180 int aud_config = HSW_AUD_CFG(pipe);
6181 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6182
6183
6184 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6185
6186 /* Audio output enable */
6187 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6188 tmp = I915_READ(aud_cntrl_st2);
6189 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6190 I915_WRITE(aud_cntrl_st2, tmp);
6191
6192 /* Wait for 1 vertical blank */
6193 intel_wait_for_vblank(dev, pipe);
6194
6195 /* Set ELD valid state */
6196 tmp = I915_READ(aud_cntrl_st2);
6197 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6198 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6199 I915_WRITE(aud_cntrl_st2, tmp);
6200 tmp = I915_READ(aud_cntrl_st2);
6201 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6202
6203 /* Enable HDMI mode */
6204 tmp = I915_READ(aud_config);
6205 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6206 /* clear N_programing_enable and N_value_index */
6207 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6208 I915_WRITE(aud_config, tmp);
6209
6210 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6211
6212 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006213 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006214
6215 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6216 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6217 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6218 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6219 } else
6220 I915_WRITE(aud_config, 0);
6221
6222 if (intel_eld_uptodate(connector,
6223 aud_cntrl_st2, eldv,
6224 aud_cntl_st, IBX_ELD_ADDRESS,
6225 hdmiw_hdmiedid))
6226 return;
6227
6228 i = I915_READ(aud_cntrl_st2);
6229 i &= ~eldv;
6230 I915_WRITE(aud_cntrl_st2, i);
6231
6232 if (!eld[0])
6233 return;
6234
6235 i = I915_READ(aud_cntl_st);
6236 i &= ~IBX_ELD_ADDRESS;
6237 I915_WRITE(aud_cntl_st, i);
6238 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6239 DRM_DEBUG_DRIVER("port num:%d\n", i);
6240
6241 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6242 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6243 for (i = 0; i < len; i++)
6244 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6245
6246 i = I915_READ(aud_cntrl_st2);
6247 i |= eldv;
6248 I915_WRITE(aud_cntrl_st2, i);
6249
6250}
6251
Wu Fengguange0dac652011-09-05 14:25:34 +08006252static void ironlake_write_eld(struct drm_connector *connector,
6253 struct drm_crtc *crtc)
6254{
6255 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6256 uint8_t *eld = connector->eld;
6257 uint32_t eldv;
6258 uint32_t i;
6259 int len;
6260 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006261 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006262 int aud_cntl_st;
6263 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006264 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006265
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006266 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006267 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6268 aud_config = IBX_AUD_CFG(pipe);
6269 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006270 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006271 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006272 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6273 aud_config = CPT_AUD_CFG(pipe);
6274 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006275 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006276 }
6277
Wang Xingchao9b138a82012-08-09 16:52:18 +08006278 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006279
6280 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006281 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006282 if (!i) {
6283 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6284 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006285 eldv = IBX_ELD_VALIDB;
6286 eldv |= IBX_ELD_VALIDB << 4;
6287 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006288 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006289 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006290 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006291 }
6292
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006293 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6294 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6295 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006296 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6297 } else
6298 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006299
6300 if (intel_eld_uptodate(connector,
6301 aud_cntrl_st2, eldv,
6302 aud_cntl_st, IBX_ELD_ADDRESS,
6303 hdmiw_hdmiedid))
6304 return;
6305
Wu Fengguange0dac652011-09-05 14:25:34 +08006306 i = I915_READ(aud_cntrl_st2);
6307 i &= ~eldv;
6308 I915_WRITE(aud_cntrl_st2, i);
6309
6310 if (!eld[0])
6311 return;
6312
Wu Fengguange0dac652011-09-05 14:25:34 +08006313 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006314 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006315 I915_WRITE(aud_cntl_st, i);
6316
6317 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6318 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6319 for (i = 0; i < len; i++)
6320 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6321
6322 i = I915_READ(aud_cntrl_st2);
6323 i |= eldv;
6324 I915_WRITE(aud_cntrl_st2, i);
6325}
6326
6327void intel_write_eld(struct drm_encoder *encoder,
6328 struct drm_display_mode *mode)
6329{
6330 struct drm_crtc *crtc = encoder->crtc;
6331 struct drm_connector *connector;
6332 struct drm_device *dev = encoder->dev;
6333 struct drm_i915_private *dev_priv = dev->dev_private;
6334
6335 connector = drm_select_eld(encoder, mode);
6336 if (!connector)
6337 return;
6338
6339 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6340 connector->base.id,
6341 drm_get_connector_name(connector),
6342 connector->encoder->base.id,
6343 drm_get_encoder_name(connector->encoder));
6344
6345 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6346
6347 if (dev_priv->display.write_eld)
6348 dev_priv->display.write_eld(connector, crtc);
6349}
6350
Jesse Barnes79e53942008-11-07 14:24:08 -08006351/** Loads the palette/gamma unit for the CRTC with the prepared values */
6352void intel_crtc_load_lut(struct drm_crtc *crtc)
6353{
6354 struct drm_device *dev = crtc->dev;
6355 struct drm_i915_private *dev_priv = dev->dev_private;
6356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006357 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 int i;
6359
6360 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006361 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006362 return;
6363
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006364 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006365 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006366 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006367
Jesse Barnes79e53942008-11-07 14:24:08 -08006368 for (i = 0; i < 256; i++) {
6369 I915_WRITE(palreg + 4 * i,
6370 (intel_crtc->lut_r[i] << 16) |
6371 (intel_crtc->lut_g[i] << 8) |
6372 intel_crtc->lut_b[i]);
6373 }
6374}
6375
Chris Wilson560b85b2010-08-07 11:01:38 +01006376static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6377{
6378 struct drm_device *dev = crtc->dev;
6379 struct drm_i915_private *dev_priv = dev->dev_private;
6380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6381 bool visible = base != 0;
6382 u32 cntl;
6383
6384 if (intel_crtc->cursor_visible == visible)
6385 return;
6386
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006387 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006388 if (visible) {
6389 /* On these chipsets we can only modify the base whilst
6390 * the cursor is disabled.
6391 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006392 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006393
6394 cntl &= ~(CURSOR_FORMAT_MASK);
6395 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6396 cntl |= CURSOR_ENABLE |
6397 CURSOR_GAMMA_ENABLE |
6398 CURSOR_FORMAT_ARGB;
6399 } else
6400 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006401 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006402
6403 intel_crtc->cursor_visible = visible;
6404}
6405
6406static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6407{
6408 struct drm_device *dev = crtc->dev;
6409 struct drm_i915_private *dev_priv = dev->dev_private;
6410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6411 int pipe = intel_crtc->pipe;
6412 bool visible = base != 0;
6413
6414 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006415 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006416 if (base) {
6417 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6418 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6419 cntl |= pipe << 28; /* Connect to correct pipe */
6420 } else {
6421 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6422 cntl |= CURSOR_MODE_DISABLE;
6423 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006424 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006425
6426 intel_crtc->cursor_visible = visible;
6427 }
6428 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006429 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006430}
6431
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006432static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6433{
6434 struct drm_device *dev = crtc->dev;
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6437 int pipe = intel_crtc->pipe;
6438 bool visible = base != 0;
6439
6440 if (intel_crtc->cursor_visible != visible) {
6441 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6442 if (base) {
6443 cntl &= ~CURSOR_MODE;
6444 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6445 } else {
6446 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6447 cntl |= CURSOR_MODE_DISABLE;
6448 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006449 if (IS_HASWELL(dev))
6450 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006451 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6452
6453 intel_crtc->cursor_visible = visible;
6454 }
6455 /* and commit changes on next vblank */
6456 I915_WRITE(CURBASE_IVB(pipe), base);
6457}
6458
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006459/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006460static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6461 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006462{
6463 struct drm_device *dev = crtc->dev;
6464 struct drm_i915_private *dev_priv = dev->dev_private;
6465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6466 int pipe = intel_crtc->pipe;
6467 int x = intel_crtc->cursor_x;
6468 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006469 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006470 bool visible;
6471
6472 pos = 0;
6473
Chris Wilson6b383a72010-09-13 13:54:26 +01006474 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006475 base = intel_crtc->cursor_addr;
6476 if (x > (int) crtc->fb->width)
6477 base = 0;
6478
6479 if (y > (int) crtc->fb->height)
6480 base = 0;
6481 } else
6482 base = 0;
6483
6484 if (x < 0) {
6485 if (x + intel_crtc->cursor_width < 0)
6486 base = 0;
6487
6488 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6489 x = -x;
6490 }
6491 pos |= x << CURSOR_X_SHIFT;
6492
6493 if (y < 0) {
6494 if (y + intel_crtc->cursor_height < 0)
6495 base = 0;
6496
6497 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6498 y = -y;
6499 }
6500 pos |= y << CURSOR_Y_SHIFT;
6501
6502 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006503 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006504 return;
6505
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006506 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006507 I915_WRITE(CURPOS_IVB(pipe), pos);
6508 ivb_update_cursor(crtc, base);
6509 } else {
6510 I915_WRITE(CURPOS(pipe), pos);
6511 if (IS_845G(dev) || IS_I865G(dev))
6512 i845_update_cursor(crtc, base);
6513 else
6514 i9xx_update_cursor(crtc, base);
6515 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006516}
6517
Jesse Barnes79e53942008-11-07 14:24:08 -08006518static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006519 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006520 uint32_t handle,
6521 uint32_t width, uint32_t height)
6522{
6523 struct drm_device *dev = crtc->dev;
6524 struct drm_i915_private *dev_priv = dev->dev_private;
6525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006526 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006527 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006528 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006529
Jesse Barnes79e53942008-11-07 14:24:08 -08006530 /* if we want to turn off the cursor ignore width and height */
6531 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006532 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006533 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006534 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006535 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006536 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 }
6538
6539 /* Currently we only support 64x64 cursors */
6540 if (width != 64 || height != 64) {
6541 DRM_ERROR("we currently only support 64x64 cursors\n");
6542 return -EINVAL;
6543 }
6544
Chris Wilson05394f32010-11-08 19:18:58 +00006545 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006546 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 return -ENOENT;
6548
Chris Wilson05394f32010-11-08 19:18:58 +00006549 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006550 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006551 ret = -ENOMEM;
6552 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 }
6554
Dave Airlie71acb5e2008-12-30 20:31:46 +10006555 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006556 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006557 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006558 unsigned alignment;
6559
Chris Wilsond9e86c02010-11-10 16:40:20 +00006560 if (obj->tiling_mode) {
6561 DRM_ERROR("cursor cannot be tiled\n");
6562 ret = -EINVAL;
6563 goto fail_locked;
6564 }
6565
Chris Wilson693db182013-03-05 14:52:39 +00006566 /* Note that the w/a also requires 2 PTE of padding following
6567 * the bo. We currently fill all unused PTE with the shadow
6568 * page and so we should always have valid PTE following the
6569 * cursor preventing the VT-d warning.
6570 */
6571 alignment = 0;
6572 if (need_vtd_wa(dev))
6573 alignment = 64*1024;
6574
6575 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006576 if (ret) {
6577 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006578 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006579 }
6580
Chris Wilsond9e86c02010-11-10 16:40:20 +00006581 ret = i915_gem_object_put_fence(obj);
6582 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006583 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006584 goto fail_unpin;
6585 }
6586
Chris Wilson05394f32010-11-08 19:18:58 +00006587 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006588 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006589 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006590 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006591 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6592 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006593 if (ret) {
6594 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006595 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006596 }
Chris Wilson05394f32010-11-08 19:18:58 +00006597 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006598 }
6599
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006600 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006601 I915_WRITE(CURSIZE, (height << 12) | width);
6602
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006603 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006604 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006605 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006606 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006607 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6608 } else
6609 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006610 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006611 }
Jesse Barnes80824002009-09-10 15:28:06 -07006612
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006613 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006614
6615 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006616 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006617 intel_crtc->cursor_width = width;
6618 intel_crtc->cursor_height = height;
6619
Chris Wilson6b383a72010-09-13 13:54:26 +01006620 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006621
Jesse Barnes79e53942008-11-07 14:24:08 -08006622 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006623fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006624 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006625fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006626 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006627fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006628 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006629 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006630}
6631
6632static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6633{
Jesse Barnes79e53942008-11-07 14:24:08 -08006634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006635
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006636 intel_crtc->cursor_x = x;
6637 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006638
Chris Wilson6b383a72010-09-13 13:54:26 +01006639 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006640
6641 return 0;
6642}
6643
6644/** Sets the color ramps on behalf of RandR */
6645void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6646 u16 blue, int regno)
6647{
6648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6649
6650 intel_crtc->lut_r[regno] = red >> 8;
6651 intel_crtc->lut_g[regno] = green >> 8;
6652 intel_crtc->lut_b[regno] = blue >> 8;
6653}
6654
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006655void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6656 u16 *blue, int regno)
6657{
6658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6659
6660 *red = intel_crtc->lut_r[regno] << 8;
6661 *green = intel_crtc->lut_g[regno] << 8;
6662 *blue = intel_crtc->lut_b[regno] << 8;
6663}
6664
Jesse Barnes79e53942008-11-07 14:24:08 -08006665static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006666 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006667{
James Simmons72034252010-08-03 01:33:19 +01006668 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006670
James Simmons72034252010-08-03 01:33:19 +01006671 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006672 intel_crtc->lut_r[i] = red[i] >> 8;
6673 intel_crtc->lut_g[i] = green[i] >> 8;
6674 intel_crtc->lut_b[i] = blue[i] >> 8;
6675 }
6676
6677 intel_crtc_load_lut(crtc);
6678}
6679
Jesse Barnes79e53942008-11-07 14:24:08 -08006680/* VESA 640x480x72Hz mode to set on the pipe */
6681static struct drm_display_mode load_detect_mode = {
6682 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6683 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6684};
6685
Chris Wilsond2dff872011-04-19 08:36:26 +01006686static struct drm_framebuffer *
6687intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006688 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006689 struct drm_i915_gem_object *obj)
6690{
6691 struct intel_framebuffer *intel_fb;
6692 int ret;
6693
6694 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6695 if (!intel_fb) {
6696 drm_gem_object_unreference_unlocked(&obj->base);
6697 return ERR_PTR(-ENOMEM);
6698 }
6699
6700 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6701 if (ret) {
6702 drm_gem_object_unreference_unlocked(&obj->base);
6703 kfree(intel_fb);
6704 return ERR_PTR(ret);
6705 }
6706
6707 return &intel_fb->base;
6708}
6709
6710static u32
6711intel_framebuffer_pitch_for_width(int width, int bpp)
6712{
6713 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6714 return ALIGN(pitch, 64);
6715}
6716
6717static u32
6718intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6719{
6720 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6721 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6722}
6723
6724static struct drm_framebuffer *
6725intel_framebuffer_create_for_mode(struct drm_device *dev,
6726 struct drm_display_mode *mode,
6727 int depth, int bpp)
6728{
6729 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006730 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006731
6732 obj = i915_gem_alloc_object(dev,
6733 intel_framebuffer_size_for_mode(mode, bpp));
6734 if (obj == NULL)
6735 return ERR_PTR(-ENOMEM);
6736
6737 mode_cmd.width = mode->hdisplay;
6738 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006739 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6740 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006741 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006742
6743 return intel_framebuffer_create(dev, &mode_cmd, obj);
6744}
6745
6746static struct drm_framebuffer *
6747mode_fits_in_fbdev(struct drm_device *dev,
6748 struct drm_display_mode *mode)
6749{
6750 struct drm_i915_private *dev_priv = dev->dev_private;
6751 struct drm_i915_gem_object *obj;
6752 struct drm_framebuffer *fb;
6753
6754 if (dev_priv->fbdev == NULL)
6755 return NULL;
6756
6757 obj = dev_priv->fbdev->ifb.obj;
6758 if (obj == NULL)
6759 return NULL;
6760
6761 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006762 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6763 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006764 return NULL;
6765
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006766 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006767 return NULL;
6768
6769 return fb;
6770}
6771
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006772bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006773 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006774 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006775{
6776 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006777 struct intel_encoder *intel_encoder =
6778 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006780 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 struct drm_crtc *crtc = NULL;
6782 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006783 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 int i = -1;
6785
Chris Wilsond2dff872011-04-19 08:36:26 +01006786 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6787 connector->base.id, drm_get_connector_name(connector),
6788 encoder->base.id, drm_get_encoder_name(encoder));
6789
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 /*
6791 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006792 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 * - if the connector already has an assigned crtc, use it (but make
6794 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006795 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 * - try to find the first unused crtc that can drive this connector,
6797 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006798 */
6799
6800 /* See if we already have a CRTC for this connector */
6801 if (encoder->crtc) {
6802 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006803
Daniel Vetter7b240562012-12-12 00:35:33 +01006804 mutex_lock(&crtc->mutex);
6805
Daniel Vetter24218aa2012-08-12 19:27:11 +02006806 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006807 old->load_detect_temp = false;
6808
6809 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006810 if (connector->dpms != DRM_MODE_DPMS_ON)
6811 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006812
Chris Wilson71731882011-04-19 23:10:58 +01006813 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 }
6815
6816 /* Find an unused one (if possible) */
6817 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6818 i++;
6819 if (!(encoder->possible_crtcs & (1 << i)))
6820 continue;
6821 if (!possible_crtc->enabled) {
6822 crtc = possible_crtc;
6823 break;
6824 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006825 }
6826
6827 /*
6828 * If we didn't find an unused CRTC, don't use any.
6829 */
6830 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006831 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6832 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006833 }
6834
Daniel Vetter7b240562012-12-12 00:35:33 +01006835 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006836 intel_encoder->new_crtc = to_intel_crtc(crtc);
6837 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
6839 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006840 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006841 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006842 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006843
Chris Wilson64927112011-04-20 07:25:26 +01006844 if (!mode)
6845 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846
Chris Wilsond2dff872011-04-19 08:36:26 +01006847 /* We need a framebuffer large enough to accommodate all accesses
6848 * that the plane may generate whilst we perform load detection.
6849 * We can not rely on the fbcon either being present (we get called
6850 * during its initialisation to detect all boot displays, or it may
6851 * not even exist) or that it is large enough to satisfy the
6852 * requested mode.
6853 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006854 fb = mode_fits_in_fbdev(dev, mode);
6855 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006856 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006857 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6858 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006859 } else
6860 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006861 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006862 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006863 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006864 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006865 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006866
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006867 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006868 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006869 if (old->release_fb)
6870 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006871 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006872 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006873 }
Chris Wilson71731882011-04-19 23:10:58 +01006874
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006876 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006877 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006878}
6879
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006880void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006881 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006882{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006883 struct intel_encoder *intel_encoder =
6884 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006885 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006886 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006887
Chris Wilsond2dff872011-04-19 08:36:26 +01006888 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6889 connector->base.id, drm_get_connector_name(connector),
6890 encoder->base.id, drm_get_encoder_name(encoder));
6891
Chris Wilson8261b192011-04-19 23:18:09 +01006892 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006893 to_intel_connector(connector)->new_encoder = NULL;
6894 intel_encoder->new_crtc = NULL;
6895 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006896
Daniel Vetter36206362012-12-10 20:42:17 +01006897 if (old->release_fb) {
6898 drm_framebuffer_unregister_private(old->release_fb);
6899 drm_framebuffer_unreference(old->release_fb);
6900 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006901
Daniel Vetter67c96402013-01-23 16:25:09 +00006902 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006903 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006904 }
6905
Eric Anholtc751ce42010-03-25 11:48:48 -07006906 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006907 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6908 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006909
6910 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006911}
6912
6913/* Returns the clock of the currently programmed mode of the given pipe. */
6914static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6915{
6916 struct drm_i915_private *dev_priv = dev->dev_private;
6917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6918 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006919 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006920 u32 fp;
6921 intel_clock_t clock;
6922
6923 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006924 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006925 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006926 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006927
6928 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006929 if (IS_PINEVIEW(dev)) {
6930 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6931 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006932 } else {
6933 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6934 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6935 }
6936
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006937 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006938 if (IS_PINEVIEW(dev))
6939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6940 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006941 else
6942 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006943 DPLL_FPA01_P1_POST_DIV_SHIFT);
6944
6945 switch (dpll & DPLL_MODE_MASK) {
6946 case DPLLB_MODE_DAC_SERIAL:
6947 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6948 5 : 10;
6949 break;
6950 case DPLLB_MODE_LVDS:
6951 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6952 7 : 14;
6953 break;
6954 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006955 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006956 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6957 return 0;
6958 }
6959
6960 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006961 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006962 } else {
6963 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6964
6965 if (is_lvds) {
6966 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6967 DPLL_FPA01_P1_POST_DIV_SHIFT);
6968 clock.p2 = 14;
6969
6970 if ((dpll & PLL_REF_INPUT_MASK) ==
6971 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6972 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006973 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006974 } else
Shaohua Li21778322009-02-23 15:19:16 +08006975 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006976 } else {
6977 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6978 clock.p1 = 2;
6979 else {
6980 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6981 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6982 }
6983 if (dpll & PLL_P2_DIVIDE_BY_4)
6984 clock.p2 = 4;
6985 else
6986 clock.p2 = 2;
6987
Shaohua Li21778322009-02-23 15:19:16 +08006988 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006989 }
6990 }
6991
6992 /* XXX: It would be nice to validate the clocks, but we can't reuse
6993 * i830PllIsValid() because it relies on the xf86_config connector
6994 * configuration being accurate, which it isn't necessarily.
6995 */
6996
6997 return clock.dot;
6998}
6999
7000/** Returns the currently programmed mode of the given pipe. */
7001struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7002 struct drm_crtc *crtc)
7003{
Jesse Barnes548f2452011-02-17 10:40:53 -08007004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007006 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007007 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007008 int htot = I915_READ(HTOTAL(cpu_transcoder));
7009 int hsync = I915_READ(HSYNC(cpu_transcoder));
7010 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7011 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007012
7013 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7014 if (!mode)
7015 return NULL;
7016
7017 mode->clock = intel_crtc_clock_get(dev, crtc);
7018 mode->hdisplay = (htot & 0xffff) + 1;
7019 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7020 mode->hsync_start = (hsync & 0xffff) + 1;
7021 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7022 mode->vdisplay = (vtot & 0xffff) + 1;
7023 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7024 mode->vsync_start = (vsync & 0xffff) + 1;
7025 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7026
7027 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007028
7029 return mode;
7030}
7031
Daniel Vetter3dec0092010-08-20 21:40:52 +02007032static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007033{
7034 struct drm_device *dev = crtc->dev;
7035 drm_i915_private_t *dev_priv = dev->dev_private;
7036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7037 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007038 int dpll_reg = DPLL(pipe);
7039 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007040
Eric Anholtbad720f2009-10-22 16:11:14 -07007041 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007042 return;
7043
7044 if (!dev_priv->lvds_downclock_avail)
7045 return;
7046
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007047 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007048 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007049 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007050
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007051 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007052
7053 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7054 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007055 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007056
Jesse Barnes652c3932009-08-17 13:31:43 -07007057 dpll = I915_READ(dpll_reg);
7058 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007059 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007060 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007061}
7062
7063static void intel_decrease_pllclock(struct drm_crtc *crtc)
7064{
7065 struct drm_device *dev = crtc->dev;
7066 drm_i915_private_t *dev_priv = dev->dev_private;
7067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007068
Eric Anholtbad720f2009-10-22 16:11:14 -07007069 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007070 return;
7071
7072 if (!dev_priv->lvds_downclock_avail)
7073 return;
7074
7075 /*
7076 * Since this is called by a timer, we should never get here in
7077 * the manual case.
7078 */
7079 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007080 int pipe = intel_crtc->pipe;
7081 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007082 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007083
Zhao Yakui44d98a62009-10-09 11:39:40 +08007084 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007085
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007086 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007087
Chris Wilson074b5e12012-05-02 12:07:06 +01007088 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007089 dpll |= DISPLAY_RATE_SELECT_FPA1;
7090 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007091 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007092 dpll = I915_READ(dpll_reg);
7093 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007094 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007095 }
7096
7097}
7098
Chris Wilsonf047e392012-07-21 12:31:41 +01007099void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007100{
Chris Wilsonf047e392012-07-21 12:31:41 +01007101 i915_update_gfx_val(dev->dev_private);
7102}
7103
7104void intel_mark_idle(struct drm_device *dev)
7105{
Chris Wilson725a5b52013-01-08 11:02:57 +00007106 struct drm_crtc *crtc;
7107
7108 if (!i915_powersave)
7109 return;
7110
7111 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7112 if (!crtc->fb)
7113 continue;
7114
7115 intel_decrease_pllclock(crtc);
7116 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007117}
7118
7119void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7120{
7121 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007122 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007123
7124 if (!i915_powersave)
7125 return;
7126
Jesse Barnes652c3932009-08-17 13:31:43 -07007127 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007128 if (!crtc->fb)
7129 continue;
7130
Chris Wilsonf047e392012-07-21 12:31:41 +01007131 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7132 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007133 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007134}
7135
Jesse Barnes79e53942008-11-07 14:24:08 -08007136static void intel_crtc_destroy(struct drm_crtc *crtc)
7137{
7138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007139 struct drm_device *dev = crtc->dev;
7140 struct intel_unpin_work *work;
7141 unsigned long flags;
7142
7143 spin_lock_irqsave(&dev->event_lock, flags);
7144 work = intel_crtc->unpin_work;
7145 intel_crtc->unpin_work = NULL;
7146 spin_unlock_irqrestore(&dev->event_lock, flags);
7147
7148 if (work) {
7149 cancel_work_sync(&work->work);
7150 kfree(work);
7151 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007152
7153 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007154
Jesse Barnes79e53942008-11-07 14:24:08 -08007155 kfree(intel_crtc);
7156}
7157
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007158static void intel_unpin_work_fn(struct work_struct *__work)
7159{
7160 struct intel_unpin_work *work =
7161 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007162 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007163
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007164 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007165 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007166 drm_gem_object_unreference(&work->pending_flip_obj->base);
7167 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007168
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007169 intel_update_fbc(dev);
7170 mutex_unlock(&dev->struct_mutex);
7171
7172 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7173 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007175 kfree(work);
7176}
7177
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007178static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007179 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180{
7181 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7183 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007184 unsigned long flags;
7185
7186 /* Ignore early vblank irqs */
7187 if (intel_crtc == NULL)
7188 return;
7189
7190 spin_lock_irqsave(&dev->event_lock, flags);
7191 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007192
7193 /* Ensure we don't miss a work->pending update ... */
7194 smp_rmb();
7195
7196 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007197 spin_unlock_irqrestore(&dev->event_lock, flags);
7198 return;
7199 }
7200
Chris Wilsone7d841c2012-12-03 11:36:30 +00007201 /* and that the unpin work is consistent wrt ->pending. */
7202 smp_rmb();
7203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007204 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205
Rob Clark45a066e2012-10-08 14:50:40 -05007206 if (work->event)
7207 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007208
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007209 drm_vblank_put(dev, intel_crtc->pipe);
7210
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007211 spin_unlock_irqrestore(&dev->event_lock, flags);
7212
Daniel Vetter2c10d572012-12-20 21:24:07 +01007213 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007214
7215 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007216
7217 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007218}
7219
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007220void intel_finish_page_flip(struct drm_device *dev, int pipe)
7221{
7222 drm_i915_private_t *dev_priv = dev->dev_private;
7223 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7224
Mario Kleiner49b14a52010-12-09 07:00:07 +01007225 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007226}
7227
7228void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7229{
7230 drm_i915_private_t *dev_priv = dev->dev_private;
7231 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7232
Mario Kleiner49b14a52010-12-09 07:00:07 +01007233 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007234}
7235
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007236void intel_prepare_page_flip(struct drm_device *dev, int plane)
7237{
7238 drm_i915_private_t *dev_priv = dev->dev_private;
7239 struct intel_crtc *intel_crtc =
7240 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7241 unsigned long flags;
7242
Chris Wilsone7d841c2012-12-03 11:36:30 +00007243 /* NB: An MMIO update of the plane base pointer will also
7244 * generate a page-flip completion irq, i.e. every modeset
7245 * is also accompanied by a spurious intel_prepare_page_flip().
7246 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007248 if (intel_crtc->unpin_work)
7249 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007250 spin_unlock_irqrestore(&dev->event_lock, flags);
7251}
7252
Chris Wilsone7d841c2012-12-03 11:36:30 +00007253inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7254{
7255 /* Ensure that the work item is consistent when activating it ... */
7256 smp_wmb();
7257 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7258 /* and that it is marked active as soon as the irq could fire. */
7259 smp_wmb();
7260}
7261
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007262static int intel_gen2_queue_flip(struct drm_device *dev,
7263 struct drm_crtc *crtc,
7264 struct drm_framebuffer *fb,
7265 struct drm_i915_gem_object *obj)
7266{
7267 struct drm_i915_private *dev_priv = dev->dev_private;
7268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007269 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007271 int ret;
7272
Daniel Vetter6d90c952012-04-26 23:28:05 +02007273 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007275 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276
Daniel Vetter6d90c952012-04-26 23:28:05 +02007277 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007278 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007279 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280
7281 /* Can't queue multiple flips, so wait for the previous
7282 * one to finish before executing the next.
7283 */
7284 if (intel_crtc->plane)
7285 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7286 else
7287 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7289 intel_ring_emit(ring, MI_NOOP);
7290 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7291 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7292 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007293 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007295
7296 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007297 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007298 return 0;
7299
7300err_unpin:
7301 intel_unpin_fb_obj(obj);
7302err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007303 return ret;
7304}
7305
7306static int intel_gen3_queue_flip(struct drm_device *dev,
7307 struct drm_crtc *crtc,
7308 struct drm_framebuffer *fb,
7309 struct drm_i915_gem_object *obj)
7310{
7311 struct drm_i915_private *dev_priv = dev->dev_private;
7312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007313 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007315 int ret;
7316
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007319 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320
Daniel Vetter6d90c952012-04-26 23:28:05 +02007321 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007323 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007324
7325 if (intel_crtc->plane)
7326 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7327 else
7328 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007329 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7330 intel_ring_emit(ring, MI_NOOP);
7331 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7332 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7333 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007334 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007336
Chris Wilsone7d841c2012-12-03 11:36:30 +00007337 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007338 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007339 return 0;
7340
7341err_unpin:
7342 intel_unpin_fb_obj(obj);
7343err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007344 return ret;
7345}
7346
7347static int intel_gen4_queue_flip(struct drm_device *dev,
7348 struct drm_crtc *crtc,
7349 struct drm_framebuffer *fb,
7350 struct drm_i915_gem_object *obj)
7351{
7352 struct drm_i915_private *dev_priv = dev->dev_private;
7353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7354 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007355 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356 int ret;
7357
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007360 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007361
Daniel Vetter6d90c952012-04-26 23:28:05 +02007362 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007363 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007364 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365
7366 /* i965+ uses the linear or tiled offsets from the
7367 * Display Registers (which do not change across a page-flip)
7368 * so we need only reprogram the base address.
7369 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007370 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7371 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7372 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007373 intel_ring_emit(ring,
7374 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7375 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007376
7377 /* XXX Enabling the panel-fitter across page-flip is so far
7378 * untested on non-native modes, so ignore it for now.
7379 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7380 */
7381 pf = 0;
7382 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007384
7385 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007386 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007387 return 0;
7388
7389err_unpin:
7390 intel_unpin_fb_obj(obj);
7391err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007392 return ret;
7393}
7394
7395static int intel_gen6_queue_flip(struct drm_device *dev,
7396 struct drm_crtc *crtc,
7397 struct drm_framebuffer *fb,
7398 struct drm_i915_gem_object *obj)
7399{
7400 struct drm_i915_private *dev_priv = dev->dev_private;
7401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007402 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007403 uint32_t pf, pipesrc;
7404 int ret;
7405
Daniel Vetter6d90c952012-04-26 23:28:05 +02007406 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007407 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007408 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409
Daniel Vetter6d90c952012-04-26 23:28:05 +02007410 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007411 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007412 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007413
Daniel Vetter6d90c952012-04-26 23:28:05 +02007414 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7415 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7416 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007417 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007418
Chris Wilson99d9acd2012-04-17 20:37:00 +01007419 /* Contrary to the suggestions in the documentation,
7420 * "Enable Panel Fitter" does not seem to be required when page
7421 * flipping with a non-native mode, and worse causes a normal
7422 * modeset to fail.
7423 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7424 */
7425 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007426 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007427 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007428
7429 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007430 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007431 return 0;
7432
7433err_unpin:
7434 intel_unpin_fb_obj(obj);
7435err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007436 return ret;
7437}
7438
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007439/*
7440 * On gen7 we currently use the blit ring because (in early silicon at least)
7441 * the render ring doesn't give us interrpts for page flip completion, which
7442 * means clients will hang after the first flip is queued. Fortunately the
7443 * blit ring generates interrupts properly, so use it instead.
7444 */
7445static int intel_gen7_queue_flip(struct drm_device *dev,
7446 struct drm_crtc *crtc,
7447 struct drm_framebuffer *fb,
7448 struct drm_i915_gem_object *obj)
7449{
7450 struct drm_i915_private *dev_priv = dev->dev_private;
7451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7452 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007453 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007454 int ret;
7455
7456 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7457 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007458 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007459
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007460 switch(intel_crtc->plane) {
7461 case PLANE_A:
7462 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7463 break;
7464 case PLANE_B:
7465 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7466 break;
7467 case PLANE_C:
7468 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7469 break;
7470 default:
7471 WARN_ONCE(1, "unknown plane in flip command\n");
7472 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007473 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007474 }
7475
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007476 ret = intel_ring_begin(ring, 4);
7477 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007478 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007479
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007480 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007481 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007482 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007483 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007484
7485 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007486 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007487 return 0;
7488
7489err_unpin:
7490 intel_unpin_fb_obj(obj);
7491err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007492 return ret;
7493}
7494
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007495static int intel_default_queue_flip(struct drm_device *dev,
7496 struct drm_crtc *crtc,
7497 struct drm_framebuffer *fb,
7498 struct drm_i915_gem_object *obj)
7499{
7500 return -ENODEV;
7501}
7502
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007503static int intel_crtc_page_flip(struct drm_crtc *crtc,
7504 struct drm_framebuffer *fb,
7505 struct drm_pending_vblank_event *event)
7506{
7507 struct drm_device *dev = crtc->dev;
7508 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007509 struct drm_framebuffer *old_fb = crtc->fb;
7510 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7512 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007513 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007514 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007515
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007516 /* Can't change pixel format via MI display flips. */
7517 if (fb->pixel_format != crtc->fb->pixel_format)
7518 return -EINVAL;
7519
7520 /*
7521 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7522 * Note that pitch changes could also affect these register.
7523 */
7524 if (INTEL_INFO(dev)->gen > 3 &&
7525 (fb->offsets[0] != crtc->fb->offsets[0] ||
7526 fb->pitches[0] != crtc->fb->pitches[0]))
7527 return -EINVAL;
7528
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007529 work = kzalloc(sizeof *work, GFP_KERNEL);
7530 if (work == NULL)
7531 return -ENOMEM;
7532
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007533 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007534 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007535 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007536 INIT_WORK(&work->work, intel_unpin_work_fn);
7537
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007538 ret = drm_vblank_get(dev, intel_crtc->pipe);
7539 if (ret)
7540 goto free_work;
7541
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007542 /* We borrow the event spin lock for protecting unpin_work */
7543 spin_lock_irqsave(&dev->event_lock, flags);
7544 if (intel_crtc->unpin_work) {
7545 spin_unlock_irqrestore(&dev->event_lock, flags);
7546 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007547 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007548
7549 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007550 return -EBUSY;
7551 }
7552 intel_crtc->unpin_work = work;
7553 spin_unlock_irqrestore(&dev->event_lock, flags);
7554
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007555 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7556 flush_workqueue(dev_priv->wq);
7557
Chris Wilson79158102012-05-23 11:13:58 +01007558 ret = i915_mutex_lock_interruptible(dev);
7559 if (ret)
7560 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007561
Jesse Barnes75dfca82010-02-10 15:09:44 -08007562 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007563 drm_gem_object_reference(&work->old_fb_obj->base);
7564 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007565
7566 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007567
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007568 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007569
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007570 work->enable_stall_check = true;
7571
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007572 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007573 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007574
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007575 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7576 if (ret)
7577 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007578
Chris Wilson7782de32011-07-08 12:22:41 +01007579 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007580 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007581 mutex_unlock(&dev->struct_mutex);
7582
Jesse Barnese5510fa2010-07-01 16:48:37 -07007583 trace_i915_flip_request(intel_crtc->plane, obj);
7584
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007585 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007586
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007587cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007588 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007589 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007590 drm_gem_object_unreference(&work->old_fb_obj->base);
7591 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007592 mutex_unlock(&dev->struct_mutex);
7593
Chris Wilson79158102012-05-23 11:13:58 +01007594cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007595 spin_lock_irqsave(&dev->event_lock, flags);
7596 intel_crtc->unpin_work = NULL;
7597 spin_unlock_irqrestore(&dev->event_lock, flags);
7598
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007599 drm_vblank_put(dev, intel_crtc->pipe);
7600free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007601 kfree(work);
7602
7603 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007604}
7605
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007606static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007607 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7608 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007609};
7610
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007611bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7612{
7613 struct intel_encoder *other_encoder;
7614 struct drm_crtc *crtc = &encoder->new_crtc->base;
7615
7616 if (WARN_ON(!crtc))
7617 return false;
7618
7619 list_for_each_entry(other_encoder,
7620 &crtc->dev->mode_config.encoder_list,
7621 base.head) {
7622
7623 if (&other_encoder->new_crtc->base != crtc ||
7624 encoder == other_encoder)
7625 continue;
7626 else
7627 return true;
7628 }
7629
7630 return false;
7631}
7632
Daniel Vetter50f56112012-07-02 09:35:43 +02007633static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7634 struct drm_crtc *crtc)
7635{
7636 struct drm_device *dev;
7637 struct drm_crtc *tmp;
7638 int crtc_mask = 1;
7639
7640 WARN(!crtc, "checking null crtc?\n");
7641
7642 dev = crtc->dev;
7643
7644 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7645 if (tmp == crtc)
7646 break;
7647 crtc_mask <<= 1;
7648 }
7649
7650 if (encoder->possible_crtcs & crtc_mask)
7651 return true;
7652 return false;
7653}
7654
Daniel Vetter9a935852012-07-05 22:34:27 +02007655/**
7656 * intel_modeset_update_staged_output_state
7657 *
7658 * Updates the staged output configuration state, e.g. after we've read out the
7659 * current hw state.
7660 */
7661static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7662{
7663 struct intel_encoder *encoder;
7664 struct intel_connector *connector;
7665
7666 list_for_each_entry(connector, &dev->mode_config.connector_list,
7667 base.head) {
7668 connector->new_encoder =
7669 to_intel_encoder(connector->base.encoder);
7670 }
7671
7672 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7673 base.head) {
7674 encoder->new_crtc =
7675 to_intel_crtc(encoder->base.crtc);
7676 }
7677}
7678
7679/**
7680 * intel_modeset_commit_output_state
7681 *
7682 * This function copies the stage display pipe configuration to the real one.
7683 */
7684static void intel_modeset_commit_output_state(struct drm_device *dev)
7685{
7686 struct intel_encoder *encoder;
7687 struct intel_connector *connector;
7688
7689 list_for_each_entry(connector, &dev->mode_config.connector_list,
7690 base.head) {
7691 connector->base.encoder = &connector->new_encoder->base;
7692 }
7693
7694 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7695 base.head) {
7696 encoder->base.crtc = &encoder->new_crtc->base;
7697 }
7698}
7699
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007700static int
7701pipe_config_set_bpp(struct drm_crtc *crtc,
7702 struct drm_framebuffer *fb,
7703 struct intel_crtc_config *pipe_config)
7704{
7705 struct drm_device *dev = crtc->dev;
7706 struct drm_connector *connector;
7707 int bpp;
7708
Daniel Vetterd42264b2013-03-28 16:38:08 +01007709 switch (fb->pixel_format) {
7710 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 bpp = 8*3; /* since we go through a colormap */
7712 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007713 case DRM_FORMAT_XRGB1555:
7714 case DRM_FORMAT_ARGB1555:
7715 /* checked in intel_framebuffer_init already */
7716 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7717 return -EINVAL;
7718 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007719 bpp = 6*3; /* min is 18bpp */
7720 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007721 case DRM_FORMAT_XBGR8888:
7722 case DRM_FORMAT_ABGR8888:
7723 /* checked in intel_framebuffer_init already */
7724 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7725 return -EINVAL;
7726 case DRM_FORMAT_XRGB8888:
7727 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007728 bpp = 8*3;
7729 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007730 case DRM_FORMAT_XRGB2101010:
7731 case DRM_FORMAT_ARGB2101010:
7732 case DRM_FORMAT_XBGR2101010:
7733 case DRM_FORMAT_ABGR2101010:
7734 /* checked in intel_framebuffer_init already */
7735 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007736 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007737 bpp = 10*3;
7738 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007739 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007740 default:
7741 DRM_DEBUG_KMS("unsupported depth\n");
7742 return -EINVAL;
7743 }
7744
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007745 pipe_config->pipe_bpp = bpp;
7746
7747 /* Clamp display bpp to EDID value */
7748 list_for_each_entry(connector, &dev->mode_config.connector_list,
7749 head) {
7750 if (connector->encoder && connector->encoder->crtc != crtc)
7751 continue;
7752
7753 /* Don't use an invalid EDID bpc value */
7754 if (connector->display_info.bpc &&
7755 connector->display_info.bpc * 3 < bpp) {
7756 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7757 bpp, connector->display_info.bpc*3);
7758 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7759 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007760
7761 /* Clamp bpp to 8 on screens without EDID 1.4 */
7762 if (connector->display_info.bpc == 0 && bpp > 24) {
7763 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7764 bpp);
7765 pipe_config->pipe_bpp = 24;
7766 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007767 }
7768
7769 return bpp;
7770}
7771
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007772static struct intel_crtc_config *
7773intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007774 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007775 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007776{
7777 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007778 struct drm_encoder_helper_funcs *encoder_funcs;
7779 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007780 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007781 int plane_bpp, ret = -EINVAL;
7782 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007783
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007784 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7785 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007786 return ERR_PTR(-ENOMEM);
7787
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007788 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7789 drm_mode_copy(&pipe_config->requested_mode, mode);
7790
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007791 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7792 if (plane_bpp < 0)
7793 goto fail;
7794
Daniel Vettere29c22c2013-02-21 00:00:16 +01007795encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007796 /* Pass our mode to the connectors and the CRTC to give them a chance to
7797 * adjust it according to limitations or connector properties, and also
7798 * a chance to reject the mode entirely.
7799 */
7800 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7801 base.head) {
7802
7803 if (&encoder->new_crtc->base != crtc)
7804 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007805
7806 if (encoder->compute_config) {
7807 if (!(encoder->compute_config(encoder, pipe_config))) {
7808 DRM_DEBUG_KMS("Encoder config failure\n");
7809 goto fail;
7810 }
7811
7812 continue;
7813 }
7814
Daniel Vetter7758a112012-07-08 19:40:39 +02007815 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007816 if (!(encoder_funcs->mode_fixup(&encoder->base,
7817 &pipe_config->requested_mode,
7818 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007819 DRM_DEBUG_KMS("Encoder fixup failed\n");
7820 goto fail;
7821 }
7822 }
7823
Daniel Vettere29c22c2013-02-21 00:00:16 +01007824 ret = intel_crtc_compute_config(crtc, pipe_config);
7825 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007826 DRM_DEBUG_KMS("CRTC fixup failed\n");
7827 goto fail;
7828 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007829
7830 if (ret == RETRY) {
7831 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7832 ret = -EINVAL;
7833 goto fail;
7834 }
7835
7836 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7837 retry = false;
7838 goto encoder_retry;
7839 }
7840
Daniel Vetter7758a112012-07-08 19:40:39 +02007841 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7842
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007843 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7844 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7845 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7846
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007847 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007848fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007849 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007850 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007851}
7852
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007853/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7854 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7855static void
7856intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7857 unsigned *prepare_pipes, unsigned *disable_pipes)
7858{
7859 struct intel_crtc *intel_crtc;
7860 struct drm_device *dev = crtc->dev;
7861 struct intel_encoder *encoder;
7862 struct intel_connector *connector;
7863 struct drm_crtc *tmp_crtc;
7864
7865 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7866
7867 /* Check which crtcs have changed outputs connected to them, these need
7868 * to be part of the prepare_pipes mask. We don't (yet) support global
7869 * modeset across multiple crtcs, so modeset_pipes will only have one
7870 * bit set at most. */
7871 list_for_each_entry(connector, &dev->mode_config.connector_list,
7872 base.head) {
7873 if (connector->base.encoder == &connector->new_encoder->base)
7874 continue;
7875
7876 if (connector->base.encoder) {
7877 tmp_crtc = connector->base.encoder->crtc;
7878
7879 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7880 }
7881
7882 if (connector->new_encoder)
7883 *prepare_pipes |=
7884 1 << connector->new_encoder->new_crtc->pipe;
7885 }
7886
7887 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7888 base.head) {
7889 if (encoder->base.crtc == &encoder->new_crtc->base)
7890 continue;
7891
7892 if (encoder->base.crtc) {
7893 tmp_crtc = encoder->base.crtc;
7894
7895 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7896 }
7897
7898 if (encoder->new_crtc)
7899 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7900 }
7901
7902 /* Check for any pipes that will be fully disabled ... */
7903 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7904 base.head) {
7905 bool used = false;
7906
7907 /* Don't try to disable disabled crtcs. */
7908 if (!intel_crtc->base.enabled)
7909 continue;
7910
7911 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7912 base.head) {
7913 if (encoder->new_crtc == intel_crtc)
7914 used = true;
7915 }
7916
7917 if (!used)
7918 *disable_pipes |= 1 << intel_crtc->pipe;
7919 }
7920
7921
7922 /* set_mode is also used to update properties on life display pipes. */
7923 intel_crtc = to_intel_crtc(crtc);
7924 if (crtc->enabled)
7925 *prepare_pipes |= 1 << intel_crtc->pipe;
7926
Daniel Vetterb6c51642013-04-12 18:48:43 +02007927 /*
7928 * For simplicity do a full modeset on any pipe where the output routing
7929 * changed. We could be more clever, but that would require us to be
7930 * more careful with calling the relevant encoder->mode_set functions.
7931 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007932 if (*prepare_pipes)
7933 *modeset_pipes = *prepare_pipes;
7934
7935 /* ... and mask these out. */
7936 *modeset_pipes &= ~(*disable_pipes);
7937 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007938
7939 /*
7940 * HACK: We don't (yet) fully support global modesets. intel_set_config
7941 * obies this rule, but the modeset restore mode of
7942 * intel_modeset_setup_hw_state does not.
7943 */
7944 *modeset_pipes &= 1 << intel_crtc->pipe;
7945 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007946
7947 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7948 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007949}
7950
Daniel Vetterea9d7582012-07-10 10:42:52 +02007951static bool intel_crtc_in_use(struct drm_crtc *crtc)
7952{
7953 struct drm_encoder *encoder;
7954 struct drm_device *dev = crtc->dev;
7955
7956 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7957 if (encoder->crtc == crtc)
7958 return true;
7959
7960 return false;
7961}
7962
7963static void
7964intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7965{
7966 struct intel_encoder *intel_encoder;
7967 struct intel_crtc *intel_crtc;
7968 struct drm_connector *connector;
7969
7970 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7971 base.head) {
7972 if (!intel_encoder->base.crtc)
7973 continue;
7974
7975 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7976
7977 if (prepare_pipes & (1 << intel_crtc->pipe))
7978 intel_encoder->connectors_active = false;
7979 }
7980
7981 intel_modeset_commit_output_state(dev);
7982
7983 /* Update computed state. */
7984 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7985 base.head) {
7986 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7987 }
7988
7989 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7990 if (!connector->encoder || !connector->encoder->crtc)
7991 continue;
7992
7993 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7994
7995 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007996 struct drm_property *dpms_property =
7997 dev->mode_config.dpms_property;
7998
Daniel Vetterea9d7582012-07-10 10:42:52 +02007999 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008000 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008001 dpms_property,
8002 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008003
8004 intel_encoder = to_intel_encoder(connector->encoder);
8005 intel_encoder->connectors_active = true;
8006 }
8007 }
8008
8009}
8010
Daniel Vetter25c5b262012-07-08 22:08:04 +02008011#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8012 list_for_each_entry((intel_crtc), \
8013 &(dev)->mode_config.crtc_list, \
8014 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008015 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008016
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008017static bool
8018intel_pipe_config_compare(struct intel_crtc_config *current_config,
8019 struct intel_crtc_config *pipe_config)
8020{
Daniel Vetter08a24032013-04-19 11:25:34 +02008021#define PIPE_CONF_CHECK_I(name) \
8022 if (current_config->name != pipe_config->name) { \
8023 DRM_ERROR("mismatch in " #name " " \
8024 "(expected %i, found %i)\n", \
8025 current_config->name, \
8026 pipe_config->name); \
8027 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008028 }
8029
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008030#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8031 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8032 DRM_ERROR("mismatch in " #name " " \
8033 "(expected %i, found %i)\n", \
8034 current_config->name & (mask), \
8035 pipe_config->name & (mask)); \
8036 return false; \
8037 }
8038
Daniel Vetter08a24032013-04-19 11:25:34 +02008039 PIPE_CONF_CHECK_I(has_pch_encoder);
8040 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008041 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8042 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8043 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8044 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8045 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008046
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008047 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8048 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8049 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8050 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8051 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8052 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8053
8054 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8055 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8056 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8057 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8058 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8059 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8060
8061 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8062 DRM_MODE_FLAG_INTERLACE);
8063
8064 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8065 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8066
Daniel Vetter08a24032013-04-19 11:25:34 +02008067#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008068#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008070 return true;
8071}
8072
Daniel Vetterb9805142012-08-31 17:37:33 +02008073void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008074intel_modeset_check_state(struct drm_device *dev)
8075{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008076 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008077 struct intel_crtc *crtc;
8078 struct intel_encoder *encoder;
8079 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008080 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008081
8082 list_for_each_entry(connector, &dev->mode_config.connector_list,
8083 base.head) {
8084 /* This also checks the encoder/connector hw state with the
8085 * ->get_hw_state callbacks. */
8086 intel_connector_check_state(connector);
8087
8088 WARN(&connector->new_encoder->base != connector->base.encoder,
8089 "connector's staged encoder doesn't match current encoder\n");
8090 }
8091
8092 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8093 base.head) {
8094 bool enabled = false;
8095 bool active = false;
8096 enum pipe pipe, tracked_pipe;
8097
8098 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8099 encoder->base.base.id,
8100 drm_get_encoder_name(&encoder->base));
8101
8102 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8103 "encoder's stage crtc doesn't match current crtc\n");
8104 WARN(encoder->connectors_active && !encoder->base.crtc,
8105 "encoder's active_connectors set, but no crtc\n");
8106
8107 list_for_each_entry(connector, &dev->mode_config.connector_list,
8108 base.head) {
8109 if (connector->base.encoder != &encoder->base)
8110 continue;
8111 enabled = true;
8112 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8113 active = true;
8114 }
8115 WARN(!!encoder->base.crtc != enabled,
8116 "encoder's enabled state mismatch "
8117 "(expected %i, found %i)\n",
8118 !!encoder->base.crtc, enabled);
8119 WARN(active && !encoder->base.crtc,
8120 "active encoder with no crtc\n");
8121
8122 WARN(encoder->connectors_active != active,
8123 "encoder's computed active state doesn't match tracked active state "
8124 "(expected %i, found %i)\n", active, encoder->connectors_active);
8125
8126 active = encoder->get_hw_state(encoder, &pipe);
8127 WARN(active != encoder->connectors_active,
8128 "encoder's hw state doesn't match sw tracking "
8129 "(expected %i, found %i)\n",
8130 encoder->connectors_active, active);
8131
8132 if (!encoder->base.crtc)
8133 continue;
8134
8135 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8136 WARN(active && pipe != tracked_pipe,
8137 "active encoder's pipe doesn't match"
8138 "(expected %i, found %i)\n",
8139 tracked_pipe, pipe);
8140
8141 }
8142
8143 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8144 base.head) {
8145 bool enabled = false;
8146 bool active = false;
8147
8148 DRM_DEBUG_KMS("[CRTC:%d]\n",
8149 crtc->base.base.id);
8150
8151 WARN(crtc->active && !crtc->base.enabled,
8152 "active crtc, but not enabled in sw tracking\n");
8153
8154 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8155 base.head) {
8156 if (encoder->base.crtc != &crtc->base)
8157 continue;
8158 enabled = true;
8159 if (encoder->connectors_active)
8160 active = true;
8161 }
8162 WARN(active != crtc->active,
8163 "crtc's computed active state doesn't match tracked active state "
8164 "(expected %i, found %i)\n", active, crtc->active);
8165 WARN(enabled != crtc->base.enabled,
8166 "crtc's computed enabled state doesn't match tracked enabled state "
8167 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8168
Daniel Vetter88adfff2013-03-28 10:42:01 +01008169 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008170 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008171 active = dev_priv->display.get_pipe_config(crtc,
8172 &pipe_config);
8173 WARN(crtc->active != active,
8174 "crtc active state doesn't match with hw state "
8175 "(expected %i, found %i)\n", crtc->active, active);
8176
8177 WARN(active &&
8178 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8179 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008180 }
8181}
8182
Daniel Vetterf30da182013-04-11 20:22:50 +02008183static int __intel_set_mode(struct drm_crtc *crtc,
8184 struct drm_display_mode *mode,
8185 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008186{
8187 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008188 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008189 struct drm_display_mode *saved_mode, *saved_hwmode;
8190 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008191 struct intel_crtc *intel_crtc;
8192 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008193 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008194
Tim Gardner3ac18232012-12-07 07:54:26 -07008195 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008196 if (!saved_mode)
8197 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008198 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008199
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008200 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008201 &prepare_pipes, &disable_pipes);
8202
Tim Gardner3ac18232012-12-07 07:54:26 -07008203 *saved_hwmode = crtc->hwmode;
8204 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008205
Daniel Vetter25c5b262012-07-08 22:08:04 +02008206 /* Hack: Because we don't (yet) support global modeset on multiple
8207 * crtcs, we don't keep track of the new mode for more than one crtc.
8208 * Hence simply check whether any bit is set in modeset_pipes in all the
8209 * pieces of code that are not yet converted to deal with mutliple crtcs
8210 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008211 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008212 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008213 if (IS_ERR(pipe_config)) {
8214 ret = PTR_ERR(pipe_config);
8215 pipe_config = NULL;
8216
Tim Gardner3ac18232012-12-07 07:54:26 -07008217 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008218 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008219 }
8220
Daniel Vetter460da9162013-03-27 00:44:51 +01008221 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8222 intel_crtc_disable(&intel_crtc->base);
8223
Daniel Vetterea9d7582012-07-10 10:42:52 +02008224 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8225 if (intel_crtc->base.enabled)
8226 dev_priv->display.crtc_disable(&intel_crtc->base);
8227 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008228
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008229 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8230 * to set it here already despite that we pass it down the callchain.
8231 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008232 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008233 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008234 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008235 /* mode_set/enable/disable functions rely on a correct pipe
8236 * config. */
8237 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008238 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008239 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008240
Daniel Vetterea9d7582012-07-10 10:42:52 +02008241 /* Only after disabling all output pipelines that will be changed can we
8242 * update the the output configuration. */
8243 intel_modeset_update_state(dev, prepare_pipes);
8244
Daniel Vetter47fab732012-10-26 10:58:18 +02008245 if (dev_priv->display.modeset_global_resources)
8246 dev_priv->display.modeset_global_resources(dev);
8247
Daniel Vettera6778b32012-07-02 09:56:42 +02008248 /* Set up the DPLL and any encoders state that needs to adjust or depend
8249 * on the DPLL.
8250 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008251 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008252 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008253 x, y, fb);
8254 if (ret)
8255 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008256 }
8257
8258 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008259 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8260 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008261
Daniel Vetter25c5b262012-07-08 22:08:04 +02008262 if (modeset_pipes) {
8263 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008264 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008265
Daniel Vetter25c5b262012-07-08 22:08:04 +02008266 /* Calculate and store various constants which
8267 * are later needed by vblank and swap-completion
8268 * timestamping. They are derived from true hwmode.
8269 */
8270 drm_calc_timestamping_constants(crtc);
8271 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008272
8273 /* FIXME: add subpixel order */
8274done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008275 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008276 crtc->hwmode = *saved_hwmode;
8277 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008278 }
8279
Tim Gardner3ac18232012-12-07 07:54:26 -07008280out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008281 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008282 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008283 return ret;
8284}
8285
Daniel Vetterf30da182013-04-11 20:22:50 +02008286int intel_set_mode(struct drm_crtc *crtc,
8287 struct drm_display_mode *mode,
8288 int x, int y, struct drm_framebuffer *fb)
8289{
8290 int ret;
8291
8292 ret = __intel_set_mode(crtc, mode, x, y, fb);
8293
8294 if (ret == 0)
8295 intel_modeset_check_state(crtc->dev);
8296
8297 return ret;
8298}
8299
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008300void intel_crtc_restore_mode(struct drm_crtc *crtc)
8301{
8302 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8303}
8304
Daniel Vetter25c5b262012-07-08 22:08:04 +02008305#undef for_each_intel_crtc_masked
8306
Daniel Vetterd9e55602012-07-04 22:16:09 +02008307static void intel_set_config_free(struct intel_set_config *config)
8308{
8309 if (!config)
8310 return;
8311
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008312 kfree(config->save_connector_encoders);
8313 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008314 kfree(config);
8315}
8316
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008317static int intel_set_config_save_state(struct drm_device *dev,
8318 struct intel_set_config *config)
8319{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008320 struct drm_encoder *encoder;
8321 struct drm_connector *connector;
8322 int count;
8323
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008324 config->save_encoder_crtcs =
8325 kcalloc(dev->mode_config.num_encoder,
8326 sizeof(struct drm_crtc *), GFP_KERNEL);
8327 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008328 return -ENOMEM;
8329
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008330 config->save_connector_encoders =
8331 kcalloc(dev->mode_config.num_connector,
8332 sizeof(struct drm_encoder *), GFP_KERNEL);
8333 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008334 return -ENOMEM;
8335
8336 /* Copy data. Note that driver private data is not affected.
8337 * Should anything bad happen only the expected state is
8338 * restored, not the drivers personal bookkeeping.
8339 */
8340 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008341 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008342 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008343 }
8344
8345 count = 0;
8346 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008347 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008348 }
8349
8350 return 0;
8351}
8352
8353static void intel_set_config_restore_state(struct drm_device *dev,
8354 struct intel_set_config *config)
8355{
Daniel Vetter9a935852012-07-05 22:34:27 +02008356 struct intel_encoder *encoder;
8357 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008358 int count;
8359
8360 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008361 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8362 encoder->new_crtc =
8363 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008364 }
8365
8366 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008367 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8368 connector->new_encoder =
8369 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008370 }
8371}
8372
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008373static void
8374intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8375 struct intel_set_config *config)
8376{
8377
8378 /* We should be able to check here if the fb has the same properties
8379 * and then just flip_or_move it */
8380 if (set->crtc->fb != set->fb) {
8381 /* If we have no fb then treat it as a full mode set */
8382 if (set->crtc->fb == NULL) {
8383 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8384 config->mode_changed = true;
8385 } else if (set->fb == NULL) {
8386 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008387 } else if (set->fb->pixel_format !=
8388 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008389 config->mode_changed = true;
8390 } else
8391 config->fb_changed = true;
8392 }
8393
Daniel Vetter835c5872012-07-10 18:11:08 +02008394 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008395 config->fb_changed = true;
8396
8397 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8398 DRM_DEBUG_KMS("modes are different, full mode set\n");
8399 drm_mode_debug_printmodeline(&set->crtc->mode);
8400 drm_mode_debug_printmodeline(set->mode);
8401 config->mode_changed = true;
8402 }
8403}
8404
Daniel Vetter2e431052012-07-04 22:42:15 +02008405static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008406intel_modeset_stage_output_state(struct drm_device *dev,
8407 struct drm_mode_set *set,
8408 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008409{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008410 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008411 struct intel_connector *connector;
8412 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008413 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008414
Damien Lespiau9abdda72013-02-13 13:29:23 +00008415 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008416 * of connectors. For paranoia, double-check this. */
8417 WARN_ON(!set->fb && (set->num_connectors != 0));
8418 WARN_ON(set->fb && (set->num_connectors == 0));
8419
Daniel Vetter50f56112012-07-02 09:35:43 +02008420 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008421 list_for_each_entry(connector, &dev->mode_config.connector_list,
8422 base.head) {
8423 /* Otherwise traverse passed in connector list and get encoders
8424 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008425 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008426 if (set->connectors[ro] == &connector->base) {
8427 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008428 break;
8429 }
8430 }
8431
Daniel Vetter9a935852012-07-05 22:34:27 +02008432 /* If we disable the crtc, disable all its connectors. Also, if
8433 * the connector is on the changing crtc but not on the new
8434 * connector list, disable it. */
8435 if ((!set->fb || ro == set->num_connectors) &&
8436 connector->base.encoder &&
8437 connector->base.encoder->crtc == set->crtc) {
8438 connector->new_encoder = NULL;
8439
8440 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8441 connector->base.base.id,
8442 drm_get_connector_name(&connector->base));
8443 }
8444
8445
8446 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008447 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008448 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008449 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008450 }
8451 /* connector->new_encoder is now updated for all connectors. */
8452
8453 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008454 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008455 list_for_each_entry(connector, &dev->mode_config.connector_list,
8456 base.head) {
8457 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008458 continue;
8459
Daniel Vetter9a935852012-07-05 22:34:27 +02008460 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008461
8462 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008463 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008464 new_crtc = set->crtc;
8465 }
8466
8467 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008468 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8469 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008470 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008471 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008472 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8473
8474 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8475 connector->base.base.id,
8476 drm_get_connector_name(&connector->base),
8477 new_crtc->base.id);
8478 }
8479
8480 /* Check for any encoders that needs to be disabled. */
8481 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8482 base.head) {
8483 list_for_each_entry(connector,
8484 &dev->mode_config.connector_list,
8485 base.head) {
8486 if (connector->new_encoder == encoder) {
8487 WARN_ON(!connector->new_encoder->new_crtc);
8488
8489 goto next_encoder;
8490 }
8491 }
8492 encoder->new_crtc = NULL;
8493next_encoder:
8494 /* Only now check for crtc changes so we don't miss encoders
8495 * that will be disabled. */
8496 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008497 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008498 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008499 }
8500 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008501 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008502
Daniel Vetter2e431052012-07-04 22:42:15 +02008503 return 0;
8504}
8505
8506static int intel_crtc_set_config(struct drm_mode_set *set)
8507{
8508 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008509 struct drm_mode_set save_set;
8510 struct intel_set_config *config;
8511 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008512
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008513 BUG_ON(!set);
8514 BUG_ON(!set->crtc);
8515 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008516
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008517 /* Enforce sane interface api - has been abused by the fb helper. */
8518 BUG_ON(!set->mode && set->fb);
8519 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008520
Daniel Vetter2e431052012-07-04 22:42:15 +02008521 if (set->fb) {
8522 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8523 set->crtc->base.id, set->fb->base.id,
8524 (int)set->num_connectors, set->x, set->y);
8525 } else {
8526 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008527 }
8528
8529 dev = set->crtc->dev;
8530
8531 ret = -ENOMEM;
8532 config = kzalloc(sizeof(*config), GFP_KERNEL);
8533 if (!config)
8534 goto out_config;
8535
8536 ret = intel_set_config_save_state(dev, config);
8537 if (ret)
8538 goto out_config;
8539
8540 save_set.crtc = set->crtc;
8541 save_set.mode = &set->crtc->mode;
8542 save_set.x = set->crtc->x;
8543 save_set.y = set->crtc->y;
8544 save_set.fb = set->crtc->fb;
8545
8546 /* Compute whether we need a full modeset, only an fb base update or no
8547 * change at all. In the future we might also check whether only the
8548 * mode changed, e.g. for LVDS where we only change the panel fitter in
8549 * such cases. */
8550 intel_set_config_compute_mode_changes(set, config);
8551
Daniel Vetter9a935852012-07-05 22:34:27 +02008552 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008553 if (ret)
8554 goto fail;
8555
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008556 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008557 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008558 DRM_DEBUG_KMS("attempting to set mode from"
8559 " userspace\n");
8560 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008561 }
8562
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008563 ret = intel_set_mode(set->crtc, set->mode,
8564 set->x, set->y, set->fb);
8565 if (ret) {
8566 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8567 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008568 goto fail;
8569 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008570 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008571 intel_crtc_wait_for_pending_flips(set->crtc);
8572
Daniel Vetter4f660f42012-07-02 09:47:37 +02008573 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008574 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008575 }
8576
Daniel Vetterd9e55602012-07-04 22:16:09 +02008577 intel_set_config_free(config);
8578
Daniel Vetter50f56112012-07-02 09:35:43 +02008579 return 0;
8580
8581fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008582 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008583
8584 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008585 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008586 intel_set_mode(save_set.crtc, save_set.mode,
8587 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008588 DRM_ERROR("failed to restore config after modeset failure\n");
8589
Daniel Vetterd9e55602012-07-04 22:16:09 +02008590out_config:
8591 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008592 return ret;
8593}
8594
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008595static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008596 .cursor_set = intel_crtc_cursor_set,
8597 .cursor_move = intel_crtc_cursor_move,
8598 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008599 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008600 .destroy = intel_crtc_destroy,
8601 .page_flip = intel_crtc_page_flip,
8602};
8603
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008604static void intel_cpu_pll_init(struct drm_device *dev)
8605{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008606 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008607 intel_ddi_pll_init(dev);
8608}
8609
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008610static void intel_pch_pll_init(struct drm_device *dev)
8611{
8612 drm_i915_private_t *dev_priv = dev->dev_private;
8613 int i;
8614
8615 if (dev_priv->num_pch_pll == 0) {
8616 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8617 return;
8618 }
8619
8620 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8621 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8622 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8623 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8624 }
8625}
8626
Hannes Ederb358d0a2008-12-18 21:18:47 +01008627static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008628{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008629 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008630 struct intel_crtc *intel_crtc;
8631 int i;
8632
8633 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8634 if (intel_crtc == NULL)
8635 return;
8636
8637 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8638
8639 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008640 for (i = 0; i < 256; i++) {
8641 intel_crtc->lut_r[i] = i;
8642 intel_crtc->lut_g[i] = i;
8643 intel_crtc->lut_b[i] = i;
8644 }
8645
Jesse Barnes80824002009-09-10 15:28:06 -07008646 /* Swap pipes & planes for FBC on pre-965 */
8647 intel_crtc->pipe = pipe;
8648 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008649 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008650 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008651 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008652 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008653 }
8654
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008655 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8656 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8657 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8658 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8659
Jesse Barnes79e53942008-11-07 14:24:08 -08008660 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008661}
8662
Carl Worth08d7b3d2009-04-29 14:43:54 -07008663int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008664 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008665{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008666 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008667 struct drm_mode_object *drmmode_obj;
8668 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008669
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008670 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8671 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008672
Daniel Vetterc05422d2009-08-11 16:05:30 +02008673 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8674 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008675
Daniel Vetterc05422d2009-08-11 16:05:30 +02008676 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008677 DRM_ERROR("no such CRTC id\n");
8678 return -EINVAL;
8679 }
8680
Daniel Vetterc05422d2009-08-11 16:05:30 +02008681 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8682 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008683
Daniel Vetterc05422d2009-08-11 16:05:30 +02008684 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008685}
8686
Daniel Vetter66a92782012-07-12 20:08:18 +02008687static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008688{
Daniel Vetter66a92782012-07-12 20:08:18 +02008689 struct drm_device *dev = encoder->base.dev;
8690 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 int entry = 0;
8693
Daniel Vetter66a92782012-07-12 20:08:18 +02008694 list_for_each_entry(source_encoder,
8695 &dev->mode_config.encoder_list, base.head) {
8696
8697 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008698 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008699
8700 /* Intel hw has only one MUX where enocoders could be cloned. */
8701 if (encoder->cloneable && source_encoder->cloneable)
8702 index_mask |= (1 << entry);
8703
Jesse Barnes79e53942008-11-07 14:24:08 -08008704 entry++;
8705 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008706
Jesse Barnes79e53942008-11-07 14:24:08 -08008707 return index_mask;
8708}
8709
Chris Wilson4d302442010-12-14 19:21:29 +00008710static bool has_edp_a(struct drm_device *dev)
8711{
8712 struct drm_i915_private *dev_priv = dev->dev_private;
8713
8714 if (!IS_MOBILE(dev))
8715 return false;
8716
8717 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8718 return false;
8719
8720 if (IS_GEN5(dev) &&
8721 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8722 return false;
8723
8724 return true;
8725}
8726
Jesse Barnes79e53942008-11-07 14:24:08 -08008727static void intel_setup_outputs(struct drm_device *dev)
8728{
Eric Anholt725e30a2009-01-22 13:01:02 -08008729 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008730 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008731 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008732 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008734 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008735 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8736 /* disable the panel fitter on everything but LVDS */
8737 I915_WRITE(PFIT_CONTROL, 0);
8738 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008739
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008740 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008741 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008742
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008743 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008744 int found;
8745
8746 /* Haswell uses DDI functions to detect digital outputs */
8747 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8748 /* DDI A only supports eDP */
8749 if (found)
8750 intel_ddi_init(dev, PORT_A);
8751
8752 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8753 * register */
8754 found = I915_READ(SFUSE_STRAP);
8755
8756 if (found & SFUSE_STRAP_DDIB_DETECTED)
8757 intel_ddi_init(dev, PORT_B);
8758 if (found & SFUSE_STRAP_DDIC_DETECTED)
8759 intel_ddi_init(dev, PORT_C);
8760 if (found & SFUSE_STRAP_DDID_DETECTED)
8761 intel_ddi_init(dev, PORT_D);
8762 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008763 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008764 dpd_is_edp = intel_dpd_is_edp(dev);
8765
8766 if (has_edp_a(dev))
8767 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008768
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008769 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008770 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008771 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008772 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008773 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008774 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008775 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008776 }
8777
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008778 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008779 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008780
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008781 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008782 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008783
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008784 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008785 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008786
Daniel Vetter270b3042012-10-27 15:52:05 +02008787 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008788 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008789 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308790 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008791 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8792 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308793
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008794 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008795 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8796 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008797 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8798 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008799 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008800 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008801 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008802
Paulo Zanonie2debe92013-02-18 19:00:27 -03008803 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008804 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008805 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008806 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8807 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008808 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008809 }
Ma Ling27185ae2009-08-24 13:50:23 +08008810
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008811 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8812 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008813 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008814 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008815 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008816
8817 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008818
Paulo Zanonie2debe92013-02-18 19:00:27 -03008819 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008820 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008821 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008822 }
Ma Ling27185ae2009-08-24 13:50:23 +08008823
Paulo Zanonie2debe92013-02-18 19:00:27 -03008824 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008825
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008826 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8827 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008828 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008829 }
8830 if (SUPPORTS_INTEGRATED_DP(dev)) {
8831 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008832 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008833 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008834 }
Ma Ling27185ae2009-08-24 13:50:23 +08008835
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008836 if (SUPPORTS_INTEGRATED_DP(dev) &&
8837 (I915_READ(DP_D) & DP_DETECTED)) {
8838 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008839 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008840 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008841 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 intel_dvo_init(dev);
8843
Zhenyu Wang103a1962009-11-27 11:44:36 +08008844 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008845 intel_tv_init(dev);
8846
Chris Wilson4ef69c72010-09-09 15:14:28 +01008847 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8848 encoder->base.possible_crtcs = encoder->crtc_mask;
8849 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008850 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008851 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008852
Paulo Zanonidde86e22012-12-01 12:04:25 -02008853 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008854
8855 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008856}
8857
8858static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8859{
8860 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008861
8862 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008863 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008864
8865 kfree(intel_fb);
8866}
8867
8868static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008869 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 unsigned int *handle)
8871{
8872 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008873 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008874
Chris Wilson05394f32010-11-08 19:18:58 +00008875 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008876}
8877
8878static const struct drm_framebuffer_funcs intel_fb_funcs = {
8879 .destroy = intel_user_framebuffer_destroy,
8880 .create_handle = intel_user_framebuffer_create_handle,
8881};
8882
Dave Airlie38651672010-03-30 05:34:13 +00008883int intel_framebuffer_init(struct drm_device *dev,
8884 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008885 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008886 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008887{
Jesse Barnes79e53942008-11-07 14:24:08 -08008888 int ret;
8889
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008890 if (obj->tiling_mode == I915_TILING_Y) {
8891 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008892 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008893 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008894
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008895 if (mode_cmd->pitches[0] & 63) {
8896 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8897 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008899 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008900
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008901 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008902 if (mode_cmd->pitches[0] > 32768) {
8903 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8904 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008906 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008907
8908 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008909 mode_cmd->pitches[0] != obj->stride) {
8910 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8911 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008912 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008913 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008914
Ville Syrjälä57779d02012-10-31 17:50:14 +02008915 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008916 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008917 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008918 case DRM_FORMAT_RGB565:
8919 case DRM_FORMAT_XRGB8888:
8920 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008921 break;
8922 case DRM_FORMAT_XRGB1555:
8923 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008924 if (INTEL_INFO(dev)->gen > 3) {
8925 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008926 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008927 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008928 break;
8929 case DRM_FORMAT_XBGR8888:
8930 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008931 case DRM_FORMAT_XRGB2101010:
8932 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008933 case DRM_FORMAT_XBGR2101010:
8934 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008935 if (INTEL_INFO(dev)->gen < 4) {
8936 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008937 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008938 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008939 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008940 case DRM_FORMAT_YUYV:
8941 case DRM_FORMAT_UYVY:
8942 case DRM_FORMAT_YVYU:
8943 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008944 if (INTEL_INFO(dev)->gen < 5) {
8945 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008946 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008947 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008948 break;
8949 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008950 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008951 return -EINVAL;
8952 }
8953
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008954 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8955 if (mode_cmd->offsets[0] != 0)
8956 return -EINVAL;
8957
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008958 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8959 intel_fb->obj = obj;
8960
Jesse Barnes79e53942008-11-07 14:24:08 -08008961 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8962 if (ret) {
8963 DRM_ERROR("framebuffer init failed %d\n", ret);
8964 return ret;
8965 }
8966
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 return 0;
8968}
8969
Jesse Barnes79e53942008-11-07 14:24:08 -08008970static struct drm_framebuffer *
8971intel_user_framebuffer_create(struct drm_device *dev,
8972 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008973 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008974{
Chris Wilson05394f32010-11-08 19:18:58 +00008975 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008977 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8978 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008979 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008980 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008981
Chris Wilsond2dff872011-04-19 08:36:26 +01008982 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008983}
8984
Jesse Barnes79e53942008-11-07 14:24:08 -08008985static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008987 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008988};
8989
Jesse Barnese70236a2009-09-21 10:42:27 -07008990/* Set up chip specific display functions */
8991static void intel_init_display(struct drm_device *dev)
8992{
8993 struct drm_i915_private *dev_priv = dev->dev_private;
8994
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008995 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008996 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008997 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008998 dev_priv->display.crtc_enable = haswell_crtc_enable;
8999 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009000 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009001 dev_priv->display.update_plane = ironlake_update_plane;
9002 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009003 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009004 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009005 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9006 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009007 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009008 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009009 } else if (IS_VALLEYVIEW(dev)) {
9010 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9011 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9012 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9013 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9014 dev_priv->display.off = i9xx_crtc_off;
9015 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009016 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009017 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009018 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009019 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9020 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009021 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009022 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009023 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009024
Jesse Barnese70236a2009-09-21 10:42:27 -07009025 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009026 if (IS_VALLEYVIEW(dev))
9027 dev_priv->display.get_display_clock_speed =
9028 valleyview_get_display_clock_speed;
9029 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009030 dev_priv->display.get_display_clock_speed =
9031 i945_get_display_clock_speed;
9032 else if (IS_I915G(dev))
9033 dev_priv->display.get_display_clock_speed =
9034 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009035 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009036 dev_priv->display.get_display_clock_speed =
9037 i9xx_misc_get_display_clock_speed;
9038 else if (IS_I915GM(dev))
9039 dev_priv->display.get_display_clock_speed =
9040 i915gm_get_display_clock_speed;
9041 else if (IS_I865G(dev))
9042 dev_priv->display.get_display_clock_speed =
9043 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009044 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009045 dev_priv->display.get_display_clock_speed =
9046 i855_get_display_clock_speed;
9047 else /* 852, 830 */
9048 dev_priv->display.get_display_clock_speed =
9049 i830_get_display_clock_speed;
9050
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009051 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009052 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009053 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009054 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009055 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009056 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009057 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009058 } else if (IS_IVYBRIDGE(dev)) {
9059 /* FIXME: detect B0+ stepping and use auto training */
9060 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009061 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009062 dev_priv->display.modeset_global_resources =
9063 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009064 } else if (IS_HASWELL(dev)) {
9065 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009066 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009067 dev_priv->display.modeset_global_resources =
9068 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009069 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009070 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009071 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009072 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009073
9074 /* Default just returns -ENODEV to indicate unsupported */
9075 dev_priv->display.queue_flip = intel_default_queue_flip;
9076
9077 switch (INTEL_INFO(dev)->gen) {
9078 case 2:
9079 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9080 break;
9081
9082 case 3:
9083 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9084 break;
9085
9086 case 4:
9087 case 5:
9088 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9089 break;
9090
9091 case 6:
9092 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9093 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009094 case 7:
9095 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9096 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009097 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009098}
9099
Jesse Barnesb690e962010-07-19 13:53:12 -07009100/*
9101 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9102 * resume, or other times. This quirk makes sure that's the case for
9103 * affected systems.
9104 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009105static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009106{
9107 struct drm_i915_private *dev_priv = dev->dev_private;
9108
9109 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009110 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009111}
9112
Keith Packard435793d2011-07-12 14:56:22 -07009113/*
9114 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9115 */
9116static void quirk_ssc_force_disable(struct drm_device *dev)
9117{
9118 struct drm_i915_private *dev_priv = dev->dev_private;
9119 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009120 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009121}
9122
Carsten Emde4dca20e2012-03-15 15:56:26 +01009123/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009124 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9125 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009126 */
9127static void quirk_invert_brightness(struct drm_device *dev)
9128{
9129 struct drm_i915_private *dev_priv = dev->dev_private;
9130 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009131 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009132}
9133
9134struct intel_quirk {
9135 int device;
9136 int subsystem_vendor;
9137 int subsystem_device;
9138 void (*hook)(struct drm_device *dev);
9139};
9140
Egbert Eich5f85f1762012-10-14 15:46:38 +02009141/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9142struct intel_dmi_quirk {
9143 void (*hook)(struct drm_device *dev);
9144 const struct dmi_system_id (*dmi_id_list)[];
9145};
9146
9147static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9148{
9149 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9150 return 1;
9151}
9152
9153static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9154 {
9155 .dmi_id_list = &(const struct dmi_system_id[]) {
9156 {
9157 .callback = intel_dmi_reverse_brightness,
9158 .ident = "NCR Corporation",
9159 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9160 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9161 },
9162 },
9163 { } /* terminating entry */
9164 },
9165 .hook = quirk_invert_brightness,
9166 },
9167};
9168
Ben Widawskyc43b5632012-04-16 14:07:40 -07009169static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009170 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009171 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009172
Jesse Barnesb690e962010-07-19 13:53:12 -07009173 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9174 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9175
Jesse Barnesb690e962010-07-19 13:53:12 -07009176 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9177 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9178
Daniel Vetterccd0d362012-10-10 23:13:59 +02009179 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009180 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009181 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009182
9183 /* Lenovo U160 cannot use SSC on LVDS */
9184 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009185
9186 /* Sony Vaio Y cannot use SSC on LVDS */
9187 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009188
9189 /* Acer Aspire 5734Z must invert backlight brightness */
9190 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009191
9192 /* Acer/eMachines G725 */
9193 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009194
9195 /* Acer/eMachines e725 */
9196 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009197
9198 /* Acer/Packard Bell NCL20 */
9199 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009200
9201 /* Acer Aspire 4736Z */
9202 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009203};
9204
9205static void intel_init_quirks(struct drm_device *dev)
9206{
9207 struct pci_dev *d = dev->pdev;
9208 int i;
9209
9210 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9211 struct intel_quirk *q = &intel_quirks[i];
9212
9213 if (d->device == q->device &&
9214 (d->subsystem_vendor == q->subsystem_vendor ||
9215 q->subsystem_vendor == PCI_ANY_ID) &&
9216 (d->subsystem_device == q->subsystem_device ||
9217 q->subsystem_device == PCI_ANY_ID))
9218 q->hook(dev);
9219 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009220 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9221 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9222 intel_dmi_quirks[i].hook(dev);
9223 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009224}
9225
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009226/* Disable the VGA plane that we never use */
9227static void i915_disable_vga(struct drm_device *dev)
9228{
9229 struct drm_i915_private *dev_priv = dev->dev_private;
9230 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009231 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009232
9233 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009234 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009235 sr1 = inb(VGA_SR_DATA);
9236 outb(sr1 | 1<<5, VGA_SR_DATA);
9237 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9238 udelay(300);
9239
9240 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9241 POSTING_READ(vga_reg);
9242}
9243
Daniel Vetterf8175862012-04-10 15:50:11 +02009244void intel_modeset_init_hw(struct drm_device *dev)
9245{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009246 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009247
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009248 intel_prepare_ddi(dev);
9249
Daniel Vetterf8175862012-04-10 15:50:11 +02009250 intel_init_clock_gating(dev);
9251
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009252 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009253 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009254 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009255}
9256
Jesse Barnes79e53942008-11-07 14:24:08 -08009257void intel_modeset_init(struct drm_device *dev)
9258{
Jesse Barnes652c3932009-08-17 13:31:43 -07009259 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009260 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009261
9262 drm_mode_config_init(dev);
9263
9264 dev->mode_config.min_width = 0;
9265 dev->mode_config.min_height = 0;
9266
Dave Airlie019d96c2011-09-29 16:20:42 +01009267 dev->mode_config.preferred_depth = 24;
9268 dev->mode_config.prefer_shadow = 1;
9269
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009270 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009271
Jesse Barnesb690e962010-07-19 13:53:12 -07009272 intel_init_quirks(dev);
9273
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009274 intel_init_pm(dev);
9275
Ben Widawskye3c74752013-04-05 13:12:39 -07009276 if (INTEL_INFO(dev)->num_pipes == 0)
9277 return;
9278
Jesse Barnese70236a2009-09-21 10:42:27 -07009279 intel_init_display(dev);
9280
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009281 if (IS_GEN2(dev)) {
9282 dev->mode_config.max_width = 2048;
9283 dev->mode_config.max_height = 2048;
9284 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009285 dev->mode_config.max_width = 4096;
9286 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009287 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009288 dev->mode_config.max_width = 8192;
9289 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009290 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009291 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009292
Zhao Yakui28c97732009-10-09 11:39:41 +08009293 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009294 INTEL_INFO(dev)->num_pipes,
9295 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009296
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009297 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009298 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009299 for (j = 0; j < dev_priv->num_plane; j++) {
9300 ret = intel_plane_init(dev, i, j);
9301 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009302 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9303 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009304 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009305 }
9306
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009307 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009308 intel_pch_pll_init(dev);
9309
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009310 /* Just disable it once at startup */
9311 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009312 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009313
9314 /* Just in case the BIOS is doing something questionable. */
9315 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009316}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009317
Daniel Vetter24929352012-07-02 20:28:59 +02009318static void
9319intel_connector_break_all_links(struct intel_connector *connector)
9320{
9321 connector->base.dpms = DRM_MODE_DPMS_OFF;
9322 connector->base.encoder = NULL;
9323 connector->encoder->connectors_active = false;
9324 connector->encoder->base.crtc = NULL;
9325}
9326
Daniel Vetter7fad7982012-07-04 17:51:47 +02009327static void intel_enable_pipe_a(struct drm_device *dev)
9328{
9329 struct intel_connector *connector;
9330 struct drm_connector *crt = NULL;
9331 struct intel_load_detect_pipe load_detect_temp;
9332
9333 /* We can't just switch on the pipe A, we need to set things up with a
9334 * proper mode and output configuration. As a gross hack, enable pipe A
9335 * by enabling the load detect pipe once. */
9336 list_for_each_entry(connector,
9337 &dev->mode_config.connector_list,
9338 base.head) {
9339 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9340 crt = &connector->base;
9341 break;
9342 }
9343 }
9344
9345 if (!crt)
9346 return;
9347
9348 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9349 intel_release_load_detect_pipe(crt, &load_detect_temp);
9350
9351
9352}
9353
Daniel Vetterfa555832012-10-10 23:14:00 +02009354static bool
9355intel_check_plane_mapping(struct intel_crtc *crtc)
9356{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009357 struct drm_device *dev = crtc->base.dev;
9358 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009359 u32 reg, val;
9360
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009361 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009362 return true;
9363
9364 reg = DSPCNTR(!crtc->plane);
9365 val = I915_READ(reg);
9366
9367 if ((val & DISPLAY_PLANE_ENABLE) &&
9368 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9369 return false;
9370
9371 return true;
9372}
9373
Daniel Vetter24929352012-07-02 20:28:59 +02009374static void intel_sanitize_crtc(struct intel_crtc *crtc)
9375{
9376 struct drm_device *dev = crtc->base.dev;
9377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009378 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009379
Daniel Vetter24929352012-07-02 20:28:59 +02009380 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009381 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009382 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9383
9384 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009385 * disable the crtc (and hence change the state) if it is wrong. Note
9386 * that gen4+ has a fixed plane -> pipe mapping. */
9387 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009388 struct intel_connector *connector;
9389 bool plane;
9390
Daniel Vetter24929352012-07-02 20:28:59 +02009391 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9392 crtc->base.base.id);
9393
9394 /* Pipe has the wrong plane attached and the plane is active.
9395 * Temporarily change the plane mapping and disable everything
9396 * ... */
9397 plane = crtc->plane;
9398 crtc->plane = !plane;
9399 dev_priv->display.crtc_disable(&crtc->base);
9400 crtc->plane = plane;
9401
9402 /* ... and break all links. */
9403 list_for_each_entry(connector, &dev->mode_config.connector_list,
9404 base.head) {
9405 if (connector->encoder->base.crtc != &crtc->base)
9406 continue;
9407
9408 intel_connector_break_all_links(connector);
9409 }
9410
9411 WARN_ON(crtc->active);
9412 crtc->base.enabled = false;
9413 }
Daniel Vetter24929352012-07-02 20:28:59 +02009414
Daniel Vetter7fad7982012-07-04 17:51:47 +02009415 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9416 crtc->pipe == PIPE_A && !crtc->active) {
9417 /* BIOS forgot to enable pipe A, this mostly happens after
9418 * resume. Force-enable the pipe to fix this, the update_dpms
9419 * call below we restore the pipe to the right state, but leave
9420 * the required bits on. */
9421 intel_enable_pipe_a(dev);
9422 }
9423
Daniel Vetter24929352012-07-02 20:28:59 +02009424 /* Adjust the state of the output pipe according to whether we
9425 * have active connectors/encoders. */
9426 intel_crtc_update_dpms(&crtc->base);
9427
9428 if (crtc->active != crtc->base.enabled) {
9429 struct intel_encoder *encoder;
9430
9431 /* This can happen either due to bugs in the get_hw_state
9432 * functions or because the pipe is force-enabled due to the
9433 * pipe A quirk. */
9434 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9435 crtc->base.base.id,
9436 crtc->base.enabled ? "enabled" : "disabled",
9437 crtc->active ? "enabled" : "disabled");
9438
9439 crtc->base.enabled = crtc->active;
9440
9441 /* Because we only establish the connector -> encoder ->
9442 * crtc links if something is active, this means the
9443 * crtc is now deactivated. Break the links. connector
9444 * -> encoder links are only establish when things are
9445 * actually up, hence no need to break them. */
9446 WARN_ON(crtc->active);
9447
9448 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9449 WARN_ON(encoder->connectors_active);
9450 encoder->base.crtc = NULL;
9451 }
9452 }
9453}
9454
9455static void intel_sanitize_encoder(struct intel_encoder *encoder)
9456{
9457 struct intel_connector *connector;
9458 struct drm_device *dev = encoder->base.dev;
9459
9460 /* We need to check both for a crtc link (meaning that the
9461 * encoder is active and trying to read from a pipe) and the
9462 * pipe itself being active. */
9463 bool has_active_crtc = encoder->base.crtc &&
9464 to_intel_crtc(encoder->base.crtc)->active;
9465
9466 if (encoder->connectors_active && !has_active_crtc) {
9467 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9468 encoder->base.base.id,
9469 drm_get_encoder_name(&encoder->base));
9470
9471 /* Connector is active, but has no active pipe. This is
9472 * fallout from our resume register restoring. Disable
9473 * the encoder manually again. */
9474 if (encoder->base.crtc) {
9475 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9476 encoder->base.base.id,
9477 drm_get_encoder_name(&encoder->base));
9478 encoder->disable(encoder);
9479 }
9480
9481 /* Inconsistent output/port/pipe state happens presumably due to
9482 * a bug in one of the get_hw_state functions. Or someplace else
9483 * in our code, like the register restore mess on resume. Clamp
9484 * things to off as a safer default. */
9485 list_for_each_entry(connector,
9486 &dev->mode_config.connector_list,
9487 base.head) {
9488 if (connector->encoder != encoder)
9489 continue;
9490
9491 intel_connector_break_all_links(connector);
9492 }
9493 }
9494 /* Enabled encoders without active connectors will be fixed in
9495 * the crtc fixup. */
9496}
9497
Daniel Vetter44cec742013-01-25 17:53:21 +01009498void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009499{
9500 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009501 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009502
9503 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9504 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009505 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009506 }
9507}
9508
Daniel Vetter24929352012-07-02 20:28:59 +02009509/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9510 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009511void intel_modeset_setup_hw_state(struct drm_device *dev,
9512 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009513{
9514 struct drm_i915_private *dev_priv = dev->dev_private;
9515 enum pipe pipe;
9516 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009517 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009518 struct intel_crtc *crtc;
9519 struct intel_encoder *encoder;
9520 struct intel_connector *connector;
9521
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009522 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009523 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9524
9525 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9526 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9527 case TRANS_DDI_EDP_INPUT_A_ON:
9528 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9529 pipe = PIPE_A;
9530 break;
9531 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9532 pipe = PIPE_B;
9533 break;
9534 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9535 pipe = PIPE_C;
9536 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009537 default:
9538 /* A bogus value has been programmed, disable
9539 * the transcoder */
9540 WARN(1, "Bogus eDP source %08x\n", tmp);
9541 intel_ddi_disable_transcoder_func(dev_priv,
9542 TRANSCODER_EDP);
9543 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009544 }
9545
9546 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009547 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009548
9549 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9550 pipe_name(pipe));
9551 }
9552 }
9553
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009554setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009555 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9556 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009557 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009558 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009559 crtc->config.cpu_transcoder = tmp;
9560
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009561 crtc->active = dev_priv->display.get_pipe_config(crtc,
9562 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009563
9564 crtc->base.enabled = crtc->active;
9565
9566 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9567 crtc->base.base.id,
9568 crtc->active ? "enabled" : "disabled");
9569 }
9570
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009571 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009572 intel_ddi_setup_hw_pll_state(dev);
9573
Daniel Vetter24929352012-07-02 20:28:59 +02009574 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9575 base.head) {
9576 pipe = 0;
9577
9578 if (encoder->get_hw_state(encoder, &pipe)) {
9579 encoder->base.crtc =
9580 dev_priv->pipe_to_crtc_mapping[pipe];
9581 } else {
9582 encoder->base.crtc = NULL;
9583 }
9584
9585 encoder->connectors_active = false;
9586 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9587 encoder->base.base.id,
9588 drm_get_encoder_name(&encoder->base),
9589 encoder->base.crtc ? "enabled" : "disabled",
9590 pipe);
9591 }
9592
9593 list_for_each_entry(connector, &dev->mode_config.connector_list,
9594 base.head) {
9595 if (connector->get_hw_state(connector)) {
9596 connector->base.dpms = DRM_MODE_DPMS_ON;
9597 connector->encoder->connectors_active = true;
9598 connector->base.encoder = &connector->encoder->base;
9599 } else {
9600 connector->base.dpms = DRM_MODE_DPMS_OFF;
9601 connector->base.encoder = NULL;
9602 }
9603 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9604 connector->base.base.id,
9605 drm_get_connector_name(&connector->base),
9606 connector->base.encoder ? "enabled" : "disabled");
9607 }
9608
9609 /* HW state is read out, now we need to sanitize this mess. */
9610 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9611 base.head) {
9612 intel_sanitize_encoder(encoder);
9613 }
9614
9615 for_each_pipe(pipe) {
9616 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9617 intel_sanitize_crtc(crtc);
9618 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009619
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009620 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009621 /*
9622 * We need to use raw interfaces for restoring state to avoid
9623 * checking (bogus) intermediate states.
9624 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009625 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009626 struct drm_crtc *crtc =
9627 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009628
9629 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9630 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009631 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009632 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9633 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009634
9635 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009636 } else {
9637 intel_modeset_update_staged_output_state(dev);
9638 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009639
9640 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009641
9642 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009643}
9644
9645void intel_modeset_gem_init(struct drm_device *dev)
9646{
Chris Wilson1833b132012-05-09 11:56:28 +01009647 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009648
9649 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009650
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009651 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009652}
9653
9654void intel_modeset_cleanup(struct drm_device *dev)
9655{
Jesse Barnes652c3932009-08-17 13:31:43 -07009656 struct drm_i915_private *dev_priv = dev->dev_private;
9657 struct drm_crtc *crtc;
9658 struct intel_crtc *intel_crtc;
9659
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009660 /*
9661 * Interrupts and polling as the first thing to avoid creating havoc.
9662 * Too much stuff here (turning of rps, connectors, ...) would
9663 * experience fancy races otherwise.
9664 */
9665 drm_irq_uninstall(dev);
9666 cancel_work_sync(&dev_priv->hotplug_work);
9667 /*
9668 * Due to the hpd irq storm handling the hotplug work can re-arm the
9669 * poll handlers. Hence disable polling after hpd handling is shut down.
9670 */
Keith Packardf87ea762010-10-03 19:36:26 -07009671 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009672
Jesse Barnes652c3932009-08-17 13:31:43 -07009673 mutex_lock(&dev->struct_mutex);
9674
Jesse Barnes723bfd72010-10-07 16:01:13 -07009675 intel_unregister_dsm_handler();
9676
Jesse Barnes652c3932009-08-17 13:31:43 -07009677 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9678 /* Skip inactive CRTCs */
9679 if (!crtc->fb)
9680 continue;
9681
9682 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009683 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009684 }
9685
Chris Wilson973d04f2011-07-08 12:22:37 +01009686 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009687
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009688 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009689
Daniel Vetter930ebb42012-06-29 23:32:16 +02009690 ironlake_teardown_rc6(dev);
9691
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009692 mutex_unlock(&dev->struct_mutex);
9693
Chris Wilson1630fe72011-07-08 12:22:42 +01009694 /* flush any delayed tasks or pending work */
9695 flush_scheduled_work();
9696
Jani Nikuladc652f92013-04-12 15:18:38 +03009697 /* destroy backlight, if any, before the connectors */
9698 intel_panel_destroy_backlight(dev);
9699
Jesse Barnes79e53942008-11-07 14:24:08 -08009700 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009701
9702 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009703}
9704
Dave Airlie28d52042009-09-21 14:33:58 +10009705/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009706 * Return which encoder is currently attached for connector.
9707 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009708struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009709{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009710 return &intel_attached_encoder(connector)->base;
9711}
Jesse Barnes79e53942008-11-07 14:24:08 -08009712
Chris Wilsondf0e9242010-09-09 16:20:55 +01009713void intel_connector_attach_encoder(struct intel_connector *connector,
9714 struct intel_encoder *encoder)
9715{
9716 connector->encoder = encoder;
9717 drm_mode_connector_attach_encoder(&connector->base,
9718 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009719}
Dave Airlie28d52042009-09-21 14:33:58 +10009720
9721/*
9722 * set vga decode state - true == enable VGA decode
9723 */
9724int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9725{
9726 struct drm_i915_private *dev_priv = dev->dev_private;
9727 u16 gmch_ctrl;
9728
9729 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9730 if (state)
9731 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9732 else
9733 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9734 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9735 return 0;
9736}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009737
9738#ifdef CONFIG_DEBUG_FS
9739#include <linux/seq_file.h>
9740
9741struct intel_display_error_state {
9742 struct intel_cursor_error_state {
9743 u32 control;
9744 u32 position;
9745 u32 base;
9746 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009747 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009748
9749 struct intel_pipe_error_state {
9750 u32 conf;
9751 u32 source;
9752
9753 u32 htotal;
9754 u32 hblank;
9755 u32 hsync;
9756 u32 vtotal;
9757 u32 vblank;
9758 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009759 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009760
9761 struct intel_plane_error_state {
9762 u32 control;
9763 u32 stride;
9764 u32 size;
9765 u32 pos;
9766 u32 addr;
9767 u32 surface;
9768 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009769 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009770};
9771
9772struct intel_display_error_state *
9773intel_display_capture_error_state(struct drm_device *dev)
9774{
Akshay Joshi0206e352011-08-16 15:34:10 -04009775 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009776 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009777 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009778 int i;
9779
9780 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9781 if (error == NULL)
9782 return NULL;
9783
Damien Lespiau52331302012-08-15 19:23:25 +01009784 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009785 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9786
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009787 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9788 error->cursor[i].control = I915_READ(CURCNTR(i));
9789 error->cursor[i].position = I915_READ(CURPOS(i));
9790 error->cursor[i].base = I915_READ(CURBASE(i));
9791 } else {
9792 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9793 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9794 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9795 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009796
9797 error->plane[i].control = I915_READ(DSPCNTR(i));
9798 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009799 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009800 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009801 error->plane[i].pos = I915_READ(DSPPOS(i));
9802 }
Paulo Zanonica291362013-03-06 20:03:14 -03009803 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9804 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009805 if (INTEL_INFO(dev)->gen >= 4) {
9806 error->plane[i].surface = I915_READ(DSPSURF(i));
9807 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9808 }
9809
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009810 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009811 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009812 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9813 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9814 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9815 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9816 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9817 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009818 }
9819
9820 return error;
9821}
9822
9823void
9824intel_display_print_error_state(struct seq_file *m,
9825 struct drm_device *dev,
9826 struct intel_display_error_state *error)
9827{
9828 int i;
9829
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009830 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009831 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009832 seq_printf(m, "Pipe [%d]:\n", i);
9833 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9834 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9835 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9836 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9837 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9838 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9839 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9840 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9841
9842 seq_printf(m, "Plane [%d]:\n", i);
9843 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9844 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009845 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009846 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009847 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9848 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009849 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009850 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009851 if (INTEL_INFO(dev)->gen >= 4) {
9852 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9853 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9854 }
9855
9856 seq_printf(m, "Cursor [%d]:\n", i);
9857 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9858 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9859 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9860 }
9861}
9862#endif