blob: 8303f256fe84181ccc538bdf1486f46c69a13808 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000375 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000385 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000392 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000672 struct device *dev;
673 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
Jiang Liu0e242612014-02-19 14:07:34 +0800676 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800677 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100678 if (segment != drhd->segment)
679 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800680
Jiang Liub683b232014-02-19 14:07:32 +0800681 for_each_active_dev_scope(drhd->devices,
682 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000683 if (!dev_is_pci(dev))
684 continue;
685 pdev = to_pci_dev(dev);
686 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800687 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000688 if (pdev->subordinate &&
689 pdev->subordinate->number <= bus &&
690 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100692 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800693
694 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800695 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800696 }
Jiang Liub683b232014-02-19 14:07:32 +0800697 iommu = NULL;
698out:
Jiang Liu0e242612014-02-19 14:07:34 +0800699 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800700
Jiang Liub683b232014-02-19 14:07:32 +0800701 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800702}
703
Weidong Han5331fe62008-12-08 23:00:00 +0800704static void domain_flush_cache(struct dmar_domain *domain,
705 void *addr, int size)
706{
707 if (!domain->iommu_coherency)
708 clflush_cache_range(addr, size);
709}
710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700711/* Gets context entry for a given bus and devfn */
712static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
713 u8 bus, u8 devfn)
714{
715 struct root_entry *root;
716 struct context_entry *context;
717 unsigned long phy_addr;
718 unsigned long flags;
719
720 spin_lock_irqsave(&iommu->lock, flags);
721 root = &iommu->root_entry[bus];
722 context = get_context_addr_from_root(root);
723 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700724 context = (struct context_entry *)
725 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 if (!context) {
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return NULL;
729 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700730 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 phy_addr = virt_to_phys((void *)context);
732 set_root_value(root, phy_addr);
733 set_root_present(root);
734 __iommu_flush_cache(iommu, root, sizeof(*root));
735 }
736 spin_unlock_irqrestore(&iommu->lock, flags);
737 return &context[devfn];
738}
739
740static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
741{
742 struct root_entry *root;
743 struct context_entry *context;
744 int ret;
745 unsigned long flags;
746
747 spin_lock_irqsave(&iommu->lock, flags);
748 root = &iommu->root_entry[bus];
749 context = get_context_addr_from_root(root);
750 if (!context) {
751 ret = 0;
752 goto out;
753 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000754 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700755out:
756 spin_unlock_irqrestore(&iommu->lock, flags);
757 return ret;
758}
759
760static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
761{
762 struct root_entry *root;
763 struct context_entry *context;
764 unsigned long flags;
765
766 spin_lock_irqsave(&iommu->lock, flags);
767 root = &iommu->root_entry[bus];
768 context = get_context_addr_from_root(root);
769 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000770 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771 __iommu_flush_cache(iommu, &context[devfn], \
772 sizeof(*context));
773 }
774 spin_unlock_irqrestore(&iommu->lock, flags);
775}
776
777static void free_context_table(struct intel_iommu *iommu)
778{
779 struct root_entry *root;
780 int i;
781 unsigned long flags;
782 struct context_entry *context;
783
784 spin_lock_irqsave(&iommu->lock, flags);
785 if (!iommu->root_entry) {
786 goto out;
787 }
788 for (i = 0; i < ROOT_ENTRY_NR; i++) {
789 root = &iommu->root_entry[i];
790 context = get_context_addr_from_root(root);
791 if (context)
792 free_pgtable_page(context);
793 }
794 free_pgtable_page(iommu->root_entry);
795 iommu->root_entry = NULL;
796out:
797 spin_unlock_irqrestore(&iommu->lock, flags);
798}
799
David Woodhouseb026fd22009-06-28 10:37:25 +0100800static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000801 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802{
David Woodhouseb026fd22009-06-28 10:37:25 +0100803 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *parent, *pte = NULL;
805 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700806 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200809
810 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
811 /* Address beyond IOMMU's addressing capabilities. */
812 return NULL;
813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 parent = domain->pgd;
815
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817 void *tmp_page;
818
David Woodhouseb026fd22009-06-28 10:37:25 +0100819 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000821 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000823 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 break;
825
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100827 uint64_t pteval;
828
Suresh Siddha4c923d42009-10-02 11:01:24 -0700829 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700830
David Woodhouse206a73c12009-07-01 19:30:28 +0100831 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100833
David Woodhousec85994e2009-07-01 19:21:24 +0100834 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400835 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100836 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
837 /* Someone else set it while we were thinking; use theirs. */
838 free_pgtable_page(tmp_page);
839 } else {
840 dma_pte_addr(pte);
841 domain_flush_cache(domain, pte, sizeof(*pte));
842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700843 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000844 if (level == 1)
845 break;
846
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000847 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 level--;
849 }
850
David Woodhouse5cf0a762014-03-19 16:07:49 +0000851 if (!*target_level)
852 *target_level = level;
853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854 return pte;
855}
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100859static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
860 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100861 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700862{
863 struct dma_pte *parent, *pte = NULL;
864 int total = agaw_to_level(domain->agaw);
865 int offset;
866
867 parent = domain->pgd;
868 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100869 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870 pte = &parent[offset];
871 if (level == total)
872 return pte;
873
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100874 if (!dma_pte_present(pte)) {
875 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100877 }
878
879 if (pte->val & DMA_PTE_LARGE_PAGE) {
880 *large_page = total;
881 return pte;
882 }
883
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000884 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 total--;
886 }
887 return NULL;
888}
889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000891static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100892 unsigned long start_pfn,
893 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894{
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100900 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700901 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100902
David Woodhouse04b18e62009-06-27 19:15:01 +0100903 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700904 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100905 large_page = 1;
906 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100907 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100908 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100909 continue;
910 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100913 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100914 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100915 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
916
David Woodhouse310a5ab2009-06-28 18:52:20 +0100917 domain_flush_cache(domain, first_pte,
918 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700919
920 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921}
922
Alex Williamson3269ee02013-06-15 10:27:19 -0600923static void dma_pte_free_level(struct dmar_domain *domain, int level,
924 struct dma_pte *pte, unsigned long pfn,
925 unsigned long start_pfn, unsigned long last_pfn)
926{
927 pfn = max(start_pfn, pfn);
928 pte = &pte[pfn_level_offset(pfn, level)];
929
930 do {
931 unsigned long level_pfn;
932 struct dma_pte *level_pte;
933
934 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
935 goto next;
936
937 level_pfn = pfn & level_mask(level - 1);
938 level_pte = phys_to_virt(dma_pte_addr(pte));
939
940 if (level > 2)
941 dma_pte_free_level(domain, level - 1, level_pte,
942 level_pfn, start_pfn, last_pfn);
943
944 /* If range covers entire pagetable, free it */
945 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800946 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600947 dma_clear_pte(pte);
948 domain_flush_cache(domain, pte, sizeof(*pte));
949 free_pgtable_page(level_pte);
950 }
951next:
952 pfn += level_size(level);
953 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
954}
955
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956/* free page table pages. last level pte should already be cleared */
957static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100958 unsigned long start_pfn,
959 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960{
David Woodhouse6660c632009-06-27 22:41:00 +0100961 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhouse6660c632009-06-27 22:41:00 +0100963 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
964 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700965 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700966
David Woodhousef3a0a522009-06-30 03:40:07 +0100967 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600968 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
969 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100972 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 free_pgtable_page(domain->pgd);
974 domain->pgd = NULL;
975 }
976}
977
David Woodhouseea8ea462014-03-05 17:09:32 +0000978/* When a page at a given level is being unlinked from its parent, we don't
979 need to *modify* it at all. All we need to do is make a list of all the
980 pages which can be freed just as soon as we've flushed the IOTLB and we
981 know the hardware page-walk will no longer touch them.
982 The 'pte' argument is the *parent* PTE, pointing to the page that is to
983 be freed. */
984static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
985 int level, struct dma_pte *pte,
986 struct page *freelist)
987{
988 struct page *pg;
989
990 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
991 pg->freelist = freelist;
992 freelist = pg;
993
994 if (level == 1)
995 return freelist;
996
997 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
998 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
999 freelist = dma_pte_list_pagetables(domain, level - 1,
1000 pte, freelist);
1001 }
1002
1003 return freelist;
1004}
1005
1006static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1007 struct dma_pte *pte, unsigned long pfn,
1008 unsigned long start_pfn,
1009 unsigned long last_pfn,
1010 struct page *freelist)
1011{
1012 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1013
1014 pfn = max(start_pfn, pfn);
1015 pte = &pte[pfn_level_offset(pfn, level)];
1016
1017 do {
1018 unsigned long level_pfn;
1019
1020 if (!dma_pte_present(pte))
1021 goto next;
1022
1023 level_pfn = pfn & level_mask(level);
1024
1025 /* If range covers entire pagetable, free it */
1026 if (start_pfn <= level_pfn &&
1027 last_pfn >= level_pfn + level_size(level) - 1) {
1028 /* These suborbinate page tables are going away entirely. Don't
1029 bother to clear them; we're just going to *free* them. */
1030 if (level > 1 && !dma_pte_superpage(pte))
1031 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1032
1033 dma_clear_pte(pte);
1034 if (!first_pte)
1035 first_pte = pte;
1036 last_pte = pte;
1037 } else if (level > 1) {
1038 /* Recurse down into a level that isn't *entirely* obsolete */
1039 freelist = dma_pte_clear_level(domain, level - 1,
1040 phys_to_virt(dma_pte_addr(pte)),
1041 level_pfn, start_pfn, last_pfn,
1042 freelist);
1043 }
1044next:
1045 pfn += level_size(level);
1046 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1047
1048 if (first_pte)
1049 domain_flush_cache(domain, first_pte,
1050 (void *)++last_pte - (void *)first_pte);
1051
1052 return freelist;
1053}
1054
1055/* We can't just free the pages because the IOMMU may still be walking
1056 the page tables, and may have cached the intermediate levels. The
1057 pages can only be freed after the IOTLB flush has been done. */
1058struct page *domain_unmap(struct dmar_domain *domain,
1059 unsigned long start_pfn,
1060 unsigned long last_pfn)
1061{
1062 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1063 struct page *freelist = NULL;
1064
1065 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1066 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1067 BUG_ON(start_pfn > last_pfn);
1068
1069 /* we don't need lock here; nobody else touches the iova range */
1070 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1071 domain->pgd, 0, start_pfn, last_pfn, NULL);
1072
1073 /* free pgd */
1074 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1075 struct page *pgd_page = virt_to_page(domain->pgd);
1076 pgd_page->freelist = freelist;
1077 freelist = pgd_page;
1078
1079 domain->pgd = NULL;
1080 }
1081
1082 return freelist;
1083}
1084
1085void dma_free_pagelist(struct page *freelist)
1086{
1087 struct page *pg;
1088
1089 while ((pg = freelist)) {
1090 freelist = pg->freelist;
1091 free_pgtable_page(page_address(pg));
1092 }
1093}
1094
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095/* iommu handling */
1096static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1097{
1098 struct root_entry *root;
1099 unsigned long flags;
1100
Suresh Siddha4c923d42009-10-02 11:01:24 -07001101 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 if (!root)
1103 return -ENOMEM;
1104
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001105 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106
1107 spin_lock_irqsave(&iommu->lock, flags);
1108 iommu->root_entry = root;
1109 spin_unlock_irqrestore(&iommu->lock, flags);
1110
1111 return 0;
1112}
1113
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114static void iommu_set_root_entry(struct intel_iommu *iommu)
1115{
1116 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001117 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118 unsigned long flag;
1119
1120 addr = iommu->root_entry;
1121
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001122 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1124
David Woodhousec416daa2009-05-10 20:30:58 +01001125 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
1127 /* Make sure hardware complete it */
1128 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001129 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
1134static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1135{
1136 u32 val;
1137 unsigned long flag;
1138
David Woodhouse9af88142009-02-13 23:18:03 +00001139 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001142 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001143 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
1145 /* Make sure hardware complete it */
1146 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001147 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001150}
1151
1152/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001153static void __iommu_flush_context(struct intel_iommu *iommu,
1154 u16 did, u16 source_id, u8 function_mask,
1155 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156{
1157 u64 val = 0;
1158 unsigned long flag;
1159
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 switch (type) {
1161 case DMA_CCMD_GLOBAL_INVL:
1162 val = DMA_CCMD_GLOBAL_INVL;
1163 break;
1164 case DMA_CCMD_DOMAIN_INVL:
1165 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1166 break;
1167 case DMA_CCMD_DEVICE_INVL:
1168 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1169 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1170 break;
1171 default:
1172 BUG();
1173 }
1174 val |= DMA_CCMD_ICC;
1175
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001176 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1178
1179 /* Make sure hardware complete it */
1180 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1181 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1182
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001183 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184}
1185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001187static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1188 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189{
1190 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1191 u64 val = 0, val_iva = 0;
1192 unsigned long flag;
1193
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001194 switch (type) {
1195 case DMA_TLB_GLOBAL_FLUSH:
1196 /* global flush doesn't need set IVA_REG */
1197 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1198 break;
1199 case DMA_TLB_DSI_FLUSH:
1200 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1201 break;
1202 case DMA_TLB_PSI_FLUSH:
1203 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001204 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205 val_iva = size_order | addr;
1206 break;
1207 default:
1208 BUG();
1209 }
1210 /* Note: set drain read/write */
1211#if 0
1212 /*
1213 * This is probably to be super secure.. Looks like we can
1214 * ignore it without any impact.
1215 */
1216 if (cap_read_drain(iommu->cap))
1217 val |= DMA_TLB_READ_DRAIN;
1218#endif
1219 if (cap_write_drain(iommu->cap))
1220 val |= DMA_TLB_WRITE_DRAIN;
1221
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001222 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 /* Note: Only uses first TLB reg currently */
1224 if (val_iva)
1225 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1226 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1230 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233
1234 /* check IOTLB invalidation granularity */
1235 if (DMA_TLB_IAIG(val) == 0)
1236 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1237 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1238 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001239 (unsigned long long)DMA_TLB_IIRG(type),
1240 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241}
1242
David Woodhouse64ae8922014-03-09 12:52:30 -07001243static struct device_domain_info *
1244iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1245 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001246{
Yu Zhao93a23a72009-05-18 13:51:37 +08001247 int found = 0;
1248 unsigned long flags;
1249 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001250 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001251
1252 if (!ecap_dev_iotlb_support(iommu->ecap))
1253 return NULL;
1254
1255 if (!iommu->qi)
1256 return NULL;
1257
1258 spin_lock_irqsave(&device_domain_lock, flags);
1259 list_for_each_entry(info, &domain->devices, link)
1260 if (info->bus == bus && info->devfn == devfn) {
1261 found = 1;
1262 break;
1263 }
1264 spin_unlock_irqrestore(&device_domain_lock, flags);
1265
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001266 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001267 return NULL;
1268
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001269 pdev = to_pci_dev(info->dev);
1270
1271 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001272 return NULL;
1273
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001274 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001275 return NULL;
1276
Yu Zhao93a23a72009-05-18 13:51:37 +08001277 return info;
1278}
1279
1280static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1281{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001282 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001283 return;
1284
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001285 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001286}
1287
1288static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1289{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001290 if (!info->dev || !dev_is_pci(info->dev) ||
1291 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001292 return;
1293
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001294 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001295}
1296
1297static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1298 u64 addr, unsigned mask)
1299{
1300 u16 sid, qdep;
1301 unsigned long flags;
1302 struct device_domain_info *info;
1303
1304 spin_lock_irqsave(&device_domain_lock, flags);
1305 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001306 struct pci_dev *pdev;
1307 if (!info->dev || !dev_is_pci(info->dev))
1308 continue;
1309
1310 pdev = to_pci_dev(info->dev);
1311 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001312 continue;
1313
1314 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001315 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001316 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1317 }
1318 spin_unlock_irqrestore(&device_domain_lock, flags);
1319}
1320
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001321static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001322 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001323{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001324 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001325 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327 BUG_ON(pages == 0);
1328
David Woodhouseea8ea462014-03-05 17:09:32 +00001329 if (ih)
1330 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001331 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001332 * Fallback to domain selective flush if no PSI support or the size is
1333 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334 * PSI requires page size to be 2 ^ x, and the base address is naturally
1335 * aligned to the size
1336 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001337 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1338 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001339 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001340 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001341 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001342 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001343
1344 /*
Nadav Amit82653632010-04-01 13:24:40 +03001345 * In caching mode, changes of pages from non-present to present require
1346 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001347 */
Nadav Amit82653632010-04-01 13:24:40 +03001348 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001349 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001350}
1351
mark grossf8bab732008-02-08 04:18:38 -08001352static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1353{
1354 u32 pmen;
1355 unsigned long flags;
1356
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001357 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001358 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1359 pmen &= ~DMA_PMEN_EPM;
1360 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1361
1362 /* wait for the protected region status bit to clear */
1363 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1364 readl, !(pmen & DMA_PMEN_PRS), pmen);
1365
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001366 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001367}
1368
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001369static int iommu_enable_translation(struct intel_iommu *iommu)
1370{
1371 u32 sts;
1372 unsigned long flags;
1373
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001374 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001375 iommu->gcmd |= DMA_GCMD_TE;
1376 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001377
1378 /* Make sure hardware complete it */
1379 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001380 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001381
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001382 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383 return 0;
1384}
1385
1386static int iommu_disable_translation(struct intel_iommu *iommu)
1387{
1388 u32 sts;
1389 unsigned long flag;
1390
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001391 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392 iommu->gcmd &= ~DMA_GCMD_TE;
1393 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001397 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400 return 0;
1401}
1402
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001403
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001404static int iommu_init_domains(struct intel_iommu *iommu)
1405{
1406 unsigned long ndomains;
1407 unsigned long nlongs;
1408
1409 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001410 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1411 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001412 nlongs = BITS_TO_LONGS(ndomains);
1413
Donald Dutile94a91b52009-08-20 16:51:34 -04001414 spin_lock_init(&iommu->lock);
1415
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 /* TBD: there might be 64K domains,
1417 * consider other allocation for future chip
1418 */
1419 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1420 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001421 pr_err("IOMMU%d: allocating domain id array failed\n",
1422 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001423 return -ENOMEM;
1424 }
1425 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1426 GFP_KERNEL);
1427 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001428 pr_err("IOMMU%d: allocating domain array failed\n",
1429 iommu->seq_id);
1430 kfree(iommu->domain_ids);
1431 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001432 return -ENOMEM;
1433 }
1434
1435 /*
1436 * if Caching mode is set, then invalid translations are tagged
1437 * with domainid 0. Hence we need to pre-allocate it.
1438 */
1439 if (cap_caching_mode(iommu->cap))
1440 set_bit(0, iommu->domain_ids);
1441 return 0;
1442}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001443
Jiang Liua868e6b2014-01-06 14:18:20 +08001444static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445{
1446 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001447 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001448 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
Donald Dutile94a91b52009-08-20 16:51:34 -04001450 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001451 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001452 /*
1453 * Domain id 0 is reserved for invalid translation
1454 * if hardware supports caching mode.
1455 */
1456 if (cap_caching_mode(iommu->cap) && i == 0)
1457 continue;
1458
Donald Dutile94a91b52009-08-20 16:51:34 -04001459 domain = iommu->domains[i];
1460 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001461
Donald Dutile94a91b52009-08-20 16:51:34 -04001462 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001463 count = --domain->iommu_count;
1464 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001465 if (count == 0)
1466 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001467 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468 }
1469
1470 if (iommu->gcmd & DMA_GCMD_TE)
1471 iommu_disable_translation(iommu);
1472
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473 kfree(iommu->domains);
1474 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001475 iommu->domains = NULL;
1476 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001477
Weidong Hand9630fe2008-12-08 11:06:32 +08001478 g_iommus[iommu->seq_id] = NULL;
1479
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001480 /* free context mapping */
1481 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482}
1483
Jiang Liu92d03cc2014-02-19 14:07:28 +08001484static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001485{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001486 /* domain id for virtual machine, it won't be set in context */
1487 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001488 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489
1490 domain = alloc_domain_mem();
1491 if (!domain)
1492 return NULL;
1493
Suresh Siddha4c923d42009-10-02 11:01:24 -07001494 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001495 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001496 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001497 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001498 spin_lock_init(&domain->iommu_lock);
1499 INIT_LIST_HEAD(&domain->devices);
1500 if (vm) {
1501 domain->id = atomic_inc_return(&vm_domid);
1502 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1503 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001504
1505 return domain;
1506}
1507
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001508static int iommu_attach_domain(struct dmar_domain *domain,
1509 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001510{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001511 int num;
1512 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001513 unsigned long flags;
1514
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001515 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001516
1517 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001518
1519 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1520 if (num >= ndomains) {
1521 spin_unlock_irqrestore(&iommu->lock, flags);
1522 printk(KERN_ERR "IOMMU: no free domain ids\n");
1523 return -ENOMEM;
1524 }
1525
1526 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001527 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001528 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001529 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530 iommu->domains[num] = domain;
1531 spin_unlock_irqrestore(&iommu->lock, flags);
1532
1533 return 0;
1534}
1535
1536static void iommu_detach_domain(struct dmar_domain *domain,
1537 struct intel_iommu *iommu)
1538{
1539 unsigned long flags;
1540 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001541
1542 spin_lock_irqsave(&iommu->lock, flags);
1543 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001544 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001545 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001546 clear_bit(num, iommu->domain_ids);
1547 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001548 break;
1549 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001550 }
Weidong Han8c11e792008-12-08 15:29:22 +08001551 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001552}
1553
1554static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001555static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001556
Joseph Cihula51a63e62011-03-21 11:04:24 -07001557static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001558{
1559 struct pci_dev *pdev = NULL;
1560 struct iova *iova;
1561 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001562
David Millerf6611972008-02-06 01:36:23 -08001563 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
Mark Gross8a443df2008-03-04 14:59:31 -08001565 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1566 &reserved_rbtree_key);
1567
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568 /* IOAPIC ranges shouldn't be accessed by DMA */
1569 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1570 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001571 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001572 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001573 return -ENODEV;
1574 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575
1576 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1577 for_each_pci_dev(pdev) {
1578 struct resource *r;
1579
1580 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1581 r = &pdev->resource[i];
1582 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1583 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001584 iova = reserve_iova(&reserved_iova_list,
1585 IOVA_PFN(r->start),
1586 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001587 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001589 return -ENODEV;
1590 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001591 }
1592 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001593 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001594}
1595
1596static void domain_reserve_special_ranges(struct dmar_domain *domain)
1597{
1598 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1599}
1600
1601static inline int guestwidth_to_adjustwidth(int gaw)
1602{
1603 int agaw;
1604 int r = (gaw - 12) % 9;
1605
1606 if (r == 0)
1607 agaw = gaw;
1608 else
1609 agaw = gaw + 9 - r;
1610 if (agaw > 64)
1611 agaw = 64;
1612 return agaw;
1613}
1614
1615static int domain_init(struct dmar_domain *domain, int guest_width)
1616{
1617 struct intel_iommu *iommu;
1618 int adjust_width, agaw;
1619 unsigned long sagaw;
1620
David Millerf6611972008-02-06 01:36:23 -08001621 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001622 domain_reserve_special_ranges(domain);
1623
1624 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001625 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626 if (guest_width > cap_mgaw(iommu->cap))
1627 guest_width = cap_mgaw(iommu->cap);
1628 domain->gaw = guest_width;
1629 adjust_width = guestwidth_to_adjustwidth(guest_width);
1630 agaw = width_to_agaw(adjust_width);
1631 sagaw = cap_sagaw(iommu->cap);
1632 if (!test_bit(agaw, &sagaw)) {
1633 /* hardware doesn't support it, choose a bigger one */
1634 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1635 agaw = find_next_bit(&sagaw, 5, agaw);
1636 if (agaw >= 5)
1637 return -ENODEV;
1638 }
1639 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640
Weidong Han8e6040972008-12-08 15:49:06 +08001641 if (ecap_coherent(iommu->ecap))
1642 domain->iommu_coherency = 1;
1643 else
1644 domain->iommu_coherency = 0;
1645
Sheng Yang58c610b2009-03-18 15:33:05 +08001646 if (ecap_sc_support(iommu->ecap))
1647 domain->iommu_snooping = 1;
1648 else
1649 domain->iommu_snooping = 0;
1650
David Woodhouse214e39a2014-03-19 10:38:49 +00001651 if (intel_iommu_superpage)
1652 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1653 else
1654 domain->iommu_superpage = 0;
1655
Suresh Siddha4c923d42009-10-02 11:01:24 -07001656 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001657
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001658 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001659 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 if (!domain->pgd)
1661 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001662 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001663 return 0;
1664}
1665
1666static void domain_exit(struct dmar_domain *domain)
1667{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001668 struct dmar_drhd_unit *drhd;
1669 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001670 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001671
1672 /* Domain 0 is reserved, so dont process it */
1673 if (!domain)
1674 return;
1675
Alex Williamson7b668352011-05-24 12:02:41 +01001676 /* Flush any lazy unmaps that may reference this domain */
1677 if (!intel_iommu_strict)
1678 flush_unmaps_timeout(0);
1679
Jiang Liu92d03cc2014-02-19 14:07:28 +08001680 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001682
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 /* destroy iovas */
1684 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685
David Woodhouseea8ea462014-03-05 17:09:32 +00001686 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687
Jiang Liu92d03cc2014-02-19 14:07:28 +08001688 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001689 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001690 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001691 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1692 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001693 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001694 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001695
David Woodhouseea8ea462014-03-05 17:09:32 +00001696 dma_free_pagelist(freelist);
1697
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698 free_domain_mem(domain);
1699}
1700
David Woodhouse64ae8922014-03-09 12:52:30 -07001701static int domain_context_mapping_one(struct dmar_domain *domain,
1702 struct intel_iommu *iommu,
1703 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001704{
1705 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001707 struct dma_pte *pgd;
1708 unsigned long num;
1709 unsigned long ndomains;
1710 int id;
1711 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001712 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713
1714 pr_debug("Set context mapping for %02x:%02x.%d\n",
1715 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001716
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001717 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001718 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1719 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001720
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001721 context = device_to_context_entry(iommu, bus, devfn);
1722 if (!context)
1723 return -ENOMEM;
1724 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001725 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726 spin_unlock_irqrestore(&iommu->lock, flags);
1727 return 0;
1728 }
1729
Weidong Hanea6606b2008-12-08 23:08:15 +08001730 id = domain->id;
1731 pgd = domain->pgd;
1732
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001733 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1734 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001735 int found = 0;
1736
1737 /* find an available domain id for this device in iommu */
1738 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001739 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001740 if (iommu->domains[num] == domain) {
1741 id = num;
1742 found = 1;
1743 break;
1744 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001745 }
1746
1747 if (found == 0) {
1748 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1749 if (num >= ndomains) {
1750 spin_unlock_irqrestore(&iommu->lock, flags);
1751 printk(KERN_ERR "IOMMU: no free domain ids\n");
1752 return -EFAULT;
1753 }
1754
1755 set_bit(num, iommu->domain_ids);
1756 iommu->domains[num] = domain;
1757 id = num;
1758 }
1759
1760 /* Skip top levels of page tables for
1761 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001762 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001763 */
Chris Wright1672af12009-12-02 12:06:34 -08001764 if (translation != CONTEXT_TT_PASS_THROUGH) {
1765 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1766 pgd = phys_to_virt(dma_pte_addr(pgd));
1767 if (!dma_pte_present(pgd)) {
1768 spin_unlock_irqrestore(&iommu->lock, flags);
1769 return -ENOMEM;
1770 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001771 }
1772 }
1773 }
1774
1775 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001776
Yu Zhao93a23a72009-05-18 13:51:37 +08001777 if (translation != CONTEXT_TT_PASS_THROUGH) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001778 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001779 translation = info ? CONTEXT_TT_DEV_IOTLB :
1780 CONTEXT_TT_MULTI_LEVEL;
1781 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001782 /*
1783 * In pass through mode, AW must be programmed to indicate the largest
1784 * AGAW value supported by hardware. And ASR is ignored by hardware.
1785 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001786 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001787 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001788 else {
1789 context_set_address_root(context, virt_to_phys(pgd));
1790 context_set_address_width(context, iommu->agaw);
1791 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001792
1793 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001794 context_set_fault_enable(context);
1795 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001796 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001797
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001798 /*
1799 * It's a non-present to present mapping. If hardware doesn't cache
1800 * non-present entry we only need to flush the write-buffer. If the
1801 * _does_ cache non-present entries, then it does so in the special
1802 * domain #0, which we have to flush:
1803 */
1804 if (cap_caching_mode(iommu->cap)) {
1805 iommu->flush.flush_context(iommu, 0,
1806 (((u16)bus) << 8) | devfn,
1807 DMA_CCMD_MASK_NOBIT,
1808 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001809 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001810 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001812 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001813 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001815
1816 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001817 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001818 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001819 if (domain->iommu_count == 1)
1820 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001821 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001822 }
1823 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001824 return 0;
1825}
1826
1827static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001828domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1829 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001830{
1831 int ret;
1832 struct pci_dev *tmp, *parent;
David Woodhouse64ae8922014-03-09 12:52:30 -07001833 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001834
David Woodhouse64ae8922014-03-09 12:52:30 -07001835 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1836 pdev->devfn);
1837 if (!iommu)
1838 return -ENODEV;
1839
1840 ret = domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001841 pdev->bus->number, pdev->devfn,
1842 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843 if (ret)
1844 return ret;
1845
1846 /* dependent device mapping */
1847 tmp = pci_find_upstream_pcie_bridge(pdev);
1848 if (!tmp)
1849 return 0;
1850 /* Secondary interface's bus number and devfn 0 */
1851 parent = pdev->bus->self;
1852 while (parent != tmp) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001853 ret = domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001854 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001855 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001856 if (ret)
1857 return ret;
1858 parent = parent->bus->self;
1859 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001860 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001861 return domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001862 tmp->subordinate->number, 0,
1863 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001864 else /* this is a legacy PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001865 return domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001866 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001867 tmp->devfn,
1868 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001869}
1870
Weidong Han5331fe62008-12-08 23:00:00 +08001871static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872{
1873 int ret;
1874 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001875 struct intel_iommu *iommu;
1876
David Woodhouse276dbf992009-04-04 01:45:37 +01001877 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1878 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001879 if (!iommu)
1880 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881
David Woodhouse276dbf992009-04-04 01:45:37 +01001882 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883 if (!ret)
1884 return ret;
1885 /* dependent device mapping */
1886 tmp = pci_find_upstream_pcie_bridge(pdev);
1887 if (!tmp)
1888 return ret;
1889 /* Secondary interface's bus number and devfn 0 */
1890 parent = pdev->bus->self;
1891 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001892 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001893 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894 if (!ret)
1895 return ret;
1896 parent = parent->bus->self;
1897 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001898 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001899 return device_context_mapped(iommu, tmp->subordinate->number,
1900 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001902 return device_context_mapped(iommu, tmp->bus->number,
1903 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001904}
1905
Fenghua Yuf5329592009-08-04 15:09:37 -07001906/* Returns a number of VTD pages, but aligned to MM page size */
1907static inline unsigned long aligned_nrpages(unsigned long host_addr,
1908 size_t size)
1909{
1910 host_addr &= ~PAGE_MASK;
1911 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1912}
1913
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001914/* Return largest possible superpage level for a given mapping */
1915static inline int hardware_largepage_caps(struct dmar_domain *domain,
1916 unsigned long iov_pfn,
1917 unsigned long phy_pfn,
1918 unsigned long pages)
1919{
1920 int support, level = 1;
1921 unsigned long pfnmerge;
1922
1923 support = domain->iommu_superpage;
1924
1925 /* To use a large page, the virtual *and* physical addresses
1926 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1927 of them will mean we have to use smaller pages. So just
1928 merge them and check both at once. */
1929 pfnmerge = iov_pfn | phy_pfn;
1930
1931 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1932 pages >>= VTD_STRIDE_SHIFT;
1933 if (!pages)
1934 break;
1935 pfnmerge >>= VTD_STRIDE_SHIFT;
1936 level++;
1937 support--;
1938 }
1939 return level;
1940}
1941
David Woodhouse9051aa02009-06-29 12:30:54 +01001942static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1943 struct scatterlist *sg, unsigned long phys_pfn,
1944 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001945{
1946 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001947 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001948 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001949 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001950 unsigned int largepage_lvl = 0;
1951 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001952
1953 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1954
1955 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1956 return -EINVAL;
1957
1958 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1959
David Woodhouse9051aa02009-06-29 12:30:54 +01001960 if (sg)
1961 sg_res = 0;
1962 else {
1963 sg_res = nr_pages + 1;
1964 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1965 }
1966
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001967 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001968 uint64_t tmp;
1969
David Woodhousee1605492009-06-29 11:17:38 +01001970 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001971 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001972 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1973 sg->dma_length = sg->length;
1974 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001975 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001976 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001977
David Woodhousee1605492009-06-29 11:17:38 +01001978 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001979 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1980
David Woodhouse5cf0a762014-03-19 16:07:49 +00001981 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001982 if (!pte)
1983 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001984 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001985 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001986 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001987 /* Ensure that old small page tables are removed to make room
1988 for superpage, if they exist. */
1989 dma_pte_clear_range(domain, iov_pfn,
1990 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1991 dma_pte_free_pagetable(domain, iov_pfn,
1992 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1993 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001994 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001995 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001996
David Woodhousee1605492009-06-29 11:17:38 +01001997 }
1998 /* We don't need lock here, nobody else
1999 * touches the iova range
2000 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002001 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002002 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002003 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002004 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2005 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002006 if (dumps) {
2007 dumps--;
2008 debug_dma_dump_mappings(NULL);
2009 }
2010 WARN_ON(1);
2011 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002012
2013 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2014
2015 BUG_ON(nr_pages < lvl_pages);
2016 BUG_ON(sg_res < lvl_pages);
2017
2018 nr_pages -= lvl_pages;
2019 iov_pfn += lvl_pages;
2020 phys_pfn += lvl_pages;
2021 pteval += lvl_pages * VTD_PAGE_SIZE;
2022 sg_res -= lvl_pages;
2023
2024 /* If the next PTE would be the first in a new page, then we
2025 need to flush the cache on the entries we've just written.
2026 And then we'll need to recalculate 'pte', so clear it and
2027 let it get set again in the if (!pte) block above.
2028
2029 If we're done (!nr_pages) we need to flush the cache too.
2030
2031 Also if we've been setting superpages, we may need to
2032 recalculate 'pte' and switch back to smaller pages for the
2033 end of the mapping, if the trailing size is not enough to
2034 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002035 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002036 if (!nr_pages || first_pte_in_page(pte) ||
2037 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002038 domain_flush_cache(domain, first_pte,
2039 (void *)pte - (void *)first_pte);
2040 pte = NULL;
2041 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002042
2043 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002044 sg = sg_next(sg);
2045 }
2046 return 0;
2047}
2048
David Woodhouse9051aa02009-06-29 12:30:54 +01002049static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2050 struct scatterlist *sg, unsigned long nr_pages,
2051 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002052{
David Woodhouse9051aa02009-06-29 12:30:54 +01002053 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2054}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002055
David Woodhouse9051aa02009-06-29 12:30:54 +01002056static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2057 unsigned long phys_pfn, unsigned long nr_pages,
2058 int prot)
2059{
2060 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002061}
2062
Weidong Hanc7151a82008-12-08 22:51:37 +08002063static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002064{
Weidong Hanc7151a82008-12-08 22:51:37 +08002065 if (!iommu)
2066 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002067
2068 clear_context_table(iommu, bus, devfn);
2069 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002070 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002071 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002072}
2073
David Woodhouse109b9b02012-05-25 17:43:02 +01002074static inline void unlink_domain_info(struct device_domain_info *info)
2075{
2076 assert_spin_locked(&device_domain_lock);
2077 list_del(&info->link);
2078 list_del(&info->global);
2079 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002080 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002081}
2082
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002083static void domain_remove_dev_info(struct dmar_domain *domain)
2084{
2085 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002086 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002087 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002088
2089 spin_lock_irqsave(&device_domain_lock, flags);
2090 while (!list_empty(&domain->devices)) {
2091 info = list_entry(domain->devices.next,
2092 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002093 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002094 spin_unlock_irqrestore(&device_domain_lock, flags);
2095
Yu Zhao93a23a72009-05-18 13:51:37 +08002096 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002097 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002098 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002099
Jiang Liu92d03cc2014-02-19 14:07:28 +08002100 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2101 iommu_detach_dependent_devices(iommu, info->dev);
2102 /* clear this iommu in iommu_bmp, update iommu count
2103 * and capabilities
2104 */
2105 spin_lock_irqsave(&domain->iommu_lock, flags2);
2106 if (test_and_clear_bit(iommu->seq_id,
2107 domain->iommu_bmp)) {
2108 domain->iommu_count--;
2109 domain_update_iommu_cap(domain);
2110 }
2111 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2112 }
2113
2114 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002115 spin_lock_irqsave(&device_domain_lock, flags);
2116 }
2117 spin_unlock_irqrestore(&device_domain_lock, flags);
2118}
2119
2120/*
2121 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002122 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002123 */
David Woodhouse1525a292014-03-06 16:19:30 +00002124static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002125{
2126 struct device_domain_info *info;
2127
2128 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002129 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002130 if (info)
2131 return info->domain;
2132 return NULL;
2133}
2134
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002135static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002136dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2137{
2138 struct device_domain_info *info;
2139
2140 list_for_each_entry(info, &device_domain_list, global)
2141 if (info->segment == segment && info->bus == bus &&
2142 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002143 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002144
2145 return NULL;
2146}
2147
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002148static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2149 int segment, int bus, int devfn,
David Woodhouseb718cd32014-03-09 13:11:33 -07002150 struct device *dev,
2151 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002152{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002153 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002154 struct device_domain_info *info;
2155 unsigned long flags;
2156
2157 info = alloc_devinfo_mem();
2158 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002159 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002160
2161 info->segment = segment;
2162 info->bus = bus;
2163 info->devfn = devfn;
2164 info->dev = dev;
2165 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002166 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002167 if (!dev)
2168 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2169
2170 spin_lock_irqsave(&device_domain_lock, flags);
2171 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002172 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002173 else {
2174 struct device_domain_info *info2;
2175 info2 = dmar_search_domain_by_dev_info(segment, bus, devfn);
2176 if (info2)
2177 found = info2->domain;
2178 }
Jiang Liu745f2582014-02-19 14:07:26 +08002179 if (found) {
2180 spin_unlock_irqrestore(&device_domain_lock, flags);
2181 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002182 /* Caller must free the original domain */
2183 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002184 }
2185
David Woodhouseb718cd32014-03-09 13:11:33 -07002186 list_add(&info->link, &domain->devices);
2187 list_add(&info->global, &device_domain_list);
2188 if (dev)
2189 dev->archdata.iommu = info;
2190 spin_unlock_irqrestore(&device_domain_lock, flags);
2191
2192 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002193}
2194
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195/* domain is initialized */
2196static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2197{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002198 struct dmar_domain *domain, *free = NULL;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002199 struct intel_iommu *iommu = NULL;
2200 struct device_domain_info *info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002201 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002202 struct pci_dev *dev_tmp;
2203 unsigned long flags;
2204 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002205 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002206
David Woodhouse1525a292014-03-06 16:19:30 +00002207 domain = find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002208 if (domain)
2209 return domain;
2210
David Woodhouse276dbf992009-04-04 01:45:37 +01002211 segment = pci_domain_nr(pdev->bus);
2212
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002213 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2214 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002215 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002216 bus = dev_tmp->subordinate->number;
2217 devfn = 0;
2218 } else {
2219 bus = dev_tmp->bus->number;
2220 devfn = dev_tmp->devfn;
2221 }
2222 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002223 info = dmar_search_domain_by_dev_info(segment, bus, devfn);
2224 if (info) {
2225 iommu = info->iommu;
2226 domain = info->domain;
2227 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002228 spin_unlock_irqrestore(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002229 if (info)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002230 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002231 }
2232
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002233 drhd = dmar_find_matched_drhd_unit(pdev);
2234 if (!drhd) {
2235 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2236 pci_name(pdev));
2237 return NULL;
2238 }
2239 iommu = drhd->iommu;
2240
Jiang Liu745f2582014-02-19 14:07:26 +08002241 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002242 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002243 if (!domain)
2244 goto error;
2245 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002246 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002247 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002248 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002249 free = domain;
2250 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002251 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002252
2253 /* register pcie-to-pci device */
2254 if (dev_tmp) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002255 domain = dmar_insert_dev_info(iommu, segment, bus, devfn, NULL,
2256 domain);
David Woodhouseb718cd32014-03-09 13:11:33 -07002257 if (!domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002258 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002259 }
2260
2261found_domain:
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002262 domain = dmar_insert_dev_info(iommu, segment, pdev->bus->number,
2263 pdev->devfn, &pdev->dev, domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002264error:
David Woodhouseb718cd32014-03-09 13:11:33 -07002265 if (free != domain)
Jiang Liue85bb5d2014-02-19 14:07:27 +08002266 domain_exit(free);
David Woodhouseb718cd32014-03-09 13:11:33 -07002267
2268 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002269}
2270
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002271static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002272#define IDENTMAP_ALL 1
2273#define IDENTMAP_GFX 2
2274#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002275
David Woodhouseb2132032009-06-26 18:50:28 +01002276static int iommu_domain_identity_map(struct dmar_domain *domain,
2277 unsigned long long start,
2278 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002279{
David Woodhousec5395d52009-06-28 16:35:56 +01002280 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2281 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002282
David Woodhousec5395d52009-06-28 16:35:56 +01002283 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2284 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002285 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002286 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002287 }
2288
David Woodhousec5395d52009-06-28 16:35:56 +01002289 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2290 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002291 /*
2292 * RMRR range might have overlap with physical memory range,
2293 * clear it first
2294 */
David Woodhousec5395d52009-06-28 16:35:56 +01002295 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002296
David Woodhousec5395d52009-06-28 16:35:56 +01002297 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2298 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002299 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002300}
2301
2302static int iommu_prepare_identity_map(struct pci_dev *pdev,
2303 unsigned long long start,
2304 unsigned long long end)
2305{
2306 struct dmar_domain *domain;
2307 int ret;
2308
David Woodhousec7ab48d2009-06-26 19:10:36 +01002309 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002310 if (!domain)
2311 return -ENOMEM;
2312
David Woodhouse19943b02009-08-04 16:19:20 +01002313 /* For _hardware_ passthrough, don't bother. But for software
2314 passthrough, we do it anyway -- it may indicate a memory
2315 range which is reserved in E820, so which didn't get set
2316 up to start with in si_domain */
2317 if (domain == si_domain && hw_pass_through) {
2318 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2319 pci_name(pdev), start, end);
2320 return 0;
2321 }
2322
2323 printk(KERN_INFO
2324 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2325 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002326
David Woodhouse5595b522009-12-02 09:21:55 +00002327 if (end < start) {
2328 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2329 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2330 dmi_get_system_info(DMI_BIOS_VENDOR),
2331 dmi_get_system_info(DMI_BIOS_VERSION),
2332 dmi_get_system_info(DMI_PRODUCT_VERSION));
2333 ret = -EIO;
2334 goto error;
2335 }
2336
David Woodhouse2ff729f2009-08-26 14:25:41 +01002337 if (end >> agaw_to_width(domain->agaw)) {
2338 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2339 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2340 agaw_to_width(domain->agaw),
2341 dmi_get_system_info(DMI_BIOS_VENDOR),
2342 dmi_get_system_info(DMI_BIOS_VERSION),
2343 dmi_get_system_info(DMI_PRODUCT_VERSION));
2344 ret = -EIO;
2345 goto error;
2346 }
David Woodhouse19943b02009-08-04 16:19:20 +01002347
David Woodhouseb2132032009-06-26 18:50:28 +01002348 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002349 if (ret)
2350 goto error;
2351
2352 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002353 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002354 if (ret)
2355 goto error;
2356
2357 return 0;
2358
2359 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002360 domain_exit(domain);
2361 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002362}
2363
2364static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2365 struct pci_dev *pdev)
2366{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002367 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002368 return 0;
2369 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002370 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002371}
2372
Suresh Siddhad3f13812011-08-23 17:05:25 -07002373#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002374static inline void iommu_prepare_isa(void)
2375{
2376 struct pci_dev *pdev;
2377 int ret;
2378
2379 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2380 if (!pdev)
2381 return;
2382
David Woodhousec7ab48d2009-06-26 19:10:36 +01002383 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002384 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002385
2386 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002387 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2388 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002389
2390}
2391#else
2392static inline void iommu_prepare_isa(void)
2393{
2394 return;
2395}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002396#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002397
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002398static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002399
Matt Kraai071e1372009-08-23 22:30:22 -07002400static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002401{
2402 struct dmar_drhd_unit *drhd;
2403 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002404 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002405
Jiang Liu92d03cc2014-02-19 14:07:28 +08002406 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002407 if (!si_domain)
2408 return -EFAULT;
2409
Jiang Liu92d03cc2014-02-19 14:07:28 +08002410 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2411
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002412 for_each_active_iommu(iommu, drhd) {
2413 ret = iommu_attach_domain(si_domain, iommu);
2414 if (ret) {
2415 domain_exit(si_domain);
2416 return -EFAULT;
2417 }
2418 }
2419
2420 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2421 domain_exit(si_domain);
2422 return -EFAULT;
2423 }
2424
Jiang Liu9544c002014-01-06 14:18:13 +08002425 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2426 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002427
David Woodhouse19943b02009-08-04 16:19:20 +01002428 if (hw)
2429 return 0;
2430
David Woodhousec7ab48d2009-06-26 19:10:36 +01002431 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002432 unsigned long start_pfn, end_pfn;
2433 int i;
2434
2435 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2436 ret = iommu_domain_identity_map(si_domain,
2437 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2438 if (ret)
2439 return ret;
2440 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002441 }
2442
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002443 return 0;
2444}
2445
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002446static int identity_mapping(struct pci_dev *pdev)
2447{
2448 struct device_domain_info *info;
2449
2450 if (likely(!iommu_identity_mapping))
2451 return 0;
2452
Mike Traviscb452a42011-05-28 13:15:03 -05002453 info = pdev->dev.archdata.iommu;
2454 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2455 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002456
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002457 return 0;
2458}
2459
2460static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002461 struct pci_dev *pdev,
2462 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002463{
David Woodhouse0ac72662014-03-09 13:19:22 -07002464 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002465 struct intel_iommu *iommu;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002466 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002467
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002468 iommu = device_to_iommu(pci_domain_nr(pdev->bus),
2469 pdev->bus->number, pdev->devfn);
2470 if (!iommu)
2471 return -ENODEV;
2472
2473 ndomain = dmar_insert_dev_info(iommu, pci_domain_nr(pdev->bus),
David Woodhouse0ac72662014-03-09 13:19:22 -07002474 pdev->bus->number, pdev->devfn,
2475 &pdev->dev, domain);
2476 if (ndomain != domain)
2477 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002478
David Woodhousee2ad23d2012-05-25 17:42:54 +01002479 ret = domain_context_mapping(domain, pdev, translation);
2480 if (ret) {
David Woodhousee2f8c5f2014-03-09 13:25:07 -07002481 domain_remove_one_dev_info(domain, pdev);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002482 return ret;
2483 }
2484
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002485 return 0;
2486}
2487
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002488static bool device_has_rmrr(struct pci_dev *dev)
2489{
2490 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002491 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002492 int i;
2493
Jiang Liu0e242612014-02-19 14:07:34 +08002494 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002495 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002496 /*
2497 * Return TRUE if this RMRR contains the device that
2498 * is passed in.
2499 */
2500 for_each_active_dev_scope(rmrr->devices,
2501 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002502 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002503 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002504 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002505 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002506 }
Jiang Liu0e242612014-02-19 14:07:34 +08002507 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002508 return false;
2509}
2510
David Woodhouse6941af22009-07-04 18:24:27 +01002511static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2512{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002513
2514 /*
2515 * We want to prevent any device associated with an RMRR from
2516 * getting placed into the SI Domain. This is done because
2517 * problems exist when devices are moved in and out of domains
2518 * and their respective RMRR info is lost. We exempt USB devices
2519 * from this process due to their usage of RMRRs that are known
2520 * to not be needed after BIOS hand-off to OS.
2521 */
2522 if (device_has_rmrr(pdev) &&
2523 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2524 return 0;
2525
David Woodhousee0fc7e02009-09-30 09:12:17 -07002526 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2527 return 1;
2528
2529 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2530 return 1;
2531
2532 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2533 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002534
David Woodhouse3dfc8132009-07-04 19:11:08 +01002535 /*
2536 * We want to start off with all devices in the 1:1 domain, and
2537 * take them out later if we find they can't access all of memory.
2538 *
2539 * However, we can't do this for PCI devices behind bridges,
2540 * because all PCI devices behind the same bridge will end up
2541 * with the same source-id on their transactions.
2542 *
2543 * Practically speaking, we can't change things around for these
2544 * devices at run-time, because we can't be sure there'll be no
2545 * DMA transactions in flight for any of their siblings.
2546 *
2547 * So PCI devices (unless they're on the root bus) as well as
2548 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2549 * the 1:1 domain, just in _case_ one of their siblings turns out
2550 * not to be able to map all of memory.
2551 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002552 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002553 if (!pci_is_root_bus(pdev->bus))
2554 return 0;
2555 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2556 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002557 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002558 return 0;
2559
2560 /*
2561 * At boot time, we don't yet know if devices will be 64-bit capable.
2562 * Assume that they will -- if they turn out not to be, then we can
2563 * take them out of the 1:1 domain later.
2564 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002565 if (!startup) {
2566 /*
2567 * If the device's dma_mask is less than the system's memory
2568 * size then this is not a candidate for identity mapping.
2569 */
2570 u64 dma_mask = pdev->dma_mask;
2571
2572 if (pdev->dev.coherent_dma_mask &&
2573 pdev->dev.coherent_dma_mask < dma_mask)
2574 dma_mask = pdev->dev.coherent_dma_mask;
2575
2576 return dma_mask >= dma_get_required_mask(&pdev->dev);
2577 }
David Woodhouse6941af22009-07-04 18:24:27 +01002578
2579 return 1;
2580}
2581
Matt Kraai071e1372009-08-23 22:30:22 -07002582static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002583{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002584 struct pci_dev *pdev = NULL;
2585 int ret;
2586
David Woodhouse19943b02009-08-04 16:19:20 +01002587 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002588 if (ret)
2589 return -EFAULT;
2590
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002591 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002592 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002593 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002594 hw ? CONTEXT_TT_PASS_THROUGH :
2595 CONTEXT_TT_MULTI_LEVEL);
2596 if (ret) {
2597 /* device not associated with an iommu */
2598 if (ret == -ENODEV)
2599 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002600 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002601 }
2602 pr_info("IOMMU: %s identity mapping for device %s\n",
2603 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002604 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002605 }
2606
2607 return 0;
2608}
2609
Joseph Cihulab7792602011-05-03 00:08:37 -07002610static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002611{
2612 struct dmar_drhd_unit *drhd;
2613 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002614 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002615 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002616 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002617
2618 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002619 * for each drhd
2620 * allocate root
2621 * initialize and program root entry to not present
2622 * endfor
2623 */
2624 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002625 /*
2626 * lock not needed as this is only incremented in the single
2627 * threaded kernel __init code path all other access are read
2628 * only
2629 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002630 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2631 g_num_of_iommus++;
2632 continue;
2633 }
2634 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2635 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002636 }
2637
Weidong Hand9630fe2008-12-08 11:06:32 +08002638 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2639 GFP_KERNEL);
2640 if (!g_iommus) {
2641 printk(KERN_ERR "Allocating global iommu array failed\n");
2642 ret = -ENOMEM;
2643 goto error;
2644 }
2645
mark gross80b20dd2008-04-18 13:53:58 -07002646 deferred_flush = kzalloc(g_num_of_iommus *
2647 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2648 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002649 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002650 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002651 }
2652
Jiang Liu7c919772014-01-06 14:18:18 +08002653 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002654 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002656 ret = iommu_init_domains(iommu);
2657 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002658 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002660 /*
2661 * TBD:
2662 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002663 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002664 */
2665 ret = iommu_alloc_root_entry(iommu);
2666 if (ret) {
2667 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002668 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002669 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002670 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002671 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002672 }
2673
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002674 /*
2675 * Start from the sane iommu hardware state.
2676 */
Jiang Liu7c919772014-01-06 14:18:18 +08002677 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002678 /*
2679 * If the queued invalidation is already initialized by us
2680 * (for example, while enabling interrupt-remapping) then
2681 * we got the things already rolling from a sane state.
2682 */
2683 if (iommu->qi)
2684 continue;
2685
2686 /*
2687 * Clear any previous faults.
2688 */
2689 dmar_fault(-1, iommu);
2690 /*
2691 * Disable queued invalidation if supported and already enabled
2692 * before OS handover.
2693 */
2694 dmar_disable_qi(iommu);
2695 }
2696
Jiang Liu7c919772014-01-06 14:18:18 +08002697 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002698 if (dmar_enable_qi(iommu)) {
2699 /*
2700 * Queued Invalidate not enabled, use Register Based
2701 * Invalidate
2702 */
2703 iommu->flush.flush_context = __iommu_flush_context;
2704 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002705 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002706 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002707 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002708 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002709 } else {
2710 iommu->flush.flush_context = qi_flush_context;
2711 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002712 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002713 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002714 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002715 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002716 }
2717 }
2718
David Woodhouse19943b02009-08-04 16:19:20 +01002719 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002720 iommu_identity_mapping |= IDENTMAP_ALL;
2721
Suresh Siddhad3f13812011-08-23 17:05:25 -07002722#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002723 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002724#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002725
2726 check_tylersburg_isoch();
2727
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002728 /*
2729 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002730 * identity mappings for rmrr, gfx, and isa and may fall back to static
2731 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002732 */
David Woodhouse19943b02009-08-04 16:19:20 +01002733 if (iommu_identity_mapping) {
2734 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2735 if (ret) {
2736 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002737 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002738 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002739 }
David Woodhouse19943b02009-08-04 16:19:20 +01002740 /*
2741 * For each rmrr
2742 * for each dev attached to rmrr
2743 * do
2744 * locate drhd for dev, alloc domain for dev
2745 * allocate free domain
2746 * allocate page table entries for rmrr
2747 * if context not allocated for bus
2748 * allocate and init context
2749 * set present in root table for this bus
2750 * init context with domain, translation etc
2751 * endfor
2752 * endfor
2753 */
2754 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2755 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002756 /* some BIOS lists non-exist devices in DMAR table. */
2757 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002758 i, dev) {
2759 if (!dev_is_pci(dev))
2760 continue;
2761 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002762 if (ret)
2763 printk(KERN_ERR
2764 "IOMMU: mapping reserved region failed\n");
2765 }
2766 }
2767
2768 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002769
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002770 /*
2771 * for each drhd
2772 * enable fault log
2773 * global invalidate context cache
2774 * global invalidate iotlb
2775 * enable translation
2776 */
Jiang Liu7c919772014-01-06 14:18:18 +08002777 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002778 if (drhd->ignored) {
2779 /*
2780 * we always have to disable PMRs or DMA may fail on
2781 * this device
2782 */
2783 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002784 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002785 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002786 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002787
2788 iommu_flush_write_buffer(iommu);
2789
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002790 ret = dmar_set_interrupt(iommu);
2791 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002792 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002793
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002794 iommu_set_root_entry(iommu);
2795
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002796 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002797 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002798
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002799 ret = iommu_enable_translation(iommu);
2800 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002801 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002802
2803 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002804 }
2805
2806 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002807
2808free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002809 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002810 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002811 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002812free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002813 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002814error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002815 return ret;
2816}
2817
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002818/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002819static struct iova *intel_alloc_iova(struct device *dev,
2820 struct dmar_domain *domain,
2821 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002822{
2823 struct pci_dev *pdev = to_pci_dev(dev);
2824 struct iova *iova = NULL;
2825
David Woodhouse875764d2009-06-28 21:20:51 +01002826 /* Restrict dma_mask to the width that the iommu can handle */
2827 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2828
2829 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002830 /*
2831 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002832 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002833 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002834 */
David Woodhouse875764d2009-06-28 21:20:51 +01002835 iova = alloc_iova(&domain->iovad, nrpages,
2836 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2837 if (iova)
2838 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002839 }
David Woodhouse875764d2009-06-28 21:20:51 +01002840 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2841 if (unlikely(!iova)) {
2842 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2843 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002844 return NULL;
2845 }
2846
2847 return iova;
2848}
2849
David Woodhouse147202a2009-07-07 19:43:20 +01002850static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002851{
2852 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002853 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002854
2855 domain = get_domain_for_dev(pdev,
2856 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2857 if (!domain) {
2858 printk(KERN_ERR
2859 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002860 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002861 }
2862
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002863 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002864 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002865 ret = domain_context_mapping(domain, pdev,
2866 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002867 if (ret) {
2868 printk(KERN_ERR
2869 "Domain context map for %s failed",
2870 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002871 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002872 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002873 }
2874
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002875 return domain;
2876}
2877
David Woodhouse147202a2009-07-07 19:43:20 +01002878static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2879{
2880 struct device_domain_info *info;
2881
2882 /* No lock here, assumes no domain exit in normal case */
2883 info = dev->dev.archdata.iommu;
2884 if (likely(info))
2885 return info->domain;
2886
2887 return __get_valid_domain_for_dev(dev);
2888}
2889
David Woodhouse3d891942014-03-06 15:59:26 +00002890static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002891{
David Woodhouse3d891942014-03-06 15:59:26 +00002892 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002893}
2894
2895/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002896static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002897{
David Woodhouse73676832009-07-04 14:08:36 +01002898 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002899 int found;
2900
Yijing Wangdbad0862013-12-05 19:43:42 +08002901 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002902 return 1;
2903
David Woodhouse3d891942014-03-06 15:59:26 +00002904 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002905 return 1;
2906
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002907 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002908 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909
David Woodhouse3d891942014-03-06 15:59:26 +00002910 pdev = to_pci_dev(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002911 found = identity_mapping(pdev);
2912 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002913 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002914 return 1;
2915 else {
2916 /*
2917 * 32 bit DMA is removed from si_domain and fall back
2918 * to non-identity mapping.
2919 */
2920 domain_remove_one_dev_info(si_domain, pdev);
2921 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2922 pci_name(pdev));
2923 return 0;
2924 }
2925 } else {
2926 /*
2927 * In case of a detached 64 bit DMA device from vm, the device
2928 * is put into si_domain for identity mapping.
2929 */
David Woodhouse6941af22009-07-04 18:24:27 +01002930 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002931 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002932 ret = domain_add_dev_info(si_domain, pdev,
2933 hw_pass_through ?
2934 CONTEXT_TT_PASS_THROUGH :
2935 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002936 if (!ret) {
2937 printk(KERN_INFO "64bit %s uses identity mapping\n",
2938 pci_name(pdev));
2939 return 1;
2940 }
2941 }
2942 }
2943
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002944 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002945}
2946
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002947static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2948 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002949{
2950 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002951 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002952 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002953 struct iova *iova;
2954 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002955 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002956 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002957 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002958
2959 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002960
David Woodhouse73676832009-07-04 14:08:36 +01002961 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002962 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002963
2964 domain = get_valid_domain_for_dev(pdev);
2965 if (!domain)
2966 return 0;
2967
Weidong Han8c11e792008-12-08 15:29:22 +08002968 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002969 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002970
Mike Travisc681d0b2011-05-28 13:15:05 -05002971 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002972 if (!iova)
2973 goto error;
2974
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002975 /*
2976 * Check if DMAR supports zero-length reads on write only
2977 * mappings..
2978 */
2979 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002980 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002981 prot |= DMA_PTE_READ;
2982 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2983 prot |= DMA_PTE_WRITE;
2984 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002985 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002986 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002987 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002988 * is not a big problem
2989 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002990 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002991 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002992 if (ret)
2993 goto error;
2994
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002995 /* it's a non-present to present mapping. Only flush if caching mode */
2996 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002997 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002998 else
Weidong Han8c11e792008-12-08 15:29:22 +08002999 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003000
David Woodhouse03d6a242009-06-28 15:33:46 +01003001 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3002 start_paddr += paddr & ~PAGE_MASK;
3003 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003004
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003005error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003006 if (iova)
3007 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003008 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003009 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003010 return 0;
3011}
3012
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003013static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3014 unsigned long offset, size_t size,
3015 enum dma_data_direction dir,
3016 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003017{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003018 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3019 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003020}
3021
mark gross5e0d2a62008-03-04 15:22:08 -08003022static void flush_unmaps(void)
3023{
mark gross80b20dd2008-04-18 13:53:58 -07003024 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003025
mark gross5e0d2a62008-03-04 15:22:08 -08003026 timer_on = 0;
3027
3028 /* just flush them all */
3029 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003030 struct intel_iommu *iommu = g_iommus[i];
3031 if (!iommu)
3032 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003033
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003034 if (!deferred_flush[i].next)
3035 continue;
3036
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003037 /* In caching mode, global flushes turn emulation expensive */
3038 if (!cap_caching_mode(iommu->cap))
3039 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003040 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003041 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003042 unsigned long mask;
3043 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003044 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003045
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003046 /* On real hardware multiple invalidations are expensive */
3047 if (cap_caching_mode(iommu->cap))
3048 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003049 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3050 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003051 else {
3052 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3053 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3054 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3055 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003056 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003057 if (deferred_flush[i].freelist[j])
3058 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003059 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003060 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003061 }
3062
mark gross5e0d2a62008-03-04 15:22:08 -08003063 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003064}
3065
3066static void flush_unmaps_timeout(unsigned long data)
3067{
mark gross80b20dd2008-04-18 13:53:58 -07003068 unsigned long flags;
3069
3070 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003071 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003072 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003073}
3074
David Woodhouseea8ea462014-03-05 17:09:32 +00003075static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003076{
3077 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003078 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003079 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003080
3081 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003082 if (list_size == HIGH_WATER_MARK)
3083 flush_unmaps();
3084
Weidong Han8c11e792008-12-08 15:29:22 +08003085 iommu = domain_get_iommu(dom);
3086 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003087
mark gross80b20dd2008-04-18 13:53:58 -07003088 next = deferred_flush[iommu_id].next;
3089 deferred_flush[iommu_id].domain[next] = dom;
3090 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003091 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003092 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003093
3094 if (!timer_on) {
3095 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3096 timer_on = 1;
3097 }
3098 list_size++;
3099 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3100}
3101
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003102static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3103 size_t size, enum dma_data_direction dir,
3104 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003105{
3106 struct pci_dev *pdev = to_pci_dev(dev);
3107 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003108 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003109 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003110 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003111 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003112
David Woodhouse73676832009-07-04 14:08:36 +01003113 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003114 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003115
David Woodhouse1525a292014-03-06 16:19:30 +00003116 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003117 BUG_ON(!domain);
3118
Weidong Han8c11e792008-12-08 15:29:22 +08003119 iommu = domain_get_iommu(domain);
3120
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003121 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003122 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3123 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003124 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003125
David Woodhoused794dc92009-06-28 00:27:49 +01003126 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3127 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003128
David Woodhoused794dc92009-06-28 00:27:49 +01003129 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3130 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003131
David Woodhouseea8ea462014-03-05 17:09:32 +00003132 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003133
mark gross5e0d2a62008-03-04 15:22:08 -08003134 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003135 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003136 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003137 /* free iova */
3138 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003139 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003140 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003141 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003142 /*
3143 * queue up the release of the unmap to save the 1/6th of the
3144 * cpu used up by the iotlb flush operation...
3145 */
mark gross5e0d2a62008-03-04 15:22:08 -08003146 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003147}
3148
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003149static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003150 dma_addr_t *dma_handle, gfp_t flags,
3151 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003152{
3153 void *vaddr;
3154 int order;
3155
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003156 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003157 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003158
3159 if (!iommu_no_mapping(hwdev))
3160 flags &= ~(GFP_DMA | GFP_DMA32);
3161 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3162 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3163 flags |= GFP_DMA;
3164 else
3165 flags |= GFP_DMA32;
3166 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003167
3168 vaddr = (void *)__get_free_pages(flags, order);
3169 if (!vaddr)
3170 return NULL;
3171 memset(vaddr, 0, size);
3172
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003173 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3174 DMA_BIDIRECTIONAL,
3175 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003176 if (*dma_handle)
3177 return vaddr;
3178 free_pages((unsigned long)vaddr, order);
3179 return NULL;
3180}
3181
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003182static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003183 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003184{
3185 int order;
3186
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003187 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003188 order = get_order(size);
3189
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003190 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003191 free_pages((unsigned long)vaddr, order);
3192}
3193
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003194static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3195 int nelems, enum dma_data_direction dir,
3196 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003197{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003198 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003199 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003200 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003201 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003202 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003203
David Woodhouse73676832009-07-04 14:08:36 +01003204 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003205 return;
3206
David Woodhouse1525a292014-03-06 16:19:30 +00003207 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003208 BUG_ON(!domain);
3209
3210 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003211
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003212 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003213 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3214 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003215 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003216
David Woodhoused794dc92009-06-28 00:27:49 +01003217 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3218 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003219
David Woodhouseea8ea462014-03-05 17:09:32 +00003220 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003221
David Woodhouseacea0012009-07-14 01:55:11 +01003222 if (intel_iommu_strict) {
3223 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003224 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003225 /* free iova */
3226 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003227 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003228 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003229 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003230 /*
3231 * queue up the release of the unmap to save the 1/6th of the
3232 * cpu used up by the iotlb flush operation...
3233 */
3234 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003235}
3236
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003237static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003238 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003239{
3240 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003241 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003242
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003243 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003244 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003245 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003246 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003247 }
3248 return nelems;
3249}
3250
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003251static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3252 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003253{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003254 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003255 struct pci_dev *pdev = to_pci_dev(hwdev);
3256 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003257 size_t size = 0;
3258 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003259 struct iova *iova = NULL;
3260 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003261 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003262 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003263 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003264
3265 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003266 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003267 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003268
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003269 domain = get_valid_domain_for_dev(pdev);
3270 if (!domain)
3271 return 0;
3272
Weidong Han8c11e792008-12-08 15:29:22 +08003273 iommu = domain_get_iommu(domain);
3274
David Woodhouseb536d242009-06-28 14:49:31 +01003275 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003276 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003277
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003278 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3279 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003280 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003281 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003282 return 0;
3283 }
3284
3285 /*
3286 * Check if DMAR supports zero-length reads on write only
3287 * mappings..
3288 */
3289 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003290 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003291 prot |= DMA_PTE_READ;
3292 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3293 prot |= DMA_PTE_WRITE;
3294
David Woodhouseb536d242009-06-28 14:49:31 +01003295 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003296
Fenghua Yuf5329592009-08-04 15:09:37 -07003297 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003298 if (unlikely(ret)) {
3299 /* clear the page */
3300 dma_pte_clear_range(domain, start_vpfn,
3301 start_vpfn + size - 1);
3302 /* free page tables */
3303 dma_pte_free_pagetable(domain, start_vpfn,
3304 start_vpfn + size - 1);
3305 /* free iova */
3306 __free_iova(&domain->iovad, iova);
3307 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003308 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003309
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003310 /* it's a non-present to present mapping. Only flush if caching mode */
3311 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003312 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003313 else
Weidong Han8c11e792008-12-08 15:29:22 +08003314 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003315
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003316 return nelems;
3317}
3318
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003319static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3320{
3321 return !dma_addr;
3322}
3323
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003324struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003325 .alloc = intel_alloc_coherent,
3326 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003327 .map_sg = intel_map_sg,
3328 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003329 .map_page = intel_map_page,
3330 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003331 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003332};
3333
3334static inline int iommu_domain_cache_init(void)
3335{
3336 int ret = 0;
3337
3338 iommu_domain_cache = kmem_cache_create("iommu_domain",
3339 sizeof(struct dmar_domain),
3340 0,
3341 SLAB_HWCACHE_ALIGN,
3342
3343 NULL);
3344 if (!iommu_domain_cache) {
3345 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3346 ret = -ENOMEM;
3347 }
3348
3349 return ret;
3350}
3351
3352static inline int iommu_devinfo_cache_init(void)
3353{
3354 int ret = 0;
3355
3356 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3357 sizeof(struct device_domain_info),
3358 0,
3359 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003360 NULL);
3361 if (!iommu_devinfo_cache) {
3362 printk(KERN_ERR "Couldn't create devinfo cache\n");
3363 ret = -ENOMEM;
3364 }
3365
3366 return ret;
3367}
3368
3369static inline int iommu_iova_cache_init(void)
3370{
3371 int ret = 0;
3372
3373 iommu_iova_cache = kmem_cache_create("iommu_iova",
3374 sizeof(struct iova),
3375 0,
3376 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003377 NULL);
3378 if (!iommu_iova_cache) {
3379 printk(KERN_ERR "Couldn't create iova cache\n");
3380 ret = -ENOMEM;
3381 }
3382
3383 return ret;
3384}
3385
3386static int __init iommu_init_mempool(void)
3387{
3388 int ret;
3389 ret = iommu_iova_cache_init();
3390 if (ret)
3391 return ret;
3392
3393 ret = iommu_domain_cache_init();
3394 if (ret)
3395 goto domain_error;
3396
3397 ret = iommu_devinfo_cache_init();
3398 if (!ret)
3399 return ret;
3400
3401 kmem_cache_destroy(iommu_domain_cache);
3402domain_error:
3403 kmem_cache_destroy(iommu_iova_cache);
3404
3405 return -ENOMEM;
3406}
3407
3408static void __init iommu_exit_mempool(void)
3409{
3410 kmem_cache_destroy(iommu_devinfo_cache);
3411 kmem_cache_destroy(iommu_domain_cache);
3412 kmem_cache_destroy(iommu_iova_cache);
3413
3414}
3415
Dan Williams556ab452010-07-23 15:47:56 -07003416static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3417{
3418 struct dmar_drhd_unit *drhd;
3419 u32 vtbar;
3420 int rc;
3421
3422 /* We know that this device on this chipset has its own IOMMU.
3423 * If we find it under a different IOMMU, then the BIOS is lying
3424 * to us. Hope that the IOMMU for this device is actually
3425 * disabled, and it needs no translation...
3426 */
3427 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3428 if (rc) {
3429 /* "can't" happen */
3430 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3431 return;
3432 }
3433 vtbar &= 0xffff0000;
3434
3435 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3436 drhd = dmar_find_matched_drhd_unit(pdev);
3437 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3438 TAINT_FIRMWARE_WORKAROUND,
3439 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3440 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3441}
3442DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3443
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003444static void __init init_no_remapping_devices(void)
3445{
3446 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003447 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003448 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003449
3450 for_each_drhd_unit(drhd) {
3451 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003452 for_each_active_dev_scope(drhd->devices,
3453 drhd->devices_cnt, i, dev)
3454 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003455 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003456 if (i == drhd->devices_cnt)
3457 drhd->ignored = 1;
3458 }
3459 }
3460
Jiang Liu7c919772014-01-06 14:18:18 +08003461 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003462 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003463 continue;
3464
Jiang Liub683b232014-02-19 14:07:32 +08003465 for_each_active_dev_scope(drhd->devices,
3466 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003467 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003468 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003469 if (i < drhd->devices_cnt)
3470 continue;
3471
David Woodhousec0771df2011-10-14 20:59:46 +01003472 /* This IOMMU has *only* gfx devices. Either bypass it or
3473 set the gfx_mapped flag, as appropriate */
3474 if (dmar_map_gfx) {
3475 intel_iommu_gfx_mapped = 1;
3476 } else {
3477 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003478 for_each_active_dev_scope(drhd->devices,
3479 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003480 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003481 }
3482 }
3483}
3484
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003485#ifdef CONFIG_SUSPEND
3486static int init_iommu_hw(void)
3487{
3488 struct dmar_drhd_unit *drhd;
3489 struct intel_iommu *iommu = NULL;
3490
3491 for_each_active_iommu(iommu, drhd)
3492 if (iommu->qi)
3493 dmar_reenable_qi(iommu);
3494
Joseph Cihulab7792602011-05-03 00:08:37 -07003495 for_each_iommu(iommu, drhd) {
3496 if (drhd->ignored) {
3497 /*
3498 * we always have to disable PMRs or DMA may fail on
3499 * this device
3500 */
3501 if (force_on)
3502 iommu_disable_protect_mem_regions(iommu);
3503 continue;
3504 }
3505
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003506 iommu_flush_write_buffer(iommu);
3507
3508 iommu_set_root_entry(iommu);
3509
3510 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003511 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003512 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003513 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003514 if (iommu_enable_translation(iommu))
3515 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003516 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003517 }
3518
3519 return 0;
3520}
3521
3522static void iommu_flush_all(void)
3523{
3524 struct dmar_drhd_unit *drhd;
3525 struct intel_iommu *iommu;
3526
3527 for_each_active_iommu(iommu, drhd) {
3528 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003529 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003530 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003531 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003532 }
3533}
3534
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003535static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003536{
3537 struct dmar_drhd_unit *drhd;
3538 struct intel_iommu *iommu = NULL;
3539 unsigned long flag;
3540
3541 for_each_active_iommu(iommu, drhd) {
3542 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3543 GFP_ATOMIC);
3544 if (!iommu->iommu_state)
3545 goto nomem;
3546 }
3547
3548 iommu_flush_all();
3549
3550 for_each_active_iommu(iommu, drhd) {
3551 iommu_disable_translation(iommu);
3552
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003553 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003554
3555 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3556 readl(iommu->reg + DMAR_FECTL_REG);
3557 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3558 readl(iommu->reg + DMAR_FEDATA_REG);
3559 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3560 readl(iommu->reg + DMAR_FEADDR_REG);
3561 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3562 readl(iommu->reg + DMAR_FEUADDR_REG);
3563
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003564 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003565 }
3566 return 0;
3567
3568nomem:
3569 for_each_active_iommu(iommu, drhd)
3570 kfree(iommu->iommu_state);
3571
3572 return -ENOMEM;
3573}
3574
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003575static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003576{
3577 struct dmar_drhd_unit *drhd;
3578 struct intel_iommu *iommu = NULL;
3579 unsigned long flag;
3580
3581 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003582 if (force_on)
3583 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3584 else
3585 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003586 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003587 }
3588
3589 for_each_active_iommu(iommu, drhd) {
3590
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003591 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003592
3593 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3594 iommu->reg + DMAR_FECTL_REG);
3595 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3596 iommu->reg + DMAR_FEDATA_REG);
3597 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3598 iommu->reg + DMAR_FEADDR_REG);
3599 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3600 iommu->reg + DMAR_FEUADDR_REG);
3601
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003602 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003603 }
3604
3605 for_each_active_iommu(iommu, drhd)
3606 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003607}
3608
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003609static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003610 .resume = iommu_resume,
3611 .suspend = iommu_suspend,
3612};
3613
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003614static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003615{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003616 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003617}
3618
3619#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003620static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003621#endif /* CONFIG_PM */
3622
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003623
3624int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3625{
3626 struct acpi_dmar_reserved_memory *rmrr;
3627 struct dmar_rmrr_unit *rmrru;
3628
3629 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3630 if (!rmrru)
3631 return -ENOMEM;
3632
3633 rmrru->hdr = header;
3634 rmrr = (struct acpi_dmar_reserved_memory *)header;
3635 rmrru->base_address = rmrr->base_address;
3636 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003637 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3638 ((void *)rmrr) + rmrr->header.length,
3639 &rmrru->devices_cnt);
3640 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3641 kfree(rmrru);
3642 return -ENOMEM;
3643 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003644
Jiang Liu2e455282014-02-19 14:07:36 +08003645 list_add(&rmrru->list, &dmar_rmrr_units);
3646
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003647 return 0;
3648}
3649
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003650int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3651{
3652 struct acpi_dmar_atsr *atsr;
3653 struct dmar_atsr_unit *atsru;
3654
3655 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3656 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3657 if (!atsru)
3658 return -ENOMEM;
3659
3660 atsru->hdr = hdr;
3661 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003662 if (!atsru->include_all) {
3663 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3664 (void *)atsr + atsr->header.length,
3665 &atsru->devices_cnt);
3666 if (atsru->devices_cnt && atsru->devices == NULL) {
3667 kfree(atsru);
3668 return -ENOMEM;
3669 }
3670 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003671
Jiang Liu0e242612014-02-19 14:07:34 +08003672 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003673
3674 return 0;
3675}
3676
Jiang Liu9bdc5312014-01-06 14:18:27 +08003677static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3678{
3679 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3680 kfree(atsru);
3681}
3682
3683static void intel_iommu_free_dmars(void)
3684{
3685 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3686 struct dmar_atsr_unit *atsru, *atsr_n;
3687
3688 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3689 list_del(&rmrru->list);
3690 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3691 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003692 }
3693
Jiang Liu9bdc5312014-01-06 14:18:27 +08003694 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3695 list_del(&atsru->list);
3696 intel_iommu_free_atsr(atsru);
3697 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003698}
3699
3700int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3701{
Jiang Liub683b232014-02-19 14:07:32 +08003702 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003703 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003704 struct pci_dev *bridge = NULL;
3705 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003706 struct acpi_dmar_atsr *atsr;
3707 struct dmar_atsr_unit *atsru;
3708
3709 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003710 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003711 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003712 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003713 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003714 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003715 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003716 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003717 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003718 if (!bridge)
3719 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003720
Jiang Liu0e242612014-02-19 14:07:34 +08003721 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003722 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3723 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3724 if (atsr->segment != pci_domain_nr(dev->bus))
3725 continue;
3726
Jiang Liub683b232014-02-19 14:07:32 +08003727 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003728 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003729 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003730
3731 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003732 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003733 }
Jiang Liub683b232014-02-19 14:07:32 +08003734 ret = 0;
3735out:
Jiang Liu0e242612014-02-19 14:07:34 +08003736 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003737
Jiang Liub683b232014-02-19 14:07:32 +08003738 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003739}
3740
Jiang Liu59ce0512014-02-19 14:07:35 +08003741int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3742{
3743 int ret = 0;
3744 struct dmar_rmrr_unit *rmrru;
3745 struct dmar_atsr_unit *atsru;
3746 struct acpi_dmar_atsr *atsr;
3747 struct acpi_dmar_reserved_memory *rmrr;
3748
3749 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3750 return 0;
3751
3752 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3753 rmrr = container_of(rmrru->hdr,
3754 struct acpi_dmar_reserved_memory, header);
3755 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3756 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3757 ((void *)rmrr) + rmrr->header.length,
3758 rmrr->segment, rmrru->devices,
3759 rmrru->devices_cnt);
3760 if (ret > 0)
3761 break;
3762 else if(ret < 0)
3763 return ret;
3764 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3765 if (dmar_remove_dev_scope(info, rmrr->segment,
3766 rmrru->devices, rmrru->devices_cnt))
3767 break;
3768 }
3769 }
3770
3771 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3772 if (atsru->include_all)
3773 continue;
3774
3775 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3776 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3777 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3778 (void *)atsr + atsr->header.length,
3779 atsr->segment, atsru->devices,
3780 atsru->devices_cnt);
3781 if (ret > 0)
3782 break;
3783 else if(ret < 0)
3784 return ret;
3785 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3786 if (dmar_remove_dev_scope(info, atsr->segment,
3787 atsru->devices, atsru->devices_cnt))
3788 break;
3789 }
3790 }
3791
3792 return 0;
3793}
3794
Fenghua Yu99dcade2009-11-11 07:23:06 -08003795/*
3796 * Here we only respond to action of unbound device from driver.
3797 *
3798 * Added device is not attached to its DMAR domain here yet. That will happen
3799 * when mapping the device to iova.
3800 */
3801static int device_notifier(struct notifier_block *nb,
3802 unsigned long action, void *data)
3803{
3804 struct device *dev = data;
3805 struct pci_dev *pdev = to_pci_dev(dev);
3806 struct dmar_domain *domain;
3807
David Woodhouse3d891942014-03-06 15:59:26 +00003808 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003809 return 0;
3810
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003811 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3812 action != BUS_NOTIFY_DEL_DEVICE)
3813 return 0;
3814
David Woodhouse1525a292014-03-06 16:19:30 +00003815 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003816 if (!domain)
3817 return 0;
3818
Jiang Liu3a5670e2014-02-19 14:07:33 +08003819 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003820 domain_remove_one_dev_info(domain, pdev);
3821 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3822 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3823 list_empty(&domain->devices))
3824 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003825 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003826
Fenghua Yu99dcade2009-11-11 07:23:06 -08003827 return 0;
3828}
3829
3830static struct notifier_block device_nb = {
3831 .notifier_call = device_notifier,
3832};
3833
Jiang Liu75f05562014-02-19 14:07:37 +08003834static int intel_iommu_memory_notifier(struct notifier_block *nb,
3835 unsigned long val, void *v)
3836{
3837 struct memory_notify *mhp = v;
3838 unsigned long long start, end;
3839 unsigned long start_vpfn, last_vpfn;
3840
3841 switch (val) {
3842 case MEM_GOING_ONLINE:
3843 start = mhp->start_pfn << PAGE_SHIFT;
3844 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3845 if (iommu_domain_identity_map(si_domain, start, end)) {
3846 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3847 start, end);
3848 return NOTIFY_BAD;
3849 }
3850 break;
3851
3852 case MEM_OFFLINE:
3853 case MEM_CANCEL_ONLINE:
3854 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3855 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3856 while (start_vpfn <= last_vpfn) {
3857 struct iova *iova;
3858 struct dmar_drhd_unit *drhd;
3859 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003860 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003861
3862 iova = find_iova(&si_domain->iovad, start_vpfn);
3863 if (iova == NULL) {
3864 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3865 start_vpfn);
3866 break;
3867 }
3868
3869 iova = split_and_remove_iova(&si_domain->iovad, iova,
3870 start_vpfn, last_vpfn);
3871 if (iova == NULL) {
3872 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3873 start_vpfn, last_vpfn);
3874 return NOTIFY_BAD;
3875 }
3876
David Woodhouseea8ea462014-03-05 17:09:32 +00003877 freelist = domain_unmap(si_domain, iova->pfn_lo,
3878 iova->pfn_hi);
3879
Jiang Liu75f05562014-02-19 14:07:37 +08003880 rcu_read_lock();
3881 for_each_active_iommu(iommu, drhd)
3882 iommu_flush_iotlb_psi(iommu, si_domain->id,
3883 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003884 iova->pfn_hi - iova->pfn_lo + 1,
3885 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003886 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003887 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003888
3889 start_vpfn = iova->pfn_hi + 1;
3890 free_iova_mem(iova);
3891 }
3892 break;
3893 }
3894
3895 return NOTIFY_OK;
3896}
3897
3898static struct notifier_block intel_iommu_memory_nb = {
3899 .notifier_call = intel_iommu_memory_notifier,
3900 .priority = 0
3901};
3902
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003903int __init intel_iommu_init(void)
3904{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003905 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003906 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003907 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003908
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003909 /* VT-d is required for a TXT/tboot launch, so enforce that */
3910 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003911
Jiang Liu3a5670e2014-02-19 14:07:33 +08003912 if (iommu_init_mempool()) {
3913 if (force_on)
3914 panic("tboot: Failed to initialize iommu memory\n");
3915 return -ENOMEM;
3916 }
3917
3918 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003919 if (dmar_table_init()) {
3920 if (force_on)
3921 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003922 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003923 }
3924
Takao Indoh3a93c842013-04-23 17:35:03 +09003925 /*
3926 * Disable translation if already enabled prior to OS handover.
3927 */
Jiang Liu7c919772014-01-06 14:18:18 +08003928 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003929 if (iommu->gcmd & DMA_GCMD_TE)
3930 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003931
Suresh Siddhac2c72862011-08-23 17:05:19 -07003932 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003933 if (force_on)
3934 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003935 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003936 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003937
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003938 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003939 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003940
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003941 if (list_empty(&dmar_rmrr_units))
3942 printk(KERN_INFO "DMAR: No RMRR found\n");
3943
3944 if (list_empty(&dmar_atsr_units))
3945 printk(KERN_INFO "DMAR: No ATSR found\n");
3946
Joseph Cihula51a63e62011-03-21 11:04:24 -07003947 if (dmar_init_reserved_ranges()) {
3948 if (force_on)
3949 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003950 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003951 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003952
3953 init_no_remapping_devices();
3954
Joseph Cihulab7792602011-05-03 00:08:37 -07003955 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003956 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003957 if (force_on)
3958 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003960 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003961 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003962 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003963 printk(KERN_INFO
3964 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3965
mark gross5e0d2a62008-03-04 15:22:08 -08003966 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003967#ifdef CONFIG_SWIOTLB
3968 swiotlb = 0;
3969#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003970 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003971
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003972 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003973
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003974 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003975 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003976 if (si_domain && !hw_pass_through)
3977 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003978
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003979 intel_iommu_enabled = 1;
3980
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003981 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003982
3983out_free_reserved_range:
3984 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003985out_free_dmar:
3986 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003987 up_write(&dmar_global_lock);
3988 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003989 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003990}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003991
Han, Weidong3199aa62009-02-26 17:31:12 +08003992static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003993 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08003994{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003995 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08003996
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003997 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08003998 return;
3999
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004000 pdev = to_pci_dev(dev);
4001
Han, Weidong3199aa62009-02-26 17:31:12 +08004002 /* dependent device detach */
4003 tmp = pci_find_upstream_pcie_bridge(pdev);
4004 /* Secondary interface's bus number and devfn 0 */
4005 if (tmp) {
4006 parent = pdev->bus->self;
4007 while (parent != tmp) {
4008 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004009 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004010 parent = parent->bus->self;
4011 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004012 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004013 iommu_detach_dev(iommu,
4014 tmp->subordinate->number, 0);
4015 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004016 iommu_detach_dev(iommu, tmp->bus->number,
4017 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004018 }
4019}
4020
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004021static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004022 struct pci_dev *pdev)
4023{
Yijing Wangbca2b912013-10-31 17:26:04 +08004024 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004025 struct intel_iommu *iommu;
4026 unsigned long flags;
4027 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004028
David Woodhouse276dbf992009-04-04 01:45:37 +01004029 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4030 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004031 if (!iommu)
4032 return;
4033
4034 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004035 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004036 if (info->segment == pci_domain_nr(pdev->bus) &&
4037 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004038 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004039 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004040 spin_unlock_irqrestore(&device_domain_lock, flags);
4041
Yu Zhao93a23a72009-05-18 13:51:37 +08004042 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004043 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004044 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004045 free_devinfo_mem(info);
4046
4047 spin_lock_irqsave(&device_domain_lock, flags);
4048
4049 if (found)
4050 break;
4051 else
4052 continue;
4053 }
4054
4055 /* if there is no other devices under the same iommu
4056 * owned by this domain, clear this iommu in iommu_bmp
4057 * update iommu count and coherency
4058 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004059 if (iommu == device_to_iommu(info->segment, info->bus,
4060 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004061 found = 1;
4062 }
4063
Roland Dreier3e7abe22011-07-20 06:22:21 -07004064 spin_unlock_irqrestore(&device_domain_lock, flags);
4065
Weidong Hanc7151a82008-12-08 22:51:37 +08004066 if (found == 0) {
4067 unsigned long tmp_flags;
4068 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004069 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004070 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004071 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004072 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004073
Alex Williamson9b4554b2011-05-24 12:19:04 -04004074 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4075 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4076 spin_lock_irqsave(&iommu->lock, tmp_flags);
4077 clear_bit(domain->id, iommu->domain_ids);
4078 iommu->domains[domain->id] = NULL;
4079 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4080 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004081 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004082}
4083
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004084static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004085{
4086 int adjust_width;
4087
4088 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004089 domain_reserve_special_ranges(domain);
4090
4091 /* calculate AGAW */
4092 domain->gaw = guest_width;
4093 adjust_width = guestwidth_to_adjustwidth(guest_width);
4094 domain->agaw = width_to_agaw(adjust_width);
4095
Weidong Han5e98c4b2008-12-08 23:03:27 +08004096 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004097 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004098 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004099 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004100 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004101
4102 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004103 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004104 if (!domain->pgd)
4105 return -ENOMEM;
4106 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4107 return 0;
4108}
4109
Joerg Roedel5d450802008-12-03 14:52:32 +01004110static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004111{
Joerg Roedel5d450802008-12-03 14:52:32 +01004112 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004113
Jiang Liu92d03cc2014-02-19 14:07:28 +08004114 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004115 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004116 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004117 "intel_iommu_domain_init: dmar_domain == NULL\n");
4118 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004119 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004120 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004121 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004122 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004123 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004124 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004125 }
Allen Kay8140a952011-10-14 12:32:17 -07004126 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004127 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004128
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004129 domain->geometry.aperture_start = 0;
4130 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4131 domain->geometry.force_aperture = true;
4132
Joerg Roedel5d450802008-12-03 14:52:32 +01004133 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004134}
Kay, Allen M38717942008-09-09 18:37:29 +03004135
Joerg Roedel5d450802008-12-03 14:52:32 +01004136static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004137{
Joerg Roedel5d450802008-12-03 14:52:32 +01004138 struct dmar_domain *dmar_domain = domain->priv;
4139
4140 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004141 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004142}
Kay, Allen M38717942008-09-09 18:37:29 +03004143
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004144static int intel_iommu_attach_device(struct iommu_domain *domain,
4145 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004146{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004147 struct dmar_domain *dmar_domain = domain->priv;
4148 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004149 struct intel_iommu *iommu;
4150 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004151
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004152 /* normally pdev is not mapped */
4153 if (unlikely(domain_context_mapped(pdev))) {
4154 struct dmar_domain *old_domain;
4155
David Woodhouse1525a292014-03-06 16:19:30 +00004156 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004157 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004158 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4159 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4160 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004161 else
4162 domain_remove_dev_info(old_domain);
4163 }
4164 }
4165
David Woodhouse276dbf992009-04-04 01:45:37 +01004166 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4167 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004168 if (!iommu)
4169 return -ENODEV;
4170
4171 /* check if this iommu agaw is sufficient for max mapped address */
4172 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004173 if (addr_width > cap_mgaw(iommu->cap))
4174 addr_width = cap_mgaw(iommu->cap);
4175
4176 if (dmar_domain->max_addr > (1LL << addr_width)) {
4177 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004178 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004179 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004180 return -EFAULT;
4181 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004182 dmar_domain->gaw = addr_width;
4183
4184 /*
4185 * Knock out extra levels of page tables if necessary
4186 */
4187 while (iommu->agaw < dmar_domain->agaw) {
4188 struct dma_pte *pte;
4189
4190 pte = dmar_domain->pgd;
4191 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004192 dmar_domain->pgd = (struct dma_pte *)
4193 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004194 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004195 }
4196 dmar_domain->agaw--;
4197 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004198
David Woodhouse5fe60f42009-08-09 10:53:41 +01004199 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004200}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004201
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004202static void intel_iommu_detach_device(struct iommu_domain *domain,
4203 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004204{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004205 struct dmar_domain *dmar_domain = domain->priv;
4206 struct pci_dev *pdev = to_pci_dev(dev);
4207
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004208 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004209}
Kay, Allen M38717942008-09-09 18:37:29 +03004210
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004211static int intel_iommu_map(struct iommu_domain *domain,
4212 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004213 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004214{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004215 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004216 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004217 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004218 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004219
Joerg Roedeldde57a22008-12-03 15:04:09 +01004220 if (iommu_prot & IOMMU_READ)
4221 prot |= DMA_PTE_READ;
4222 if (iommu_prot & IOMMU_WRITE)
4223 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004224 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4225 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004226
David Woodhouse163cc522009-06-28 00:51:17 +01004227 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004228 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004229 u64 end;
4230
4231 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004232 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004233 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004234 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004235 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004236 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004237 return -EFAULT;
4238 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004239 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004240 }
David Woodhousead051222009-06-28 14:22:28 +01004241 /* Round up size to next multiple of PAGE_SIZE, if it and
4242 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004243 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004244 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4245 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004246 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004247}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004248
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004249static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004250 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004251{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004252 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004253 struct page *freelist = NULL;
4254 struct intel_iommu *iommu;
4255 unsigned long start_pfn, last_pfn;
4256 unsigned int npages;
4257 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004258
David Woodhouse5cf0a762014-03-19 16:07:49 +00004259 /* Cope with horrid API which requires us to unmap more than the
4260 size argument if it happens to be a large-page mapping. */
4261 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4262 BUG();
4263
4264 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4265 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4266
David Woodhouseea8ea462014-03-05 17:09:32 +00004267 start_pfn = iova >> VTD_PAGE_SHIFT;
4268 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4269
4270 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4271
4272 npages = last_pfn - start_pfn + 1;
4273
4274 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4275 iommu = g_iommus[iommu_id];
4276
4277 /*
4278 * find bit position of dmar_domain
4279 */
4280 ndomains = cap_ndoms(iommu->cap);
4281 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4282 if (iommu->domains[num] == dmar_domain)
4283 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4284 npages, !freelist, 0);
4285 }
4286
4287 }
4288
4289 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004290
David Woodhouse163cc522009-06-28 00:51:17 +01004291 if (dmar_domain->max_addr == iova + size)
4292 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004293
David Woodhouse5cf0a762014-03-19 16:07:49 +00004294 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004295}
Kay, Allen M38717942008-09-09 18:37:29 +03004296
Joerg Roedeld14d6572008-12-03 15:06:57 +01004297static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304298 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004299{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004300 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004301 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004302 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004303 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004304
David Woodhouse5cf0a762014-03-19 16:07:49 +00004305 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004306 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004307 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004308
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004309 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004310}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004311
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004312static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4313 unsigned long cap)
4314{
4315 struct dmar_domain *dmar_domain = domain->priv;
4316
4317 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4318 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004319 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004320 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004321
4322 return 0;
4323}
4324
Alex Williamson783f1572012-05-30 14:19:43 -06004325#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4326
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004327static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004328{
4329 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004330 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004331 struct iommu_group *group;
4332 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004333
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004334 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4335 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004336 return -ENODEV;
4337
4338 bridge = pci_find_upstream_pcie_bridge(pdev);
4339 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004340 if (pci_is_pcie(bridge))
4341 dma_pdev = pci_get_domain_bus_and_slot(
4342 pci_domain_nr(pdev->bus),
4343 bridge->subordinate->number, 0);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004344 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004345 dma_pdev = pci_dev_get(bridge);
4346 } else
4347 dma_pdev = pci_dev_get(pdev);
4348
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004349 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004350 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4351
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004352 /*
4353 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004354 * required ACS flags, add to the same group as lowest numbered
4355 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004356 */
Alex Williamson783f1572012-05-30 14:19:43 -06004357 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004358 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4359 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4360
4361 for (i = 0; i < 8; i++) {
4362 struct pci_dev *tmp;
4363
4364 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4365 if (!tmp)
4366 continue;
4367
4368 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4369 swap_pci_ref(&dma_pdev, tmp);
4370 break;
4371 }
4372 pci_dev_put(tmp);
4373 }
4374 }
Alex Williamson783f1572012-05-30 14:19:43 -06004375
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004376 /*
4377 * Devices on the root bus go through the iommu. If that's not us,
4378 * find the next upstream device and test ACS up to the root bus.
4379 * Finding the next device may require skipping virtual buses.
4380 */
Alex Williamson783f1572012-05-30 14:19:43 -06004381 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004382 struct pci_bus *bus = dma_pdev->bus;
4383
4384 while (!bus->self) {
4385 if (!pci_is_root_bus(bus))
4386 bus = bus->parent;
4387 else
4388 goto root_bus;
4389 }
4390
4391 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004392 break;
4393
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004394 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004395 }
4396
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004397root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004398 group = iommu_group_get(&dma_pdev->dev);
4399 pci_dev_put(dma_pdev);
4400 if (!group) {
4401 group = iommu_group_alloc();
4402 if (IS_ERR(group))
4403 return PTR_ERR(group);
4404 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004405
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004406 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004407
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004408 iommu_group_put(group);
4409 return ret;
4410}
4411
4412static void intel_iommu_remove_device(struct device *dev)
4413{
4414 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004415}
4416
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004417static struct iommu_ops intel_iommu_ops = {
4418 .domain_init = intel_iommu_domain_init,
4419 .domain_destroy = intel_iommu_domain_destroy,
4420 .attach_dev = intel_iommu_attach_device,
4421 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004422 .map = intel_iommu_map,
4423 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004424 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004425 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004426 .add_device = intel_iommu_add_device,
4427 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004428 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004429};
David Woodhouse9af88142009-02-13 23:18:03 +00004430
Daniel Vetter94526182013-01-20 23:50:13 +01004431static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4432{
4433 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4434 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4435 dmar_map_gfx = 0;
4436}
4437
4438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4445
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004446static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004447{
4448 /*
4449 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004450 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004451 */
4452 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4453 rwbf_quirk = 1;
4454}
4455
4456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004463
Adam Jacksoneecfd572010-08-25 21:17:34 +01004464#define GGC 0x52
4465#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4466#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4467#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4468#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4469#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4470#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4471#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4472#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4473
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004474static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004475{
4476 unsigned short ggc;
4477
Adam Jacksoneecfd572010-08-25 21:17:34 +01004478 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004479 return;
4480
Adam Jacksoneecfd572010-08-25 21:17:34 +01004481 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004482 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4483 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004484 } else if (dmar_map_gfx) {
4485 /* we have to ensure the gfx device is idle before we flush */
4486 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4487 intel_iommu_strict = 1;
4488 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004489}
4490DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4491DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4492DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4493DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4494
David Woodhousee0fc7e02009-09-30 09:12:17 -07004495/* On Tylersburg chipsets, some BIOSes have been known to enable the
4496 ISOCH DMAR unit for the Azalia sound device, but not give it any
4497 TLB entries, which causes it to deadlock. Check for that. We do
4498 this in a function called from init_dmars(), instead of in a PCI
4499 quirk, because we don't want to print the obnoxious "BIOS broken"
4500 message if VT-d is actually disabled.
4501*/
4502static void __init check_tylersburg_isoch(void)
4503{
4504 struct pci_dev *pdev;
4505 uint32_t vtisochctrl;
4506
4507 /* If there's no Azalia in the system anyway, forget it. */
4508 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4509 if (!pdev)
4510 return;
4511 pci_dev_put(pdev);
4512
4513 /* System Management Registers. Might be hidden, in which case
4514 we can't do the sanity check. But that's OK, because the
4515 known-broken BIOSes _don't_ actually hide it, so far. */
4516 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4517 if (!pdev)
4518 return;
4519
4520 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4521 pci_dev_put(pdev);
4522 return;
4523 }
4524
4525 pci_dev_put(pdev);
4526
4527 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4528 if (vtisochctrl & 1)
4529 return;
4530
4531 /* Drop all bits other than the number of TLB entries */
4532 vtisochctrl &= 0x1c;
4533
4534 /* If we have the recommended number of TLB entries (16), fine. */
4535 if (vtisochctrl == 0x10)
4536 return;
4537
4538 /* Zero TLB entries? You get to ride the short bus to school. */
4539 if (!vtisochctrl) {
4540 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4541 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4542 dmi_get_system_info(DMI_BIOS_VENDOR),
4543 dmi_get_system_info(DMI_BIOS_VERSION),
4544 dmi_get_system_info(DMI_PRODUCT_VERSION));
4545 iommu_identity_mapping |= IDENTMAP_AZALIA;
4546 return;
4547 }
4548
4549 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4550 vtisochctrl);
4551}