blob: 81f0aedbba0f0f06389a503bcaed3036ac67c940 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000026#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000027#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070028#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040029#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010030#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070031#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070032#include <asm/uaccess.h>
33
Paul Gortmaker078a55f2013-06-18 13:38:59 +000034static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070035
36static int __init fpu_disable(char *s)
37{
38 cpu_data[0].options &= ~MIPS_CPU_FPU;
39 mips_fpu_disabled = 1;
40
41 return 1;
42}
43
44__setup("nofpu", fpu_disable);
45
Paul Gortmaker078a55f2013-06-18 13:38:59 +000046int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070047
48static int __init dsp_disable(char *s)
49{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050050 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070051 mips_dsp_disabled = 1;
52
53 return 1;
54}
55
56__setup("nodsp", dsp_disable);
57
Markos Chandras3d528b32014-07-14 12:46:13 +010058static int mips_htw_disabled;
59
60static int __init htw_disable(char *s)
61{
62 mips_htw_disabled = 1;
63 cpu_data[0].options &= ~MIPS_CPU_HTW;
64 write_c0_pwctl(read_c0_pwctl() &
65 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
66
67 return 1;
68}
69
70__setup("nohtw", htw_disable);
71
Markos Chandras97f4ad22014-08-29 09:37:26 +010072static int mips_ftlb_disabled;
73static int mips_has_ftlb_configured;
74
75static void set_ftlb_enable(struct cpuinfo_mips *c, int enable);
76
77static int __init ftlb_disable(char *s)
78{
79 unsigned int config4, mmuextdef;
80
81 /*
82 * If the core hasn't done any FTLB configuration, there is nothing
83 * for us to do here.
84 */
85 if (!mips_has_ftlb_configured)
86 return 1;
87
88 /* Disable it in the boot cpu */
89 set_ftlb_enable(&cpu_data[0], 0);
90
91 back_to_back_c0_hazard();
92
93 config4 = read_c0_config4();
94
95 /* Check that FTLB has been disabled */
96 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
97 /* MMUSIZEEXT == VTLB ON, FTLB OFF */
98 if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
99 /* This should never happen */
100 pr_warn("FTLB could not be disabled!\n");
101 return 1;
102 }
103
104 mips_ftlb_disabled = 1;
105 mips_has_ftlb_configured = 0;
106
107 /*
108 * noftlb is mainly used for debug purposes so print
109 * an informative message instead of using pr_debug()
110 */
111 pr_info("FTLB has been disabled\n");
112
113 /*
114 * Some of these bits are duplicated in the decode_config4.
115 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
116 * once FTLB has been disabled so undo what decode_config4 did.
117 */
118 cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
119 cpu_data[0].tlbsizeftlbsets;
120 cpu_data[0].tlbsizeftlbsets = 0;
121 cpu_data[0].tlbsizeftlbways = 0;
122
123 return 1;
124}
125
126__setup("noftlb", ftlb_disable);
127
128
Marc St-Jean9267a302007-06-14 15:55:31 -0600129static inline void check_errata(void)
130{
131 struct cpuinfo_mips *c = &current_cpu_data;
132
Ralf Baechle69f24d12013-09-17 10:25:47 +0200133 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -0600134 case CPU_34K:
135 /*
136 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb633648c52014-05-23 16:29:44 +0200137 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -0600138 * making use of VPE1 will be responsable for that VPE.
139 */
140 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
141 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
142 break;
143 default:
144 break;
145 }
146}
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148void __init check_bugs32(void)
149{
Marc St-Jean9267a302007-06-14 15:55:31 -0600150 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
153/*
154 * Probe whether cpu has config register by trying to play with
155 * alternate cache bit and see whether it matters.
156 * It's used by cpu_probe to distinguish between R3000A and R3081.
157 */
158static inline int cpu_has_confreg(void)
159{
160#ifdef CONFIG_CPU_R3000
161 extern unsigned long r3k_cache_size(unsigned long);
162 unsigned long size1, size2;
163 unsigned long cfg = read_c0_conf();
164
165 size1 = r3k_cache_size(ST0_ISC);
166 write_c0_conf(cfg ^ R30XX_CONF_AC);
167 size2 = r3k_cache_size(ST0_ISC);
168 write_c0_conf(cfg);
169 return size1 != size2;
170#else
171 return 0;
172#endif
173}
174
Robert Millanc094c992011-04-18 11:37:55 -0700175static inline void set_elf_platform(int cpu, const char *plat)
176{
177 if (cpu == 0)
178 __elf_platform = plat;
179}
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181/*
182 * Get the FPU Implementation/Revision.
183 */
184static inline unsigned long cpu_get_fpu_id(void)
185{
186 unsigned long tmp, fpu_id;
187
188 tmp = read_c0_status();
Paul Burton597ce172013-11-22 13:12:07 +0000189 __enable_fpu(FPU_AS_IS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 fpu_id = read_32bit_cp1_register(CP1_REVISION);
191 write_c0_status(tmp);
192 return fpu_id;
193}
194
195/*
196 * Check the CPU has an FPU the official way.
197 */
198static inline int __cpu_has_fpu(void)
199{
Ralf Baechle635c99072014-10-21 14:12:49 +0200200 return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Paul Burtona5e9a692014-01-27 15:23:10 +0000203static inline unsigned long cpu_get_msa_id(void)
204{
Paul Burton3587ea82014-07-11 16:44:34 +0100205 unsigned long status, msa_id;
Paul Burtona5e9a692014-01-27 15:23:10 +0000206
207 status = read_c0_status();
208 __enable_fpu(FPU_64BIT);
Paul Burtona5e9a692014-01-27 15:23:10 +0000209 enable_msa();
210 msa_id = read_msa_ir();
Paul Burton3587ea82014-07-11 16:44:34 +0100211 disable_msa();
Paul Burtona5e9a692014-01-27 15:23:10 +0000212 write_c0_status(status);
213 return msa_id;
214}
215
Guenter Roeck91dfc422010-02-02 08:52:20 -0800216static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
217{
218#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800219 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800220 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800221 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800222#endif
223}
224
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000225static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000226{
227 switch (isa) {
228 case MIPS_CPU_ISA_M64R2:
229 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
230 case MIPS_CPU_ISA_M64R1:
231 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
232 case MIPS_CPU_ISA_V:
233 c->isa_level |= MIPS_CPU_ISA_V;
234 case MIPS_CPU_ISA_IV:
235 c->isa_level |= MIPS_CPU_ISA_IV;
236 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200237 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000238 break;
239
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000240 /* R6 incompatible with everything else */
241 case MIPS_CPU_ISA_M64R6:
242 c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
243 case MIPS_CPU_ISA_M32R6:
244 c->isa_level |= MIPS_CPU_ISA_M32R6;
245 /* Break here so we don't add incompatible ISAs */
246 break;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000247 case MIPS_CPU_ISA_M32R2:
248 c->isa_level |= MIPS_CPU_ISA_M32R2;
249 case MIPS_CPU_ISA_M32R1:
250 c->isa_level |= MIPS_CPU_ISA_M32R1;
251 case MIPS_CPU_ISA_II:
252 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000253 break;
254 }
255}
256
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000257static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100258 "Unsupported ISA type, c0.config0: %d.";
259
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000260static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
261{
262
263 unsigned int probability = c->tlbsize / c->tlbsizevtlb;
264
265 /*
266 * 0 = All TLBWR instructions go to FTLB
267 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
268 * FTLB and 1 goes to the VTLB.
269 * 2 = 7:1: As above with 7:1 ratio.
270 * 3 = 3:1: As above with 3:1 ratio.
271 *
272 * Use the linear midpoint as the probability threshold.
273 */
274 if (probability >= 12)
275 return 1;
276 else if (probability >= 6)
277 return 2;
278 else
279 /*
280 * So FTLB is less than 4 times bigger than VTLB.
281 * A 3:1 ratio can still be useful though.
282 */
283 return 3;
284}
285
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000286static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
287{
288 unsigned int config6;
James Hogand83b0e82014-01-22 16:19:40 +0000289
290 /* It's implementation dependent how the FTLB can be enabled */
291 switch (c->cputype) {
292 case CPU_PROAPTIV:
293 case CPU_P5600:
294 /* proAptiv & related cores use Config6 to enable the FTLB */
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000295 config6 = read_c0_config6();
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000296 /* Clear the old probability value */
297 config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000298 if (enable)
299 /* Enable FTLB */
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000300 write_c0_config6(config6 |
301 (calculate_ftlb_probability(c)
302 << MIPS_CONF6_FTLBP_SHIFT)
303 | MIPS_CONF6_FTLBEN);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000304 else
305 /* Disable FTLB */
306 write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
307 back_to_back_c0_hazard();
James Hogand83b0e82014-01-22 16:19:40 +0000308 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000309 }
310}
311
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100312static inline unsigned int decode_config0(struct cpuinfo_mips *c)
313{
314 unsigned int config0;
315 int isa;
316
317 config0 = read_c0_config();
318
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000319 /*
320 * Look for Standard TLB or Dual VTLB and FTLB
321 */
322 if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
323 (((config0 & MIPS_CONF_MT) >> 7) == 4))
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100324 c->options |= MIPS_CPU_TLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000325
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100326 isa = (config0 & MIPS_CONF_AT) >> 13;
327 switch (isa) {
328 case 0:
329 switch ((config0 & MIPS_CONF_AR) >> 10) {
330 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000331 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100332 break;
333 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000334 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100335 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000336 case 2:
337 set_isa(c, MIPS_CPU_ISA_M32R6);
338 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100339 default:
340 goto unknown;
341 }
342 break;
343 case 2:
344 switch ((config0 & MIPS_CONF_AR) >> 10) {
345 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000346 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100347 break;
348 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000349 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100350 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000351 case 2:
352 set_isa(c, MIPS_CPU_ISA_M64R6);
353 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100354 default:
355 goto unknown;
356 }
357 break;
358 default:
359 goto unknown;
360 }
361
362 return config0 & MIPS_CONF_M;
363
364unknown:
365 panic(unknown_isa, config0);
366}
367
368static inline unsigned int decode_config1(struct cpuinfo_mips *c)
369{
370 unsigned int config1;
371
372 config1 = read_c0_config1();
373
374 if (config1 & MIPS_CONF1_MD)
375 c->ases |= MIPS_ASE_MDMX;
376 if (config1 & MIPS_CONF1_WR)
377 c->options |= MIPS_CPU_WATCH;
378 if (config1 & MIPS_CONF1_CA)
379 c->ases |= MIPS_ASE_MIPS16;
380 if (config1 & MIPS_CONF1_EP)
381 c->options |= MIPS_CPU_EJTAG;
382 if (config1 & MIPS_CONF1_FP) {
383 c->options |= MIPS_CPU_FPU;
384 c->options |= MIPS_CPU_32FPR;
385 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000386 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100387 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000388 c->tlbsizevtlb = c->tlbsize;
389 c->tlbsizeftlbsets = 0;
390 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100391
392 return config1 & MIPS_CONF_M;
393}
394
395static inline unsigned int decode_config2(struct cpuinfo_mips *c)
396{
397 unsigned int config2;
398
399 config2 = read_c0_config2();
400
401 if (config2 & MIPS_CONF2_SL)
402 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
403
404 return config2 & MIPS_CONF_M;
405}
406
407static inline unsigned int decode_config3(struct cpuinfo_mips *c)
408{
409 unsigned int config3;
410
411 config3 = read_c0_config3();
412
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500413 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100414 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500415 c->options |= MIPS_CPU_RIXI;
416 }
417 if (config3 & MIPS_CONF3_RXI)
418 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100419 if (config3 & MIPS_CONF3_DSP)
420 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500421 if (config3 & MIPS_CONF3_DSP2P)
422 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100423 if (config3 & MIPS_CONF3_VINT)
424 c->options |= MIPS_CPU_VINT;
425 if (config3 & MIPS_CONF3_VEIC)
426 c->options |= MIPS_CPU_VEIC;
427 if (config3 & MIPS_CONF3_MT)
428 c->ases |= MIPS_ASE_MIPSMT;
429 if (config3 & MIPS_CONF3_ULRI)
430 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000431 if (config3 & MIPS_CONF3_ISA)
432 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100433 if (config3 & MIPS_CONF3_VZ)
434 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000435 if (config3 & MIPS_CONF3_SC)
436 c->options |= MIPS_CPU_SEGMENTS;
Paul Burtona5e9a692014-01-27 15:23:10 +0000437 if (config3 & MIPS_CONF3_MSA)
438 c->ases |= MIPS_ASE_MSA;
Markos Chandras3d528b32014-07-14 12:46:13 +0100439 /* Only tested on 32-bit cores */
Markos Chandrased4cbc82015-01-26 13:04:33 +0000440 if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
441 c->htw_seq = 0;
Markos Chandras3d528b32014-07-14 12:46:13 +0100442 c->options |= MIPS_CPU_HTW;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000443 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100444
445 return config3 & MIPS_CONF_M;
446}
447
448static inline unsigned int decode_config4(struct cpuinfo_mips *c)
449{
450 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000451 unsigned int newcf4;
452 unsigned int mmuextdef;
453 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100454
455 config4 = read_c0_config4();
456
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000457 if (cpu_has_tlb) {
458 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
459 c->options |= MIPS_CPU_TLBINV;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000460 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
461 switch (mmuextdef) {
462 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
463 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
464 c->tlbsizevtlb = c->tlbsize;
465 break;
466 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
467 c->tlbsizevtlb +=
468 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
469 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
470 c->tlbsize = c->tlbsizevtlb;
471 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
472 /* fall through */
473 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
Markos Chandras97f4ad22014-08-29 09:37:26 +0100474 if (mips_ftlb_disabled)
475 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000476 newcf4 = (config4 & ~ftlb_page) |
477 (page_size_ftlb(mmuextdef) <<
478 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
479 write_c0_config4(newcf4);
480 back_to_back_c0_hazard();
481 config4 = read_c0_config4();
482 if (config4 != newcf4) {
483 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
484 PAGE_SIZE, config4);
485 /* Switch FTLB off */
486 set_ftlb_enable(c, 0);
487 break;
488 }
489 c->tlbsizeftlbsets = 1 <<
490 ((config4 & MIPS_CONF4_FTLBSETS) >>
491 MIPS_CONF4_FTLBSETS_SHIFT);
492 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
493 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
494 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
Markos Chandras97f4ad22014-08-29 09:37:26 +0100495 mips_has_ftlb_configured = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000496 break;
497 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000498 }
499
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100500 c->kscratch_mask = (config4 >> 16) & 0xff;
501
502 return config4 & MIPS_CONF_M;
503}
504
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200505static inline unsigned int decode_config5(struct cpuinfo_mips *c)
506{
507 unsigned int config5;
508
509 config5 = read_c0_config5();
Paul Burtond175ed22014-09-11 08:30:19 +0100510 config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200511 write_c0_config5(config5);
512
Markos Chandras49016742014-01-09 16:04:51 +0000513 if (config5 & MIPS_CONF5_EVA)
514 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100515 if (config5 & MIPS_CONF5_MRP)
516 c->options |= MIPS_CPU_MAAR;
Markos Chandras5aed9da2014-12-02 09:46:19 +0000517 if (config5 & MIPS_CONF5_LLB)
518 c->options |= MIPS_CPU_RW_LLB;
Markos Chandras49016742014-01-09 16:04:51 +0000519
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200520 return config5 & MIPS_CONF_M;
521}
522
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000523static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100524{
525 int ok;
526
527 /* MIPS32 or MIPS64 compliant CPU. */
528 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
529 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
530
531 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
532
Markos Chandras97f4ad22014-08-29 09:37:26 +0100533 /* Enable FTLB if present and not disabled */
534 set_ftlb_enable(c, !mips_ftlb_disabled);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000535
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100536 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100537 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100538 if (ok)
539 ok = decode_config1(c);
540 if (ok)
541 ok = decode_config2(c);
542 if (ok)
543 ok = decode_config3(c);
544 if (ok)
545 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200546 if (ok)
547 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100548
549 mips_probe_watch_registers(c);
550
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100551 if (cpu_has_rixi) {
552 /* Enable the RIXI exceptions */
553 write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
554 back_to_back_c0_hazard();
555 /* Verify the IEC bit is set */
556 if (read_c0_pagegrain() & PG_IEC)
557 c->options |= MIPS_CPU_RIXIEX;
558 }
559
Paul Burton0ee958e2014-01-15 10:31:53 +0000560#ifndef CONFIG_MIPS_CPS
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000561 if (cpu_has_mips_r2_r6) {
David Daney45b585c2014-05-28 23:52:10 +0200562 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000563 if (cpu_has_mipsmt)
564 c->core >>= fls(core_nvpes()) - 1;
565 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000566#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100567}
568
Ralf Baechle02cf2112005-10-01 13:06:32 +0100569#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 | MIPS_CPU_COUNTER)
571
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000572static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100574 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 case PRID_IMP_R2000:
576 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000577 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100578 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500579 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 if (__cpu_has_fpu())
581 c->options |= MIPS_CPU_FPU;
582 c->tlbsize = 64;
583 break;
584 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100585 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000586 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000588 __cpu_name[cpu] = "R3081";
589 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000591 __cpu_name[cpu] = "R3000A";
592 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000593 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000595 __cpu_name[cpu] = "R3000";
596 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100597 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500598 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 if (__cpu_has_fpu())
600 c->options |= MIPS_CPU_FPU;
601 c->tlbsize = 64;
602 break;
603 case PRID_IMP_R4000:
604 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100605 if ((c->processor_id & PRID_REV_MASK) >=
606 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000608 __cpu_name[cpu] = "R4400PC";
609 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000611 __cpu_name[cpu] = "R4000PC";
612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100614 int cca = read_c0_config() & CONF_CM_CMASK;
615 int mc;
616
617 /*
618 * SC and MC versions can't be reliably told apart,
619 * but only the latter support coherent caching
620 * modes so assume the firmware has set the KSEG0
621 * coherency attribute reasonably (if uncached, we
622 * assume SC).
623 */
624 switch (cca) {
625 case CONF_CM_CACHABLE_CE:
626 case CONF_CM_CACHABLE_COW:
627 case CONF_CM_CACHABLE_CUW:
628 mc = 1;
629 break;
630 default:
631 mc = 0;
632 break;
633 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100634 if ((c->processor_id & PRID_REV_MASK) >=
635 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100636 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
637 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000638 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100639 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
640 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000641 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 }
643
Steven J. Hilla96102b2012-12-07 04:31:36 +0000644 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500646 MIPS_CPU_WATCH | MIPS_CPU_VCE |
647 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 c->tlbsize = 48;
649 break;
650 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900651 set_isa(c, MIPS_CPU_ISA_III);
652 c->options = R4K_OPTS;
653 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 case PRID_REV_VR4111:
656 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000657 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 case PRID_REV_VR4121:
660 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000661 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 break;
663 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000664 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000666 __cpu_name[cpu] = "NEC VR4122";
667 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000669 __cpu_name[cpu] = "NEC VR4181A";
670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 break;
672 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000673 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000675 __cpu_name[cpu] = "NEC VR4131";
676 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900678 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000679 __cpu_name[cpu] = "NEC VR4133";
680 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 break;
682 default:
683 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
684 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000685 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 break;
687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 break;
689 case PRID_IMP_R4300:
690 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000691 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000692 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500694 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 c->tlbsize = 32;
696 break;
697 case PRID_IMP_R4600:
698 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000699 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000700 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000701 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
702 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 c->tlbsize = 48;
704 break;
705 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500706 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 /*
708 * This processor doesn't have an MMU, so it's not
709 * "real easy" to run Linux on it. It is left purely
710 * for documentation. Commented out because it shares
711 * it's c0_prid id number with the TX3900.
712 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000713 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000714 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000715 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500717 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 break;
719 #endif
720 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100721 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
724 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000725 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 c->tlbsize = 64;
727 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100728 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 case PRID_REV_TX3912:
730 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000731 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 c->tlbsize = 32;
733 break;
734 case PRID_REV_TX3922:
735 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000736 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 c->tlbsize = 64;
738 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 }
740 }
741 break;
742 case PRID_IMP_R4700:
743 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000744 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000745 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500747 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 c->tlbsize = 48;
749 break;
750 case PRID_IMP_TX49:
751 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000752 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000753 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 c->options = R4K_OPTS | MIPS_CPU_LLSC;
755 if (!(c->processor_id & 0x08))
756 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
757 c->tlbsize = 48;
758 break;
759 case PRID_IMP_R5000:
760 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000761 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000762 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500764 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 c->tlbsize = 48;
766 break;
767 case PRID_IMP_R5432:
768 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000769 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000770 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500772 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 c->tlbsize = 48;
774 break;
775 case PRID_IMP_R5500:
776 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000777 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000778 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500780 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 c->tlbsize = 48;
782 break;
783 case PRID_IMP_NEVADA:
784 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000785 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000786 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500788 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 c->tlbsize = 48;
790 break;
791 case PRID_IMP_R6000:
792 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000793 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000794 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500796 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 c->tlbsize = 32;
798 break;
799 case PRID_IMP_R6000A:
800 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000801 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000802 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500804 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 c->tlbsize = 32;
806 break;
807 case PRID_IMP_RM7000:
808 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000809 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000810 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500812 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100814 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 * the RM7000 v2.0 indicates if the TLB has 48 or 64
816 * entries.
817 *
Ralf Baechle70342282013-01-22 12:59:30 +0100818 * 29 1 => 64 entry JTLB
819 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 */
821 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
822 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 case PRID_IMP_R8000:
824 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000825 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000826 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500828 MIPS_CPU_FPU | MIPS_CPU_32FPR |
829 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
831 break;
832 case PRID_IMP_R10000:
833 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000834 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000835 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000836 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500837 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500839 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 c->tlbsize = 64;
841 break;
842 case PRID_IMP_R12000:
843 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000844 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000845 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000846 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500847 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500849 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 c->tlbsize = 64;
851 break;
Kumba44d921b2006-05-16 22:23:59 -0400852 case PRID_IMP_R14000:
853 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000854 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000855 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400856 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500857 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400858 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500859 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400860 c->tlbsize = 64;
861 break;
Huacai Chen26859192014-02-16 16:01:18 +0800862 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -0700863 switch (c->processor_id & PRID_REV_MASK) {
864 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +0800865 c->cputype = CPU_LOONGSON2;
866 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700867 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800868 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700869 break;
870 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +0800871 c->cputype = CPU_LOONGSON2;
872 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700873 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800874 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700875 break;
Huacai Chenc579d312014-03-21 18:44:00 +0800876 case PRID_REV_LOONGSON3A:
877 c->cputype = CPU_LOONGSON3;
878 __cpu_name[cpu] = "ICT Loongson-3";
879 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800880 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +0800881 break;
Huacai Chene7841be2014-06-26 11:41:30 +0800882 case PRID_REV_LOONGSON3B_R1:
883 case PRID_REV_LOONGSON3B_R2:
884 c->cputype = CPU_LOONGSON3;
885 __cpu_name[cpu] = "ICT Loongson-3";
886 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800887 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +0800888 break;
Robert Millan5aac1e82011-04-16 11:29:29 -0700889 }
890
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800891 c->options = R4K_OPTS |
892 MIPS_CPU_FPU | MIPS_CPU_LLSC |
893 MIPS_CPU_32FPR;
894 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +0800895 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800896 break;
Huacai Chen26859192014-02-16 16:01:18 +0800897 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100898 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100900 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000901
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100902 switch (c->processor_id & PRID_REV_MASK) {
903 case PRID_REV_LOONGSON1B:
904 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000905 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000906 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100907
Ralf Baechle41943182005-05-05 16:45:59 +0000908 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000909 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910}
911
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000912static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Markos Chandras4f12b912014-07-18 10:51:32 +0100914 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100915 switch (c->processor_id & PRID_IMP_MASK) {
Leonid Yegoshinb2498af2014-11-24 12:59:44 +0000916 case PRID_IMP_QEMU_GENERIC:
917 c->writecombine = _CACHE_UNCACHED;
918 c->cputype = CPU_QEMU_GENERIC;
919 __cpu_name[cpu] = "MIPS GENERIC QEMU";
920 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 case PRID_IMP_4KC:
922 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100923 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000924 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 break;
926 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000927 case PRID_IMP_4KECR2:
928 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100929 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000930 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000931 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100933 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100935 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000936 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 break;
938 case PRID_IMP_5KC:
939 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100940 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000941 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200943 case PRID_IMP_5KE:
944 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +0100945 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200946 __cpu_name[cpu] = "MIPS 5KE";
947 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 case PRID_IMP_20KC:
949 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100950 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000951 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 break;
953 case PRID_IMP_24K:
954 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100955 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000956 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100958 case PRID_IMP_24KE:
959 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100960 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +0100961 __cpu_name[cpu] = "MIPS 24KEc";
962 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 case PRID_IMP_25KF:
964 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +0100965 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000966 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000968 case PRID_IMP_34K:
969 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100970 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000971 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000972 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100973 case PRID_IMP_74K:
974 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100975 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000976 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100977 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200978 case PRID_IMP_M14KC:
979 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100980 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200981 __cpu_name[cpu] = "MIPS M14Kc";
982 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000983 case PRID_IMP_M14KEC:
984 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100985 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000986 __cpu_name[cpu] = "MIPS M14KEc";
987 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100988 case PRID_IMP_1004K:
989 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100990 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000991 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100992 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000993 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600994 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100995 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +0000996 __cpu_name[cpu] = "MIPS 1074Kc";
997 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +0000998 case PRID_IMP_INTERAPTIV_UP:
999 c->cputype = CPU_INTERAPTIV;
1000 __cpu_name[cpu] = "MIPS interAptiv";
1001 break;
1002 case PRID_IMP_INTERAPTIV_MP:
1003 c->cputype = CPU_INTERAPTIV;
1004 __cpu_name[cpu] = "MIPS interAptiv (multi)";
1005 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +00001006 case PRID_IMP_PROAPTIV_UP:
1007 c->cputype = CPU_PROAPTIV;
1008 __cpu_name[cpu] = "MIPS proAptiv";
1009 break;
1010 case PRID_IMP_PROAPTIV_MP:
1011 c->cputype = CPU_PROAPTIV;
1012 __cpu_name[cpu] = "MIPS proAptiv (multi)";
1013 break;
James Hogan829dcc02014-01-22 16:19:39 +00001014 case PRID_IMP_P5600:
1015 c->cputype = CPU_P5600;
1016 __cpu_name[cpu] = "MIPS P5600";
1017 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +00001018 case PRID_IMP_M5150:
1019 c->cputype = CPU_M5150;
1020 __cpu_name[cpu] = "MIPS M5150";
1021 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 }
Chris Dearman0b6d4972007-09-13 12:32:02 +01001023
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001024 decode_configs(c);
1025
Chris Dearman0b6d4972007-09-13 12:32:02 +01001026 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027}
1028
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001029static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
Ralf Baechle41943182005-05-05 16:45:59 +00001031 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001032 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 case PRID_IMP_AU1_REV1:
1034 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +01001035 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 switch ((c->processor_id >> 24) & 0xff) {
1037 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001038 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 break;
1040 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001041 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 break;
1043 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001044 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 break;
1046 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001047 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 break;
Pete Popove3ad1c22005-03-01 06:33:16 +00001049 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001050 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001051 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001052 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +01001053 break;
1054 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001055 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +00001056 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 default:
Manuel Lauss270717a2009-03-25 17:49:28 +01001058 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 break;
1060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 break;
1062 }
1063}
1064
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001065static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
Ralf Baechle41943182005-05-05 16:45:59 +00001067 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +01001068
Markos Chandras4f12b912014-07-18 10:51:32 +01001069 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001070 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 case PRID_IMP_SB1:
1072 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001073 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001075 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +00001076 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001078 case PRID_IMP_SB1A:
1079 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001080 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001081 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 }
1083}
1084
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001085static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
Ralf Baechle41943182005-05-05 16:45:59 +00001087 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001088 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 case PRID_IMP_SR71000:
1090 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001091 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 c->scache.ways = 8;
1093 c->tlbsize = 64;
1094 break;
1095 }
1096}
1097
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001098static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +00001099{
1100 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001101 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +00001102 case PRID_IMP_PR4450:
1103 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001104 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001105 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +00001106 break;
Pete Popovbdf21b12005-07-14 17:47:57 +00001107 }
1108}
1109
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001110static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001111{
1112 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001113 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001114 case PRID_IMP_BMIPS32_REV4:
1115 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001116 c->cputype = CPU_BMIPS32;
1117 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001118 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001119 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001120 case PRID_IMP_BMIPS3300:
1121 case PRID_IMP_BMIPS3300_ALT:
1122 case PRID_IMP_BMIPS3300_BUG:
1123 c->cputype = CPU_BMIPS3300;
1124 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001125 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001126 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001127 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001128 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001129
1130 if (rev >= PRID_REV_BMIPS4380_LO &&
1131 rev <= PRID_REV_BMIPS4380_HI) {
1132 c->cputype = CPU_BMIPS4380;
1133 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001134 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001135 } else {
1136 c->cputype = CPU_BMIPS4350;
1137 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001138 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001139 }
1140 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001141 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001142 case PRID_IMP_BMIPS5000:
Kevin Cernekee68e6a782014-10-20 21:28:01 -07001143 case PRID_IMP_BMIPS5200:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001144 c->cputype = CPU_BMIPS5000;
1145 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001146 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001147 c->options |= MIPS_CPU_ULRI;
1148 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001149 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001150}
1151
David Daney0dd47812008-12-11 15:33:26 -08001152static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1153{
1154 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001155 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001156 case PRID_IMP_CAVIUM_CN38XX:
1157 case PRID_IMP_CAVIUM_CN31XX:
1158 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001159 c->cputype = CPU_CAVIUM_OCTEON;
1160 __cpu_name[cpu] = "Cavium Octeon";
1161 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001162 case PRID_IMP_CAVIUM_CN58XX:
1163 case PRID_IMP_CAVIUM_CN56XX:
1164 case PRID_IMP_CAVIUM_CN50XX:
1165 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001166 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1167 __cpu_name[cpu] = "Cavium Octeon+";
1168platform:
Robert Millanc094c992011-04-18 11:37:55 -07001169 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001170 break;
David Daneya1431b62011-09-24 02:29:54 +02001171 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001172 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001173 case PRID_IMP_CAVIUM_CN66XX:
1174 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001175 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001176 c->cputype = CPU_CAVIUM_OCTEON2;
1177 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001178 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001179 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001180 case PRID_IMP_CAVIUM_CN70XX:
1181 case PRID_IMP_CAVIUM_CN78XX:
1182 c->cputype = CPU_CAVIUM_OCTEON3;
1183 __cpu_name[cpu] = "Cavium Octeon III";
1184 set_elf_platform(cpu, "octeon3");
1185 break;
David Daney0dd47812008-12-11 15:33:26 -08001186 default:
1187 printk(KERN_INFO "Unknown Octeon chip!\n");
1188 c->cputype = CPU_UNKNOWN;
1189 break;
1190 }
1191}
1192
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001193static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1194{
1195 decode_configs(c);
1196 /* JZRISC does not implement the CP0 counter. */
1197 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001198 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001199 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001200 case PRID_IMP_JZRISC:
1201 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001202 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001203 __cpu_name[cpu] = "Ingenic JZRISC";
1204 break;
1205 default:
1206 panic("Unknown Ingenic Processor ID!");
1207 break;
1208 }
1209}
1210
Jayachandran Ca7117c62011-05-11 12:04:58 +05301211static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1212{
1213 decode_configs(c);
1214
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001215 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001216 c->cputype = CPU_ALCHEMY;
1217 __cpu_name[cpu] = "Au1300";
1218 /* following stuff is not for Alchemy */
1219 return;
1220 }
1221
Ralf Baechle70342282013-01-22 12:59:30 +01001222 c->options = (MIPS_CPU_TLB |
1223 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301224 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001225 MIPS_CPU_DIVEC |
1226 MIPS_CPU_WATCH |
1227 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301228 MIPS_CPU_LLSC);
1229
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001230 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301231 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301232 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301233 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301234 c->cputype = CPU_XLP;
1235 __cpu_name[cpu] = "Broadcom XLPII";
1236 break;
1237
Jayachandran C2aa54b22011-11-16 00:21:29 +00001238 case PRID_IMP_NETLOGIC_XLP8XX:
1239 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001240 c->cputype = CPU_XLP;
1241 __cpu_name[cpu] = "Netlogic XLP";
1242 break;
1243
Jayachandran Ca7117c62011-05-11 12:04:58 +05301244 case PRID_IMP_NETLOGIC_XLR732:
1245 case PRID_IMP_NETLOGIC_XLR716:
1246 case PRID_IMP_NETLOGIC_XLR532:
1247 case PRID_IMP_NETLOGIC_XLR308:
1248 case PRID_IMP_NETLOGIC_XLR532C:
1249 case PRID_IMP_NETLOGIC_XLR516C:
1250 case PRID_IMP_NETLOGIC_XLR508C:
1251 case PRID_IMP_NETLOGIC_XLR308C:
1252 c->cputype = CPU_XLR;
1253 __cpu_name[cpu] = "Netlogic XLR";
1254 break;
1255
1256 case PRID_IMP_NETLOGIC_XLS608:
1257 case PRID_IMP_NETLOGIC_XLS408:
1258 case PRID_IMP_NETLOGIC_XLS404:
1259 case PRID_IMP_NETLOGIC_XLS208:
1260 case PRID_IMP_NETLOGIC_XLS204:
1261 case PRID_IMP_NETLOGIC_XLS108:
1262 case PRID_IMP_NETLOGIC_XLS104:
1263 case PRID_IMP_NETLOGIC_XLS616B:
1264 case PRID_IMP_NETLOGIC_XLS608B:
1265 case PRID_IMP_NETLOGIC_XLS416B:
1266 case PRID_IMP_NETLOGIC_XLS412B:
1267 case PRID_IMP_NETLOGIC_XLS408B:
1268 case PRID_IMP_NETLOGIC_XLS404B:
1269 c->cputype = CPU_XLR;
1270 __cpu_name[cpu] = "Netlogic XLS";
1271 break;
1272
1273 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001274 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301275 c->processor_id);
1276 c->cputype = CPU_XLR;
1277 break;
1278 }
1279
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001280 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001281 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001282 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1283 /* This will be updated again after all threads are woken up */
1284 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1285 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001286 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001287 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1288 }
Jayachandran C7777b932013-06-11 14:41:35 +00001289 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301290}
1291
David Daney949e51b2010-10-14 11:32:33 -07001292#ifdef CONFIG_64BIT
1293/* For use by uaccess.h */
1294u64 __ua_limit;
1295EXPORT_SYMBOL(__ua_limit);
1296#endif
1297
Ralf Baechle9966db252007-10-11 23:46:17 +01001298const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001299const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001300
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001301void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302{
1303 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001304 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Ralf Baechle70342282013-01-22 12:59:30 +01001306 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 c->fpu_id = FPIR_IMP_NONE;
1308 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001309 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
1311 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001312 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001314 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 break;
1316 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001317 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 break;
1319 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001320 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 break;
1322 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001323 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001325 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001326 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001327 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001329 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001331 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001332 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001333 break;
David Daney0dd47812008-12-11 15:33:26 -08001334 case PRID_COMP_CAVIUM:
1335 cpu_probe_cavium(c, cpu);
1336 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001337 case PRID_COMP_INGENIC:
1338 cpu_probe_ingenic(c, cpu);
1339 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301340 case PRID_COMP_NETLOGIC:
1341 cpu_probe_netlogic(c, cpu);
1342 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001344
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001345 BUG_ON(!__cpu_name[cpu]);
1346 BUG_ON(c->cputype == CPU_UNKNOWN);
1347
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001348 /*
1349 * Platform code can force the cpu type to optimize code
1350 * generation. In that case be sure the cpu type is correctly
1351 * manually setup otherwise it could trigger some nasty bugs.
1352 */
1353 BUG_ON(current_cpu_type() != c->cputype);
1354
Kevin Cernekee0103d232010-05-02 14:43:52 -07001355 if (mips_fpu_disabled)
1356 c->options &= ~MIPS_CPU_FPU;
1357
1358 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001359 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001360
Markos Chandras3d528b32014-07-14 12:46:13 +01001361 if (mips_htw_disabled) {
1362 c->options &= ~MIPS_CPU_HTW;
1363 write_c0_pwctl(read_c0_pwctl() &
1364 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1365 }
1366
Ralf Baechle41943182005-05-05 16:45:59 +00001367 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001369
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00001370 if (c->isa_level & cpu_has_mips_r) {
Ralf Baechle41943182005-05-05 16:45:59 +00001371 if (c->fpu_id & MIPS_FPIR_3D)
1372 c->ases |= MIPS_ASE_MIPS3D;
Paul Burtonadac5d52014-09-11 08:30:18 +01001373 if (c->fpu_id & MIPS_FPIR_FREP)
1374 c->options |= MIPS_CPU_FRE;
Ralf Baechle41943182005-05-05 16:45:59 +00001375 }
1376 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001377
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00001378 if (cpu_has_mips_r2_r6) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001379 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001380 /* R2 has Performance Counter Interrupt indicator */
1381 c->options |= MIPS_CPU_PCI;
1382 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001383 else
1384 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001385
Paul Burtona8ad1362014-01-28 14:28:43 +00001386 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00001387 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00001388 WARN(c->msa_id & MSA_IR_WRPF,
1389 "Vector register partitioning unimplemented!");
1390 }
Paul Burtona5e9a692014-01-27 15:23:10 +00001391
Guenter Roeck91dfc422010-02-02 08:52:20 -08001392 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001393
1394#ifdef CONFIG_64BIT
1395 if (cpu == 0)
1396 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1397#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398}
1399
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001400void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
1402 struct cpuinfo_mips *c = &current_cpu_data;
1403
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001404 pr_info("CPU%d revision is: %08x (%s)\n",
1405 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001407 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00001408 if (cpu_has_msa)
1409 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410}