blob: 262c7529bcdb1d2213473e45c3253c36519580a1 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010022
23#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010024#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010030static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Santosh Shilimkar5ba70372010-07-11 14:35:37 +053031static uint32_t l2x0_size;
Catalin Marinas382266a2007-02-05 14:48:19 +010032
Catalin Marinas9a6655e2010-08-31 13:05:22 +010033static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010034{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010035 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010036 while (readl_relaxed(reg) & mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010037 ;
Catalin Marinas382266a2007-02-05 14:48:19 +010038}
39
Catalin Marinas9a6655e2010-08-31 13:05:22 +010040#ifdef CONFIG_CACHE_PL310
41static inline void cache_wait(void __iomem *reg, unsigned long mask)
42{
43 /* cache operations by line are atomic on PL310 */
44}
45#else
46#define cache_wait cache_wait_way
47#endif
48
Catalin Marinas382266a2007-02-05 14:48:19 +010049static inline void cache_sync(void)
50{
Russell King3d107432009-11-19 11:41:09 +000051 void __iomem *base = l2x0_base;
Catalin Marinas6775a552010-07-28 22:01:25 +010052 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Russell King3d107432009-11-19 11:41:09 +000053 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010054}
55
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010056static inline void l2x0_clean_line(unsigned long addr)
57{
58 void __iomem *base = l2x0_base;
59 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010060 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010061}
62
63static inline void l2x0_inv_line(unsigned long addr)
64{
65 void __iomem *base = l2x0_base;
66 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010067 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010068}
69
Santosh Shilimkar9e655822010-02-04 19:42:42 +010070#ifdef CONFIG_PL310_ERRATA_588369
71static void debug_writel(unsigned long val)
72{
73 extern void omap_smc1(u32 fn, u32 arg);
74
75 /*
76 * Texas Instrument secure monitor api to modify the
77 * PL310 Debug Control Register.
78 */
79 omap_smc1(0x100, val);
80}
81
82static inline void l2x0_flush_line(unsigned long addr)
83{
84 void __iomem *base = l2x0_base;
85
86 /* Clean by PA followed by Invalidate by PA */
87 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010088 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010089 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010090 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010091}
92#else
93
94/* Optimised out for non-errata case */
95static inline void debug_writel(unsigned long val)
96{
97}
98
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010099static inline void l2x0_flush_line(unsigned long addr)
100{
101 void __iomem *base = l2x0_base;
102 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100103 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100104}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100105#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100106
Catalin Marinas23107c52010-03-24 16:48:53 +0100107static void l2x0_cache_sync(void)
108{
109 unsigned long flags;
110
111 spin_lock_irqsave(&l2x0_lock, flags);
112 cache_sync();
113 spin_unlock_irqrestore(&l2x0_lock, flags);
114}
115
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530116static void l2x0_flush_all(void)
117{
118 unsigned long flags;
119
120 /* clean all ways */
121 spin_lock_irqsave(&l2x0_lock, flags);
122 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
123 cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
124 cache_sync();
125 spin_unlock_irqrestore(&l2x0_lock, flags);
126}
127
128static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100129{
Russell King0eb948d2009-11-19 11:12:15 +0000130 unsigned long flags;
131
Catalin Marinas382266a2007-02-05 14:48:19 +0100132 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000133 spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530134 /* Invalidating when L2 is enabled is a nono */
135 BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100136 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100137 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100138 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000139 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100140}
141
142static void l2x0_inv_range(unsigned long start, unsigned long end)
143{
Russell King3d107432009-11-19 11:41:09 +0000144 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000145 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100146
Russell King0eb948d2009-11-19 11:12:15 +0000147 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100148 if (start & (CACHE_LINE_SIZE - 1)) {
149 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100150 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100151 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100152 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100153 start += CACHE_LINE_SIZE;
154 }
155
156 if (end & (CACHE_LINE_SIZE - 1)) {
157 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100158 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100159 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100160 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100161 }
162
Russell King0eb948d2009-11-19 11:12:15 +0000163 while (start < end) {
164 unsigned long blk_end = start + min(end - start, 4096UL);
165
166 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100167 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000168 start += CACHE_LINE_SIZE;
169 }
170
171 if (blk_end < end) {
172 spin_unlock_irqrestore(&l2x0_lock, flags);
173 spin_lock_irqsave(&l2x0_lock, flags);
174 }
175 }
Russell King3d107432009-11-19 11:41:09 +0000176 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100177 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000178 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100179}
180
181static void l2x0_clean_range(unsigned long start, unsigned long end)
182{
Russell King3d107432009-11-19 11:41:09 +0000183 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000184 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100185
Russell King0eb948d2009-11-19 11:12:15 +0000186 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100187 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000188 while (start < end) {
189 unsigned long blk_end = start + min(end - start, 4096UL);
190
191 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100192 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000193 start += CACHE_LINE_SIZE;
194 }
195
196 if (blk_end < end) {
197 spin_unlock_irqrestore(&l2x0_lock, flags);
198 spin_lock_irqsave(&l2x0_lock, flags);
199 }
200 }
Russell King3d107432009-11-19 11:41:09 +0000201 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100202 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000203 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100204}
205
206static void l2x0_flush_range(unsigned long start, unsigned long end)
207{
Russell King3d107432009-11-19 11:41:09 +0000208 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000209 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100210
Russell King0eb948d2009-11-19 11:12:15 +0000211 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100212 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000213 while (start < end) {
214 unsigned long blk_end = start + min(end - start, 4096UL);
215
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100216 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000217 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100218 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000219 start += CACHE_LINE_SIZE;
220 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100221 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000222
223 if (blk_end < end) {
224 spin_unlock_irqrestore(&l2x0_lock, flags);
225 spin_lock_irqsave(&l2x0_lock, flags);
226 }
227 }
Russell King3d107432009-11-19 11:41:09 +0000228 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100229 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000230 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100231}
232
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530233static void l2x0_disable(void)
234{
235 unsigned long flags;
236
237 spin_lock_irqsave(&l2x0_lock, flags);
238 writel(0, l2x0_base + L2X0_CTRL);
239 spin_unlock_irqrestore(&l2x0_lock, flags);
240}
241
Catalin Marinas382266a2007-02-05 14:48:19 +0100242void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
243{
244 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100245 __u32 cache_id;
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530246 __u32 way_size = 0;
Jason McMullan64039be2010-05-05 18:59:37 +0100247 int ways;
248 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100249
250 l2x0_base = base;
251
Catalin Marinas6775a552010-07-28 22:01:25 +0100252 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
253 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100254
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100255 aux &= aux_mask;
256 aux |= aux_val;
257
Jason McMullan64039be2010-05-05 18:59:37 +0100258 /* Determine the number of ways */
259 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
260 case L2X0_CACHE_ID_PART_L310:
261 if (aux & (1 << 16))
262 ways = 16;
263 else
264 ways = 8;
265 type = "L310";
266 break;
267 case L2X0_CACHE_ID_PART_L210:
268 ways = (aux >> 13) & 0xf;
269 type = "L210";
270 break;
271 default:
272 /* Assume unknown chips have 8 ways */
273 ways = 8;
274 type = "L2x0 series";
275 break;
276 }
277
278 l2x0_way_mask = (1 << ways) - 1;
279
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100280 /*
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530281 * L2 cache Size = Way size * Number of ways
282 */
283 way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
284 way_size = 1 << (way_size + 3);
285 l2x0_size = ways * way_size * SZ_1K;
286
287 /*
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100288 * Check if l2x0 controller is already enabled.
289 * If you are booting from non-secure mode
290 * accessing the below registers will fault.
291 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100292 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Catalin Marinas382266a2007-02-05 14:48:19 +0100293
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100294 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100295 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100296
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100297 l2x0_inv_all();
298
299 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100300 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100301 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100302
303 outer_cache.inv_range = l2x0_inv_range;
304 outer_cache.clean_range = l2x0_clean_range;
305 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100306 outer_cache.sync = l2x0_cache_sync;
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530307 outer_cache.flush_all = l2x0_flush_all;
308 outer_cache.inv_all = l2x0_inv_all;
309 outer_cache.disable = l2x0_disable;
Catalin Marinas382266a2007-02-05 14:48:19 +0100310
Jason McMullan64039be2010-05-05 18:59:37 +0100311 printk(KERN_INFO "%s cache controller enabled\n", type);
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530312 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
313 ways, cache_id, aux, l2x0_size);
Catalin Marinas382266a2007-02-05 14:48:19 +0100314}