blob: 75f4be40b3e5d8f8ed98ab87e33282b685009999 [file] [log] [blame]
Stephen Boyddd15ab82011-11-08 10:34:05 -08001/*
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08002 *
3 * Copyright (C) 2007 Google, Inc.
Stephen Boyddd15ab82011-11-08 10:34:05 -08004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Stephen Boyd4a184072011-11-08 10:34:04 -080017#include <linux/clocksource.h>
18#include <linux/clockchips.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080019#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080020#include <linux/interrupt.h>
21#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080023
24#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070025#include <asm/hardware/gic.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080026#include <asm/localtimer.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070027
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/msm_iomap.h>
David Brown8c27e6f2011-01-07 10:20:49 -080029#include <mach/cpu.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080030#include <mach/board.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080031
32#define TIMER_MATCH_VAL 0x0000
33#define TIMER_COUNT_VAL 0x0004
34#define TIMER_ENABLE 0x0008
Stephen Boyd4a184072011-11-08 10:34:04 -080035#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
36#define TIMER_ENABLE_EN BIT(0)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080037#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070038#define DGT_CLK_CTL 0x0034
Stephen Boyd4a184072011-11-08 10:34:04 -080039#define DGT_CLK_CTL_DIV_4 0x3
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080040
41#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070042
Stephen Boyd2081a6b2011-11-08 10:34:08 -080043#define MSM_DGT_SHIFT 5
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080044
Stephen Boyd2a00c102011-11-08 10:34:07 -080045static void __iomem *event_base;
Stephen Boyda850c3f2011-11-08 10:34:06 -080046
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080047static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
48{
Marc Zyngier28af6902011-07-22 12:52:37 +010049 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
Stephen Boyda850c3f2011-11-08 10:34:06 -080050 /* Stop the timer tick */
51 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
Stephen Boyd2a00c102011-11-08 10:34:07 -080052 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080053 ctrl &= ~TIMER_ENABLE_EN;
Stephen Boyd2a00c102011-11-08 10:34:07 -080054 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080055 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080056 evt->event_handler(evt);
57 return IRQ_HANDLED;
58}
59
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080060static int msm_timer_set_next_event(unsigned long cycles,
61 struct clock_event_device *evt)
62{
Stephen Boyd2a00c102011-11-08 10:34:07 -080063 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080064
Stephen Boyd2a00c102011-11-08 10:34:07 -080065 writel_relaxed(0, event_base + TIMER_CLEAR);
66 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
67 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080068 return 0;
69}
70
71static void msm_timer_set_mode(enum clock_event_mode mode,
72 struct clock_event_device *evt)
73{
Stephen Boyda850c3f2011-11-08 10:34:06 -080074 u32 ctrl;
75
Stephen Boyd2a00c102011-11-08 10:34:07 -080076 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080077 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080078
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080079 switch (mode) {
80 case CLOCK_EVT_MODE_RESUME:
81 case CLOCK_EVT_MODE_PERIODIC:
82 break;
83 case CLOCK_EVT_MODE_ONESHOT:
Stephen Boyda850c3f2011-11-08 10:34:06 -080084 /* Timer is enabled in set_next_event */
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080085 break;
86 case CLOCK_EVT_MODE_UNUSED:
87 case CLOCK_EVT_MODE_SHUTDOWN:
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080088 break;
89 }
Stephen Boyd2a00c102011-11-08 10:34:07 -080090 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080091}
92
Stephen Boyd2a00c102011-11-08 10:34:07 -080093static struct clock_event_device msm_clockevent = {
94 .name = "gp_timer",
95 .features = CLOCK_EVT_FEAT_ONESHOT,
Stephen Boyd2a00c102011-11-08 10:34:07 -080096 .rating = 200,
97 .set_next_event = msm_timer_set_next_event,
98 .set_mode = msm_timer_set_mode,
99};
100
101static union {
102 struct clock_event_device *evt;
103 struct clock_event_device __percpu **percpu_evt;
104} msm_evt;
105
106static void __iomem *source_base;
107
108static cycle_t msm_read_timer_count(struct clocksource *cs)
109{
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800110 return readl_relaxed(source_base + TIMER_COUNT_VAL);
111}
112
113static cycle_t msm_read_timer_count_shift(struct clocksource *cs)
114{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800115 /*
116 * Shift timer count down by a constant due to unreliable lower bits
117 * on some targets.
118 */
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800119 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800120}
121
122static struct clocksource msm_clocksource = {
123 .name = "dg_timer",
124 .rating = 300,
125 .read = msm_read_timer_count,
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800126 .mask = CLOCKSOURCE_MASK(32),
Stephen Boyd2a00c102011-11-08 10:34:07 -0800127 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800128};
129
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000130#ifdef CONFIG_LOCAL_TIMERS
131static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
132{
133 /* Use existing clock_event for cpu 0 */
134 if (!smp_processor_id())
135 return 0;
136
137 writel_relaxed(0, event_base + TIMER_ENABLE);
138 writel_relaxed(0, event_base + TIMER_CLEAR);
139 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
140 evt->irq = msm_clockevent.irq;
141 evt->name = "local_timer";
142 evt->features = msm_clockevent.features;
143 evt->rating = msm_clockevent.rating;
144 evt->set_mode = msm_timer_set_mode;
145 evt->set_next_event = msm_timer_set_next_event;
146 evt->shift = msm_clockevent.shift;
147 evt->mult = div_sc(GPT_HZ, NSEC_PER_SEC, evt->shift);
148 evt->max_delta_ns = clockevent_delta2ns(0xf0000000, evt);
149 evt->min_delta_ns = clockevent_delta2ns(4, evt);
150
151 *__this_cpu_ptr(msm_evt.percpu_evt) = evt;
152 clockevents_register_device(evt);
153 enable_percpu_irq(evt->irq, 0);
154 return 0;
155}
156
157static void msm_local_timer_stop(struct clock_event_device *evt)
158{
159 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
160 disable_percpu_irq(evt->irq);
161}
162
163static struct local_timer_ops msm_local_timer_ops __cpuinitdata = {
164 .setup = msm_local_timer_setup,
165 .stop = msm_local_timer_stop,
166};
167#endif /* CONFIG_LOCAL_TIMERS */
168
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800169static void __init msm_timer_init(void)
170{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800171 struct clock_event_device *ce = &msm_clockevent;
172 struct clocksource *cs = &msm_clocksource;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800173 int res;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800174 u32 dgt_hz;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800175
David Brown8c27e6f2011-01-07 10:20:49 -0800176 if (cpu_is_msm7x01()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800177 event_base = MSM_CSR_BASE;
178 source_base = MSM_CSR_BASE + 0x10;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800179 dgt_hz = 19200000 >> MSM_DGT_SHIFT; /* 600 KHz */
180 cs->read = msm_read_timer_count_shift;
181 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
David Brown8c27e6f2011-01-07 10:20:49 -0800182 } else if (cpu_is_msm7x30()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800183 event_base = MSM_CSR_BASE + 0x04;
184 source_base = MSM_CSR_BASE + 0x24;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800185 dgt_hz = 24576000 / 4;
David Brown8c27e6f2011-01-07 10:20:49 -0800186 } else if (cpu_is_qsd8x50()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800187 event_base = MSM_CSR_BASE;
188 source_base = MSM_CSR_BASE + 0x10;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800189 dgt_hz = 19200000 / 4;
Stepan Moskovchenkoa81c8c32010-12-01 19:25:14 -0800190 } else if (cpu_is_msm8x60() || cpu_is_msm8960()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800191 event_base = MSM_TMR_BASE + 0x04;
192 /* Use CPU0's timer as the global clock source. */
193 source_base = MSM_TMR0_BASE + 0x24;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800194 dgt_hz = 27000000 / 4;
195 writel_relaxed(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
David Brown8c27e6f2011-01-07 10:20:49 -0800196 } else
197 BUG();
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800198
Stephen Boyd2a00c102011-11-08 10:34:07 -0800199 writel_relaxed(0, event_base + TIMER_ENABLE);
200 writel_relaxed(0, event_base + TIMER_CLEAR);
201 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800202 ce->cpumask = cpumask_of(0);
David Brown8c27e6f2011-01-07 10:20:49 -0800203
Stephen Boyd2a00c102011-11-08 10:34:07 -0800204 ce->irq = INT_GP_TIMER_EXP;
Stephen Boyd27fdb572011-11-08 10:34:10 -0800205 clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800206 if (cpu_is_msm8x60() || cpu_is_msm8960()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800207 msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
208 if (!msm_evt.percpu_evt) {
Stephen Boyddd15ab82011-11-08 10:34:05 -0800209 pr_err("memory allocation failed for %s\n", ce->name);
210 goto err;
Marc Zyngier28af6902011-07-22 12:52:37 +0100211 }
Stephen Boyd2a00c102011-11-08 10:34:07 -0800212 *__this_cpu_ptr(msm_evt.percpu_evt) = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800213 res = request_percpu_irq(ce->irq, msm_timer_interrupt,
Stephen Boyd2a00c102011-11-08 10:34:07 -0800214 ce->name, msm_evt.percpu_evt);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000215 if (!res) {
Stephen Boyddd15ab82011-11-08 10:34:05 -0800216 enable_percpu_irq(ce->irq, 0);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000217#ifdef CONFIG_LOCAL_TIMERS
218 local_timer_register(&msm_local_timer_ops);
219#endif
220 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800221 } else {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800222 msm_evt.evt = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800223 res = request_irq(ce->irq, msm_timer_interrupt,
224 IRQF_TIMER | IRQF_NOBALANCING |
Stephen Boyd2a00c102011-11-08 10:34:07 -0800225 IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800226 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800227
228 if (res)
229 pr_err("request_irq failed for %s\n", ce->name);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800230err:
Stephen Boyd2a00c102011-11-08 10:34:07 -0800231 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800232 res = clocksource_register_hz(cs, dgt_hz);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800233 if (res)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800234 pr_err("clocksource_register failed\n");
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800235}
236
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800237struct sys_timer msm_timer = {
238 .init = msm_timer_init
239};