blob: 411cfb91170ff1cf00bfe88fbdb2a9f9381f8bc8 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
45#include <drm/drm_gem.h>
46
47#include "amdgpu_family.h"
48#include "amdgpu_mode.h"
49#include "amdgpu_ih.h"
50#include "amdgpu_irq.h"
51#include "amdgpu_ucode.h"
52#include "amdgpu_gds.h"
53
54/*
55 * Modules parameters.
56 */
57extern int amdgpu_modeset;
58extern int amdgpu_vram_limit;
59extern int amdgpu_gart_size;
60extern int amdgpu_benchmarking;
61extern int amdgpu_testing;
62extern int amdgpu_audio;
63extern int amdgpu_disp_priority;
64extern int amdgpu_hw_i2c;
65extern int amdgpu_pcie_gen2;
66extern int amdgpu_msi;
67extern int amdgpu_lockup_timeout;
68extern int amdgpu_dpm;
69extern int amdgpu_smc_load_fw;
70extern int amdgpu_aspm;
71extern int amdgpu_runtime_pm;
72extern int amdgpu_hard_reset;
73extern unsigned amdgpu_ip_block_mask;
74extern int amdgpu_bapm;
75extern int amdgpu_deep_color;
76extern int amdgpu_vm_size;
77extern int amdgpu_vm_block_size;
78
79#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
80#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
81/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
82#define AMDGPU_IB_POOL_SIZE 16
83#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
84#define AMDGPUFB_CONN_LIMIT 4
85#define AMDGPU_BIOS_NUM_SCRATCH 8
86
Alex Deucher97b2e202015-04-20 16:51:00 -040087/* max number of rings */
88#define AMDGPU_MAX_RINGS 16
89#define AMDGPU_MAX_GFX_RINGS 1
90#define AMDGPU_MAX_COMPUTE_RINGS 8
91#define AMDGPU_MAX_VCE_RINGS 2
92
93/* number of hw syncs before falling back on blocking */
94#define AMDGPU_NUM_SYNCS 4
95
96/* hardcode that limit for now */
97#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
98
99/* hard reset data */
100#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
101
102/* reset flags */
103#define AMDGPU_RESET_GFX (1 << 0)
104#define AMDGPU_RESET_COMPUTE (1 << 1)
105#define AMDGPU_RESET_DMA (1 << 2)
106#define AMDGPU_RESET_CP (1 << 3)
107#define AMDGPU_RESET_GRBM (1 << 4)
108#define AMDGPU_RESET_DMA1 (1 << 5)
109#define AMDGPU_RESET_RLC (1 << 6)
110#define AMDGPU_RESET_SEM (1 << 7)
111#define AMDGPU_RESET_IH (1 << 8)
112#define AMDGPU_RESET_VMC (1 << 9)
113#define AMDGPU_RESET_MC (1 << 10)
114#define AMDGPU_RESET_DISPLAY (1 << 11)
115#define AMDGPU_RESET_UVD (1 << 12)
116#define AMDGPU_RESET_VCE (1 << 13)
117#define AMDGPU_RESET_VCE1 (1 << 14)
118
119/* CG block flags */
120#define AMDGPU_CG_BLOCK_GFX (1 << 0)
121#define AMDGPU_CG_BLOCK_MC (1 << 1)
122#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
123#define AMDGPU_CG_BLOCK_UVD (1 << 3)
124#define AMDGPU_CG_BLOCK_VCE (1 << 4)
125#define AMDGPU_CG_BLOCK_HDP (1 << 5)
126#define AMDGPU_CG_BLOCK_BIF (1 << 6)
127
128/* CG flags */
129#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
130#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
131#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
132#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
133#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
134#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
135#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
136#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
137#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
138#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
139#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
140#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
141#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
142#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
143#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
144#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
145#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
146
147/* PG flags */
148#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
149#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
150#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
151#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
152#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
153#define AMDGPU_PG_SUPPORT_CP (1 << 5)
154#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
155#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
156#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
157#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
158#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
159
160/* GFX current status */
161#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
162#define AMDGPU_GFX_SAFE_MODE 0x00000001L
163#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
164#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
165#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
166
167/* max cursor sizes (in pixels) */
168#define CIK_CURSOR_WIDTH 128
169#define CIK_CURSOR_HEIGHT 128
170
171struct amdgpu_device;
172struct amdgpu_fence;
173struct amdgpu_ib;
174struct amdgpu_vm;
175struct amdgpu_ring;
176struct amdgpu_semaphore;
177struct amdgpu_cs_parser;
178struct amdgpu_irq_src;
179
180enum amdgpu_cp_irq {
181 AMDGPU_CP_IRQ_GFX_EOP = 0,
182 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
183 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
184 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
185 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
186 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
187 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
190
191 AMDGPU_CP_IRQ_LAST
192};
193
194enum amdgpu_sdma_irq {
195 AMDGPU_SDMA_IRQ_TRAP0 = 0,
196 AMDGPU_SDMA_IRQ_TRAP1,
197
198 AMDGPU_SDMA_IRQ_LAST
199};
200
201enum amdgpu_thermal_irq {
202 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
203 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
204
205 AMDGPU_THERMAL_IRQ_LAST
206};
207
208/*
209 * IP block functions
210 */
211enum amdgpu_ip_block_type {
212 AMDGPU_IP_BLOCK_TYPE_COMMON,
213 AMDGPU_IP_BLOCK_TYPE_GMC,
214 AMDGPU_IP_BLOCK_TYPE_IH,
215 AMDGPU_IP_BLOCK_TYPE_SMC,
216 AMDGPU_IP_BLOCK_TYPE_DCE,
217 AMDGPU_IP_BLOCK_TYPE_GFX,
218 AMDGPU_IP_BLOCK_TYPE_SDMA,
219 AMDGPU_IP_BLOCK_TYPE_UVD,
220 AMDGPU_IP_BLOCK_TYPE_VCE,
221};
222
223enum amdgpu_clockgating_state {
224 AMDGPU_CG_STATE_GATE = 0,
225 AMDGPU_CG_STATE_UNGATE,
226};
227
228enum amdgpu_powergating_state {
229 AMDGPU_PG_STATE_GATE = 0,
230 AMDGPU_PG_STATE_UNGATE,
231};
232
233struct amdgpu_ip_funcs {
234 /* sets up early driver state (pre sw_init), does not configure hw - Optional */
235 int (*early_init)(struct amdgpu_device *adev);
236 /* sets up late driver/hw state (post hw_init) - Optional */
237 int (*late_init)(struct amdgpu_device *adev);
238 /* sets up driver state, does not configure hw */
239 int (*sw_init)(struct amdgpu_device *adev);
240 /* tears down driver state, does not configure hw */
241 int (*sw_fini)(struct amdgpu_device *adev);
242 /* sets up the hw state */
243 int (*hw_init)(struct amdgpu_device *adev);
244 /* tears down the hw state */
245 int (*hw_fini)(struct amdgpu_device *adev);
246 /* handles IP specific hw/sw changes for suspend */
247 int (*suspend)(struct amdgpu_device *adev);
248 /* handles IP specific hw/sw changes for resume */
249 int (*resume)(struct amdgpu_device *adev);
250 /* returns current IP block idle status */
251 bool (*is_idle)(struct amdgpu_device *adev);
252 /* poll for idle */
253 int (*wait_for_idle)(struct amdgpu_device *adev);
254 /* soft reset the IP block */
255 int (*soft_reset)(struct amdgpu_device *adev);
256 /* dump the IP block status registers */
257 void (*print_status)(struct amdgpu_device *adev);
258 /* enable/disable cg for the IP block */
259 int (*set_clockgating_state)(struct amdgpu_device *adev,
260 enum amdgpu_clockgating_state state);
261 /* enable/disable pg for the IP block */
262 int (*set_powergating_state)(struct amdgpu_device *adev,
263 enum amdgpu_powergating_state state);
264};
265
266int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
267 enum amdgpu_ip_block_type block_type,
268 enum amdgpu_clockgating_state state);
269int amdgpu_set_powergating_state(struct amdgpu_device *adev,
270 enum amdgpu_ip_block_type block_type,
271 enum amdgpu_powergating_state state);
272
273struct amdgpu_ip_block_version {
274 enum amdgpu_ip_block_type type;
275 u32 major;
276 u32 minor;
277 u32 rev;
278 const struct amdgpu_ip_funcs *funcs;
279};
280
281int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
282 enum amdgpu_ip_block_type type,
283 u32 major, u32 minor);
284
285const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
286 struct amdgpu_device *adev,
287 enum amdgpu_ip_block_type type);
288
289/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
290struct amdgpu_buffer_funcs {
291 /* maximum bytes in a single operation */
292 uint32_t copy_max_bytes;
293
294 /* number of dw to reserve per operation */
295 unsigned copy_num_dw;
296
297 /* used for buffer migration */
298 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
299 /* src addr in bytes */
300 uint64_t src_offset,
301 /* dst addr in bytes */
302 uint64_t dst_offset,
303 /* number of byte to transfer */
304 uint32_t byte_count);
305
306 /* maximum bytes in a single operation */
307 uint32_t fill_max_bytes;
308
309 /* number of dw to reserve per operation */
310 unsigned fill_num_dw;
311
312 /* used for buffer clearing */
313 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
314 /* value to write to memory */
315 uint32_t src_data,
316 /* dst addr in bytes */
317 uint64_t dst_offset,
318 /* number of byte to fill */
319 uint32_t byte_count);
320};
321
322/* provided by hw blocks that can write ptes, e.g., sdma */
323struct amdgpu_vm_pte_funcs {
324 /* copy pte entries from GART */
325 void (*copy_pte)(struct amdgpu_ib *ib,
326 uint64_t pe, uint64_t src,
327 unsigned count);
328 /* write pte one entry at a time with addr mapping */
329 void (*write_pte)(struct amdgpu_ib *ib,
330 uint64_t pe,
331 uint64_t addr, unsigned count,
332 uint32_t incr, uint32_t flags);
333 /* for linear pte/pde updates without addr mapping */
334 void (*set_pte_pde)(struct amdgpu_ib *ib,
335 uint64_t pe,
336 uint64_t addr, unsigned count,
337 uint32_t incr, uint32_t flags);
338 /* pad the indirect buffer to the necessary number of dw */
339 void (*pad_ib)(struct amdgpu_ib *ib);
340};
341
342/* provided by the gmc block */
343struct amdgpu_gart_funcs {
344 /* flush the vm tlb via mmio */
345 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
346 uint32_t vmid);
347 /* write pte/pde updates using the cpu */
348 int (*set_pte_pde)(struct amdgpu_device *adev,
349 void *cpu_pt_addr, /* cpu addr of page table */
350 uint32_t gpu_page_idx, /* pte/pde to update */
351 uint64_t addr, /* addr to write into pte/pde */
352 uint32_t flags); /* access flags */
353};
354
355/* provided by the ih block */
356struct amdgpu_ih_funcs {
357 /* ring read/write ptr handling, called from interrupt context */
358 u32 (*get_wptr)(struct amdgpu_device *adev);
359 void (*decode_iv)(struct amdgpu_device *adev,
360 struct amdgpu_iv_entry *entry);
361 void (*set_rptr)(struct amdgpu_device *adev);
362};
363
364/* provided by hw blocks that expose a ring buffer for commands */
365struct amdgpu_ring_funcs {
366 /* ring read/write ptr handling */
367 u32 (*get_rptr)(struct amdgpu_ring *ring);
368 u32 (*get_wptr)(struct amdgpu_ring *ring);
369 void (*set_wptr)(struct amdgpu_ring *ring);
370 /* validating and patching of IBs */
371 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
372 /* command emit functions */
373 void (*emit_ib)(struct amdgpu_ring *ring,
374 struct amdgpu_ib *ib);
375 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
376 uint64_t seq, bool write64bit);
377 bool (*emit_semaphore)(struct amdgpu_ring *ring,
378 struct amdgpu_semaphore *semaphore,
379 bool emit_wait);
380 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
381 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200382 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400383 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
384 uint32_t gds_base, uint32_t gds_size,
385 uint32_t gws_base, uint32_t gws_size,
386 uint32_t oa_base, uint32_t oa_size);
387 /* testing functions */
388 int (*test_ring)(struct amdgpu_ring *ring);
389 int (*test_ib)(struct amdgpu_ring *ring);
390 bool (*is_lockup)(struct amdgpu_ring *ring);
391};
392
393/*
394 * BIOS.
395 */
396bool amdgpu_get_bios(struct amdgpu_device *adev);
397bool amdgpu_read_bios(struct amdgpu_device *adev);
398
399/*
400 * Dummy page
401 */
402struct amdgpu_dummy_page {
403 struct page *page;
404 dma_addr_t addr;
405};
406int amdgpu_dummy_page_init(struct amdgpu_device *adev);
407void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
408
409
410/*
411 * Clocks
412 */
413
414#define AMDGPU_MAX_PPLL 3
415
416struct amdgpu_clock {
417 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
418 struct amdgpu_pll spll;
419 struct amdgpu_pll mpll;
420 /* 10 Khz units */
421 uint32_t default_mclk;
422 uint32_t default_sclk;
423 uint32_t default_dispclk;
424 uint32_t current_dispclk;
425 uint32_t dp_extclk;
426 uint32_t max_pixel_clock;
427};
428
429/*
430 * Fences.
431 */
432struct amdgpu_fence_driver {
433 struct amdgpu_ring *ring;
434 uint64_t gpu_addr;
435 volatile uint32_t *cpu_addr;
436 /* sync_seq is protected by ring emission lock */
437 uint64_t sync_seq[AMDGPU_MAX_RINGS];
438 atomic64_t last_seq;
439 bool initialized;
440 bool delayed_irq;
441 struct amdgpu_irq_src *irq_src;
442 unsigned irq_type;
443 struct delayed_work lockup_work;
444};
445
446/* some special values for the owner field */
447#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
448#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
449#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
450
451struct amdgpu_fence {
452 struct fence base;
453
454 /* RB, DMA, etc. */
455 struct amdgpu_ring *ring;
456 uint64_t seq;
457
458 /* filp or special value for fence creator */
459 void *owner;
460
461 wait_queue_t fence_wake;
462};
463
464struct amdgpu_user_fence {
465 /* write-back bo */
466 struct amdgpu_bo *bo;
467 /* write-back address offset to bo start */
468 uint32_t offset;
469};
470
471int amdgpu_fence_driver_init(struct amdgpu_device *adev);
472void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
473void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
474
475void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
476int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
477 struct amdgpu_irq_src *irq_src,
478 unsigned irq_type);
479int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
480 struct amdgpu_fence **fence);
481void amdgpu_fence_process(struct amdgpu_ring *ring);
482int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
483int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
484unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
485
486bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
487int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
488int amdgpu_fence_wait_any(struct amdgpu_device *adev,
489 struct amdgpu_fence **fences,
490 bool intr);
491long amdgpu_fence_wait_seq_timeout(struct amdgpu_device *adev,
492 u64 *target_seq, bool intr,
493 long timeout);
494struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
495void amdgpu_fence_unref(struct amdgpu_fence **fence);
496
497bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
498 struct amdgpu_ring *ring);
499void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
500 struct amdgpu_ring *ring);
501
502static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
503 struct amdgpu_fence *b)
504{
505 if (!a) {
506 return b;
507 }
508
509 if (!b) {
510 return a;
511 }
512
513 BUG_ON(a->ring != b->ring);
514
515 if (a->seq > b->seq) {
516 return a;
517 } else {
518 return b;
519 }
520}
521
522static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
523 struct amdgpu_fence *b)
524{
525 if (!a) {
526 return false;
527 }
528
529 if (!b) {
530 return true;
531 }
532
533 BUG_ON(a->ring != b->ring);
534
535 return a->seq < b->seq;
536}
537
538int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
539 void *owner, struct amdgpu_fence **fence);
540
541/*
542 * TTM.
543 */
544struct amdgpu_mman {
545 struct ttm_bo_global_ref bo_global_ref;
546 struct drm_global_reference mem_global_ref;
547 struct ttm_bo_device bdev;
548 bool mem_global_referenced;
549 bool initialized;
550
551#if defined(CONFIG_DEBUG_FS)
552 struct dentry *vram;
553 struct dentry *gtt;
554#endif
555
556 /* buffer handling */
557 const struct amdgpu_buffer_funcs *buffer_funcs;
558 struct amdgpu_ring *buffer_funcs_ring;
559};
560
561int amdgpu_copy_buffer(struct amdgpu_ring *ring,
562 uint64_t src_offset,
563 uint64_t dst_offset,
564 uint32_t byte_count,
565 struct reservation_object *resv,
566 struct amdgpu_fence **fence);
567int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
568
569struct amdgpu_bo_list_entry {
570 struct amdgpu_bo *robj;
571 struct ttm_validate_buffer tv;
572 struct amdgpu_bo_va *bo_va;
573 unsigned prefered_domains;
574 unsigned allowed_domains;
575 uint32_t priority;
576};
577
578struct amdgpu_bo_va_mapping {
579 struct list_head list;
580 struct interval_tree_node it;
581 uint64_t offset;
582 uint32_t flags;
583};
584
585/* bo virtual addresses in a specific vm */
586struct amdgpu_bo_va {
587 /* protected by bo being reserved */
588 struct list_head bo_list;
589 uint64_t addr;
590 struct amdgpu_fence *last_pt_update;
591 unsigned ref_count;
592
593 /* protected by vm mutex */
594 struct list_head mappings;
595 struct list_head vm_status;
596
597 /* constant after initialization */
598 struct amdgpu_vm *vm;
599 struct amdgpu_bo *bo;
600};
601
602struct amdgpu_bo {
603 /* Protected by gem.mutex */
604 struct list_head list;
605 /* Protected by tbo.reserved */
606 u32 initial_domain;
607 struct ttm_place placements[4];
608 struct ttm_placement placement;
609 struct ttm_buffer_object tbo;
610 struct ttm_bo_kmap_obj kmap;
611 u64 flags;
612 unsigned pin_count;
613 void *kptr;
614 u64 tiling_flags;
615 u64 metadata_flags;
616 void *metadata;
617 u32 metadata_size;
618 /* list of all virtual address to which this bo
619 * is associated to
620 */
621 struct list_head va;
622 /* Constant after initialization */
623 struct amdgpu_device *adev;
624 struct drm_gem_object gem_base;
625
626 struct ttm_bo_kmap_obj dma_buf_vmap;
627 pid_t pid;
628 struct amdgpu_mn *mn;
629 struct list_head mn_list;
630};
631#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
632
633void amdgpu_gem_object_free(struct drm_gem_object *obj);
634int amdgpu_gem_object_open(struct drm_gem_object *obj,
635 struct drm_file *file_priv);
636void amdgpu_gem_object_close(struct drm_gem_object *obj,
637 struct drm_file *file_priv);
638unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
639struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
640struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
641 struct dma_buf_attachment *attach,
642 struct sg_table *sg);
643struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
644 struct drm_gem_object *gobj,
645 int flags);
646int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
647void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
648struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
649void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
650void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
651int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
652
653/* sub-allocation manager, it has to be protected by another lock.
654 * By conception this is an helper for other part of the driver
655 * like the indirect buffer or semaphore, which both have their
656 * locking.
657 *
658 * Principe is simple, we keep a list of sub allocation in offset
659 * order (first entry has offset == 0, last entry has the highest
660 * offset).
661 *
662 * When allocating new object we first check if there is room at
663 * the end total_size - (last_object_offset + last_object_size) >=
664 * alloc_size. If so we allocate new object there.
665 *
666 * When there is not enough room at the end, we start waiting for
667 * each sub object until we reach object_offset+object_size >=
668 * alloc_size, this object then become the sub object we return.
669 *
670 * Alignment can't be bigger than page size.
671 *
672 * Hole are not considered for allocation to keep things simple.
673 * Assumption is that there won't be hole (all object on same
674 * alignment).
675 */
676struct amdgpu_sa_manager {
677 wait_queue_head_t wq;
678 struct amdgpu_bo *bo;
679 struct list_head *hole;
680 struct list_head flist[AMDGPU_MAX_RINGS];
681 struct list_head olist;
682 unsigned size;
683 uint64_t gpu_addr;
684 void *cpu_ptr;
685 uint32_t domain;
686 uint32_t align;
687};
688
689struct amdgpu_sa_bo;
690
691/* sub-allocation buffer */
692struct amdgpu_sa_bo {
693 struct list_head olist;
694 struct list_head flist;
695 struct amdgpu_sa_manager *manager;
696 unsigned soffset;
697 unsigned eoffset;
698 struct amdgpu_fence *fence;
699};
700
701/*
702 * GEM objects.
703 */
704struct amdgpu_gem {
705 struct mutex mutex;
706 struct list_head objects;
707};
708
709int amdgpu_gem_init(struct amdgpu_device *adev);
710void amdgpu_gem_fini(struct amdgpu_device *adev);
711int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
712 int alignment, u32 initial_domain,
713 u64 flags, bool kernel,
714 struct drm_gem_object **obj);
715
716int amdgpu_mode_dumb_create(struct drm_file *file_priv,
717 struct drm_device *dev,
718 struct drm_mode_create_dumb *args);
719int amdgpu_mode_dumb_mmap(struct drm_file *filp,
720 struct drm_device *dev,
721 uint32_t handle, uint64_t *offset_p);
722
723/*
724 * Semaphores.
725 */
726struct amdgpu_semaphore {
727 struct amdgpu_sa_bo *sa_bo;
728 signed waiters;
729 uint64_t gpu_addr;
730};
731
732int amdgpu_semaphore_create(struct amdgpu_device *adev,
733 struct amdgpu_semaphore **semaphore);
734bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
735 struct amdgpu_semaphore *semaphore);
736bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
737 struct amdgpu_semaphore *semaphore);
738void amdgpu_semaphore_free(struct amdgpu_device *adev,
739 struct amdgpu_semaphore **semaphore,
740 struct amdgpu_fence *fence);
741
742/*
743 * Synchronization
744 */
745struct amdgpu_sync {
746 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
747 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
748 struct amdgpu_fence *last_vm_update;
749};
750
751void amdgpu_sync_create(struct amdgpu_sync *sync);
752void amdgpu_sync_fence(struct amdgpu_sync *sync,
753 struct amdgpu_fence *fence);
754int amdgpu_sync_resv(struct amdgpu_device *adev,
755 struct amdgpu_sync *sync,
756 struct reservation_object *resv,
757 void *owner);
758int amdgpu_sync_rings(struct amdgpu_sync *sync,
759 struct amdgpu_ring *ring);
760void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
761 struct amdgpu_fence *fence);
762
763/*
764 * GART structures, functions & helpers
765 */
766struct amdgpu_mc;
767
768#define AMDGPU_GPU_PAGE_SIZE 4096
769#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
770#define AMDGPU_GPU_PAGE_SHIFT 12
771#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
772
773struct amdgpu_gart {
774 dma_addr_t table_addr;
775 struct amdgpu_bo *robj;
776 void *ptr;
777 unsigned num_gpu_pages;
778 unsigned num_cpu_pages;
779 unsigned table_size;
780 struct page **pages;
781 dma_addr_t *pages_addr;
782 bool ready;
783 const struct amdgpu_gart_funcs *gart_funcs;
784};
785
786int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
787void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
788int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
789void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
790int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
791void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
792int amdgpu_gart_init(struct amdgpu_device *adev);
793void amdgpu_gart_fini(struct amdgpu_device *adev);
794void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
795 int pages);
796int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
797 int pages, struct page **pagelist,
798 dma_addr_t *dma_addr, uint32_t flags);
799
800/*
801 * GPU MC structures, functions & helpers
802 */
803struct amdgpu_mc {
804 resource_size_t aper_size;
805 resource_size_t aper_base;
806 resource_size_t agp_base;
807 /* for some chips with <= 32MB we need to lie
808 * about vram size near mc fb location */
809 u64 mc_vram_size;
810 u64 visible_vram_size;
811 u64 gtt_size;
812 u64 gtt_start;
813 u64 gtt_end;
814 u64 vram_start;
815 u64 vram_end;
816 unsigned vram_width;
817 u64 real_vram_size;
818 int vram_mtrr;
819 u64 gtt_base_align;
820 u64 mc_mask;
821 const struct firmware *fw; /* MC firmware */
822 uint32_t fw_version;
823 struct amdgpu_irq_src vm_fault;
824 bool is_gddr5;
825};
826
827/*
828 * GPU doorbell structures, functions & helpers
829 */
830typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
831{
832 AMDGPU_DOORBELL_KIQ = 0x000,
833 AMDGPU_DOORBELL_HIQ = 0x001,
834 AMDGPU_DOORBELL_DIQ = 0x002,
835 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
836 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
837 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
838 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
839 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
840 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
841 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
842 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
843 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
844 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
845 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
846 AMDGPU_DOORBELL_IH = 0x1E8,
847 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
848 AMDGPU_DOORBELL_INVALID = 0xFFFF
849} AMDGPU_DOORBELL_ASSIGNMENT;
850
851struct amdgpu_doorbell {
852 /* doorbell mmio */
853 resource_size_t base;
854 resource_size_t size;
855 u32 __iomem *ptr;
856 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
857};
858
859void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
860 phys_addr_t *aperture_base,
861 size_t *aperture_size,
862 size_t *start_offset);
863
864/*
865 * IRQS.
866 */
867
868struct amdgpu_flip_work {
869 struct work_struct flip_work;
870 struct work_struct unpin_work;
871 struct amdgpu_device *adev;
872 int crtc_id;
873 uint64_t base;
874 struct drm_pending_vblank_event *event;
875 struct amdgpu_bo *old_rbo;
876 struct fence *fence;
877};
878
879
880/*
881 * CP & rings.
882 */
883
884struct amdgpu_ib {
885 struct amdgpu_sa_bo *sa_bo;
886 uint32_t length_dw;
887 uint64_t gpu_addr;
888 uint32_t *ptr;
889 struct amdgpu_ring *ring;
890 struct amdgpu_fence *fence;
891 struct amdgpu_user_fence *user;
892 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200893 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400894 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400895 uint32_t gds_base, gds_size;
896 uint32_t gws_base, gws_size;
897 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800898 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400899};
900
901enum amdgpu_ring_type {
902 AMDGPU_RING_TYPE_GFX,
903 AMDGPU_RING_TYPE_COMPUTE,
904 AMDGPU_RING_TYPE_SDMA,
905 AMDGPU_RING_TYPE_UVD,
906 AMDGPU_RING_TYPE_VCE
907};
908
909struct amdgpu_ring {
910 struct amdgpu_device *adev;
911 const struct amdgpu_ring_funcs *funcs;
912 struct amdgpu_fence_driver fence_drv;
913
914 struct mutex *ring_lock;
915 struct amdgpu_bo *ring_obj;
916 volatile uint32_t *ring;
917 unsigned rptr_offs;
918 u64 next_rptr_gpu_addr;
919 volatile u32 *next_rptr_cpu_addr;
920 unsigned wptr;
921 unsigned wptr_old;
922 unsigned ring_size;
923 unsigned ring_free_dw;
924 int count_dw;
925 atomic_t last_rptr;
926 atomic64_t last_activity;
927 uint64_t gpu_addr;
928 uint32_t align_mask;
929 uint32_t ptr_mask;
930 bool ready;
931 u32 nop;
932 u32 idx;
933 u64 last_semaphore_signal_addr;
934 u64 last_semaphore_wait_addr;
935 u32 me;
936 u32 pipe;
937 u32 queue;
938 struct amdgpu_bo *mqd_obj;
939 u32 doorbell_index;
940 bool use_doorbell;
941 unsigned wptr_offs;
942 unsigned next_rptr_offs;
943 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200944 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400945 enum amdgpu_ring_type type;
946 char name[16];
947};
948
949/*
950 * VM
951 */
952
953/* maximum number of VMIDs */
954#define AMDGPU_NUM_VM 16
955
956/* number of entries in page table */
957#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
958
959/* PTBs (Page Table Blocks) need to be aligned to 32K */
960#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
961#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
962#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
963
964#define AMDGPU_PTE_VALID (1 << 0)
965#define AMDGPU_PTE_SYSTEM (1 << 1)
966#define AMDGPU_PTE_SNOOPED (1 << 2)
967
968/* VI only */
969#define AMDGPU_PTE_EXECUTABLE (1 << 4)
970
971#define AMDGPU_PTE_READABLE (1 << 5)
972#define AMDGPU_PTE_WRITEABLE (1 << 6)
973
974/* PTE (Page Table Entry) fragment field for different page sizes */
975#define AMDGPU_PTE_FRAG_4KB (0 << 7)
976#define AMDGPU_PTE_FRAG_64KB (4 << 7)
977#define AMDGPU_LOG2_PAGES_PER_FRAG 4
978
979struct amdgpu_vm_pt {
980 struct amdgpu_bo *bo;
981 uint64_t addr;
982};
983
984struct amdgpu_vm_id {
985 unsigned id;
986 uint64_t pd_gpu_addr;
987 /* last flushed PD/PT update */
988 struct amdgpu_fence *flushed_updates;
989 /* last use of vmid */
990 struct amdgpu_fence *last_id_use;
991};
992
993struct amdgpu_vm {
994 struct mutex mutex;
995
996 struct rb_root va;
997
998 /* protecting invalidated and freed */
999 spinlock_t status_lock;
1000
1001 /* BOs moved, but not yet updated in the PT */
1002 struct list_head invalidated;
1003
1004 /* BOs freed, but not yet updated in the PT */
1005 struct list_head freed;
1006
1007 /* contains the page directory */
1008 struct amdgpu_bo *page_directory;
1009 unsigned max_pde_used;
1010
1011 /* array of page tables, one for each page directory entry */
1012 struct amdgpu_vm_pt *page_tables;
1013
1014 /* for id and flush management per ring */
1015 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
1016};
1017
1018struct amdgpu_vm_manager {
1019 struct amdgpu_fence *active[AMDGPU_NUM_VM];
1020 uint32_t max_pfn;
1021 /* number of VMIDs */
1022 unsigned nvm;
1023 /* vram base address for page table entry */
1024 u64 vram_base_offset;
1025 /* is vm enabled? */
1026 bool enabled;
1027 /* for hw to save the PD addr on suspend/resume */
1028 uint32_t saved_table_addr[AMDGPU_NUM_VM];
1029 /* vm pte handling */
1030 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
1031 struct amdgpu_ring *vm_pte_funcs_ring;
1032};
1033
1034/*
1035 * context related structures
1036 */
1037
1038struct amdgpu_ctx_state {
1039 uint64_t flags;
Marek Olšákd94aed52015-05-05 21:13:49 +02001040 uint32_t hangs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001041};
1042
1043struct amdgpu_ctx {
1044 /* call kref_get()before CS start and kref_put() after CS fence signaled */
1045 struct kref refcount;
1046 struct amdgpu_fpriv *fpriv;
1047 struct amdgpu_ctx_state state;
1048 uint32_t id;
Marek Olšákd94aed52015-05-05 21:13:49 +02001049 unsigned reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001050};
1051
1052struct amdgpu_ctx_mgr {
1053 struct amdgpu_device *adev;
1054 struct idr ctx_handles;
1055 /* lock for IDR system */
Marek Olšák0147ee02015-05-05 20:52:00 +02001056 struct mutex lock;
Alex Deucher97b2e202015-04-20 16:51:00 -04001057};
1058
1059/*
1060 * file private structure
1061 */
1062
1063struct amdgpu_fpriv {
1064 struct amdgpu_vm vm;
1065 struct mutex bo_list_lock;
1066 struct idr bo_list_handles;
1067 struct amdgpu_ctx_mgr ctx_mgr;
1068};
1069
1070/*
1071 * residency list
1072 */
1073
1074struct amdgpu_bo_list {
1075 struct mutex lock;
1076 struct amdgpu_bo *gds_obj;
1077 struct amdgpu_bo *gws_obj;
1078 struct amdgpu_bo *oa_obj;
1079 bool has_userptr;
1080 unsigned num_entries;
1081 struct amdgpu_bo_list_entry *array;
1082};
1083
1084struct amdgpu_bo_list *
1085amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1086void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1087void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1088
1089/*
1090 * GFX stuff
1091 */
1092#include "clearstate_defs.h"
1093
1094struct amdgpu_rlc {
1095 /* for power gating */
1096 struct amdgpu_bo *save_restore_obj;
1097 uint64_t save_restore_gpu_addr;
1098 volatile uint32_t *sr_ptr;
1099 const u32 *reg_list;
1100 u32 reg_list_size;
1101 /* for clear state */
1102 struct amdgpu_bo *clear_state_obj;
1103 uint64_t clear_state_gpu_addr;
1104 volatile uint32_t *cs_ptr;
1105 const struct cs_section_def *cs_data;
1106 u32 clear_state_size;
1107 /* for cp tables */
1108 struct amdgpu_bo *cp_table_obj;
1109 uint64_t cp_table_gpu_addr;
1110 volatile uint32_t *cp_table_ptr;
1111 u32 cp_table_size;
1112};
1113
1114struct amdgpu_mec {
1115 struct amdgpu_bo *hpd_eop_obj;
1116 u64 hpd_eop_gpu_addr;
1117 u32 num_pipe;
1118 u32 num_mec;
1119 u32 num_queue;
1120};
1121
1122/*
1123 * GPU scratch registers structures, functions & helpers
1124 */
1125struct amdgpu_scratch {
1126 unsigned num_reg;
1127 uint32_t reg_base;
1128 bool free[32];
1129 uint32_t reg[32];
1130};
1131
1132/*
1133 * GFX configurations
1134 */
1135struct amdgpu_gca_config {
1136 unsigned max_shader_engines;
1137 unsigned max_tile_pipes;
1138 unsigned max_cu_per_sh;
1139 unsigned max_sh_per_se;
1140 unsigned max_backends_per_se;
1141 unsigned max_texture_channel_caches;
1142 unsigned max_gprs;
1143 unsigned max_gs_threads;
1144 unsigned max_hw_contexts;
1145 unsigned sc_prim_fifo_size_frontend;
1146 unsigned sc_prim_fifo_size_backend;
1147 unsigned sc_hiz_tile_fifo_size;
1148 unsigned sc_earlyz_tile_fifo_size;
1149
1150 unsigned num_tile_pipes;
1151 unsigned backend_enable_mask;
1152 unsigned mem_max_burst_length_bytes;
1153 unsigned mem_row_size_in_kb;
1154 unsigned shader_engine_tile_size;
1155 unsigned num_gpus;
1156 unsigned multi_gpu_tile_size;
1157 unsigned mc_arb_ramcfg;
1158 unsigned gb_addr_config;
1159
1160 uint32_t tile_mode_array[32];
1161 uint32_t macrotile_mode_array[16];
1162};
1163
1164struct amdgpu_gfx {
1165 struct mutex gpu_clock_mutex;
1166 struct amdgpu_gca_config config;
1167 struct amdgpu_rlc rlc;
1168 struct amdgpu_mec mec;
1169 struct amdgpu_scratch scratch;
1170 const struct firmware *me_fw; /* ME firmware */
1171 uint32_t me_fw_version;
1172 const struct firmware *pfp_fw; /* PFP firmware */
1173 uint32_t pfp_fw_version;
1174 const struct firmware *ce_fw; /* CE firmware */
1175 uint32_t ce_fw_version;
1176 const struct firmware *rlc_fw; /* RLC firmware */
1177 uint32_t rlc_fw_version;
1178 const struct firmware *mec_fw; /* MEC firmware */
1179 uint32_t mec_fw_version;
1180 const struct firmware *mec2_fw; /* MEC2 firmware */
1181 uint32_t mec2_fw_version;
1182 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1183 unsigned num_gfx_rings;
1184 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1185 unsigned num_compute_rings;
1186 struct amdgpu_irq_src eop_irq;
1187 struct amdgpu_irq_src priv_reg_irq;
1188 struct amdgpu_irq_src priv_inst_irq;
1189 /* gfx status */
1190 uint32_t gfx_current_status;
1191 /* sync signal for const engine */
1192 unsigned ce_sync_offs;
1193};
1194
1195int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1196 unsigned size, struct amdgpu_ib *ib);
1197void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1198int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1199 struct amdgpu_ib *ib, void *owner);
1200int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1201void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1202int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1203/* Ring access between begin & end cannot sleep */
1204void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1205int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1206int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1207void amdgpu_ring_commit(struct amdgpu_ring *ring);
1208void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1209void amdgpu_ring_undo(struct amdgpu_ring *ring);
1210void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1211void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1212bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1213unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1214 uint32_t **data);
1215int amdgpu_ring_restore(struct amdgpu_ring *ring,
1216 unsigned size, uint32_t *data);
1217int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1218 unsigned ring_size, u32 nop, u32 align_mask,
1219 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1220 enum amdgpu_ring_type ring_type);
1221void amdgpu_ring_fini(struct amdgpu_ring *ring);
1222
1223/*
1224 * CS.
1225 */
1226struct amdgpu_cs_chunk {
1227 uint32_t chunk_id;
1228 uint32_t length_dw;
1229 uint32_t *kdata;
1230 void __user *user_ptr;
1231};
1232
1233struct amdgpu_cs_parser {
1234 struct amdgpu_device *adev;
1235 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001236 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001237 struct amdgpu_bo_list *bo_list;
1238 /* chunks */
1239 unsigned nchunks;
1240 struct amdgpu_cs_chunk *chunks;
1241 /* relocations */
1242 struct amdgpu_bo_list_entry *vm_bos;
1243 struct amdgpu_bo_list_entry *ib_bos;
1244 struct list_head validated;
1245
1246 struct amdgpu_ib *ibs;
1247 uint32_t num_ibs;
1248
1249 struct ww_acquire_ctx ticket;
1250
1251 /* user fence */
1252 struct amdgpu_user_fence uf;
1253};
1254
1255static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1256{
1257 return p->ibs[ib_idx].ptr[idx];
1258}
1259
1260/*
1261 * Writeback
1262 */
1263#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1264
1265struct amdgpu_wb {
1266 struct amdgpu_bo *wb_obj;
1267 volatile uint32_t *wb;
1268 uint64_t gpu_addr;
1269 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1270 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1271};
1272
1273int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1274void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1275
1276/**
1277 * struct amdgpu_pm - power management datas
1278 * It keeps track of various data needed to take powermanagement decision.
1279 */
1280
1281enum amdgpu_pm_state_type {
1282 /* not used for dpm */
1283 POWER_STATE_TYPE_DEFAULT,
1284 POWER_STATE_TYPE_POWERSAVE,
1285 /* user selectable states */
1286 POWER_STATE_TYPE_BATTERY,
1287 POWER_STATE_TYPE_BALANCED,
1288 POWER_STATE_TYPE_PERFORMANCE,
1289 /* internal states */
1290 POWER_STATE_TYPE_INTERNAL_UVD,
1291 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1292 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1293 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1294 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1295 POWER_STATE_TYPE_INTERNAL_BOOT,
1296 POWER_STATE_TYPE_INTERNAL_THERMAL,
1297 POWER_STATE_TYPE_INTERNAL_ACPI,
1298 POWER_STATE_TYPE_INTERNAL_ULV,
1299 POWER_STATE_TYPE_INTERNAL_3DPERF,
1300};
1301
1302enum amdgpu_int_thermal_type {
1303 THERMAL_TYPE_NONE,
1304 THERMAL_TYPE_EXTERNAL,
1305 THERMAL_TYPE_EXTERNAL_GPIO,
1306 THERMAL_TYPE_RV6XX,
1307 THERMAL_TYPE_RV770,
1308 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1309 THERMAL_TYPE_EVERGREEN,
1310 THERMAL_TYPE_SUMO,
1311 THERMAL_TYPE_NI,
1312 THERMAL_TYPE_SI,
1313 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1314 THERMAL_TYPE_CI,
1315 THERMAL_TYPE_KV,
1316};
1317
1318enum amdgpu_dpm_auto_throttle_src {
1319 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1320 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1321};
1322
1323enum amdgpu_dpm_event_src {
1324 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1325 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1326 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1327 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1328 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1329};
1330
1331#define AMDGPU_MAX_VCE_LEVELS 6
1332
1333enum amdgpu_vce_level {
1334 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1335 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1336 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1337 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1338 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1339 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1340};
1341
1342struct amdgpu_ps {
1343 u32 caps; /* vbios flags */
1344 u32 class; /* vbios flags */
1345 u32 class2; /* vbios flags */
1346 /* UVD clocks */
1347 u32 vclk;
1348 u32 dclk;
1349 /* VCE clocks */
1350 u32 evclk;
1351 u32 ecclk;
1352 bool vce_active;
1353 enum amdgpu_vce_level vce_level;
1354 /* asic priv */
1355 void *ps_priv;
1356};
1357
1358struct amdgpu_dpm_thermal {
1359 /* thermal interrupt work */
1360 struct work_struct work;
1361 /* low temperature threshold */
1362 int min_temp;
1363 /* high temperature threshold */
1364 int max_temp;
1365 /* was last interrupt low to high or high to low */
1366 bool high_to_low;
1367 /* interrupt source */
1368 struct amdgpu_irq_src irq;
1369};
1370
1371enum amdgpu_clk_action
1372{
1373 AMDGPU_SCLK_UP = 1,
1374 AMDGPU_SCLK_DOWN
1375};
1376
1377struct amdgpu_blacklist_clocks
1378{
1379 u32 sclk;
1380 u32 mclk;
1381 enum amdgpu_clk_action action;
1382};
1383
1384struct amdgpu_clock_and_voltage_limits {
1385 u32 sclk;
1386 u32 mclk;
1387 u16 vddc;
1388 u16 vddci;
1389};
1390
1391struct amdgpu_clock_array {
1392 u32 count;
1393 u32 *values;
1394};
1395
1396struct amdgpu_clock_voltage_dependency_entry {
1397 u32 clk;
1398 u16 v;
1399};
1400
1401struct amdgpu_clock_voltage_dependency_table {
1402 u32 count;
1403 struct amdgpu_clock_voltage_dependency_entry *entries;
1404};
1405
1406union amdgpu_cac_leakage_entry {
1407 struct {
1408 u16 vddc;
1409 u32 leakage;
1410 };
1411 struct {
1412 u16 vddc1;
1413 u16 vddc2;
1414 u16 vddc3;
1415 };
1416};
1417
1418struct amdgpu_cac_leakage_table {
1419 u32 count;
1420 union amdgpu_cac_leakage_entry *entries;
1421};
1422
1423struct amdgpu_phase_shedding_limits_entry {
1424 u16 voltage;
1425 u32 sclk;
1426 u32 mclk;
1427};
1428
1429struct amdgpu_phase_shedding_limits_table {
1430 u32 count;
1431 struct amdgpu_phase_shedding_limits_entry *entries;
1432};
1433
1434struct amdgpu_uvd_clock_voltage_dependency_entry {
1435 u32 vclk;
1436 u32 dclk;
1437 u16 v;
1438};
1439
1440struct amdgpu_uvd_clock_voltage_dependency_table {
1441 u8 count;
1442 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1443};
1444
1445struct amdgpu_vce_clock_voltage_dependency_entry {
1446 u32 ecclk;
1447 u32 evclk;
1448 u16 v;
1449};
1450
1451struct amdgpu_vce_clock_voltage_dependency_table {
1452 u8 count;
1453 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1454};
1455
1456struct amdgpu_ppm_table {
1457 u8 ppm_design;
1458 u16 cpu_core_number;
1459 u32 platform_tdp;
1460 u32 small_ac_platform_tdp;
1461 u32 platform_tdc;
1462 u32 small_ac_platform_tdc;
1463 u32 apu_tdp;
1464 u32 dgpu_tdp;
1465 u32 dgpu_ulv_power;
1466 u32 tj_max;
1467};
1468
1469struct amdgpu_cac_tdp_table {
1470 u16 tdp;
1471 u16 configurable_tdp;
1472 u16 tdc;
1473 u16 battery_power_limit;
1474 u16 small_power_limit;
1475 u16 low_cac_leakage;
1476 u16 high_cac_leakage;
1477 u16 maximum_power_delivery_limit;
1478};
1479
1480struct amdgpu_dpm_dynamic_state {
1481 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1482 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1483 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1484 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1485 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1486 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1487 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1488 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1489 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1490 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1491 struct amdgpu_clock_array valid_sclk_values;
1492 struct amdgpu_clock_array valid_mclk_values;
1493 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1494 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1495 u32 mclk_sclk_ratio;
1496 u32 sclk_mclk_delta;
1497 u16 vddc_vddci_delta;
1498 u16 min_vddc_for_pcie_gen2;
1499 struct amdgpu_cac_leakage_table cac_leakage_table;
1500 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1501 struct amdgpu_ppm_table *ppm_table;
1502 struct amdgpu_cac_tdp_table *cac_tdp_table;
1503};
1504
1505struct amdgpu_dpm_fan {
1506 u16 t_min;
1507 u16 t_med;
1508 u16 t_high;
1509 u16 pwm_min;
1510 u16 pwm_med;
1511 u16 pwm_high;
1512 u8 t_hyst;
1513 u32 cycle_delay;
1514 u16 t_max;
1515 u8 control_mode;
1516 u16 default_max_fan_pwm;
1517 u16 default_fan_output_sensitivity;
1518 u16 fan_output_sensitivity;
1519 bool ucode_fan_control;
1520};
1521
1522enum amdgpu_pcie_gen {
1523 AMDGPU_PCIE_GEN1 = 0,
1524 AMDGPU_PCIE_GEN2 = 1,
1525 AMDGPU_PCIE_GEN3 = 2,
1526 AMDGPU_PCIE_GEN_INVALID = 0xffff
1527};
1528
1529enum amdgpu_dpm_forced_level {
1530 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1531 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1532 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1533};
1534
1535struct amdgpu_vce_state {
1536 /* vce clocks */
1537 u32 evclk;
1538 u32 ecclk;
1539 /* gpu clocks */
1540 u32 sclk;
1541 u32 mclk;
1542 u8 clk_idx;
1543 u8 pstate;
1544};
1545
1546struct amdgpu_dpm_funcs {
1547 int (*get_temperature)(struct amdgpu_device *adev);
1548 int (*pre_set_power_state)(struct amdgpu_device *adev);
1549 int (*set_power_state)(struct amdgpu_device *adev);
1550 void (*post_set_power_state)(struct amdgpu_device *adev);
1551 void (*display_configuration_changed)(struct amdgpu_device *adev);
1552 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1553 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1554 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1555 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1556 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1557 bool (*vblank_too_short)(struct amdgpu_device *adev);
1558 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1559 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1560 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1561 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1562 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1563 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1564};
1565
1566struct amdgpu_dpm {
1567 struct amdgpu_ps *ps;
1568 /* number of valid power states */
1569 int num_ps;
1570 /* current power state that is active */
1571 struct amdgpu_ps *current_ps;
1572 /* requested power state */
1573 struct amdgpu_ps *requested_ps;
1574 /* boot up power state */
1575 struct amdgpu_ps *boot_ps;
1576 /* default uvd power state */
1577 struct amdgpu_ps *uvd_ps;
1578 /* vce requirements */
1579 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1580 enum amdgpu_vce_level vce_level;
1581 enum amdgpu_pm_state_type state;
1582 enum amdgpu_pm_state_type user_state;
1583 u32 platform_caps;
1584 u32 voltage_response_time;
1585 u32 backbias_response_time;
1586 void *priv;
1587 u32 new_active_crtcs;
1588 int new_active_crtc_count;
1589 u32 current_active_crtcs;
1590 int current_active_crtc_count;
1591 struct amdgpu_dpm_dynamic_state dyn_state;
1592 struct amdgpu_dpm_fan fan;
1593 u32 tdp_limit;
1594 u32 near_tdp_limit;
1595 u32 near_tdp_limit_adjusted;
1596 u32 sq_ramping_threshold;
1597 u32 cac_leakage;
1598 u16 tdp_od_limit;
1599 u32 tdp_adjustment;
1600 u16 load_line_slope;
1601 bool power_control;
1602 bool ac_power;
1603 /* special states active */
1604 bool thermal_active;
1605 bool uvd_active;
1606 bool vce_active;
1607 /* thermal handling */
1608 struct amdgpu_dpm_thermal thermal;
1609 /* forced levels */
1610 enum amdgpu_dpm_forced_level forced_level;
1611};
1612
1613struct amdgpu_pm {
1614 struct mutex mutex;
1615 /* write locked while reprogramming mclk */
1616 struct rw_semaphore mclk_lock;
1617 u32 current_sclk;
1618 u32 current_mclk;
1619 u32 default_sclk;
1620 u32 default_mclk;
1621 struct amdgpu_i2c_chan *i2c_bus;
1622 /* internal thermal controller on rv6xx+ */
1623 enum amdgpu_int_thermal_type int_thermal_type;
1624 struct device *int_hwmon_dev;
1625 /* fan control parameters */
1626 bool no_fan;
1627 u8 fan_pulses_per_revolution;
1628 u8 fan_min_rpm;
1629 u8 fan_max_rpm;
1630 /* dpm */
1631 bool dpm_enabled;
1632 struct amdgpu_dpm dpm;
1633 const struct firmware *fw; /* SMC firmware */
1634 uint32_t fw_version;
1635 const struct amdgpu_dpm_funcs *funcs;
1636};
1637
1638/*
1639 * UVD
1640 */
1641#define AMDGPU_MAX_UVD_HANDLES 10
1642#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1643#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1644#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1645
1646struct amdgpu_uvd {
1647 struct amdgpu_bo *vcpu_bo;
1648 void *cpu_addr;
1649 uint64_t gpu_addr;
1650 void *saved_bo;
1651 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1652 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1653 struct delayed_work idle_work;
1654 const struct firmware *fw; /* UVD firmware */
1655 struct amdgpu_ring ring;
1656 struct amdgpu_irq_src irq;
1657 bool address_64_bit;
1658};
1659
1660/*
1661 * VCE
1662 */
1663#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001664#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1665
1666struct amdgpu_vce {
1667 struct amdgpu_bo *vcpu_bo;
1668 uint64_t gpu_addr;
1669 unsigned fw_version;
1670 unsigned fb_version;
1671 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1672 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
1673 struct delayed_work idle_work;
1674 const struct firmware *fw; /* VCE firmware */
1675 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1676 struct amdgpu_irq_src irq;
1677};
1678
1679/*
1680 * SDMA
1681 */
1682struct amdgpu_sdma {
1683 /* SDMA firmware */
1684 const struct firmware *fw;
1685 uint32_t fw_version;
1686
1687 struct amdgpu_ring ring;
1688};
1689
1690/*
1691 * Firmware
1692 */
1693struct amdgpu_firmware {
1694 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1695 bool smu_load;
1696 struct amdgpu_bo *fw_buf;
1697 unsigned int fw_size;
1698};
1699
1700/*
1701 * Benchmarking
1702 */
1703void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1704
1705
1706/*
1707 * Testing
1708 */
1709void amdgpu_test_moves(struct amdgpu_device *adev);
1710void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1711 struct amdgpu_ring *cpA,
1712 struct amdgpu_ring *cpB);
1713void amdgpu_test_syncing(struct amdgpu_device *adev);
1714
1715/*
1716 * MMU Notifier
1717 */
1718#if defined(CONFIG_MMU_NOTIFIER)
1719int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1720void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1721#else
1722static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1723{
1724 return -ENODEV;
1725}
1726static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1727#endif
1728
1729/*
1730 * Debugfs
1731 */
1732struct amdgpu_debugfs {
1733 struct drm_info_list *files;
1734 unsigned num_files;
1735};
1736
1737int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1738 struct drm_info_list *files,
1739 unsigned nfiles);
1740int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1741
1742#if defined(CONFIG_DEBUG_FS)
1743int amdgpu_debugfs_init(struct drm_minor *minor);
1744void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1745#endif
1746
1747/*
1748 * amdgpu smumgr functions
1749 */
1750struct amdgpu_smumgr_funcs {
1751 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1752 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1753 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1754};
1755
1756/*
1757 * amdgpu smumgr
1758 */
1759struct amdgpu_smumgr {
1760 struct amdgpu_bo *toc_buf;
1761 struct amdgpu_bo *smu_buf;
1762 /* asic priv smu data */
1763 void *priv;
1764 spinlock_t smu_lock;
1765 /* smumgr functions */
1766 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1767 /* ucode loading complete flag */
1768 uint32_t fw_flags;
1769};
1770
1771/*
1772 * ASIC specific register table accessible by UMD
1773 */
1774struct amdgpu_allowed_register_entry {
1775 uint32_t reg_offset;
1776 bool untouched;
1777 bool grbm_indexed;
1778};
1779
1780struct amdgpu_cu_info {
1781 uint32_t number; /* total active CU number */
1782 uint32_t ao_cu_mask;
1783 uint32_t bitmap[4][4];
1784};
1785
1786
1787/*
1788 * ASIC specific functions.
1789 */
1790struct amdgpu_asic_funcs {
1791 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1792 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1793 u32 sh_num, u32 reg_offset, u32 *value);
1794 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1795 int (*reset)(struct amdgpu_device *adev);
1796 /* wait for mc_idle */
1797 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1798 /* get the reference clock */
1799 u32 (*get_xclk)(struct amdgpu_device *adev);
1800 /* get the gpu clock counter */
1801 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1802 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1803 /* MM block clocks */
1804 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1805 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1806};
1807
1808/*
1809 * IOCTL.
1810 */
1811int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *filp);
1813int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *filp);
1815
1816int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *filp);
1818int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *filp);
1820int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1821 struct drm_file *filp);
1822int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *filp);
1824int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *filp);
1826int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *filp);
1828int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1829int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1830
1831int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *filp);
1833
1834/* VRAM scratch page for HDP bug, default vram page */
1835struct amdgpu_vram_scratch {
1836 struct amdgpu_bo *robj;
1837 volatile uint32_t *ptr;
1838 u64 gpu_addr;
1839};
1840
1841/*
1842 * ACPI
1843 */
1844struct amdgpu_atif_notification_cfg {
1845 bool enabled;
1846 int command_code;
1847};
1848
1849struct amdgpu_atif_notifications {
1850 bool display_switch;
1851 bool expansion_mode_change;
1852 bool thermal_state;
1853 bool forced_power_state;
1854 bool system_power_state;
1855 bool display_conf_change;
1856 bool px_gfx_switch;
1857 bool brightness_change;
1858 bool dgpu_display_event;
1859};
1860
1861struct amdgpu_atif_functions {
1862 bool system_params;
1863 bool sbios_requests;
1864 bool select_active_disp;
1865 bool lid_state;
1866 bool get_tv_standard;
1867 bool set_tv_standard;
1868 bool get_panel_expansion_mode;
1869 bool set_panel_expansion_mode;
1870 bool temperature_change;
1871 bool graphics_device_types;
1872};
1873
1874struct amdgpu_atif {
1875 struct amdgpu_atif_notifications notifications;
1876 struct amdgpu_atif_functions functions;
1877 struct amdgpu_atif_notification_cfg notification_cfg;
1878 struct amdgpu_encoder *encoder_for_bl;
1879};
1880
1881struct amdgpu_atcs_functions {
1882 bool get_ext_state;
1883 bool pcie_perf_req;
1884 bool pcie_dev_rdy;
1885 bool pcie_bus_width;
1886};
1887
1888struct amdgpu_atcs {
1889 struct amdgpu_atcs_functions functions;
1890};
1891
1892int amdgpu_ctx_alloc(struct amdgpu_device *adev,struct amdgpu_fpriv *fpriv,
1893 uint32_t *id,uint32_t flags);
1894int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1895 uint32_t id);
Alex Deucher97b2e202015-04-20 16:51:00 -04001896
1897void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001898struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1899int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
Alex Deucher97b2e202015-04-20 16:51:00 -04001900
1901extern int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *filp);
1903
1904/*
1905 * Core structure, functions and helpers.
1906 */
1907typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1908typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1909
1910typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1911typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1912
1913struct amdgpu_device {
1914 struct device *dev;
1915 struct drm_device *ddev;
1916 struct pci_dev *pdev;
1917 struct rw_semaphore exclusive_lock;
1918
1919 /* ASIC */
1920 enum amdgpu_asic_type asic_type;
1921 uint32_t family;
1922 uint32_t rev_id;
1923 uint32_t external_rev_id;
1924 unsigned long flags;
1925 int usec_timeout;
1926 const struct amdgpu_asic_funcs *asic_funcs;
1927 bool shutdown;
1928 bool suspend;
1929 bool need_dma32;
1930 bool accel_working;
1931 bool needs_reset;
1932 struct work_struct reset_work;
1933 struct notifier_block acpi_nb;
1934 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1935 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1936 unsigned debugfs_count;
1937#if defined(CONFIG_DEBUG_FS)
1938 struct dentry *debugfs_regs;
1939#endif
1940 struct amdgpu_atif atif;
1941 struct amdgpu_atcs atcs;
1942 struct mutex srbm_mutex;
1943 /* GRBM index mutex. Protects concurrent access to GRBM index */
1944 struct mutex grbm_idx_mutex;
1945 struct dev_pm_domain vga_pm_domain;
1946 bool have_disp_power_ref;
1947
1948 /* BIOS */
1949 uint8_t *bios;
1950 bool is_atom_bios;
1951 uint16_t bios_header_start;
1952 struct amdgpu_bo *stollen_vga_memory;
1953 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1954
1955 /* Register/doorbell mmio */
1956 resource_size_t rmmio_base;
1957 resource_size_t rmmio_size;
1958 void __iomem *rmmio;
1959 /* protects concurrent MM_INDEX/DATA based register access */
1960 spinlock_t mmio_idx_lock;
1961 /* protects concurrent SMC based register access */
1962 spinlock_t smc_idx_lock;
1963 amdgpu_rreg_t smc_rreg;
1964 amdgpu_wreg_t smc_wreg;
1965 /* protects concurrent PCIE register access */
1966 spinlock_t pcie_idx_lock;
1967 amdgpu_rreg_t pcie_rreg;
1968 amdgpu_wreg_t pcie_wreg;
1969 /* protects concurrent UVD register access */
1970 spinlock_t uvd_ctx_idx_lock;
1971 amdgpu_rreg_t uvd_ctx_rreg;
1972 amdgpu_wreg_t uvd_ctx_wreg;
1973 /* protects concurrent DIDT register access */
1974 spinlock_t didt_idx_lock;
1975 amdgpu_rreg_t didt_rreg;
1976 amdgpu_wreg_t didt_wreg;
1977 /* protects concurrent ENDPOINT (audio) register access */
1978 spinlock_t audio_endpt_idx_lock;
1979 amdgpu_block_rreg_t audio_endpt_rreg;
1980 amdgpu_block_wreg_t audio_endpt_wreg;
1981 void __iomem *rio_mem;
1982 resource_size_t rio_mem_size;
1983 struct amdgpu_doorbell doorbell;
1984
1985 /* clock/pll info */
1986 struct amdgpu_clock clock;
1987
1988 /* MC */
1989 struct amdgpu_mc mc;
1990 struct amdgpu_gart gart;
1991 struct amdgpu_dummy_page dummy_page;
1992 struct amdgpu_vm_manager vm_manager;
1993
1994 /* memory management */
1995 struct amdgpu_mman mman;
1996 struct amdgpu_gem gem;
1997 struct amdgpu_vram_scratch vram_scratch;
1998 struct amdgpu_wb wb;
1999 atomic64_t vram_usage;
2000 atomic64_t vram_vis_usage;
2001 atomic64_t gtt_usage;
2002 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002003 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002004
2005 /* display */
2006 struct amdgpu_mode_info mode_info;
2007 struct work_struct hotplug_work;
2008 struct amdgpu_irq_src crtc_irq;
2009 struct amdgpu_irq_src pageflip_irq;
2010 struct amdgpu_irq_src hpd_irq;
2011
2012 /* rings */
2013 wait_queue_head_t fence_queue;
2014 unsigned fence_context;
2015 struct mutex ring_lock;
2016 unsigned num_rings;
2017 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2018 bool ib_pool_ready;
2019 struct amdgpu_sa_manager ring_tmp_bo;
2020
2021 /* interrupts */
2022 struct amdgpu_irq irq;
2023
2024 /* dpm */
2025 struct amdgpu_pm pm;
2026 u32 cg_flags;
2027 u32 pg_flags;
2028
2029 /* amdgpu smumgr */
2030 struct amdgpu_smumgr smu;
2031
2032 /* gfx */
2033 struct amdgpu_gfx gfx;
2034
2035 /* sdma */
2036 struct amdgpu_sdma sdma[2];
2037 struct amdgpu_irq_src sdma_trap_irq;
2038 struct amdgpu_irq_src sdma_illegal_inst_irq;
2039
2040 /* uvd */
2041 bool has_uvd;
2042 struct amdgpu_uvd uvd;
2043
2044 /* vce */
2045 struct amdgpu_vce vce;
2046
2047 /* firmwares */
2048 struct amdgpu_firmware firmware;
2049
2050 /* GDS */
2051 struct amdgpu_gds gds;
2052
2053 const struct amdgpu_ip_block_version *ip_blocks;
2054 int num_ip_blocks;
2055 bool *ip_block_enabled;
2056 struct mutex mn_lock;
2057 DECLARE_HASHTABLE(mn_hash, 7);
2058
2059 /* tracking pinned memory */
2060 u64 vram_pin_size;
2061 u64 gart_pin_size;
2062};
2063
2064bool amdgpu_device_is_px(struct drm_device *dev);
2065int amdgpu_device_init(struct amdgpu_device *adev,
2066 struct drm_device *ddev,
2067 struct pci_dev *pdev,
2068 uint32_t flags);
2069void amdgpu_device_fini(struct amdgpu_device *adev);
2070int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2071
2072uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2073 bool always_indirect);
2074void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2075 bool always_indirect);
2076u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2077void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2078
2079u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2080void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2081
2082/*
2083 * Cast helper
2084 */
2085extern const struct fence_ops amdgpu_fence_ops;
2086static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2087{
2088 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2089
2090 if (__f->base.ops == &amdgpu_fence_ops)
2091 return __f;
2092
2093 return NULL;
2094}
2095
2096/*
2097 * Registers read & write functions.
2098 */
2099#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2100#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2101#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2102#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2103#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2104#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2105#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2106#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2107#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2108#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2109#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2110#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2111#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2112#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2113#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2114#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2115#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2116#define WREG32_P(reg, val, mask) \
2117 do { \
2118 uint32_t tmp_ = RREG32(reg); \
2119 tmp_ &= (mask); \
2120 tmp_ |= ((val) & ~(mask)); \
2121 WREG32(reg, tmp_); \
2122 } while (0)
2123#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2124#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2125#define WREG32_PLL_P(reg, val, mask) \
2126 do { \
2127 uint32_t tmp_ = RREG32_PLL(reg); \
2128 tmp_ &= (mask); \
2129 tmp_ |= ((val) & ~(mask)); \
2130 WREG32_PLL(reg, tmp_); \
2131 } while (0)
2132#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2133#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2134#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2135
2136#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2137#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2138
2139#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2140#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2141
2142#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2143 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2144 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2145
2146#define REG_GET_FIELD(value, reg, field) \
2147 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2148
2149/*
2150 * BIOS helpers.
2151 */
2152#define RBIOS8(i) (adev->bios[i])
2153#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2154#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2155
2156/*
2157 * RING helpers.
2158 */
2159static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2160{
2161 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002162 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002163 ring->ring[ring->wptr++] = v;
2164 ring->wptr &= ring->ptr_mask;
2165 ring->count_dw--;
2166 ring->ring_free_dw--;
2167}
2168
2169/*
2170 * ASICs macro.
2171 */
2172#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2173#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2174#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2175#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2176#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2177#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2178#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2179#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2180#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2181#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2182#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2183#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2184#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2185#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2186#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2187#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2188#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2189#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2190#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2191#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2192#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2193#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2194#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2195#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2196#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2197#define amdgpu_ring_emit_fence(r, addr, seq, write64bit) (r)->funcs->emit_fence((r), (addr), (seq), (write64bit))
2198#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2199#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002200#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002201#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2202#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2203#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2204#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2205#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2206#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2207#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2208#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2209#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2210#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2211#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2212#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2213#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2214#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2215#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2216#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2217#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2218#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2219#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2220#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2221#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2222#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2223#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2224#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2225#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2226#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2227#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2228#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2229#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2230#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2231#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2232#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2233#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
2234#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2235#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2236#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2237#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2238#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2239
2240#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2241
2242/* Common functions */
2243int amdgpu_gpu_reset(struct amdgpu_device *adev);
2244void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2245bool amdgpu_card_posted(struct amdgpu_device *adev);
2246void amdgpu_update_display_priority(struct amdgpu_device *adev);
2247bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2248int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2249int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2250 u32 ip_instance, u32 ring,
2251 struct amdgpu_ring **out_ring);
2252void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2253bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2254int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2255 uint32_t flags);
2256bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2257bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2258uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2259 struct ttm_mem_reg *mem);
2260void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2261void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2262void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2263void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2264 const u32 *registers,
2265 const u32 array_size);
2266
2267bool amdgpu_device_is_px(struct drm_device *dev);
2268/* atpx handler */
2269#if defined(CONFIG_VGA_SWITCHEROO)
2270void amdgpu_register_atpx_handler(void);
2271void amdgpu_unregister_atpx_handler(void);
2272#else
2273static inline void amdgpu_register_atpx_handler(void) {}
2274static inline void amdgpu_unregister_atpx_handler(void) {}
2275#endif
2276
2277/*
2278 * KMS
2279 */
2280extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2281extern int amdgpu_max_kms_ioctl;
2282
2283int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2284int amdgpu_driver_unload_kms(struct drm_device *dev);
2285void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2286int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2287void amdgpu_driver_postclose_kms(struct drm_device *dev,
2288 struct drm_file *file_priv);
2289void amdgpu_driver_preclose_kms(struct drm_device *dev,
2290 struct drm_file *file_priv);
2291int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2292int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2293u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2294int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2295void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2296int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2297 int *max_error,
2298 struct timeval *vblank_time,
2299 unsigned flags);
2300long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2301 unsigned long arg);
2302
2303/*
2304 * vm
2305 */
2306int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2307void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2308struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2309 struct amdgpu_vm *vm,
2310 struct list_head *head);
2311struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,
2312 struct amdgpu_vm *vm);
2313void amdgpu_vm_flush(struct amdgpu_ring *ring,
2314 struct amdgpu_vm *vm,
2315 struct amdgpu_fence *updates);
2316void amdgpu_vm_fence(struct amdgpu_device *adev,
2317 struct amdgpu_vm *vm,
2318 struct amdgpu_fence *fence);
2319uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2320int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2321 struct amdgpu_vm *vm);
2322int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2323 struct amdgpu_vm *vm);
2324int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
2325 struct amdgpu_vm *vm);
2326int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2327 struct amdgpu_bo_va *bo_va,
2328 struct ttm_mem_reg *mem);
2329void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2330 struct amdgpu_bo *bo);
2331struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2332 struct amdgpu_bo *bo);
2333struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2334 struct amdgpu_vm *vm,
2335 struct amdgpu_bo *bo);
2336int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2337 struct amdgpu_bo_va *bo_va,
2338 uint64_t addr, uint64_t offset,
2339 uint64_t size, uint32_t flags);
2340int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2341 struct amdgpu_bo_va *bo_va,
2342 uint64_t addr);
2343void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2344 struct amdgpu_bo_va *bo_va);
2345
2346/*
2347 * functions used by amdgpu_encoder.c
2348 */
2349struct amdgpu_afmt_acr {
2350 u32 clock;
2351
2352 int n_32khz;
2353 int cts_32khz;
2354
2355 int n_44_1khz;
2356 int cts_44_1khz;
2357
2358 int n_48khz;
2359 int cts_48khz;
2360
2361};
2362
2363struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2364
2365/* amdgpu_acpi.c */
2366#if defined(CONFIG_ACPI)
2367int amdgpu_acpi_init(struct amdgpu_device *adev);
2368void amdgpu_acpi_fini(struct amdgpu_device *adev);
2369bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2370int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2371 u8 perf_req, bool advertise);
2372int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2373#else
2374static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2375static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2376#endif
2377
2378struct amdgpu_bo_va_mapping *
2379amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2380 uint64_t addr, struct amdgpu_bo **bo);
2381
2382#include "amdgpu_object.h"
2383
2384#endif