blob: 6b3e2c6e6c5415e418f9e8c1547fa1b9bc08e4d5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d712014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133
Paulo Zanoni6847d712014-10-27 17:47:52 -0200134 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200135 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700136 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100137 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100139 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200140 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100142 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200144 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200150 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700153 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200154 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300155 /*
156 * Called during system suspend after all pending requests for the
157 * encoder are flushed (for example for DP AUX transactions) and
158 * device interrupts are disabled.
159 */
160 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800161 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500162 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800163};
164
Jani Nikula1d508702012-10-19 14:51:49 +0300165struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530167 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300168 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200169
170 /* backlight */
171 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200172 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200173 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300174 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200175 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200176 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200177 bool combination_mode; /* gen 2/4 only */
178 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530179
180 /* PWM chip */
181 struct pwm_device *pwm;
182
Jani Nikula58c68772013-11-08 16:48:54 +0200183 struct backlight_device *device;
184 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300185
186 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300187};
188
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800189struct intel_connector {
190 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200191 /*
192 * The fixed encoder this connector is connected to.
193 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100194 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200195
Daniel Vetterf0947c32012-07-02 13:10:34 +0200196 /* Reads out the current hw, returning true if the connector is enabled
197 * and active (i.e. dpms ON state). */
198 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300199
Imre Deak4932e2c2014-02-11 17:12:48 +0200200 /*
201 * Removes all interfaces through which the connector is accessible
202 * - like sysfs, debugfs entries -, so that no new operations can be
203 * started on the connector. Also makes sure all currently pending
204 * operations finish before returing.
205 */
206 void (*unregister)(struct intel_connector *);
207
Jani Nikula1d508702012-10-19 14:51:49 +0300208 /* Panel info for eDP and LVDS */
209 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300210
211 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
212 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100213 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200214
215 /* since POLL and HPD connectors may use the same HPD line keep the native
216 state of connector->polled in case hotplug storm detection changes it */
217 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000218
219 void *port; /* store this opaque as its illegal to dereference it */
220
221 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800222};
223
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300224typedef struct dpll {
225 /* given values */
226 int n;
227 int m1, m2;
228 int p1, p2;
229 /* derived values */
230 int dot;
231 int vco;
232 int m;
233 int p;
234} intel_clock_t;
235
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200236struct intel_atomic_state {
237 struct drm_atomic_state base;
238
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200239 unsigned int cdclk;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200240 bool dpll_set;
241 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
242};
243
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300244struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800245 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300246 struct drm_rect src;
247 struct drm_rect dst;
248 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300249 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800250
251 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700252 * scaler_id
253 * = -1 : not using a scaler
254 * >= 0 : using a scalers
255 *
256 * plane requiring a scaler:
257 * - During check_plane, its bit is set in
258 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200259 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700260 * - scaler_id indicates the scaler it got assigned.
261 *
262 * plane doesn't require a scaler:
263 * - this can happen when scaling is no more required or plane simply
264 * got disabled.
265 * - During check_plane, corresponding bit is reset in
266 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200267 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700268 */
269 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200270
271 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300272};
273
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000274struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000275 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000276 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800277 int size;
278 u32 base;
279};
280
Chandra Kondurube41e332015-04-07 15:28:36 -0700281#define SKL_MIN_SRC_W 8
282#define SKL_MAX_SRC_W 4096
283#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700284#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700285#define SKL_MIN_DST_W 8
286#define SKL_MAX_DST_W 4096
287#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700288#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700289
290struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700291 int in_use;
292 uint32_t mode;
293};
294
295struct intel_crtc_scaler_state {
296#define SKL_NUM_SCALERS 2
297 struct intel_scaler scalers[SKL_NUM_SCALERS];
298
299 /*
300 * scaler_users: keeps track of users requesting scalers on this crtc.
301 *
302 * If a bit is set, a user is using a scaler.
303 * Here user can be a plane or crtc as defined below:
304 * bits 0-30 - plane (bit position is index from drm_plane_index)
305 * bit 31 - crtc
306 *
307 * Instead of creating a new index to cover planes and crtc, using
308 * existing drm_plane_index for planes which is well less than 31
309 * planes and bit 31 for crtc. This should be fine to cover all
310 * our platforms.
311 *
312 * intel_atomic_setup_scalers will setup available scalers to users
313 * requesting scalers. It will gracefully fail if request exceeds
314 * avilability.
315 */
316#define SKL_CRTC_INDEX 31
317 unsigned scaler_users;
318
319 /* scaler used by crtc for panel fitting purpose */
320 int scaler_id;
321};
322
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200323/* drm_mode->private_flags */
324#define I915_MODE_FLAG_INHERITED 1
325
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200326struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200327 struct drm_crtc_state base;
328
Daniel Vetterbb760062013-06-06 14:55:52 +0200329 /**
330 * quirks - bitfield with hw state readout quirks
331 *
332 * For various reasons the hw state readout code might not be able to
333 * completely faithfully read out the current state. These cases are
334 * tracked with quirk flags so that fastboot and state checker can act
335 * accordingly.
336 */
Daniel Vetter99535992014-04-13 12:00:33 +0200337#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200338 unsigned long quirks;
339
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300340 /* Pipe source size (ie. panel fitter input size)
341 * All planes will be positioned inside this space,
342 * and get clipped at the edges. */
343 int pipe_src_w, pipe_src_h;
344
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100345 /* Whether to set up the PCH/FDI. Note that we never allow sharing
346 * between pch encoders and cpu encoders. */
347 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100348
Jesse Barnese43823e2014-11-05 14:26:08 -0800349 /* Are we sending infoframes on the attached port */
350 bool has_infoframe;
351
Daniel Vetter3b117c82013-04-17 20:15:07 +0200352 /* CPU Transcoder for the pipe. Currently this can only differ from the
353 * pipe on Haswell (where we have a special eDP transcoder). */
354 enum transcoder cpu_transcoder;
355
Daniel Vetter50f3b012013-03-27 00:44:56 +0100356 /*
357 * Use reduced/limited/broadcast rbg range, compressing from the full
358 * range fed into the crtcs.
359 */
360 bool limited_color_range;
361
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200362 /* DP has a bunch of special case unfortunately, so mark the pipe
363 * accordingly. */
364 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200365
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200366 /* Whether we should send NULL infoframes. Required for audio. */
367 bool has_hdmi_sink;
368
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200369 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
370 * has_dp_encoder is set. */
371 bool has_audio;
372
Daniel Vetterd8b32242013-04-25 17:54:44 +0200373 /*
374 * Enable dithering, used when the selected pipe bpp doesn't match the
375 * plane bpp.
376 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100377 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100378
379 /* Controls for the clock computation, to override various stages. */
380 bool clock_set;
381
Daniel Vetter09ede542013-04-30 14:01:45 +0200382 /* SDVO TV has a bunch of special case. To make multifunction encoders
383 * work correctly, we need to track this at runtime.*/
384 bool sdvo_tv_clock;
385
Daniel Vettere29c22c2013-02-21 00:00:16 +0100386 /*
387 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
388 * required. This is set in the 2nd loop of calling encoder's
389 * ->compute_config if the first pick doesn't work out.
390 */
391 bool bw_constrained;
392
Daniel Vetterf47709a2013-03-28 10:42:02 +0100393 /* Settings for the intel dpll used on pretty much everything but
394 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300395 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100396
Daniel Vettera43f6e02013-06-07 23:10:32 +0200397 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
398 enum intel_dpll_id shared_dpll;
399
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000400 /*
401 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
402 * - enum skl_dpll on SKL
403 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300404 uint32_t ddi_pll_sel;
405
Daniel Vetter66e985c2013-06-05 13:34:20 +0200406 /* Actual register state of the dpll, for shared dpll cross-checking. */
407 struct intel_dpll_hw_state dpll_hw_state;
408
Daniel Vetter965e0c42013-03-27 00:44:57 +0100409 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200410 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200411
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530412 /* m2_n2 for eDP downclock */
413 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700414 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530415
Daniel Vetterff9a6752013-06-01 17:16:21 +0200416 /*
417 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300418 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
419 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100420 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200421 int port_clock;
422
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100423 /* Used by SDVO (and if we ever fix it, HDMI). */
424 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700425
426 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700427 struct {
428 u32 control;
429 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200430 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700431 } gmch_pfit;
432
433 /* Panel fitter placement and size for Ironlake+ */
434 struct {
435 u32 pos;
436 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100437 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200438 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700439 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100440
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100441 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100442 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100443 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300444
445 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300446
447 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000448
449 bool dp_encoder_is_mst;
450 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700451
452 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200453
454 /* w/a for waiting 2 vblanks during crtc enable */
455 enum pipe hsw_workaround_pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100456};
457
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300458struct vlv_wm_state {
459 struct vlv_pipe_wm wm[3];
460 struct vlv_sr_wm sr[3];
461 uint8_t num_active_planes;
462 uint8_t num_levels;
463 uint8_t level;
464 bool cxsr;
465};
466
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300467struct intel_pipe_wm {
468 struct intel_wm_level wm[5];
469 uint32_t linetime;
470 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200471 bool pipe_enabled;
472 bool sprites_enabled;
473 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300474};
475
Sourab Gupta84c33a62014-06-02 16:47:17 +0530476struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200477 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100478 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200479 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100480 struct intel_crtc *crtc;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530481};
482
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000483struct skl_pipe_wm {
484 struct skl_wm_level wm[8];
485 struct skl_wm_level trans_wm;
486 uint32_t linetime;
487};
488
Matt Roper32b7eee2014-12-24 07:59:06 -0800489/*
490 * Tracking of operations that need to be performed at the beginning/end of an
491 * atomic commit, outside the atomic section where interrupts are disabled.
492 * These are generally operations that grab mutexes or might otherwise sleep
493 * and thus can't be run with interrupts disabled.
494 */
495struct intel_crtc_atomic_commit {
496 /* Sleepable operations to perform before commit */
497 bool wait_for_flips;
498 bool disable_fbc;
Rodrigo Vivi066cf552015-06-26 13:55:54 -0700499 bool disable_ips;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300500 bool disable_cxsr;
Matt Roper32b7eee2014-12-24 07:59:06 -0800501 bool pre_disable_primary;
Ville Syrjäläf015c552015-06-24 22:00:02 +0300502 bool update_wm_pre, update_wm_post;
Matt Roperea2c67b2014-12-23 10:41:52 -0800503 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800504
505 /* Sleepable operations to perform after commit */
506 unsigned fb_bits;
507 bool wait_vblank;
508 bool update_fbc;
509 bool post_enable_primary;
510 unsigned update_sprite_watermarks;
511};
512
Jesse Barnes79e53942008-11-07 14:24:08 -0800513struct intel_crtc {
514 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700515 enum pipe pipe;
516 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800517 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200518 /*
519 * Whether the crtc and the connected output pipeline is active. Implies
520 * that crtc->enabled is set, i.e. the current mode configuration has
521 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200522 */
523 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300524 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700525 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200526 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500527 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100528
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000529 atomic_t unpin_work_count;
530
Daniel Vettere506a0c2012-07-05 12:17:29 +0200531 /* Display surface base address adjustement for pageflips. Note that on
532 * gen4+ this only adjusts up to a tile, offsets within a tile are
533 * handled in the hw itself (with the TILEOFF register). */
534 unsigned long dspaddr_offset;
535
Chris Wilson05394f32010-11-08 19:18:58 +0000536 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100537 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300538 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300539 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300540 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200542 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100543
Ville Syrjälä10d83732013-01-29 18:13:34 +0200544 /* reset counter value when the last flip was submitted */
545 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300546
547 /* Access to these should be protected by dev_priv->irq_lock. */
548 bool cpu_fifo_underrun_disabled;
549 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300550
551 /* per-pipe watermark state */
552 struct {
553 /* watermarks currently being used */
554 struct intel_pipe_wm active;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000555 /* SKL wm values currently in use */
556 struct skl_pipe_wm skl_active;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300557 /* allow CxSR on this pipe */
558 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300559 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300560
Ville Syrjälä80715b22014-05-15 20:23:23 +0300561 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800562
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200563 unsigned start_vbl_count;
Matt Roper32b7eee2014-12-24 07:59:06 -0800564 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700565
566 /* scalers available on this crtc */
567 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300568
569 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570};
571
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300572struct intel_plane_wm_parameters {
573 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200574 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700575 /*
576 * For packed pixel formats:
577 * bytes_per_pixel - holds bytes per pixel
578 * For planar pixel formats:
579 * bytes_per_pixel - holds bytes per pixel for uv-plane
580 * y_bytes_per_pixel - holds bytes per pixel for y-plane
581 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300582 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700583 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300584 bool enabled;
585 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000586 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000587 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300588 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300589};
590
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800591struct intel_plane {
592 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700593 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800594 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100595 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800596 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300597 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300598
599 /* Since we need to change the watermarks before/after
600 * enabling/disabling the planes, we need to store the parameters here
601 * as the other pieces of the struct may not reflect the values we want
602 * for the watermark calculations. Currently only Haswell uses this.
603 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300604 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300605
Matt Roper8e7d6882015-01-21 16:35:41 -0800606 /*
607 * NOTE: Do not place new plane state fields here (e.g., when adding
608 * new plane properties). New runtime state should now be placed in
609 * the intel_plane_state structure and accessed via drm_plane->state.
610 */
611
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800612 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300613 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800614 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800615 int crtc_x, int crtc_y,
616 unsigned int crtc_w, unsigned int crtc_h,
617 uint32_t x, uint32_t y,
618 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300619 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200620 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800621 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200622 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800623 struct intel_plane_state *state);
624 void (*commit_plane)(struct drm_plane *plane,
625 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800626};
627
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628struct intel_watermark_params {
629 unsigned long fifo_size;
630 unsigned long max_wm;
631 unsigned long default_wm;
632 unsigned long guard_size;
633 unsigned long cacheline_size;
634};
635
636struct cxsr_latency {
637 int is_desktop;
638 int is_ddr3;
639 unsigned long fsb_freq;
640 unsigned long mem_freq;
641 unsigned long display_sr;
642 unsigned long display_hpll_disable;
643 unsigned long cursor_sr;
644 unsigned long cursor_hpll_disable;
645};
646
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200647#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200649#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800650#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100651#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800652#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800653#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800654#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700655#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300657struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300658 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300659 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300660 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200661 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300662 bool has_hdmi_sink;
663 bool has_audio;
664 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200665 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530666 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300667 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100668 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200669 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300670 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200671 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300672 struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800673 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300674};
675
Dave Airlie0e32b392014-05-02 14:02:48 +1000676struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400677#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300678
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530679/*
680 * enum link_m_n_set:
681 * When platform provides two set of M_N registers for dp, we can
682 * program them and switch between them incase of DRRS.
683 * But When only one such register is provided, we have to program the
684 * required divider value on that registers itself based on the DRRS state.
685 *
686 * M1_N1 : Program dp_m_n on M1_N1 registers
687 * dp_m2_n2 on M2_N2 registers (If supported)
688 *
689 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
690 * M2_N2 registers are not supported
691 */
692
693enum link_m_n_set {
694 /* Sets the m1_n1 and m2_n2 */
695 M1_N1 = 0,
696 M2_N2
697};
698
Rodrigo Vivi621d4c72015-07-23 16:35:49 -0700699struct sink_crc {
700 bool started;
701 u8 last_crc[6];
702 int last_count;
703};
704
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300705struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300706 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300707 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300708 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300709 bool has_audio;
710 enum hdmi_force_audio force_audio;
711 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200712 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300713 uint8_t link_bw;
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530714 uint8_t rate_select;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300715 uint8_t lane_count;
716 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300717 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400718 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200719 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
720 uint8_t num_sink_rates;
721 int sink_rates[DP_MAX_SUPPORTED_RATES];
Rodrigo Vivi621d4c72015-07-23 16:35:49 -0700722 struct sink_crc sink_crc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200723 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300724 uint8_t train_set[4];
725 int panel_power_up_delay;
726 int panel_power_down_delay;
727 int panel_power_cycle_delay;
728 int backlight_on_delay;
729 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300730 struct delayed_work panel_vdd_work;
731 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200732 unsigned long last_power_cycle;
733 unsigned long last_power_on;
734 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000735
Clint Taylor01527b32014-07-07 13:01:46 -0700736 struct notifier_block edp_notifier;
737
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300738 /*
739 * Pipe whose power sequencer is currently locked into
740 * this port. Only relevant on VLV/CHV.
741 */
742 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300743 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300744
Todd Previte06ea66b2014-01-20 10:19:39 -0700745 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000746 bool can_mst; /* this port supports mst */
747 bool is_mst;
748 int active_mst_links;
749 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300750 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
Dave Airlie0e32b392014-05-02 14:02:48 +1000752 /* mst connector list */
753 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
754 struct drm_dp_mst_topology_mgr mst_mgr;
755
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000756 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000757 /*
758 * This function returns the value we have to program the AUX_CTL
759 * register with to kick off an AUX transaction.
760 */
761 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider);
Mika Kahola4e96c972015-04-29 09:17:39 +0300765 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700766
767 /* Displayport compliance testing */
768 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700769 unsigned long compliance_test_data;
770 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300771};
772
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200773struct intel_digital_port {
774 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200775 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700776 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200777 struct intel_dp dp;
778 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100779 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200780};
781
Dave Airlie0e32b392014-05-02 14:02:48 +1000782struct intel_dp_mst_encoder {
783 struct intel_encoder base;
784 enum pipe pipe;
785 struct intel_digital_port *primary;
786 void *port; /* store this opaque as its illegal to dereference it */
787};
788
Jesse Barnes89b667f2013-04-18 14:51:36 -0700789static inline int
790vlv_dport_to_channel(struct intel_digital_port *dport)
791{
792 switch (dport->port) {
793 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300794 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800795 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700796 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800797 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700798 default:
799 BUG();
800 }
801}
802
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300803static inline int
804vlv_pipe_to_channel(enum pipe pipe)
805{
806 switch (pipe) {
807 case PIPE_A:
808 case PIPE_C:
809 return DPIO_CH0;
810 case PIPE_B:
811 return DPIO_CH1;
812 default:
813 BUG();
814 }
815}
816
Chris Wilsonf875c152010-09-09 15:44:14 +0100817static inline struct drm_crtc *
818intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
819{
820 struct drm_i915_private *dev_priv = dev->dev_private;
821 return dev_priv->pipe_to_crtc_mapping[pipe];
822}
823
Chris Wilson417ae142011-01-19 15:04:42 +0000824static inline struct drm_crtc *
825intel_get_crtc_for_plane(struct drm_device *dev, int plane)
826{
827 struct drm_i915_private *dev_priv = dev->dev_private;
828 return dev_priv->plane_to_crtc_mapping[plane];
829}
830
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100831struct intel_unpin_work {
832 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000833 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000834 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000835 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100836 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000837 atomic_t pending;
838#define INTEL_FLIP_INACTIVE 0
839#define INTEL_FLIP_PENDING 1
840#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300841 u32 flip_count;
842 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000843 struct drm_i915_gem_request *flip_queued_req;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100844 int flip_queued_vblank;
845 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100846 bool enable_stall_check;
847};
848
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300849struct intel_load_detect_pipe {
850 struct drm_framebuffer *release_fb;
851 bool load_detect_temp;
852 int dpms_mode;
853};
Daniel Vetterb9805142012-08-31 17:37:33 +0200854
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300855static inline struct intel_encoder *
856intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100857{
858 return to_intel_connector(connector)->encoder;
859}
860
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200861static inline struct intel_digital_port *
862enc_to_dig_port(struct drm_encoder *encoder)
863{
864 return container_of(encoder, struct intel_digital_port, base.base);
865}
866
Dave Airlie0e32b392014-05-02 14:02:48 +1000867static inline struct intel_dp_mst_encoder *
868enc_to_mst(struct drm_encoder *encoder)
869{
870 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
871}
872
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300873static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
874{
875 return &enc_to_dig_port(encoder)->dp;
876}
877
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200878static inline struct intel_digital_port *
879dp_to_dig_port(struct intel_dp *intel_dp)
880{
881 return container_of(intel_dp, struct intel_digital_port, dp);
882}
883
884static inline struct intel_digital_port *
885hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
886{
887 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300888}
889
Damien Lespiau6af31a62014-03-28 00:18:33 +0530890/*
891 * Returns the number of planes for this pipe, ie the number of sprites + 1
892 * (primary plane). This doesn't count the cursor plane then.
893 */
894static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
895{
896 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
897}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000898
Daniel Vetter47339cd2014-09-30 10:56:46 +0200899/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200900bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300901 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200902bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300903 enum transcoder pch_transcoder,
904 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200905void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
906 enum pipe pipe);
907void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
908 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200909void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200910
911/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200912void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
913void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
914void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
915void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200916void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200917void gen6_enable_rps_interrupts(struct drm_device *dev);
918void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200919u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200920void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
921void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700922static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
923{
924 /*
925 * We only use drm_irq_uninstall() at unload and VT switch, so
926 * this is the only thing we need to check.
927 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200928 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700929}
930
Ville Syrjäläa225f072014-04-29 13:35:45 +0300931int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000932void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
933 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800934
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300935/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300936void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800937
Jesse Barnes79e53942008-11-07 14:24:08 -0800938
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300939/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300940void intel_prepare_ddi(struct drm_device *dev);
941void hsw_fdi_link_train(struct drm_crtc *crtc);
942void intel_ddi_init(struct drm_device *dev, enum port port);
943enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
944bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300945void intel_ddi_pll_init(struct drm_device *dev);
946void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
947void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
948 enum transcoder cpu_transcoder);
949void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
950void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200951bool intel_ddi_pll_select(struct intel_crtc *crtc,
952 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300953void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
954void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
955bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
956void intel_ddi_fdi_disable(struct drm_crtc *crtc);
957void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200958 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530959struct intel_encoder *
960intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300961
Dave Airlie44905a22014-05-02 13:36:43 +1000962void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000963void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200964 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +1000965void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +0300966uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300967
Daniel Vetterb680c372014-09-19 18:27:27 +0200968/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200969void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200970 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200971void intel_frontbuffer_flip_prepare(struct drm_device *dev,
972 unsigned frontbuffer_bits);
973void intel_frontbuffer_flip_complete(struct drm_device *dev,
974 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200975void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +0200976 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +0000977unsigned int intel_fb_align_height(struct drm_device *dev,
978 unsigned int height,
979 uint32_t pixel_format,
980 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -0700981void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
982 enum fb_op_origin origin);
Damien Lespiaub3218032015-02-27 11:15:18 +0000983u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
984 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +0200985
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200986/* intel_audio.c */
987void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200988void intel_audio_codec_enable(struct intel_encoder *encoder);
989void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +0200990void i915_audio_component_init(struct drm_i915_private *dev_priv);
991void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200992
Daniel Vetterb680c372014-09-19 18:27:27 +0200993/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -0800994extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +0200995bool intel_has_pending_fb_unpin(struct drm_device *dev);
996int intel_pch_rawclk(struct drm_device *dev);
997void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300998void intel_mark_idle(struct drm_device *dev);
999void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001000int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001001void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001002int intel_connector_init(struct intel_connector *);
1003struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001004bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001005bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1006 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001007void intel_connector_attach_encoder(struct intel_connector *connector,
1008 struct intel_encoder *encoder);
1009struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1010struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1011 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001012enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001013int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1014 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001015enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1016 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001017bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001018static inline void
1019intel_wait_for_vblank(struct drm_device *dev, int pipe)
1020{
1021 drm_wait_one_vblank(dev, pipe);
1022}
Paulo Zanoni87440422013-09-24 15:48:31 -03001023int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001024void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001025 struct intel_digital_port *dport,
1026 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001027bool intel_get_load_detect_pipe(struct drm_connector *connector,
1028 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001029 struct intel_load_detect_pipe *old,
1030 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001031void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001032 struct intel_load_detect_pipe *old,
1033 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001034int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1035 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001036 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01001037 struct intel_engine_cs *pipelined,
1038 struct drm_i915_gem_request **pipelined_request);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001039struct drm_framebuffer *
1040__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001041 struct drm_mode_fb_cmd2 *mode_cmd,
1042 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001043void intel_prepare_page_flip(struct drm_device *dev, int plane);
1044void intel_finish_page_flip(struct drm_device *dev, int pipe);
1045void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001046void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001047int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001048 struct drm_framebuffer *fb,
1049 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001050void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001051 struct drm_framebuffer *fb,
1052 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001053int intel_plane_atomic_get_property(struct drm_plane *plane,
1054 const struct drm_plane_state *state,
1055 struct drm_property *property,
1056 uint64_t *val);
1057int intel_plane_atomic_set_property(struct drm_plane *plane,
1058 struct drm_plane_state *state,
1059 struct drm_property *property,
1060 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001061int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1062 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001063
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001064unsigned int
1065intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1066 uint64_t fb_format_modifier);
1067
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001068static inline bool
1069intel_rotation_90_or_270(unsigned int rotation)
1070{
1071 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1072}
1073
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301074void intel_create_rotation_property(struct drm_device *dev,
1075 struct intel_plane *plane);
1076
Daniel Vetter716c2e52014-06-25 22:02:02 +03001077/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001078struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1079void assert_shared_dpll(struct drm_i915_private *dev_priv,
1080 struct intel_shared_dpll *pll,
1081 bool state);
1082#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1083#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001084struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1085 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001086
Ville Syrjäläd288f652014-10-28 13:20:22 +02001087void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1088 const struct dpll *dpll);
1089void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1090
Daniel Vetter716c2e52014-06-25 22:02:02 +03001091/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001092void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1093 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state);
1096#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1097#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1098void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, bool state);
1100#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1101#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001102void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001103#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1104#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001105unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1106 int *x, int *y,
Paulo Zanoni87440422013-09-24 15:48:31 -03001107 unsigned int tiling_mode,
1108 unsigned int bpp,
1109 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001110void intel_prepare_reset(struct drm_device *dev);
1111void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001112void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1113void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301114void broxton_init_cdclk(struct drm_device *dev);
1115void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301116void broxton_ddi_phy_init(struct drm_device *dev);
1117void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301118void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1119void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001120void skl_init_cdclk(struct drm_i915_private *dev_priv);
1121void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001122void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001123 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301124void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001125int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1126void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001127ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001128 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001129bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1130 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001131int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1132
Paulo Zanoni87440422013-09-24 15:48:31 -03001133bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001134void hsw_enable_ips(struct intel_crtc *crtc);
1135void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001136enum intel_display_power_domain
1137intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001138void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001139 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001140void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001141void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001142
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001143int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001144int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001145
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001146unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1147 struct drm_i915_gem_object *obj);
Chandra Konduru6156a452015-04-27 13:48:39 -07001148u32 skl_plane_ctl_format(uint32_t pixel_format);
1149u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1150u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001151
Daniel Vettereb805622015-05-04 14:58:44 +02001152/* intel_csr.c */
1153void intel_csr_ucode_init(struct drm_device *dev);
Suketu Shahdc174302015-04-17 19:46:16 +05301154enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1155void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1156 enum csr_state state);
Daniel Vettereb805622015-05-04 14:58:44 +02001157void intel_csr_load_program(struct drm_device *dev);
1158void intel_csr_ucode_fini(struct drm_device *dev);
Suketu Shah5aefb232015-04-16 14:22:10 +05301159void assert_csr_loaded(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02001160
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001161/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001162void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1163bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1164 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001165void intel_dp_start_link_train(struct intel_dp *intel_dp);
1166void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1167void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1168void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1169void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001170int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001171bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001172 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001173bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001174enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1175 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001176void intel_edp_backlight_on(struct intel_dp *intel_dp);
1177void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001178void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001179void intel_edp_panel_on(struct intel_dp *intel_dp);
1180void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001181void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1182void intel_dp_mst_suspend(struct drm_device *dev);
1183void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001184int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001185int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001186void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001187void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001188uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001189void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301190void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1191void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301192void intel_edp_drrs_invalidate(struct drm_device *dev,
1193 unsigned frontbuffer_bits);
1194void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001195
Dave Airlie0e32b392014-05-02 14:02:48 +10001196/* intel_dp_mst.c */
1197int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1198void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001199/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001200void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001201
1202
1203/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001204void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001205
1206
Daniel Vetter0632fef2013-10-08 17:44:49 +02001207/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +02001208#ifdef CONFIG_DRM_I915_FBDEV
1209extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001210extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001211extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001212extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001213extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1214extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001215#else
1216static inline int intel_fbdev_init(struct drm_device *dev)
1217{
1218 return 0;
1219}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001220
Jesse Barnesd1d70672014-05-28 14:39:03 -07001221static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001222{
1223}
1224
1225static inline void intel_fbdev_fini(struct drm_device *dev)
1226{
1227}
1228
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001229static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001230{
1231}
1232
Daniel Vetter0632fef2013-10-08 17:44:49 +02001233static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001234{
1235}
1236#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001237
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001238/* intel_fbc.c */
Paulo Zanoni7733b492015-07-07 15:26:04 -03001239bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1240void intel_fbc_update(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001241void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001242void intel_fbc_disable(struct drm_i915_private *dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001243void intel_fbc_disable_crtc(struct intel_crtc *crtc);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001244void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1245 unsigned int frontbuffer_bits,
1246 enum fb_op_origin origin);
1247void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001248 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001249const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001250void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001251
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001252/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001253void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1254void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1255 struct intel_connector *intel_connector);
1256struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1257bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001258 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001259
1260
1261/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001262void intel_lvds_init(struct drm_device *dev);
1263bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001264
1265
1266/* intel_modes.c */
1267int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001268 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001269int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001270void intel_attach_force_audio_property(struct drm_connector *connector);
1271void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001272
1273
1274/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001275void intel_setup_overlay(struct drm_device *dev);
1276void intel_cleanup_overlay(struct drm_device *dev);
1277int intel_overlay_switch_off(struct intel_overlay *overlay);
1278int intel_overlay_put_image(struct drm_device *dev, void *data,
1279 struct drm_file *file_priv);
1280int intel_overlay_attrs(struct drm_device *dev, void *data,
1281 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001282void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001283
1284
1285/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001286int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301287 struct drm_display_mode *fixed_mode,
1288 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001289void intel_panel_fini(struct intel_panel *panel);
1290void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1291 struct drm_display_mode *adjusted_mode);
1292void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001293 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001294 int fitting_mode);
1295void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001296 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001297 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001298void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1299 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001300int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001301void intel_panel_enable_backlight(struct intel_connector *connector);
1302void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +02001303void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001304void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001305enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301306extern struct drm_display_mode *intel_find_panel_downclock(
1307 struct drm_device *dev,
1308 struct drm_display_mode *fixed_mode,
1309 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001310void intel_backlight_register(struct drm_device *dev);
1311void intel_backlight_unregister(struct drm_device *dev);
1312
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001313
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001314/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001315void intel_psr_enable(struct intel_dp *intel_dp);
1316void intel_psr_disable(struct intel_dp *intel_dp);
1317void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001318 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001319void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001320 unsigned frontbuffer_bits,
1321 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001322void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001323void intel_psr_single_frame_update(struct drm_device *dev,
1324 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001325
Daniel Vetter9c065a72014-09-30 10:56:38 +02001326/* intel_runtime_pm.c */
1327int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001328void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001329void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001330void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001331
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001332bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1333 enum intel_display_power_domain domain);
1334bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1335 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001336void intel_display_power_get(struct drm_i915_private *dev_priv,
1337 enum intel_display_power_domain domain);
1338void intel_display_power_put(struct drm_i915_private *dev_priv,
1339 enum intel_display_power_domain domain);
1340void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1341void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1342void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1343void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1344void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1345
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001346void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1347
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001348/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001349void intel_init_clock_gating(struct drm_device *dev);
1350void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001351int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001352void intel_update_watermarks(struct drm_crtc *crtc);
1353void intel_update_sprite_watermarks(struct drm_plane *plane,
1354 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001355 uint32_t sprite_width,
1356 uint32_t sprite_height,
1357 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001358 bool enabled, bool scaled);
1359void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001360void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001361void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1362void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001363void intel_init_gt_powersave(struct drm_device *dev);
1364void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001365void intel_enable_gt_powersave(struct drm_device *dev);
1366void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001367void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001368void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001369void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001370void gen6_rps_busy(struct drm_i915_private *dev_priv);
1371void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001372void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001373void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001374 struct intel_rps_client *rps,
1375 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001376void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001377 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001378void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001379void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001380void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001381void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1382 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001383uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001384
1385/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001386bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001387
1388
1389/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001390int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001391int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1392 struct drm_file *file_priv);
Maarten Lankhorst8f539a82015-07-13 16:30:32 +02001393void intel_pipe_update_start(struct intel_crtc *crtc,
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02001394 uint32_t *start_vbl_count);
1395void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001396
1397/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001398void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001399
Matt Roperea2c67b2014-12-23 10:41:52 -08001400/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001401int intel_connector_atomic_get_property(struct drm_connector *connector,
1402 const struct drm_connector_state *state,
1403 struct drm_property *property,
1404 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001405struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1406void intel_crtc_destroy_state(struct drm_crtc *crtc,
1407 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001408struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1409void intel_atomic_state_clear(struct drm_atomic_state *);
1410struct intel_shared_dpll_config *
1411intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1412
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001413static inline struct intel_crtc_state *
1414intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1415 struct intel_crtc *crtc)
1416{
1417 struct drm_crtc_state *crtc_state;
1418 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1419 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001420 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001421
1422 return to_intel_crtc_state(crtc_state);
1423}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001424int intel_atomic_setup_scalers(struct drm_device *dev,
1425 struct intel_crtc *intel_crtc,
1426 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001427
1428/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001429struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001430struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1431void intel_plane_destroy_state(struct drm_plane *plane,
1432 struct drm_plane_state *state);
1433extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1434
Jesse Barnes79e53942008-11-07 14:24:08 -08001435#endif /* __INTEL_DRV_H__ */