blob: d5de814c52a3885a94d96b3f4c3a8c73a4e8a1d1 [file] [log] [blame]
Saeed Bisharaedabd382009-08-06 15:12:43 +03001/*
2 * arch/arm/mach-dove/common.c
3 *
4 * Core functions for Marvell Dove 88AP510 System On Chip
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/platform_device.h>
15#include <linux/pci.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010016#include <linux/clk-provider.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030017#include <linux/ata_platform.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030018#include <linux/gpio.h>
19#include <asm/page.h>
20#include <asm/setup.h>
21#include <asm/timex.h>
Lennert Buytenhek573a6522009-11-24 19:33:52 +020022#include <asm/hardware/cache-tauros2.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030023#include <asm/mach/map.h>
24#include <asm/mach/time.h>
25#include <asm/mach/pci.h>
26#include <mach/dove.h>
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020027#include <mach/pm.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030028#include <mach/bridge-regs.h>
29#include <asm/mach/arch.h>
30#include <linux/irq.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030031#include <plat/time.h>
Andrew Lunn72053352012-02-08 15:52:47 +010032#include <plat/ehci-orion.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020033#include <plat/common.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010034#include <plat/addr-map.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030035#include "common.h"
36
37/*****************************************************************************
38 * I/O Address Mapping
39 ****************************************************************************/
40static struct map_desc dove_io_desc[] __initdata = {
41 {
42 .virtual = DOVE_SB_REGS_VIRT_BASE,
43 .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
44 .length = DOVE_SB_REGS_SIZE,
45 .type = MT_DEVICE,
46 }, {
47 .virtual = DOVE_NB_REGS_VIRT_BASE,
48 .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
49 .length = DOVE_NB_REGS_SIZE,
50 .type = MT_DEVICE,
51 }, {
52 .virtual = DOVE_PCIE0_IO_VIRT_BASE,
53 .pfn = __phys_to_pfn(DOVE_PCIE0_IO_PHYS_BASE),
54 .length = DOVE_PCIE0_IO_SIZE,
55 .type = MT_DEVICE,
56 }, {
57 .virtual = DOVE_PCIE1_IO_VIRT_BASE,
58 .pfn = __phys_to_pfn(DOVE_PCIE1_IO_PHYS_BASE),
59 .length = DOVE_PCIE1_IO_SIZE,
60 .type = MT_DEVICE,
61 },
62};
63
64void __init dove_map_io(void)
65{
66 iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
67}
68
69/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010070 * CLK tree
71 ****************************************************************************/
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020072static int dove_tclk;
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020073
74static DEFINE_SPINLOCK(gating_lock);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010075static struct clk *tclk;
76
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020077static struct clk __init *dove_register_gate(const char *name,
78 const char *parent, u8 bit_idx)
79{
80 return clk_register_gate(NULL, name, parent, 0,
81 (void __iomem *)CLOCK_GATING_CONTROL,
82 bit_idx, 0, &gating_lock);
83}
84
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020085static void __init dove_clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010086{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020087 struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
88 struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
89 struct clk *xor0, *xor1, *ge, *gephy;
90
Andrew Lunn2f129bf2011-12-15 08:15:07 +010091 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +020092 dove_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020093
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020094 usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
95 usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
96 sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
97 pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
98 pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
99 sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
100 sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
101 nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
102 camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
103 i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
104 i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
105 crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
106 ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
107 pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
108 xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
109 xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
110 gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
111 ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
112
113 orion_clkdev_add(NULL, "orion_spi.0", tclk);
114 orion_clkdev_add(NULL, "orion_spi.1", tclk);
115 orion_clkdev_add(NULL, "orion_wdt", tclk);
116 orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
117
118 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
119 orion_clkdev_add(NULL, "orion-ehci.1", usb1);
120 orion_clkdev_add(NULL, "mv643xx_eth.0", ge);
121 orion_clkdev_add("0", "sata_mv.0", sata);
122 orion_clkdev_add("0", "pcie", pex0);
123 orion_clkdev_add("1", "pcie", pex1);
124 orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
125 orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
126 orion_clkdev_add(NULL, "orion_nand", nand);
127 orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
128 orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
129 orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
130 orion_clkdev_add(NULL, "mv_crypto", crypto);
131 orion_clkdev_add(NULL, "dove-ac97", ac97);
132 orion_clkdev_add(NULL, "dove-pdma", pdma);
133 orion_clkdev_add(NULL, "mv_xor_shared.0", xor0);
134 orion_clkdev_add(NULL, "mv_xor_shared.1", xor1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100135}
136
137/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300138 * EHCI0
139 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300140void __init dove_ehci0_init(void)
141{
Andrew Lunn72053352012-02-08 15:52:47 +0100142 orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300143}
144
145/*****************************************************************************
146 * EHCI1
147 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300148void __init dove_ehci1_init(void)
149{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100150 orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300151}
152
153/*****************************************************************************
154 * GE00
155 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300156void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
157{
Hannes Reinecke30e0f582012-06-12 15:59:45 +0200158 orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200159 IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
160 1600);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300161}
162
163/*****************************************************************************
164 * SoC RTC
165 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300166void __init dove_rtc_init(void)
167{
Andrew Lunnf6eaccb2011-05-15 13:32:42 +0200168 orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300169}
170
171/*****************************************************************************
172 * SATA
173 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300174void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
175{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100176 orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
Andrew Lunn9e613f82011-05-15 13:32:50 +0200177
Saeed Bisharaedabd382009-08-06 15:12:43 +0300178}
179
180/*****************************************************************************
181 * UART0
182 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300183void __init dove_uart0_init(void)
184{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200185 orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100186 IRQ_DOVE_UART_0, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300187}
188
189/*****************************************************************************
190 * UART1
191 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300192void __init dove_uart1_init(void)
193{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200194 orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100195 IRQ_DOVE_UART_1, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300196}
197
198/*****************************************************************************
199 * UART2
200 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300201void __init dove_uart2_init(void)
202{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200203 orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100204 IRQ_DOVE_UART_2, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300205}
206
207/*****************************************************************************
208 * UART3
209 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300210void __init dove_uart3_init(void)
211{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200212 orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100213 IRQ_DOVE_UART_3, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300214}
215
216/*****************************************************************************
Andrew Lunn980f9f62011-05-15 13:32:46 +0200217 * SPI
Saeed Bisharaedabd382009-08-06 15:12:43 +0300218 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300219void __init dove_spi0_init(void)
220{
Andrew Lunn4574b882012-04-06 17:17:26 +0200221 orion_spi_init(DOVE_SPI0_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300222}
223
Saeed Bisharaedabd382009-08-06 15:12:43 +0300224void __init dove_spi1_init(void)
225{
Andrew Lunn4574b882012-04-06 17:17:26 +0200226 orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300227}
228
229/*****************************************************************************
230 * I2C
231 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300232void __init dove_i2c_init(void)
233{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200234 orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300235}
236
237/*****************************************************************************
238 * Time handling
239 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200240void __init dove_init_early(void)
241{
242 orion_time_set_base(TIMER_VIRT_BASE);
243}
244
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200245static int __init dove_find_tclk(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300246{
Saeed Bisharaedabd382009-08-06 15:12:43 +0300247 return 166666667;
248}
249
Andrew Lunnca2ac5c2012-05-14 11:28:43 +0200250static void __init dove_timer_init(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300251{
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200252 dove_tclk = dove_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200253 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200254 IRQ_DOVE_BRIDGE, dove_tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300255}
256
257struct sys_timer dove_timer = {
258 .init = dove_timer_init,
259};
260
261/*****************************************************************************
Sebastian Hesselbarth624d0b52012-08-15 19:07:32 +0200262 * Cryptographic Engines and Security Accelerator (CESA)
263 ****************************************************************************/
264void __init dove_crypto_init(void)
265{
266 orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
267 DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
268}
269
270/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300271 * XOR 0
272 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300273void __init dove_xor0_init(void)
274{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100275 orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200276 IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300277}
278
279/*****************************************************************************
280 * XOR 1
281 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300282void __init dove_xor1_init(void)
283{
Andrew Lunnee962722011-05-15 13:32:48 +0200284 orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
285 IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300286}
287
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300288/*****************************************************************************
289 * SDIO
290 ****************************************************************************/
291static u64 sdio_dmamask = DMA_BIT_MASK(32);
292
293static struct resource dove_sdio0_resources[] = {
294 {
295 .start = DOVE_SDIO0_PHYS_BASE,
296 .end = DOVE_SDIO0_PHYS_BASE + 0xff,
297 .flags = IORESOURCE_MEM,
298 }, {
299 .start = IRQ_DOVE_SDIO0,
300 .end = IRQ_DOVE_SDIO0,
301 .flags = IORESOURCE_IRQ,
302 },
303};
304
305static struct platform_device dove_sdio0 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200306 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300307 .id = 0,
308 .dev = {
309 .dma_mask = &sdio_dmamask,
310 .coherent_dma_mask = DMA_BIT_MASK(32),
311 },
312 .resource = dove_sdio0_resources,
313 .num_resources = ARRAY_SIZE(dove_sdio0_resources),
314};
315
316void __init dove_sdio0_init(void)
317{
318 platform_device_register(&dove_sdio0);
319}
320
321static struct resource dove_sdio1_resources[] = {
322 {
323 .start = DOVE_SDIO1_PHYS_BASE,
324 .end = DOVE_SDIO1_PHYS_BASE + 0xff,
325 .flags = IORESOURCE_MEM,
326 }, {
327 .start = IRQ_DOVE_SDIO1,
328 .end = IRQ_DOVE_SDIO1,
329 .flags = IORESOURCE_IRQ,
330 },
331};
332
333static struct platform_device dove_sdio1 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200334 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300335 .id = 1,
336 .dev = {
337 .dma_mask = &sdio_dmamask,
338 .coherent_dma_mask = DMA_BIT_MASK(32),
339 },
340 .resource = dove_sdio1_resources,
341 .num_resources = ARRAY_SIZE(dove_sdio1_resources),
342};
343
344void __init dove_sdio1_init(void)
345{
346 platform_device_register(&dove_sdio1);
347}
348
Saeed Bisharaedabd382009-08-06 15:12:43 +0300349void __init dove_init(void)
350{
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200351 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
352 (dove_tclk + 499999) / 1000000);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300353
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200354#ifdef CONFIG_CACHE_TAUROS2
355 tauros2_init();
356#endif
Saeed Bisharaedabd382009-08-06 15:12:43 +0300357 dove_setup_cpu_mbus();
358
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100359 /* Setup root of clk tree */
Sebastian Hesselbarth5817d102012-08-15 19:07:30 +0200360 dove_clk_init();
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100361
Saeed Bisharaedabd382009-08-06 15:12:43 +0300362 /* internal devices that every board has */
363 dove_rtc_init();
364 dove_xor0_init();
365 dove_xor1_init();
366}
Russell King6ca6ff92011-11-05 09:48:52 +0000367
368void dove_restart(char mode, const char *cmd)
369{
370 /*
371 * Enable soft reset to assert RSTOUTn.
372 */
373 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
374
375 /*
376 * Assert soft reset.
377 */
378 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
379
380 while (1)
381 ;
382}