blob: 0cca44b4ee449be2306fc81461a38ceee2501eaa [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2005-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings62776d02010-06-23 11:30:07 +000016#if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17#define DEBUG
18#endif
19
Ben Hutchings8ceee662008-04-27 12:55:59 +010020#include <linux/version.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000025#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000026#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/device.h>
30#include <linux/highmem.h>
31#include <linux/workqueue.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010032#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
34#include "enum.h"
35#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010036
Ben Hutchings8ceee662008-04-27 12:55:59 +010037/**************************************************************************
38 *
39 * Build definitions
40 *
41 **************************************************************************/
42#ifndef EFX_DRIVER_NAME
43#define EFX_DRIVER_NAME "sfc"
44#endif
Ben Hutchings906bb262009-11-29 15:16:19 +000045#define EFX_DRIVER_VERSION "3.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010046
47#ifdef EFX_ENABLE_DEBUG
48#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
49#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
50#else
51#define EFX_BUG_ON_PARANOID(x) do {} while (0)
52#define EFX_WARN_ON_PARANOID(x) do {} while (0)
53#endif
54
Ben Hutchings8ceee662008-04-27 12:55:59 +010055/**************************************************************************
56 *
57 * Efx data structures
58 *
59 **************************************************************************/
60
61#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010062#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
63
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000064/* Checksum generation is a per-queue option in hardware, so each
65 * queue visible to the networking core is backed by two hardware TX
66 * queues. */
67#define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS
68#define EFX_TXQ_TYPE_OFFLOAD 1
69#define EFX_TXQ_TYPES 2
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
Ben Hutchings60ac1062008-09-01 12:44:59 +010071
Ben Hutchings8ceee662008-04-27 12:55:59 +010072/**
73 * struct efx_special_buffer - An Efx special buffer
74 * @addr: CPU base address of the buffer
75 * @dma_addr: DMA base address of the buffer
76 * @len: Buffer length, in bytes
77 * @index: Buffer index within controller;s buffer table
78 * @entries: Number of buffer table entries
79 *
80 * Special buffers are used for the event queues and the TX and RX
81 * descriptor queues for each channel. They are *not* used for the
82 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010083 */
84struct efx_special_buffer {
85 void *addr;
86 dma_addr_t dma_addr;
87 unsigned int len;
88 int index;
89 int entries;
90};
91
Ben Hutchings127e6e12009-11-25 16:09:55 +000092enum efx_flush_state {
93 FLUSH_NONE,
94 FLUSH_PENDING,
95 FLUSH_FAILED,
96 FLUSH_DONE,
97};
98
Ben Hutchings8ceee662008-04-27 12:55:59 +010099/**
100 * struct efx_tx_buffer - An Efx TX buffer
101 * @skb: The associated socket buffer.
102 * Set only on the final fragment of a packet; %NULL for all other
103 * fragments. When this fragment completes, then we can free this
104 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100105 * @tsoh: The associated TSO header structure, or %NULL if this
106 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100107 * @dma_addr: DMA address of the fragment.
108 * @len: Length of this fragment.
109 * This field is zero when the queue slot is empty.
110 * @continuation: True if this fragment is not the end of a packet.
111 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100112 * @unmap_len: Length of this fragment to unmap
113 */
114struct efx_tx_buffer {
115 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100116 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100117 dma_addr_t dma_addr;
118 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100119 bool continuation;
120 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100121 unsigned short unmap_len;
122};
123
124/**
125 * struct efx_tx_queue - An Efx TX queue
126 *
127 * This is a ring buffer of TX fragments.
128 * Since the TX completion path always executes on the same
129 * CPU and the xmit path can operate on different CPUs,
130 * performance is increased by ensuring that the completion
131 * path and the xmit path operate on different cache lines.
132 * This is particularly important if the xmit path is always
133 * executing on one CPU which is different from the completion
134 * path. There is also a cache line for members which are
135 * read but not written on the fast path.
136 *
137 * @efx: The associated Efx NIC
138 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139 * @channel: The associated channel
140 * @buffer: The software buffer ring
141 * @txd: The hardware descriptor ring
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100142 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @read_count: Current read pointer.
144 * This is the number of buffers that have been removed from both rings.
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100145 * @stopped: Stopped count.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100146 * Set if this TX queue is currently stopping its port.
147 * @insert_count: Current insert pointer
148 * This is the number of buffers that have been added to the
149 * software ring.
150 * @write_count: Current write pointer
151 * This is the number of buffers that have been added to the
152 * hardware ring.
153 * @old_read_count: The value of read_count when last checked.
154 * This is here for performance reasons. The xmit path will
155 * only get the up-to-date value of read_count if this
156 * variable indicates that the queue is full. This is to
157 * avoid cache-line ping-pong between the xmit path and the
158 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100159 * @tso_headers_free: A list of TSO headers allocated for this TX queue
160 * that are not in use, and so available for new TSO sends. The list
161 * is protected by the TX queue lock.
162 * @tso_bursts: Number of times TSO xmit invoked by kernel
163 * @tso_long_headers: Number of packets with headers too long for standard
164 * blocks
165 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166 */
167struct efx_tx_queue {
168 /* Members which don't change on the fast path */
169 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000170 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 struct efx_channel *channel;
172 struct efx_nic *nic;
173 struct efx_tx_buffer *buffer;
174 struct efx_special_buffer txd;
Ben Hutchings127e6e12009-11-25 16:09:55 +0000175 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176
177 /* Members used mainly on the completion path */
178 unsigned int read_count ____cacheline_aligned_in_smp;
179 int stopped;
180
181 /* Members used only on the xmit path */
182 unsigned int insert_count ____cacheline_aligned_in_smp;
183 unsigned int write_count;
184 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100185 struct efx_tso_header *tso_headers_free;
186 unsigned int tso_bursts;
187 unsigned int tso_long_headers;
188 unsigned int tso_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189};
190
191/**
192 * struct efx_rx_buffer - An Efx RX data buffer
193 * @dma_addr: DMA base address of the buffer
194 * @skb: The associated socket buffer, if any.
195 * If both this and page are %NULL, the buffer slot is currently free.
196 * @page: The associated page buffer, if any.
197 * If both this and skb are %NULL, the buffer slot is currently free.
198 * @data: Pointer to ethernet header
199 * @len: Buffer length, in bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100200 */
201struct efx_rx_buffer {
202 dma_addr_t dma_addr;
203 struct sk_buff *skb;
204 struct page *page;
205 char *data;
206 unsigned int len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100207};
208
209/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000210 * struct efx_rx_page_state - Page-based rx buffer state
211 *
212 * Inserted at the start of every page allocated for receive buffers.
213 * Used to facilitate sharing dma mappings between recycled rx buffers
214 * and those passed up to the kernel.
215 *
216 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
217 * When refcnt falls to zero, the page is unmapped for dma
218 * @dma_addr: The dma address of this page.
219 */
220struct efx_rx_page_state {
221 unsigned refcnt;
222 dma_addr_t dma_addr;
223
224 unsigned int __pad[0] ____cacheline_aligned;
225};
226
227/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100228 * struct efx_rx_queue - An Efx RX queue
229 * @efx: The associated Efx NIC
230 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100231 * @channel: The associated channel
232 * @buffer: The software buffer ring
233 * @rxd: The hardware descriptor ring
234 * @added_count: Number of buffers added to the receive queue.
235 * @notified_count: Number of buffers given to NIC (<= @added_count).
236 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100237 * @max_fill: RX descriptor maximum fill level (<= ring size)
238 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
239 * (<= @max_fill)
240 * @fast_fill_limit: The level to which a fast fill will fill
241 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
242 * @min_fill: RX descriptor minimum non-zero fill level.
243 * This records the minimum fill level observed when a ring
244 * refill was triggered.
245 * @min_overfill: RX descriptor minimum overflow fill level.
246 * This records the minimum fill level at which RX queue
247 * overflow was observed. It should never be set.
248 * @alloc_page_count: RX allocation strategy counter.
249 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000250 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100251 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100252 */
253struct efx_rx_queue {
254 struct efx_nic *efx;
255 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100256 struct efx_channel *channel;
257 struct efx_rx_buffer *buffer;
258 struct efx_special_buffer rxd;
259
260 int added_count;
261 int notified_count;
262 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263 unsigned int max_fill;
264 unsigned int fast_fill_trigger;
265 unsigned int fast_fill_limit;
266 unsigned int min_fill;
267 unsigned int min_overfill;
268 unsigned int alloc_page_count;
269 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000270 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100271 unsigned int slow_fill_count;
272
Ben Hutchings127e6e12009-11-25 16:09:55 +0000273 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274};
275
276/**
277 * struct efx_buffer - An Efx general-purpose buffer
278 * @addr: host base address of the buffer
279 * @dma_addr: DMA base address of the buffer
280 * @len: Buffer length, in bytes
281 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000282 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 * MAC stats dumps.
284 */
285struct efx_buffer {
286 void *addr;
287 dma_addr_t dma_addr;
288 unsigned int len;
289};
290
291
Ben Hutchings8ceee662008-04-27 12:55:59 +0100292enum efx_rx_alloc_method {
293 RX_ALLOC_METHOD_AUTO = 0,
294 RX_ALLOC_METHOD_SKB = 1,
295 RX_ALLOC_METHOD_PAGE = 2,
296};
297
298/**
299 * struct efx_channel - An Efx channel
300 *
301 * A channel comprises an event queue, at least one TX queue, at least
302 * one RX queue, and an associated tasklet for processing the event
303 * queue.
304 *
305 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306 * @channel: Channel instance number
Ben Hutchings56536e92008-12-12 21:37:02 -0800307 * @name: Name for channel and IRQ
Ben Hutchings8ceee662008-04-27 12:55:59 +0100308 * @enabled: Channel enabled indicator
309 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000310 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100311 * @napi_dev: Net device used with NAPI
312 * @napi_str: NAPI control structure
313 * @reset_work: Scheduled reset work thread
314 * @work_pending: Is work pending via NAPI?
315 * @eventq: Event queue buffer
316 * @eventq_read_ptr: Event queue read pointer
317 * @last_eventq_read_ptr: Last event queue read pointer value.
Steve Hodgsond730dc52010-06-01 11:19:09 +0000318 * @magic_count: Event queue test event count
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000319 * @irq_count: Number of IRQs since last adaptive moderation decision
320 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
322 * and diagnostic counters
323 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
324 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
327 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000328 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
330 * @n_rx_overlength: Count of RX_OVERLENGTH errors
331 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000332 * @tx_queue: Pointer to first TX queue, or %NULL if not used for TX
333 * @tx_stop_count: Core TX queue stop count
334 * @tx_stop_lock: Core TX queue stop lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 */
336struct efx_channel {
337 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 int channel;
Ben Hutchings56536e92008-12-12 21:37:02 -0800339 char name[IFNAMSIZ + 6];
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100340 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342 unsigned int irq_moderation;
343 struct net_device *napi_dev;
344 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100345 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346 struct efx_special_buffer eventq;
347 unsigned int eventq_read_ptr;
348 unsigned int last_eventq_read_ptr;
Steve Hodgsond730dc52010-06-01 11:19:09 +0000349 unsigned int magic_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000351 unsigned int irq_count;
352 unsigned int irq_mod_score;
353
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354 int rx_alloc_level;
355 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356
357 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 unsigned n_rx_ip_hdr_chksum_err;
359 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000360 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 unsigned n_rx_frm_trunc;
362 unsigned n_rx_overlength;
363 unsigned n_skbuff_leaks;
364
365 /* Used to pipeline received packets in order to optimise memory
366 * access with prefetches.
367 */
368 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100369 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100370
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000371 struct efx_tx_queue *tx_queue;
372 atomic_t tx_stop_count;
373 spinlock_t tx_stop_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374};
375
Ben Hutchings398468e2009-11-23 16:03:45 +0000376enum efx_led_mode {
377 EFX_LED_OFF = 0,
378 EFX_LED_ON = 1,
379 EFX_LED_DEFAULT = 2
380};
381
Ben Hutchingsc4593022009-11-23 16:08:17 +0000382#define STRING_TABLE_LOOKUP(val, member) \
383 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
384
385extern const char *efx_loopback_mode_names[];
386extern const unsigned int efx_loopback_mode_max;
387#define LOOPBACK_MODE(efx) \
388 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
389
390extern const char *efx_interrupt_mode_names[];
391extern const unsigned int efx_interrupt_mode_max;
392#define INT_MODE(efx) \
393 STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode)
394
395extern const char *efx_reset_type_names[];
396extern const unsigned int efx_reset_type_max;
397#define RESET_TYPE(type) \
398 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100399
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400enum efx_int_mode {
401 /* Be careful if altering to correct macro below */
402 EFX_INT_MODE_MSIX = 0,
403 EFX_INT_MODE_MSI = 1,
404 EFX_INT_MODE_LEGACY = 2,
405 EFX_INT_MODE_MAX /* Insert any new items before this */
406};
407#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
408
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000409#define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800410
Ben Hutchings8ceee662008-04-27 12:55:59 +0100411enum nic_state {
412 STATE_INIT = 0,
413 STATE_RUNNING = 1,
414 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100415 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100416 STATE_MAX,
417};
418
419/*
420 * Alignment of page-allocated RX buffers
421 *
422 * Controls the number of bytes inserted at the start of an RX buffer.
423 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
424 * of the skb->head for hardware DMA].
425 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100426#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100427#define EFX_PAGE_IP_ALIGN 0
428#else
429#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
430#endif
431
432/*
433 * Alignment of the skb->head which wraps a page-allocated RX buffer
434 *
435 * The skb allocated to wrap an rx_buffer can have this alignment. Since
436 * the data is memcpy'd from the rx_buf, it does not need to be equal to
437 * EFX_PAGE_IP_ALIGN.
438 */
439#define EFX_PAGE_SKB_ALIGN 2
440
441/* Forward declaration */
442struct efx_nic;
443
444/* Pseudo bit-mask flow control field */
445enum efx_fc_type {
Ben Hutchings3f926da2009-04-29 08:20:37 +0000446 EFX_FC_RX = FLOW_CTRL_RX,
447 EFX_FC_TX = FLOW_CTRL_TX,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100448 EFX_FC_AUTO = 4,
449};
450
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800451/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000452 * struct efx_link_state - Current state of the link
453 * @up: Link is up
454 * @fd: Link is full-duplex
455 * @fc: Actual flow control flags
456 * @speed: Link speed (Mbps)
457 */
458struct efx_link_state {
459 bool up;
460 bool fd;
461 enum efx_fc_type fc;
462 unsigned int speed;
463};
464
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000465static inline bool efx_link_state_equal(const struct efx_link_state *left,
466 const struct efx_link_state *right)
467{
468 return left->up == right->up && left->fd == right->fd &&
469 left->fc == right->fc && left->speed == right->speed;
470}
471
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000472/**
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800473 * struct efx_mac_operations - Efx MAC operations table
474 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
475 * @update_stats: Update statistics
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000476 * @check_fault: Check fault state. True if fault present.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800477 */
478struct efx_mac_operations {
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000479 int (*reconfigure) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800480 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000481 bool (*check_fault)(struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800482};
483
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484/**
485 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000486 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
487 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488 * @init: Initialise PHY
489 * @fini: Shut down PHY
490 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000491 * @poll: Update @link_state and report whether it changed.
492 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800493 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
494 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000495 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800496 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000497 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000498 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000499 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800500 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100501 */
502struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000503 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100504 int (*init) (struct efx_nic *efx);
505 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000506 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000507 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000508 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800509 void (*get_settings) (struct efx_nic *efx,
510 struct ethtool_cmd *ecmd);
511 int (*set_settings) (struct efx_nic *efx,
512 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000513 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000514 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000515 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800516 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100517};
518
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100519/**
520 * @enum efx_phy_mode - PHY operating mode flags
521 * @PHY_MODE_NORMAL: on and should pass traffic
522 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000523 * @PHY_MODE_LOW_POWER: set to low power through MDIO
524 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100525 * @PHY_MODE_SPECIAL: on but will not pass traffic
526 */
527enum efx_phy_mode {
528 PHY_MODE_NORMAL = 0,
529 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000530 PHY_MODE_LOW_POWER = 2,
531 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100532 PHY_MODE_SPECIAL = 8,
533};
534
535static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
536{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100537 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100538}
539
Ben Hutchings8ceee662008-04-27 12:55:59 +0100540/*
541 * Efx extended statistics
542 *
543 * Not all statistics are provided by all supported MACs. The purpose
544 * is this structure is to contain the raw statistics provided by each
545 * MAC.
546 */
547struct efx_mac_stats {
548 u64 tx_bytes;
549 u64 tx_good_bytes;
550 u64 tx_bad_bytes;
551 unsigned long tx_packets;
552 unsigned long tx_bad;
553 unsigned long tx_pause;
554 unsigned long tx_control;
555 unsigned long tx_unicast;
556 unsigned long tx_multicast;
557 unsigned long tx_broadcast;
558 unsigned long tx_lt64;
559 unsigned long tx_64;
560 unsigned long tx_65_to_127;
561 unsigned long tx_128_to_255;
562 unsigned long tx_256_to_511;
563 unsigned long tx_512_to_1023;
564 unsigned long tx_1024_to_15xx;
565 unsigned long tx_15xx_to_jumbo;
566 unsigned long tx_gtjumbo;
567 unsigned long tx_collision;
568 unsigned long tx_single_collision;
569 unsigned long tx_multiple_collision;
570 unsigned long tx_excessive_collision;
571 unsigned long tx_deferred;
572 unsigned long tx_late_collision;
573 unsigned long tx_excessive_deferred;
574 unsigned long tx_non_tcpudp;
575 unsigned long tx_mac_src_error;
576 unsigned long tx_ip_src_error;
577 u64 rx_bytes;
578 u64 rx_good_bytes;
579 u64 rx_bad_bytes;
580 unsigned long rx_packets;
581 unsigned long rx_good;
582 unsigned long rx_bad;
583 unsigned long rx_pause;
584 unsigned long rx_control;
585 unsigned long rx_unicast;
586 unsigned long rx_multicast;
587 unsigned long rx_broadcast;
588 unsigned long rx_lt64;
589 unsigned long rx_64;
590 unsigned long rx_65_to_127;
591 unsigned long rx_128_to_255;
592 unsigned long rx_256_to_511;
593 unsigned long rx_512_to_1023;
594 unsigned long rx_1024_to_15xx;
595 unsigned long rx_15xx_to_jumbo;
596 unsigned long rx_gtjumbo;
597 unsigned long rx_bad_lt64;
598 unsigned long rx_bad_64_to_15xx;
599 unsigned long rx_bad_15xx_to_jumbo;
600 unsigned long rx_bad_gtjumbo;
601 unsigned long rx_overflow;
602 unsigned long rx_missed;
603 unsigned long rx_false_carrier;
604 unsigned long rx_symbol_error;
605 unsigned long rx_align_error;
606 unsigned long rx_length_error;
607 unsigned long rx_internal_error;
608 unsigned long rx_good_lt64;
609};
610
611/* Number of bits used in a multicast filter hash address */
612#define EFX_MCAST_HASH_BITS 8
613
614/* Number of (single-bit) entries in a multicast filter hash */
615#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
616
617/* An Efx multicast filter hash */
618union efx_multicast_hash {
619 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
620 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
621};
622
623/**
624 * struct efx_nic - an Efx NIC
625 * @name: Device name (net device name or bus id before net device registered)
626 * @pci_dev: The PCI device
Ben Hutchingsdd8f61d2010-06-01 11:32:43 +0000627 * @port_num: Index of this host port within the controller
Ben Hutchings8ceee662008-04-27 12:55:59 +0100628 * @type: Controller type attributes
629 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100630 * @workqueue: Workqueue for port reconfigures and the HW monitor.
631 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800632 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633 * @reset_work: Scheduled reset workitem
634 * @monitor_work: Hardware monitor workitem
635 * @membase_phys: Memory BAR value as physical address
636 * @membase: Memory BAR value
637 * @biu_lock: BIU (bus interface unit) lock
638 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000639 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
640 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000641 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100642 * @state: Device state flag. Serialised by the rtnl_lock.
643 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
644 * @tx_queue: TX DMA queues
645 * @rx_queue: RX DMA queues
646 * @channel: Channels
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000647 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800648 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000649 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
650 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651 * @rx_buffer_len: RX buffer length
652 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000653 * @int_error_count: Number of internal errors seen recently
654 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100655 * @irq_status: Interrupt status buffer
656 * @last_irq_cpu: Last CPU to handle interrupt.
657 * This register is written with the SMP processor ID whenever an
Ben Hutchings754c6532010-02-03 09:31:57 +0000658 * interrupt is handled. It is used by efx_nic_test_interrupt()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100659 * to verify that an interrupt has occurred.
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000660 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Steve Hodgson63695452010-04-28 09:27:36 +0000661 * @fatal_irq_level: IRQ level (bit number) used for serious errors
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100662 * @spi_flash: SPI flash device
Ben Hutchings76884832009-11-29 15:10:44 +0000663 * This field will be %NULL if no flash device is present (or for Siena).
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100664 * @spi_eeprom: SPI EEPROM device
Ben Hutchings76884832009-11-29 15:10:44 +0000665 * This field will be %NULL if no EEPROM device is present (or for Siena).
Ben Hutchingsf4150722008-11-04 20:34:28 +0000666 * @spi_lock: SPI bus lock
Ben Hutchings76884832009-11-29 15:10:44 +0000667 * @mtd_list: List of MTDs attached to the NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
669 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100670 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
671 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100672 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000673 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
674 * efx_mac_work() with kernel interfaces. Safe to read under any
675 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
676 * be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100677 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678 * @port_initialized: Port initialized?
679 * @net_dev: Operating system network device. Consider holding the rtnl lock
680 * @rx_checksum_enabled: RX checksumming enabled
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681 * @mac_stats: MAC statistics. These include all statistics the MACs
682 * can provide. Generic code converts these into a standard
683 * &struct net_device_stats.
684 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100685 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800686 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100687 * @mac_address: Permanent MAC address
688 * @phy_type: PHY type
Steve Hodgsonab867462009-11-28 05:34:44 +0000689 * @mdio_lock: MDIO lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100690 * @phy_op: PHY interface
691 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000692 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000693 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100694 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000695 * @xmac_poll_required: XMAC link state needs polling
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000696 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000697 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100698 * @n_link_state_changes: Number of times the link has changed state
699 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
700 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800701 * @wanted_fc: Wanted flow control flags
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000702 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100703 * @loopback_mode: Loopback status
704 * @loopback_modes: Supported loopback mode bitmask
705 * @loopback_selftest: Offline self-test private state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100706 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000707 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100708 */
709struct efx_nic {
710 char name[IFNAMSIZ];
711 struct pci_dev *pci_dev;
Ben Hutchingsdd8f61d2010-06-01 11:32:43 +0000712 unsigned port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 const struct efx_nic_type *type;
714 int legacy_irq;
715 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800716 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100717 struct work_struct reset_work;
718 struct delayed_work monitor_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100719 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 void __iomem *membase;
721 spinlock_t biu_lock;
722 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000723 bool irq_rx_adaptive;
724 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000725 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100726
Ben Hutchings8ceee662008-04-27 12:55:59 +0100727 enum nic_state state;
728 enum reset_type reset_pending;
729
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000730 struct efx_tx_queue tx_queue[EFX_MAX_TX_QUEUES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
732 struct efx_channel channel[EFX_MAX_CHANNELS];
733
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000734 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000735 unsigned n_channels;
736 unsigned n_rx_channels;
737 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738 unsigned int rx_buffer_len;
739 unsigned int rx_buffer_order;
740
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000741 unsigned int_error_count;
742 unsigned long int_error_expire;
743
Ben Hutchings8ceee662008-04-27 12:55:59 +0100744 struct efx_buffer irq_status;
745 volatile signed int last_irq_cpu;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000746 unsigned irq_zero_count;
Steve Hodgson63695452010-04-28 09:27:36 +0000747 unsigned fatal_irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100749 struct efx_spi_device *spi_flash;
750 struct efx_spi_device *spi_eeprom;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000751 struct mutex spi_lock;
Ben Hutchings76884832009-11-29 15:10:44 +0000752#ifdef CONFIG_SFC_MTD
753 struct list_head mtd_list;
754#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100755
Ben Hutchings8ceee662008-04-27 12:55:59 +0100756 unsigned n_rx_nodesc_drop_cnt;
757
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000758 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100759
760 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800761 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100762 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100763 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100764
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100765 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100766 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100767 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769 struct efx_mac_stats mac_stats;
770 struct efx_buffer stats_buffer;
771 spinlock_t stats_lock;
772
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800773 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 unsigned char mac_address[ETH_ALEN];
775
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000776 unsigned int phy_type;
Steve Hodgsonab867462009-11-28 05:34:44 +0000777 struct mutex mdio_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778 struct efx_phy_operations *phy_op;
779 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000780 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000781 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100782 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100783
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000784 bool xmac_poll_required;
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000785 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000786 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100787 unsigned int n_link_state_changes;
788
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100789 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800791 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792
793 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100794 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000795 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100796
797 void *loopback_selftest;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798};
799
Ben Hutchings55668612008-05-16 21:16:10 +0100800static inline int efx_dev_registered(struct efx_nic *efx)
801{
802 return efx->net_dev->reg_state == NETREG_REGISTERED;
803}
804
805/* Net device name, for inclusion in log messages if it has been registered.
806 * Use efx->name not efx->net_dev->name so that races with (un)registration
807 * are harmless.
808 */
809static inline const char *efx_dev_name(struct efx_nic *efx)
810{
811 return efx_dev_registered(efx) ? efx->name : "";
812}
813
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000814static inline unsigned int efx_port_num(struct efx_nic *efx)
815{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000816 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000817}
818
Ben Hutchings8ceee662008-04-27 12:55:59 +0100819/**
820 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000821 * @probe: Probe the controller
822 * @remove: Free resources allocated by probe()
823 * @init: Initialise the controller
824 * @fini: Shut down the controller
825 * @monitor: Periodic function for polling link state and hardware monitor
826 * @reset: Reset the controller hardware and possibly the PHY. This will
827 * be called while the controller is uninitialised.
828 * @probe_port: Probe the MAC and PHY
829 * @remove_port: Free resources allocated by probe_port()
830 * @prepare_flush: Prepare the hardware for flushing the DMA queues
831 * @update_stats: Update statistics not provided by event handling
832 * @start_stats: Start the regular fetching of statistics
833 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000834 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000835 * @push_irq_moderation: Apply interrupt moderation value
836 * @push_multicast_hash: Apply multicast hash table
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000837 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings89c758f2009-11-29 03:43:07 +0000838 * @get_wol: Get WoL configuration from driver state
839 * @set_wol: Push WoL configuration to the NIC
840 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000841 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000842 * @test_nvram: Test validity of NVRAM contents
Steve Hodgsonb895d732009-11-28 05:35:00 +0000843 * @default_mac_ops: efx_mac_operations to set at startup
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000844 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100845 * @mem_map_size: Memory BAR mapped size
846 * @txd_ptr_tbl_base: TX descriptor ring base address
847 * @rxd_ptr_tbl_base: RX descriptor ring base address
848 * @buf_tbl_base: Buffer table base address
849 * @evq_ptr_tbl_base: Event queue pointer table base address
850 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100851 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852 * @rx_buffer_padding: Padding added to each RX buffer
853 * @max_interrupt_mode: Highest capability interrupt mode supported
854 * from &enum efx_init_mode.
855 * @phys_addr_channels: Number of channels with physically addressed
856 * descriptors
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000857 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
858 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000859 * @offload_features: net_device feature flags for protocol offload
860 * features implemented in hardware
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000861 * @reset_world_flags: Flags for additional components covered by
862 * reset method RESET_TYPE_WORLD
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 */
864struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000865 int (*probe)(struct efx_nic *efx);
866 void (*remove)(struct efx_nic *efx);
867 int (*init)(struct efx_nic *efx);
868 void (*fini)(struct efx_nic *efx);
869 void (*monitor)(struct efx_nic *efx);
870 int (*reset)(struct efx_nic *efx, enum reset_type method);
871 int (*probe_port)(struct efx_nic *efx);
872 void (*remove_port)(struct efx_nic *efx);
873 void (*prepare_flush)(struct efx_nic *efx);
874 void (*update_stats)(struct efx_nic *efx);
875 void (*start_stats)(struct efx_nic *efx);
876 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000877 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000878 void (*push_irq_moderation)(struct efx_channel *channel);
879 void (*push_multicast_hash)(struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000880 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000881 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
882 int (*set_wol)(struct efx_nic *efx, u32 type);
883 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000884 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000885 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000886 struct efx_mac_operations *default_mac_ops;
887
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000888 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100889 unsigned int mem_map_size;
890 unsigned int txd_ptr_tbl_base;
891 unsigned int rxd_ptr_tbl_base;
892 unsigned int buf_tbl_base;
893 unsigned int evq_ptr_tbl_base;
894 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100895 u64 max_dma_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100896 unsigned int rx_buffer_padding;
897 unsigned int max_interrupt_mode;
898 unsigned int phys_addr_channels;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000899 unsigned int tx_dc_base;
900 unsigned int rx_dc_base;
Ben Hutchingsc383b532009-11-29 15:11:02 +0000901 unsigned long offload_features;
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000902 u32 reset_world_flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100903};
904
905/**************************************************************************
906 *
907 * Prototypes and inline functions
908 *
909 *************************************************************************/
910
911/* Iterate over all used channels */
912#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000913 for (_channel = &((_efx)->channel[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000914 _channel < &((_efx)->channel[(efx)->n_channels]); \
915 _channel++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917/* Iterate over all used TX queues */
918#define efx_for_each_tx_queue(_tx_queue, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000919 for (_tx_queue = &((_efx)->tx_queue[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000920 _tx_queue < &((_efx)->tx_queue[EFX_TXQ_TYPES * \
921 (_efx)->n_tx_channels]); \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100922 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100923
924/* Iterate over all TX queues belonging to a channel */
925#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000926 for (_tx_queue = (_channel)->tx_queue; \
927 _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
928 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929
930/* Iterate over all used RX queues */
931#define efx_for_each_rx_queue(_rx_queue, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000932 for (_rx_queue = &((_efx)->rx_queue[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000933 _rx_queue < &((_efx)->rx_queue[(_efx)->n_rx_channels]); \
Ben Hutchings8831da72008-09-01 12:47:48 +0100934 _rx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100935
936/* Iterate over all RX queues belonging to a channel */
937#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000938 for (_rx_queue = &((_channel)->efx->rx_queue[(_channel)->channel]); \
Ben Hutchingsa2589022008-09-01 12:47:57 +0100939 _rx_queue; \
940 _rx_queue = NULL) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000941 if (_rx_queue->channel != (_channel)) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942 continue; \
943 else
944
945/* Returns a pointer to the specified receive buffer in the RX
946 * descriptor queue.
947 */
948static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
949 unsigned int index)
950{
951 return (&rx_queue->buffer[index]);
952}
953
954/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100955static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100956{
957 addr[nr / 8] |= (1 << (nr % 8));
958}
959
960/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100961static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100962{
963 addr[nr / 8] &= ~(1 << (nr % 8));
964}
965
966
967/**
968 * EFX_MAX_FRAME_LEN - calculate maximum frame length
969 *
970 * This calculates the maximum frame length that will be used for a
971 * given MTU. The frame length will be equal to the MTU plus a
972 * constant amount of header space and padding. This is the quantity
973 * that the net driver will program into the MAC as the maximum frame
974 * length.
975 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000976 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +0100977 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +0000978 *
979 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
980 * XGMII cycle). If the frame length reaches the maximum value in the
981 * same cycle, the XMAC can miss the IPG altogether. We work around
982 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100983 */
984#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +0000985 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986
987
988#endif /* EFX_NET_DRIVER_H */