blob: 25916034c0ae8afad6a21a1b809e6228e983c611 [file] [log] [blame]
Shaohua Li7d715a62008-02-25 09:46:41 +08001/*
2 * File: drivers/pci/pcie/aspm.c
Stefan Assmann45e829e2009-12-03 06:49:24 -05003 * Enabling PCIe link L0s/L1 state and Clock Power Management
Shaohua Li7d715a62008-02-25 09:46:41 +08004 *
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/pci_regs.h>
15#include <linux/errno.h>
16#include <linux/pm.h>
17#include <linux/init.h>
18#include <linux/slab.h>
Thomas Renninger2a42d9d2008-12-09 13:05:09 +010019#include <linux/jiffies.h>
Andrew Patterson987a4c72009-01-05 16:21:04 -070020#include <linux/delay.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080021#include <linux/pci-aspm.h>
22#include "../pci.h"
23
24#ifdef MODULE_PARAM_PREFIX
25#undef MODULE_PARAM_PREFIX
26#endif
27#define MODULE_PARAM_PREFIX "pcie_aspm."
28
Kenji Kaneshigeac180182009-08-19 11:02:13 +090029/* Note: those are not register definitions */
30#define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31#define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32#define ASPM_STATE_L1 (4) /* L1 state */
33#define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34#define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
35
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090036struct aspm_latency {
37 u32 l0s; /* L0s latency (nsec) */
38 u32 l1; /* L1 latency (nsec) */
Shaohua Li7d715a62008-02-25 09:46:41 +080039};
40
41struct pcie_link_state {
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090042 struct pci_dev *pdev; /* Upstream component of the Link */
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +090043 struct pcie_link_state *root; /* pointer to the root port link */
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090044 struct pcie_link_state *parent; /* pointer to the parent Link state */
45 struct list_head sibling; /* node in link_list */
46 struct list_head children; /* list of child link states */
47 struct list_head link; /* node in parent's children list */
Shaohua Li7d715a62008-02-25 09:46:41 +080048
49 /* ASPM state */
Kenji Kaneshigeac180182009-08-19 11:02:13 +090050 u32 aspm_support:3; /* Supported ASPM state */
51 u32 aspm_enabled:3; /* Enabled ASPM state */
52 u32 aspm_capable:3; /* Capable ASPM state with latency */
53 u32 aspm_default:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable:3; /* Disabled ASPM state */
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +090055
Kenji Kaneshige4d246e42009-05-13 12:15:38 +090056 /* Clock PM state */
57 u32 clkpm_capable:1; /* Clock PM capable? */
58 u32 clkpm_enabled:1; /* Current Clock PM state */
59 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
60
Kenji Kaneshigeac180182009-08-19 11:02:13 +090061 /* Exit latencies */
62 struct aspm_latency latency_up; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw; /* Downstream direction exit latency */
Shaohua Li7d715a62008-02-25 09:46:41 +080064 /*
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090065 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
Shaohua Li7d715a62008-02-25 09:46:41 +080067 */
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090068 struct aspm_latency acceptable[8];
Shaohua Li7d715a62008-02-25 09:46:41 +080069};
70
Matthew Garrett3c076352011-11-10 16:38:33 -050071static int aspm_disabled, aspm_force;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +010072static bool aspm_support_enabled = true;
Shaohua Li7d715a62008-02-25 09:46:41 +080073static DEFINE_MUTEX(aspm_lock);
74static LIST_HEAD(link_list);
75
76#define POLICY_DEFAULT 0 /* BIOS default setting */
77#define POLICY_PERFORMANCE 1 /* high performance */
78#define POLICY_POWERSAVE 2 /* high power saving */
Matthew Garrettad71c962012-02-03 10:18:13 -050079
80#ifdef CONFIG_PCIEASPM_PERFORMANCE
81static int aspm_policy = POLICY_PERFORMANCE;
82#elif defined CONFIG_PCIEASPM_POWERSAVE
83static int aspm_policy = POLICY_POWERSAVE;
84#else
Shaohua Li7d715a62008-02-25 09:46:41 +080085static int aspm_policy;
Matthew Garrettad71c962012-02-03 10:18:13 -050086#endif
87
Shaohua Li7d715a62008-02-25 09:46:41 +080088static const char *policy_str[] = {
89 [POLICY_DEFAULT] = "default",
90 [POLICY_PERFORMANCE] = "performance",
91 [POLICY_POWERSAVE] = "powersave"
92};
93
Andrew Patterson987a4c72009-01-05 16:21:04 -070094#define LINK_RETRAIN_TIMEOUT HZ
95
Kenji Kaneshige5aa63582009-05-13 12:17:44 +090096static int policy_to_aspm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +080097{
Shaohua Li7d715a62008-02-25 09:46:41 +080098 switch (aspm_policy) {
99 case POLICY_PERFORMANCE:
100 /* Disable ASPM and Clock PM */
101 return 0;
102 case POLICY_POWERSAVE:
103 /* Enable ASPM L0s/L1 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900104 return ASPM_STATE_ALL;
Shaohua Li7d715a62008-02-25 09:46:41 +0800105 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900106 return link->aspm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +0800107 }
108 return 0;
109}
110
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900111static int policy_to_clkpm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800112{
Shaohua Li7d715a62008-02-25 09:46:41 +0800113 switch (aspm_policy) {
114 case POLICY_PERFORMANCE:
115 /* Disable ASPM and Clock PM */
116 return 0;
117 case POLICY_POWERSAVE:
118 /* Disable Clock PM */
119 return 1;
120 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900121 return link->clkpm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +0800122 }
123 return 0;
124}
125
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900126static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800127{
Shaohua Li7d715a62008-02-25 09:46:41 +0800128 int pos;
129 u16 reg16;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900130 struct pci_dev *child;
131 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800132
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900133 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900134 pos = pci_pcie_cap(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800135 if (!pos)
136 return;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900137 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800138 if (enable)
139 reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
140 else
141 reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900142 pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800143 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900144 link->clkpm_enabled = !!enable;
Shaohua Li7d715a62008-02-25 09:46:41 +0800145}
146
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900147static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
148{
149 /* Don't enable Clock PM if the link is not Clock PM capable */
150 if (!link->clkpm_capable && enable)
Matthew Garrett2f671e22010-12-06 14:00:56 -0500151 enable = 0;
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900152 /* Need nothing if the specified equals to current state */
153 if (link->clkpm_enabled == enable)
154 return;
155 pcie_set_clkpm_nocheck(link, enable);
156}
157
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900158static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800159{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900160 int pos, capable = 1, enabled = 1;
Shaohua Li7d715a62008-02-25 09:46:41 +0800161 u32 reg32;
162 u16 reg16;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900163 struct pci_dev *child;
164 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800165
166 /* All functions should have the same cap and state, take the worst */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900167 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900168 pos = pci_pcie_cap(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800169 if (!pos)
170 return;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900171 pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
Shaohua Li7d715a62008-02-25 09:46:41 +0800172 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
173 capable = 0;
174 enabled = 0;
175 break;
176 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900177 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800178 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
179 enabled = 0;
180 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900181 link->clkpm_enabled = enabled;
182 link->clkpm_default = enabled;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900183 link->clkpm_capable = (blacklist) ? 0 : capable;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800184}
185
Shaohua Li7d715a62008-02-25 09:46:41 +0800186/*
187 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
188 * could use common clock. If they are, configure them to use the
189 * common clock. That will reduce the ASPM state exit latency.
190 */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900191static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800192{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900193 int ppos, cpos, same_clock = 1;
194 u16 reg16, parent_reg, child_reg[8];
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100195 unsigned long start_jiffies;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900196 struct pci_dev *child, *parent = link->pdev;
197 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800198 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900199 * All functions of a slot should have the same Slot Clock
Shaohua Li7d715a62008-02-25 09:46:41 +0800200 * Configuration, so just check one function
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900201 */
202 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900203 BUG_ON(!pci_is_pcie(child));
Shaohua Li7d715a62008-02-25 09:46:41 +0800204
205 /* Check downstream component if bit Slot Clock Configuration is 1 */
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900206 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900207 pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800208 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
209 same_clock = 0;
210
211 /* Check upstream component if bit Slot Clock Configuration is 1 */
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900212 ppos = pci_pcie_cap(parent);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900213 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800214 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
215 same_clock = 0;
216
217 /* Configure downstream component, all functions */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900218 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900219 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900220 pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
221 child_reg[PCI_FUNC(child->devfn)] = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800222 if (same_clock)
223 reg16 |= PCI_EXP_LNKCTL_CCC;
224 else
225 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900226 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800227 }
228
229 /* Configure upstream component */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900230 pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100231 parent_reg = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800232 if (same_clock)
233 reg16 |= PCI_EXP_LNKCTL_CCC;
234 else
235 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900236 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800237
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900238 /* Retrain link */
Shaohua Li7d715a62008-02-25 09:46:41 +0800239 reg16 |= PCI_EXP_LNKCTL_RL;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900240 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800241
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900242 /* Wait for link training end. Break out after waiting for timeout */
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100243 start_jiffies = jiffies;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700244 for (;;) {
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900245 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800246 if (!(reg16 & PCI_EXP_LNKSTA_LT))
247 break;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700248 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
249 break;
250 msleep(1);
Shaohua Li7d715a62008-02-25 09:46:41 +0800251 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900252 if (!(reg16 & PCI_EXP_LNKSTA_LT))
253 return;
254
255 /* Training failed. Restore common clock configurations */
256 dev_printk(KERN_ERR, &parent->dev,
257 "ASPM: Could not configure common clock\n");
258 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900259 cpos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900260 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
261 child_reg[PCI_FUNC(child->devfn)]);
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100262 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900263 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
Shaohua Li7d715a62008-02-25 09:46:41 +0800264}
265
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900266/* Convert L0s latency encoding to ns */
267static u32 calc_l0s_latency(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800268{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900269 if (encoding == 0x7)
270 return (5 * 1000); /* > 4us */
271 return (64 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800272}
273
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900274/* Convert L0s acceptable latency encoding to ns */
275static u32 calc_l0s_acceptable(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800276{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900277 if (encoding == 0x7)
278 return -1U;
279 return (64 << encoding);
280}
Shaohua Li7d715a62008-02-25 09:46:41 +0800281
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900282/* Convert L1 latency encoding to ns */
283static u32 calc_l1_latency(u32 encoding)
284{
285 if (encoding == 0x7)
286 return (65 * 1000); /* > 64us */
287 return (1000 << encoding);
288}
289
290/* Convert L1 acceptable latency encoding to ns */
291static u32 calc_l1_acceptable(u32 encoding)
292{
293 if (encoding == 0x7)
294 return -1U;
295 return (1000 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800296}
297
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900298struct aspm_register_info {
299 u32 support:2;
300 u32 enabled:2;
301 u32 latency_encoding_l0s;
302 u32 latency_encoding_l1;
303};
304
305static void pcie_get_aspm_reg(struct pci_dev *pdev,
306 struct aspm_register_info *info)
Shaohua Li7d715a62008-02-25 09:46:41 +0800307{
308 int pos;
309 u16 reg16;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900310 u32 reg32;
Shaohua Li7d715a62008-02-25 09:46:41 +0800311
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900312 pos = pci_pcie_cap(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800313 pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900314 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900315 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
316 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
Shaohua Li7d715a62008-02-25 09:46:41 +0800317 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900318 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
Shaohua Li7d715a62008-02-25 09:46:41 +0800319}
320
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900321static void pcie_aspm_check_latency(struct pci_dev *endpoint)
322{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900323 u32 latency, l1_switch_latency = 0;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900324 struct aspm_latency *acceptable;
325 struct pcie_link_state *link;
326
327 /* Device not in D0 doesn't need latency check */
328 if ((endpoint->current_state != PCI_D0) &&
329 (endpoint->current_state != PCI_UNKNOWN))
330 return;
331
332 link = endpoint->bus->self->link_state;
333 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
334
335 while (link) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900336 /* Check upstream direction L0s latency */
337 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
338 (link->latency_up.l0s > acceptable->l0s))
339 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
340
341 /* Check downstream direction L0s latency */
342 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
343 (link->latency_dw.l0s > acceptable->l0s))
344 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900345 /*
346 * Check L1 latency.
347 * Every switch on the path to root complex need 1
348 * more microsecond for L1. Spec doesn't mention L0s.
349 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900350 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
351 if ((link->aspm_capable & ASPM_STATE_L1) &&
352 (latency + l1_switch_latency > acceptable->l1))
353 link->aspm_capable &= ~ASPM_STATE_L1;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900354 l1_switch_latency += 1000;
355
356 link = link->parent;
357 }
358}
359
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900360static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800361{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900362 struct pci_dev *child, *parent = link->pdev;
363 struct pci_bus *linkbus = parent->subordinate;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900364 struct aspm_register_info upreg, dwreg;
Shaohua Li7d715a62008-02-25 09:46:41 +0800365
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900366 if (blacklist) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900367 /* Set enabled/disable so that we will disable ASPM later */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900368 link->aspm_enabled = ASPM_STATE_ALL;
369 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900370 return;
371 }
372
373 /* Configure common clock before checking latencies */
374 pcie_aspm_configure_common_clock(link);
375
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900376 /* Get upstream/downstream components' register state */
377 pcie_get_aspm_reg(parent, &upreg);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900378 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900379 pcie_get_aspm_reg(child, &dwreg);
380
381 /*
382 * Setup L0s state
383 *
384 * Note that we must not enable L0s in either direction on a
385 * given link unless components on both sides of the link each
386 * support L0s.
387 */
388 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
389 link->aspm_support |= ASPM_STATE_L0S;
390 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
391 link->aspm_enabled |= ASPM_STATE_L0S_UP;
392 if (upreg.enabled & PCIE_LINK_STATE_L0S)
393 link->aspm_enabled |= ASPM_STATE_L0S_DW;
394 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
395 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
396
397 /* Setup L1 state */
398 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
399 link->aspm_support |= ASPM_STATE_L1;
400 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
401 link->aspm_enabled |= ASPM_STATE_L1;
402 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
403 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900404
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900405 /* Save default state */
406 link->aspm_default = link->aspm_enabled;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900407
408 /* Setup initial capable state. Will be updated later */
409 link->aspm_capable = link->aspm_support;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900410 /*
411 * If the downstream component has pci bridge function, don't
412 * do ASPM for now.
413 */
414 list_for_each_entry(child, &linkbus->devices, bus_list) {
Yijing Wang62f87c02012-07-24 17:20:03 +0800415 if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900416 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900417 break;
418 }
419 }
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900420
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900421 /* Get and check endpoint acceptable latencies */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900422 list_for_each_entry(child, &linkbus->devices, bus_list) {
Shaohua Li7d715a62008-02-25 09:46:41 +0800423 int pos;
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900424 u32 reg32, encoding;
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +0900425 struct aspm_latency *acceptable =
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900426 &link->acceptable[PCI_FUNC(child->devfn)];
Shaohua Li7d715a62008-02-25 09:46:41 +0800427
Yijing Wang62f87c02012-07-24 17:20:03 +0800428 if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
429 pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
Shaohua Li7d715a62008-02-25 09:46:41 +0800430 continue;
431
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900432 pos = pci_pcie_cap(child);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900433 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900434 /* Calculate endpoint L0s acceptable latency */
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900435 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
436 acceptable->l0s = calc_l0s_acceptable(encoding);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900437 /* Calculate endpoint L1 acceptable latency */
438 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
439 acceptable->l1 = calc_l1_acceptable(encoding);
440
441 pcie_aspm_check_latency(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800442 }
443}
444
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900445static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
Shaohua Li7d715a62008-02-25 09:46:41 +0800446{
447 u16 reg16;
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900448 int pos = pci_pcie_cap(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800449
450 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
451 reg16 &= ~0x3;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900452 reg16 |= val;
Shaohua Li7d715a62008-02-25 09:46:41 +0800453 pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
454}
455
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900456static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800457{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900458 u32 upstream = 0, dwstream = 0;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900459 struct pci_dev *child, *parent = link->pdev;
460 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800461
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900462 /* Nothing to do if the link is already in the requested state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900463 state &= (link->aspm_capable & ~link->aspm_disable);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900464 if (link->aspm_enabled == state)
465 return;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900466 /* Convert ASPM state to upstream/downstream ASPM register state */
467 if (state & ASPM_STATE_L0S_UP)
468 dwstream |= PCIE_LINK_STATE_L0S;
469 if (state & ASPM_STATE_L0S_DW)
470 upstream |= PCIE_LINK_STATE_L0S;
471 if (state & ASPM_STATE_L1) {
472 upstream |= PCIE_LINK_STATE_L1;
473 dwstream |= PCIE_LINK_STATE_L1;
474 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800475 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900476 * Spec 2.0 suggests all functions should be configured the
477 * same setting for ASPM. Enabling ASPM L1 should be done in
478 * upstream component first and then downstream, and vice
479 * versa for disabling ASPM L1. Spec doesn't mention L0S.
Shaohua Li7d715a62008-02-25 09:46:41 +0800480 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900481 if (state & ASPM_STATE_L1)
482 pcie_config_aspm_dev(parent, upstream);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900483 list_for_each_entry(child, &linkbus->devices, bus_list)
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900484 pcie_config_aspm_dev(child, dwstream);
485 if (!(state & ASPM_STATE_L1))
486 pcie_config_aspm_dev(parent, upstream);
Shaohua Li7d715a62008-02-25 09:46:41 +0800487
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900488 link->aspm_enabled = state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800489}
490
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900491static void pcie_config_aspm_path(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800492{
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900493 while (link) {
494 pcie_config_aspm_link(link, policy_to_aspm_state(link));
495 link = link->parent;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800496 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800497}
498
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900499static void free_link_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800500{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900501 link->pdev->link_state = NULL;
502 kfree(link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800503}
504
Shaohua Liddc97532008-05-21 16:58:40 +0800505static int pcie_aspm_sanity_check(struct pci_dev *pdev)
506{
Kenji Kaneshige36475842009-05-13 12:23:09 +0900507 struct pci_dev *child;
508 int pos;
Shaohua Li149e1632008-07-23 10:32:31 +0800509 u32 reg32;
Matthew Garrett2f671e22010-12-06 14:00:56 -0500510
Shaohua Liddc97532008-05-21 16:58:40 +0800511 /*
Stefan Assmann45e829e2009-12-03 06:49:24 -0500512 * Some functions in a slot might not all be PCIe functions,
Kenji Kaneshige36475842009-05-13 12:23:09 +0900513 * very strange. Disable ASPM for the whole slot
Shaohua Liddc97532008-05-21 16:58:40 +0800514 */
Kenji Kaneshige36475842009-05-13 12:23:09 +0900515 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
Kenji Kaneshigedb9538a2009-11-11 14:33:30 +0900516 pos = pci_pcie_cap(child);
Kenji Kaneshige36475842009-05-13 12:23:09 +0900517 if (!pos)
Shaohua Liddc97532008-05-21 16:58:40 +0800518 return -EINVAL;
Matthew Garrettc9651e72012-03-27 10:17:41 -0400519
520 /*
521 * If ASPM is disabled then we're not going to change
522 * the BIOS state. It's safe to continue even if it's a
523 * pre-1.1 device
524 */
525
526 if (aspm_disabled)
527 continue;
528
Shaohua Li149e1632008-07-23 10:32:31 +0800529 /*
530 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
531 * RBER bit to determine if a function is 1.1 version device
532 */
Kenji Kaneshige36475842009-05-13 12:23:09 +0900533 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
Sitsofe Wheelere1f4f592008-09-16 14:27:13 +0100534 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
Kenji Kaneshige36475842009-05-13 12:23:09 +0900535 dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
Vincent Legollf393d9b2008-10-12 12:26:12 +0200536 " on pre-1.1 PCIe device. You can enable it"
537 " with 'pcie_aspm=force'\n");
Shaohua Li149e1632008-07-23 10:32:31 +0800538 return -EINVAL;
539 }
Shaohua Liddc97532008-05-21 16:58:40 +0800540 }
541 return 0;
542}
543
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900544static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900545{
546 struct pcie_link_state *link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900547
548 link = kzalloc(sizeof(*link), GFP_KERNEL);
549 if (!link)
550 return NULL;
551 INIT_LIST_HEAD(&link->sibling);
552 INIT_LIST_HEAD(&link->children);
553 INIT_LIST_HEAD(&link->link);
554 link->pdev = pdev;
Yijing Wang62f87c02012-07-24 17:20:03 +0800555 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM) {
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900556 struct pcie_link_state *parent;
557 parent = pdev->bus->parent->self->link_state;
558 if (!parent) {
559 kfree(link);
560 return NULL;
561 }
562 link->parent = parent;
563 list_add(&link->link, &parent->children);
564 }
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +0900565 /* Setup a pointer to the root port link */
566 if (!link->parent)
567 link->root = link;
568 else
569 link->root = link->parent->root;
570
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900571 list_add(&link->sibling, &link_list);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900572 pdev->link_state = link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900573 return link;
574}
575
Shaohua Li7d715a62008-02-25 09:46:41 +0800576/*
577 * pcie_aspm_init_link_state: Initiate PCI express link state.
578 * It is called after the pcie and its children devices are scaned.
579 * @pdev: the root port or switch downstream port
580 */
581void pcie_aspm_init_link_state(struct pci_dev *pdev)
582{
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900583 struct pcie_link_state *link;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900584 int blacklist = !!pcie_aspm_sanity_check(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800585
Matthew Garrett2f671e22010-12-06 14:00:56 -0500586 if (!pci_is_pcie(pdev) || pdev->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800587 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800588 if (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
589 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM)
Shaohua Li7d715a62008-02-25 09:46:41 +0800590 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900591
Shaohua Li8e822df2009-06-08 09:27:25 +0800592 /* VIA has a strange chipset, root port is under a bridge */
Yijing Wang62f87c02012-07-24 17:20:03 +0800593 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900594 pdev->bus->self)
Shaohua Li8e822df2009-06-08 09:27:25 +0800595 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900596
Shaohua Li7d715a62008-02-25 09:46:41 +0800597 down_read(&pci_bus_sem);
598 if (list_empty(&pdev->subordinate->devices))
599 goto out;
600
Shaohua Li7d715a62008-02-25 09:46:41 +0800601 mutex_lock(&aspm_lock);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900602 link = alloc_pcie_link_state(pdev);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900603 if (!link)
604 goto unlock;
605 /*
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900606 * Setup initial ASPM state. Note that we need to configure
607 * upstream links also because capable state of them can be
608 * update through pcie_aspm_cap_init().
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900609 */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900610 pcie_aspm_cap_init(link, blacklist);
Shaohua Li7d715a62008-02-25 09:46:41 +0800611
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900612 /* Setup initial Clock PM state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900613 pcie_clkpm_cap_init(link, blacklist);
Matthew Garrett41cd7662010-06-09 16:05:07 -0400614
615 /*
616 * At this stage drivers haven't had an opportunity to change the
617 * link policy setting. Enabling ASPM on broken hardware can cripple
618 * it even before the driver has had a chance to disable ASPM, so
619 * default to a safe level right now. If we're enabling ASPM beyond
620 * the BIOS's expectation, we'll do so once pci_enable_device() is
621 * called.
622 */
Matthew Garrett3c076352011-11-10 16:38:33 -0500623 if (aspm_policy != POLICY_POWERSAVE) {
Matthew Garrett41cd7662010-06-09 16:05:07 -0400624 pcie_config_aspm_path(link);
625 pcie_set_clkpm(link, policy_to_clkpm_state(link));
626 }
627
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900628unlock:
Shaohua Li7d715a62008-02-25 09:46:41 +0800629 mutex_unlock(&aspm_lock);
630out:
631 up_read(&pci_bus_sem);
632}
633
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900634/* Recheck latencies and update aspm_capable for links under the root */
635static void pcie_update_aspm_capable(struct pcie_link_state *root)
636{
637 struct pcie_link_state *link;
638 BUG_ON(root->parent);
639 list_for_each_entry(link, &link_list, sibling) {
640 if (link->root != root)
641 continue;
642 link->aspm_capable = link->aspm_support;
643 }
644 list_for_each_entry(link, &link_list, sibling) {
645 struct pci_dev *child;
646 struct pci_bus *linkbus = link->pdev->subordinate;
647 if (link->root != root)
648 continue;
649 list_for_each_entry(child, &linkbus->devices, bus_list) {
Yijing Wang62f87c02012-07-24 17:20:03 +0800650 if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
651 (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900652 continue;
653 pcie_aspm_check_latency(child);
654 }
655 }
656}
657
Shaohua Li7d715a62008-02-25 09:46:41 +0800658/* @pdev: the endpoint device */
659void pcie_aspm_exit_link_state(struct pci_dev *pdev)
660{
661 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900662 struct pcie_link_state *link, *root, *parent_link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800663
Matthew Garrett3c076352011-11-10 16:38:33 -0500664 if (!pci_is_pcie(pdev) || !parent || !parent->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800665 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800666 if ((pci_pcie_type(parent) != PCI_EXP_TYPE_ROOT_PORT) &&
667 (pci_pcie_type(parent) != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800668 return;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900669
Shaohua Li7d715a62008-02-25 09:46:41 +0800670 down_read(&pci_bus_sem);
671 mutex_lock(&aspm_lock);
Shaohua Li7d715a62008-02-25 09:46:41 +0800672 /*
673 * All PCIe functions are in one slot, remove one function will remove
Alex Chiang3419c752009-01-28 14:59:18 -0700674 * the whole slot, so just wait until we are the last function left.
Shaohua Li7d715a62008-02-25 09:46:41 +0800675 */
Alex Chiang3419c752009-01-28 14:59:18 -0700676 if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
Shaohua Li7d715a62008-02-25 09:46:41 +0800677 goto out;
678
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900679 link = parent->link_state;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900680 root = link->root;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900681 parent_link = link->parent;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900682
Shaohua Li7d715a62008-02-25 09:46:41 +0800683 /* All functions are removed, so just disable ASPM for the link */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900684 pcie_config_aspm_link(link, 0);
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900685 list_del(&link->sibling);
686 list_del(&link->link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800687 /* Clock PM is for endpoint device */
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900688 free_link_state(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900689
690 /* Recheck latencies and configure upstream links */
Kenji Kaneshigeb26a34a2009-11-06 11:25:13 +0900691 if (parent_link) {
692 pcie_update_aspm_capable(root);
693 pcie_config_aspm_path(parent_link);
694 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800695out:
696 mutex_unlock(&aspm_lock);
697 up_read(&pci_bus_sem);
698}
699
700/* @pdev: the root port or switch downstream port */
701void pcie_aspm_pm_state_change(struct pci_dev *pdev)
702{
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900703 struct pcie_link_state *link = pdev->link_state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800704
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900705 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800706 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800707 if ((pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT) &&
708 (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800709 return;
710 /*
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900711 * Devices changed PM state, we should recheck if latency
712 * meets all functions' requirement
Shaohua Li7d715a62008-02-25 09:46:41 +0800713 */
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900714 down_read(&pci_bus_sem);
715 mutex_lock(&aspm_lock);
716 pcie_update_aspm_capable(link->root);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900717 pcie_config_aspm_path(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900718 mutex_unlock(&aspm_lock);
719 up_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800720}
721
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000722void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
723{
724 struct pcie_link_state *link = pdev->link_state;
725
726 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
727 return;
728
729 if (aspm_policy != POLICY_POWERSAVE)
730 return;
731
Yijing Wang62f87c02012-07-24 17:20:03 +0800732 if ((pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT) &&
733 (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM))
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000734 return;
735
736 down_read(&pci_bus_sem);
737 mutex_lock(&aspm_lock);
738 pcie_config_aspm_path(link);
739 pcie_set_clkpm(link, policy_to_clkpm_state(link));
740 mutex_unlock(&aspm_lock);
741 up_read(&pci_bus_sem);
742}
743
Shaohua Li7d715a62008-02-25 09:46:41 +0800744/*
745 * pci_disable_link_state - disable pci device's link state, so the link will
746 * never enter specific states
747 */
Matthew Garrett3c076352011-11-10 16:38:33 -0500748static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem,
749 bool force)
Shaohua Li7d715a62008-02-25 09:46:41 +0800750{
751 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900752 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800753
Matthew Garrett3c076352011-11-10 16:38:33 -0500754 if (aspm_disabled && !force)
Shaohua Li7d715a62008-02-25 09:46:41 +0800755 return;
Matthew Garrett3c076352011-11-10 16:38:33 -0500756
757 if (!pci_is_pcie(pdev))
758 return;
759
Yijing Wang62f87c02012-07-24 17:20:03 +0800760 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
761 pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM)
Shaohua Li7d715a62008-02-25 09:46:41 +0800762 parent = pdev;
763 if (!parent || !parent->link_state)
764 return;
765
Yinghai Lu9f728f52011-05-12 17:11:47 -0700766 if (sem)
767 down_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800768 mutex_lock(&aspm_lock);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900769 link = parent->link_state;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900770 if (state & PCIE_LINK_STATE_L0S)
771 link->aspm_disable |= ASPM_STATE_L0S;
772 if (state & PCIE_LINK_STATE_L1)
773 link->aspm_disable |= ASPM_STATE_L1;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900774 pcie_config_aspm_link(link, policy_to_aspm_state(link));
775
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900776 if (state & PCIE_LINK_STATE_CLKPM) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900777 link->clkpm_capable = 0;
778 pcie_set_clkpm(link, 0);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900779 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800780 mutex_unlock(&aspm_lock);
Yinghai Lu9f728f52011-05-12 17:11:47 -0700781 if (sem)
782 up_read(&pci_bus_sem);
783}
784
785void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
786{
Matthew Garrett3c076352011-11-10 16:38:33 -0500787 __pci_disable_link_state(pdev, state, false, false);
Yinghai Lu9f728f52011-05-12 17:11:47 -0700788}
789EXPORT_SYMBOL(pci_disable_link_state_locked);
790
791void pci_disable_link_state(struct pci_dev *pdev, int state)
792{
Matthew Garrett3c076352011-11-10 16:38:33 -0500793 __pci_disable_link_state(pdev, state, true, false);
Shaohua Li7d715a62008-02-25 09:46:41 +0800794}
795EXPORT_SYMBOL(pci_disable_link_state);
796
Matthew Garrett3c076352011-11-10 16:38:33 -0500797void pcie_clear_aspm(struct pci_bus *bus)
798{
799 struct pci_dev *child;
800
801 /*
802 * Clear any ASPM setup that the firmware has carried out on this bus
803 */
804 list_for_each_entry(child, &bus->devices, bus_list) {
805 __pci_disable_link_state(child, PCIE_LINK_STATE_L0S |
806 PCIE_LINK_STATE_L1 |
807 PCIE_LINK_STATE_CLKPM,
808 false, true);
809 }
810}
811
Shaohua Li7d715a62008-02-25 09:46:41 +0800812static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
813{
814 int i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900815 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800816
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000817 if (aspm_disabled)
818 return -EPERM;
Shaohua Li7d715a62008-02-25 09:46:41 +0800819 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
820 if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
821 break;
822 if (i >= ARRAY_SIZE(policy_str))
823 return -EINVAL;
824 if (i == aspm_policy)
825 return 0;
826
827 down_read(&pci_bus_sem);
828 mutex_lock(&aspm_lock);
829 aspm_policy = i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900830 list_for_each_entry(link, &link_list, sibling) {
831 pcie_config_aspm_link(link, policy_to_aspm_state(link));
832 pcie_set_clkpm(link, policy_to_clkpm_state(link));
Shaohua Li7d715a62008-02-25 09:46:41 +0800833 }
834 mutex_unlock(&aspm_lock);
835 up_read(&pci_bus_sem);
836 return 0;
837}
838
839static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
840{
841 int i, cnt = 0;
842 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
843 if (i == aspm_policy)
844 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
845 else
846 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
847 return cnt;
848}
849
850module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
851 NULL, 0644);
852
853#ifdef CONFIG_PCIEASPM_DEBUG
854static ssize_t link_state_show(struct device *dev,
855 struct device_attribute *attr,
856 char *buf)
857{
858 struct pci_dev *pci_device = to_pci_dev(dev);
859 struct pcie_link_state *link_state = pci_device->link_state;
860
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900861 return sprintf(buf, "%d\n", link_state->aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800862}
863
864static ssize_t link_state_store(struct device *dev,
865 struct device_attribute *attr,
866 const char *buf,
867 size_t n)
868{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900869 struct pci_dev *pdev = to_pci_dev(dev);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900870 struct pcie_link_state *link, *root = pdev->link_state->root;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900871 u32 val = buf[0] - '0', state = 0;
Shaohua Li7d715a62008-02-25 09:46:41 +0800872
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000873 if (aspm_disabled)
874 return -EPERM;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900875 if (n < 1 || val > 3)
Shaohua Li7d715a62008-02-25 09:46:41 +0800876 return -EINVAL;
Shaohua Li7d715a62008-02-25 09:46:41 +0800877
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900878 /* Convert requested state to ASPM state */
879 if (val & PCIE_LINK_STATE_L0S)
880 state |= ASPM_STATE_L0S;
881 if (val & PCIE_LINK_STATE_L1)
882 state |= ASPM_STATE_L1;
883
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900884 down_read(&pci_bus_sem);
885 mutex_lock(&aspm_lock);
886 list_for_each_entry(link, &link_list, sibling) {
887 if (link->root != root)
888 continue;
889 pcie_config_aspm_link(link, state);
890 }
891 mutex_unlock(&aspm_lock);
892 up_read(&pci_bus_sem);
893 return n;
Shaohua Li7d715a62008-02-25 09:46:41 +0800894}
895
896static ssize_t clk_ctl_show(struct device *dev,
897 struct device_attribute *attr,
898 char *buf)
899{
900 struct pci_dev *pci_device = to_pci_dev(dev);
901 struct pcie_link_state *link_state = pci_device->link_state;
902
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900903 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800904}
905
906static ssize_t clk_ctl_store(struct device *dev,
907 struct device_attribute *attr,
908 const char *buf,
909 size_t n)
910{
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900911 struct pci_dev *pdev = to_pci_dev(dev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800912 int state;
913
914 if (n < 1)
915 return -EINVAL;
916 state = buf[0]-'0';
917
918 down_read(&pci_bus_sem);
919 mutex_lock(&aspm_lock);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900920 pcie_set_clkpm_nocheck(pdev->link_state, !!state);
Shaohua Li7d715a62008-02-25 09:46:41 +0800921 mutex_unlock(&aspm_lock);
922 up_read(&pci_bus_sem);
923
924 return n;
925}
926
927static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
928static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
929
930static char power_group[] = "power";
931void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
932{
933 struct pcie_link_state *link_state = pdev->link_state;
934
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900935 if (!pci_is_pcie(pdev) ||
Yijing Wang62f87c02012-07-24 17:20:03 +0800936 (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
937 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800938 return;
939
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900940 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800941 sysfs_add_file_to_group(&pdev->dev.kobj,
942 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900943 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800944 sysfs_add_file_to_group(&pdev->dev.kobj,
945 &dev_attr_clk_ctl.attr, power_group);
946}
947
948void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
949{
950 struct pcie_link_state *link_state = pdev->link_state;
951
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900952 if (!pci_is_pcie(pdev) ||
Yijing Wang62f87c02012-07-24 17:20:03 +0800953 (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
954 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800955 return;
956
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900957 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800958 sysfs_remove_file_from_group(&pdev->dev.kobj,
959 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900960 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800961 sysfs_remove_file_from_group(&pdev->dev.kobj,
962 &dev_attr_clk_ctl.attr, power_group);
963}
964#endif
965
966static int __init pcie_aspm_disable(char *str)
967{
Shaohua Lid6d38572008-07-23 10:32:42 +0800968 if (!strcmp(str, "off")) {
Matthew Garrett3c076352011-11-10 16:38:33 -0500969 aspm_policy = POLICY_DEFAULT;
Shaohua Lid6d38572008-07-23 10:32:42 +0800970 aspm_disabled = 1;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +0100971 aspm_support_enabled = false;
Shaohua Lid6d38572008-07-23 10:32:42 +0800972 printk(KERN_INFO "PCIe ASPM is disabled\n");
973 } else if (!strcmp(str, "force")) {
974 aspm_force = 1;
Michael Witten8072ba12011-06-28 06:15:05 +0000975 printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
Shaohua Lid6d38572008-07-23 10:32:42 +0800976 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800977 return 1;
978}
979
Shaohua Lid6d38572008-07-23 10:32:42 +0800980__setup("pcie_aspm=", pcie_aspm_disable);
Shaohua Li7d715a62008-02-25 09:46:41 +0800981
Shaohua Li5fde2442008-07-23 10:32:24 +0800982void pcie_no_aspm(void)
983{
Matthew Garrett3c076352011-11-10 16:38:33 -0500984 /*
985 * Disabling ASPM is intended to prevent the kernel from modifying
986 * existing hardware state, not to clear existing state. To that end:
987 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
988 * (b) prevent userspace from changing policy
989 */
990 if (!aspm_force) {
991 aspm_policy = POLICY_DEFAULT;
Shaohua Lid6d38572008-07-23 10:32:42 +0800992 aspm_disabled = 1;
Matthew Garrett3c076352011-11-10 16:38:33 -0500993 }
Shaohua Li5fde2442008-07-23 10:32:24 +0800994}
995
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700996/**
997 * pcie_aspm_enabled - is PCIe ASPM enabled?
998 *
999 * Returns true if ASPM has not been disabled by the command-line option
1000 * pcie_aspm=off.
1001 **/
1002int pcie_aspm_enabled(void)
Shaohua Li7d715a62008-02-25 09:46:41 +08001003{
Andrew Patterson3e1b1602008-11-10 15:30:55 -07001004 return !aspm_disabled;
Shaohua Li7d715a62008-02-25 09:46:41 +08001005}
Andrew Patterson3e1b1602008-11-10 15:30:55 -07001006EXPORT_SYMBOL(pcie_aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +08001007
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +01001008bool pcie_aspm_support_enabled(void)
1009{
1010 return aspm_support_enabled;
1011}
1012EXPORT_SYMBOL(pcie_aspm_support_enabled);