blob: aa9c59ee17f63d0636555b7270e0e634354f2080 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300429typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
430 enum pipe pipe);
431
432static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
433 enum pipe pipe)
434{
435 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
436}
437
438static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
439 enum pipe pipe)
440{
441 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
442}
443
444static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
445 enum pipe pipe)
446{
447 return true;
448}
449
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300451vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
452 enum port port,
453 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454{
Jani Nikulabf13e812013-09-06 07:40:05 +0300455 enum pipe pipe;
456
Jani Nikulabf13e812013-09-06 07:40:05 +0300457 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
458 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
459 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300460
461 if (port_sel != PANEL_PORT_SELECT_VLV(port))
462 continue;
463
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300464 if (!pipe_check(dev_priv, pipe))
465 continue;
466
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300468 }
469
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470 return INVALID_PIPE;
471}
472
473static void
474vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
475{
476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479 enum port port = intel_dig_port->port;
480
481 lockdep_assert_held(&dev_priv->pps_mutex);
482
483 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484 /* first pick one where the panel is on */
485 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
486 vlv_pipe_has_pp_on);
487 /* didn't find one? pick one where vdd is on */
488 if (intel_dp->pps_pipe == INVALID_PIPE)
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_vdd_on);
491 /* didn't find one? pick one with just the correct port */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495
496 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
497 if (intel_dp->pps_pipe == INVALID_PIPE) {
498 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
499 port_name(port));
500 return;
501 }
502
503 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
504 port_name(port), pipe_name(intel_dp->pps_pipe));
505
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300506 intel_dp_init_panel_power_sequencer(dev, intel_dp);
507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300508}
509
Ville Syrjälä773538e82014-09-04 14:54:56 +0300510void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
511{
512 struct drm_device *dev = dev_priv->dev;
513 struct intel_encoder *encoder;
514
Wayne Boyer666a4532015-12-09 12:29:35 -0800515 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300516 return;
517
518 /*
519 * We can't grab pps_mutex here due to deadlock with power_domain
520 * mutex when power_domain functions are called while holding pps_mutex.
521 * That also means that in order to use pps_pipe the code needs to
522 * hold both a power domain reference and pps_mutex, and the power domain
523 * reference get/put must be done while _not_ holding pps_mutex.
524 * pps_{lock,unlock}() do these steps in the correct order, so one
525 * should use them always.
526 */
527
Jani Nikula19c80542015-12-16 12:48:16 +0200528 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529 struct intel_dp *intel_dp;
530
531 if (encoder->type != INTEL_OUTPUT_EDP)
532 continue;
533
534 intel_dp = enc_to_intel_dp(&encoder->base);
535 intel_dp->pps_pipe = INVALID_PIPE;
536 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300537}
538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200539static i915_reg_t
540_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300541{
542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
543
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530544 if (IS_BROXTON(dev))
545 return BXT_PP_CONTROL(0);
546 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300547 return PCH_PP_CONTROL;
548 else
549 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
550}
551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200552static i915_reg_t
553_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300554{
555 struct drm_device *dev = intel_dp_to_dev(intel_dp);
556
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530557 if (IS_BROXTON(dev))
558 return BXT_PP_STATUS(0);
559 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300560 return PCH_PP_STATUS;
561 else
562 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
563}
564
Clint Taylor01527b32014-07-07 13:01:46 -0700565/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
566 This function only applicable when panel PM state is not to be tracked */
567static int edp_notify_handler(struct notifier_block *this, unsigned long code,
568 void *unused)
569{
570 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
571 edp_notifier);
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700574
575 if (!is_edp(intel_dp) || code != SYS_RESTART)
576 return 0;
577
Ville Syrjälä773538e82014-09-04 14:54:56 +0300578 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579
Wayne Boyer666a4532015-12-09 12:29:35 -0800580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300583 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Clint Taylor01527b32014-07-07 13:01:46 -0700585 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
587 pp_div = I915_READ(pp_div_reg);
588 pp_div &= PP_REFERENCE_DIVIDER_MASK;
589
590 /* 0x1F write to PP_DIV_REG sets max cycle delay */
591 I915_WRITE(pp_div_reg, pp_div | 0x1F);
592 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
593 msleep(intel_dp->panel_power_cycle_delay);
594 }
595
Ville Syrjälä773538e82014-09-04 14:54:56 +0300596 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 return 0;
599}
600
Daniel Vetter4be73782014-01-17 14:39:48 +0100601static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700602{
Paulo Zanoni30add222012-10-26 19:05:45 -0200603 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700604 struct drm_i915_private *dev_priv = dev->dev_private;
605
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606 lockdep_assert_held(&dev_priv->pps_mutex);
607
Wayne Boyer666a4532015-12-09 12:29:35 -0800608 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300609 intel_dp->pps_pipe == INVALID_PIPE)
610 return false;
611
Jani Nikulabf13e812013-09-06 07:40:05 +0300612 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700613}
614
Daniel Vetter4be73782014-01-17 14:39:48 +0100615static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700616{
Paulo Zanoni30add222012-10-26 19:05:45 -0200617 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700618 struct drm_i915_private *dev_priv = dev->dev_private;
619
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300620 lockdep_assert_held(&dev_priv->pps_mutex);
621
Wayne Boyer666a4532015-12-09 12:29:35 -0800622 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 intel_dp->pps_pipe == INVALID_PIPE)
624 return false;
625
Ville Syrjälä773538e82014-09-04 14:54:56 +0300626 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700627}
628
Keith Packard9b984da2011-09-19 13:54:47 -0700629static void
630intel_dp_check_edp(struct intel_dp *intel_dp)
631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700634
Keith Packard9b984da2011-09-19 13:54:47 -0700635 if (!is_edp(intel_dp))
636 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700637
Daniel Vetter4be73782014-01-17 14:39:48 +0100638 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700639 WARN(1, "eDP powered off while attempting aux channel communication.\n");
640 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300641 I915_READ(_pp_stat_reg(intel_dp)),
642 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700643 }
644}
645
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100646static uint32_t
647intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
648{
649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
650 struct drm_device *dev = intel_dig_port->base.base.dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100653 uint32_t status;
654 bool done;
655
Daniel Vetteref04f002012-12-01 21:03:59 +0100656#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300658 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300659 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 else
661 done = wait_for_atomic(C, 10) == 0;
662 if (!done)
663 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
664 has_aux_irq);
665#undef C
666
667 return status;
668}
669
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200670static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000671{
672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200673 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674
Ville Syrjäläa457f542016-03-02 17:22:17 +0200675 if (index)
676 return 0;
677
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200680 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000681 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200682 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200688 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689
690 if (index)
691 return 0;
692
Ville Syrjäläa457f542016-03-02 17:22:17 +0200693 /*
694 * The clock divider is based off the cdclk or PCH rawclk, and would
695 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
696 * divide by 2000 and use that
697 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200698 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200700 else
701 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200707 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300708
Ville Syrjäläa457f542016-03-02 17:22:17 +0200709 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300710 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100711 switch (index) {
712 case 0: return 63;
713 case 1: return 72;
714 default: return 0;
715 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200717
718 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300719}
720
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000721static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
722{
723 /*
724 * SKL doesn't need us to program the AUX clock divider (Hardware will
725 * derive the clock from CDCLK automatically). We still implement the
726 * get_aux_clock_divider vfunc to plug-in into the existing code.
727 */
728 return index ? 0 : 1;
729}
730
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200731static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
732 bool has_aux_irq,
733 int send_bytes,
734 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000735{
736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
737 struct drm_device *dev = intel_dig_port->base.base.dev;
738 uint32_t precharge, timeout;
739
740 if (IS_GEN6(dev))
741 precharge = 3;
742 else
743 precharge = 5;
744
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200745 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000746 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
747 else
748 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
749
750 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000751 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000753 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
757 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759}
760
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000761static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t unused)
765{
766 return DP_AUX_CH_CTL_SEND_BUSY |
767 DP_AUX_CH_CTL_DONE |
768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
770 DP_AUX_CH_CTL_TIME_OUT_1600us |
771 DP_AUX_CH_CTL_RECEIVE_ERROR |
772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200773 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000774 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
775}
776
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200779 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 uint8_t *recv, int recv_size)
781{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200782 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
783 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200785 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100786 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100787 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100790 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200791 bool vdd;
792
Ville Syrjälä773538e82014-09-04 14:54:56 +0300793 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300794
Ville Syrjälä72c35002014-08-18 22:16:00 +0300795 /*
796 * We will be called with VDD already enabled for dpcd/edid/oui reads.
797 * In such cases we want to leave VDD enabled and it's up to upper layers
798 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
799 * ourselves.
800 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300801 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100802
803 /* dp aux is extremely sensitive to irq latency, hence request the
804 * lowest possible wakeup latency and so prevent the cpu from going into
805 * deep sleep states.
806 */
807 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808
Keith Packard9b984da2011-09-19 13:54:47 -0700809 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800810
Jesse Barnes11bee432011-08-01 15:02:20 -0700811 /* Try to wait for any previous AUX channel activity */
812 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100813 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700814 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
815 break;
816 msleep(1);
817 }
818
819 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300820 static u32 last_status = -1;
821 const u32 status = I915_READ(ch_ctl);
822
823 if (status != last_status) {
824 WARN(1, "dp_aux_ch not started status 0x%08x\n",
825 status);
826 last_status = status;
827 }
828
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100829 ret = -EBUSY;
830 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100831 }
832
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300833 /* Only 5 data registers! */
834 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
835 ret = -E2BIG;
836 goto out;
837 }
838
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000839 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000840 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
841 has_aux_irq,
842 send_bytes,
843 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000844
Chris Wilsonbc866252013-07-21 16:00:03 +0100845 /* Must try at least 3 times according to DP spec */
846 for (try = 0; try < 5; try++) {
847 /* Load the send data into the aux channel data registers */
848 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200849 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800850 intel_dp_pack_aux(send + i,
851 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400857
Chris Wilsonbc866252013-07-21 16:00:03 +0100858 /* Clear done status and any errors */
859 I915_WRITE(ch_ctl,
860 status |
861 DP_AUX_CH_CTL_DONE |
862 DP_AUX_CH_CTL_TIME_OUT_ERROR |
863 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400864
Todd Previte74ebf292015-04-15 08:38:41 -0700865 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700867
868 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
869 * 400us delay required for errors and timeouts
870 * Timeout errors from the HW already meet this
871 * requirement so skip to next iteration
872 */
873 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
874 usleep_range(400, 500);
875 continue;
876 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700878 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 }
881
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700883 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100884 ret = -EBUSY;
885 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 }
887
Jim Bridee058c942015-05-27 10:21:48 -0700888done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 /* Check for timeout or receive error.
890 * Timeouts occur when the sink is not connected
891 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700892 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EIO;
895 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700896 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897
898 /* Timeouts occur when the device isn't connected, so they're
899 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800901 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -ETIMEDOUT;
903 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 }
905
906 /* Unload any bytes sent back from the other side */
907 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
908 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800909
910 /*
911 * By BSpec: "Message sizes of 0 or >20 are not allowed."
912 * We have no idea of what happened so we return -EBUSY so
913 * drm layer takes care for the necessary retries.
914 */
915 if (recv_bytes == 0 || recv_bytes > 20) {
916 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
917 recv_bytes);
918 /*
919 * FIXME: This patch was created on top of a series that
920 * organize the retries at drm level. There EBUSY should
921 * also take care for 1ms wait before retrying.
922 * That aux retries re-org is still needed and after that is
923 * merged we remove this sleep from here.
924 */
925 usleep_range(1000, 1500);
926 ret = -EBUSY;
927 goto out;
928 }
929
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 if (recv_bytes > recv_size)
931 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400932
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100933 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200934 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800935 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100937 ret = recv_bytes;
938out:
939 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
940
Jani Nikula884f19e2014-03-14 16:51:14 +0200941 if (vdd)
942 edp_panel_vdd_off(intel_dp, false);
943
Ville Syrjälä773538e82014-09-04 14:54:56 +0300944 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300945
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947}
948
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300949#define BARE_ADDRESS_SIZE 3
950#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951static ssize_t
952intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
955 uint8_t txbuf[20], rxbuf[20];
956 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200959 txbuf[0] = (msg->request << 4) |
960 ((msg->address >> 16) & 0xf);
961 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 txbuf[2] = msg->address & 0xff;
963 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 switch (msg->request & ~DP_AUX_I2C_MOT) {
966 case DP_AUX_NATIVE_WRITE:
967 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300968 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300969 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200970 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 if (WARN_ON(txsize > 20))
973 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Imre Deakd81a67c2016-01-29 14:52:26 +0200975 if (msg->buffer)
976 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
977 else
978 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
981 if (ret > 0) {
982 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700983
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200984 if (ret > 1) {
985 /* Number of bytes written in a short write. */
986 ret = clamp_t(int, rxbuf[1], 0, msg->size);
987 } else {
988 /* Return payload size. */
989 ret = msg->size;
990 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 break;
993
994 case DP_AUX_NATIVE_READ:
995 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300996 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 rxsize = msg->size + 1;
998
999 if (WARN_ON(rxsize > 20))
1000 return -E2BIG;
1001
1002 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1003 if (ret > 0) {
1004 msg->reply = rxbuf[0] >> 4;
1005 /*
1006 * Assume happy day, and copy the data. The caller is
1007 * expected to check msg->reply before touching it.
1008 *
1009 * Return payload size.
1010 */
1011 ret--;
1012 memcpy(msg->buffer, rxbuf + 1, ret);
1013 }
1014 break;
1015
1016 default:
1017 ret = -EINVAL;
1018 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001020
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022}
1023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001024static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1025 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_CTL(port);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_CTL(PORT_B);
1035 }
1036}
1037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001038static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1039 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001040{
1041 switch (port) {
1042 case PORT_B:
1043 case PORT_C:
1044 case PORT_D:
1045 return DP_AUX_CH_DATA(port, index);
1046 default:
1047 MISSING_CASE(port);
1048 return DP_AUX_CH_DATA(PORT_B, index);
1049 }
1050}
1051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001052static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1053 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001054{
1055 switch (port) {
1056 case PORT_A:
1057 return DP_AUX_CH_CTL(port);
1058 case PORT_B:
1059 case PORT_C:
1060 case PORT_D:
1061 return PCH_DP_AUX_CH_CTL(port);
1062 default:
1063 MISSING_CASE(port);
1064 return DP_AUX_CH_CTL(PORT_A);
1065 }
1066}
1067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001068static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1069 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001070{
1071 switch (port) {
1072 case PORT_A:
1073 return DP_AUX_CH_DATA(port, index);
1074 case PORT_B:
1075 case PORT_C:
1076 case PORT_D:
1077 return PCH_DP_AUX_CH_DATA(port, index);
1078 default:
1079 MISSING_CASE(port);
1080 return DP_AUX_CH_DATA(PORT_A, index);
1081 }
1082}
1083
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001084/*
1085 * On SKL we don't have Aux for port E so we rely
1086 * on VBT to set a proper alternate aux channel.
1087 */
1088static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1089{
1090 const struct ddi_vbt_port_info *info =
1091 &dev_priv->vbt.ddi_port_info[PORT_E];
1092
1093 switch (info->alternate_aux_channel) {
1094 case DP_AUX_A:
1095 return PORT_A;
1096 case DP_AUX_B:
1097 return PORT_B;
1098 case DP_AUX_C:
1099 return PORT_C;
1100 case DP_AUX_D:
1101 return PORT_D;
1102 default:
1103 MISSING_CASE(info->alternate_aux_channel);
1104 return PORT_A;
1105 }
1106}
1107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001108static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1109 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001110{
1111 if (port == PORT_E)
1112 port = skl_porte_aux_port(dev_priv);
1113
1114 switch (port) {
1115 case PORT_A:
1116 case PORT_B:
1117 case PORT_C:
1118 case PORT_D:
1119 return DP_AUX_CH_CTL(port);
1120 default:
1121 MISSING_CASE(port);
1122 return DP_AUX_CH_CTL(PORT_A);
1123 }
1124}
1125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001126static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1127 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001128{
1129 if (port == PORT_E)
1130 port = skl_porte_aux_port(dev_priv);
1131
1132 switch (port) {
1133 case PORT_A:
1134 case PORT_B:
1135 case PORT_C:
1136 case PORT_D:
1137 return DP_AUX_CH_DATA(port, index);
1138 default:
1139 MISSING_CASE(port);
1140 return DP_AUX_CH_DATA(PORT_A, index);
1141 }
1142}
1143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001144static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1145 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001146{
1147 if (INTEL_INFO(dev_priv)->gen >= 9)
1148 return skl_aux_ctl_reg(dev_priv, port);
1149 else if (HAS_PCH_SPLIT(dev_priv))
1150 return ilk_aux_ctl_reg(dev_priv, port);
1151 else
1152 return g4x_aux_ctl_reg(dev_priv, port);
1153}
1154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1156 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001157{
1158 if (INTEL_INFO(dev_priv)->gen >= 9)
1159 return skl_aux_data_reg(dev_priv, port, index);
1160 else if (HAS_PCH_SPLIT(dev_priv))
1161 return ilk_aux_data_reg(dev_priv, port, index);
1162 else
1163 return g4x_aux_data_reg(dev_priv, port, index);
1164}
1165
1166static void intel_aux_reg_init(struct intel_dp *intel_dp)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1169 enum port port = dp_to_dig_port(intel_dp)->port;
1170 int i;
1171
1172 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1173 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1174 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1175}
1176
Jani Nikula9d1a1032014-03-14 16:51:15 +02001177static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001178intel_dp_aux_fini(struct intel_dp *intel_dp)
1179{
1180 drm_dp_aux_unregister(&intel_dp->aux);
1181 kfree(intel_dp->aux.name);
1182}
1183
1184static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001186{
Jani Nikula33ad6622014-03-14 16:51:16 +02001187 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1188 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001189 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001191 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001192
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001193 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1194 if (!intel_dp->aux.name)
1195 return -ENOMEM;
1196
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001197 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001198 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001199
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001200 DRM_DEBUG_KMS("registering %s bus for %s\n",
1201 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001202 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001203
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001204 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001205 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001206 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001207 intel_dp->aux.name, ret);
1208 kfree(intel_dp->aux.name);
1209 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001210 }
David Flynn8316f332010-12-08 16:10:21 +00001211
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001212 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001213}
1214
Imre Deak80f65de2014-02-11 17:12:49 +02001215static void
1216intel_dp_connector_unregister(struct intel_connector *intel_connector)
1217{
1218 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1219
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001220 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001221 intel_connector_unregister(intel_connector);
1222}
1223
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301224static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001225intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301226{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001227 if (intel_dp->num_sink_rates) {
1228 *sink_rates = intel_dp->sink_rates;
1229 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301230 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001231
1232 *sink_rates = default_rates;
1233
1234 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301235}
1236
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001237bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301238{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001239 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1240 struct drm_device *dev = dig_port->base.base.dev;
1241
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301242 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001243 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301244 return false;
1245
1246 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1247 (INTEL_INFO(dev)->gen >= 9))
1248 return true;
1249 else
1250 return false;
1251}
1252
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301253static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001254intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301255{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001256 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1257 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301258 int size;
1259
Sonika Jindal64987fc2015-05-26 17:50:13 +05301260 if (IS_BROXTON(dev)) {
1261 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301262 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001263 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301264 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301265 size = ARRAY_SIZE(skl_rates);
1266 } else {
1267 *source_rates = default_rates;
1268 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301269 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001270
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301271 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301273 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001274
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301275 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301276}
1277
Daniel Vetter0e503382014-07-04 11:26:04 -03001278static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001279intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001280 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001281{
1282 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001283 const struct dp_link_dpll *divisor = NULL;
1284 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001285
1286 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001287 divisor = gen4_dpll;
1288 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001289 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001290 divisor = pch_dpll;
1291 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001292 } else if (IS_CHERRYVIEW(dev)) {
1293 divisor = chv_dpll;
1294 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001295 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001296 divisor = vlv_dpll;
1297 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001298 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001299
1300 if (divisor && count) {
1301 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001302 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001303 pipe_config->dpll = divisor[i].dpll;
1304 pipe_config->clock_set = true;
1305 break;
1306 }
1307 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001308 }
1309}
1310
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001311static int intersect_rates(const int *source_rates, int source_len,
1312 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301314{
1315 int i = 0, j = 0, k = 0;
1316
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301317 while (i < source_len && j < sink_len) {
1318 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001319 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1320 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001321 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301322 ++k;
1323 ++i;
1324 ++j;
1325 } else if (source_rates[i] < sink_rates[j]) {
1326 ++i;
1327 } else {
1328 ++j;
1329 }
1330 }
1331 return k;
1332}
1333
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001334static int intel_dp_common_rates(struct intel_dp *intel_dp,
1335 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001336{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001337 const int *source_rates, *sink_rates;
1338 int source_len, sink_len;
1339
1340 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001341 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001342
1343 return intersect_rates(source_rates, source_len,
1344 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346}
1347
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001348static void snprintf_int_array(char *str, size_t len,
1349 const int *array, int nelem)
1350{
1351 int i;
1352
1353 str[0] = '\0';
1354
1355 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001356 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001357 if (r >= len)
1358 return;
1359 str += r;
1360 len -= r;
1361 }
1362}
1363
1364static void intel_dp_print_rates(struct intel_dp *intel_dp)
1365{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001366 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 int source_len, sink_len, common_len;
1368 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001369 char str[128]; /* FIXME: too big for stack? */
1370
1371 if ((drm_debug & DRM_UT_KMS) == 0)
1372 return;
1373
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001374 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001375 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1376 DRM_DEBUG_KMS("source rates: %s\n", str);
1377
1378 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1379 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1380 DRM_DEBUG_KMS("sink rates: %s\n", str);
1381
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 common_len = intel_dp_common_rates(intel_dp, common_rates);
1383 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1384 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001385}
1386
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001387static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301388{
1389 int i = 0;
1390
1391 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1392 if (find == rates[i])
1393 break;
1394
1395 return i;
1396}
1397
Ville Syrjälä50fec212015-03-12 17:10:34 +02001398int
1399intel_dp_max_link_rate(struct intel_dp *intel_dp)
1400{
1401 int rates[DP_MAX_SUPPORTED_RATES] = {};
1402 int len;
1403
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001405 if (WARN_ON(len <= 0))
1406 return 162000;
1407
1408 return rates[rate_to_index(0, rates) - 1];
1409}
1410
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001411int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1412{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001413 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001414}
1415
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001416void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1417 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001418{
1419 if (intel_dp->num_sink_rates) {
1420 *link_bw = 0;
1421 *rate_select =
1422 intel_dp_rate_select(intel_dp, port_clock);
1423 } else {
1424 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1425 *rate_select = 0;
1426 }
1427}
1428
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001429bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001430intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001431 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001433 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001434 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001435 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001436 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001437 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001438 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001439 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001441 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001442 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001443 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001444 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301445 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001446 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001447 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1449 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001450 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301451
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001452 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301453
1454 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
Imre Deakbc7d38a2013-05-16 14:40:36 +03001459 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001460 pipe_config->has_pch_encoder = true;
1461
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001462 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001463 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001464 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465
Jani Nikuladd06f902012-10-19 14:51:50 +03001466 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1467 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1468 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001469
1470 if (INTEL_INFO(dev)->gen >= 9) {
1471 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001472 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001473 if (ret)
1474 return ret;
1475 }
1476
Matt Roperb56676272015-11-04 09:05:27 -08001477 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001478 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1479 intel_connector->panel.fitting_mode);
1480 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001481 intel_pch_panel_fitting(intel_crtc, pipe_config,
1482 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001483 }
1484
Daniel Vettercb1793c2012-06-04 18:39:21 +02001485 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001486 return false;
1487
Daniel Vetter083f9562012-04-20 20:23:49 +02001488 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301489 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001491 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001492
Daniel Vetter36008362013-03-27 00:44:59 +01001493 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1494 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001495 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001496 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301497
1498 /* Get bpp from vbt only for panels that dont have bpp in edid */
1499 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001500 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001501 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001502 dev_priv->vbt.edp.bpp);
1503 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001504 }
1505
Jani Nikula344c5bb2014-09-09 11:25:13 +03001506 /*
1507 * Use the maximum clock and number of lanes the eDP panel
1508 * advertizes being capable of. The panels are generally
1509 * designed to support only a single clock and lane
1510 * configuration, and typically these values correspond to the
1511 * native resolution of the panel.
1512 */
1513 min_lane_count = max_lane_count;
1514 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001515 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001516
Daniel Vetter36008362013-03-27 00:44:59 +01001517 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001518 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1519 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001520
Dave Airliec6930992014-07-14 11:04:39 +10001521 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301522 for (lane_count = min_lane_count;
1523 lane_count <= max_lane_count;
1524 lane_count <<= 1) {
1525
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001527 link_avail = intel_dp_max_data_rate(link_clock,
1528 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001529
Daniel Vetter36008362013-03-27 00:44:59 +01001530 if (mode_rate <= link_avail) {
1531 goto found;
1532 }
1533 }
1534 }
1535 }
1536
1537 return false;
1538
1539found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001540 if (intel_dp->color_range_auto) {
1541 /*
1542 * See:
1543 * CEA-861-E - 5.1 Default Encoding Parameters
1544 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1545 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001546 pipe_config->limited_color_range =
1547 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1548 } else {
1549 pipe_config->limited_color_range =
1550 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001551 }
1552
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001553 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301554
Daniel Vetter657445f2013-05-04 10:09:18 +02001555 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001556 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001557
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001558 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1559 &link_bw, &rate_select);
1560
1561 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1562 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001563 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001564 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1565 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001567 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001568 adjusted_mode->crtc_clock,
1569 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001570 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001571
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301572 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301573 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001574 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301575 intel_link_compute_m_n(bpp, lane_count,
1576 intel_connector->panel.downclock_mode->clock,
1577 pipe_config->port_clock,
1578 &pipe_config->dp_m2_n2);
1579 }
1580
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001581 /*
1582 * DPLL0 VCO may need to be adjusted to get the correct
1583 * clock for eDP. This will affect cdclk as well.
1584 */
1585 if (is_edp(intel_dp) &&
1586 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1587 int vco;
1588
1589 switch (pipe_config->port_clock / 2) {
1590 case 108000:
1591 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001592 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001593 break;
1594 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001595 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001596 break;
1597 }
1598
1599 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1600 }
1601
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001602 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001603 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001604
Daniel Vetter36008362013-03-27 00:44:59 +01001605 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606}
1607
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001608void intel_dp_set_link_params(struct intel_dp *intel_dp,
1609 const struct intel_crtc_state *pipe_config)
1610{
1611 intel_dp->link_rate = pipe_config->port_clock;
1612 intel_dp->lane_count = pipe_config->lane_count;
1613}
1614
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001615static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001616{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001617 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001619 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001620 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001621 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001622 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001623
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001624 intel_dp_set_link_params(intel_dp, crtc->config);
1625
Keith Packard417e8222011-11-01 19:54:11 -07001626 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001627 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001628 *
1629 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001630 * SNB CPU
1631 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001632 * CPT PCH
1633 *
1634 * IBX PCH and CPU are the same for almost everything,
1635 * except that the CPU DP PLL is configured in this
1636 * register
1637 *
1638 * CPT PCH is quite different, having many bits moved
1639 * to the TRANS_DP_CTL register instead. That
1640 * configuration happens (oddly) in ironlake_pch_enable
1641 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001642
Keith Packard417e8222011-11-01 19:54:11 -07001643 /* Preserve the BIOS-computed detected bit. This is
1644 * supposed to be read-only.
1645 */
1646 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647
Keith Packard417e8222011-11-01 19:54:11 -07001648 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001649 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001650 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651
Keith Packard417e8222011-11-01 19:54:11 -07001652 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001653
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001654 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001655 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1656 intel_dp->DP |= DP_SYNC_HS_HIGH;
1657 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1658 intel_dp->DP |= DP_SYNC_VS_HIGH;
1659 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1660
Jani Nikula6aba5b62013-10-04 15:08:10 +03001661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001662 intel_dp->DP |= DP_ENHANCED_FRAMING;
1663
Daniel Vetter7c62a162013-06-01 17:16:20 +02001664 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001665 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001666 u32 trans_dp;
1667
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001668 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001669
1670 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1671 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1672 trans_dp |= TRANS_DP_ENH_FRAMING;
1673 else
1674 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1675 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001676 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001677 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001678 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001679 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001680
1681 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1682 intel_dp->DP |= DP_SYNC_HS_HIGH;
1683 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1684 intel_dp->DP |= DP_SYNC_VS_HIGH;
1685 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1686
Jani Nikula6aba5b62013-10-04 15:08:10 +03001687 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001688 intel_dp->DP |= DP_ENHANCED_FRAMING;
1689
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001690 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001691 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001692 else if (crtc->pipe == PIPE_B)
1693 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001694 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695}
1696
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001697#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1698#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001699
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001700#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1701#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001702
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001703#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1704#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001705
Daniel Vetter4be73782014-01-17 14:39:48 +01001706static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001707 u32 mask,
1708 u32 value)
1709{
Paulo Zanoni30add222012-10-26 19:05:45 -02001710 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001711 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001713
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001714 lockdep_assert_held(&dev_priv->pps_mutex);
1715
Jani Nikulabf13e812013-09-06 07:40:05 +03001716 pp_stat_reg = _pp_stat_reg(intel_dp);
1717 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001718
1719 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001720 mask, value,
1721 I915_READ(pp_stat_reg),
1722 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001723
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001724 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1725 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001726 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001727 I915_READ(pp_stat_reg),
1728 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001729
1730 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001731}
1732
Daniel Vetter4be73782014-01-17 14:39:48 +01001733static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001734{
1735 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001736 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001737}
1738
Daniel Vetter4be73782014-01-17 14:39:48 +01001739static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001740{
Keith Packardbd943152011-09-18 23:09:52 -07001741 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001742 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001743}
Keith Packardbd943152011-09-18 23:09:52 -07001744
Daniel Vetter4be73782014-01-17 14:39:48 +01001745static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001746{
Abhay Kumard28d4732016-01-22 17:39:04 -08001747 ktime_t panel_power_on_time;
1748 s64 panel_power_off_duration;
1749
Keith Packard99ea7122011-11-01 19:57:50 -07001750 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001751
Abhay Kumard28d4732016-01-22 17:39:04 -08001752 /* take the difference of currrent time and panel power off time
1753 * and then make panel wait for t11_t12 if needed. */
1754 panel_power_on_time = ktime_get_boottime();
1755 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1756
Paulo Zanonidce56b32013-12-19 14:29:40 -02001757 /* When we disable the VDD override bit last we have to do the manual
1758 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001759 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1760 wait_remaining_ms_from_jiffies(jiffies,
1761 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001762
Daniel Vetter4be73782014-01-17 14:39:48 +01001763 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001764}
Keith Packardbd943152011-09-18 23:09:52 -07001765
Daniel Vetter4be73782014-01-17 14:39:48 +01001766static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001767{
1768 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1769 intel_dp->backlight_on_delay);
1770}
1771
Daniel Vetter4be73782014-01-17 14:39:48 +01001772static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001773{
1774 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1775 intel_dp->backlight_off_delay);
1776}
Keith Packard99ea7122011-11-01 19:57:50 -07001777
Keith Packard832dd3c2011-11-01 19:34:06 -07001778/* Read the current pp_control value, unlocking the register if it
1779 * is locked
1780 */
1781
Jesse Barnes453c5422013-03-28 09:55:41 -07001782static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001783{
Jesse Barnes453c5422013-03-28 09:55:41 -07001784 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001787
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001788 lockdep_assert_held(&dev_priv->pps_mutex);
1789
Jani Nikulabf13e812013-09-06 07:40:05 +03001790 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301791 if (!IS_BROXTON(dev)) {
1792 control &= ~PANEL_UNLOCK_MASK;
1793 control |= PANEL_UNLOCK_REGS;
1794 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001795 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001796}
1797
Ville Syrjälä951468f2014-09-04 14:55:31 +03001798/*
1799 * Must be paired with edp_panel_vdd_off().
1800 * Must hold pps_mutex around the whole on/off sequence.
1801 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1802 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001803static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001804{
Paulo Zanoni30add222012-10-26 19:05:45 -02001805 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001806 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1807 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001808 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001809 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001810 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001811 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001812 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001813
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001814 lockdep_assert_held(&dev_priv->pps_mutex);
1815
Keith Packard97af61f572011-09-28 16:23:51 -07001816 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001817 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001818
Egbert Eich2c623c12014-11-25 12:54:57 +01001819 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001820 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001821
Daniel Vetter4be73782014-01-17 14:39:48 +01001822 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001823 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001824
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001825 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001826 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001827
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001828 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1829 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001830
Daniel Vetter4be73782014-01-17 14:39:48 +01001831 if (!edp_have_panel_power(intel_dp))
1832 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001833
Jesse Barnes453c5422013-03-28 09:55:41 -07001834 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001835 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001836
Jani Nikulabf13e812013-09-06 07:40:05 +03001837 pp_stat_reg = _pp_stat_reg(intel_dp);
1838 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001839
1840 I915_WRITE(pp_ctrl_reg, pp);
1841 POSTING_READ(pp_ctrl_reg);
1842 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1843 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001844 /*
1845 * If the panel wasn't on, delay before accessing aux channel
1846 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001847 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001848 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1849 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001850 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001851 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001852
1853 return need_to_disable;
1854}
1855
Ville Syrjälä951468f2014-09-04 14:55:31 +03001856/*
1857 * Must be paired with intel_edp_panel_vdd_off() or
1858 * intel_edp_panel_off().
1859 * Nested calls to these functions are not allowed since
1860 * we drop the lock. Caller must use some higher level
1861 * locking to prevent nested calls from other threads.
1862 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001863void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001864{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001865 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001866
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001867 if (!is_edp(intel_dp))
1868 return;
1869
Ville Syrjälä773538e82014-09-04 14:54:56 +03001870 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001871 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001872 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001873
Rob Clarke2c719b2014-12-15 13:56:32 -05001874 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001875 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001876}
1877
Daniel Vetter4be73782014-01-17 14:39:48 +01001878static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001879{
Paulo Zanoni30add222012-10-26 19:05:45 -02001880 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001881 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001882 struct intel_digital_port *intel_dig_port =
1883 dp_to_dig_port(intel_dp);
1884 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1885 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001886 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001887 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001888
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001889 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001890
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001891 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001892
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001893 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001894 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001895
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001896 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1897 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001898
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001899 pp = ironlake_get_pp_control(intel_dp);
1900 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001901
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001902 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1903 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001904
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001905 I915_WRITE(pp_ctrl_reg, pp);
1906 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001907
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001908 /* Make sure sequencer is idle before allowing subsequent activity */
1909 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1910 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001911
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001912 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001913 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001914
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001915 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001916 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001917}
1918
Daniel Vetter4be73782014-01-17 14:39:48 +01001919static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001920{
1921 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1922 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001923
Ville Syrjälä773538e82014-09-04 14:54:56 +03001924 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001925 if (!intel_dp->want_panel_vdd)
1926 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001927 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001928}
1929
Imre Deakaba86892014-07-30 15:57:31 +03001930static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1931{
1932 unsigned long delay;
1933
1934 /*
1935 * Queue the timer to fire a long time from now (relative to the power
1936 * down delay) to keep the panel power up across a sequence of
1937 * operations.
1938 */
1939 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1940 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1941}
1942
Ville Syrjälä951468f2014-09-04 14:55:31 +03001943/*
1944 * Must be paired with edp_panel_vdd_on().
1945 * Must hold pps_mutex around the whole on/off sequence.
1946 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1947 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001948static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001949{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001950 struct drm_i915_private *dev_priv =
1951 intel_dp_to_dev(intel_dp)->dev_private;
1952
1953 lockdep_assert_held(&dev_priv->pps_mutex);
1954
Keith Packard97af61f572011-09-28 16:23:51 -07001955 if (!is_edp(intel_dp))
1956 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957
Rob Clarke2c719b2014-12-15 13:56:32 -05001958 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001959 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001960
Keith Packardbd943152011-09-18 23:09:52 -07001961 intel_dp->want_panel_vdd = false;
1962
Imre Deakaba86892014-07-30 15:57:31 +03001963 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001964 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001965 else
1966 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001967}
1968
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001969static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001970{
Paulo Zanoni30add222012-10-26 19:05:45 -02001971 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001972 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001973 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001974 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001975
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001976 lockdep_assert_held(&dev_priv->pps_mutex);
1977
Keith Packard97af61f572011-09-28 16:23:51 -07001978 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001979 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001980
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001981 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1982 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001983
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001984 if (WARN(edp_have_panel_power(intel_dp),
1985 "eDP port %c panel power already on\n",
1986 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001987 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001988
Daniel Vetter4be73782014-01-17 14:39:48 +01001989 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001990
Jani Nikulabf13e812013-09-06 07:40:05 +03001991 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001992 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001993 if (IS_GEN5(dev)) {
1994 /* ILK workaround: disable reset around power sequence */
1995 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001996 I915_WRITE(pp_ctrl_reg, pp);
1997 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001998 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001999
Keith Packard1c0ae802011-09-19 13:59:29 -07002000 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002001 if (!IS_GEN5(dev))
2002 pp |= PANEL_POWER_RESET;
2003
Jesse Barnes453c5422013-03-28 09:55:41 -07002004 I915_WRITE(pp_ctrl_reg, pp);
2005 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002006
Daniel Vetter4be73782014-01-17 14:39:48 +01002007 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002008 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002009
Keith Packard05ce1a42011-09-29 16:33:01 -07002010 if (IS_GEN5(dev)) {
2011 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002012 I915_WRITE(pp_ctrl_reg, pp);
2013 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002014 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002015}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002016
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002017void intel_edp_panel_on(struct intel_dp *intel_dp)
2018{
2019 if (!is_edp(intel_dp))
2020 return;
2021
2022 pps_lock(intel_dp);
2023 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002024 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002025}
2026
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002027
2028static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002029{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002030 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2031 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002033 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002034 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002035 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002037
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002038 lockdep_assert_held(&dev_priv->pps_mutex);
2039
Keith Packard97af61f572011-09-28 16:23:51 -07002040 if (!is_edp(intel_dp))
2041 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002042
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002043 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2044 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002045
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002046 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2047 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002048
Jesse Barnes453c5422013-03-28 09:55:41 -07002049 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002050 /* We need to switch off panel power _and_ force vdd, for otherwise some
2051 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002052 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2053 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002054
Jani Nikulabf13e812013-09-06 07:40:05 +03002055 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002056
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002057 intel_dp->want_panel_vdd = false;
2058
Jesse Barnes453c5422013-03-28 09:55:41 -07002059 I915_WRITE(pp_ctrl_reg, pp);
2060 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002061
Abhay Kumard28d4732016-01-22 17:39:04 -08002062 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002063 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002064
2065 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002066 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002067 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002068}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002069
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002070void intel_edp_panel_off(struct intel_dp *intel_dp)
2071{
2072 if (!is_edp(intel_dp))
2073 return;
2074
2075 pps_lock(intel_dp);
2076 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002077 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002078}
2079
Jani Nikula1250d102014-08-12 17:11:39 +03002080/* Enable backlight in the panel power control. */
2081static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002082{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2084 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002087 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002088
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002089 /*
2090 * If we enable the backlight right away following a panel power
2091 * on, we may see slight flicker as the panel syncs with the eDP
2092 * link. So delay a bit to make sure the image is solid before
2093 * allowing it to appear.
2094 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002095 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002096
Ville Syrjälä773538e82014-09-04 14:54:56 +03002097 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002098
Jesse Barnes453c5422013-03-28 09:55:41 -07002099 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002100 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002101
Jani Nikulabf13e812013-09-06 07:40:05 +03002102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002103
2104 I915_WRITE(pp_ctrl_reg, pp);
2105 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002106
Ville Syrjälä773538e82014-09-04 14:54:56 +03002107 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002108}
2109
Jani Nikula1250d102014-08-12 17:11:39 +03002110/* Enable backlight PWM and backlight PP control. */
2111void intel_edp_backlight_on(struct intel_dp *intel_dp)
2112{
2113 if (!is_edp(intel_dp))
2114 return;
2115
2116 DRM_DEBUG_KMS("\n");
2117
2118 intel_panel_enable_backlight(intel_dp->attached_connector);
2119 _intel_edp_backlight_on(intel_dp);
2120}
2121
2122/* Disable backlight in the panel power control. */
2123static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002124{
Paulo Zanoni30add222012-10-26 19:05:45 -02002125 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002126 struct drm_i915_private *dev_priv = dev->dev_private;
2127 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002128 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129
Keith Packardf01eca22011-09-28 16:48:10 -07002130 if (!is_edp(intel_dp))
2131 return;
2132
Ville Syrjälä773538e82014-09-04 14:54:56 +03002133 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002134
Jesse Barnes453c5422013-03-28 09:55:41 -07002135 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002136 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002137
Jani Nikulabf13e812013-09-06 07:40:05 +03002138 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002139
2140 I915_WRITE(pp_ctrl_reg, pp);
2141 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002142
Ville Syrjälä773538e82014-09-04 14:54:56 +03002143 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002144
Paulo Zanonidce56b32013-12-19 14:29:40 -02002145 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002146 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002147}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002148
Jani Nikula1250d102014-08-12 17:11:39 +03002149/* Disable backlight PP control and backlight PWM. */
2150void intel_edp_backlight_off(struct intel_dp *intel_dp)
2151{
2152 if (!is_edp(intel_dp))
2153 return;
2154
2155 DRM_DEBUG_KMS("\n");
2156
2157 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002158 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160
Jani Nikula73580fb72014-08-12 17:11:41 +03002161/*
2162 * Hook for controlling the panel power control backlight through the bl_power
2163 * sysfs attribute. Take care to handle multiple calls.
2164 */
2165static void intel_edp_backlight_power(struct intel_connector *connector,
2166 bool enable)
2167{
2168 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002169 bool is_enabled;
2170
Ville Syrjälä773538e82014-09-04 14:54:56 +03002171 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002172 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002173 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002174
2175 if (is_enabled == enable)
2176 return;
2177
Jani Nikula23ba9372014-08-27 14:08:43 +03002178 DRM_DEBUG_KMS("panel power control backlight %s\n",
2179 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002180
2181 if (enable)
2182 _intel_edp_backlight_on(intel_dp);
2183 else
2184 _intel_edp_backlight_off(intel_dp);
2185}
2186
Ville Syrjälä64e10772015-10-29 21:26:01 +02002187static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2188{
2189 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2190 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2191 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2192
2193 I915_STATE_WARN(cur_state != state,
2194 "DP port %c state assertion failure (expected %s, current %s)\n",
2195 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002196 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002197}
2198#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2199
2200static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2201{
2202 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2203
2204 I915_STATE_WARN(cur_state != state,
2205 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002206 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002207}
2208#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2209#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2210
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002211static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002212{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002213 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002214 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2215 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002216
Ville Syrjälä64e10772015-10-29 21:26:01 +02002217 assert_pipe_disabled(dev_priv, crtc->pipe);
2218 assert_dp_port_disabled(intel_dp);
2219 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002220
Ville Syrjäläabfce942015-10-29 21:26:03 +02002221 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2222 crtc->config->port_clock);
2223
2224 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2225
2226 if (crtc->config->port_clock == 162000)
2227 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2228 else
2229 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2230
2231 I915_WRITE(DP_A, intel_dp->DP);
2232 POSTING_READ(DP_A);
2233 udelay(500);
2234
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002235 /*
2236 * [DevILK] Work around required when enabling DP PLL
2237 * while a pipe is enabled going to FDI:
2238 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2239 * 2. Program DP PLL enable
2240 */
2241 if (IS_GEN5(dev_priv))
2242 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2243
Daniel Vetter07679352012-09-06 22:15:42 +02002244 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002245
Daniel Vetter07679352012-09-06 22:15:42 +02002246 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002247 POSTING_READ(DP_A);
2248 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002249}
2250
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002251static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002252{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002254 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2255 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002256
Ville Syrjälä64e10772015-10-29 21:26:01 +02002257 assert_pipe_disabled(dev_priv, crtc->pipe);
2258 assert_dp_port_disabled(intel_dp);
2259 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002260
Ville Syrjäläabfce942015-10-29 21:26:03 +02002261 DRM_DEBUG_KMS("disabling eDP PLL\n");
2262
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002263 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002264
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002265 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002266 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002267 udelay(200);
2268}
2269
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002270/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002271void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002272{
2273 int ret, i;
2274
2275 /* Should have a valid DPCD by this point */
2276 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2277 return;
2278
2279 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002280 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2281 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002282 } else {
2283 /*
2284 * When turning on, we need to retry for 1ms to give the sink
2285 * time to wake up.
2286 */
2287 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002288 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2289 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002290 if (ret == 1)
2291 break;
2292 msleep(1);
2293 }
2294 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002295
2296 if (ret != 1)
2297 DRM_DEBUG_KMS("failed to %s sink power state\n",
2298 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002299}
2300
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002301static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2302 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002303{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002304 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002305 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002306 struct drm_device *dev = encoder->base.dev;
2307 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002308 enum intel_display_power_domain power_domain;
2309 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002310 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002311
2312 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002313 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002314 return false;
2315
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002316 ret = false;
2317
Imre Deak6d129be2014-03-05 16:20:54 +02002318 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002319
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002320 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002321 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002322
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002323 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002324 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002325 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002326 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002327
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002328 for_each_pipe(dev_priv, p) {
2329 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2330 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2331 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002332 ret = true;
2333
2334 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002335 }
2336 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002337
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002338 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002339 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002340 } else if (IS_CHERRYVIEW(dev)) {
2341 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2342 } else {
2343 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002344 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002345
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002346 ret = true;
2347
2348out:
2349 intel_display_power_put(dev_priv, power_domain);
2350
2351 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002352}
2353
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002354static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002355 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002356{
2357 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002358 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002359 struct drm_device *dev = encoder->base.dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 enum port port = dp_to_dig_port(intel_dp)->port;
2362 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002363
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002364 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002365
2366 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002367
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002368 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002369 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2370
2371 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002372 flags |= DRM_MODE_FLAG_PHSYNC;
2373 else
2374 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002375
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002376 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002377 flags |= DRM_MODE_FLAG_PVSYNC;
2378 else
2379 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002380 } else {
2381 if (tmp & DP_SYNC_HS_HIGH)
2382 flags |= DRM_MODE_FLAG_PHSYNC;
2383 else
2384 flags |= DRM_MODE_FLAG_NHSYNC;
2385
2386 if (tmp & DP_SYNC_VS_HIGH)
2387 flags |= DRM_MODE_FLAG_PVSYNC;
2388 else
2389 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002390 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002391
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002392 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002393
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002394 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002395 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002396 pipe_config->limited_color_range = true;
2397
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002398 pipe_config->has_dp_encoder = true;
2399
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002400 pipe_config->lane_count =
2401 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2402
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002403 intel_dp_get_m_n(crtc, pipe_config);
2404
Ville Syrjälä18442d02013-09-13 16:00:08 +03002405 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002406 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002407 pipe_config->port_clock = 162000;
2408 else
2409 pipe_config->port_clock = 270000;
2410 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002411
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002412 pipe_config->base.adjusted_mode.crtc_clock =
2413 intel_dotclock_calculate(pipe_config->port_clock,
2414 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002415
Jani Nikula6aa23e62016-03-24 17:50:20 +02002416 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2417 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002418 /*
2419 * This is a big fat ugly hack.
2420 *
2421 * Some machines in UEFI boot mode provide us a VBT that has 18
2422 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2423 * unknown we fail to light up. Yet the same BIOS boots up with
2424 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2425 * max, not what it tells us to use.
2426 *
2427 * Note: This will still be broken if the eDP panel is not lit
2428 * up by the BIOS, and thus we can't get the mode at module
2429 * load.
2430 */
2431 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002432 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2433 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002434 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002435}
2436
Daniel Vettere8cb4552012-07-01 13:05:48 +02002437static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002438{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002439 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002440 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002441 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002443 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002444 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002445
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002446 if (HAS_PSR(dev) && !HAS_DDI(dev))
2447 intel_psr_disable(intel_dp);
2448
Daniel Vetter6cb49832012-05-20 17:14:50 +02002449 /* Make sure the panel is off before trying to change the mode. But also
2450 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002451 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002452 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002453 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002454 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002455
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002456 /* disable the port before the pipe on g4x */
2457 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002458 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002459}
2460
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002461static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002462{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002463 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002464 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002465
Ville Syrjälä49277c32014-03-31 18:21:26 +03002466 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002467
2468 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002469 if (port == PORT_A)
2470 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002471}
2472
2473static void vlv_post_disable_dp(struct intel_encoder *encoder)
2474{
2475 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2476
2477 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002478}
2479
Ville Syrjälä580d3812014-04-09 13:29:00 +03002480static void chv_post_disable_dp(struct intel_encoder *encoder)
2481{
2482 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002483 struct drm_device *dev = encoder->base.dev;
2484 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002485
2486 intel_dp_link_down(intel_dp);
2487
Ville Syrjäläa5805162015-05-26 20:42:30 +03002488 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002489
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002490 /* Assert data lane reset */
2491 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002492
Ville Syrjäläa5805162015-05-26 20:42:30 +03002493 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002494}
2495
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002496static void
2497_intel_dp_set_link_train(struct intel_dp *intel_dp,
2498 uint32_t *DP,
2499 uint8_t dp_train_pat)
2500{
2501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2502 struct drm_device *dev = intel_dig_port->base.base.dev;
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 enum port port = intel_dig_port->port;
2505
2506 if (HAS_DDI(dev)) {
2507 uint32_t temp = I915_READ(DP_TP_CTL(port));
2508
2509 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2510 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2511 else
2512 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2513
2514 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2515 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2516 case DP_TRAINING_PATTERN_DISABLE:
2517 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2518
2519 break;
2520 case DP_TRAINING_PATTERN_1:
2521 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2522 break;
2523 case DP_TRAINING_PATTERN_2:
2524 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2525 break;
2526 case DP_TRAINING_PATTERN_3:
2527 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2528 break;
2529 }
2530 I915_WRITE(DP_TP_CTL(port), temp);
2531
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002532 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2533 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002534 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2535
2536 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2537 case DP_TRAINING_PATTERN_DISABLE:
2538 *DP |= DP_LINK_TRAIN_OFF_CPT;
2539 break;
2540 case DP_TRAINING_PATTERN_1:
2541 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2542 break;
2543 case DP_TRAINING_PATTERN_2:
2544 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2545 break;
2546 case DP_TRAINING_PATTERN_3:
2547 DRM_ERROR("DP training pattern 3 not supported\n");
2548 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2549 break;
2550 }
2551
2552 } else {
2553 if (IS_CHERRYVIEW(dev))
2554 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2555 else
2556 *DP &= ~DP_LINK_TRAIN_MASK;
2557
2558 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2559 case DP_TRAINING_PATTERN_DISABLE:
2560 *DP |= DP_LINK_TRAIN_OFF;
2561 break;
2562 case DP_TRAINING_PATTERN_1:
2563 *DP |= DP_LINK_TRAIN_PAT_1;
2564 break;
2565 case DP_TRAINING_PATTERN_2:
2566 *DP |= DP_LINK_TRAIN_PAT_2;
2567 break;
2568 case DP_TRAINING_PATTERN_3:
2569 if (IS_CHERRYVIEW(dev)) {
2570 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2571 } else {
2572 DRM_ERROR("DP training pattern 3 not supported\n");
2573 *DP |= DP_LINK_TRAIN_PAT_2;
2574 }
2575 break;
2576 }
2577 }
2578}
2579
2580static void intel_dp_enable_port(struct intel_dp *intel_dp)
2581{
2582 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2583 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002584 struct intel_crtc *crtc =
2585 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002586
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002587 /* enable with pattern 1 (as per spec) */
2588 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2589 DP_TRAINING_PATTERN_1);
2590
2591 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2592 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002593
2594 /*
2595 * Magic for VLV/CHV. We _must_ first set up the register
2596 * without actually enabling the port, and then do another
2597 * write to enable the port. Otherwise link training will
2598 * fail when the power sequencer is freshly used for this port.
2599 */
2600 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002601 if (crtc->config->has_audio)
2602 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002603
2604 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2605 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002606}
2607
Daniel Vettere8cb4552012-07-01 13:05:48 +02002608static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002609{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002610 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2611 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002612 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002613 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002614 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002615 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002616
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002617 if (WARN_ON(dp_reg & DP_PORT_EN))
2618 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002619
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002620 pps_lock(intel_dp);
2621
Wayne Boyer666a4532015-12-09 12:29:35 -08002622 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002623 vlv_init_panel_power_sequencer(intel_dp);
2624
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002625 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002626
2627 edp_panel_vdd_on(intel_dp);
2628 edp_panel_on(intel_dp);
2629 edp_panel_vdd_off(intel_dp, true);
2630
2631 pps_unlock(intel_dp);
2632
Wayne Boyer666a4532015-12-09 12:29:35 -08002633 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002634 unsigned int lane_mask = 0x0;
2635
2636 if (IS_CHERRYVIEW(dev))
2637 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2638
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002639 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2640 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002641 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002642
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2644 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002645 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002647 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002648 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002649 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002650 intel_audio_codec_enable(encoder);
2651 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002652}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002653
Jani Nikulaecff4f32013-09-06 07:38:29 +03002654static void g4x_enable_dp(struct intel_encoder *encoder)
2655{
Jani Nikula828f5c62013-09-05 16:44:45 +03002656 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2657
Jani Nikulaecff4f32013-09-06 07:38:29 +03002658 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002659 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002661
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002662static void vlv_enable_dp(struct intel_encoder *encoder)
2663{
Jani Nikula828f5c62013-09-05 16:44:45 +03002664 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2665
Daniel Vetter4be73782014-01-17 14:39:48 +01002666 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002667 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002668}
2669
Jani Nikulaecff4f32013-09-06 07:38:29 +03002670static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002671{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002672 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002673 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002675 intel_dp_prepare(encoder);
2676
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002677 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002678 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002679 ironlake_edp_pll_on(intel_dp);
2680}
2681
Ville Syrjälä83b84592014-10-16 21:29:51 +03002682static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2683{
2684 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2685 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2686 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002687 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002688
2689 edp_panel_vdd_off_sync(intel_dp);
2690
2691 /*
2692 * VLV seems to get confused when multiple power seqeuencers
2693 * have the same port selected (even if only one has power/vdd
2694 * enabled). The failure manifests as vlv_wait_port_ready() failing
2695 * CHV on the other hand doesn't seem to mind having the same port
2696 * selected in multiple power seqeuencers, but let's clear the
2697 * port select always when logically disconnecting a power sequencer
2698 * from a port.
2699 */
2700 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2701 pipe_name(pipe), port_name(intel_dig_port->port));
2702 I915_WRITE(pp_on_reg, 0);
2703 POSTING_READ(pp_on_reg);
2704
2705 intel_dp->pps_pipe = INVALID_PIPE;
2706}
2707
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002708static void vlv_steal_power_sequencer(struct drm_device *dev,
2709 enum pipe pipe)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_encoder *encoder;
2713
2714 lockdep_assert_held(&dev_priv->pps_mutex);
2715
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002716 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2717 return;
2718
Jani Nikula19c80542015-12-16 12:48:16 +02002719 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002720 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002721 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002722
2723 if (encoder->type != INTEL_OUTPUT_EDP)
2724 continue;
2725
2726 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002727 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002728
2729 if (intel_dp->pps_pipe != pipe)
2730 continue;
2731
2732 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002733 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002734
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002735 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002736 "stealing pipe %c power sequencer from active eDP port %c\n",
2737 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002738
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002739 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002740 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002741 }
2742}
2743
2744static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2745{
2746 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2747 struct intel_encoder *encoder = &intel_dig_port->base;
2748 struct drm_device *dev = encoder->base.dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751
2752 lockdep_assert_held(&dev_priv->pps_mutex);
2753
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002754 if (!is_edp(intel_dp))
2755 return;
2756
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002757 if (intel_dp->pps_pipe == crtc->pipe)
2758 return;
2759
2760 /*
2761 * If another power sequencer was being used on this
2762 * port previously make sure to turn off vdd there while
2763 * we still have control of it.
2764 */
2765 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002766 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767
2768 /*
2769 * We may be stealing the power
2770 * sequencer from another port.
2771 */
2772 vlv_steal_power_sequencer(dev, crtc->pipe);
2773
2774 /* now it's all ours */
2775 intel_dp->pps_pipe = crtc->pipe;
2776
2777 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2778 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2779
2780 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002781 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2782 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002783}
2784
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002785static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2786{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002787 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002788
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002789 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002790}
2791
Jani Nikulaecff4f32013-09-06 07:38:29 +03002792static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002793{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002794 intel_dp_prepare(encoder);
2795
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002796 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002797}
2798
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002799static void chv_pre_enable_dp(struct intel_encoder *encoder)
2800{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002801 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002802
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002803 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002804
2805 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002806 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002807}
2808
Ville Syrjälä9197c882014-04-09 13:29:05 +03002809static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2810{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002811 intel_dp_prepare(encoder);
2812
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002813 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002814}
2815
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002816static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2817{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002818 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002819}
2820
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002821/*
2822 * Fetch AUX CH registers 0x202 - 0x207 which contain
2823 * link status information
2824 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002825bool
Keith Packard93f62da2011-11-01 19:45:03 -07002826intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002827{
Lyude9f085eb2016-04-13 10:58:33 -04002828 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2829 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002830}
2831
Paulo Zanoni11002442014-06-13 18:45:41 -03002832/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002833uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002834intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002835{
Paulo Zanoni30add222012-10-26 19:05:45 -02002836 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302837 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002838 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002839
Vandana Kannan93147262014-11-18 15:45:29 +05302840 if (IS_BROXTON(dev))
2841 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2842 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002843 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302844 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002845 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002846 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302847 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002848 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302849 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002850 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302851 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002852 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302853 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002854}
2855
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002856uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002857intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2858{
Paulo Zanoni30add222012-10-26 19:05:45 -02002859 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002860 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002861
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002862 if (INTEL_INFO(dev)->gen >= 9) {
2863 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2864 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2865 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2866 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2867 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2868 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2869 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302870 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2871 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002872 default:
2873 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2874 }
2875 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002876 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2878 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2880 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2881 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2882 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002884 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002886 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002887 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002888 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2890 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2892 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2893 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2894 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2895 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002896 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302897 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002898 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002899 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002900 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002906 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908 }
2909 } else {
2910 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2914 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002918 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302919 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002920 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921 }
2922}
2923
Daniel Vetter5829975c2015-04-16 11:36:52 +02002924static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002925{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002926 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002927 unsigned long demph_reg_value, preemph_reg_value,
2928 uniqtranscale_reg_value;
2929 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930
2931 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302932 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002933 preemph_reg_value = 0x0004000;
2934 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 demph_reg_value = 0x2B405555;
2937 uniqtranscale_reg_value = 0x552AB83A;
2938 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002940 demph_reg_value = 0x2B404040;
2941 uniqtranscale_reg_value = 0x5548B83A;
2942 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002944 demph_reg_value = 0x2B245555;
2945 uniqtranscale_reg_value = 0x5560B83A;
2946 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002948 demph_reg_value = 0x2B405555;
2949 uniqtranscale_reg_value = 0x5598DA3A;
2950 break;
2951 default:
2952 return 0;
2953 }
2954 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002956 preemph_reg_value = 0x0002000;
2957 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002959 demph_reg_value = 0x2B404040;
2960 uniqtranscale_reg_value = 0x5552B83A;
2961 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002963 demph_reg_value = 0x2B404848;
2964 uniqtranscale_reg_value = 0x5580B83A;
2965 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002967 demph_reg_value = 0x2B404040;
2968 uniqtranscale_reg_value = 0x55ADDA3A;
2969 break;
2970 default:
2971 return 0;
2972 }
2973 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302974 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 preemph_reg_value = 0x0000000;
2976 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002978 demph_reg_value = 0x2B305555;
2979 uniqtranscale_reg_value = 0x5570B83A;
2980 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002982 demph_reg_value = 0x2B2B4040;
2983 uniqtranscale_reg_value = 0x55ADDA3A;
2984 break;
2985 default:
2986 return 0;
2987 }
2988 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990 preemph_reg_value = 0x0006000;
2991 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002993 demph_reg_value = 0x1B405555;
2994 uniqtranscale_reg_value = 0x55ADDA3A;
2995 break;
2996 default:
2997 return 0;
2998 }
2999 break;
3000 default:
3001 return 0;
3002 }
3003
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003004 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3005 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006
3007 return 0;
3008}
3009
Daniel Vetter5829975c2015-04-16 11:36:52 +02003010static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003011{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003012 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3013 u32 deemph_reg_value, margin_reg_value;
3014 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003015 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003016
3017 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003019 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003021 deemph_reg_value = 128;
3022 margin_reg_value = 52;
3023 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003025 deemph_reg_value = 128;
3026 margin_reg_value = 77;
3027 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003029 deemph_reg_value = 128;
3030 margin_reg_value = 102;
3031 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003033 deemph_reg_value = 128;
3034 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003035 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003036 break;
3037 default:
3038 return 0;
3039 }
3040 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003044 deemph_reg_value = 85;
3045 margin_reg_value = 78;
3046 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003048 deemph_reg_value = 85;
3049 margin_reg_value = 116;
3050 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003052 deemph_reg_value = 85;
3053 margin_reg_value = 154;
3054 break;
3055 default:
3056 return 0;
3057 }
3058 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303059 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003060 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003062 deemph_reg_value = 64;
3063 margin_reg_value = 104;
3064 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003066 deemph_reg_value = 64;
3067 margin_reg_value = 154;
3068 break;
3069 default:
3070 return 0;
3071 }
3072 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003076 deemph_reg_value = 43;
3077 margin_reg_value = 154;
3078 break;
3079 default:
3080 return 0;
3081 }
3082 break;
3083 default:
3084 return 0;
3085 }
3086
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003087 chv_set_phy_signal_level(encoder, deemph_reg_value,
3088 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003089
3090 return 0;
3091}
3092
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003093static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003094gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003095{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003096 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003097
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003100 default:
3101 signal_levels |= DP_VOLTAGE_0_4;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 signal_levels |= DP_VOLTAGE_0_6;
3105 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003107 signal_levels |= DP_VOLTAGE_0_8;
3108 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003110 signal_levels |= DP_VOLTAGE_1_2;
3111 break;
3112 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003113 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003115 default:
3116 signal_levels |= DP_PRE_EMPHASIS_0;
3117 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003119 signal_levels |= DP_PRE_EMPHASIS_3_5;
3120 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303121 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003122 signal_levels |= DP_PRE_EMPHASIS_6;
3123 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003125 signal_levels |= DP_PRE_EMPHASIS_9_5;
3126 break;
3127 }
3128 return signal_levels;
3129}
3130
Zhenyu Wange3421a12010-04-08 09:43:27 +08003131/* Gen6's DP voltage swing and pre-emphasis control */
3132static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003133gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003134{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003135 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3136 DP_TRAIN_PRE_EMPHASIS_MASK);
3137 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003140 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003142 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003145 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003148 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003151 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003152 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003153 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3154 "0x%x\n", signal_levels);
3155 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003156 }
3157}
3158
Keith Packard1a2eb462011-11-16 16:26:07 -08003159/* Gen7's DP voltage swing and pre-emphasis control */
3160static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003161gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003162{
3163 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3164 DP_TRAIN_PRE_EMPHASIS_MASK);
3165 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003167 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003169 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003171 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3172
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003174 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003176 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3177
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003179 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003181 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3182
3183 default:
3184 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3185 "0x%x\n", signal_levels);
3186 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3187 }
3188}
3189
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003190void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003191intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003192{
3193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003194 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003195 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003196 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003197 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003198 uint8_t train_set = intel_dp->train_set[0];
3199
David Weinehallf8896f52015-06-25 11:11:03 +03003200 if (HAS_DDI(dev)) {
3201 signal_levels = ddi_signal_levels(intel_dp);
3202
3203 if (IS_BROXTON(dev))
3204 signal_levels = 0;
3205 else
3206 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003207 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003208 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003209 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003210 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003211 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003212 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003213 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003214 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003215 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003216 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3217 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003218 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003219 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3220 }
3221
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303222 if (mask)
3223 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3224
3225 DRM_DEBUG_KMS("Using vswing level %d\n",
3226 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3227 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3228 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3229 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003230
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003231 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003232
3233 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3234 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003235}
3236
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003237void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003238intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3239 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003240{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003241 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003242 struct drm_i915_private *dev_priv =
3243 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003244
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003245 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003246
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003247 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003248 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003249}
3250
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003251void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003252{
3253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3254 struct drm_device *dev = intel_dig_port->base.base.dev;
3255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 enum port port = intel_dig_port->port;
3257 uint32_t val;
3258
3259 if (!HAS_DDI(dev))
3260 return;
3261
3262 val = I915_READ(DP_TP_CTL(port));
3263 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3264 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3265 I915_WRITE(DP_TP_CTL(port), val);
3266
3267 /*
3268 * On PORT_A we can have only eDP in SST mode. There the only reason
3269 * we need to set idle transmission mode is to work around a HW issue
3270 * where we enable the pipe while not in idle link-training mode.
3271 * In this case there is requirement to wait for a minimum number of
3272 * idle patterns to be sent.
3273 */
3274 if (port == PORT_A)
3275 return;
3276
3277 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3278 1))
3279 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3280}
3281
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003283intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003286 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003287 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003288 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003290 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003292 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003293 return;
3294
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003295 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003296 return;
3297
Zhao Yakui28c97732009-10-09 11:39:41 +08003298 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003299
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003300 if ((IS_GEN7(dev) && port == PORT_A) ||
3301 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003302 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003303 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003304 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003305 if (IS_CHERRYVIEW(dev))
3306 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3307 else
3308 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003309 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003310 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003311 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003312 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003313
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003314 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3315 I915_WRITE(intel_dp->output_reg, DP);
3316 POSTING_READ(intel_dp->output_reg);
3317
3318 /*
3319 * HW workaround for IBX, we need to move the port
3320 * to transcoder A after disabling it to allow the
3321 * matching HDMI port to be enabled on transcoder A.
3322 */
3323 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003324 /*
3325 * We get CPU/PCH FIFO underruns on the other pipe when
3326 * doing the workaround. Sweep them under the rug.
3327 */
3328 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3329 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3330
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003331 /* always enable with pattern 1 (as per spec) */
3332 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3333 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3334 I915_WRITE(intel_dp->output_reg, DP);
3335 POSTING_READ(intel_dp->output_reg);
3336
3337 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003338 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003339 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003340
3341 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3342 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3343 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003344 }
3345
Keith Packardf01eca22011-09-28 16:48:10 -07003346 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003347
3348 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349}
3350
Keith Packard26d61aa2011-07-25 20:01:09 -07003351static bool
3352intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003353{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003354 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3355 struct drm_device *dev = dig_port->base.base.dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357
Lyude9f085eb2016-04-13 10:58:33 -04003358 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3359 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003360 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003361
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003362 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003363
Adam Jacksonedb39242012-09-18 10:58:49 -04003364 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3365 return false; /* DPCD not present */
3366
Lyude9f085eb2016-04-13 10:58:33 -04003367 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3368 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303369 return false;
3370
3371 /*
3372 * Sink count can change between short pulse hpd hence
3373 * a member variable in intel_dp will track any changes
3374 * between short pulse interrupts.
3375 */
3376 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3377
3378 /*
3379 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3380 * a dongle is present but no display. Unless we require to know
3381 * if a dongle is present or not, we don't need to update
3382 * downstream port information. So, an early return here saves
3383 * time from performing other operations which are not required.
3384 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303385 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303386 return false;
3387
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003388 /* Check if the panel supports PSR */
3389 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003390 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003391 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3392 intel_dp->psr_dpcd,
3393 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003394 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3395 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003396 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003397 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303398
3399 if (INTEL_INFO(dev)->gen >= 9 &&
3400 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3401 uint8_t frame_sync_cap;
3402
3403 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003404 drm_dp_dpcd_read(&intel_dp->aux,
3405 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3406 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303407 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3408 /* PSR2 needs frame sync as well */
3409 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3410 DRM_DEBUG_KMS("PSR2 %s on sink",
3411 dev_priv->psr.psr2_support ? "supported" : "not supported");
3412 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003413
3414 /* Read the eDP Display control capabilities registers */
3415 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3416 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003417 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003418 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3419 sizeof(intel_dp->edp_dpcd)))
3420 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3421 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003422 }
3423
Jani Nikulabc5133d2015-09-03 11:16:07 +03003424 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003425 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003426 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003427
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303428 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003429 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003430 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003431 int i;
3432
Lyude9f085eb2016-04-13 10:58:33 -04003433 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3434 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003435
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003436 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3437 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003438
3439 if (val == 0)
3440 break;
3441
Sonika Jindalaf77b972015-05-07 13:59:28 +05303442 /* Value read is in kHz while drm clock is saved in deca-kHz */
3443 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003444 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003445 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303446 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003447
3448 intel_dp_print_rates(intel_dp);
3449
Adam Jacksonedb39242012-09-18 10:58:49 -04003450 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3451 DP_DWN_STRM_PORT_PRESENT))
3452 return true; /* native DP sink */
3453
3454 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3455 return true; /* no per-port downstream info */
3456
Lyude9f085eb2016-04-13 10:58:33 -04003457 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3458 intel_dp->downstream_ports,
3459 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003460 return false; /* downstream port status fetch failed */
3461
3462 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003463}
3464
Adam Jackson0d198322012-05-14 16:05:47 -04003465static void
3466intel_dp_probe_oui(struct intel_dp *intel_dp)
3467{
3468 u8 buf[3];
3469
3470 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3471 return;
3472
Lyude9f085eb2016-04-13 10:58:33 -04003473 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003474 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3475 buf[0], buf[1], buf[2]);
3476
Lyude9f085eb2016-04-13 10:58:33 -04003477 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003478 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3479 buf[0], buf[1], buf[2]);
3480}
3481
Dave Airlie0e32b392014-05-02 14:02:48 +10003482static bool
3483intel_dp_probe_mst(struct intel_dp *intel_dp)
3484{
3485 u8 buf[1];
3486
Nathan Schulte7cc96132016-03-15 10:14:05 -05003487 if (!i915.enable_dp_mst)
3488 return false;
3489
Dave Airlie0e32b392014-05-02 14:02:48 +10003490 if (!intel_dp->can_mst)
3491 return false;
3492
3493 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3494 return false;
3495
Lyude9f085eb2016-04-13 10:58:33 -04003496 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003497 if (buf[0] & DP_MST_CAP) {
3498 DRM_DEBUG_KMS("Sink is MST capable\n");
3499 intel_dp->is_mst = true;
3500 } else {
3501 DRM_DEBUG_KMS("Sink is not MST capable\n");
3502 intel_dp->is_mst = false;
3503 }
3504 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003505
3506 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3507 return intel_dp->is_mst;
3508}
3509
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003510static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003511{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003512 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003513 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003514 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003515 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003516 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003517 int count = 0;
3518 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003519
3520 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003521 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003522 ret = -EIO;
3523 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003524 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003525
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003526 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003527 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003528 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003529 ret = -EIO;
3530 goto out;
3531 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003532
Rodrigo Vivic6297842015-11-05 10:50:20 -08003533 do {
3534 intel_wait_for_vblank(dev, intel_crtc->pipe);
3535
3536 if (drm_dp_dpcd_readb(&intel_dp->aux,
3537 DP_TEST_SINK_MISC, &buf) < 0) {
3538 ret = -EIO;
3539 goto out;
3540 }
3541 count = buf & DP_TEST_COUNT_MASK;
3542 } while (--attempts && count);
3543
3544 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003545 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003546 ret = -ETIMEDOUT;
3547 }
3548
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003549 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003550 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003551 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003552}
3553
3554static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3555{
3556 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003557 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003558 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3559 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003560 int ret;
3561
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003562 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3563 return -EIO;
3564
3565 if (!(buf & DP_TEST_CRC_SUPPORTED))
3566 return -ENOTTY;
3567
3568 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3569 return -EIO;
3570
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003571 if (buf & DP_TEST_SINK_START) {
3572 ret = intel_dp_sink_crc_stop(intel_dp);
3573 if (ret)
3574 return ret;
3575 }
3576
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003577 hsw_disable_ips(intel_crtc);
3578
3579 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3580 buf | DP_TEST_SINK_START) < 0) {
3581 hsw_enable_ips(intel_crtc);
3582 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003583 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003584
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003585 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003586 return 0;
3587}
3588
3589int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3590{
3591 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3592 struct drm_device *dev = dig_port->base.base.dev;
3593 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3594 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003595 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003596 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003597
3598 ret = intel_dp_sink_crc_start(intel_dp);
3599 if (ret)
3600 return ret;
3601
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003602 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003603 intel_wait_for_vblank(dev, intel_crtc->pipe);
3604
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003605 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003606 DP_TEST_SINK_MISC, &buf) < 0) {
3607 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003608 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003609 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003610 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003611
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003612 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003613
3614 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003615 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3616 ret = -ETIMEDOUT;
3617 goto stop;
3618 }
3619
3620 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3621 ret = -EIO;
3622 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003623 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003624
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003625stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003626 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003627 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003628}
3629
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003630static bool
3631intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3632{
Lyude9f085eb2016-04-13 10:58:33 -04003633 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003634 DP_DEVICE_SERVICE_IRQ_VECTOR,
3635 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003636}
3637
Dave Airlie0e32b392014-05-02 14:02:48 +10003638static bool
3639intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3640{
3641 int ret;
3642
Lyude9f085eb2016-04-13 10:58:33 -04003643 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003644 DP_SINK_COUNT_ESI,
3645 sink_irq_vector, 14);
3646 if (ret != 14)
3647 return false;
3648
3649 return true;
3650}
3651
Todd Previtec5d5ab72015-04-15 08:38:38 -07003652static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003653{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003654 uint8_t test_result = DP_TEST_ACK;
3655 return test_result;
3656}
3657
3658static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3659{
3660 uint8_t test_result = DP_TEST_NAK;
3661 return test_result;
3662}
3663
3664static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3665{
3666 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003667 struct intel_connector *intel_connector = intel_dp->attached_connector;
3668 struct drm_connector *connector = &intel_connector->base;
3669
3670 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003671 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003672 intel_dp->aux.i2c_defer_count > 6) {
3673 /* Check EDID read for NACKs, DEFERs and corruption
3674 * (DP CTS 1.2 Core r1.1)
3675 * 4.2.2.4 : Failed EDID read, I2C_NAK
3676 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3677 * 4.2.2.6 : EDID corruption detected
3678 * Use failsafe mode for all cases
3679 */
3680 if (intel_dp->aux.i2c_nack_count > 0 ||
3681 intel_dp->aux.i2c_defer_count > 0)
3682 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3683 intel_dp->aux.i2c_nack_count,
3684 intel_dp->aux.i2c_defer_count);
3685 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3686 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303687 struct edid *block = intel_connector->detect_edid;
3688
3689 /* We have to write the checksum
3690 * of the last block read
3691 */
3692 block += intel_connector->detect_edid->extensions;
3693
Todd Previte559be302015-05-04 07:48:20 -07003694 if (!drm_dp_dpcd_write(&intel_dp->aux,
3695 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303696 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003697 1))
Todd Previte559be302015-05-04 07:48:20 -07003698 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3699
3700 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3701 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3702 }
3703
3704 /* Set test active flag here so userspace doesn't interrupt things */
3705 intel_dp->compliance_test_active = 1;
3706
Todd Previtec5d5ab72015-04-15 08:38:38 -07003707 return test_result;
3708}
3709
3710static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3711{
3712 uint8_t test_result = DP_TEST_NAK;
3713 return test_result;
3714}
3715
3716static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3717{
3718 uint8_t response = DP_TEST_NAK;
3719 uint8_t rxdata = 0;
3720 int status = 0;
3721
Todd Previtec5d5ab72015-04-15 08:38:38 -07003722 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3723 if (status <= 0) {
3724 DRM_DEBUG_KMS("Could not read test request from sink\n");
3725 goto update_status;
3726 }
3727
3728 switch (rxdata) {
3729 case DP_TEST_LINK_TRAINING:
3730 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3731 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3732 response = intel_dp_autotest_link_training(intel_dp);
3733 break;
3734 case DP_TEST_LINK_VIDEO_PATTERN:
3735 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3736 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3737 response = intel_dp_autotest_video_pattern(intel_dp);
3738 break;
3739 case DP_TEST_LINK_EDID_READ:
3740 DRM_DEBUG_KMS("EDID test requested\n");
3741 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3742 response = intel_dp_autotest_edid(intel_dp);
3743 break;
3744 case DP_TEST_LINK_PHY_TEST_PATTERN:
3745 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3746 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3747 response = intel_dp_autotest_phy_pattern(intel_dp);
3748 break;
3749 default:
3750 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3751 break;
3752 }
3753
3754update_status:
3755 status = drm_dp_dpcd_write(&intel_dp->aux,
3756 DP_TEST_RESPONSE,
3757 &response, 1);
3758 if (status <= 0)
3759 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003760}
3761
Dave Airlie0e32b392014-05-02 14:02:48 +10003762static int
3763intel_dp_check_mst_status(struct intel_dp *intel_dp)
3764{
3765 bool bret;
3766
3767 if (intel_dp->is_mst) {
3768 u8 esi[16] = { 0 };
3769 int ret = 0;
3770 int retry;
3771 bool handled;
3772 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3773go_again:
3774 if (bret == true) {
3775
3776 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003777 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003778 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003779 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3780 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003781 intel_dp_stop_link_train(intel_dp);
3782 }
3783
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003784 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003785 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3786
3787 if (handled) {
3788 for (retry = 0; retry < 3; retry++) {
3789 int wret;
3790 wret = drm_dp_dpcd_write(&intel_dp->aux,
3791 DP_SINK_COUNT_ESI+1,
3792 &esi[1], 3);
3793 if (wret == 3) {
3794 break;
3795 }
3796 }
3797
3798 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3799 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003800 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003801 goto go_again;
3802 }
3803 } else
3804 ret = 0;
3805
3806 return ret;
3807 } else {
3808 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3809 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3810 intel_dp->is_mst = false;
3811 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3812 /* send a hotplug event */
3813 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3814 }
3815 }
3816 return -EINVAL;
3817}
3818
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303819static void
3820intel_dp_check_link_status(struct intel_dp *intel_dp)
3821{
3822 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3823 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3824 u8 link_status[DP_LINK_STATUS_SIZE];
3825
3826 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3827
3828 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3829 DRM_ERROR("Failed to get link status\n");
3830 return;
3831 }
3832
3833 if (!intel_encoder->base.crtc)
3834 return;
3835
3836 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3837 return;
3838
3839 /* if link training is requested we should perform it always */
3840 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3841 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3842 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3843 intel_encoder->base.name);
3844 intel_dp_start_link_train(intel_dp);
3845 intel_dp_stop_link_train(intel_dp);
3846 }
3847}
3848
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003849/*
3850 * According to DP spec
3851 * 5.1.2:
3852 * 1. Read DPCD
3853 * 2. Configure link according to Receiver Capabilities
3854 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3855 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303856 *
3857 * intel_dp_short_pulse - handles short pulse interrupts
3858 * when full detection is not required.
3859 * Returns %true if short pulse is handled and full detection
3860 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003861 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303862static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303863intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003864{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003865 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003866 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303867 u8 old_sink_count = intel_dp->sink_count;
3868 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003869
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303870 /*
3871 * Clearing compliance test variables to allow capturing
3872 * of values for next automated test request.
3873 */
3874 intel_dp->compliance_test_active = 0;
3875 intel_dp->compliance_test_type = 0;
3876 intel_dp->compliance_test_data = 0;
3877
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303878 /*
3879 * Now read the DPCD to see if it's actually running
3880 * If the current value of sink count doesn't match with
3881 * the value that was stored earlier or dpcd read failed
3882 * we need to do full detection
3883 */
3884 ret = intel_dp_get_dpcd(intel_dp);
3885
3886 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3887 /* No need to proceed if we are going to do full detect */
3888 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003889 }
3890
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003891 /* Try to read the source of the interrupt */
3892 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3893 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3894 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003895 drm_dp_dpcd_writeb(&intel_dp->aux,
3896 DP_DEVICE_SERVICE_IRQ_VECTOR,
3897 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003898
3899 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003900 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003901 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3902 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3903 }
3904
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303905 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3906 intel_dp_check_link_status(intel_dp);
3907 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303908
3909 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003910}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003911
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003912/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003913static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003914intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003915{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003916 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003917 uint8_t type;
3918
3919 if (!intel_dp_get_dpcd(intel_dp))
3920 return connector_status_disconnected;
3921
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303922 if (is_edp(intel_dp))
3923 return connector_status_connected;
3924
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003925 /* if there's no downstream port, we're done */
3926 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003927 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003928
3929 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003930 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3931 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003932
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303933 return intel_dp->sink_count ?
3934 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003935 }
3936
3937 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003938 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003939 return connector_status_connected;
3940
3941 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003942 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3943 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3944 if (type == DP_DS_PORT_TYPE_VGA ||
3945 type == DP_DS_PORT_TYPE_NON_EDID)
3946 return connector_status_unknown;
3947 } else {
3948 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3949 DP_DWN_STRM_PORT_TYPE_MASK;
3950 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3951 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3952 return connector_status_unknown;
3953 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003954
3955 /* Anything else is out of spec, warn and ignore */
3956 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003957 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003958}
3959
3960static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003961edp_detect(struct intel_dp *intel_dp)
3962{
3963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3964 enum drm_connector_status status;
3965
3966 status = intel_panel_detect(dev);
3967 if (status == connector_status_unknown)
3968 status = connector_status_connected;
3969
3970 return status;
3971}
3972
Jani Nikulab93433c2015-08-20 10:47:36 +03003973static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
3974 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003975{
Jani Nikulab93433c2015-08-20 10:47:36 +03003976 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003977
Jani Nikula0df53b72015-08-20 10:47:40 +03003978 switch (port->port) {
3979 case PORT_A:
3980 return true;
3981 case PORT_B:
3982 bit = SDE_PORTB_HOTPLUG;
3983 break;
3984 case PORT_C:
3985 bit = SDE_PORTC_HOTPLUG;
3986 break;
3987 case PORT_D:
3988 bit = SDE_PORTD_HOTPLUG;
3989 break;
3990 default:
3991 MISSING_CASE(port->port);
3992 return false;
3993 }
3994
3995 return I915_READ(SDEISR) & bit;
3996}
3997
3998static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
3999 struct intel_digital_port *port)
4000{
4001 u32 bit;
4002
4003 switch (port->port) {
4004 case PORT_A:
4005 return true;
4006 case PORT_B:
4007 bit = SDE_PORTB_HOTPLUG_CPT;
4008 break;
4009 case PORT_C:
4010 bit = SDE_PORTC_HOTPLUG_CPT;
4011 break;
4012 case PORT_D:
4013 bit = SDE_PORTD_HOTPLUG_CPT;
4014 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004015 case PORT_E:
4016 bit = SDE_PORTE_HOTPLUG_SPT;
4017 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004018 default:
4019 MISSING_CASE(port->port);
4020 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004021 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004022
Jani Nikulab93433c2015-08-20 10:47:36 +03004023 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004024}
4025
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004026static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004027 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004028{
Jani Nikula9642c812015-08-20 10:47:41 +03004029 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004030
Jani Nikula9642c812015-08-20 10:47:41 +03004031 switch (port->port) {
4032 case PORT_B:
4033 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4034 break;
4035 case PORT_C:
4036 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4037 break;
4038 case PORT_D:
4039 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4040 break;
4041 default:
4042 MISSING_CASE(port->port);
4043 return false;
4044 }
4045
4046 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4047}
4048
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004049static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4050 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004051{
4052 u32 bit;
4053
4054 switch (port->port) {
4055 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004056 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004057 break;
4058 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004059 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004060 break;
4061 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004062 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004063 break;
4064 default:
4065 MISSING_CASE(port->port);
4066 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004067 }
4068
Jani Nikula1d245982015-08-20 10:47:37 +03004069 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004070}
4071
Jani Nikulae464bfd2015-08-20 10:47:42 +03004072static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304073 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004074{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304075 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4076 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004077 u32 bit;
4078
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304079 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4080 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004081 case PORT_A:
4082 bit = BXT_DE_PORT_HP_DDIA;
4083 break;
4084 case PORT_B:
4085 bit = BXT_DE_PORT_HP_DDIB;
4086 break;
4087 case PORT_C:
4088 bit = BXT_DE_PORT_HP_DDIC;
4089 break;
4090 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304091 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004092 return false;
4093 }
4094
4095 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4096}
4097
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004098/*
4099 * intel_digital_port_connected - is the specified port connected?
4100 * @dev_priv: i915 private structure
4101 * @port: the port to test
4102 *
4103 * Return %true if @port is connected, %false otherwise.
4104 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304105bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004106 struct intel_digital_port *port)
4107{
Jani Nikula0df53b72015-08-20 10:47:40 +03004108 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004109 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004110 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004111 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004112 else if (IS_BROXTON(dev_priv))
4113 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004114 else if (IS_GM45(dev_priv))
4115 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004116 else
4117 return g4x_digital_port_connected(dev_priv, port);
4118}
4119
Keith Packard8c241fe2011-09-28 16:38:44 -07004120static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004121intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004122{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004123 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004124
Jani Nikula9cd300e2012-10-19 14:51:52 +03004125 /* use cached edid if we have one */
4126 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004127 /* invalid edid */
4128 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004129 return NULL;
4130
Jani Nikula55e9ede2013-10-01 10:38:54 +03004131 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004132 } else
4133 return drm_get_edid(&intel_connector->base,
4134 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004135}
4136
Chris Wilsonbeb60602014-09-02 20:04:00 +01004137static void
4138intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004139{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004140 struct intel_connector *intel_connector = intel_dp->attached_connector;
4141 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004142
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304143 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004144 edid = intel_dp_get_edid(intel_dp);
4145 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004146
Chris Wilsonbeb60602014-09-02 20:04:00 +01004147 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4148 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4149 else
4150 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4151}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004152
Chris Wilsonbeb60602014-09-02 20:04:00 +01004153static void
4154intel_dp_unset_edid(struct intel_dp *intel_dp)
4155{
4156 struct intel_connector *intel_connector = intel_dp->attached_connector;
4157
4158 kfree(intel_connector->detect_edid);
4159 intel_connector->detect_edid = NULL;
4160
4161 intel_dp->has_audio = false;
4162}
4163
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304164static void
4165intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004166{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304167 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004168 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004169 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4170 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004171 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004172 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004173 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004174 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004175 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004176
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004177 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4178 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004179
Chris Wilsond410b562014-09-02 20:03:59 +01004180 /* Can't disconnect eDP, but you can close the lid... */
4181 if (is_edp(intel_dp))
4182 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004183 else if (intel_digital_port_connected(to_i915(dev),
4184 dp_to_dig_port(intel_dp)))
4185 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004186 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004187 status = connector_status_disconnected;
4188
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304189 if (status != connector_status_connected) {
4190 intel_dp->compliance_test_active = 0;
4191 intel_dp->compliance_test_type = 0;
4192 intel_dp->compliance_test_data = 0;
4193
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004194 if (intel_dp->is_mst) {
4195 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4196 intel_dp->is_mst,
4197 intel_dp->mst_mgr.mst_state);
4198 intel_dp->is_mst = false;
4199 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4200 intel_dp->is_mst);
4201 }
4202
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004203 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304204 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004205
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304206 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4207 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4208
Adam Jackson0d198322012-05-14 16:05:47 -04004209 intel_dp_probe_oui(intel_dp);
4210
Dave Airlie0e32b392014-05-02 14:02:48 +10004211 ret = intel_dp_probe_mst(intel_dp);
4212 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304213 /*
4214 * If we are in MST mode then this connector
4215 * won't appear connected or have anything
4216 * with EDID on it
4217 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004218 status = connector_status_disconnected;
4219 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304220 } else if (connector->status == connector_status_connected) {
4221 /*
4222 * If display was connected already and is still connected
4223 * check links status, there has been known issues of
4224 * link loss triggerring long pulse!!!!
4225 */
4226 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4227 intel_dp_check_link_status(intel_dp);
4228 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4229 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004230 }
4231
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304232 /*
4233 * Clearing NACK and defer counts to get their exact values
4234 * while reading EDID which are required by Compliance tests
4235 * 4.2.2.4 and 4.2.2.5
4236 */
4237 intel_dp->aux.i2c_nack_count = 0;
4238 intel_dp->aux.i2c_defer_count = 0;
4239
Chris Wilsonbeb60602014-09-02 20:04:00 +01004240 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004241
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004242 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304243 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004244
Todd Previte09b1eb12015-04-20 15:27:34 -07004245 /* Try to read the source of the interrupt */
4246 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4247 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4248 /* Clear interrupt source */
4249 drm_dp_dpcd_writeb(&intel_dp->aux,
4250 DP_DEVICE_SERVICE_IRQ_VECTOR,
4251 sink_irq_vector);
4252
4253 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4254 intel_dp_handle_test_request(intel_dp);
4255 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4256 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4257 }
4258
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004259out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004260 if ((status != connector_status_connected) &&
4261 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304262 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304263
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004264 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304265 return;
4266}
4267
4268static enum drm_connector_status
4269intel_dp_detect(struct drm_connector *connector, bool force)
4270{
4271 struct intel_dp *intel_dp = intel_attached_dp(connector);
4272 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4273 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4274 struct intel_connector *intel_connector = to_intel_connector(connector);
4275
4276 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4277 connector->base.id, connector->name);
4278
4279 if (intel_dp->is_mst) {
4280 /* MST devices are disconnected from a monitor POV */
4281 intel_dp_unset_edid(intel_dp);
4282 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4283 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4284 return connector_status_disconnected;
4285 }
4286
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304287 /* If full detect is not performed yet, do a full detect */
4288 if (!intel_dp->detect_done)
4289 intel_dp_long_pulse(intel_dp->attached_connector);
4290
4291 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304292
4293 if (intel_connector->detect_edid)
4294 return connector_status_connected;
4295 else
4296 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004297}
4298
Chris Wilsonbeb60602014-09-02 20:04:00 +01004299static void
4300intel_dp_force(struct drm_connector *connector)
4301{
4302 struct intel_dp *intel_dp = intel_attached_dp(connector);
4303 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004304 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004305 enum intel_display_power_domain power_domain;
4306
4307 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4308 connector->base.id, connector->name);
4309 intel_dp_unset_edid(intel_dp);
4310
4311 if (connector->status != connector_status_connected)
4312 return;
4313
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004314 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4315 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004316
4317 intel_dp_set_edid(intel_dp);
4318
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004319 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004320
4321 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4322 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4323}
4324
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325static int intel_dp_get_modes(struct drm_connector *connector)
4326{
Jani Nikuladd06f902012-10-19 14:51:50 +03004327 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004328 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004329
Chris Wilsonbeb60602014-09-02 20:04:00 +01004330 edid = intel_connector->detect_edid;
4331 if (edid) {
4332 int ret = intel_connector_update_modes(connector, edid);
4333 if (ret)
4334 return ret;
4335 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004336
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004337 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004338 if (is_edp(intel_attached_dp(connector)) &&
4339 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004340 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004341
4342 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004343 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004344 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004345 drm_mode_probed_add(connector, mode);
4346 return 1;
4347 }
4348 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004349
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004350 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004351}
4352
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004353static bool
4354intel_dp_detect_audio(struct drm_connector *connector)
4355{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004356 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004357 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004358
Chris Wilsonbeb60602014-09-02 20:04:00 +01004359 edid = to_intel_connector(connector)->detect_edid;
4360 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004361 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004362
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004363 return has_audio;
4364}
4365
Chris Wilsonf6849602010-09-19 09:29:33 +01004366static int
4367intel_dp_set_property(struct drm_connector *connector,
4368 struct drm_property *property,
4369 uint64_t val)
4370{
Chris Wilsone953fd72011-02-21 22:23:52 +00004371 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004372 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004373 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4374 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004375 int ret;
4376
Rob Clark662595d2012-10-11 20:36:04 -05004377 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004378 if (ret)
4379 return ret;
4380
Chris Wilson3f43c482011-05-12 22:17:24 +01004381 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004382 int i = val;
4383 bool has_audio;
4384
4385 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004386 return 0;
4387
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004388 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004389
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004390 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004391 has_audio = intel_dp_detect_audio(connector);
4392 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004393 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004394
4395 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004396 return 0;
4397
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004398 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004399 goto done;
4400 }
4401
Chris Wilsone953fd72011-02-21 22:23:52 +00004402 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004403 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004404 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004405
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004406 switch (val) {
4407 case INTEL_BROADCAST_RGB_AUTO:
4408 intel_dp->color_range_auto = true;
4409 break;
4410 case INTEL_BROADCAST_RGB_FULL:
4411 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004412 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004413 break;
4414 case INTEL_BROADCAST_RGB_LIMITED:
4415 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004416 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004417 break;
4418 default:
4419 return -EINVAL;
4420 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004421
4422 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004423 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004424 return 0;
4425
Chris Wilsone953fd72011-02-21 22:23:52 +00004426 goto done;
4427 }
4428
Yuly Novikov53b41832012-10-26 12:04:00 +03004429 if (is_edp(intel_dp) &&
4430 property == connector->dev->mode_config.scaling_mode_property) {
4431 if (val == DRM_MODE_SCALE_NONE) {
4432 DRM_DEBUG_KMS("no scaling not supported\n");
4433 return -EINVAL;
4434 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004435 if (HAS_GMCH_DISPLAY(dev_priv) &&
4436 val == DRM_MODE_SCALE_CENTER) {
4437 DRM_DEBUG_KMS("centering not supported\n");
4438 return -EINVAL;
4439 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004440
4441 if (intel_connector->panel.fitting_mode == val) {
4442 /* the eDP scaling property is not changed */
4443 return 0;
4444 }
4445 intel_connector->panel.fitting_mode = val;
4446
4447 goto done;
4448 }
4449
Chris Wilsonf6849602010-09-19 09:29:33 +01004450 return -EINVAL;
4451
4452done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004453 if (intel_encoder->base.crtc)
4454 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004455
4456 return 0;
4457}
4458
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004459static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004460intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004461{
Jani Nikula1d508702012-10-19 14:51:49 +03004462 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004463
Chris Wilson10e972d2014-09-04 21:43:45 +01004464 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004465
Jani Nikula9cd300e2012-10-19 14:51:52 +03004466 if (!IS_ERR_OR_NULL(intel_connector->edid))
4467 kfree(intel_connector->edid);
4468
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004469 /* Can't call is_edp() since the encoder may have been destroyed
4470 * already. */
4471 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004472 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004473
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004474 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004475 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004476}
4477
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004478void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004479{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004480 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4481 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004482
Dave Airlie0e32b392014-05-02 14:02:48 +10004483 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004484 if (is_edp(intel_dp)) {
4485 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004486 /*
4487 * vdd might still be enabled do to the delayed vdd off.
4488 * Make sure vdd is actually turned off here.
4489 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004490 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004491 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004492 pps_unlock(intel_dp);
4493
Clint Taylor01527b32014-07-07 13:01:46 -07004494 if (intel_dp->edp_notifier.notifier_call) {
4495 unregister_reboot_notifier(&intel_dp->edp_notifier);
4496 intel_dp->edp_notifier.notifier_call = NULL;
4497 }
Keith Packardbd943152011-09-18 23:09:52 -07004498 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004499 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004500 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004501}
4502
Imre Deakbf93ba62016-04-18 10:04:21 +03004503void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004504{
4505 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4506
4507 if (!is_edp(intel_dp))
4508 return;
4509
Ville Syrjälä951468f2014-09-04 14:55:31 +03004510 /*
4511 * vdd might still be enabled do to the delayed vdd off.
4512 * Make sure vdd is actually turned off here.
4513 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004514 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004515 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004516 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004517 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004518}
4519
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004520static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4521{
4522 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4523 struct drm_device *dev = intel_dig_port->base.base.dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 enum intel_display_power_domain power_domain;
4526
4527 lockdep_assert_held(&dev_priv->pps_mutex);
4528
4529 if (!edp_have_panel_vdd(intel_dp))
4530 return;
4531
4532 /*
4533 * The VDD bit needs a power domain reference, so if the bit is
4534 * already enabled when we boot or resume, grab this reference and
4535 * schedule a vdd off, so we don't hold on to the reference
4536 * indefinitely.
4537 */
4538 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004539 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004540 intel_display_power_get(dev_priv, power_domain);
4541
4542 edp_panel_vdd_schedule_off(intel_dp);
4543}
4544
Imre Deakbf93ba62016-04-18 10:04:21 +03004545void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004546{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004547 struct intel_dp *intel_dp;
4548
4549 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4550 return;
4551
4552 intel_dp = enc_to_intel_dp(encoder);
4553
4554 pps_lock(intel_dp);
4555
4556 /*
4557 * Read out the current power sequencer assignment,
4558 * in case the BIOS did something with it.
4559 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004560 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004561 vlv_initial_power_sequencer_setup(intel_dp);
4562
4563 intel_edp_panel_vdd_sanitize(intel_dp);
4564
4565 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004566}
4567
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004568static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004569 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004570 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004571 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004572 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004573 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004574 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004575 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004576 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004577 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004578};
4579
4580static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4581 .get_modes = intel_dp_get_modes,
4582 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004583 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004584};
4585
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004586static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004587 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004588 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004589};
4590
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004591enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004592intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4593{
4594 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004595 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004596 struct drm_device *dev = intel_dig_port->base.base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004598 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004599 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004600
Takashi Iwai25400582015-11-19 12:09:56 +01004601 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4602 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004603 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004604
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004605 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4606 /*
4607 * vdd off can generate a long pulse on eDP which
4608 * would require vdd on to handle it, and thus we
4609 * would end up in an endless cycle of
4610 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4611 */
4612 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4613 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004614 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004615 }
4616
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004617 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4618 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004619 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004620
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004621 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004622 intel_display_power_get(dev_priv, power_domain);
4623
Dave Airlie0e32b392014-05-02 14:02:48 +10004624 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004625 /* indicate that we need to restart link training */
4626 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004627
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304628 intel_dp_long_pulse(intel_dp->attached_connector);
4629 if (intel_dp->is_mst)
4630 ret = IRQ_HANDLED;
4631 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004632
Dave Airlie0e32b392014-05-02 14:02:48 +10004633 } else {
4634 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304635 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4636 /*
4637 * If we were in MST mode, and device is not
4638 * there, get out of MST mode
4639 */
4640 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4641 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4642 intel_dp->is_mst = false;
4643 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4644 intel_dp->is_mst);
4645 goto put_power;
4646 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004647 }
4648
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304649 if (!intel_dp->is_mst) {
4650 if (!intel_dp_short_pulse(intel_dp)) {
4651 intel_dp_long_pulse(intel_dp->attached_connector);
4652 goto put_power;
4653 }
4654 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004655 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004656
4657 ret = IRQ_HANDLED;
4658
Imre Deak1c767b32014-08-18 14:42:42 +03004659put_power:
4660 intel_display_power_put(dev_priv, power_domain);
4661
4662 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004663}
4664
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004665/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004666bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004667{
4668 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004669
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004670 /*
4671 * eDP not supported on g4x. so bail out early just
4672 * for a bit extra safety in case the VBT is bonkers.
4673 */
4674 if (INTEL_INFO(dev)->gen < 5)
4675 return false;
4676
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004677 if (port == PORT_A)
4678 return true;
4679
Jani Nikula951d9ef2016-03-16 12:43:31 +02004680 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004681}
4682
Dave Airlie0e32b392014-05-02 14:02:48 +10004683void
Chris Wilsonf6849602010-09-19 09:29:33 +01004684intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4685{
Yuly Novikov53b41832012-10-26 12:04:00 +03004686 struct intel_connector *intel_connector = to_intel_connector(connector);
4687
Chris Wilson3f43c482011-05-12 22:17:24 +01004688 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004689 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004690 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004691
4692 if (is_edp(intel_dp)) {
4693 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004694 drm_object_attach_property(
4695 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004696 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004697 DRM_MODE_SCALE_ASPECT);
4698 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004699 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004700}
4701
Imre Deakdada1a92014-01-29 13:25:41 +02004702static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4703{
Abhay Kumard28d4732016-01-22 17:39:04 -08004704 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004705 intel_dp->last_power_on = jiffies;
4706 intel_dp->last_backlight_off = jiffies;
4707}
4708
Daniel Vetter67a54562012-10-20 20:57:45 +02004709static void
4710intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004711 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004712{
4713 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004714 struct edp_power_seq cur, vbt, spec,
4715 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304716 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004717 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004718
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004719 lockdep_assert_held(&dev_priv->pps_mutex);
4720
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004721 /* already initialized? */
4722 if (final->t11_t12 != 0)
4723 return;
4724
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304725 if (IS_BROXTON(dev)) {
4726 /*
4727 * TODO: BXT has 2 sets of PPS registers.
4728 * Correct Register for Broxton need to be identified
4729 * using VBT. hardcoding for now
4730 */
4731 pp_ctrl_reg = BXT_PP_CONTROL(0);
4732 pp_on_reg = BXT_PP_ON_DELAYS(0);
4733 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4734 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004735 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004736 pp_on_reg = PCH_PP_ON_DELAYS;
4737 pp_off_reg = PCH_PP_OFF_DELAYS;
4738 pp_div_reg = PCH_PP_DIVISOR;
4739 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004740 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4741
4742 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4743 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4744 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4745 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004746 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004747
4748 /* Workaround: Need to write PP_CONTROL with the unlock key as
4749 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304750 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004751
Jesse Barnes453c5422013-03-28 09:55:41 -07004752 pp_on = I915_READ(pp_on_reg);
4753 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304754 if (!IS_BROXTON(dev)) {
4755 I915_WRITE(pp_ctrl_reg, pp_ctl);
4756 pp_div = I915_READ(pp_div_reg);
4757 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004758
4759 /* Pull timing values out of registers */
4760 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4761 PANEL_POWER_UP_DELAY_SHIFT;
4762
4763 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4764 PANEL_LIGHT_ON_DELAY_SHIFT;
4765
4766 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4767 PANEL_LIGHT_OFF_DELAY_SHIFT;
4768
4769 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4770 PANEL_POWER_DOWN_DELAY_SHIFT;
4771
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304772 if (IS_BROXTON(dev)) {
4773 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4774 BXT_POWER_CYCLE_DELAY_SHIFT;
4775 if (tmp > 0)
4776 cur.t11_t12 = (tmp - 1) * 1000;
4777 else
4778 cur.t11_t12 = 0;
4779 } else {
4780 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004781 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304782 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004783
4784 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4785 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4786
Jani Nikula6aa23e62016-03-24 17:50:20 +02004787 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004788
4789 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4790 * our hw here, which are all in 100usec. */
4791 spec.t1_t3 = 210 * 10;
4792 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4793 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4794 spec.t10 = 500 * 10;
4795 /* This one is special and actually in units of 100ms, but zero
4796 * based in the hw (so we need to add 100 ms). But the sw vbt
4797 * table multiplies it with 1000 to make it in units of 100usec,
4798 * too. */
4799 spec.t11_t12 = (510 + 100) * 10;
4800
4801 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4802 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4803
4804 /* Use the max of the register settings and vbt. If both are
4805 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004806#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004807 spec.field : \
4808 max(cur.field, vbt.field))
4809 assign_final(t1_t3);
4810 assign_final(t8);
4811 assign_final(t9);
4812 assign_final(t10);
4813 assign_final(t11_t12);
4814#undef assign_final
4815
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004816#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004817 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4818 intel_dp->backlight_on_delay = get_delay(t8);
4819 intel_dp->backlight_off_delay = get_delay(t9);
4820 intel_dp->panel_power_down_delay = get_delay(t10);
4821 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4822#undef get_delay
4823
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004824 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4825 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4826 intel_dp->panel_power_cycle_delay);
4827
4828 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4829 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004830}
4831
4832static void
4833intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004834 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004835{
4836 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004837 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004838 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004839 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004840 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004841 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004842
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004843 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004844
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304845 if (IS_BROXTON(dev)) {
4846 /*
4847 * TODO: BXT has 2 sets of PPS registers.
4848 * Correct Register for Broxton need to be identified
4849 * using VBT. hardcoding for now
4850 */
4851 pp_ctrl_reg = BXT_PP_CONTROL(0);
4852 pp_on_reg = BXT_PP_ON_DELAYS(0);
4853 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4854
4855 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07004856 pp_on_reg = PCH_PP_ON_DELAYS;
4857 pp_off_reg = PCH_PP_OFF_DELAYS;
4858 pp_div_reg = PCH_PP_DIVISOR;
4859 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004860 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4861
4862 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4863 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4864 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004865 }
4866
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004867 /*
4868 * And finally store the new values in the power sequencer. The
4869 * backlight delays are set to 1 because we do manual waits on them. For
4870 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4871 * we'll end up waiting for the backlight off delay twice: once when we
4872 * do the manual sleep, and once when we disable the panel and wait for
4873 * the PP_STATUS bit to become zero.
4874 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004875 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004876 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4877 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004878 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004879 /* Compute the divisor for the pp clock, simply match the Bspec
4880 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304881 if (IS_BROXTON(dev)) {
4882 pp_div = I915_READ(pp_ctrl_reg);
4883 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4884 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4885 << BXT_POWER_CYCLE_DELAY_SHIFT);
4886 } else {
4887 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4888 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4889 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4890 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004891
4892 /* Haswell doesn't have any port selection bits for the panel
4893 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004894 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004895 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004896 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004897 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004898 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004899 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004900 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004901 }
4902
Jesse Barnes453c5422013-03-28 09:55:41 -07004903 pp_on |= port_sel;
4904
4905 I915_WRITE(pp_on_reg, pp_on);
4906 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304907 if (IS_BROXTON(dev))
4908 I915_WRITE(pp_ctrl_reg, pp_div);
4909 else
4910 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004911
Daniel Vetter67a54562012-10-20 20:57:45 +02004912 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004913 I915_READ(pp_on_reg),
4914 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304915 IS_BROXTON(dev) ?
4916 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07004917 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004918}
4919
Vandana Kannanb33a2812015-02-13 15:33:03 +05304920/**
4921 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4922 * @dev: DRM device
4923 * @refresh_rate: RR to be programmed
4924 *
4925 * This function gets called when refresh rate (RR) has to be changed from
4926 * one frequency to another. Switches can be between high and low RR
4927 * supported by the panel or to any other RR based on media playback (in
4928 * this case, RR value needs to be passed from user space).
4929 *
4930 * The caller of this function needs to take a lock on dev_priv->drrs.
4931 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304932static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304933{
4934 struct drm_i915_private *dev_priv = dev->dev_private;
4935 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304936 struct intel_digital_port *dig_port = NULL;
4937 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004938 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304939 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304940 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304941
4942 if (refresh_rate <= 0) {
4943 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4944 return;
4945 }
4946
Vandana Kannan96178ee2015-01-10 02:25:56 +05304947 if (intel_dp == NULL) {
4948 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304949 return;
4950 }
4951
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004952 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004953 * FIXME: This needs proper synchronization with psr state for some
4954 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004955 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304956
Vandana Kannan96178ee2015-01-10 02:25:56 +05304957 dig_port = dp_to_dig_port(intel_dp);
4958 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004959 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304960
4961 if (!intel_crtc) {
4962 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4963 return;
4964 }
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304967
Vandana Kannan96178ee2015-01-10 02:25:56 +05304968 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304969 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4970 return;
4971 }
4972
Vandana Kannan96178ee2015-01-10 02:25:56 +05304973 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4974 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304975 index = DRRS_LOW_RR;
4976
Vandana Kannan96178ee2015-01-10 02:25:56 +05304977 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304978 DRM_DEBUG_KMS(
4979 "DRRS requested for previously set RR...ignoring\n");
4980 return;
4981 }
4982
4983 if (!intel_crtc->active) {
4984 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4985 return;
4986 }
4987
Durgadoss R44395bf2015-02-13 15:33:02 +05304988 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05304989 switch (index) {
4990 case DRRS_HIGH_RR:
4991 intel_dp_set_m_n(intel_crtc, M1_N1);
4992 break;
4993 case DRRS_LOW_RR:
4994 intel_dp_set_m_n(intel_crtc, M2_N2);
4995 break;
4996 case DRRS_MAX_RR:
4997 default:
4998 DRM_ERROR("Unsupported refreshrate type\n");
4999 }
5000 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005001 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005002 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305003
Ville Syrjälä649636e2015-09-22 19:50:01 +03005004 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305005 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005006 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305007 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5008 else
5009 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305010 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005011 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305012 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5013 else
5014 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305015 }
5016 I915_WRITE(reg, val);
5017 }
5018
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305019 dev_priv->drrs.refresh_rate_type = index;
5020
5021 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5022}
5023
Vandana Kannanb33a2812015-02-13 15:33:03 +05305024/**
5025 * intel_edp_drrs_enable - init drrs struct if supported
5026 * @intel_dp: DP struct
5027 *
5028 * Initializes frontbuffer_bits and drrs.dp
5029 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305030void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5031{
5032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5033 struct drm_i915_private *dev_priv = dev->dev_private;
5034 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5035 struct drm_crtc *crtc = dig_port->base.base.crtc;
5036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5037
5038 if (!intel_crtc->config->has_drrs) {
5039 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5040 return;
5041 }
5042
5043 mutex_lock(&dev_priv->drrs.mutex);
5044 if (WARN_ON(dev_priv->drrs.dp)) {
5045 DRM_ERROR("DRRS already enabled\n");
5046 goto unlock;
5047 }
5048
5049 dev_priv->drrs.busy_frontbuffer_bits = 0;
5050
5051 dev_priv->drrs.dp = intel_dp;
5052
5053unlock:
5054 mutex_unlock(&dev_priv->drrs.mutex);
5055}
5056
Vandana Kannanb33a2812015-02-13 15:33:03 +05305057/**
5058 * intel_edp_drrs_disable - Disable DRRS
5059 * @intel_dp: DP struct
5060 *
5061 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305062void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5063{
5064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5065 struct drm_i915_private *dev_priv = dev->dev_private;
5066 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5067 struct drm_crtc *crtc = dig_port->base.base.crtc;
5068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5069
5070 if (!intel_crtc->config->has_drrs)
5071 return;
5072
5073 mutex_lock(&dev_priv->drrs.mutex);
5074 if (!dev_priv->drrs.dp) {
5075 mutex_unlock(&dev_priv->drrs.mutex);
5076 return;
5077 }
5078
5079 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5080 intel_dp_set_drrs_state(dev_priv->dev,
5081 intel_dp->attached_connector->panel.
5082 fixed_mode->vrefresh);
5083
5084 dev_priv->drrs.dp = NULL;
5085 mutex_unlock(&dev_priv->drrs.mutex);
5086
5087 cancel_delayed_work_sync(&dev_priv->drrs.work);
5088}
5089
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305090static void intel_edp_drrs_downclock_work(struct work_struct *work)
5091{
5092 struct drm_i915_private *dev_priv =
5093 container_of(work, typeof(*dev_priv), drrs.work.work);
5094 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305095
Vandana Kannan96178ee2015-01-10 02:25:56 +05305096 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305097
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305098 intel_dp = dev_priv->drrs.dp;
5099
5100 if (!intel_dp)
5101 goto unlock;
5102
5103 /*
5104 * The delayed work can race with an invalidate hence we need to
5105 * recheck.
5106 */
5107
5108 if (dev_priv->drrs.busy_frontbuffer_bits)
5109 goto unlock;
5110
5111 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5112 intel_dp_set_drrs_state(dev_priv->dev,
5113 intel_dp->attached_connector->panel.
5114 downclock_mode->vrefresh);
5115
5116unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305117 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305118}
5119
Vandana Kannanb33a2812015-02-13 15:33:03 +05305120/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305121 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305122 * @dev: DRM device
5123 * @frontbuffer_bits: frontbuffer plane tracking bits
5124 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305125 * This function gets called everytime rendering on the given planes start.
5126 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305127 *
5128 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5129 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305130void intel_edp_drrs_invalidate(struct drm_device *dev,
5131 unsigned frontbuffer_bits)
5132{
5133 struct drm_i915_private *dev_priv = dev->dev_private;
5134 struct drm_crtc *crtc;
5135 enum pipe pipe;
5136
Daniel Vetter9da7d692015-04-09 16:44:15 +02005137 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305138 return;
5139
Daniel Vetter88f933a2015-04-09 16:44:16 +02005140 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305141
Vandana Kannana93fad02015-01-10 02:25:59 +05305142 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005143 if (!dev_priv->drrs.dp) {
5144 mutex_unlock(&dev_priv->drrs.mutex);
5145 return;
5146 }
5147
Vandana Kannana93fad02015-01-10 02:25:59 +05305148 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5149 pipe = to_intel_crtc(crtc)->pipe;
5150
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005151 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5152 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5153
Ramalingam C0ddfd202015-06-15 20:50:05 +05305154 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005155 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305156 intel_dp_set_drrs_state(dev_priv->dev,
5157 dev_priv->drrs.dp->attached_connector->panel.
5158 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305159
Vandana Kannana93fad02015-01-10 02:25:59 +05305160 mutex_unlock(&dev_priv->drrs.mutex);
5161}
5162
Vandana Kannanb33a2812015-02-13 15:33:03 +05305163/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305164 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305165 * @dev: DRM device
5166 * @frontbuffer_bits: frontbuffer plane tracking bits
5167 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305168 * This function gets called every time rendering on the given planes has
5169 * completed or flip on a crtc is completed. So DRRS should be upclocked
5170 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5171 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305172 *
5173 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5174 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305175void intel_edp_drrs_flush(struct drm_device *dev,
5176 unsigned frontbuffer_bits)
5177{
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct drm_crtc *crtc;
5180 enum pipe pipe;
5181
Daniel Vetter9da7d692015-04-09 16:44:15 +02005182 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305183 return;
5184
Daniel Vetter88f933a2015-04-09 16:44:16 +02005185 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305186
Vandana Kannana93fad02015-01-10 02:25:59 +05305187 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005188 if (!dev_priv->drrs.dp) {
5189 mutex_unlock(&dev_priv->drrs.mutex);
5190 return;
5191 }
5192
Vandana Kannana93fad02015-01-10 02:25:59 +05305193 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5194 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005195
5196 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305197 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5198
Ramalingam C0ddfd202015-06-15 20:50:05 +05305199 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005200 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305201 intel_dp_set_drrs_state(dev_priv->dev,
5202 dev_priv->drrs.dp->attached_connector->panel.
5203 fixed_mode->vrefresh);
5204
5205 /*
5206 * flush also means no more activity hence schedule downclock, if all
5207 * other fbs are quiescent too
5208 */
5209 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305210 schedule_delayed_work(&dev_priv->drrs.work,
5211 msecs_to_jiffies(1000));
5212 mutex_unlock(&dev_priv->drrs.mutex);
5213}
5214
Vandana Kannanb33a2812015-02-13 15:33:03 +05305215/**
5216 * DOC: Display Refresh Rate Switching (DRRS)
5217 *
5218 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5219 * which enables swtching between low and high refresh rates,
5220 * dynamically, based on the usage scenario. This feature is applicable
5221 * for internal panels.
5222 *
5223 * Indication that the panel supports DRRS is given by the panel EDID, which
5224 * would list multiple refresh rates for one resolution.
5225 *
5226 * DRRS is of 2 types - static and seamless.
5227 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5228 * (may appear as a blink on screen) and is used in dock-undock scenario.
5229 * Seamless DRRS involves changing RR without any visual effect to the user
5230 * and can be used during normal system usage. This is done by programming
5231 * certain registers.
5232 *
5233 * Support for static/seamless DRRS may be indicated in the VBT based on
5234 * inputs from the panel spec.
5235 *
5236 * DRRS saves power by switching to low RR based on usage scenarios.
5237 *
5238 * eDP DRRS:-
5239 * The implementation is based on frontbuffer tracking implementation.
5240 * When there is a disturbance on the screen triggered by user activity or a
5241 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5242 * When there is no movement on screen, after a timeout of 1 second, a switch
5243 * to low RR is made.
5244 * For integration with frontbuffer tracking code,
5245 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5246 *
5247 * DRRS can be further extended to support other internal panels and also
5248 * the scenario of video playback wherein RR is set based on the rate
5249 * requested by userspace.
5250 */
5251
5252/**
5253 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5254 * @intel_connector: eDP connector
5255 * @fixed_mode: preferred mode of panel
5256 *
5257 * This function is called only once at driver load to initialize basic
5258 * DRRS stuff.
5259 *
5260 * Returns:
5261 * Downclock mode if panel supports it, else return NULL.
5262 * DRRS support is determined by the presence of downclock mode (apart
5263 * from VBT setting).
5264 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305265static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305266intel_dp_drrs_init(struct intel_connector *intel_connector,
5267 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305268{
5269 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305270 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 struct drm_display_mode *downclock_mode = NULL;
5273
Daniel Vetter9da7d692015-04-09 16:44:15 +02005274 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5275 mutex_init(&dev_priv->drrs.mutex);
5276
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305277 if (INTEL_INFO(dev)->gen <= 6) {
5278 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5279 return NULL;
5280 }
5281
5282 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005283 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305284 return NULL;
5285 }
5286
5287 downclock_mode = intel_find_panel_downclock
5288 (dev, fixed_mode, connector);
5289
5290 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305291 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305292 return NULL;
5293 }
5294
Vandana Kannan96178ee2015-01-10 02:25:56 +05305295 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305296
Vandana Kannan96178ee2015-01-10 02:25:56 +05305297 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005298 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305299 return downclock_mode;
5300}
5301
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005302static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005303 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005304{
5305 struct drm_connector *connector = &intel_connector->base;
5306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005307 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5308 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005309 struct drm_i915_private *dev_priv = dev->dev_private;
5310 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305311 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005312 bool has_dpcd;
5313 struct drm_display_mode *scan;
5314 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005315 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005316
5317 if (!is_edp(intel_dp))
5318 return true;
5319
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005320 pps_lock(intel_dp);
5321 intel_edp_panel_vdd_sanitize(intel_dp);
5322 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005323
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005324 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005325 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005326
5327 if (has_dpcd) {
5328 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5329 dev_priv->no_aux_handshake =
5330 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5331 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5332 } else {
5333 /* if this fails, presume the device is a ghost */
5334 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005335 return false;
5336 }
5337
5338 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005339 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005340 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005341 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005342
Daniel Vetter060c8772014-03-21 23:22:35 +01005343 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005344 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005345 if (edid) {
5346 if (drm_add_edid_modes(connector, edid)) {
5347 drm_mode_connector_update_edid_property(connector,
5348 edid);
5349 drm_edid_to_eld(connector, edid);
5350 } else {
5351 kfree(edid);
5352 edid = ERR_PTR(-EINVAL);
5353 }
5354 } else {
5355 edid = ERR_PTR(-ENOENT);
5356 }
5357 intel_connector->edid = edid;
5358
5359 /* prefer fixed mode from EDID if available */
5360 list_for_each_entry(scan, &connector->probed_modes, head) {
5361 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5362 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305363 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305364 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005365 break;
5366 }
5367 }
5368
5369 /* fallback to VBT if available for eDP */
5370 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5371 fixed_mode = drm_mode_duplicate(dev,
5372 dev_priv->vbt.lfp_lvds_vbt_mode);
5373 if (fixed_mode)
5374 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5375 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005376 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005377
Wayne Boyer666a4532015-12-09 12:29:35 -08005378 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005379 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5380 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005381
5382 /*
5383 * Figure out the current pipe for the initial backlight setup.
5384 * If the current pipe isn't valid, try the PPS pipe, and if that
5385 * fails just assume pipe A.
5386 */
5387 if (IS_CHERRYVIEW(dev))
5388 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5389 else
5390 pipe = PORT_TO_PIPE(intel_dp->DP);
5391
5392 if (pipe != PIPE_A && pipe != PIPE_B)
5393 pipe = intel_dp->pps_pipe;
5394
5395 if (pipe != PIPE_A && pipe != PIPE_B)
5396 pipe = PIPE_A;
5397
5398 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5399 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005400 }
5401
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305402 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005403 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005404 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005405
5406 return true;
5407}
5408
Paulo Zanoni16c25532013-06-12 17:27:25 -03005409bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005410intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5411 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005412{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005413 struct drm_connector *connector = &intel_connector->base;
5414 struct intel_dp *intel_dp = &intel_dig_port->dp;
5415 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5416 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005417 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005418 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005419 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005420
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005421 if (WARN(intel_dig_port->max_lanes < 1,
5422 "Not enough lanes (%d) for DP on port %c\n",
5423 intel_dig_port->max_lanes, port_name(port)))
5424 return false;
5425
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005426 intel_dp->pps_pipe = INVALID_PIPE;
5427
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005428 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005429 if (INTEL_INFO(dev)->gen >= 9)
5430 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005431 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5432 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5433 else if (HAS_PCH_SPLIT(dev))
5434 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5435 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005436 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005437
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005438 if (INTEL_INFO(dev)->gen >= 9)
5439 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5440 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005441 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005442
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005443 if (HAS_DDI(dev))
5444 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5445
Daniel Vetter07679352012-09-06 22:15:42 +02005446 /* Preserve the current hw state. */
5447 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005448 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005449
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005450 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305451 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005452 else
5453 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005454
Imre Deakf7d24902013-05-08 13:14:05 +03005455 /*
5456 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5457 * for DP the encoder type can be set by the caller to
5458 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5459 */
5460 if (type == DRM_MODE_CONNECTOR_eDP)
5461 intel_encoder->type = INTEL_OUTPUT_EDP;
5462
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005463 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005464 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5465 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005466 return false;
5467
Imre Deake7281ea2013-05-08 13:14:08 +03005468 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5469 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5470 port_name(port));
5471
Adam Jacksonb3295302010-07-16 14:46:28 -04005472 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005473 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5474
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005475 connector->interlace_allowed = true;
5476 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005477
Daniel Vetter66a92782012-07-12 20:08:18 +02005478 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005479 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005480
Chris Wilsondf0e9242010-09-09 16:20:55 +01005481 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005482 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005483
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005484 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005485 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5486 else
5487 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005488 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005489
Jani Nikula0b998362014-03-14 16:51:17 +02005490 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005491 switch (port) {
5492 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005493 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005494 break;
5495 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005496 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005497 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305498 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005499 break;
5500 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005501 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005502 break;
5503 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005504 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005505 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005506 case PORT_E:
5507 intel_encoder->hpd_pin = HPD_PORT_E;
5508 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005509 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005510 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005511 }
5512
Imre Deakdada1a92014-01-29 13:25:41 +02005513 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005514 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005515 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005516 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005517 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005518 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005519 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005520 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005521 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005522
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005523 ret = intel_dp_aux_init(intel_dp, intel_connector);
5524 if (ret)
5525 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005526
Dave Airlie0e32b392014-05-02 14:02:48 +10005527 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005528 if (HAS_DP_MST(dev) &&
5529 (port == PORT_B || port == PORT_C || port == PORT_D))
5530 intel_dp_mst_encoder_init(intel_dig_port,
5531 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005532
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005533 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005534 intel_dp_aux_fini(intel_dp);
5535 intel_dp_mst_encoder_cleanup(intel_dig_port);
5536 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005537 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005538
Chris Wilsonf6849602010-09-19 09:29:33 +01005539 intel_dp_add_properties(intel_dp, connector);
5540
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005541 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5542 * 0xd. Failure to do so will result in spurious interrupts being
5543 * generated on the port when a cable is not attached.
5544 */
5545 if (IS_G4X(dev) && !IS_GM45(dev)) {
5546 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5547 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5548 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005549
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005550 i915_debugfs_connector_add(connector);
5551
Paulo Zanoni16c25532013-06-12 17:27:25 -03005552 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005553
5554fail:
5555 if (is_edp(intel_dp)) {
5556 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5557 /*
5558 * vdd might still be enabled do to the delayed vdd off.
5559 * Make sure vdd is actually turned off here.
5560 */
5561 pps_lock(intel_dp);
5562 edp_panel_vdd_off_sync(intel_dp);
5563 pps_unlock(intel_dp);
5564 }
5565 drm_connector_unregister(connector);
5566 drm_connector_cleanup(connector);
5567
5568 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005569}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005570
5571void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005572intel_dp_init(struct drm_device *dev,
5573 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005574{
Dave Airlie13cf5502014-06-18 11:29:35 +10005575 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005576 struct intel_digital_port *intel_dig_port;
5577 struct intel_encoder *intel_encoder;
5578 struct drm_encoder *encoder;
5579 struct intel_connector *intel_connector;
5580
Daniel Vetterb14c5672013-09-19 12:18:32 +02005581 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005582 if (!intel_dig_port)
5583 return;
5584
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005585 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305586 if (!intel_connector)
5587 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005588
5589 intel_encoder = &intel_dig_port->base;
5590 encoder = &intel_encoder->base;
5591
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305592 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10005593 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305594 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005595
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005596 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005597 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005598 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005599 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005600 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005601 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005602 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005603 intel_encoder->pre_enable = chv_pre_enable_dp;
5604 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005605 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005606 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005607 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005608 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005609 intel_encoder->pre_enable = vlv_pre_enable_dp;
5610 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005611 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005612 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005613 intel_encoder->pre_enable = g4x_pre_enable_dp;
5614 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005615 if (INTEL_INFO(dev)->gen >= 5)
5616 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005617 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005618
Paulo Zanoni174edf12012-10-26 19:05:50 -02005619 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005620 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005621 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005622
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005623 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005624 if (IS_CHERRYVIEW(dev)) {
5625 if (port == PORT_D)
5626 intel_encoder->crtc_mask = 1 << 2;
5627 else
5628 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5629 } else {
5630 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5631 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005632 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005633
Dave Airlie13cf5502014-06-18 11:29:35 +10005634 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005635 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005636
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305637 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5638 goto err_init_connector;
5639
5640 return;
5641
5642err_init_connector:
5643 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305644err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305645 kfree(intel_connector);
5646err_connector_alloc:
5647 kfree(intel_dig_port);
5648
5649 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005650}
Dave Airlie0e32b392014-05-02 14:02:48 +10005651
5652void intel_dp_mst_suspend(struct drm_device *dev)
5653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 int i;
5656
5657 /* disable MST */
5658 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005659 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005660 if (!intel_dig_port)
5661 continue;
5662
5663 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5664 if (!intel_dig_port->dp.can_mst)
5665 continue;
5666 if (intel_dig_port->dp.is_mst)
5667 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5668 }
5669 }
5670}
5671
5672void intel_dp_mst_resume(struct drm_device *dev)
5673{
5674 struct drm_i915_private *dev_priv = dev->dev_private;
5675 int i;
5676
5677 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005678 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005679 if (!intel_dig_port)
5680 continue;
5681 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5682 int ret;
5683
5684 if (!intel_dig_port->dp.can_mst)
5685 continue;
5686
5687 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5688 if (ret != 0) {
5689 intel_dp_check_mst_status(&intel_dig_port->dp);
5690 }
5691 }
5692 }
5693}