blob: be79f477a38f9e48de386332e4062f09484a3453 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
Ma Lingd4906092009-03-18 20:13:27 +0800547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
588 continue;
589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
Daniel Vettere2b78262013-06-07 23:10:03 +0200915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnesb24e7172011-01-04 15:09:30 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200926 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800927{
Jesse Barnes040484a2011-01-03 12:14:26 -0800928 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200929 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800930
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300931 if (HAS_PCH_LPT(dev_priv->dev)) {
932 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
933 return;
934 }
935
Chris Wilson92b27b02012-05-20 18:10:50 +0100936 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200937 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939
Daniel Vetter53589012013-06-05 13:34:16 +0200940 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200942 "%s assertion failure (expected %s, current %s)\n",
943 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800944}
Daniel Vettere9d69442013-06-05 13:34:15 +0200945#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
946#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947
948static void assert_fdi_tx(struct drm_i915_private *dev_priv,
949 enum pipe pipe, bool state)
950{
951 int reg;
952 u32 val;
953 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200954 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
955 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800956
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200957 if (HAS_DDI(dev_priv->dev)) {
958 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200959 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300960 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200961 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300962 } else {
963 reg = FDI_TX_CTL(pipe);
964 val = I915_READ(reg);
965 cur_state = !!(val & FDI_TX_ENABLE);
966 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800967 WARN(cur_state != state,
968 "FDI TX state assertion failure (expected %s, current %s)\n",
969 state_string(state), state_string(cur_state));
970}
971#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
972#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
973
974static void assert_fdi_rx(struct drm_i915_private *dev_priv,
975 enum pipe pipe, bool state)
976{
977 int reg;
978 u32 val;
979 bool cur_state;
980
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200981 reg = FDI_RX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800984 WARN(cur_state != state,
985 "FDI RX state assertion failure (expected %s, current %s)\n",
986 state_string(state), state_string(cur_state));
987}
988#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
989#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
990
991static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
992 enum pipe pipe)
993{
994 int reg;
995 u32 val;
996
997 /* ILK FDI PLL is always enabled */
998 if (dev_priv->info->gen == 5)
999 return;
1000
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001001 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001002 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001003 return;
1004
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 reg = FDI_TX_CTL(pipe);
1006 val = I915_READ(reg);
1007 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1008}
1009
1010static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1011 enum pipe pipe)
1012{
1013 int reg;
1014 u32 val;
1015
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1019}
1020
Jesse Barnesea0760c2011-01-04 15:09:32 -08001021static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1022 enum pipe pipe)
1023{
1024 int pp_reg, lvds_reg;
1025 u32 val;
1026 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001027 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028
1029 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1030 pp_reg = PCH_PP_CONTROL;
1031 lvds_reg = PCH_LVDS;
1032 } else {
1033 pp_reg = PP_CONTROL;
1034 lvds_reg = LVDS;
1035 }
1036
1037 val = I915_READ(pp_reg);
1038 if (!(val & PANEL_POWER_ON) ||
1039 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1040 locked = false;
1041
1042 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1043 panel_pipe = PIPE_B;
1044
1045 WARN(panel_pipe == pipe && locked,
1046 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001047 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001048}
1049
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050void assert_pipe(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001055 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001056 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1057 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
Daniel Vetter8e636782012-01-22 01:36:48 +01001059 /* if we need the pipe A quirk it must be always on */
1060 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1061 state = true;
1062
Paulo Zanonib97186f2013-05-03 12:15:36 -03001063 if (!intel_display_power_enabled(dev_priv->dev,
1064 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001065 cur_state = false;
1066 } else {
1067 reg = PIPECONF(cpu_transcoder);
1068 val = I915_READ(reg);
1069 cur_state = !!(val & PIPECONF_ENABLE);
1070 }
1071
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001072 WARN(cur_state != state,
1073 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075}
1076
Chris Wilson931872f2012-01-16 23:01:13 +00001077static void assert_plane(struct drm_i915_private *dev_priv,
1078 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079{
1080 int reg;
1081 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001082 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
1084 reg = DSPCNTR(plane);
1085 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001086 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1087 WARN(cur_state != state,
1088 "plane %c assertion failure (expected %s, current %s)\n",
1089 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090}
1091
Chris Wilson931872f2012-01-16 23:01:13 +00001092#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1093#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1094
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1096 enum pipe pipe)
1097{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001098 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001099 int reg, i;
1100 u32 val;
1101 int cur_pipe;
1102
Ville Syrjälä653e1022013-06-04 13:49:05 +03001103 /* Primary planes are fixed to pipes on gen4+ */
1104 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001105 reg = DSPCNTR(pipe);
1106 val = I915_READ(reg);
1107 WARN((val & DISPLAY_PLANE_ENABLE),
1108 "plane %c assertion failure, should be disabled but not\n",
1109 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001110 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001111 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001112
Jesse Barnesb24e7172011-01-04 15:09:30 -08001113 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001114 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115 reg = DSPCNTR(i);
1116 val = I915_READ(reg);
1117 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1118 DISPPLANE_SEL_PIPE_SHIFT;
1119 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1121 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001122 }
1123}
1124
Jesse Barnes19332d72013-03-28 09:55:38 -07001125static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001128 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001129 int reg, i;
1130 u32 val;
1131
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001132 if (IS_VALLEYVIEW(dev)) {
1133 for (i = 0; i < dev_priv->num_plane; i++) {
1134 reg = SPCNTR(pipe, i);
1135 val = I915_READ(reg);
1136 WARN((val & SP_ENABLE),
1137 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1138 sprite_name(pipe, i), pipe_name(pipe));
1139 }
1140 } else if (INTEL_INFO(dev)->gen >= 7) {
1141 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001142 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001143 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001144 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001145 plane_name(pipe), pipe_name(pipe));
1146 } else if (INTEL_INFO(dev)->gen >= 5) {
1147 reg = DVSCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DVS_ENABLE),
1150 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1151 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 }
1153}
1154
Jesse Barnes92f25842011-01-04 15:09:34 -08001155static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1156{
1157 u32 val;
1158 bool enabled;
1159
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001160 if (HAS_PCH_LPT(dev_priv->dev)) {
1161 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1162 return;
1163 }
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165 val = I915_READ(PCH_DREF_CONTROL);
1166 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1167 DREF_SUPERSPREAD_SOURCE_MASK));
1168 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1169}
1170
Daniel Vetterab9412b2013-05-03 11:49:46 +02001171static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001173{
1174 int reg;
1175 u32 val;
1176 bool enabled;
1177
Daniel Vetterab9412b2013-05-03 11:49:46 +02001178 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001179 val = I915_READ(reg);
1180 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181 WARN(enabled,
1182 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1183 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001184}
1185
Keith Packard4e634382011-08-06 10:39:45 -07001186static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001188{
1189 if ((val & DP_PORT_EN) == 0)
1190 return false;
1191
1192 if (HAS_PCH_CPT(dev_priv->dev)) {
1193 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1194 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1195 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1196 return false;
1197 } else {
1198 if ((val & DP_PIPE_MASK) != (pipe << 30))
1199 return false;
1200 }
1201 return true;
1202}
1203
Keith Packard1519b992011-08-06 10:35:34 -07001204static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, u32 val)
1206{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001207 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001208 return false;
1209
1210 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001211 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001212 return false;
1213 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001214 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001215 return false;
1216 }
1217 return true;
1218}
1219
1220static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe, u32 val)
1222{
1223 if ((val & LVDS_PORT_EN) == 0)
1224 return false;
1225
1226 if (HAS_PCH_CPT(dev_priv->dev)) {
1227 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1228 return false;
1229 } else {
1230 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1231 return false;
1232 }
1233 return true;
1234}
1235
1236static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, u32 val)
1238{
1239 if ((val & ADPA_DAC_ENABLE) == 0)
1240 return false;
1241 if (HAS_PCH_CPT(dev_priv->dev)) {
1242 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1243 return false;
1244 } else {
1245 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1246 return false;
1247 }
1248 return true;
1249}
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001252 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001253{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001254 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001255 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001256 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001257 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001258
Daniel Vetter75c5da22012-09-10 21:58:29 +02001259 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1260 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001261 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001262}
1263
1264static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe, int reg)
1266{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001267 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001268 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001269 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001273 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001274 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001275}
1276
1277static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1278 enum pipe pipe)
1279{
1280 int reg;
1281 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001282
Keith Packardf0575e92011-07-25 22:12:43 -07001283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1285 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001286
1287 reg = PCH_ADPA;
1288 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001290 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
1293 reg = PCH_LVDS;
1294 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001295 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001296 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001297 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298
Paulo Zanonie2debe92013-02-18 19:00:27 -03001299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1301 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001302}
1303
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001305 * intel_enable_pll - enable a PLL
1306 * @dev_priv: i915 private structure
1307 * @pipe: pipe PLL to enable
1308 *
1309 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1310 * make sure the PLL reg is writable first though, since the panel write
1311 * protect mechanism may be enabled.
1312 *
1313 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001314 *
1315 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 */
1317static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001322 assert_pipe_disabled(dev_priv, pipe);
1323
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001324 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001325 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326
1327 /* PLL is protected by panel, make sure we can write it */
1328 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1329 assert_panel_unlocked(dev_priv, pipe);
1330
1331 reg = DPLL(pipe);
1332 val = I915_READ(reg);
1333 val |= DPLL_VCO_ENABLE;
1334
1335 /* We do this three times for luck */
1336 I915_WRITE(reg, val);
1337 POSTING_READ(reg);
1338 udelay(150); /* wait for warmup */
1339 I915_WRITE(reg, val);
1340 POSTING_READ(reg);
1341 udelay(150); /* wait for warmup */
1342 I915_WRITE(reg, val);
1343 POSTING_READ(reg);
1344 udelay(150); /* wait for warmup */
1345}
1346
1347/**
1348 * intel_disable_pll - disable a PLL
1349 * @dev_priv: i915 private structure
1350 * @pipe: pipe PLL to disable
1351 *
1352 * Disable the PLL for @pipe, making sure the pipe is off first.
1353 *
1354 * Note! This is for pre-ILK only.
1355 */
1356static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1357{
1358 int reg;
1359 u32 val;
1360
1361 /* Don't disable pipe A or pipe A PLLs if needed */
1362 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1363 return;
1364
1365 /* Make sure the pipe isn't still relying on us */
1366 assert_pipe_disabled(dev_priv, pipe);
1367
1368 reg = DPLL(pipe);
1369 val = I915_READ(reg);
1370 val &= ~DPLL_VCO_ENABLE;
1371 I915_WRITE(reg, val);
1372 POSTING_READ(reg);
1373}
1374
Jesse Barnes89b667f2013-04-18 14:51:36 -07001375void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1376{
1377 u32 port_mask;
1378
1379 if (!port)
1380 port_mask = DPLL_PORTB_READY_MASK;
1381 else
1382 port_mask = DPLL_PORTC_READY_MASK;
1383
1384 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1385 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1386 'B' + port, I915_READ(DPLL(0)));
1387}
1388
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001389/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001390 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001391 * @dev_priv: i915 private structure
1392 * @pipe: pipe PLL to enable
1393 *
1394 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1395 * drives the transcoder clock.
1396 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001397static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001398{
Daniel Vettere2b78262013-06-07 23:10:03 +02001399 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1400 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001401
Chris Wilson48da64a2012-05-13 20:16:12 +01001402 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001404 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001405 return;
1406
1407 if (WARN_ON(pll->refcount == 0))
1408 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001409
Daniel Vetter46edb022013-06-05 13:34:12 +02001410 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1411 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001412 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001413
Daniel Vettercdbd2312013-06-05 13:34:03 +02001414 if (pll->active++) {
1415 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001416 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001417 return;
1418 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001419 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001420
Daniel Vetter46edb022013-06-05 13:34:12 +02001421 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001422 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001423 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001424}
1425
Daniel Vettere2b78262013-06-07 23:10:03 +02001426static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001427{
Daniel Vettere2b78262013-06-07 23:10:03 +02001428 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1429 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001430
Jesse Barnes92f25842011-01-04 15:09:34 -08001431 /* PCH only available on ILK+ */
1432 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001433 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 return;
1435
Chris Wilson48da64a2012-05-13 20:16:12 +01001436 if (WARN_ON(pll->refcount == 0))
1437 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001438
Daniel Vetter46edb022013-06-05 13:34:12 +02001439 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1440 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001441 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001442
Chris Wilson48da64a2012-05-13 20:16:12 +01001443 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001444 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001445 return;
1446 }
1447
Daniel Vettere9d69442013-06-05 13:34:15 +02001448 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001449 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001450 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001451 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001452
Daniel Vetter46edb022013-06-05 13:34:12 +02001453 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001454 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001458static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001460{
Daniel Vetter23670b322012-11-01 09:15:30 +01001461 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001462 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001464 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001465
1466 /* PCH only available on ILK+ */
1467 BUG_ON(dev_priv->info->gen < 5);
1468
1469 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001470 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001471 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001472
1473 /* FDI must be feeding us bits for PCH ports */
1474 assert_fdi_tx_enabled(dev_priv, pipe);
1475 assert_fdi_rx_enabled(dev_priv, pipe);
1476
Daniel Vetter23670b322012-11-01 09:15:30 +01001477 if (HAS_PCH_CPT(dev)) {
1478 /* Workaround: Set the timing override bit before enabling the
1479 * pch transcoder. */
1480 reg = TRANS_CHICKEN2(pipe);
1481 val = I915_READ(reg);
1482 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1483 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001484 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001485
Daniel Vetterab9412b2013-05-03 11:49:46 +02001486 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001487 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001488 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001489
1490 if (HAS_PCH_IBX(dev_priv->dev)) {
1491 /*
1492 * make the BPC in transcoder be consistent with
1493 * that in pipeconf reg.
1494 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001495 val &= ~PIPECONF_BPC_MASK;
1496 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001497 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001498
1499 val &= ~TRANS_INTERLACE_MASK;
1500 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001501 if (HAS_PCH_IBX(dev_priv->dev) &&
1502 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1503 val |= TRANS_LEGACY_INTERLACED_ILK;
1504 else
1505 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001506 else
1507 val |= TRANS_PROGRESSIVE;
1508
Jesse Barnes040484a2011-01-03 12:14:26 -08001509 I915_WRITE(reg, val | TRANS_ENABLE);
1510 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001511 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001512}
1513
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001514static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001515 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001516{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001517 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001518
1519 /* PCH only available on ILK+ */
1520 BUG_ON(dev_priv->info->gen < 5);
1521
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001522 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001523 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001524 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001525
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001526 /* Workaround: set timing override bit. */
1527 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001528 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001529 I915_WRITE(_TRANSA_CHICKEN2, val);
1530
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001531 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001532 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001533
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001534 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1535 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001536 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001537 else
1538 val |= TRANS_PROGRESSIVE;
1539
Daniel Vetterab9412b2013-05-03 11:49:46 +02001540 I915_WRITE(LPT_TRANSCONF, val);
1541 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001542 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543}
1544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001545static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1546 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001547{
Daniel Vetter23670b322012-11-01 09:15:30 +01001548 struct drm_device *dev = dev_priv->dev;
1549 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001550
1551 /* FDI relies on the transcoder */
1552 assert_fdi_tx_disabled(dev_priv, pipe);
1553 assert_fdi_rx_disabled(dev_priv, pipe);
1554
Jesse Barnes291906f2011-02-02 12:28:03 -08001555 /* Ports must be off as well */
1556 assert_pch_ports_disabled(dev_priv, pipe);
1557
Daniel Vetterab9412b2013-05-03 11:49:46 +02001558 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001559 val = I915_READ(reg);
1560 val &= ~TRANS_ENABLE;
1561 I915_WRITE(reg, val);
1562 /* wait for PCH transcoder off, transcoder state */
1563 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001564 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001565
1566 if (!HAS_PCH_IBX(dev)) {
1567 /* Workaround: Clear the timing override chicken bit again. */
1568 reg = TRANS_CHICKEN2(pipe);
1569 val = I915_READ(reg);
1570 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1571 I915_WRITE(reg, val);
1572 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001573}
1574
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001575static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001577 u32 val;
1578
Daniel Vetterab9412b2013-05-03 11:49:46 +02001579 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001580 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001581 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001583 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001584 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001585
1586 /* Workaround: clear timing override bit. */
1587 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001588 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001589 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001590}
1591
1592/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001593 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001594 * @dev_priv: i915 private structure
1595 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001596 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001597 *
1598 * Enable @pipe, making sure that various hardware specific requirements
1599 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1600 *
1601 * @pipe should be %PIPE_A or %PIPE_B.
1602 *
1603 * Will wait until the pipe is actually running (i.e. first vblank) before
1604 * returning.
1605 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001606static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1607 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001608{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001609 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1610 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001611 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001612 int reg;
1613 u32 val;
1614
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001615 assert_planes_disabled(dev_priv, pipe);
1616 assert_sprites_disabled(dev_priv, pipe);
1617
Paulo Zanoni681e5812012-12-06 11:12:38 -02001618 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001619 pch_transcoder = TRANSCODER_A;
1620 else
1621 pch_transcoder = pipe;
1622
Jesse Barnesb24e7172011-01-04 15:09:30 -08001623 /*
1624 * A pipe without a PLL won't actually be able to drive bits from
1625 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1626 * need the check.
1627 */
1628 if (!HAS_PCH_SPLIT(dev_priv->dev))
1629 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001630 else {
1631 if (pch_port) {
1632 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001633 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001634 assert_fdi_tx_pll_enabled(dev_priv,
1635 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 }
1637 /* FIXME: assert CPU port conditions for SNB+ */
1638 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001639
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001640 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001642 if (val & PIPECONF_ENABLE)
1643 return;
1644
1645 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001646 intel_wait_for_vblank(dev_priv->dev, pipe);
1647}
1648
1649/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001650 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 * @dev_priv: i915 private structure
1652 * @pipe: pipe to disable
1653 *
1654 * Disable @pipe, making sure that various hardware specific requirements
1655 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1656 *
1657 * @pipe should be %PIPE_A or %PIPE_B.
1658 *
1659 * Will wait until the pipe has shut down before returning.
1660 */
1661static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1662 enum pipe pipe)
1663{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001664 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1665 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001666 int reg;
1667 u32 val;
1668
1669 /*
1670 * Make sure planes won't keep trying to pump pixels to us,
1671 * or we might hang the display.
1672 */
1673 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001674 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001675
1676 /* Don't disable pipe A or pipe A PLLs if needed */
1677 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1678 return;
1679
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001680 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001681 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001682 if ((val & PIPECONF_ENABLE) == 0)
1683 return;
1684
1685 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001686 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1687}
1688
Keith Packardd74362c2011-07-28 14:47:14 -07001689/*
1690 * Plane regs are double buffered, going from enabled->disabled needs a
1691 * trigger in order to latch. The display address reg provides this.
1692 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001693void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001694 enum plane plane)
1695{
Damien Lespiau14f86142012-10-29 15:24:49 +00001696 if (dev_priv->info->gen >= 4)
1697 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1698 else
1699 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001700}
1701
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702/**
1703 * intel_enable_plane - enable a display plane on a given pipe
1704 * @dev_priv: i915 private structure
1705 * @plane: plane to enable
1706 * @pipe: pipe being fed
1707 *
1708 * Enable @plane on @pipe, making sure that @pipe is running first.
1709 */
1710static void intel_enable_plane(struct drm_i915_private *dev_priv,
1711 enum plane plane, enum pipe pipe)
1712{
1713 int reg;
1714 u32 val;
1715
1716 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1717 assert_pipe_enabled(dev_priv, pipe);
1718
1719 reg = DSPCNTR(plane);
1720 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001721 if (val & DISPLAY_PLANE_ENABLE)
1722 return;
1723
1724 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001725 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 intel_wait_for_vblank(dev_priv->dev, pipe);
1727}
1728
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729/**
1730 * intel_disable_plane - disable a display plane
1731 * @dev_priv: i915 private structure
1732 * @plane: plane to disable
1733 * @pipe: pipe consuming the data
1734 *
1735 * Disable @plane; should be an independent operation.
1736 */
1737static void intel_disable_plane(struct drm_i915_private *dev_priv,
1738 enum plane plane, enum pipe pipe)
1739{
1740 int reg;
1741 u32 val;
1742
1743 reg = DSPCNTR(plane);
1744 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001745 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1746 return;
1747
1748 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001749 intel_flush_display_plane(dev_priv, plane);
1750 intel_wait_for_vblank(dev_priv->dev, pipe);
1751}
1752
Chris Wilson693db182013-03-05 14:52:39 +00001753static bool need_vtd_wa(struct drm_device *dev)
1754{
1755#ifdef CONFIG_INTEL_IOMMU
1756 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1757 return true;
1758#endif
1759 return false;
1760}
1761
Chris Wilson127bd2a2010-07-23 23:32:05 +01001762int
Chris Wilson48b956c2010-09-14 12:50:34 +01001763intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001764 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001765 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001766{
Chris Wilsonce453d82011-02-21 14:43:56 +00001767 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001768 u32 alignment;
1769 int ret;
1770
Chris Wilson05394f32010-11-08 19:18:58 +00001771 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001772 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001773 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1774 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001775 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001776 alignment = 4 * 1024;
1777 else
1778 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001779 break;
1780 case I915_TILING_X:
1781 /* pin() will align the object as required by fence */
1782 alignment = 0;
1783 break;
1784 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001785 /* Despite that we check this in framebuffer_init userspace can
1786 * screw us over and change the tiling after the fact. Only
1787 * pinned buffers can't change their tiling. */
1788 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789 return -EINVAL;
1790 default:
1791 BUG();
1792 }
1793
Chris Wilson693db182013-03-05 14:52:39 +00001794 /* Note that the w/a also requires 64 PTE of padding following the
1795 * bo. We currently fill all unused PTE with the shadow page and so
1796 * we should always have valid PTE following the scanout preventing
1797 * the VT-d warning.
1798 */
1799 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1800 alignment = 256 * 1024;
1801
Chris Wilsonce453d82011-02-21 14:43:56 +00001802 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001803 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001804 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001805 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001806
1807 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1808 * fence, whereas 965+ only requires a fence if using
1809 * framebuffer compression. For simplicity, we always install
1810 * a fence as the cost is not that onerous.
1811 */
Chris Wilson06d98132012-04-17 15:31:24 +01001812 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001813 if (ret)
1814 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001815
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001816 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001817
Chris Wilsonce453d82011-02-21 14:43:56 +00001818 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001819 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001820
1821err_unpin:
1822 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001823err_interruptible:
1824 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001825 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001826}
1827
Chris Wilson1690e1e2011-12-14 13:57:08 +01001828void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1829{
1830 i915_gem_object_unpin_fence(obj);
1831 i915_gem_object_unpin(obj);
1832}
1833
Daniel Vetterc2c75132012-07-05 12:17:30 +02001834/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1835 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001836unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1837 unsigned int tiling_mode,
1838 unsigned int cpp,
1839 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001840{
Chris Wilsonbc752862013-02-21 20:04:31 +00001841 if (tiling_mode != I915_TILING_NONE) {
1842 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001843
Chris Wilsonbc752862013-02-21 20:04:31 +00001844 tile_rows = *y / 8;
1845 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001846
Chris Wilsonbc752862013-02-21 20:04:31 +00001847 tiles = *x / (512/cpp);
1848 *x %= 512/cpp;
1849
1850 return tile_rows * pitch * 8 + tiles * 4096;
1851 } else {
1852 unsigned int offset;
1853
1854 offset = *y * pitch + *x * cpp;
1855 *y = 0;
1856 *x = (offset & 4095) / cpp;
1857 return offset & -4096;
1858 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001859}
1860
Jesse Barnes17638cd2011-06-24 12:19:23 -07001861static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1862 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001863{
1864 struct drm_device *dev = crtc->dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1867 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001868 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001869 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001870 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001871 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001872 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001873
1874 switch (plane) {
1875 case 0:
1876 case 1:
1877 break;
1878 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001879 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001880 return -EINVAL;
1881 }
1882
1883 intel_fb = to_intel_framebuffer(fb);
1884 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001885
Chris Wilson5eddb702010-09-11 13:48:45 +01001886 reg = DSPCNTR(plane);
1887 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001888 /* Mask out pixel format bits in case we change it */
1889 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001890 switch (fb->pixel_format) {
1891 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001892 dspcntr |= DISPPLANE_8BPP;
1893 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001894 case DRM_FORMAT_XRGB1555:
1895 case DRM_FORMAT_ARGB1555:
1896 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001897 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001898 case DRM_FORMAT_RGB565:
1899 dspcntr |= DISPPLANE_BGRX565;
1900 break;
1901 case DRM_FORMAT_XRGB8888:
1902 case DRM_FORMAT_ARGB8888:
1903 dspcntr |= DISPPLANE_BGRX888;
1904 break;
1905 case DRM_FORMAT_XBGR8888:
1906 case DRM_FORMAT_ABGR8888:
1907 dspcntr |= DISPPLANE_RGBX888;
1908 break;
1909 case DRM_FORMAT_XRGB2101010:
1910 case DRM_FORMAT_ARGB2101010:
1911 dspcntr |= DISPPLANE_BGRX101010;
1912 break;
1913 case DRM_FORMAT_XBGR2101010:
1914 case DRM_FORMAT_ABGR2101010:
1915 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001916 break;
1917 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001918 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001919 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001920
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001921 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001922 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001923 dspcntr |= DISPPLANE_TILED;
1924 else
1925 dspcntr &= ~DISPPLANE_TILED;
1926 }
1927
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001928 if (IS_G4X(dev))
1929 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1930
Chris Wilson5eddb702010-09-11 13:48:45 +01001931 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001932
Daniel Vettere506a0c2012-07-05 12:17:29 +02001933 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001934
Daniel Vetterc2c75132012-07-05 12:17:30 +02001935 if (INTEL_INFO(dev)->gen >= 4) {
1936 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001937 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1938 fb->bits_per_pixel / 8,
1939 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001940 linear_offset -= intel_crtc->dspaddr_offset;
1941 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001942 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001943 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001944
1945 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1946 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001947 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001948 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001949 I915_MODIFY_DISPBASE(DSPSURF(plane),
1950 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001951 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001953 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001954 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001955 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001956
Jesse Barnes17638cd2011-06-24 12:19:23 -07001957 return 0;
1958}
1959
1960static int ironlake_update_plane(struct drm_crtc *crtc,
1961 struct drm_framebuffer *fb, int x, int y)
1962{
1963 struct drm_device *dev = crtc->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1966 struct intel_framebuffer *intel_fb;
1967 struct drm_i915_gem_object *obj;
1968 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001970 u32 dspcntr;
1971 u32 reg;
1972
1973 switch (plane) {
1974 case 0:
1975 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001976 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001977 break;
1978 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001979 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001980 return -EINVAL;
1981 }
1982
1983 intel_fb = to_intel_framebuffer(fb);
1984 obj = intel_fb->obj;
1985
1986 reg = DSPCNTR(plane);
1987 dspcntr = I915_READ(reg);
1988 /* Mask out pixel format bits in case we change it */
1989 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001990 switch (fb->pixel_format) {
1991 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992 dspcntr |= DISPPLANE_8BPP;
1993 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001994 case DRM_FORMAT_RGB565:
1995 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001996 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001997 case DRM_FORMAT_XRGB8888:
1998 case DRM_FORMAT_ARGB8888:
1999 dspcntr |= DISPPLANE_BGRX888;
2000 break;
2001 case DRM_FORMAT_XBGR8888:
2002 case DRM_FORMAT_ABGR8888:
2003 dspcntr |= DISPPLANE_RGBX888;
2004 break;
2005 case DRM_FORMAT_XRGB2101010:
2006 case DRM_FORMAT_ARGB2101010:
2007 dspcntr |= DISPPLANE_BGRX101010;
2008 break;
2009 case DRM_FORMAT_XBGR2101010:
2010 case DRM_FORMAT_ABGR2101010:
2011 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002012 break;
2013 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002014 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002015 }
2016
2017 if (obj->tiling_mode != I915_TILING_NONE)
2018 dspcntr |= DISPPLANE_TILED;
2019 else
2020 dspcntr &= ~DISPPLANE_TILED;
2021
2022 /* must disable */
2023 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2024
2025 I915_WRITE(reg, dspcntr);
2026
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002028 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002029 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2030 fb->bits_per_pixel / 8,
2031 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002033
Daniel Vettere506a0c2012-07-05 12:17:29 +02002034 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2035 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002036 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002037 I915_MODIFY_DISPBASE(DSPSURF(plane),
2038 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002039 if (IS_HASWELL(dev)) {
2040 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2041 } else {
2042 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2043 I915_WRITE(DSPLINOFF(plane), linear_offset);
2044 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002045 POSTING_READ(reg);
2046
2047 return 0;
2048}
2049
2050/* Assume fb object is pinned & idle & fenced and just update base pointers */
2051static int
2052intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2053 int x, int y, enum mode_set_atomic state)
2054{
2055 struct drm_device *dev = crtc->dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002058 if (dev_priv->display.disable_fbc)
2059 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002060 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002061
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002062 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002063}
2064
Ville Syrjälä96a02912013-02-18 19:08:49 +02002065void intel_display_handle_reset(struct drm_device *dev)
2066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 struct drm_crtc *crtc;
2069
2070 /*
2071 * Flips in the rings have been nuked by the reset,
2072 * so complete all pending flips so that user space
2073 * will get its events and not get stuck.
2074 *
2075 * Also update the base address of all primary
2076 * planes to the the last fb to make sure we're
2077 * showing the correct fb after a reset.
2078 *
2079 * Need to make two loops over the crtcs so that we
2080 * don't try to grab a crtc mutex before the
2081 * pending_flip_queue really got woken up.
2082 */
2083
2084 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2086 enum plane plane = intel_crtc->plane;
2087
2088 intel_prepare_page_flip(dev, plane);
2089 intel_finish_page_flip_plane(dev, plane);
2090 }
2091
2092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2094
2095 mutex_lock(&crtc->mutex);
2096 if (intel_crtc->active)
2097 dev_priv->display.update_plane(crtc, crtc->fb,
2098 crtc->x, crtc->y);
2099 mutex_unlock(&crtc->mutex);
2100 }
2101}
2102
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002103static int
Chris Wilson14667a42012-04-03 17:58:35 +01002104intel_finish_fb(struct drm_framebuffer *old_fb)
2105{
2106 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2107 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2108 bool was_interruptible = dev_priv->mm.interruptible;
2109 int ret;
2110
Chris Wilson14667a42012-04-03 17:58:35 +01002111 /* Big Hammer, we also need to ensure that any pending
2112 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2113 * current scanout is retired before unpinning the old
2114 * framebuffer.
2115 *
2116 * This should only fail upon a hung GPU, in which case we
2117 * can safely continue.
2118 */
2119 dev_priv->mm.interruptible = false;
2120 ret = i915_gem_object_finish_gpu(obj);
2121 dev_priv->mm.interruptible = was_interruptible;
2122
2123 return ret;
2124}
2125
Ville Syrjälä198598d2012-10-31 17:50:24 +02002126static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2127{
2128 struct drm_device *dev = crtc->dev;
2129 struct drm_i915_master_private *master_priv;
2130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2131
2132 if (!dev->primary->master)
2133 return;
2134
2135 master_priv = dev->primary->master->driver_priv;
2136 if (!master_priv->sarea_priv)
2137 return;
2138
2139 switch (intel_crtc->pipe) {
2140 case 0:
2141 master_priv->sarea_priv->pipeA_x = x;
2142 master_priv->sarea_priv->pipeA_y = y;
2143 break;
2144 case 1:
2145 master_priv->sarea_priv->pipeB_x = x;
2146 master_priv->sarea_priv->pipeB_y = y;
2147 break;
2148 default:
2149 break;
2150 }
2151}
2152
Chris Wilson14667a42012-04-03 17:58:35 +01002153static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002154intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002155 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002156{
2157 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002158 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002160 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002161 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002162
2163 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002164 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002165 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002166 return 0;
2167 }
2168
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002169 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002170 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2171 plane_name(intel_crtc->plane),
2172 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002173 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 }
2175
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002177 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002178 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002179 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002180 if (ret != 0) {
2181 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002182 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002183 return ret;
2184 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002185
Daniel Vetter94352cf2012-07-05 22:51:56 +02002186 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002187 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002190 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002191 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002193
Daniel Vetter94352cf2012-07-05 22:51:56 +02002194 old_fb = crtc->fb;
2195 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002196 crtc->x = x;
2197 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002198
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002199 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002200 if (intel_crtc->active && old_fb != fb)
2201 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002202 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002203 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002204
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002205 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002207
Ville Syrjälä198598d2012-10-31 17:50:24 +02002208 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209
2210 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211}
2212
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002213static void intel_fdi_normal_train(struct drm_crtc *crtc)
2214{
2215 struct drm_device *dev = crtc->dev;
2216 struct drm_i915_private *dev_priv = dev->dev_private;
2217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2218 int pipe = intel_crtc->pipe;
2219 u32 reg, temp;
2220
2221 /* enable normal train */
2222 reg = FDI_TX_CTL(pipe);
2223 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002224 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002225 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2226 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002227 } else {
2228 temp &= ~FDI_LINK_TRAIN_NONE;
2229 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002230 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002231 I915_WRITE(reg, temp);
2232
2233 reg = FDI_RX_CTL(pipe);
2234 temp = I915_READ(reg);
2235 if (HAS_PCH_CPT(dev)) {
2236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2237 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2238 } else {
2239 temp &= ~FDI_LINK_TRAIN_NONE;
2240 temp |= FDI_LINK_TRAIN_NONE;
2241 }
2242 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2243
2244 /* wait one idle pattern time */
2245 POSTING_READ(reg);
2246 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002247
2248 /* IVB wants error correction enabled */
2249 if (IS_IVYBRIDGE(dev))
2250 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2251 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002252}
2253
Daniel Vetter1e833f42013-02-19 22:31:57 +01002254static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2255{
2256 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2257}
2258
Daniel Vetter01a415f2012-10-27 15:58:40 +02002259static void ivb_modeset_global_resources(struct drm_device *dev)
2260{
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *pipe_B_crtc =
2263 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2264 struct intel_crtc *pipe_C_crtc =
2265 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2266 uint32_t temp;
2267
Daniel Vetter1e833f42013-02-19 22:31:57 +01002268 /*
2269 * When everything is off disable fdi C so that we could enable fdi B
2270 * with all lanes. Note that we don't care about enabled pipes without
2271 * an enabled pch encoder.
2272 */
2273 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2274 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002275 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2276 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2277
2278 temp = I915_READ(SOUTH_CHICKEN1);
2279 temp &= ~FDI_BC_BIFURCATION_SELECT;
2280 DRM_DEBUG_KMS("disabling fdi C rx\n");
2281 I915_WRITE(SOUTH_CHICKEN1, temp);
2282 }
2283}
2284
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002285/* The FDI link training functions for ILK/Ibexpeak. */
2286static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2287{
2288 struct drm_device *dev = crtc->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002292 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002293 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002294
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002295 /* FDI needs bits from pipe & plane first */
2296 assert_pipe_enabled(dev_priv, pipe);
2297 assert_plane_enabled(dev_priv, plane);
2298
Adam Jacksone1a44742010-06-25 15:32:14 -04002299 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2300 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002301 reg = FDI_RX_IMR(pipe);
2302 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002303 temp &= ~FDI_RX_SYMBOL_LOCK;
2304 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 I915_WRITE(reg, temp);
2306 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002307 udelay(150);
2308
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002309 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 reg = FDI_TX_CTL(pipe);
2311 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002312 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2313 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002314 temp &= ~FDI_LINK_TRAIN_NONE;
2315 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002316 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_RX_CTL(pipe);
2319 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2323
2324 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002325 udelay(150);
2326
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002327 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002328 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2329 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2330 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002331
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002333 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002335 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2336
2337 if ((temp & FDI_RX_BIT_LOCK)) {
2338 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340 break;
2341 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002343 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002345
2346 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = FDI_TX_CTL(pipe);
2348 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349 temp &= ~FDI_LINK_TRAIN_NONE;
2350 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 reg = FDI_RX_CTL(pipe);
2354 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 temp &= ~FDI_LINK_TRAIN_NONE;
2356 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002357 I915_WRITE(reg, temp);
2358
2359 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 udelay(150);
2361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002363 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2366
2367 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 DRM_DEBUG_KMS("FDI train 2 done.\n");
2370 break;
2371 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002372 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002373 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375
2376 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378}
2379
Akshay Joshi0206e352011-08-16 15:34:10 -04002380static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2382 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2383 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2384 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2385};
2386
2387/* The FDI link training functions for SNB/Cougarpoint. */
2388static void gen6_fdi_link_train(struct drm_crtc *crtc)
2389{
2390 struct drm_device *dev = crtc->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2393 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002394 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2397 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 reg = FDI_RX_IMR(pipe);
2399 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002400 temp &= ~FDI_RX_SYMBOL_LOCK;
2401 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp);
2403
2404 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002405 udelay(150);
2406
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_TX_CTL(pipe);
2409 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002410 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2411 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_PATTERN_1;
2414 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2415 /* SNB-B */
2416 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418
Daniel Vetterd74cf322012-10-26 10:58:13 +02002419 I915_WRITE(FDI_RX_MISC(pipe),
2420 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2421
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_RX_CTL(pipe);
2423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 if (HAS_PCH_CPT(dev)) {
2425 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2426 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2427 } else {
2428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_1;
2430 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2432
2433 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 udelay(150);
2435
Akshay Joshi0206e352011-08-16 15:34:10 -04002436 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 reg = FDI_TX_CTL(pipe);
2438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2440 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 I915_WRITE(reg, temp);
2442
2443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 udelay(500);
2445
Sean Paulfa37d392012-03-02 12:53:39 -05002446 for (retry = 0; retry < 5; retry++) {
2447 reg = FDI_RX_IIR(pipe);
2448 temp = I915_READ(reg);
2449 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2450 if (temp & FDI_RX_BIT_LOCK) {
2451 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2452 DRM_DEBUG_KMS("FDI train 1 done.\n");
2453 break;
2454 }
2455 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 }
Sean Paulfa37d392012-03-02 12:53:39 -05002457 if (retry < 5)
2458 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 }
2460 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
2463 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 reg = FDI_TX_CTL(pipe);
2465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_PATTERN_2;
2468 if (IS_GEN6(dev)) {
2469 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2470 /* SNB-B */
2471 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2472 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_RX_CTL(pipe);
2476 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 if (HAS_PCH_CPT(dev)) {
2478 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2479 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2480 } else {
2481 temp &= ~FDI_LINK_TRAIN_NONE;
2482 temp |= FDI_LINK_TRAIN_PATTERN_2;
2483 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 I915_WRITE(reg, temp);
2485
2486 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 udelay(150);
2488
Akshay Joshi0206e352011-08-16 15:34:10 -04002489 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 reg = FDI_TX_CTL(pipe);
2491 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2493 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp);
2495
2496 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 udelay(500);
2498
Sean Paulfa37d392012-03-02 12:53:39 -05002499 for (retry = 0; retry < 5; retry++) {
2500 reg = FDI_RX_IIR(pipe);
2501 temp = I915_READ(reg);
2502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2503 if (temp & FDI_RX_SYMBOL_LOCK) {
2504 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2505 DRM_DEBUG_KMS("FDI train 2 done.\n");
2506 break;
2507 }
2508 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 }
Sean Paulfa37d392012-03-02 12:53:39 -05002510 if (retry < 5)
2511 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 }
2513 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515
2516 DRM_DEBUG_KMS("FDI train done.\n");
2517}
2518
Jesse Barnes357555c2011-04-28 15:09:55 -07002519/* Manual link training for Ivy Bridge A0 parts */
2520static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
2526 u32 reg, temp, i;
2527
2528 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2529 for train result */
2530 reg = FDI_RX_IMR(pipe);
2531 temp = I915_READ(reg);
2532 temp &= ~FDI_RX_SYMBOL_LOCK;
2533 temp &= ~FDI_RX_BIT_LOCK;
2534 I915_WRITE(reg, temp);
2535
2536 POSTING_READ(reg);
2537 udelay(150);
2538
Daniel Vetter01a415f2012-10-27 15:58:40 +02002539 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2540 I915_READ(FDI_RX_IIR(pipe)));
2541
Jesse Barnes357555c2011-04-28 15:09:55 -07002542 /* enable CPU FDI TX and PCH FDI RX */
2543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002545 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2546 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002547 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2548 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002551 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002552 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2553
Daniel Vetterd74cf322012-10-26 10:58:13 +02002554 I915_WRITE(FDI_RX_MISC(pipe),
2555 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2556
Jesse Barnes357555c2011-04-28 15:09:55 -07002557 reg = FDI_RX_CTL(pipe);
2558 temp = I915_READ(reg);
2559 temp &= ~FDI_LINK_TRAIN_AUTO;
2560 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2561 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002562 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002563 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2564
2565 POSTING_READ(reg);
2566 udelay(150);
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002569 reg = FDI_TX_CTL(pipe);
2570 temp = I915_READ(reg);
2571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= snb_b_fdi_train_param[i];
2573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
2576 udelay(500);
2577
2578 reg = FDI_RX_IIR(pipe);
2579 temp = I915_READ(reg);
2580 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2581
2582 if (temp & FDI_RX_BIT_LOCK ||
2583 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2584 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002586 break;
2587 }
2588 }
2589 if (i == 4)
2590 DRM_ERROR("FDI train 1 fail!\n");
2591
2592 /* Train 2 */
2593 reg = FDI_TX_CTL(pipe);
2594 temp = I915_READ(reg);
2595 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2596 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2598 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2599 I915_WRITE(reg, temp);
2600
2601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2604 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2605 I915_WRITE(reg, temp);
2606
2607 POSTING_READ(reg);
2608 udelay(150);
2609
Akshay Joshi0206e352011-08-16 15:34:10 -04002610 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
2613 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2614 temp |= snb_b_fdi_train_param[i];
2615 I915_WRITE(reg, temp);
2616
2617 POSTING_READ(reg);
2618 udelay(500);
2619
2620 reg = FDI_RX_IIR(pipe);
2621 temp = I915_READ(reg);
2622 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2623
2624 if (temp & FDI_RX_SYMBOL_LOCK) {
2625 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002626 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002627 break;
2628 }
2629 }
2630 if (i == 4)
2631 DRM_ERROR("FDI train 2 fail!\n");
2632
2633 DRM_DEBUG_KMS("FDI train done.\n");
2634}
2635
Daniel Vetter88cefb62012-08-12 19:27:14 +02002636static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002637{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002638 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002639 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002640 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002642
Jesse Barnesc64e3112010-09-10 11:27:03 -07002643
Jesse Barnes0e23b992010-09-10 11:10:00 -07002644 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 reg = FDI_RX_CTL(pipe);
2646 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002647 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002649 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2651
2652 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002653 udelay(200);
2654
2655 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002656 temp = I915_READ(reg);
2657 I915_WRITE(reg, temp | FDI_PCDCLK);
2658
2659 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002660 udelay(200);
2661
Paulo Zanoni20749732012-11-23 15:30:38 -02002662 /* Enable CPU FDI TX PLL, always on for Ironlake */
2663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
2665 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2666 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002667
Paulo Zanoni20749732012-11-23 15:30:38 -02002668 POSTING_READ(reg);
2669 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 }
2671}
2672
Daniel Vetter88cefb62012-08-12 19:27:14 +02002673static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2674{
2675 struct drm_device *dev = intel_crtc->base.dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 int pipe = intel_crtc->pipe;
2678 u32 reg, temp;
2679
2680 /* Switch from PCDclk to Rawclk */
2681 reg = FDI_RX_CTL(pipe);
2682 temp = I915_READ(reg);
2683 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2684
2685 /* Disable CPU FDI TX PLL */
2686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
2688 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2689
2690 POSTING_READ(reg);
2691 udelay(100);
2692
2693 reg = FDI_RX_CTL(pipe);
2694 temp = I915_READ(reg);
2695 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2696
2697 /* Wait for the clocks to turn off. */
2698 POSTING_READ(reg);
2699 udelay(100);
2700}
2701
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002702static void ironlake_fdi_disable(struct drm_crtc *crtc)
2703{
2704 struct drm_device *dev = crtc->dev;
2705 struct drm_i915_private *dev_priv = dev->dev_private;
2706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2707 int pipe = intel_crtc->pipe;
2708 u32 reg, temp;
2709
2710 /* disable CPU FDI tx and PCH FDI rx */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2714 POSTING_READ(reg);
2715
2716 reg = FDI_RX_CTL(pipe);
2717 temp = I915_READ(reg);
2718 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002719 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002720 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2721
2722 POSTING_READ(reg);
2723 udelay(100);
2724
2725 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002726 if (HAS_PCH_IBX(dev)) {
2727 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002728 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002729
2730 /* still set train pattern 1 */
2731 reg = FDI_TX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 temp &= ~FDI_LINK_TRAIN_NONE;
2734 temp |= FDI_LINK_TRAIN_PATTERN_1;
2735 I915_WRITE(reg, temp);
2736
2737 reg = FDI_RX_CTL(pipe);
2738 temp = I915_READ(reg);
2739 if (HAS_PCH_CPT(dev)) {
2740 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2741 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2742 } else {
2743 temp &= ~FDI_LINK_TRAIN_NONE;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1;
2745 }
2746 /* BPC in FDI rx is consistent with that in PIPECONF */
2747 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002748 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
2752 udelay(100);
2753}
2754
Chris Wilson5bb61642012-09-27 21:25:58 +01002755static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002760 unsigned long flags;
2761 bool pending;
2762
Ville Syrjälä10d83732013-01-29 18:13:34 +02002763 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2764 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002765 return false;
2766
2767 spin_lock_irqsave(&dev->event_lock, flags);
2768 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2769 spin_unlock_irqrestore(&dev->event_lock, flags);
2770
2771 return pending;
2772}
2773
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002774static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2775{
Chris Wilson0f911282012-04-17 10:05:38 +01002776 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002777 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002778
2779 if (crtc->fb == NULL)
2780 return;
2781
Daniel Vetter2c10d572012-12-20 21:24:07 +01002782 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2783
Chris Wilson5bb61642012-09-27 21:25:58 +01002784 wait_event(dev_priv->pending_flip_queue,
2785 !intel_crtc_has_pending_flip(crtc));
2786
Chris Wilson0f911282012-04-17 10:05:38 +01002787 mutex_lock(&dev->struct_mutex);
2788 intel_finish_fb(crtc->fb);
2789 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002790}
2791
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002792/* Program iCLKIP clock to the desired frequency */
2793static void lpt_program_iclkip(struct drm_crtc *crtc)
2794{
2795 struct drm_device *dev = crtc->dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2798 u32 temp;
2799
Daniel Vetter09153002012-12-12 14:06:44 +01002800 mutex_lock(&dev_priv->dpio_lock);
2801
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002802 /* It is necessary to ungate the pixclk gate prior to programming
2803 * the divisors, and gate it back when it is done.
2804 */
2805 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2806
2807 /* Disable SSCCTL */
2808 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002809 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2810 SBI_SSCCTL_DISABLE,
2811 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002812
2813 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2814 if (crtc->mode.clock == 20000) {
2815 auxdiv = 1;
2816 divsel = 0x41;
2817 phaseinc = 0x20;
2818 } else {
2819 /* The iCLK virtual clock root frequency is in MHz,
2820 * but the crtc->mode.clock in in KHz. To get the divisors,
2821 * it is necessary to divide one by another, so we
2822 * convert the virtual clock precision to KHz here for higher
2823 * precision.
2824 */
2825 u32 iclk_virtual_root_freq = 172800 * 1000;
2826 u32 iclk_pi_range = 64;
2827 u32 desired_divisor, msb_divisor_value, pi_value;
2828
2829 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2830 msb_divisor_value = desired_divisor / iclk_pi_range;
2831 pi_value = desired_divisor % iclk_pi_range;
2832
2833 auxdiv = 0;
2834 divsel = msb_divisor_value - 2;
2835 phaseinc = pi_value;
2836 }
2837
2838 /* This should not happen with any sane values */
2839 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2840 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2841 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2842 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2843
2844 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2845 crtc->mode.clock,
2846 auxdiv,
2847 divsel,
2848 phasedir,
2849 phaseinc);
2850
2851 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002852 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002853 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2854 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2855 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2856 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2857 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2858 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002859 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002860
2861 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002862 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002863 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2864 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002865 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002866
2867 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002868 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002869 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002870 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002871
2872 /* Wait for initialization time */
2873 udelay(24);
2874
2875 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002876
2877 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002878}
2879
Daniel Vetter275f01b22013-05-03 11:49:47 +02002880static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2881 enum pipe pch_transcoder)
2882{
2883 struct drm_device *dev = crtc->base.dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
2885 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2886
2887 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2888 I915_READ(HTOTAL(cpu_transcoder)));
2889 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2890 I915_READ(HBLANK(cpu_transcoder)));
2891 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2892 I915_READ(HSYNC(cpu_transcoder)));
2893
2894 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2895 I915_READ(VTOTAL(cpu_transcoder)));
2896 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2897 I915_READ(VBLANK(cpu_transcoder)));
2898 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2899 I915_READ(VSYNC(cpu_transcoder)));
2900 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2901 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2902}
2903
Jesse Barnesf67a5592011-01-05 10:31:48 -08002904/*
2905 * Enable PCH resources required for PCH ports:
2906 * - PCH PLLs
2907 * - FDI training & RX/TX
2908 * - update transcoder timings
2909 * - DP transcoding bits
2910 * - transcoder
2911 */
2912static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002913{
2914 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2917 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002918 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919
Daniel Vetterab9412b2013-05-03 11:49:46 +02002920 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002921
Daniel Vettercd986ab2012-10-26 10:58:12 +02002922 /* Write the TU size bits before fdi link training, so that error
2923 * detection works. */
2924 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2925 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2926
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002927 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002928 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002929
Daniel Vetter572deb32012-10-27 18:46:14 +02002930 /* XXX: pch pll's can be enabled any time before we enable the PCH
2931 * transcoder, and we actually should do this to not upset any PCH
2932 * transcoder that already use the clock when we share it.
2933 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002934 * Note that enable_shared_dpll tries to do the right thing, but
2935 * get_shared_dpll unconditionally resets the pll - we need that to have
2936 * the right LVDS enable sequence. */
2937 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002938
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002939 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002940 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002941
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002942 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002943 temp |= TRANS_DPLL_ENABLE(pipe);
2944 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002945 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002946 temp |= sel;
2947 else
2948 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002949 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002950 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002951
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002952 /* set transcoder timing, panel must allow it */
2953 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002954 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002956 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002957
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002958 /* For PCH DP, enable TRANS_DP_CTL */
2959 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002960 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2961 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002962 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 reg = TRANS_DP_CTL(pipe);
2964 temp = I915_READ(reg);
2965 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002966 TRANS_DP_SYNC_MASK |
2967 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 temp |= (TRANS_DP_OUTPUT_ENABLE |
2969 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002970 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002971
2972 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002974 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002976
2977 switch (intel_trans_dp_port_sel(crtc)) {
2978 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002979 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002980 break;
2981 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002983 break;
2984 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986 break;
2987 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02002988 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002989 }
2990
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002992 }
2993
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002994 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002995}
2996
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02002997static void lpt_pch_enable(struct drm_crtc *crtc)
2998{
2999 struct drm_device *dev = crtc->dev;
3000 struct drm_i915_private *dev_priv = dev->dev_private;
3001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003002 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003003
Daniel Vetterab9412b2013-05-03 11:49:46 +02003004 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003005
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003006 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003007
Paulo Zanoni0540e482012-10-31 18:12:40 -02003008 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003009 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003010
Paulo Zanoni937bb612012-10-31 18:12:47 -02003011 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003012}
3013
Daniel Vettere2b78262013-06-07 23:10:03 +02003014static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003015{
Daniel Vettere2b78262013-06-07 23:10:03 +02003016 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003017
3018 if (pll == NULL)
3019 return;
3020
3021 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003022 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003023 return;
3024 }
3025
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003026 if (--pll->refcount == 0) {
3027 WARN_ON(pll->on);
3028 WARN_ON(pll->active);
3029 }
3030
Daniel Vettera43f6e02013-06-07 23:10:32 +02003031 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003032}
3033
Daniel Vettere2b78262013-06-07 23:10:03 +02003034static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003035{
Daniel Vettere2b78262013-06-07 23:10:03 +02003036 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3037 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3038 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003040 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003041 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3042 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003043 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003044 }
3045
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003046 if (HAS_PCH_IBX(dev_priv->dev)) {
3047 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003048 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003049 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003050
Daniel Vetter46edb022013-06-05 13:34:12 +02003051 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3052 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003053
3054 goto found;
3055 }
3056
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003057 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3058 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003059
3060 /* Only want to check enabled timings first */
3061 if (pll->refcount == 0)
3062 continue;
3063
Daniel Vettere9a632a2013-06-05 13:34:13 +02003064 if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
3065 fp == I915_READ(PCH_FP0(pll->id))) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003066 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003067 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003068 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003069
3070 goto found;
3071 }
3072 }
3073
3074 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003075 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3076 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003077 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003078 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3079 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003080 goto found;
3081 }
3082 }
3083
3084 return NULL;
3085
3086found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003087 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003088 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3089 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003090
Daniel Vettercdbd2312013-06-05 13:34:03 +02003091 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003092 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3093 sizeof(pll->hw_state));
3094
Daniel Vetter46edb022013-06-05 13:34:12 +02003095 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003096 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003097 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098
Daniel Vettercdbd2312013-06-05 13:34:03 +02003099 /* Wait for the clocks to stabilize before rewriting the regs */
Daniel Vettere9a632a2013-06-05 13:34:13 +02003100 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
3101 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003102 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003103
Daniel Vettere9a632a2013-06-05 13:34:13 +02003104 I915_WRITE(PCH_FP0(pll->id), fp);
3105 I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003106 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003107 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003108
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109 return pll;
3110}
3111
Daniel Vettera1520312013-05-03 11:49:50 +02003112static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003113{
3114 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003115 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003116 u32 temp;
3117
3118 temp = I915_READ(dslreg);
3119 udelay(500);
3120 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003121 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003122 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003123 }
3124}
3125
Jesse Barnesb074cec2013-04-25 12:55:02 -07003126static void ironlake_pfit_enable(struct intel_crtc *crtc)
3127{
3128 struct drm_device *dev = crtc->base.dev;
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 int pipe = crtc->pipe;
3131
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003132 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003133 /* Force use of hard-coded filter coefficients
3134 * as some pre-programmed values are broken,
3135 * e.g. x201.
3136 */
3137 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3138 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3139 PF_PIPE_SEL_IVB(pipe));
3140 else
3141 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3142 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3143 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003144 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003145}
3146
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003147static void intel_enable_planes(struct drm_crtc *crtc)
3148{
3149 struct drm_device *dev = crtc->dev;
3150 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3151 struct intel_plane *intel_plane;
3152
3153 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3154 if (intel_plane->pipe == pipe)
3155 intel_plane_restore(&intel_plane->base);
3156}
3157
3158static void intel_disable_planes(struct drm_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3162 struct intel_plane *intel_plane;
3163
3164 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3165 if (intel_plane->pipe == pipe)
3166 intel_plane_disable(&intel_plane->base);
3167}
3168
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169static void ironlake_crtc_enable(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003174 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 int pipe = intel_crtc->pipe;
3176 int plane = intel_crtc->plane;
3177 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003178
Daniel Vetter08a48462012-07-02 11:43:47 +02003179 WARN_ON(!crtc->enabled);
3180
Jesse Barnesf67a5592011-01-05 10:31:48 -08003181 if (intel_crtc->active)
3182 return;
3183
3184 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003185
3186 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3187 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3188
Jesse Barnesf67a5592011-01-05 10:31:48 -08003189 intel_update_watermarks(dev);
3190
3191 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3192 temp = I915_READ(PCH_LVDS);
3193 if ((temp & LVDS_PORT_EN) == 0)
3194 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3195 }
3196
Jesse Barnesf67a5592011-01-05 10:31:48 -08003197
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003198 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003199 /* Note: FDI PLL enabling _must_ be done before we enable the
3200 * cpu pipes, hence this is separate from all the other fdi/pch
3201 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003202 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003203 } else {
3204 assert_fdi_tx_disabled(dev_priv, pipe);
3205 assert_fdi_rx_disabled(dev_priv, pipe);
3206 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003208 for_each_encoder_on_crtc(dev, crtc, encoder)
3209 if (encoder->pre_enable)
3210 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003211
Jesse Barnesb074cec2013-04-25 12:55:02 -07003212 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003214 /*
3215 * On ILK+ LUT must be loaded before the pipe is running but with
3216 * clocks enabled
3217 */
3218 intel_crtc_load_lut(crtc);
3219
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003220 intel_enable_pipe(dev_priv, pipe,
3221 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003222 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003223 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003224 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003225
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003226 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003227 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003228
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003229 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003230 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003231 mutex_unlock(&dev->struct_mutex);
3232
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003233 for_each_encoder_on_crtc(dev, crtc, encoder)
3234 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003235
3236 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003237 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003238
3239 /*
3240 * There seems to be a race in PCH platform hw (at least on some
3241 * outputs) where an enabled pipe still completes any pageflip right
3242 * away (as if the pipe is off) instead of waiting for vblank. As soon
3243 * as the first vblank happend, everything works as expected. Hence just
3244 * wait for one vblank before returning to avoid strange things
3245 * happening.
3246 */
3247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003248}
3249
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003250/* IPS only exists on ULT machines and is tied to pipe A. */
3251static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3252{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003253 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003254}
3255
3256static void hsw_enable_ips(struct intel_crtc *crtc)
3257{
3258 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3259
3260 if (!crtc->config.ips_enabled)
3261 return;
3262
3263 /* We can only enable IPS after we enable a plane and wait for a vblank.
3264 * We guarantee that the plane is enabled by calling intel_enable_ips
3265 * only after intel_enable_plane. And intel_enable_plane already waits
3266 * for a vblank, so all we need to do here is to enable the IPS bit. */
3267 assert_plane_enabled(dev_priv, crtc->plane);
3268 I915_WRITE(IPS_CTL, IPS_ENABLE);
3269}
3270
3271static void hsw_disable_ips(struct intel_crtc *crtc)
3272{
3273 struct drm_device *dev = crtc->base.dev;
3274 struct drm_i915_private *dev_priv = dev->dev_private;
3275
3276 if (!crtc->config.ips_enabled)
3277 return;
3278
3279 assert_plane_enabled(dev_priv, crtc->plane);
3280 I915_WRITE(IPS_CTL, 0);
3281
3282 /* We need to wait for a vblank before we can disable the plane. */
3283 intel_wait_for_vblank(dev, crtc->pipe);
3284}
3285
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003286static void haswell_crtc_enable(struct drm_crtc *crtc)
3287{
3288 struct drm_device *dev = crtc->dev;
3289 struct drm_i915_private *dev_priv = dev->dev_private;
3290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3291 struct intel_encoder *encoder;
3292 int pipe = intel_crtc->pipe;
3293 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003294
3295 WARN_ON(!crtc->enabled);
3296
3297 if (intel_crtc->active)
3298 return;
3299
3300 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003301
3302 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3303 if (intel_crtc->config.has_pch_encoder)
3304 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3305
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003306 intel_update_watermarks(dev);
3307
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003308 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003309 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003310
3311 for_each_encoder_on_crtc(dev, crtc, encoder)
3312 if (encoder->pre_enable)
3313 encoder->pre_enable(encoder);
3314
Paulo Zanoni1f544382012-10-24 11:32:00 -02003315 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003316
Jesse Barnesb074cec2013-04-25 12:55:02 -07003317 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003318
3319 /*
3320 * On ILK+ LUT must be loaded before the pipe is running but with
3321 * clocks enabled
3322 */
3323 intel_crtc_load_lut(crtc);
3324
Paulo Zanoni1f544382012-10-24 11:32:00 -02003325 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003326 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003327
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003328 intel_enable_pipe(dev_priv, pipe,
3329 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003330 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003331 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003332 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003333
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003334 hsw_enable_ips(intel_crtc);
3335
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003336 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003337 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003338
3339 mutex_lock(&dev->struct_mutex);
3340 intel_update_fbc(dev);
3341 mutex_unlock(&dev->struct_mutex);
3342
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003343 for_each_encoder_on_crtc(dev, crtc, encoder)
3344 encoder->enable(encoder);
3345
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003346 /*
3347 * There seems to be a race in PCH platform hw (at least on some
3348 * outputs) where an enabled pipe still completes any pageflip right
3349 * away (as if the pipe is off) instead of waiting for vblank. As soon
3350 * as the first vblank happend, everything works as expected. Hence just
3351 * wait for one vblank before returning to avoid strange things
3352 * happening.
3353 */
3354 intel_wait_for_vblank(dev, intel_crtc->pipe);
3355}
3356
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003357static void ironlake_pfit_disable(struct intel_crtc *crtc)
3358{
3359 struct drm_device *dev = crtc->base.dev;
3360 struct drm_i915_private *dev_priv = dev->dev_private;
3361 int pipe = crtc->pipe;
3362
3363 /* To avoid upsetting the power well on haswell only disable the pfit if
3364 * it's in use. The hw state code will make sure we get this right. */
3365 if (crtc->config.pch_pfit.size) {
3366 I915_WRITE(PF_CTL(pipe), 0);
3367 I915_WRITE(PF_WIN_POS(pipe), 0);
3368 I915_WRITE(PF_WIN_SZ(pipe), 0);
3369 }
3370}
3371
Jesse Barnes6be4a602010-09-10 10:26:01 -07003372static void ironlake_crtc_disable(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003377 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003378 int pipe = intel_crtc->pipe;
3379 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003381
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003382
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003383 if (!intel_crtc->active)
3384 return;
3385
Daniel Vetterea9d7582012-07-10 10:42:52 +02003386 for_each_encoder_on_crtc(dev, crtc, encoder)
3387 encoder->disable(encoder);
3388
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003389 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003390 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003391
Chris Wilson973d04f2011-07-08 12:22:37 +01003392 if (dev_priv->cfb_plane == plane)
3393 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003395 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003396 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003397 intel_disable_plane(dev_priv, plane, pipe);
3398
Daniel Vetterd925c592013-06-05 13:34:04 +02003399 if (intel_crtc->config.has_pch_encoder)
3400 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3401
Jesse Barnesb24e7172011-01-04 15:09:30 -08003402 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003403
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003404 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003405
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003406 for_each_encoder_on_crtc(dev, crtc, encoder)
3407 if (encoder->post_disable)
3408 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003409
Daniel Vetterd925c592013-06-05 13:34:04 +02003410 if (intel_crtc->config.has_pch_encoder) {
3411 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003412
Daniel Vetterd925c592013-06-05 13:34:04 +02003413 ironlake_disable_pch_transcoder(dev_priv, pipe);
3414 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415
Daniel Vetterd925c592013-06-05 13:34:04 +02003416 if (HAS_PCH_CPT(dev)) {
3417 /* disable TRANS_DP_CTL */
3418 reg = TRANS_DP_CTL(pipe);
3419 temp = I915_READ(reg);
3420 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3421 TRANS_DP_PORT_SEL_MASK);
3422 temp |= TRANS_DP_PORT_SEL_NONE;
3423 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424
Daniel Vetterd925c592013-06-05 13:34:04 +02003425 /* disable DPLL_SEL */
3426 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003427 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003428 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003429 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003430
3431 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003432 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003433
3434 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435 }
3436
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003437 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003438 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003439
3440 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003441 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003442 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443}
3444
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003445static void haswell_crtc_disable(struct drm_crtc *crtc)
3446{
3447 struct drm_device *dev = crtc->dev;
3448 struct drm_i915_private *dev_priv = dev->dev_private;
3449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3450 struct intel_encoder *encoder;
3451 int pipe = intel_crtc->pipe;
3452 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003453 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003454
3455 if (!intel_crtc->active)
3456 return;
3457
3458 for_each_encoder_on_crtc(dev, crtc, encoder)
3459 encoder->disable(encoder);
3460
3461 intel_crtc_wait_for_pending_flips(crtc);
3462 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003464 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003465 if (dev_priv->cfb_plane == plane)
3466 intel_disable_fbc(dev);
3467
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003468 hsw_disable_ips(intel_crtc);
3469
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003470 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003471 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003472 intel_disable_plane(dev_priv, plane, pipe);
3473
Paulo Zanoni86642812013-04-12 17:57:57 -03003474 if (intel_crtc->config.has_pch_encoder)
3475 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003476 intel_disable_pipe(dev_priv, pipe);
3477
Paulo Zanoniad80a812012-10-24 16:06:19 -02003478 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003479
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003480 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
Paulo Zanoni1f544382012-10-24 11:32:00 -02003482 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003483
3484 for_each_encoder_on_crtc(dev, crtc, encoder)
3485 if (encoder->post_disable)
3486 encoder->post_disable(encoder);
3487
Daniel Vetter88adfff2013-03-28 10:42:01 +01003488 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003489 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003490 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003491 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003492 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003493
3494 intel_crtc->active = false;
3495 intel_update_watermarks(dev);
3496
3497 mutex_lock(&dev->struct_mutex);
3498 intel_update_fbc(dev);
3499 mutex_unlock(&dev->struct_mutex);
3500}
3501
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003502static void ironlake_crtc_off(struct drm_crtc *crtc)
3503{
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003505 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003506}
3507
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003508static void haswell_crtc_off(struct drm_crtc *crtc)
3509{
3510 intel_ddi_put_crtc_pll(crtc);
3511}
3512
Daniel Vetter02e792f2009-09-15 22:57:34 +02003513static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3514{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003515 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003516 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003517 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003518
Chris Wilson23f09ce2010-08-12 13:53:37 +01003519 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003520 dev_priv->mm.interruptible = false;
3521 (void) intel_overlay_switch_off(intel_crtc->overlay);
3522 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003523 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003524 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003525
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003526 /* Let userspace switch the overlay on again. In most cases userspace
3527 * has to recompute where to put it anyway.
3528 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003529}
3530
Egbert Eich61bc95c2013-03-04 09:24:38 -05003531/**
3532 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3533 * cursor plane briefly if not already running after enabling the display
3534 * plane.
3535 * This workaround avoids occasional blank screens when self refresh is
3536 * enabled.
3537 */
3538static void
3539g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3540{
3541 u32 cntl = I915_READ(CURCNTR(pipe));
3542
3543 if ((cntl & CURSOR_MODE) == 0) {
3544 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3545
3546 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3547 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3548 intel_wait_for_vblank(dev_priv->dev, pipe);
3549 I915_WRITE(CURCNTR(pipe), cntl);
3550 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3551 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3552 }
3553}
3554
Jesse Barnes2dd24552013-04-25 12:55:01 -07003555static void i9xx_pfit_enable(struct intel_crtc *crtc)
3556{
3557 struct drm_device *dev = crtc->base.dev;
3558 struct drm_i915_private *dev_priv = dev->dev_private;
3559 struct intel_crtc_config *pipe_config = &crtc->config;
3560
Daniel Vetter328d8e82013-05-08 10:36:31 +02003561 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003562 return;
3563
Daniel Vetterc0b03412013-05-28 12:05:54 +02003564 /*
3565 * The panel fitter should only be adjusted whilst the pipe is disabled,
3566 * according to register description and PRM.
3567 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003568 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3569 assert_pipe_disabled(dev_priv, crtc->pipe);
3570
Jesse Barnesb074cec2013-04-25 12:55:02 -07003571 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3572 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003573
3574 /* Border color in case we don't scale up to the full screen. Black by
3575 * default, change to something else for debugging. */
3576 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003577}
3578
Jesse Barnes89b667f2013-04-18 14:51:36 -07003579static void valleyview_crtc_enable(struct drm_crtc *crtc)
3580{
3581 struct drm_device *dev = crtc->dev;
3582 struct drm_i915_private *dev_priv = dev->dev_private;
3583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3584 struct intel_encoder *encoder;
3585 int pipe = intel_crtc->pipe;
3586 int plane = intel_crtc->plane;
3587
3588 WARN_ON(!crtc->enabled);
3589
3590 if (intel_crtc->active)
3591 return;
3592
3593 intel_crtc->active = true;
3594 intel_update_watermarks(dev);
3595
3596 mutex_lock(&dev_priv->dpio_lock);
3597
3598 for_each_encoder_on_crtc(dev, crtc, encoder)
3599 if (encoder->pre_pll_enable)
3600 encoder->pre_pll_enable(encoder);
3601
3602 intel_enable_pll(dev_priv, pipe);
3603
3604 for_each_encoder_on_crtc(dev, crtc, encoder)
3605 if (encoder->pre_enable)
3606 encoder->pre_enable(encoder);
3607
3608 /* VLV wants encoder enabling _before_ the pipe is up. */
3609 for_each_encoder_on_crtc(dev, crtc, encoder)
3610 encoder->enable(encoder);
3611
Jesse Barnes2dd24552013-04-25 12:55:01 -07003612 i9xx_pfit_enable(intel_crtc);
3613
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003614 intel_crtc_load_lut(crtc);
3615
Jesse Barnes89b667f2013-04-18 14:51:36 -07003616 intel_enable_pipe(dev_priv, pipe, false);
3617 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003618 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003619 intel_crtc_update_cursor(crtc, true);
3620
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003621 intel_update_fbc(dev);
3622
Jesse Barnes89b667f2013-04-18 14:51:36 -07003623 mutex_unlock(&dev_priv->dpio_lock);
3624}
3625
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003626static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003627{
3628 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003631 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003632 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003633 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003634
Daniel Vetter08a48462012-07-02 11:43:47 +02003635 WARN_ON(!crtc->enabled);
3636
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003637 if (intel_crtc->active)
3638 return;
3639
3640 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003641 intel_update_watermarks(dev);
3642
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003643 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003644
3645 for_each_encoder_on_crtc(dev, crtc, encoder)
3646 if (encoder->pre_enable)
3647 encoder->pre_enable(encoder);
3648
Jesse Barnes2dd24552013-04-25 12:55:01 -07003649 i9xx_pfit_enable(intel_crtc);
3650
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003651 intel_crtc_load_lut(crtc);
3652
Jesse Barnes040484a2011-01-03 12:14:26 -08003653 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003654 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003655 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003656 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003657 if (IS_G4X(dev))
3658 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003659 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003660
3661 /* Give the overlay scaler a chance to enable if it's on this pipe */
3662 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003663
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003664 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003665
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003666 for_each_encoder_on_crtc(dev, crtc, encoder)
3667 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003668}
3669
Daniel Vetter87476d62013-04-11 16:29:06 +02003670static void i9xx_pfit_disable(struct intel_crtc *crtc)
3671{
3672 struct drm_device *dev = crtc->base.dev;
3673 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003674
3675 if (!crtc->config.gmch_pfit.control)
3676 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003677
3678 assert_pipe_disabled(dev_priv, crtc->pipe);
3679
Daniel Vetter328d8e82013-05-08 10:36:31 +02003680 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3681 I915_READ(PFIT_CONTROL));
3682 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003683}
3684
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003685static void i9xx_crtc_disable(struct drm_crtc *crtc)
3686{
3687 struct drm_device *dev = crtc->dev;
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003690 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003691 int pipe = intel_crtc->pipe;
3692 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003693
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003694 if (!intel_crtc->active)
3695 return;
3696
Daniel Vetterea9d7582012-07-10 10:42:52 +02003697 for_each_encoder_on_crtc(dev, crtc, encoder)
3698 encoder->disable(encoder);
3699
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003700 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003701 intel_crtc_wait_for_pending_flips(crtc);
3702 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003703
Chris Wilson973d04f2011-07-08 12:22:37 +01003704 if (dev_priv->cfb_plane == plane)
3705 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003707 intel_crtc_dpms_overlay(intel_crtc, false);
3708 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003710 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003711
Jesse Barnesb24e7172011-01-04 15:09:30 -08003712 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003713
Daniel Vetter87476d62013-04-11 16:29:06 +02003714 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003715
Jesse Barnes89b667f2013-04-18 14:51:36 -07003716 for_each_encoder_on_crtc(dev, crtc, encoder)
3717 if (encoder->post_disable)
3718 encoder->post_disable(encoder);
3719
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003720 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003721
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003722 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003723 intel_update_fbc(dev);
3724 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003725}
3726
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003727static void i9xx_crtc_off(struct drm_crtc *crtc)
3728{
3729}
3730
Daniel Vetter976f8a22012-07-08 22:34:21 +02003731static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3732 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003733{
3734 struct drm_device *dev = crtc->dev;
3735 struct drm_i915_master_private *master_priv;
3736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3737 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003738
3739 if (!dev->primary->master)
3740 return;
3741
3742 master_priv = dev->primary->master->driver_priv;
3743 if (!master_priv->sarea_priv)
3744 return;
3745
Jesse Barnes79e53942008-11-07 14:24:08 -08003746 switch (pipe) {
3747 case 0:
3748 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3749 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3750 break;
3751 case 1:
3752 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3753 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3754 break;
3755 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003756 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003757 break;
3758 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003759}
3760
Daniel Vetter976f8a22012-07-08 22:34:21 +02003761/**
3762 * Sets the power management mode of the pipe and plane.
3763 */
3764void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003765{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003766 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003768 struct intel_encoder *intel_encoder;
3769 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003770
Daniel Vetter976f8a22012-07-08 22:34:21 +02003771 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3772 enable |= intel_encoder->connectors_active;
3773
3774 if (enable)
3775 dev_priv->display.crtc_enable(crtc);
3776 else
3777 dev_priv->display.crtc_disable(crtc);
3778
3779 intel_crtc_update_sarea(crtc, enable);
3780}
3781
Daniel Vetter976f8a22012-07-08 22:34:21 +02003782static void intel_crtc_disable(struct drm_crtc *crtc)
3783{
3784 struct drm_device *dev = crtc->dev;
3785 struct drm_connector *connector;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788
3789 /* crtc should still be enabled when we disable it. */
3790 WARN_ON(!crtc->enabled);
3791
3792 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003793 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003794 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003795 dev_priv->display.off(crtc);
3796
Chris Wilson931872f2012-01-16 23:01:13 +00003797 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3798 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003799
3800 if (crtc->fb) {
3801 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003802 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003803 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804 crtc->fb = NULL;
3805 }
3806
3807 /* Update computed state. */
3808 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3809 if (!connector->encoder || !connector->encoder->crtc)
3810 continue;
3811
3812 if (connector->encoder->crtc != crtc)
3813 continue;
3814
3815 connector->dpms = DRM_MODE_DPMS_OFF;
3816 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003817 }
3818}
3819
Daniel Vettera261b242012-07-26 19:21:47 +02003820void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003821{
Daniel Vettera261b242012-07-26 19:21:47 +02003822 struct drm_crtc *crtc;
3823
3824 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3825 if (crtc->enabled)
3826 intel_crtc_disable(crtc);
3827 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003828}
3829
Chris Wilsonea5b2132010-08-04 13:50:23 +01003830void intel_encoder_destroy(struct drm_encoder *encoder)
3831{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003832 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003833
Chris Wilsonea5b2132010-08-04 13:50:23 +01003834 drm_encoder_cleanup(encoder);
3835 kfree(intel_encoder);
3836}
3837
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003838/* Simple dpms helper for encodres with just one connector, no cloning and only
3839 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3840 * state of the entire output pipe. */
3841void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3842{
3843 if (mode == DRM_MODE_DPMS_ON) {
3844 encoder->connectors_active = true;
3845
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003846 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003847 } else {
3848 encoder->connectors_active = false;
3849
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003850 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003851 }
3852}
3853
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003854/* Cross check the actual hw state with our own modeset state tracking (and it's
3855 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003856static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003857{
3858 if (connector->get_hw_state(connector)) {
3859 struct intel_encoder *encoder = connector->encoder;
3860 struct drm_crtc *crtc;
3861 bool encoder_enabled;
3862 enum pipe pipe;
3863
3864 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3865 connector->base.base.id,
3866 drm_get_connector_name(&connector->base));
3867
3868 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3869 "wrong connector dpms state\n");
3870 WARN(connector->base.encoder != &encoder->base,
3871 "active connector not linked to encoder\n");
3872 WARN(!encoder->connectors_active,
3873 "encoder->connectors_active not set\n");
3874
3875 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3876 WARN(!encoder_enabled, "encoder not enabled\n");
3877 if (WARN_ON(!encoder->base.crtc))
3878 return;
3879
3880 crtc = encoder->base.crtc;
3881
3882 WARN(!crtc->enabled, "crtc not enabled\n");
3883 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3884 WARN(pipe != to_intel_crtc(crtc)->pipe,
3885 "encoder active on the wrong pipe\n");
3886 }
3887}
3888
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003889/* Even simpler default implementation, if there's really no special case to
3890 * consider. */
3891void intel_connector_dpms(struct drm_connector *connector, int mode)
3892{
3893 struct intel_encoder *encoder = intel_attached_encoder(connector);
3894
3895 /* All the simple cases only support two dpms states. */
3896 if (mode != DRM_MODE_DPMS_ON)
3897 mode = DRM_MODE_DPMS_OFF;
3898
3899 if (mode == connector->dpms)
3900 return;
3901
3902 connector->dpms = mode;
3903
3904 /* Only need to change hw state when actually enabled */
3905 if (encoder->base.crtc)
3906 intel_encoder_dpms(encoder, mode);
3907 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003908 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003909
Daniel Vetterb9805142012-08-31 17:37:33 +02003910 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911}
3912
Daniel Vetterf0947c32012-07-02 13:10:34 +02003913/* Simple connector->get_hw_state implementation for encoders that support only
3914 * one connector and no cloning and hence the encoder state determines the state
3915 * of the connector. */
3916bool intel_connector_get_hw_state(struct intel_connector *connector)
3917{
Daniel Vetter24929352012-07-02 20:28:59 +02003918 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003919 struct intel_encoder *encoder = connector->encoder;
3920
3921 return encoder->get_hw_state(encoder, &pipe);
3922}
3923
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003924static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3925 struct intel_crtc_config *pipe_config)
3926{
3927 struct drm_i915_private *dev_priv = dev->dev_private;
3928 struct intel_crtc *pipe_B_crtc =
3929 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3930
3931 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3932 pipe_name(pipe), pipe_config->fdi_lanes);
3933 if (pipe_config->fdi_lanes > 4) {
3934 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3935 pipe_name(pipe), pipe_config->fdi_lanes);
3936 return false;
3937 }
3938
3939 if (IS_HASWELL(dev)) {
3940 if (pipe_config->fdi_lanes > 2) {
3941 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3942 pipe_config->fdi_lanes);
3943 return false;
3944 } else {
3945 return true;
3946 }
3947 }
3948
3949 if (INTEL_INFO(dev)->num_pipes == 2)
3950 return true;
3951
3952 /* Ivybridge 3 pipe is really complicated */
3953 switch (pipe) {
3954 case PIPE_A:
3955 return true;
3956 case PIPE_B:
3957 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3958 pipe_config->fdi_lanes > 2) {
3959 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3960 pipe_name(pipe), pipe_config->fdi_lanes);
3961 return false;
3962 }
3963 return true;
3964 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003965 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003966 pipe_B_crtc->config.fdi_lanes <= 2) {
3967 if (pipe_config->fdi_lanes > 2) {
3968 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3969 pipe_name(pipe), pipe_config->fdi_lanes);
3970 return false;
3971 }
3972 } else {
3973 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3974 return false;
3975 }
3976 return true;
3977 default:
3978 BUG();
3979 }
3980}
3981
Daniel Vettere29c22c2013-02-21 00:00:16 +01003982#define RETRY 1
3983static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3984 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003985{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003986 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003987 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02003988 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003989 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003990
Daniel Vettere29c22c2013-02-21 00:00:16 +01003991retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003992 /* FDI is a binary signal running at ~2.7GHz, encoding
3993 * each output octet as 10 bits. The actual frequency
3994 * is stored as a divider into a 100MHz clock, and the
3995 * mode pixel clock is stored in units of 1KHz.
3996 * Hence the bw of each lane in terms of the mode signal
3997 * is:
3998 */
3999 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4000
Daniel Vetterff9a6752013-06-01 17:16:21 +02004001 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004002 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004003
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004004 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004005 pipe_config->pipe_bpp);
4006
4007 pipe_config->fdi_lanes = lane;
4008
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004009 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004010 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004011
Daniel Vettere29c22c2013-02-21 00:00:16 +01004012 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4013 intel_crtc->pipe, pipe_config);
4014 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4015 pipe_config->pipe_bpp -= 2*3;
4016 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4017 pipe_config->pipe_bpp);
4018 needs_recompute = true;
4019 pipe_config->bw_constrained = true;
4020
4021 goto retry;
4022 }
4023
4024 if (needs_recompute)
4025 return RETRY;
4026
4027 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004028}
4029
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004030static void hsw_compute_ips_config(struct intel_crtc *crtc,
4031 struct intel_crtc_config *pipe_config)
4032{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004033 pipe_config->ips_enabled = i915_enable_ips &&
4034 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004035 pipe_config->pipe_bpp == 24;
4036}
4037
Daniel Vettera43f6e02013-06-07 23:10:32 +02004038static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004039 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004040{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004041 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004042 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004043
Eric Anholtbad720f2009-10-22 16:11:14 -07004044 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004045 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004046 if (pipe_config->requested_mode.clock * 3
4047 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004048 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004049 }
Chris Wilson89749352010-09-12 18:25:19 +01004050
Daniel Vetterf9bef082012-04-15 19:53:19 +02004051 /* All interlaced capable intel hw wants timings in frames. Note though
4052 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4053 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004054 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004055 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004056
Damien Lespiau8693a822013-05-03 18:48:11 +01004057 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4058 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004059 */
4060 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4061 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004062 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004063
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004064 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004065 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004066 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004067 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4068 * for lvds. */
4069 pipe_config->pipe_bpp = 8*3;
4070 }
4071
Damien Lespiauf5adf942013-06-24 18:29:34 +01004072 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004073 hsw_compute_ips_config(crtc, pipe_config);
4074
4075 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4076 * clock survives for now. */
4077 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4078 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004079
Daniel Vetter877d48d2013-04-19 11:24:43 +02004080 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004081 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004082
Daniel Vettere29c22c2013-02-21 00:00:16 +01004083 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004084}
4085
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004086static int valleyview_get_display_clock_speed(struct drm_device *dev)
4087{
4088 return 400000; /* FIXME */
4089}
4090
Jesse Barnese70236a2009-09-21 10:42:27 -07004091static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004092{
Jesse Barnese70236a2009-09-21 10:42:27 -07004093 return 400000;
4094}
Jesse Barnes79e53942008-11-07 14:24:08 -08004095
Jesse Barnese70236a2009-09-21 10:42:27 -07004096static int i915_get_display_clock_speed(struct drm_device *dev)
4097{
4098 return 333000;
4099}
Jesse Barnes79e53942008-11-07 14:24:08 -08004100
Jesse Barnese70236a2009-09-21 10:42:27 -07004101static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4102{
4103 return 200000;
4104}
Jesse Barnes79e53942008-11-07 14:24:08 -08004105
Jesse Barnese70236a2009-09-21 10:42:27 -07004106static int i915gm_get_display_clock_speed(struct drm_device *dev)
4107{
4108 u16 gcfgc = 0;
4109
4110 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4111
4112 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004113 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004114 else {
4115 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4116 case GC_DISPLAY_CLOCK_333_MHZ:
4117 return 333000;
4118 default:
4119 case GC_DISPLAY_CLOCK_190_200_MHZ:
4120 return 190000;
4121 }
4122 }
4123}
Jesse Barnes79e53942008-11-07 14:24:08 -08004124
Jesse Barnese70236a2009-09-21 10:42:27 -07004125static int i865_get_display_clock_speed(struct drm_device *dev)
4126{
4127 return 266000;
4128}
4129
4130static int i855_get_display_clock_speed(struct drm_device *dev)
4131{
4132 u16 hpllcc = 0;
4133 /* Assume that the hardware is in the high speed state. This
4134 * should be the default.
4135 */
4136 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4137 case GC_CLOCK_133_200:
4138 case GC_CLOCK_100_200:
4139 return 200000;
4140 case GC_CLOCK_166_250:
4141 return 250000;
4142 case GC_CLOCK_100_133:
4143 return 133000;
4144 }
4145
4146 /* Shouldn't happen */
4147 return 0;
4148}
4149
4150static int i830_get_display_clock_speed(struct drm_device *dev)
4151{
4152 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004153}
4154
Zhenyu Wang2c072452009-06-05 15:38:42 +08004155static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004156intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004157{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004158 while (*num > DATA_LINK_M_N_MASK ||
4159 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004160 *num >>= 1;
4161 *den >>= 1;
4162 }
4163}
4164
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004165static void compute_m_n(unsigned int m, unsigned int n,
4166 uint32_t *ret_m, uint32_t *ret_n)
4167{
4168 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4169 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4170 intel_reduce_m_n_ratio(ret_m, ret_n);
4171}
4172
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004173void
4174intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4175 int pixel_clock, int link_clock,
4176 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004177{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004178 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004179
4180 compute_m_n(bits_per_pixel * pixel_clock,
4181 link_clock * nlanes * 8,
4182 &m_n->gmch_m, &m_n->gmch_n);
4183
4184 compute_m_n(pixel_clock, link_clock,
4185 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004186}
4187
Chris Wilsona7615032011-01-12 17:04:08 +00004188static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4189{
Keith Packard72bbe582011-09-26 16:09:45 -07004190 if (i915_panel_use_ssc >= 0)
4191 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004192 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004193 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004194}
4195
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004196static int vlv_get_refclk(struct drm_crtc *crtc)
4197{
4198 struct drm_device *dev = crtc->dev;
4199 struct drm_i915_private *dev_priv = dev->dev_private;
4200 int refclk = 27000; /* for DP & HDMI */
4201
4202 return 100000; /* only one validated so far */
4203
4204 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4205 refclk = 96000;
4206 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4207 if (intel_panel_use_ssc(dev_priv))
4208 refclk = 100000;
4209 else
4210 refclk = 96000;
4211 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4212 refclk = 100000;
4213 }
4214
4215 return refclk;
4216}
4217
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004218static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 int refclk;
4223
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004224 if (IS_VALLEYVIEW(dev)) {
4225 refclk = vlv_get_refclk(crtc);
4226 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004227 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004228 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004229 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4230 refclk / 1000);
4231 } else if (!IS_GEN2(dev)) {
4232 refclk = 96000;
4233 } else {
4234 refclk = 48000;
4235 }
4236
4237 return refclk;
4238}
4239
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004240static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004241{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004242 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004243}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004244
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004245static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4246{
4247 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004248}
4249
Daniel Vetterf47709a2013-03-28 10:42:02 +01004250static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004251 intel_clock_t *reduced_clock)
4252{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004253 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004255 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004256 u32 fp, fp2 = 0;
4257
4258 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004259 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004260 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004261 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004262 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004263 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004264 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004265 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004266 }
4267
4268 I915_WRITE(FP0(pipe), fp);
4269
Daniel Vetterf47709a2013-03-28 10:42:02 +01004270 crtc->lowfreq_avail = false;
4271 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004272 reduced_clock && i915_powersave) {
4273 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004274 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004275 } else {
4276 I915_WRITE(FP1(pipe), fp);
4277 }
4278}
4279
Jesse Barnes89b667f2013-04-18 14:51:36 -07004280static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4281{
4282 u32 reg_val;
4283
4284 /*
4285 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4286 * and set it to a reasonable value instead.
4287 */
Jani Nikulaae992582013-05-22 15:36:19 +03004288 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004289 reg_val &= 0xffffff00;
4290 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004291 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004292
Jani Nikulaae992582013-05-22 15:36:19 +03004293 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004294 reg_val &= 0x8cffffff;
4295 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004296 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004297
Jani Nikulaae992582013-05-22 15:36:19 +03004298 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004299 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004300 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004301
Jani Nikulaae992582013-05-22 15:36:19 +03004302 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004303 reg_val &= 0x00ffffff;
4304 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004305 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004306}
4307
Daniel Vetterb5518422013-05-03 11:49:48 +02004308static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4309 struct intel_link_m_n *m_n)
4310{
4311 struct drm_device *dev = crtc->base.dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 int pipe = crtc->pipe;
4314
Daniel Vettere3b95f12013-05-03 11:49:49 +02004315 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4316 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4317 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4318 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004319}
4320
4321static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4322 struct intel_link_m_n *m_n)
4323{
4324 struct drm_device *dev = crtc->base.dev;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
4326 int pipe = crtc->pipe;
4327 enum transcoder transcoder = crtc->config.cpu_transcoder;
4328
4329 if (INTEL_INFO(dev)->gen >= 5) {
4330 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4331 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4332 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4333 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4334 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004335 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4336 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4337 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4338 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004339 }
4340}
4341
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004342static void intel_dp_set_m_n(struct intel_crtc *crtc)
4343{
4344 if (crtc->config.has_pch_encoder)
4345 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4346 else
4347 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4348}
4349
Daniel Vetterf47709a2013-03-28 10:42:02 +01004350static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004351{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004352 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004353 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004354 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004355 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004356 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004357 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004358 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004359 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004360
Daniel Vetter09153002012-12-12 14:06:44 +01004361 mutex_lock(&dev_priv->dpio_lock);
4362
Jesse Barnes89b667f2013-04-18 14:51:36 -07004363 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004364
Daniel Vetterf47709a2013-03-28 10:42:02 +01004365 bestn = crtc->config.dpll.n;
4366 bestm1 = crtc->config.dpll.m1;
4367 bestm2 = crtc->config.dpll.m2;
4368 bestp1 = crtc->config.dpll.p1;
4369 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004370
Jesse Barnes89b667f2013-04-18 14:51:36 -07004371 /* See eDP HDMI DPIO driver vbios notes doc */
4372
4373 /* PLL B needs special handling */
4374 if (pipe)
4375 vlv_pllb_recal_opamp(dev_priv);
4376
4377 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004378 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004379
4380 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004381 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004382 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004383 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384
4385 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004386 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387
4388 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004389 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4390 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4391 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004392 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004393
4394 /*
4395 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4396 * but we don't support that).
4397 * Note: don't use the DAC post divider as it seems unstable.
4398 */
4399 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004400 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004401
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004403 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004404
Jesse Barnes89b667f2013-04-18 14:51:36 -07004405 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004406 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004407 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004408 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004409 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004410 0x005f0021);
4411 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004412 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004414
Jesse Barnes89b667f2013-04-18 14:51:36 -07004415 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4416 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4417 /* Use SSC source */
4418 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004419 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004420 0x0df40000);
4421 else
Jani Nikulaae992582013-05-22 15:36:19 +03004422 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423 0x0df70000);
4424 } else { /* HDMI or VGA */
4425 /* Use bend source */
4426 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004427 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428 0x0df70000);
4429 else
Jani Nikulaae992582013-05-22 15:36:19 +03004430 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004431 0x0df40000);
4432 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004433
Jani Nikulaae992582013-05-22 15:36:19 +03004434 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004435 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4436 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4437 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4438 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004439 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004440
Jani Nikulaae992582013-05-22 15:36:19 +03004441 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442
4443 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4444 if (encoder->pre_pll_enable)
4445 encoder->pre_pll_enable(encoder);
4446
4447 /* Enable DPIO clock input */
4448 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4449 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4450 if (pipe)
4451 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004452
4453 dpll |= DPLL_VCO_ENABLE;
4454 I915_WRITE(DPLL(pipe), dpll);
4455 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 udelay(150);
4457
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004458 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4459 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4460
Daniel Vetteref1b4602013-06-01 17:17:04 +02004461 dpll_md = (crtc->config.pixel_multiplier - 1)
4462 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004463 I915_WRITE(DPLL_MD(pipe), dpll_md);
4464 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004465
Daniel Vetterf47709a2013-03-28 10:42:02 +01004466 if (crtc->config.has_dp_encoder)
4467 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304468
Daniel Vetter09153002012-12-12 14:06:44 +01004469 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004470}
4471
Daniel Vetterf47709a2013-03-28 10:42:02 +01004472static void i9xx_update_pll(struct intel_crtc *crtc,
4473 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004474 int num_connectors)
4475{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004476 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004477 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004478 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004479 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004480 u32 dpll;
4481 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004482 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004483
Daniel Vetterf47709a2013-03-28 10:42:02 +01004484 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304485
Daniel Vetterf47709a2013-03-28 10:42:02 +01004486 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4487 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004488
4489 dpll = DPLL_VGA_MODE_DIS;
4490
Daniel Vetterf47709a2013-03-28 10:42:02 +01004491 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004492 dpll |= DPLLB_MODE_LVDS;
4493 else
4494 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004495
Daniel Vetteref1b4602013-06-01 17:17:04 +02004496 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004497 dpll |= (crtc->config.pixel_multiplier - 1)
4498 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004499 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004500
4501 if (is_sdvo)
4502 dpll |= DPLL_DVO_HIGH_SPEED;
4503
Daniel Vetterf47709a2013-03-28 10:42:02 +01004504 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004505 dpll |= DPLL_DVO_HIGH_SPEED;
4506
4507 /* compute bitmask from p1 value */
4508 if (IS_PINEVIEW(dev))
4509 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4510 else {
4511 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4512 if (IS_G4X(dev) && reduced_clock)
4513 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4514 }
4515 switch (clock->p2) {
4516 case 5:
4517 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4518 break;
4519 case 7:
4520 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4521 break;
4522 case 10:
4523 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4524 break;
4525 case 14:
4526 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4527 break;
4528 }
4529 if (INTEL_INFO(dev)->gen >= 4)
4530 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4531
Daniel Vetter09ede542013-04-30 14:01:45 +02004532 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004533 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004534 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004535 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4536 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4537 else
4538 dpll |= PLL_REF_INPUT_DREFCLK;
4539
4540 dpll |= DPLL_VCO_ENABLE;
4541 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4542 POSTING_READ(DPLL(pipe));
4543 udelay(150);
4544
Daniel Vetterf47709a2013-03-28 10:42:02 +01004545 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004546 if (encoder->pre_pll_enable)
4547 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004548
Daniel Vetterf47709a2013-03-28 10:42:02 +01004549 if (crtc->config.has_dp_encoder)
4550 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004551
4552 I915_WRITE(DPLL(pipe), dpll);
4553
4554 /* Wait for the clocks to stabilize. */
4555 POSTING_READ(DPLL(pipe));
4556 udelay(150);
4557
4558 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004559 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4560 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004561 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004562 } else {
4563 /* The pixel multiplier can only be updated once the
4564 * DPLL is enabled and the clocks are stable.
4565 *
4566 * So write it again.
4567 */
4568 I915_WRITE(DPLL(pipe), dpll);
4569 }
4570}
4571
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004573 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 int num_connectors)
4575{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004576 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004578 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004580 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004581 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582
Daniel Vetterf47709a2013-03-28 10:42:02 +01004583 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304584
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004585 dpll = DPLL_VGA_MODE_DIS;
4586
Daniel Vetterf47709a2013-03-28 10:42:02 +01004587 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004588 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4589 } else {
4590 if (clock->p1 == 2)
4591 dpll |= PLL_P1_DIVIDE_BY_TWO;
4592 else
4593 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4594 if (clock->p2 == 4)
4595 dpll |= PLL_P2_DIVIDE_BY_4;
4596 }
4597
Daniel Vetterf47709a2013-03-28 10:42:02 +01004598 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004599 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4600 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4601 else
4602 dpll |= PLL_REF_INPUT_DREFCLK;
4603
4604 dpll |= DPLL_VCO_ENABLE;
4605 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4606 POSTING_READ(DPLL(pipe));
4607 udelay(150);
4608
Daniel Vetterf47709a2013-03-28 10:42:02 +01004609 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004610 if (encoder->pre_pll_enable)
4611 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004612
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004613 I915_WRITE(DPLL(pipe), dpll);
4614
4615 /* Wait for the clocks to stabilize. */
4616 POSTING_READ(DPLL(pipe));
4617 udelay(150);
4618
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 /* The pixel multiplier can only be updated once the
4620 * DPLL is enabled and the clocks are stable.
4621 *
4622 * So write it again.
4623 */
4624 I915_WRITE(DPLL(pipe), dpll);
4625}
4626
Daniel Vetter8a654f32013-06-01 17:16:22 +02004627static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004628{
4629 struct drm_device *dev = intel_crtc->base.dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004632 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004633 struct drm_display_mode *adjusted_mode =
4634 &intel_crtc->config.adjusted_mode;
4635 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004636 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4637
4638 /* We need to be careful not to changed the adjusted mode, for otherwise
4639 * the hw state checker will get angry at the mismatch. */
4640 crtc_vtotal = adjusted_mode->crtc_vtotal;
4641 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004642
4643 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4644 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004645 crtc_vtotal -= 1;
4646 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004647 vsyncshift = adjusted_mode->crtc_hsync_start
4648 - adjusted_mode->crtc_htotal / 2;
4649 } else {
4650 vsyncshift = 0;
4651 }
4652
4653 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004654 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004655
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004656 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004657 (adjusted_mode->crtc_hdisplay - 1) |
4658 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004659 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004660 (adjusted_mode->crtc_hblank_start - 1) |
4661 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004662 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004663 (adjusted_mode->crtc_hsync_start - 1) |
4664 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4665
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004668 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004671 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004672 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673 (adjusted_mode->crtc_vsync_start - 1) |
4674 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4675
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004676 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4677 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4678 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4679 * bits. */
4680 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4681 (pipe == PIPE_B || pipe == PIPE_C))
4682 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4683
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004684 /* pipesrc controls the size that is scaled from, which should
4685 * always be the user's requested size.
4686 */
4687 I915_WRITE(PIPESRC(pipe),
4688 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4689}
4690
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004691static void intel_get_pipe_timings(struct intel_crtc *crtc,
4692 struct intel_crtc_config *pipe_config)
4693{
4694 struct drm_device *dev = crtc->base.dev;
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4697 uint32_t tmp;
4698
4699 tmp = I915_READ(HTOTAL(cpu_transcoder));
4700 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4701 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4702 tmp = I915_READ(HBLANK(cpu_transcoder));
4703 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4704 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4705 tmp = I915_READ(HSYNC(cpu_transcoder));
4706 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4707 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4708
4709 tmp = I915_READ(VTOTAL(cpu_transcoder));
4710 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4711 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4712 tmp = I915_READ(VBLANK(cpu_transcoder));
4713 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4714 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4715 tmp = I915_READ(VSYNC(cpu_transcoder));
4716 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4717 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4718
4719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4720 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4721 pipe_config->adjusted_mode.crtc_vtotal += 1;
4722 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4723 }
4724
4725 tmp = I915_READ(PIPESRC(crtc->pipe));
4726 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4727 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4728}
4729
Daniel Vetter84b046f2013-02-19 18:48:54 +01004730static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4731{
4732 struct drm_device *dev = intel_crtc->base.dev;
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 uint32_t pipeconf;
4735
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004736 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004737
4738 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4739 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4740 * core speed.
4741 *
4742 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4743 * pipe == 0 check?
4744 */
4745 if (intel_crtc->config.requested_mode.clock >
4746 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4747 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004748 }
4749
Daniel Vetterff9ce462013-04-24 14:57:17 +02004750 /* only g4x and later have fancy bpc/dither controls */
4751 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004752 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4753 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4754 pipeconf |= PIPECONF_DITHER_EN |
4755 PIPECONF_DITHER_TYPE_SP;
4756
4757 switch (intel_crtc->config.pipe_bpp) {
4758 case 18:
4759 pipeconf |= PIPECONF_6BPC;
4760 break;
4761 case 24:
4762 pipeconf |= PIPECONF_8BPC;
4763 break;
4764 case 30:
4765 pipeconf |= PIPECONF_10BPC;
4766 break;
4767 default:
4768 /* Case prevented by intel_choose_pipe_bpp_dither. */
4769 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004770 }
4771 }
4772
4773 if (HAS_PIPE_CXSR(dev)) {
4774 if (intel_crtc->lowfreq_avail) {
4775 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4776 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4777 } else {
4778 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004779 }
4780 }
4781
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782 if (!IS_GEN2(dev) &&
4783 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4784 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4785 else
4786 pipeconf |= PIPECONF_PROGRESSIVE;
4787
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004788 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4789 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004790
Daniel Vetter84b046f2013-02-19 18:48:54 +01004791 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4792 POSTING_READ(PIPECONF(intel_crtc->pipe));
4793}
4794
Eric Anholtf564048e2011-03-30 13:01:02 -07004795static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004796 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004797 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004798{
4799 struct drm_device *dev = crtc->dev;
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004802 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004803 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004804 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004805 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004806 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004807 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004808 bool ok, has_reduced_clock = false;
4809 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004810 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004811 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004812 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004813
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004814 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004815 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004816 case INTEL_OUTPUT_LVDS:
4817 is_lvds = true;
4818 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004819 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004820
Eric Anholtc751ce42010-03-25 11:48:48 -07004821 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004822 }
4823
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004824 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004825
Ma Lingd4906092009-03-18 20:13:27 +08004826 /*
4827 * Returns a set of divisors for the desired target clock with the given
4828 * refclk, or FALSE. The returned values represent the clock equation:
4829 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4830 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004831 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004832 ok = dev_priv->display.find_dpll(limit, crtc,
4833 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004834 refclk, NULL, &clock);
4835 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004837 return -EINVAL;
4838 }
4839
4840 /* Ensure that the cursor is valid for the new mode before changing... */
4841 intel_crtc_update_cursor(crtc, true);
4842
4843 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004844 /*
4845 * Ensure we match the reduced clock's P to the target clock.
4846 * If the clocks don't match, we can't switch the display clock
4847 * by using the FP0/FP1. In such case we will disable the LVDS
4848 * downclock feature.
4849 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004850 has_reduced_clock =
4851 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004852 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004853 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004854 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004855 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004856 /* Compat-code for transition, will disappear. */
4857 if (!intel_crtc->config.clock_set) {
4858 intel_crtc->config.dpll.n = clock.n;
4859 intel_crtc->config.dpll.m1 = clock.m1;
4860 intel_crtc->config.dpll.m2 = clock.m2;
4861 intel_crtc->config.dpll.p1 = clock.p1;
4862 intel_crtc->config.dpll.p2 = clock.p2;
4863 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004864
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004865 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004866 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304867 has_reduced_clock ? &reduced_clock : NULL,
4868 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004869 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004870 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004871 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004872 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004873 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004875
Eric Anholtf564048e2011-03-30 13:01:02 -07004876 /* Set up the display plane register */
4877 dspcntr = DISPPLANE_GAMMA_ENABLE;
4878
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004879 if (!IS_VALLEYVIEW(dev)) {
4880 if (pipe == 0)
4881 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4882 else
4883 dspcntr |= DISPPLANE_SEL_PIPE_B;
4884 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004885
Daniel Vetter8a654f32013-06-01 17:16:22 +02004886 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004887
4888 /* pipesrc and dspsize control the size that is scaled from,
4889 * which should always be the user's requested size.
4890 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004891 I915_WRITE(DSPSIZE(plane),
4892 ((mode->vdisplay - 1) << 16) |
4893 (mode->hdisplay - 1));
4894 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004895
Daniel Vetter84b046f2013-02-19 18:48:54 +01004896 i9xx_set_pipeconf(intel_crtc);
4897
Eric Anholtf564048e2011-03-30 13:01:02 -07004898 I915_WRITE(DSPCNTR(plane), dspcntr);
4899 POSTING_READ(DSPCNTR(plane));
4900
Daniel Vetter94352cf2012-07-05 22:51:56 +02004901 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004902
4903 intel_update_watermarks(dev);
4904
Eric Anholtf564048e2011-03-30 13:01:02 -07004905 return ret;
4906}
4907
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004908static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4909 struct intel_crtc_config *pipe_config)
4910{
4911 struct drm_device *dev = crtc->base.dev;
4912 struct drm_i915_private *dev_priv = dev->dev_private;
4913 uint32_t tmp;
4914
4915 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004916 if (!(tmp & PFIT_ENABLE))
4917 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004918
Daniel Vetter06922822013-07-11 13:35:40 +02004919 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004920 if (INTEL_INFO(dev)->gen < 4) {
4921 if (crtc->pipe != PIPE_B)
4922 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004923 } else {
4924 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4925 return;
4926 }
4927
Daniel Vetter06922822013-07-11 13:35:40 +02004928 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004929 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4930 if (INTEL_INFO(dev)->gen < 5)
4931 pipe_config->gmch_pfit.lvds_border_bits =
4932 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4933}
4934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004935static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4936 struct intel_crtc_config *pipe_config)
4937{
4938 struct drm_device *dev = crtc->base.dev;
4939 struct drm_i915_private *dev_priv = dev->dev_private;
4940 uint32_t tmp;
4941
Daniel Vettereccb1402013-05-22 00:50:22 +02004942 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004943 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004944
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004945 tmp = I915_READ(PIPECONF(crtc->pipe));
4946 if (!(tmp & PIPECONF_ENABLE))
4947 return false;
4948
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004949 intel_get_pipe_timings(crtc, pipe_config);
4950
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004951 i9xx_get_pfit_config(crtc, pipe_config);
4952
Daniel Vetter6c49f242013-06-06 12:45:25 +02004953 if (INTEL_INFO(dev)->gen >= 4) {
4954 tmp = I915_READ(DPLL_MD(crtc->pipe));
4955 pipe_config->pixel_multiplier =
4956 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
4957 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
4958 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4959 tmp = I915_READ(DPLL(crtc->pipe));
4960 pipe_config->pixel_multiplier =
4961 ((tmp & SDVO_MULTIPLIER_MASK)
4962 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
4963 } else {
4964 /* Note that on i915G/GM the pixel multiplier is in the sdvo
4965 * port and will be fixed up in the encoder->get_config
4966 * function. */
4967 pipe_config->pixel_multiplier = 1;
4968 }
4969
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004970 return true;
4971}
4972
Paulo Zanonidde86e22012-12-01 12:04:25 -02004973static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004974{
4975 struct drm_i915_private *dev_priv = dev->dev_private;
4976 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004977 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004978 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004979 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004980 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004981 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004982 bool has_ck505 = false;
4983 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004984
4985 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004986 list_for_each_entry(encoder, &mode_config->encoder_list,
4987 base.head) {
4988 switch (encoder->type) {
4989 case INTEL_OUTPUT_LVDS:
4990 has_panel = true;
4991 has_lvds = true;
4992 break;
4993 case INTEL_OUTPUT_EDP:
4994 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03004995 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07004996 has_cpu_edp = true;
4997 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004998 }
4999 }
5000
Keith Packard99eb6a02011-09-26 14:29:12 -07005001 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005002 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005003 can_ssc = has_ck505;
5004 } else {
5005 has_ck505 = false;
5006 can_ssc = true;
5007 }
5008
Imre Deak2de69052013-05-08 13:14:04 +03005009 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5010 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005011
5012 /* Ironlake: try to setup display ref clock before DPLL
5013 * enabling. This is only under driver's control after
5014 * PCH B stepping, previous chipset stepping should be
5015 * ignoring this setting.
5016 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005017 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005018
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005019 /* As we must carefully and slowly disable/enable each source in turn,
5020 * compute the final state we want first and check if we need to
5021 * make any changes at all.
5022 */
5023 final = val;
5024 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005025 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005026 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005027 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005028 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5029
5030 final &= ~DREF_SSC_SOURCE_MASK;
5031 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5032 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033
Keith Packard199e5d72011-09-22 12:01:57 -07005034 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005035 final |= DREF_SSC_SOURCE_ENABLE;
5036
5037 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5038 final |= DREF_SSC1_ENABLE;
5039
5040 if (has_cpu_edp) {
5041 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5042 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5043 else
5044 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5045 } else
5046 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5047 } else {
5048 final |= DREF_SSC_SOURCE_DISABLE;
5049 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5050 }
5051
5052 if (final == val)
5053 return;
5054
5055 /* Always enable nonspread source */
5056 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5057
5058 if (has_ck505)
5059 val |= DREF_NONSPREAD_CK505_ENABLE;
5060 else
5061 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5062
5063 if (has_panel) {
5064 val &= ~DREF_SSC_SOURCE_MASK;
5065 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005066
Keith Packard199e5d72011-09-22 12:01:57 -07005067 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005068 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005069 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005070 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005071 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005072 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005073
5074 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005075 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005076 POSTING_READ(PCH_DREF_CONTROL);
5077 udelay(200);
5078
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005079 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005080
5081 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005082 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005083 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005084 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005086 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005087 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005088 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005089 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005090 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005091
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005093 POSTING_READ(PCH_DREF_CONTROL);
5094 udelay(200);
5095 } else {
5096 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5097
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005099
5100 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005102
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005103 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005104 POSTING_READ(PCH_DREF_CONTROL);
5105 udelay(200);
5106
5107 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005108 val &= ~DREF_SSC_SOURCE_MASK;
5109 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005110
5111 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005112 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005113
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005114 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005115 POSTING_READ(PCH_DREF_CONTROL);
5116 udelay(200);
5117 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118
5119 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005120}
5121
Paulo Zanonidde86e22012-12-01 12:04:25 -02005122/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5123static void lpt_init_pch_refclk(struct drm_device *dev)
5124{
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct drm_mode_config *mode_config = &dev->mode_config;
5127 struct intel_encoder *encoder;
5128 bool has_vga = false;
5129 bool is_sdv = false;
5130 u32 tmp;
5131
5132 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5133 switch (encoder->type) {
5134 case INTEL_OUTPUT_ANALOG:
5135 has_vga = true;
5136 break;
5137 }
5138 }
5139
5140 if (!has_vga)
5141 return;
5142
Daniel Vetterc00db242013-01-22 15:33:27 +01005143 mutex_lock(&dev_priv->dpio_lock);
5144
Paulo Zanonidde86e22012-12-01 12:04:25 -02005145 /* XXX: Rip out SDV support once Haswell ships for real. */
5146 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5147 is_sdv = true;
5148
5149 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5150 tmp &= ~SBI_SSCCTL_DISABLE;
5151 tmp |= SBI_SSCCTL_PATHALT;
5152 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5153
5154 udelay(24);
5155
5156 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5157 tmp &= ~SBI_SSCCTL_PATHALT;
5158 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5159
5160 if (!is_sdv) {
5161 tmp = I915_READ(SOUTH_CHICKEN2);
5162 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5163 I915_WRITE(SOUTH_CHICKEN2, tmp);
5164
5165 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5166 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5167 DRM_ERROR("FDI mPHY reset assert timeout\n");
5168
5169 tmp = I915_READ(SOUTH_CHICKEN2);
5170 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5171 I915_WRITE(SOUTH_CHICKEN2, tmp);
5172
5173 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5174 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5175 100))
5176 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5177 }
5178
5179 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5180 tmp &= ~(0xFF << 24);
5181 tmp |= (0x12 << 24);
5182 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5183
Paulo Zanonidde86e22012-12-01 12:04:25 -02005184 if (is_sdv) {
5185 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5186 tmp |= 0x7FFF;
5187 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5188 }
5189
5190 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5191 tmp |= (1 << 11);
5192 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5193
5194 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5195 tmp |= (1 << 11);
5196 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5197
5198 if (is_sdv) {
5199 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5200 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5201 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5202
5203 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5204 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5205 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5206
5207 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5208 tmp |= (0x3F << 8);
5209 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5210
5211 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5212 tmp |= (0x3F << 8);
5213 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5214 }
5215
5216 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5217 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5218 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5219
5220 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5221 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5222 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5223
5224 if (!is_sdv) {
5225 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5226 tmp &= ~(7 << 13);
5227 tmp |= (5 << 13);
5228 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5231 tmp &= ~(7 << 13);
5232 tmp |= (5 << 13);
5233 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5234 }
5235
5236 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5237 tmp &= ~0xFF;
5238 tmp |= 0x1C;
5239 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5240
5241 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5242 tmp &= ~0xFF;
5243 tmp |= 0x1C;
5244 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5245
5246 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5247 tmp &= ~(0xFF << 16);
5248 tmp |= (0x1C << 16);
5249 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5252 tmp &= ~(0xFF << 16);
5253 tmp |= (0x1C << 16);
5254 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5255
5256 if (!is_sdv) {
5257 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5258 tmp |= (1 << 27);
5259 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5262 tmp |= (1 << 27);
5263 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5266 tmp &= ~(0xF << 28);
5267 tmp |= (4 << 28);
5268 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5271 tmp &= ~(0xF << 28);
5272 tmp |= (4 << 28);
5273 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5274 }
5275
5276 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5277 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5278 tmp |= SBI_DBUFF0_ENABLE;
5279 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005280
5281 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005282}
5283
5284/*
5285 * Initialize reference clocks when the driver loads
5286 */
5287void intel_init_pch_refclk(struct drm_device *dev)
5288{
5289 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5290 ironlake_init_pch_refclk(dev);
5291 else if (HAS_PCH_LPT(dev))
5292 lpt_init_pch_refclk(dev);
5293}
5294
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005295static int ironlake_get_refclk(struct drm_crtc *crtc)
5296{
5297 struct drm_device *dev = crtc->dev;
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005300 int num_connectors = 0;
5301 bool is_lvds = false;
5302
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005303 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005304 switch (encoder->type) {
5305 case INTEL_OUTPUT_LVDS:
5306 is_lvds = true;
5307 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005308 }
5309 num_connectors++;
5310 }
5311
5312 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5313 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005314 dev_priv->vbt.lvds_ssc_freq);
5315 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005316 }
5317
5318 return 120000;
5319}
5320
Daniel Vetter6ff93602013-04-19 11:24:36 +02005321static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005322{
5323 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5325 int pipe = intel_crtc->pipe;
5326 uint32_t val;
5327
Daniel Vetter78114072013-06-13 00:54:57 +02005328 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005329
Daniel Vetter965e0c42013-03-27 00:44:57 +01005330 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005331 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005332 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005333 break;
5334 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005335 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005336 break;
5337 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005338 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005339 break;
5340 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005341 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005342 break;
5343 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005344 /* Case prevented by intel_choose_pipe_bpp_dither. */
5345 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005346 }
5347
Daniel Vetterd8b32242013-04-25 17:54:44 +02005348 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005349 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5350
Daniel Vetter6ff93602013-04-19 11:24:36 +02005351 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005352 val |= PIPECONF_INTERLACED_ILK;
5353 else
5354 val |= PIPECONF_PROGRESSIVE;
5355
Daniel Vetter50f3b012013-03-27 00:44:56 +01005356 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005357 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005358
Paulo Zanonic8203562012-09-12 10:06:29 -03005359 I915_WRITE(PIPECONF(pipe), val);
5360 POSTING_READ(PIPECONF(pipe));
5361}
5362
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005363/*
5364 * Set up the pipe CSC unit.
5365 *
5366 * Currently only full range RGB to limited range RGB conversion
5367 * is supported, but eventually this should handle various
5368 * RGB<->YCbCr scenarios as well.
5369 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005370static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005371{
5372 struct drm_device *dev = crtc->dev;
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5375 int pipe = intel_crtc->pipe;
5376 uint16_t coeff = 0x7800; /* 1.0 */
5377
5378 /*
5379 * TODO: Check what kind of values actually come out of the pipe
5380 * with these coeff/postoff values and adjust to get the best
5381 * accuracy. Perhaps we even need to take the bpc value into
5382 * consideration.
5383 */
5384
Daniel Vetter50f3b012013-03-27 00:44:56 +01005385 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005386 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5387
5388 /*
5389 * GY/GU and RY/RU should be the other way around according
5390 * to BSpec, but reality doesn't agree. Just set them up in
5391 * a way that results in the correct picture.
5392 */
5393 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5394 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5395
5396 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5397 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5398
5399 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5400 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5401
5402 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5403 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5404 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5405
5406 if (INTEL_INFO(dev)->gen > 6) {
5407 uint16_t postoff = 0;
5408
Daniel Vetter50f3b012013-03-27 00:44:56 +01005409 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005410 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5411
5412 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5413 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5414 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5415
5416 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5417 } else {
5418 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5419
Daniel Vetter50f3b012013-03-27 00:44:56 +01005420 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005421 mode |= CSC_BLACK_SCREEN_OFFSET;
5422
5423 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5424 }
5425}
5426
Daniel Vetter6ff93602013-04-19 11:24:36 +02005427static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005428{
5429 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005431 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005432 uint32_t val;
5433
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005434 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005435
Daniel Vetterd8b32242013-04-25 17:54:44 +02005436 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005437 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5438
Daniel Vetter6ff93602013-04-19 11:24:36 +02005439 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005440 val |= PIPECONF_INTERLACED_ILK;
5441 else
5442 val |= PIPECONF_PROGRESSIVE;
5443
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005444 I915_WRITE(PIPECONF(cpu_transcoder), val);
5445 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005446
5447 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5448 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005449}
5450
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005451static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005452 intel_clock_t *clock,
5453 bool *has_reduced_clock,
5454 intel_clock_t *reduced_clock)
5455{
5456 struct drm_device *dev = crtc->dev;
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 struct intel_encoder *intel_encoder;
5459 int refclk;
5460 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005461 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005462
5463 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5464 switch (intel_encoder->type) {
5465 case INTEL_OUTPUT_LVDS:
5466 is_lvds = true;
5467 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005468 }
5469 }
5470
5471 refclk = ironlake_get_refclk(crtc);
5472
5473 /*
5474 * Returns a set of divisors for the desired target clock with the given
5475 * refclk, or FALSE. The returned values represent the clock equation:
5476 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5477 */
5478 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005479 ret = dev_priv->display.find_dpll(limit, crtc,
5480 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005481 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005482 if (!ret)
5483 return false;
5484
5485 if (is_lvds && dev_priv->lvds_downclock_avail) {
5486 /*
5487 * Ensure we match the reduced clock's P to the target clock.
5488 * If the clocks don't match, we can't switch the display clock
5489 * by using the FP0/FP1. In such case we will disable the LVDS
5490 * downclock feature.
5491 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005492 *has_reduced_clock =
5493 dev_priv->display.find_dpll(limit, crtc,
5494 dev_priv->lvds_downclock,
5495 refclk, clock,
5496 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005497 }
5498
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005499 return true;
5500}
5501
Daniel Vetter01a415f2012-10-27 15:58:40 +02005502static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5503{
5504 struct drm_i915_private *dev_priv = dev->dev_private;
5505 uint32_t temp;
5506
5507 temp = I915_READ(SOUTH_CHICKEN1);
5508 if (temp & FDI_BC_BIFURCATION_SELECT)
5509 return;
5510
5511 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5512 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5513
5514 temp |= FDI_BC_BIFURCATION_SELECT;
5515 DRM_DEBUG_KMS("enabling fdi C rx\n");
5516 I915_WRITE(SOUTH_CHICKEN1, temp);
5517 POSTING_READ(SOUTH_CHICKEN1);
5518}
5519
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005520static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005521{
5522 struct drm_device *dev = intel_crtc->base.dev;
5523 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005524
5525 switch (intel_crtc->pipe) {
5526 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005527 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005528 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005529 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005530 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5531 else
5532 cpt_enable_fdi_bc_bifurcation(dev);
5533
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005534 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005535 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005536 cpt_enable_fdi_bc_bifurcation(dev);
5537
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005538 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005539 default:
5540 BUG();
5541 }
5542}
5543
Paulo Zanonid4b19312012-11-29 11:29:32 -02005544int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5545{
5546 /*
5547 * Account for spread spectrum to avoid
5548 * oversubscribing the link. Max center spread
5549 * is 2.5%; use 5% for safety's sake.
5550 */
5551 u32 bps = target_clock * bpp * 21 / 20;
5552 return bps / (link_bw * 8) + 1;
5553}
5554
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005555static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005556{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005557 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005558}
5559
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005560static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005561 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005562 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005563{
5564 struct drm_crtc *crtc = &intel_crtc->base;
5565 struct drm_device *dev = crtc->dev;
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct intel_encoder *intel_encoder;
5568 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005569 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005570 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005571
5572 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5573 switch (intel_encoder->type) {
5574 case INTEL_OUTPUT_LVDS:
5575 is_lvds = true;
5576 break;
5577 case INTEL_OUTPUT_SDVO:
5578 case INTEL_OUTPUT_HDMI:
5579 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005580 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005581 }
5582
5583 num_connectors++;
5584 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Chris Wilsonc1858122010-12-03 21:35:48 +00005586 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005587 factor = 21;
5588 if (is_lvds) {
5589 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005590 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005591 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005592 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005593 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005594 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005595
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005596 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005597 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005598
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005599 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5600 *fp2 |= FP_CB_TUNE;
5601
Chris Wilson5eddb702010-09-11 13:48:45 +01005602 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005603
Eric Anholta07d6782011-03-30 13:01:08 -07005604 if (is_lvds)
5605 dpll |= DPLLB_MODE_LVDS;
5606 else
5607 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005608
Daniel Vetteref1b4602013-06-01 17:17:04 +02005609 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5610 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005611
5612 if (is_sdvo)
5613 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005614 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005615 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005616
Eric Anholta07d6782011-03-30 13:01:08 -07005617 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005618 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005619 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005620 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005621
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005622 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005623 case 5:
5624 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5625 break;
5626 case 7:
5627 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5628 break;
5629 case 10:
5630 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5631 break;
5632 case 14:
5633 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5634 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005635 }
5636
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005637 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005638 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 else
5640 dpll |= PLL_REF_INPUT_DREFCLK;
5641
Daniel Vetter959e16d2013-06-05 13:34:21 +02005642 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005643}
5644
Jesse Barnes79e53942008-11-07 14:24:08 -08005645static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005646 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005647 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005648{
5649 struct drm_device *dev = crtc->dev;
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5652 int pipe = intel_crtc->pipe;
5653 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005654 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005656 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005657 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005658 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005659 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005660 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005661 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005662
5663 for_each_encoder_on_crtc(dev, crtc, encoder) {
5664 switch (encoder->type) {
5665 case INTEL_OUTPUT_LVDS:
5666 is_lvds = true;
5667 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005668 }
5669
5670 num_connectors++;
5671 }
5672
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005673 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5674 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5675
Daniel Vetterff9a6752013-06-01 17:16:21 +02005676 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005677 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005678 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5680 return -EINVAL;
5681 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005682 /* Compat-code for transition, will disappear. */
5683 if (!intel_crtc->config.clock_set) {
5684 intel_crtc->config.dpll.n = clock.n;
5685 intel_crtc->config.dpll.m1 = clock.m1;
5686 intel_crtc->config.dpll.m2 = clock.m2;
5687 intel_crtc->config.dpll.p1 = clock.p1;
5688 intel_crtc->config.dpll.p2 = clock.p2;
5689 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
5691 /* Ensure that the cursor is valid for the new mode before changing... */
5692 intel_crtc_update_cursor(crtc, true);
5693
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005694 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005695 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005696 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005697 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005698 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005699
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005701 &fp, &reduced_clock,
5702 has_reduced_clock ? &fp2 : NULL);
5703
Daniel Vetter959e16d2013-06-05 13:34:21 +02005704 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005705 intel_crtc->config.dpll_hw_state.fp0 = fp;
5706 if (has_reduced_clock)
5707 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5708 else
5709 intel_crtc->config.dpll_hw_state.fp1 = fp;
5710
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005711 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005712 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005713 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5714 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005715 return -EINVAL;
5716 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005717 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005718 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005720 if (intel_crtc->config.has_dp_encoder)
5721 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005722
Daniel Vetterdafd2262012-11-26 17:22:07 +01005723 for_each_encoder_on_crtc(dev, crtc, encoder)
5724 if (encoder->pre_pll_enable)
5725 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005726
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005727 if (is_lvds && has_reduced_clock && i915_powersave)
5728 intel_crtc->lowfreq_avail = true;
5729 else
5730 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005731
5732 if (intel_crtc->config.has_pch_encoder) {
5733 pll = intel_crtc_to_shared_dpll(intel_crtc);
5734
Daniel Vettere9a632a2013-06-05 13:34:13 +02005735 I915_WRITE(PCH_DPLL(pll->id), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005736
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005737 /* Wait for the clocks to stabilize. */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005738 POSTING_READ(PCH_DPLL(pll->id));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005739 udelay(150);
5740
Eric Anholt8febb292011-03-30 13:01:07 -07005741 /* The pixel multiplier can only be updated once the
5742 * DPLL is enabled and the clocks are stable.
5743 *
5744 * So write it again.
5745 */
Daniel Vettere9a632a2013-06-05 13:34:13 +02005746 I915_WRITE(PCH_DPLL(pll->id), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005747
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005748 if (has_reduced_clock)
Daniel Vettere9a632a2013-06-05 13:34:13 +02005749 I915_WRITE(PCH_FP1(pll->id), fp2);
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005750 else
Daniel Vettere9a632a2013-06-05 13:34:13 +02005751 I915_WRITE(PCH_FP1(pll->id), fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 }
5753
Daniel Vetter8a654f32013-06-01 17:16:22 +02005754 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005755
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005756 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005757 intel_cpu_transcoder_set_m_n(intel_crtc,
5758 &intel_crtc->config.fdi_m_n);
5759 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005760
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005761 if (IS_IVYBRIDGE(dev))
5762 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005763
Daniel Vetter6ff93602013-04-19 11:24:36 +02005764 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005765
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005766 /* Set up the display plane register */
5767 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005768 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005769
Daniel Vetter94352cf2012-07-05 22:51:56 +02005770 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005771
5772 intel_update_watermarks(dev);
5773
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005774 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005775}
5776
Daniel Vetter72419202013-04-04 13:28:53 +02005777static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5778 struct intel_crtc_config *pipe_config)
5779{
5780 struct drm_device *dev = crtc->base.dev;
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 enum transcoder transcoder = pipe_config->cpu_transcoder;
5783
5784 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5785 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5786 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5787 & ~TU_SIZE_MASK;
5788 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5789 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5790 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5791}
5792
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005793static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5794 struct intel_crtc_config *pipe_config)
5795{
5796 struct drm_device *dev = crtc->base.dev;
5797 struct drm_i915_private *dev_priv = dev->dev_private;
5798 uint32_t tmp;
5799
5800 tmp = I915_READ(PF_CTL(crtc->pipe));
5801
5802 if (tmp & PF_ENABLE) {
5803 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5804 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005805
5806 /* We currently do not free assignements of panel fitters on
5807 * ivb/hsw (since we don't use the higher upscaling modes which
5808 * differentiates them) so just WARN about this case for now. */
5809 if (IS_GEN7(dev)) {
5810 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5811 PF_PIPE_SEL_IVB(crtc->pipe));
5812 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005813 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005814}
5815
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005816static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5817 struct intel_crtc_config *pipe_config)
5818{
5819 struct drm_device *dev = crtc->base.dev;
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 uint32_t tmp;
5822
Daniel Vettereccb1402013-05-22 00:50:22 +02005823 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005824 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005826 tmp = I915_READ(PIPECONF(crtc->pipe));
5827 if (!(tmp & PIPECONF_ENABLE))
5828 return false;
5829
Daniel Vetterab9412b2013-05-03 11:49:46 +02005830 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005831 struct intel_shared_dpll *pll;
5832
Daniel Vetter88adfff2013-03-28 10:42:01 +01005833 pipe_config->has_pch_encoder = true;
5834
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005835 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5836 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5837 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005838
5839 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005840
5841 /* XXX: Can't properly read out the pch dpll pixel multiplier
5842 * since we don't have state tracking for pch clocks yet. */
5843 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005844
5845 if (HAS_PCH_IBX(dev_priv->dev)) {
5846 pipe_config->shared_dpll = crtc->pipe;
5847 } else {
5848 tmp = I915_READ(PCH_DPLL_SEL);
5849 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5850 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5851 else
5852 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5853 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005854
5855 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5856
5857 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5858 &pipe_config->dpll_hw_state));
Daniel Vetter6c49f242013-06-06 12:45:25 +02005859 } else {
5860 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005861 }
5862
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005863 intel_get_pipe_timings(crtc, pipe_config);
5864
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005865 ironlake_get_pfit_config(crtc, pipe_config);
5866
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005867 return true;
5868}
5869
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005870static void haswell_modeset_global_resources(struct drm_device *dev)
5871{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005872 bool enable = false;
5873 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005874
5875 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005876 if (!crtc->base.enabled)
5877 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005878
Daniel Vettere7a639c2013-05-31 17:49:17 +02005879 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5880 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005881 enable = true;
5882 }
5883
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005884 intel_set_power_well(dev, enable);
5885}
5886
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005887static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005888 int x, int y,
5889 struct drm_framebuffer *fb)
5890{
5891 struct drm_device *dev = crtc->dev;
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005895 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005896
Daniel Vetterff9a6752013-06-01 17:16:21 +02005897 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005898 return -EINVAL;
5899
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005900 /* Ensure that the cursor is valid for the new mode before changing... */
5901 intel_crtc_update_cursor(crtc, true);
5902
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005903 if (intel_crtc->config.has_dp_encoder)
5904 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005905
5906 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005907
Daniel Vetter8a654f32013-06-01 17:16:22 +02005908 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005909
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005910 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005911 intel_cpu_transcoder_set_m_n(intel_crtc,
5912 &intel_crtc->config.fdi_m_n);
5913 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005914
Daniel Vetter6ff93602013-04-19 11:24:36 +02005915 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005916
Daniel Vetter50f3b012013-03-27 00:44:56 +01005917 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005918
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005919 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005920 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005921 POSTING_READ(DSPCNTR(plane));
5922
5923 ret = intel_pipe_set_base(crtc, x, y, fb);
5924
5925 intel_update_watermarks(dev);
5926
Jesse Barnes79e53942008-11-07 14:24:08 -08005927 return ret;
5928}
5929
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005930static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5931 struct intel_crtc_config *pipe_config)
5932{
5933 struct drm_device *dev = crtc->base.dev;
5934 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005935 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005936 uint32_t tmp;
5937
Daniel Vettereccb1402013-05-22 00:50:22 +02005938 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005939 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5940
Daniel Vettereccb1402013-05-22 00:50:22 +02005941 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5942 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5943 enum pipe trans_edp_pipe;
5944 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5945 default:
5946 WARN(1, "unknown pipe linked to edp transcoder\n");
5947 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5948 case TRANS_DDI_EDP_INPUT_A_ON:
5949 trans_edp_pipe = PIPE_A;
5950 break;
5951 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5952 trans_edp_pipe = PIPE_B;
5953 break;
5954 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5955 trans_edp_pipe = PIPE_C;
5956 break;
5957 }
5958
5959 if (trans_edp_pipe == crtc->pipe)
5960 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5961 }
5962
Paulo Zanonib97186f2013-05-03 12:15:36 -03005963 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005964 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005965 return false;
5966
Daniel Vettereccb1402013-05-22 00:50:22 +02005967 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005968 if (!(tmp & PIPECONF_ENABLE))
5969 return false;
5970
Daniel Vetter88adfff2013-03-28 10:42:01 +01005971 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005972 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005973 * DDI E. So just check whether this pipe is wired to DDI E and whether
5974 * the PCH transcoder is on.
5975 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005976 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005977 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005978 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005979 pipe_config->has_pch_encoder = true;
5980
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005981 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5982 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5983 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005984
5985 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005986 }
5987
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005988 intel_get_pipe_timings(crtc, pipe_config);
5989
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005990 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5991 if (intel_display_power_enabled(dev, pfit_domain))
5992 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01005993
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005994 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5995 (I915_READ(IPS_CTL) & IPS_ENABLE);
5996
Daniel Vetter6c49f242013-06-06 12:45:25 +02005997 pipe_config->pixel_multiplier = 1;
5998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005999 return true;
6000}
6001
Eric Anholtf564048e2011-03-30 13:01:02 -07006002static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006003 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006004 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006005{
6006 struct drm_device *dev = crtc->dev;
6007 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006008 struct drm_encoder_helper_funcs *encoder_funcs;
6009 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006011 struct drm_display_mode *adjusted_mode =
6012 &intel_crtc->config.adjusted_mode;
6013 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006014 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006015 int ret;
6016
Eric Anholt0b701d22011-03-30 13:01:03 -07006017 drm_vblank_pre_modeset(dev, pipe);
6018
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006019 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6020
Jesse Barnes79e53942008-11-07 14:24:08 -08006021 drm_vblank_post_modeset(dev, pipe);
6022
Daniel Vetter9256aa12012-10-31 19:26:13 +01006023 if (ret != 0)
6024 return ret;
6025
6026 for_each_encoder_on_crtc(dev, crtc, encoder) {
6027 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6028 encoder->base.base.id,
6029 drm_get_encoder_name(&encoder->base),
6030 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006031 if (encoder->mode_set) {
6032 encoder->mode_set(encoder);
6033 } else {
6034 encoder_funcs = encoder->base.helper_private;
6035 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6036 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006037 }
6038
6039 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006040}
6041
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006042static bool intel_eld_uptodate(struct drm_connector *connector,
6043 int reg_eldv, uint32_t bits_eldv,
6044 int reg_elda, uint32_t bits_elda,
6045 int reg_edid)
6046{
6047 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6048 uint8_t *eld = connector->eld;
6049 uint32_t i;
6050
6051 i = I915_READ(reg_eldv);
6052 i &= bits_eldv;
6053
6054 if (!eld[0])
6055 return !i;
6056
6057 if (!i)
6058 return false;
6059
6060 i = I915_READ(reg_elda);
6061 i &= ~bits_elda;
6062 I915_WRITE(reg_elda, i);
6063
6064 for (i = 0; i < eld[2]; i++)
6065 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6066 return false;
6067
6068 return true;
6069}
6070
Wu Fengguange0dac652011-09-05 14:25:34 +08006071static void g4x_write_eld(struct drm_connector *connector,
6072 struct drm_crtc *crtc)
6073{
6074 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6075 uint8_t *eld = connector->eld;
6076 uint32_t eldv;
6077 uint32_t len;
6078 uint32_t i;
6079
6080 i = I915_READ(G4X_AUD_VID_DID);
6081
6082 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6083 eldv = G4X_ELDV_DEVCL_DEVBLC;
6084 else
6085 eldv = G4X_ELDV_DEVCTG;
6086
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006087 if (intel_eld_uptodate(connector,
6088 G4X_AUD_CNTL_ST, eldv,
6089 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6090 G4X_HDMIW_HDMIEDID))
6091 return;
6092
Wu Fengguange0dac652011-09-05 14:25:34 +08006093 i = I915_READ(G4X_AUD_CNTL_ST);
6094 i &= ~(eldv | G4X_ELD_ADDR);
6095 len = (i >> 9) & 0x1f; /* ELD buffer size */
6096 I915_WRITE(G4X_AUD_CNTL_ST, i);
6097
6098 if (!eld[0])
6099 return;
6100
6101 len = min_t(uint8_t, eld[2], len);
6102 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6103 for (i = 0; i < len; i++)
6104 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6105
6106 i = I915_READ(G4X_AUD_CNTL_ST);
6107 i |= eldv;
6108 I915_WRITE(G4X_AUD_CNTL_ST, i);
6109}
6110
Wang Xingchao83358c852012-08-16 22:43:37 +08006111static void haswell_write_eld(struct drm_connector *connector,
6112 struct drm_crtc *crtc)
6113{
6114 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6115 uint8_t *eld = connector->eld;
6116 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006118 uint32_t eldv;
6119 uint32_t i;
6120 int len;
6121 int pipe = to_intel_crtc(crtc)->pipe;
6122 int tmp;
6123
6124 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6125 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6126 int aud_config = HSW_AUD_CFG(pipe);
6127 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6128
6129
6130 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6131
6132 /* Audio output enable */
6133 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6134 tmp = I915_READ(aud_cntrl_st2);
6135 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6136 I915_WRITE(aud_cntrl_st2, tmp);
6137
6138 /* Wait for 1 vertical blank */
6139 intel_wait_for_vblank(dev, pipe);
6140
6141 /* Set ELD valid state */
6142 tmp = I915_READ(aud_cntrl_st2);
6143 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6144 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6145 I915_WRITE(aud_cntrl_st2, tmp);
6146 tmp = I915_READ(aud_cntrl_st2);
6147 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6148
6149 /* Enable HDMI mode */
6150 tmp = I915_READ(aud_config);
6151 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6152 /* clear N_programing_enable and N_value_index */
6153 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6154 I915_WRITE(aud_config, tmp);
6155
6156 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6157
6158 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006159 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006160
6161 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6162 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6163 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6164 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6165 } else
6166 I915_WRITE(aud_config, 0);
6167
6168 if (intel_eld_uptodate(connector,
6169 aud_cntrl_st2, eldv,
6170 aud_cntl_st, IBX_ELD_ADDRESS,
6171 hdmiw_hdmiedid))
6172 return;
6173
6174 i = I915_READ(aud_cntrl_st2);
6175 i &= ~eldv;
6176 I915_WRITE(aud_cntrl_st2, i);
6177
6178 if (!eld[0])
6179 return;
6180
6181 i = I915_READ(aud_cntl_st);
6182 i &= ~IBX_ELD_ADDRESS;
6183 I915_WRITE(aud_cntl_st, i);
6184 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6185 DRM_DEBUG_DRIVER("port num:%d\n", i);
6186
6187 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6188 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6189 for (i = 0; i < len; i++)
6190 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6191
6192 i = I915_READ(aud_cntrl_st2);
6193 i |= eldv;
6194 I915_WRITE(aud_cntrl_st2, i);
6195
6196}
6197
Wu Fengguange0dac652011-09-05 14:25:34 +08006198static void ironlake_write_eld(struct drm_connector *connector,
6199 struct drm_crtc *crtc)
6200{
6201 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6202 uint8_t *eld = connector->eld;
6203 uint32_t eldv;
6204 uint32_t i;
6205 int len;
6206 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006207 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006208 int aud_cntl_st;
6209 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006210 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006211
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006212 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006213 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6214 aud_config = IBX_AUD_CFG(pipe);
6215 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006216 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006217 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006218 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6219 aud_config = CPT_AUD_CFG(pipe);
6220 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006221 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006222 }
6223
Wang Xingchao9b138a82012-08-09 16:52:18 +08006224 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006225
6226 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006227 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006228 if (!i) {
6229 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6230 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006231 eldv = IBX_ELD_VALIDB;
6232 eldv |= IBX_ELD_VALIDB << 4;
6233 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006234 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006235 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006236 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006237 }
6238
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006239 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6240 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6241 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006242 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6243 } else
6244 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006245
6246 if (intel_eld_uptodate(connector,
6247 aud_cntrl_st2, eldv,
6248 aud_cntl_st, IBX_ELD_ADDRESS,
6249 hdmiw_hdmiedid))
6250 return;
6251
Wu Fengguange0dac652011-09-05 14:25:34 +08006252 i = I915_READ(aud_cntrl_st2);
6253 i &= ~eldv;
6254 I915_WRITE(aud_cntrl_st2, i);
6255
6256 if (!eld[0])
6257 return;
6258
Wu Fengguange0dac652011-09-05 14:25:34 +08006259 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006260 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006261 I915_WRITE(aud_cntl_st, i);
6262
6263 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6264 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6265 for (i = 0; i < len; i++)
6266 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6267
6268 i = I915_READ(aud_cntrl_st2);
6269 i |= eldv;
6270 I915_WRITE(aud_cntrl_st2, i);
6271}
6272
6273void intel_write_eld(struct drm_encoder *encoder,
6274 struct drm_display_mode *mode)
6275{
6276 struct drm_crtc *crtc = encoder->crtc;
6277 struct drm_connector *connector;
6278 struct drm_device *dev = encoder->dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280
6281 connector = drm_select_eld(encoder, mode);
6282 if (!connector)
6283 return;
6284
6285 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6286 connector->base.id,
6287 drm_get_connector_name(connector),
6288 connector->encoder->base.id,
6289 drm_get_encoder_name(connector->encoder));
6290
6291 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6292
6293 if (dev_priv->display.write_eld)
6294 dev_priv->display.write_eld(connector, crtc);
6295}
6296
Jesse Barnes79e53942008-11-07 14:24:08 -08006297/** Loads the palette/gamma unit for the CRTC with the prepared values */
6298void intel_crtc_load_lut(struct drm_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006303 enum pipe pipe = intel_crtc->pipe;
6304 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006305 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006306 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006307
6308 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006309 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006310 return;
6311
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006312 if (!HAS_PCH_SPLIT(dev_priv->dev))
6313 assert_pll_enabled(dev_priv, pipe);
6314
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006315 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006316 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006317 palreg = LGC_PALETTE(pipe);
6318
6319 /* Workaround : Do not read or write the pipe palette/gamma data while
6320 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6321 */
6322 if (intel_crtc->config.ips_enabled &&
6323 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6324 GAMMA_MODE_MODE_SPLIT)) {
6325 hsw_disable_ips(intel_crtc);
6326 reenable_ips = true;
6327 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006328
Jesse Barnes79e53942008-11-07 14:24:08 -08006329 for (i = 0; i < 256; i++) {
6330 I915_WRITE(palreg + 4 * i,
6331 (intel_crtc->lut_r[i] << 16) |
6332 (intel_crtc->lut_g[i] << 8) |
6333 intel_crtc->lut_b[i]);
6334 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006335
6336 if (reenable_ips)
6337 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006338}
6339
Chris Wilson560b85b2010-08-07 11:01:38 +01006340static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6341{
6342 struct drm_device *dev = crtc->dev;
6343 struct drm_i915_private *dev_priv = dev->dev_private;
6344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6345 bool visible = base != 0;
6346 u32 cntl;
6347
6348 if (intel_crtc->cursor_visible == visible)
6349 return;
6350
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006351 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006352 if (visible) {
6353 /* On these chipsets we can only modify the base whilst
6354 * the cursor is disabled.
6355 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006356 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006357
6358 cntl &= ~(CURSOR_FORMAT_MASK);
6359 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6360 cntl |= CURSOR_ENABLE |
6361 CURSOR_GAMMA_ENABLE |
6362 CURSOR_FORMAT_ARGB;
6363 } else
6364 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006365 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006366
6367 intel_crtc->cursor_visible = visible;
6368}
6369
6370static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6371{
6372 struct drm_device *dev = crtc->dev;
6373 struct drm_i915_private *dev_priv = dev->dev_private;
6374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6375 int pipe = intel_crtc->pipe;
6376 bool visible = base != 0;
6377
6378 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006379 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006380 if (base) {
6381 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6382 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6383 cntl |= pipe << 28; /* Connect to correct pipe */
6384 } else {
6385 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6386 cntl |= CURSOR_MODE_DISABLE;
6387 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006388 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006389
6390 intel_crtc->cursor_visible = visible;
6391 }
6392 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006393 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006394}
6395
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006396static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6397{
6398 struct drm_device *dev = crtc->dev;
6399 struct drm_i915_private *dev_priv = dev->dev_private;
6400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6401 int pipe = intel_crtc->pipe;
6402 bool visible = base != 0;
6403
6404 if (intel_crtc->cursor_visible != visible) {
6405 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6406 if (base) {
6407 cntl &= ~CURSOR_MODE;
6408 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6409 } else {
6410 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6411 cntl |= CURSOR_MODE_DISABLE;
6412 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006413 if (IS_HASWELL(dev))
6414 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006415 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6416
6417 intel_crtc->cursor_visible = visible;
6418 }
6419 /* and commit changes on next vblank */
6420 I915_WRITE(CURBASE_IVB(pipe), base);
6421}
6422
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006423/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006424static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6425 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006426{
6427 struct drm_device *dev = crtc->dev;
6428 struct drm_i915_private *dev_priv = dev->dev_private;
6429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6430 int pipe = intel_crtc->pipe;
6431 int x = intel_crtc->cursor_x;
6432 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006433 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006434 bool visible;
6435
6436 pos = 0;
6437
Chris Wilson6b383a72010-09-13 13:54:26 +01006438 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006439 base = intel_crtc->cursor_addr;
6440 if (x > (int) crtc->fb->width)
6441 base = 0;
6442
6443 if (y > (int) crtc->fb->height)
6444 base = 0;
6445 } else
6446 base = 0;
6447
6448 if (x < 0) {
6449 if (x + intel_crtc->cursor_width < 0)
6450 base = 0;
6451
6452 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6453 x = -x;
6454 }
6455 pos |= x << CURSOR_X_SHIFT;
6456
6457 if (y < 0) {
6458 if (y + intel_crtc->cursor_height < 0)
6459 base = 0;
6460
6461 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6462 y = -y;
6463 }
6464 pos |= y << CURSOR_Y_SHIFT;
6465
6466 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006467 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006468 return;
6469
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006470 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006471 I915_WRITE(CURPOS_IVB(pipe), pos);
6472 ivb_update_cursor(crtc, base);
6473 } else {
6474 I915_WRITE(CURPOS(pipe), pos);
6475 if (IS_845G(dev) || IS_I865G(dev))
6476 i845_update_cursor(crtc, base);
6477 else
6478 i9xx_update_cursor(crtc, base);
6479 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006480}
6481
Jesse Barnes79e53942008-11-07 14:24:08 -08006482static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006483 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006484 uint32_t handle,
6485 uint32_t width, uint32_t height)
6486{
6487 struct drm_device *dev = crtc->dev;
6488 struct drm_i915_private *dev_priv = dev->dev_private;
6489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006490 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006491 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006492 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006493
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 /* if we want to turn off the cursor ignore width and height */
6495 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006496 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006497 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006498 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006499 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006500 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006501 }
6502
6503 /* Currently we only support 64x64 cursors */
6504 if (width != 64 || height != 64) {
6505 DRM_ERROR("we currently only support 64x64 cursors\n");
6506 return -EINVAL;
6507 }
6508
Chris Wilson05394f32010-11-08 19:18:58 +00006509 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006510 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 return -ENOENT;
6512
Chris Wilson05394f32010-11-08 19:18:58 +00006513 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006514 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006515 ret = -ENOMEM;
6516 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006517 }
6518
Dave Airlie71acb5e2008-12-30 20:31:46 +10006519 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006520 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006521 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006522 unsigned alignment;
6523
Chris Wilsond9e86c02010-11-10 16:40:20 +00006524 if (obj->tiling_mode) {
6525 DRM_ERROR("cursor cannot be tiled\n");
6526 ret = -EINVAL;
6527 goto fail_locked;
6528 }
6529
Chris Wilson693db182013-03-05 14:52:39 +00006530 /* Note that the w/a also requires 2 PTE of padding following
6531 * the bo. We currently fill all unused PTE with the shadow
6532 * page and so we should always have valid PTE following the
6533 * cursor preventing the VT-d warning.
6534 */
6535 alignment = 0;
6536 if (need_vtd_wa(dev))
6537 alignment = 64*1024;
6538
6539 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006540 if (ret) {
6541 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006542 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006543 }
6544
Chris Wilsond9e86c02010-11-10 16:40:20 +00006545 ret = i915_gem_object_put_fence(obj);
6546 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006547 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006548 goto fail_unpin;
6549 }
6550
Chris Wilson05394f32010-11-08 19:18:58 +00006551 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006552 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006553 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006554 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006555 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6556 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006557 if (ret) {
6558 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006559 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006560 }
Chris Wilson05394f32010-11-08 19:18:58 +00006561 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006562 }
6563
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006564 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006565 I915_WRITE(CURSIZE, (height << 12) | width);
6566
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006567 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006568 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006569 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006570 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006571 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6572 } else
6573 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006574 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006575 }
Jesse Barnes80824002009-09-10 15:28:06 -07006576
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006577 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006578
6579 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006580 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006581 intel_crtc->cursor_width = width;
6582 intel_crtc->cursor_height = height;
6583
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006584 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006585
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006587fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006588 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006589fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006590 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006591fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006592 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006593 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006594}
6595
6596static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6597{
Jesse Barnes79e53942008-11-07 14:24:08 -08006598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006599
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006600 intel_crtc->cursor_x = x;
6601 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006602
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006603 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006604
6605 return 0;
6606}
6607
6608/** Sets the color ramps on behalf of RandR */
6609void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6610 u16 blue, int regno)
6611{
6612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6613
6614 intel_crtc->lut_r[regno] = red >> 8;
6615 intel_crtc->lut_g[regno] = green >> 8;
6616 intel_crtc->lut_b[regno] = blue >> 8;
6617}
6618
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006619void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6620 u16 *blue, int regno)
6621{
6622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6623
6624 *red = intel_crtc->lut_r[regno] << 8;
6625 *green = intel_crtc->lut_g[regno] << 8;
6626 *blue = intel_crtc->lut_b[regno] << 8;
6627}
6628
Jesse Barnes79e53942008-11-07 14:24:08 -08006629static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006630 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006631{
James Simmons72034252010-08-03 01:33:19 +01006632 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006634
James Simmons72034252010-08-03 01:33:19 +01006635 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 intel_crtc->lut_r[i] = red[i] >> 8;
6637 intel_crtc->lut_g[i] = green[i] >> 8;
6638 intel_crtc->lut_b[i] = blue[i] >> 8;
6639 }
6640
6641 intel_crtc_load_lut(crtc);
6642}
6643
Jesse Barnes79e53942008-11-07 14:24:08 -08006644/* VESA 640x480x72Hz mode to set on the pipe */
6645static struct drm_display_mode load_detect_mode = {
6646 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6647 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6648};
6649
Chris Wilsond2dff872011-04-19 08:36:26 +01006650static struct drm_framebuffer *
6651intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006652 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006653 struct drm_i915_gem_object *obj)
6654{
6655 struct intel_framebuffer *intel_fb;
6656 int ret;
6657
6658 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6659 if (!intel_fb) {
6660 drm_gem_object_unreference_unlocked(&obj->base);
6661 return ERR_PTR(-ENOMEM);
6662 }
6663
6664 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6665 if (ret) {
6666 drm_gem_object_unreference_unlocked(&obj->base);
6667 kfree(intel_fb);
6668 return ERR_PTR(ret);
6669 }
6670
6671 return &intel_fb->base;
6672}
6673
6674static u32
6675intel_framebuffer_pitch_for_width(int width, int bpp)
6676{
6677 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6678 return ALIGN(pitch, 64);
6679}
6680
6681static u32
6682intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6683{
6684 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6685 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6686}
6687
6688static struct drm_framebuffer *
6689intel_framebuffer_create_for_mode(struct drm_device *dev,
6690 struct drm_display_mode *mode,
6691 int depth, int bpp)
6692{
6693 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006694 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006695
6696 obj = i915_gem_alloc_object(dev,
6697 intel_framebuffer_size_for_mode(mode, bpp));
6698 if (obj == NULL)
6699 return ERR_PTR(-ENOMEM);
6700
6701 mode_cmd.width = mode->hdisplay;
6702 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006703 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6704 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006705 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006706
6707 return intel_framebuffer_create(dev, &mode_cmd, obj);
6708}
6709
6710static struct drm_framebuffer *
6711mode_fits_in_fbdev(struct drm_device *dev,
6712 struct drm_display_mode *mode)
6713{
6714 struct drm_i915_private *dev_priv = dev->dev_private;
6715 struct drm_i915_gem_object *obj;
6716 struct drm_framebuffer *fb;
6717
6718 if (dev_priv->fbdev == NULL)
6719 return NULL;
6720
6721 obj = dev_priv->fbdev->ifb.obj;
6722 if (obj == NULL)
6723 return NULL;
6724
6725 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006726 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6727 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006728 return NULL;
6729
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006730 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006731 return NULL;
6732
6733 return fb;
6734}
6735
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006736bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006737 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006738 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006739{
6740 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006741 struct intel_encoder *intel_encoder =
6742 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006743 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006744 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 struct drm_crtc *crtc = NULL;
6746 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006747 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 int i = -1;
6749
Chris Wilsond2dff872011-04-19 08:36:26 +01006750 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6751 connector->base.id, drm_get_connector_name(connector),
6752 encoder->base.id, drm_get_encoder_name(encoder));
6753
Jesse Barnes79e53942008-11-07 14:24:08 -08006754 /*
6755 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006756 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006757 * - if the connector already has an assigned crtc, use it (but make
6758 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006759 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 * - try to find the first unused crtc that can drive this connector,
6761 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006762 */
6763
6764 /* See if we already have a CRTC for this connector */
6765 if (encoder->crtc) {
6766 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006767
Daniel Vetter7b240562012-12-12 00:35:33 +01006768 mutex_lock(&crtc->mutex);
6769
Daniel Vetter24218aa2012-08-12 19:27:11 +02006770 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006771 old->load_detect_temp = false;
6772
6773 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006774 if (connector->dpms != DRM_MODE_DPMS_ON)
6775 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006776
Chris Wilson71731882011-04-19 23:10:58 +01006777 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 }
6779
6780 /* Find an unused one (if possible) */
6781 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6782 i++;
6783 if (!(encoder->possible_crtcs & (1 << i)))
6784 continue;
6785 if (!possible_crtc->enabled) {
6786 crtc = possible_crtc;
6787 break;
6788 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006789 }
6790
6791 /*
6792 * If we didn't find an unused CRTC, don't use any.
6793 */
6794 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006795 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6796 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006797 }
6798
Daniel Vetter7b240562012-12-12 00:35:33 +01006799 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006800 intel_encoder->new_crtc = to_intel_crtc(crtc);
6801 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006802
6803 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006804 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006805 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006806 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006807
Chris Wilson64927112011-04-20 07:25:26 +01006808 if (!mode)
6809 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006810
Chris Wilsond2dff872011-04-19 08:36:26 +01006811 /* We need a framebuffer large enough to accommodate all accesses
6812 * that the plane may generate whilst we perform load detection.
6813 * We can not rely on the fbcon either being present (we get called
6814 * during its initialisation to detect all boot displays, or it may
6815 * not even exist) or that it is large enough to satisfy the
6816 * requested mode.
6817 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006818 fb = mode_fits_in_fbdev(dev, mode);
6819 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006820 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006821 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6822 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006823 } else
6824 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006825 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006826 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006827 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006828 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006830
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006831 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006832 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006833 if (old->release_fb)
6834 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006835 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006836 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 }
Chris Wilson71731882011-04-19 23:10:58 +01006838
Jesse Barnes79e53942008-11-07 14:24:08 -08006839 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006840 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006841 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006842}
6843
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006844void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006845 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006846{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006847 struct intel_encoder *intel_encoder =
6848 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006849 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006850 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006851
Chris Wilsond2dff872011-04-19 08:36:26 +01006852 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6853 connector->base.id, drm_get_connector_name(connector),
6854 encoder->base.id, drm_get_encoder_name(encoder));
6855
Chris Wilson8261b192011-04-19 23:18:09 +01006856 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006857 to_intel_connector(connector)->new_encoder = NULL;
6858 intel_encoder->new_crtc = NULL;
6859 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006860
Daniel Vetter36206362012-12-10 20:42:17 +01006861 if (old->release_fb) {
6862 drm_framebuffer_unregister_private(old->release_fb);
6863 drm_framebuffer_unreference(old->release_fb);
6864 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006865
Daniel Vetter67c96402013-01-23 16:25:09 +00006866 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006867 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 }
6869
Eric Anholtc751ce42010-03-25 11:48:48 -07006870 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006871 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6872 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006873
6874 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006875}
6876
6877/* Returns the clock of the currently programmed mode of the given pipe. */
6878static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6879{
6880 struct drm_i915_private *dev_priv = dev->dev_private;
6881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6882 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006883 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006884 u32 fp;
6885 intel_clock_t clock;
6886
6887 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006888 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006889 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006890 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006891
6892 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006893 if (IS_PINEVIEW(dev)) {
6894 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6895 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006896 } else {
6897 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6898 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6899 }
6900
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006901 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006902 if (IS_PINEVIEW(dev))
6903 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6904 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006905 else
6906 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 DPLL_FPA01_P1_POST_DIV_SHIFT);
6908
6909 switch (dpll & DPLL_MODE_MASK) {
6910 case DPLLB_MODE_DAC_SERIAL:
6911 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6912 5 : 10;
6913 break;
6914 case DPLLB_MODE_LVDS:
6915 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6916 7 : 14;
6917 break;
6918 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006919 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006920 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6921 return 0;
6922 }
6923
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006924 if (IS_PINEVIEW(dev))
6925 pineview_clock(96000, &clock);
6926 else
6927 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006928 } else {
6929 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6930
6931 if (is_lvds) {
6932 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6933 DPLL_FPA01_P1_POST_DIV_SHIFT);
6934 clock.p2 = 14;
6935
6936 if ((dpll & PLL_REF_INPUT_MASK) ==
6937 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6938 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006939 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006940 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006941 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006942 } else {
6943 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6944 clock.p1 = 2;
6945 else {
6946 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6947 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6948 }
6949 if (dpll & PLL_P2_DIVIDE_BY_4)
6950 clock.p2 = 4;
6951 else
6952 clock.p2 = 2;
6953
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006954 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 }
6956 }
6957
6958 /* XXX: It would be nice to validate the clocks, but we can't reuse
6959 * i830PllIsValid() because it relies on the xf86_config connector
6960 * configuration being accurate, which it isn't necessarily.
6961 */
6962
6963 return clock.dot;
6964}
6965
6966/** Returns the currently programmed mode of the given pipe. */
6967struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6968 struct drm_crtc *crtc)
6969{
Jesse Barnes548f2452011-02-17 10:40:53 -08006970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006972 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006973 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006974 int htot = I915_READ(HTOTAL(cpu_transcoder));
6975 int hsync = I915_READ(HSYNC(cpu_transcoder));
6976 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6977 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006978
6979 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6980 if (!mode)
6981 return NULL;
6982
6983 mode->clock = intel_crtc_clock_get(dev, crtc);
6984 mode->hdisplay = (htot & 0xffff) + 1;
6985 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6986 mode->hsync_start = (hsync & 0xffff) + 1;
6987 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6988 mode->vdisplay = (vtot & 0xffff) + 1;
6989 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6990 mode->vsync_start = (vsync & 0xffff) + 1;
6991 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6992
6993 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006994
6995 return mode;
6996}
6997
Daniel Vetter3dec0092010-08-20 21:40:52 +02006998static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006999{
7000 struct drm_device *dev = crtc->dev;
7001 drm_i915_private_t *dev_priv = dev->dev_private;
7002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7003 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007004 int dpll_reg = DPLL(pipe);
7005 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007006
Eric Anholtbad720f2009-10-22 16:11:14 -07007007 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007008 return;
7009
7010 if (!dev_priv->lvds_downclock_avail)
7011 return;
7012
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007013 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007014 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007015 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007016
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007017 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007018
7019 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7020 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007021 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007022
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 dpll = I915_READ(dpll_reg);
7024 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007025 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007026 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007027}
7028
7029static void intel_decrease_pllclock(struct drm_crtc *crtc)
7030{
7031 struct drm_device *dev = crtc->dev;
7032 drm_i915_private_t *dev_priv = dev->dev_private;
7033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007034
Eric Anholtbad720f2009-10-22 16:11:14 -07007035 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007036 return;
7037
7038 if (!dev_priv->lvds_downclock_avail)
7039 return;
7040
7041 /*
7042 * Since this is called by a timer, we should never get here in
7043 * the manual case.
7044 */
7045 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007046 int pipe = intel_crtc->pipe;
7047 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007048 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007049
Zhao Yakui44d98a62009-10-09 11:39:40 +08007050 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007051
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007052 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007053
Chris Wilson074b5e12012-05-02 12:07:06 +01007054 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007055 dpll |= DISPLAY_RATE_SELECT_FPA1;
7056 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007057 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007058 dpll = I915_READ(dpll_reg);
7059 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007060 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007061 }
7062
7063}
7064
Chris Wilsonf047e392012-07-21 12:31:41 +01007065void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007066{
Chris Wilsonf047e392012-07-21 12:31:41 +01007067 i915_update_gfx_val(dev->dev_private);
7068}
7069
7070void intel_mark_idle(struct drm_device *dev)
7071{
Chris Wilson725a5b52013-01-08 11:02:57 +00007072 struct drm_crtc *crtc;
7073
7074 if (!i915_powersave)
7075 return;
7076
7077 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7078 if (!crtc->fb)
7079 continue;
7080
7081 intel_decrease_pllclock(crtc);
7082 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007083}
7084
Chris Wilsonc65355b2013-06-06 16:53:41 -03007085void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7086 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007087{
7088 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007089 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007090
7091 if (!i915_powersave)
7092 return;
7093
Jesse Barnes652c3932009-08-17 13:31:43 -07007094 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007095 if (!crtc->fb)
7096 continue;
7097
Chris Wilsonc65355b2013-06-06 16:53:41 -03007098 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7099 continue;
7100
7101 intel_increase_pllclock(crtc);
7102 if (ring && intel_fbc_enabled(dev))
7103 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007104 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007105}
7106
Jesse Barnes79e53942008-11-07 14:24:08 -08007107static void intel_crtc_destroy(struct drm_crtc *crtc)
7108{
7109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007110 struct drm_device *dev = crtc->dev;
7111 struct intel_unpin_work *work;
7112 unsigned long flags;
7113
7114 spin_lock_irqsave(&dev->event_lock, flags);
7115 work = intel_crtc->unpin_work;
7116 intel_crtc->unpin_work = NULL;
7117 spin_unlock_irqrestore(&dev->event_lock, flags);
7118
7119 if (work) {
7120 cancel_work_sync(&work->work);
7121 kfree(work);
7122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007123
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007124 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7125
Jesse Barnes79e53942008-11-07 14:24:08 -08007126 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007127
Jesse Barnes79e53942008-11-07 14:24:08 -08007128 kfree(intel_crtc);
7129}
7130
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007131static void intel_unpin_work_fn(struct work_struct *__work)
7132{
7133 struct intel_unpin_work *work =
7134 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007135 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007137 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007138 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007139 drm_gem_object_unreference(&work->pending_flip_obj->base);
7140 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007141
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007142 intel_update_fbc(dev);
7143 mutex_unlock(&dev->struct_mutex);
7144
7145 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7146 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7147
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007148 kfree(work);
7149}
7150
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007151static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007152 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007153{
7154 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7156 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007157 unsigned long flags;
7158
7159 /* Ignore early vblank irqs */
7160 if (intel_crtc == NULL)
7161 return;
7162
7163 spin_lock_irqsave(&dev->event_lock, flags);
7164 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007165
7166 /* Ensure we don't miss a work->pending update ... */
7167 smp_rmb();
7168
7169 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007170 spin_unlock_irqrestore(&dev->event_lock, flags);
7171 return;
7172 }
7173
Chris Wilsone7d841c2012-12-03 11:36:30 +00007174 /* and that the unpin work is consistent wrt ->pending. */
7175 smp_rmb();
7176
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007177 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178
Rob Clark45a066e2012-10-08 14:50:40 -05007179 if (work->event)
7180 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007181
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007182 drm_vblank_put(dev, intel_crtc->pipe);
7183
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007184 spin_unlock_irqrestore(&dev->event_lock, flags);
7185
Daniel Vetter2c10d572012-12-20 21:24:07 +01007186 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007187
7188 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007189
7190 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007191}
7192
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007193void intel_finish_page_flip(struct drm_device *dev, int pipe)
7194{
7195 drm_i915_private_t *dev_priv = dev->dev_private;
7196 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7197
Mario Kleiner49b14a52010-12-09 07:00:07 +01007198 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007199}
7200
7201void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7202{
7203 drm_i915_private_t *dev_priv = dev->dev_private;
7204 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7205
Mario Kleiner49b14a52010-12-09 07:00:07 +01007206 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007207}
7208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007209void intel_prepare_page_flip(struct drm_device *dev, int plane)
7210{
7211 drm_i915_private_t *dev_priv = dev->dev_private;
7212 struct intel_crtc *intel_crtc =
7213 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7214 unsigned long flags;
7215
Chris Wilsone7d841c2012-12-03 11:36:30 +00007216 /* NB: An MMIO update of the plane base pointer will also
7217 * generate a page-flip completion irq, i.e. every modeset
7218 * is also accompanied by a spurious intel_prepare_page_flip().
7219 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007220 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007221 if (intel_crtc->unpin_work)
7222 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007223 spin_unlock_irqrestore(&dev->event_lock, flags);
7224}
7225
Chris Wilsone7d841c2012-12-03 11:36:30 +00007226inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7227{
7228 /* Ensure that the work item is consistent when activating it ... */
7229 smp_wmb();
7230 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7231 /* and that it is marked active as soon as the irq could fire. */
7232 smp_wmb();
7233}
7234
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007235static int intel_gen2_queue_flip(struct drm_device *dev,
7236 struct drm_crtc *crtc,
7237 struct drm_framebuffer *fb,
7238 struct drm_i915_gem_object *obj)
7239{
7240 struct drm_i915_private *dev_priv = dev->dev_private;
7241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007242 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007243 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007244 int ret;
7245
Daniel Vetter6d90c952012-04-26 23:28:05 +02007246 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007248 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007252 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007253
7254 /* Can't queue multiple flips, so wait for the previous
7255 * one to finish before executing the next.
7256 */
7257 if (intel_crtc->plane)
7258 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7259 else
7260 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007261 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7262 intel_ring_emit(ring, MI_NOOP);
7263 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7264 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7265 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007266 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007267 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007268
7269 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007271 return 0;
7272
7273err_unpin:
7274 intel_unpin_fb_obj(obj);
7275err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276 return ret;
7277}
7278
7279static int intel_gen3_queue_flip(struct drm_device *dev,
7280 struct drm_crtc *crtc,
7281 struct drm_framebuffer *fb,
7282 struct drm_i915_gem_object *obj)
7283{
7284 struct drm_i915_private *dev_priv = dev->dev_private;
7285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007286 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007287 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007288 int ret;
7289
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007292 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007296 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007297
7298 if (intel_crtc->plane)
7299 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7300 else
7301 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007302 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7303 intel_ring_emit(ring, MI_NOOP);
7304 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7305 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7306 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007307 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007308 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007309
Chris Wilsone7d841c2012-12-03 11:36:30 +00007310 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007311 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007312 return 0;
7313
7314err_unpin:
7315 intel_unpin_fb_obj(obj);
7316err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007317 return ret;
7318}
7319
7320static int intel_gen4_queue_flip(struct drm_device *dev,
7321 struct drm_crtc *crtc,
7322 struct drm_framebuffer *fb,
7323 struct drm_i915_gem_object *obj)
7324{
7325 struct drm_i915_private *dev_priv = dev->dev_private;
7326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7327 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007328 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007329 int ret;
7330
Daniel Vetter6d90c952012-04-26 23:28:05 +02007331 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007333 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007334
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007336 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007337 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007338
7339 /* i965+ uses the linear or tiled offsets from the
7340 * Display Registers (which do not change across a page-flip)
7341 * so we need only reprogram the base address.
7342 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007343 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7344 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7345 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007346 intel_ring_emit(ring,
7347 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7348 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007349
7350 /* XXX Enabling the panel-fitter across page-flip is so far
7351 * untested on non-native modes, so ignore it for now.
7352 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7353 */
7354 pf = 0;
7355 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007356 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007357
7358 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007359 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007360 return 0;
7361
7362err_unpin:
7363 intel_unpin_fb_obj(obj);
7364err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365 return ret;
7366}
7367
7368static int intel_gen6_queue_flip(struct drm_device *dev,
7369 struct drm_crtc *crtc,
7370 struct drm_framebuffer *fb,
7371 struct drm_i915_gem_object *obj)
7372{
7373 struct drm_i915_private *dev_priv = dev->dev_private;
7374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007375 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007376 uint32_t pf, pipesrc;
7377 int ret;
7378
Daniel Vetter6d90c952012-04-26 23:28:05 +02007379 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007381 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007382
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007384 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007385 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007386
Daniel Vetter6d90c952012-04-26 23:28:05 +02007387 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7388 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7389 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007390 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007391
Chris Wilson99d9acd2012-04-17 20:37:00 +01007392 /* Contrary to the suggestions in the documentation,
7393 * "Enable Panel Fitter" does not seem to be required when page
7394 * flipping with a non-native mode, and worse causes a normal
7395 * modeset to fail.
7396 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7397 */
7398 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007399 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007400 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007401
7402 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007403 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007404 return 0;
7405
7406err_unpin:
7407 intel_unpin_fb_obj(obj);
7408err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409 return ret;
7410}
7411
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007412/*
7413 * On gen7 we currently use the blit ring because (in early silicon at least)
7414 * the render ring doesn't give us interrpts for page flip completion, which
7415 * means clients will hang after the first flip is queued. Fortunately the
7416 * blit ring generates interrupts properly, so use it instead.
7417 */
7418static int intel_gen7_queue_flip(struct drm_device *dev,
7419 struct drm_crtc *crtc,
7420 struct drm_framebuffer *fb,
7421 struct drm_i915_gem_object *obj)
7422{
7423 struct drm_i915_private *dev_priv = dev->dev_private;
7424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7425 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007426 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007427 int ret;
7428
7429 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7430 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007431 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007432
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007433 switch(intel_crtc->plane) {
7434 case PLANE_A:
7435 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7436 break;
7437 case PLANE_B:
7438 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7439 break;
7440 case PLANE_C:
7441 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7442 break;
7443 default:
7444 WARN_ONCE(1, "unknown plane in flip command\n");
7445 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007446 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007447 }
7448
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007449 ret = intel_ring_begin(ring, 4);
7450 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007451 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007452
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007453 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007454 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007455 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007456 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007457
7458 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007459 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007460 return 0;
7461
7462err_unpin:
7463 intel_unpin_fb_obj(obj);
7464err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007465 return ret;
7466}
7467
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007468static int intel_default_queue_flip(struct drm_device *dev,
7469 struct drm_crtc *crtc,
7470 struct drm_framebuffer *fb,
7471 struct drm_i915_gem_object *obj)
7472{
7473 return -ENODEV;
7474}
7475
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007476static int intel_crtc_page_flip(struct drm_crtc *crtc,
7477 struct drm_framebuffer *fb,
7478 struct drm_pending_vblank_event *event)
7479{
7480 struct drm_device *dev = crtc->dev;
7481 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007482 struct drm_framebuffer *old_fb = crtc->fb;
7483 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7485 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007486 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007487 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007488
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007489 /* Can't change pixel format via MI display flips. */
7490 if (fb->pixel_format != crtc->fb->pixel_format)
7491 return -EINVAL;
7492
7493 /*
7494 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7495 * Note that pitch changes could also affect these register.
7496 */
7497 if (INTEL_INFO(dev)->gen > 3 &&
7498 (fb->offsets[0] != crtc->fb->offsets[0] ||
7499 fb->pitches[0] != crtc->fb->pitches[0]))
7500 return -EINVAL;
7501
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007502 work = kzalloc(sizeof *work, GFP_KERNEL);
7503 if (work == NULL)
7504 return -ENOMEM;
7505
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007506 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007507 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007508 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509 INIT_WORK(&work->work, intel_unpin_work_fn);
7510
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007511 ret = drm_vblank_get(dev, intel_crtc->pipe);
7512 if (ret)
7513 goto free_work;
7514
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007515 /* We borrow the event spin lock for protecting unpin_work */
7516 spin_lock_irqsave(&dev->event_lock, flags);
7517 if (intel_crtc->unpin_work) {
7518 spin_unlock_irqrestore(&dev->event_lock, flags);
7519 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007520 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007521
7522 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007523 return -EBUSY;
7524 }
7525 intel_crtc->unpin_work = work;
7526 spin_unlock_irqrestore(&dev->event_lock, flags);
7527
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007528 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7529 flush_workqueue(dev_priv->wq);
7530
Chris Wilson79158102012-05-23 11:13:58 +01007531 ret = i915_mutex_lock_interruptible(dev);
7532 if (ret)
7533 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534
Jesse Barnes75dfca82010-02-10 15:09:44 -08007535 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007536 drm_gem_object_reference(&work->old_fb_obj->base);
7537 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538
7539 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007540
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007541 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007542
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007543 work->enable_stall_check = true;
7544
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007545 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007546 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007547
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007548 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7549 if (ret)
7550 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007551
Chris Wilson7782de32011-07-08 12:22:41 +01007552 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007553 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007554 mutex_unlock(&dev->struct_mutex);
7555
Jesse Barnese5510fa2010-07-01 16:48:37 -07007556 trace_i915_flip_request(intel_crtc->plane, obj);
7557
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007558 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007559
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007560cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007561 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007562 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007563 drm_gem_object_unreference(&work->old_fb_obj->base);
7564 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007565 mutex_unlock(&dev->struct_mutex);
7566
Chris Wilson79158102012-05-23 11:13:58 +01007567cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007568 spin_lock_irqsave(&dev->event_lock, flags);
7569 intel_crtc->unpin_work = NULL;
7570 spin_unlock_irqrestore(&dev->event_lock, flags);
7571
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007572 drm_vblank_put(dev, intel_crtc->pipe);
7573free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007574 kfree(work);
7575
7576 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007577}
7578
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007579static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007580 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7581 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007582};
7583
Daniel Vetter50f56112012-07-02 09:35:43 +02007584static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7585 struct drm_crtc *crtc)
7586{
7587 struct drm_device *dev;
7588 struct drm_crtc *tmp;
7589 int crtc_mask = 1;
7590
7591 WARN(!crtc, "checking null crtc?\n");
7592
7593 dev = crtc->dev;
7594
7595 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7596 if (tmp == crtc)
7597 break;
7598 crtc_mask <<= 1;
7599 }
7600
7601 if (encoder->possible_crtcs & crtc_mask)
7602 return true;
7603 return false;
7604}
7605
Daniel Vetter9a935852012-07-05 22:34:27 +02007606/**
7607 * intel_modeset_update_staged_output_state
7608 *
7609 * Updates the staged output configuration state, e.g. after we've read out the
7610 * current hw state.
7611 */
7612static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7613{
7614 struct intel_encoder *encoder;
7615 struct intel_connector *connector;
7616
7617 list_for_each_entry(connector, &dev->mode_config.connector_list,
7618 base.head) {
7619 connector->new_encoder =
7620 to_intel_encoder(connector->base.encoder);
7621 }
7622
7623 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7624 base.head) {
7625 encoder->new_crtc =
7626 to_intel_crtc(encoder->base.crtc);
7627 }
7628}
7629
7630/**
7631 * intel_modeset_commit_output_state
7632 *
7633 * This function copies the stage display pipe configuration to the real one.
7634 */
7635static void intel_modeset_commit_output_state(struct drm_device *dev)
7636{
7637 struct intel_encoder *encoder;
7638 struct intel_connector *connector;
7639
7640 list_for_each_entry(connector, &dev->mode_config.connector_list,
7641 base.head) {
7642 connector->base.encoder = &connector->new_encoder->base;
7643 }
7644
7645 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7646 base.head) {
7647 encoder->base.crtc = &encoder->new_crtc->base;
7648 }
7649}
7650
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007651static void
7652connected_sink_compute_bpp(struct intel_connector * connector,
7653 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007654{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007655 int bpp = pipe_config->pipe_bpp;
7656
7657 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7658 connector->base.base.id,
7659 drm_get_connector_name(&connector->base));
7660
7661 /* Don't use an invalid EDID bpc value */
7662 if (connector->base.display_info.bpc &&
7663 connector->base.display_info.bpc * 3 < bpp) {
7664 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7665 bpp, connector->base.display_info.bpc*3);
7666 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7667 }
7668
7669 /* Clamp bpp to 8 on screens without EDID 1.4 */
7670 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7671 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7672 bpp);
7673 pipe_config->pipe_bpp = 24;
7674 }
7675}
7676
7677static int
7678compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7679 struct drm_framebuffer *fb,
7680 struct intel_crtc_config *pipe_config)
7681{
7682 struct drm_device *dev = crtc->base.dev;
7683 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007684 int bpp;
7685
Daniel Vetterd42264b2013-03-28 16:38:08 +01007686 switch (fb->pixel_format) {
7687 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007688 bpp = 8*3; /* since we go through a colormap */
7689 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007690 case DRM_FORMAT_XRGB1555:
7691 case DRM_FORMAT_ARGB1555:
7692 /* checked in intel_framebuffer_init already */
7693 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7694 return -EINVAL;
7695 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007696 bpp = 6*3; /* min is 18bpp */
7697 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007698 case DRM_FORMAT_XBGR8888:
7699 case DRM_FORMAT_ABGR8888:
7700 /* checked in intel_framebuffer_init already */
7701 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7702 return -EINVAL;
7703 case DRM_FORMAT_XRGB8888:
7704 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007705 bpp = 8*3;
7706 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007707 case DRM_FORMAT_XRGB2101010:
7708 case DRM_FORMAT_ARGB2101010:
7709 case DRM_FORMAT_XBGR2101010:
7710 case DRM_FORMAT_ABGR2101010:
7711 /* checked in intel_framebuffer_init already */
7712 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007713 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007714 bpp = 10*3;
7715 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007716 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007717 default:
7718 DRM_DEBUG_KMS("unsupported depth\n");
7719 return -EINVAL;
7720 }
7721
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007722 pipe_config->pipe_bpp = bpp;
7723
7724 /* Clamp display bpp to EDID value */
7725 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007726 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007727 if (!connector->new_encoder ||
7728 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007729 continue;
7730
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007731 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007732 }
7733
7734 return bpp;
7735}
7736
Daniel Vetterc0b03412013-05-28 12:05:54 +02007737static void intel_dump_pipe_config(struct intel_crtc *crtc,
7738 struct intel_crtc_config *pipe_config,
7739 const char *context)
7740{
7741 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7742 context, pipe_name(crtc->pipe));
7743
7744 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7745 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7746 pipe_config->pipe_bpp, pipe_config->dither);
7747 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7748 pipe_config->has_pch_encoder,
7749 pipe_config->fdi_lanes,
7750 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7751 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7752 pipe_config->fdi_m_n.tu);
7753 DRM_DEBUG_KMS("requested mode:\n");
7754 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7755 DRM_DEBUG_KMS("adjusted mode:\n");
7756 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7757 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7758 pipe_config->gmch_pfit.control,
7759 pipe_config->gmch_pfit.pgm_ratios,
7760 pipe_config->gmch_pfit.lvds_border_bits);
7761 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7762 pipe_config->pch_pfit.pos,
7763 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007764 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007765}
7766
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007767static bool check_encoder_cloning(struct drm_crtc *crtc)
7768{
7769 int num_encoders = 0;
7770 bool uncloneable_encoders = false;
7771 struct intel_encoder *encoder;
7772
7773 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7774 base.head) {
7775 if (&encoder->new_crtc->base != crtc)
7776 continue;
7777
7778 num_encoders++;
7779 if (!encoder->cloneable)
7780 uncloneable_encoders = true;
7781 }
7782
7783 return !(num_encoders > 1 && uncloneable_encoders);
7784}
7785
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007786static struct intel_crtc_config *
7787intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007788 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007789 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007790{
7791 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007792 struct drm_encoder_helper_funcs *encoder_funcs;
7793 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007794 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007795 int plane_bpp, ret = -EINVAL;
7796 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007797
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007798 if (!check_encoder_cloning(crtc)) {
7799 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7800 return ERR_PTR(-EINVAL);
7801 }
7802
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007803 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7804 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007805 return ERR_PTR(-ENOMEM);
7806
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007807 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7808 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007809 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007810 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007811
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007812 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7813 * plane pixel format and any sink constraints into account. Returns the
7814 * source plane bpp so that dithering can be selected on mismatches
7815 * after encoders and crtc also have had their say. */
7816 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7817 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007818 if (plane_bpp < 0)
7819 goto fail;
7820
Daniel Vettere29c22c2013-02-21 00:00:16 +01007821encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007822 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007823 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007824 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007825
Daniel Vetter7758a112012-07-08 19:40:39 +02007826 /* Pass our mode to the connectors and the CRTC to give them a chance to
7827 * adjust it according to limitations or connector properties, and also
7828 * a chance to reject the mode entirely.
7829 */
7830 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7831 base.head) {
7832
7833 if (&encoder->new_crtc->base != crtc)
7834 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007835
7836 if (encoder->compute_config) {
7837 if (!(encoder->compute_config(encoder, pipe_config))) {
7838 DRM_DEBUG_KMS("Encoder config failure\n");
7839 goto fail;
7840 }
7841
7842 continue;
7843 }
7844
Daniel Vetter7758a112012-07-08 19:40:39 +02007845 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007846 if (!(encoder_funcs->mode_fixup(&encoder->base,
7847 &pipe_config->requested_mode,
7848 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007849 DRM_DEBUG_KMS("Encoder fixup failed\n");
7850 goto fail;
7851 }
7852 }
7853
Daniel Vetterff9a6752013-06-01 17:16:21 +02007854 /* Set default port clock if not overwritten by the encoder. Needs to be
7855 * done afterwards in case the encoder adjusts the mode. */
7856 if (!pipe_config->port_clock)
7857 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7858
Daniel Vettera43f6e02013-06-07 23:10:32 +02007859 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007860 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007861 DRM_DEBUG_KMS("CRTC fixup failed\n");
7862 goto fail;
7863 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007864
7865 if (ret == RETRY) {
7866 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7867 ret = -EINVAL;
7868 goto fail;
7869 }
7870
7871 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7872 retry = false;
7873 goto encoder_retry;
7874 }
7875
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007876 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7877 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7878 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7879
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007880 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007881fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007882 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007883 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007884}
7885
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007886/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7887 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7888static void
7889intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7890 unsigned *prepare_pipes, unsigned *disable_pipes)
7891{
7892 struct intel_crtc *intel_crtc;
7893 struct drm_device *dev = crtc->dev;
7894 struct intel_encoder *encoder;
7895 struct intel_connector *connector;
7896 struct drm_crtc *tmp_crtc;
7897
7898 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7899
7900 /* Check which crtcs have changed outputs connected to them, these need
7901 * to be part of the prepare_pipes mask. We don't (yet) support global
7902 * modeset across multiple crtcs, so modeset_pipes will only have one
7903 * bit set at most. */
7904 list_for_each_entry(connector, &dev->mode_config.connector_list,
7905 base.head) {
7906 if (connector->base.encoder == &connector->new_encoder->base)
7907 continue;
7908
7909 if (connector->base.encoder) {
7910 tmp_crtc = connector->base.encoder->crtc;
7911
7912 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7913 }
7914
7915 if (connector->new_encoder)
7916 *prepare_pipes |=
7917 1 << connector->new_encoder->new_crtc->pipe;
7918 }
7919
7920 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7921 base.head) {
7922 if (encoder->base.crtc == &encoder->new_crtc->base)
7923 continue;
7924
7925 if (encoder->base.crtc) {
7926 tmp_crtc = encoder->base.crtc;
7927
7928 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7929 }
7930
7931 if (encoder->new_crtc)
7932 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7933 }
7934
7935 /* Check for any pipes that will be fully disabled ... */
7936 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7937 base.head) {
7938 bool used = false;
7939
7940 /* Don't try to disable disabled crtcs. */
7941 if (!intel_crtc->base.enabled)
7942 continue;
7943
7944 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7945 base.head) {
7946 if (encoder->new_crtc == intel_crtc)
7947 used = true;
7948 }
7949
7950 if (!used)
7951 *disable_pipes |= 1 << intel_crtc->pipe;
7952 }
7953
7954
7955 /* set_mode is also used to update properties on life display pipes. */
7956 intel_crtc = to_intel_crtc(crtc);
7957 if (crtc->enabled)
7958 *prepare_pipes |= 1 << intel_crtc->pipe;
7959
Daniel Vetterb6c51642013-04-12 18:48:43 +02007960 /*
7961 * For simplicity do a full modeset on any pipe where the output routing
7962 * changed. We could be more clever, but that would require us to be
7963 * more careful with calling the relevant encoder->mode_set functions.
7964 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007965 if (*prepare_pipes)
7966 *modeset_pipes = *prepare_pipes;
7967
7968 /* ... and mask these out. */
7969 *modeset_pipes &= ~(*disable_pipes);
7970 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007971
7972 /*
7973 * HACK: We don't (yet) fully support global modesets. intel_set_config
7974 * obies this rule, but the modeset restore mode of
7975 * intel_modeset_setup_hw_state does not.
7976 */
7977 *modeset_pipes &= 1 << intel_crtc->pipe;
7978 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007979
7980 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7981 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007982}
7983
Daniel Vetterea9d7582012-07-10 10:42:52 +02007984static bool intel_crtc_in_use(struct drm_crtc *crtc)
7985{
7986 struct drm_encoder *encoder;
7987 struct drm_device *dev = crtc->dev;
7988
7989 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7990 if (encoder->crtc == crtc)
7991 return true;
7992
7993 return false;
7994}
7995
7996static void
7997intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7998{
7999 struct intel_encoder *intel_encoder;
8000 struct intel_crtc *intel_crtc;
8001 struct drm_connector *connector;
8002
8003 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8004 base.head) {
8005 if (!intel_encoder->base.crtc)
8006 continue;
8007
8008 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8009
8010 if (prepare_pipes & (1 << intel_crtc->pipe))
8011 intel_encoder->connectors_active = false;
8012 }
8013
8014 intel_modeset_commit_output_state(dev);
8015
8016 /* Update computed state. */
8017 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8018 base.head) {
8019 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8020 }
8021
8022 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8023 if (!connector->encoder || !connector->encoder->crtc)
8024 continue;
8025
8026 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8027
8028 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008029 struct drm_property *dpms_property =
8030 dev->mode_config.dpms_property;
8031
Daniel Vetterea9d7582012-07-10 10:42:52 +02008032 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008033 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008034 dpms_property,
8035 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008036
8037 intel_encoder = to_intel_encoder(connector->encoder);
8038 intel_encoder->connectors_active = true;
8039 }
8040 }
8041
8042}
8043
Daniel Vetter25c5b262012-07-08 22:08:04 +02008044#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8045 list_for_each_entry((intel_crtc), \
8046 &(dev)->mode_config.crtc_list, \
8047 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008048 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008050static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008051intel_pipe_config_compare(struct drm_device *dev,
8052 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008053 struct intel_crtc_config *pipe_config)
8054{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008055#define PIPE_CONF_CHECK_X(name) \
8056 if (current_config->name != pipe_config->name) { \
8057 DRM_ERROR("mismatch in " #name " " \
8058 "(expected 0x%08x, found 0x%08x)\n", \
8059 current_config->name, \
8060 pipe_config->name); \
8061 return false; \
8062 }
8063
Daniel Vetter08a24032013-04-19 11:25:34 +02008064#define PIPE_CONF_CHECK_I(name) \
8065 if (current_config->name != pipe_config->name) { \
8066 DRM_ERROR("mismatch in " #name " " \
8067 "(expected %i, found %i)\n", \
8068 current_config->name, \
8069 pipe_config->name); \
8070 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008071 }
8072
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008073#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8074 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8075 DRM_ERROR("mismatch in " #name " " \
8076 "(expected %i, found %i)\n", \
8077 current_config->name & (mask), \
8078 pipe_config->name & (mask)); \
8079 return false; \
8080 }
8081
Daniel Vetterbb760062013-06-06 14:55:52 +02008082#define PIPE_CONF_QUIRK(quirk) \
8083 ((current_config->quirks | pipe_config->quirks) & (quirk))
8084
Daniel Vettereccb1402013-05-22 00:50:22 +02008085 PIPE_CONF_CHECK_I(cpu_transcoder);
8086
Daniel Vetter08a24032013-04-19 11:25:34 +02008087 PIPE_CONF_CHECK_I(has_pch_encoder);
8088 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008089 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8090 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8091 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8092 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8093 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008094
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008095 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8096 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8097 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8098 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8099 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8100 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8101
8102 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8103 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8104 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8105 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8106 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8107 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8108
Daniel Vetter6c49f242013-06-06 12:45:25 +02008109 if (!HAS_PCH_SPLIT(dev))
8110 PIPE_CONF_CHECK_I(pixel_multiplier);
8111
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008112 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8113 DRM_MODE_FLAG_INTERLACE);
8114
Daniel Vetterbb760062013-06-06 14:55:52 +02008115 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8116 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8117 DRM_MODE_FLAG_PHSYNC);
8118 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8119 DRM_MODE_FLAG_NHSYNC);
8120 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8121 DRM_MODE_FLAG_PVSYNC);
8122 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8123 DRM_MODE_FLAG_NVSYNC);
8124 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008125
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008126 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8127 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8128
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008129 PIPE_CONF_CHECK_I(gmch_pfit.control);
8130 /* pfit ratios are autocomputed by the hw on gen4+ */
8131 if (INTEL_INFO(dev)->gen < 4)
8132 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8133 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8134 PIPE_CONF_CHECK_I(pch_pfit.pos);
8135 PIPE_CONF_CHECK_I(pch_pfit.size);
8136
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008137 PIPE_CONF_CHECK_I(ips_enabled);
8138
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008139 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008140 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8141 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8142 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008143
Daniel Vetter66e985c2013-06-05 13:34:20 +02008144#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008145#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008146#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008147#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008148
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008149 return true;
8150}
8151
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008152static void
8153check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008154{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008155 struct intel_connector *connector;
8156
8157 list_for_each_entry(connector, &dev->mode_config.connector_list,
8158 base.head) {
8159 /* This also checks the encoder/connector hw state with the
8160 * ->get_hw_state callbacks. */
8161 intel_connector_check_state(connector);
8162
8163 WARN(&connector->new_encoder->base != connector->base.encoder,
8164 "connector's staged encoder doesn't match current encoder\n");
8165 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008166}
8167
8168static void
8169check_encoder_state(struct drm_device *dev)
8170{
8171 struct intel_encoder *encoder;
8172 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008173
8174 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8175 base.head) {
8176 bool enabled = false;
8177 bool active = false;
8178 enum pipe pipe, tracked_pipe;
8179
8180 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8181 encoder->base.base.id,
8182 drm_get_encoder_name(&encoder->base));
8183
8184 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8185 "encoder's stage crtc doesn't match current crtc\n");
8186 WARN(encoder->connectors_active && !encoder->base.crtc,
8187 "encoder's active_connectors set, but no crtc\n");
8188
8189 list_for_each_entry(connector, &dev->mode_config.connector_list,
8190 base.head) {
8191 if (connector->base.encoder != &encoder->base)
8192 continue;
8193 enabled = true;
8194 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8195 active = true;
8196 }
8197 WARN(!!encoder->base.crtc != enabled,
8198 "encoder's enabled state mismatch "
8199 "(expected %i, found %i)\n",
8200 !!encoder->base.crtc, enabled);
8201 WARN(active && !encoder->base.crtc,
8202 "active encoder with no crtc\n");
8203
8204 WARN(encoder->connectors_active != active,
8205 "encoder's computed active state doesn't match tracked active state "
8206 "(expected %i, found %i)\n", active, encoder->connectors_active);
8207
8208 active = encoder->get_hw_state(encoder, &pipe);
8209 WARN(active != encoder->connectors_active,
8210 "encoder's hw state doesn't match sw tracking "
8211 "(expected %i, found %i)\n",
8212 encoder->connectors_active, active);
8213
8214 if (!encoder->base.crtc)
8215 continue;
8216
8217 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8218 WARN(active && pipe != tracked_pipe,
8219 "active encoder's pipe doesn't match"
8220 "(expected %i, found %i)\n",
8221 tracked_pipe, pipe);
8222
8223 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008224}
8225
8226static void
8227check_crtc_state(struct drm_device *dev)
8228{
8229 drm_i915_private_t *dev_priv = dev->dev_private;
8230 struct intel_crtc *crtc;
8231 struct intel_encoder *encoder;
8232 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008233
8234 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8235 base.head) {
8236 bool enabled = false;
8237 bool active = false;
8238
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008239 memset(&pipe_config, 0, sizeof(pipe_config));
8240
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008241 DRM_DEBUG_KMS("[CRTC:%d]\n",
8242 crtc->base.base.id);
8243
8244 WARN(crtc->active && !crtc->base.enabled,
8245 "active crtc, but not enabled in sw tracking\n");
8246
8247 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8248 base.head) {
8249 if (encoder->base.crtc != &crtc->base)
8250 continue;
8251 enabled = true;
8252 if (encoder->connectors_active)
8253 active = true;
8254 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008255
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008256 WARN(active != crtc->active,
8257 "crtc's computed active state doesn't match tracked active state "
8258 "(expected %i, found %i)\n", active, crtc->active);
8259 WARN(enabled != crtc->base.enabled,
8260 "crtc's computed enabled state doesn't match tracked enabled state "
8261 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8262
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008263 active = dev_priv->display.get_pipe_config(crtc,
8264 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008265
8266 /* hw state is inconsistent with the pipe A quirk */
8267 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8268 active = crtc->active;
8269
Daniel Vetter6c49f242013-06-06 12:45:25 +02008270 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8271 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008272 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008273 if (encoder->base.crtc != &crtc->base)
8274 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008275 if (encoder->get_config &&
8276 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008277 encoder->get_config(encoder, &pipe_config);
8278 }
8279
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008280 WARN(crtc->active != active,
8281 "crtc active state doesn't match with hw state "
8282 "(expected %i, found %i)\n", crtc->active, active);
8283
Daniel Vetterc0b03412013-05-28 12:05:54 +02008284 if (active &&
8285 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8286 WARN(1, "pipe state doesn't match!\n");
8287 intel_dump_pipe_config(crtc, &pipe_config,
8288 "[hw state]");
8289 intel_dump_pipe_config(crtc, &crtc->config,
8290 "[sw state]");
8291 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008292 }
8293}
8294
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008295static void
8296check_shared_dpll_state(struct drm_device *dev)
8297{
8298 drm_i915_private_t *dev_priv = dev->dev_private;
8299 struct intel_crtc *crtc;
8300 struct intel_dpll_hw_state dpll_hw_state;
8301 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008302
8303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8304 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8305 int enabled_crtcs = 0, active_crtcs = 0;
8306 bool active;
8307
8308 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8309
8310 DRM_DEBUG_KMS("%s\n", pll->name);
8311
8312 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8313
8314 WARN(pll->active > pll->refcount,
8315 "more active pll users than references: %i vs %i\n",
8316 pll->active, pll->refcount);
8317 WARN(pll->active && !pll->on,
8318 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008319 WARN(pll->on && !pll->active,
8320 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008321 WARN(pll->on != active,
8322 "pll on state mismatch (expected %i, found %i)\n",
8323 pll->on, active);
8324
8325 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8326 base.head) {
8327 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8328 enabled_crtcs++;
8329 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8330 active_crtcs++;
8331 }
8332 WARN(pll->active != active_crtcs,
8333 "pll active crtcs mismatch (expected %i, found %i)\n",
8334 pll->active, active_crtcs);
8335 WARN(pll->refcount != enabled_crtcs,
8336 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8337 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008338
8339 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8340 sizeof(dpll_hw_state)),
8341 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008342 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008343}
8344
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008345void
8346intel_modeset_check_state(struct drm_device *dev)
8347{
8348 check_connector_state(dev);
8349 check_encoder_state(dev);
8350 check_crtc_state(dev);
8351 check_shared_dpll_state(dev);
8352}
8353
Daniel Vetterf30da182013-04-11 20:22:50 +02008354static int __intel_set_mode(struct drm_crtc *crtc,
8355 struct drm_display_mode *mode,
8356 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008357{
8358 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008359 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008360 struct drm_display_mode *saved_mode, *saved_hwmode;
8361 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008362 struct intel_crtc *intel_crtc;
8363 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008364 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008365
Tim Gardner3ac18232012-12-07 07:54:26 -07008366 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008367 if (!saved_mode)
8368 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008369 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008370
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008371 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008372 &prepare_pipes, &disable_pipes);
8373
Tim Gardner3ac18232012-12-07 07:54:26 -07008374 *saved_hwmode = crtc->hwmode;
8375 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008376
Daniel Vetter25c5b262012-07-08 22:08:04 +02008377 /* Hack: Because we don't (yet) support global modeset on multiple
8378 * crtcs, we don't keep track of the new mode for more than one crtc.
8379 * Hence simply check whether any bit is set in modeset_pipes in all the
8380 * pieces of code that are not yet converted to deal with mutliple crtcs
8381 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008382 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008383 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008384 if (IS_ERR(pipe_config)) {
8385 ret = PTR_ERR(pipe_config);
8386 pipe_config = NULL;
8387
Tim Gardner3ac18232012-12-07 07:54:26 -07008388 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008389 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008390 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8391 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008392 }
8393
Daniel Vetter460da9162013-03-27 00:44:51 +01008394 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8395 intel_crtc_disable(&intel_crtc->base);
8396
Daniel Vetterea9d7582012-07-10 10:42:52 +02008397 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8398 if (intel_crtc->base.enabled)
8399 dev_priv->display.crtc_disable(&intel_crtc->base);
8400 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008401
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008402 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8403 * to set it here already despite that we pass it down the callchain.
8404 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008405 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008406 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008407 /* mode_set/enable/disable functions rely on a correct pipe
8408 * config. */
8409 to_intel_crtc(crtc)->config = *pipe_config;
8410 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008411
Daniel Vetterea9d7582012-07-10 10:42:52 +02008412 /* Only after disabling all output pipelines that will be changed can we
8413 * update the the output configuration. */
8414 intel_modeset_update_state(dev, prepare_pipes);
8415
Daniel Vetter47fab732012-10-26 10:58:18 +02008416 if (dev_priv->display.modeset_global_resources)
8417 dev_priv->display.modeset_global_resources(dev);
8418
Daniel Vettera6778b32012-07-02 09:56:42 +02008419 /* Set up the DPLL and any encoders state that needs to adjust or depend
8420 * on the DPLL.
8421 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008422 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008423 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008424 x, y, fb);
8425 if (ret)
8426 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008427 }
8428
8429 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008430 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8431 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008432
Daniel Vetter25c5b262012-07-08 22:08:04 +02008433 if (modeset_pipes) {
8434 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008435 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008436
Daniel Vetter25c5b262012-07-08 22:08:04 +02008437 /* Calculate and store various constants which
8438 * are later needed by vblank and swap-completion
8439 * timestamping. They are derived from true hwmode.
8440 */
8441 drm_calc_timestamping_constants(crtc);
8442 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008443
8444 /* FIXME: add subpixel order */
8445done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008446 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008447 crtc->hwmode = *saved_hwmode;
8448 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008449 }
8450
Tim Gardner3ac18232012-12-07 07:54:26 -07008451out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008452 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008453 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008454 return ret;
8455}
8456
Daniel Vetterf30da182013-04-11 20:22:50 +02008457int intel_set_mode(struct drm_crtc *crtc,
8458 struct drm_display_mode *mode,
8459 int x, int y, struct drm_framebuffer *fb)
8460{
8461 int ret;
8462
8463 ret = __intel_set_mode(crtc, mode, x, y, fb);
8464
8465 if (ret == 0)
8466 intel_modeset_check_state(crtc->dev);
8467
8468 return ret;
8469}
8470
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008471void intel_crtc_restore_mode(struct drm_crtc *crtc)
8472{
8473 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8474}
8475
Daniel Vetter25c5b262012-07-08 22:08:04 +02008476#undef for_each_intel_crtc_masked
8477
Daniel Vetterd9e55602012-07-04 22:16:09 +02008478static void intel_set_config_free(struct intel_set_config *config)
8479{
8480 if (!config)
8481 return;
8482
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008483 kfree(config->save_connector_encoders);
8484 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008485 kfree(config);
8486}
8487
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008488static int intel_set_config_save_state(struct drm_device *dev,
8489 struct intel_set_config *config)
8490{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008491 struct drm_encoder *encoder;
8492 struct drm_connector *connector;
8493 int count;
8494
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008495 config->save_encoder_crtcs =
8496 kcalloc(dev->mode_config.num_encoder,
8497 sizeof(struct drm_crtc *), GFP_KERNEL);
8498 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008499 return -ENOMEM;
8500
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008501 config->save_connector_encoders =
8502 kcalloc(dev->mode_config.num_connector,
8503 sizeof(struct drm_encoder *), GFP_KERNEL);
8504 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008505 return -ENOMEM;
8506
8507 /* Copy data. Note that driver private data is not affected.
8508 * Should anything bad happen only the expected state is
8509 * restored, not the drivers personal bookkeeping.
8510 */
8511 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008512 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008513 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008514 }
8515
8516 count = 0;
8517 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008518 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008519 }
8520
8521 return 0;
8522}
8523
8524static void intel_set_config_restore_state(struct drm_device *dev,
8525 struct intel_set_config *config)
8526{
Daniel Vetter9a935852012-07-05 22:34:27 +02008527 struct intel_encoder *encoder;
8528 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008529 int count;
8530
8531 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008532 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8533 encoder->new_crtc =
8534 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008535 }
8536
8537 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008538 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8539 connector->new_encoder =
8540 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008541 }
8542}
8543
Imre Deake3de42b2013-05-03 19:44:07 +02008544static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01008545is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02008546{
8547 int i;
8548
Chris Wilson2e57f472013-07-17 12:14:40 +01008549 if (set->num_connectors == 0)
8550 return false;
8551
8552 if (WARN_ON(set->connectors == NULL))
8553 return false;
8554
8555 for (i = 0; i < set->num_connectors; i++)
8556 if (set->connectors[i]->encoder &&
8557 set->connectors[i]->encoder->crtc == set->crtc &&
8558 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02008559 return true;
8560
8561 return false;
8562}
8563
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008564static void
8565intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8566 struct intel_set_config *config)
8567{
8568
8569 /* We should be able to check here if the fb has the same properties
8570 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01008571 if (is_crtc_connector_off(set)) {
8572 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008573 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008574 /* If we have no fb then treat it as a full mode set */
8575 if (set->crtc->fb == NULL) {
8576 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8577 config->mode_changed = true;
8578 } else if (set->fb == NULL) {
8579 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008580 } else if (set->fb->pixel_format !=
8581 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008582 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008583 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008584 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008585 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008586 }
8587
Daniel Vetter835c5872012-07-10 18:11:08 +02008588 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008589 config->fb_changed = true;
8590
8591 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8592 DRM_DEBUG_KMS("modes are different, full mode set\n");
8593 drm_mode_debug_printmodeline(&set->crtc->mode);
8594 drm_mode_debug_printmodeline(set->mode);
8595 config->mode_changed = true;
8596 }
8597}
8598
Daniel Vetter2e431052012-07-04 22:42:15 +02008599static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008600intel_modeset_stage_output_state(struct drm_device *dev,
8601 struct drm_mode_set *set,
8602 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008603{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008604 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008605 struct intel_connector *connector;
8606 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008607 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008608
Damien Lespiau9abdda72013-02-13 13:29:23 +00008609 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008610 * of connectors. For paranoia, double-check this. */
8611 WARN_ON(!set->fb && (set->num_connectors != 0));
8612 WARN_ON(set->fb && (set->num_connectors == 0));
8613
Daniel Vetter50f56112012-07-02 09:35:43 +02008614 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008615 list_for_each_entry(connector, &dev->mode_config.connector_list,
8616 base.head) {
8617 /* Otherwise traverse passed in connector list and get encoders
8618 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008619 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008620 if (set->connectors[ro] == &connector->base) {
8621 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008622 break;
8623 }
8624 }
8625
Daniel Vetter9a935852012-07-05 22:34:27 +02008626 /* If we disable the crtc, disable all its connectors. Also, if
8627 * the connector is on the changing crtc but not on the new
8628 * connector list, disable it. */
8629 if ((!set->fb || ro == set->num_connectors) &&
8630 connector->base.encoder &&
8631 connector->base.encoder->crtc == set->crtc) {
8632 connector->new_encoder = NULL;
8633
8634 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8635 connector->base.base.id,
8636 drm_get_connector_name(&connector->base));
8637 }
8638
8639
8640 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008641 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008642 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008643 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008644 }
8645 /* connector->new_encoder is now updated for all connectors. */
8646
8647 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008648 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008649 list_for_each_entry(connector, &dev->mode_config.connector_list,
8650 base.head) {
8651 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008652 continue;
8653
Daniel Vetter9a935852012-07-05 22:34:27 +02008654 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008655
8656 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008657 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008658 new_crtc = set->crtc;
8659 }
8660
8661 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008662 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8663 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008664 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008665 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008666 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8667
8668 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8669 connector->base.base.id,
8670 drm_get_connector_name(&connector->base),
8671 new_crtc->base.id);
8672 }
8673
8674 /* Check for any encoders that needs to be disabled. */
8675 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8676 base.head) {
8677 list_for_each_entry(connector,
8678 &dev->mode_config.connector_list,
8679 base.head) {
8680 if (connector->new_encoder == encoder) {
8681 WARN_ON(!connector->new_encoder->new_crtc);
8682
8683 goto next_encoder;
8684 }
8685 }
8686 encoder->new_crtc = NULL;
8687next_encoder:
8688 /* Only now check for crtc changes so we don't miss encoders
8689 * that will be disabled. */
8690 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008691 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008692 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008693 }
8694 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008695 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008696
Daniel Vetter2e431052012-07-04 22:42:15 +02008697 return 0;
8698}
8699
8700static int intel_crtc_set_config(struct drm_mode_set *set)
8701{
8702 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008703 struct drm_mode_set save_set;
8704 struct intel_set_config *config;
8705 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008706
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008707 BUG_ON(!set);
8708 BUG_ON(!set->crtc);
8709 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008710
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008711 /* Enforce sane interface api - has been abused by the fb helper. */
8712 BUG_ON(!set->mode && set->fb);
8713 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008714
Daniel Vetter2e431052012-07-04 22:42:15 +02008715 if (set->fb) {
8716 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8717 set->crtc->base.id, set->fb->base.id,
8718 (int)set->num_connectors, set->x, set->y);
8719 } else {
8720 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008721 }
8722
8723 dev = set->crtc->dev;
8724
8725 ret = -ENOMEM;
8726 config = kzalloc(sizeof(*config), GFP_KERNEL);
8727 if (!config)
8728 goto out_config;
8729
8730 ret = intel_set_config_save_state(dev, config);
8731 if (ret)
8732 goto out_config;
8733
8734 save_set.crtc = set->crtc;
8735 save_set.mode = &set->crtc->mode;
8736 save_set.x = set->crtc->x;
8737 save_set.y = set->crtc->y;
8738 save_set.fb = set->crtc->fb;
8739
8740 /* Compute whether we need a full modeset, only an fb base update or no
8741 * change at all. In the future we might also check whether only the
8742 * mode changed, e.g. for LVDS where we only change the panel fitter in
8743 * such cases. */
8744 intel_set_config_compute_mode_changes(set, config);
8745
Daniel Vetter9a935852012-07-05 22:34:27 +02008746 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008747 if (ret)
8748 goto fail;
8749
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008750 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008751 ret = intel_set_mode(set->crtc, set->mode,
8752 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008753 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008754 intel_crtc_wait_for_pending_flips(set->crtc);
8755
Daniel Vetter4f660f42012-07-02 09:47:37 +02008756 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008757 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008758 }
8759
Chris Wilson2d05eae2013-05-03 17:36:25 +01008760 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02008761 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
8762 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02008763fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01008764 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008765
Chris Wilson2d05eae2013-05-03 17:36:25 +01008766 /* Try to restore the config */
8767 if (config->mode_changed &&
8768 intel_set_mode(save_set.crtc, save_set.mode,
8769 save_set.x, save_set.y, save_set.fb))
8770 DRM_ERROR("failed to restore config after modeset failure\n");
8771 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008772
Daniel Vetterd9e55602012-07-04 22:16:09 +02008773out_config:
8774 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008775 return ret;
8776}
8777
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008778static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008779 .cursor_set = intel_crtc_cursor_set,
8780 .cursor_move = intel_crtc_cursor_move,
8781 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008782 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008783 .destroy = intel_crtc_destroy,
8784 .page_flip = intel_crtc_page_flip,
8785};
8786
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008787static void intel_cpu_pll_init(struct drm_device *dev)
8788{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008789 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008790 intel_ddi_pll_init(dev);
8791}
8792
Daniel Vetter53589012013-06-05 13:34:16 +02008793static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
8794 struct intel_shared_dpll *pll,
8795 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008796{
Daniel Vetter53589012013-06-05 13:34:16 +02008797 uint32_t val;
8798
8799 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02008800 hw_state->dpll = val;
8801 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
8802 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02008803
8804 return val & DPLL_VCO_ENABLE;
8805}
8806
Daniel Vettere7b903d2013-06-05 13:34:14 +02008807static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
8808 struct intel_shared_dpll *pll)
8809{
8810 uint32_t reg, val;
8811
8812 /* PCH refclock must be enabled first */
8813 assert_pch_refclk_enabled(dev_priv);
8814
8815 reg = PCH_DPLL(pll->id);
8816 val = I915_READ(reg);
8817 val |= DPLL_VCO_ENABLE;
8818 I915_WRITE(reg, val);
8819 POSTING_READ(reg);
8820 udelay(200);
8821}
8822
8823static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
8824 struct intel_shared_dpll *pll)
8825{
8826 struct drm_device *dev = dev_priv->dev;
8827 struct intel_crtc *crtc;
8828 uint32_t reg, val;
8829
8830 /* Make sure no transcoder isn't still depending on us. */
8831 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
8832 if (intel_crtc_to_shared_dpll(crtc) == pll)
8833 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
8834 }
8835
8836 reg = PCH_DPLL(pll->id);
8837 val = I915_READ(reg);
8838 val &= ~DPLL_VCO_ENABLE;
8839 I915_WRITE(reg, val);
8840 POSTING_READ(reg);
8841 udelay(200);
8842}
8843
Daniel Vetter46edb022013-06-05 13:34:12 +02008844static char *ibx_pch_dpll_names[] = {
8845 "PCH DPLL A",
8846 "PCH DPLL B",
8847};
8848
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008849static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008850{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008851 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008852 int i;
8853
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008854 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008855
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008856 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008857 dev_priv->shared_dplls[i].id = i;
8858 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vettere7b903d2013-06-05 13:34:14 +02008859 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
8860 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02008861 dev_priv->shared_dplls[i].get_hw_state =
8862 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008863 }
8864}
8865
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008866static void intel_shared_dpll_init(struct drm_device *dev)
8867{
Daniel Vettere7b903d2013-06-05 13:34:14 +02008868 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008869
8870 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8871 ibx_pch_dpll_init(dev);
8872 else
8873 dev_priv->num_shared_dpll = 0;
8874
8875 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8876 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8877 dev_priv->num_shared_dpll);
8878}
8879
Hannes Ederb358d0a2008-12-18 21:18:47 +01008880static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008881{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008882 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883 struct intel_crtc *intel_crtc;
8884 int i;
8885
8886 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8887 if (intel_crtc == NULL)
8888 return;
8889
8890 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8891
8892 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 for (i = 0; i < 256; i++) {
8894 intel_crtc->lut_r[i] = i;
8895 intel_crtc->lut_g[i] = i;
8896 intel_crtc->lut_b[i] = i;
8897 }
8898
Jesse Barnes80824002009-09-10 15:28:06 -07008899 /* Swap pipes & planes for FBC on pre-965 */
8900 intel_crtc->pipe = pipe;
8901 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008902 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008903 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008904 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008905 }
8906
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008907 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8908 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8909 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8910 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8911
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008913}
8914
Carl Worth08d7b3d2009-04-29 14:43:54 -07008915int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008916 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008917{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008918 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008919 struct drm_mode_object *drmmode_obj;
8920 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008921
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008922 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8923 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008924
Daniel Vetterc05422d2009-08-11 16:05:30 +02008925 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8926 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008927
Daniel Vetterc05422d2009-08-11 16:05:30 +02008928 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008929 DRM_ERROR("no such CRTC id\n");
8930 return -EINVAL;
8931 }
8932
Daniel Vetterc05422d2009-08-11 16:05:30 +02008933 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8934 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008935
Daniel Vetterc05422d2009-08-11 16:05:30 +02008936 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008937}
8938
Daniel Vetter66a92782012-07-12 20:08:18 +02008939static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008940{
Daniel Vetter66a92782012-07-12 20:08:18 +02008941 struct drm_device *dev = encoder->base.dev;
8942 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944 int entry = 0;
8945
Daniel Vetter66a92782012-07-12 20:08:18 +02008946 list_for_each_entry(source_encoder,
8947 &dev->mode_config.encoder_list, base.head) {
8948
8949 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008950 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008951
8952 /* Intel hw has only one MUX where enocoders could be cloned. */
8953 if (encoder->cloneable && source_encoder->cloneable)
8954 index_mask |= (1 << entry);
8955
Jesse Barnes79e53942008-11-07 14:24:08 -08008956 entry++;
8957 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008958
Jesse Barnes79e53942008-11-07 14:24:08 -08008959 return index_mask;
8960}
8961
Chris Wilson4d302442010-12-14 19:21:29 +00008962static bool has_edp_a(struct drm_device *dev)
8963{
8964 struct drm_i915_private *dev_priv = dev->dev_private;
8965
8966 if (!IS_MOBILE(dev))
8967 return false;
8968
8969 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8970 return false;
8971
8972 if (IS_GEN5(dev) &&
8973 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8974 return false;
8975
8976 return true;
8977}
8978
Jesse Barnes79e53942008-11-07 14:24:08 -08008979static void intel_setup_outputs(struct drm_device *dev)
8980{
Eric Anholt725e30a2009-01-22 13:01:02 -08008981 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008982 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008983 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008984
Daniel Vetterc9093352013-06-06 22:22:47 +02008985 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008986
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008987 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008988 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008989
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008990 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008991 int found;
8992
8993 /* Haswell uses DDI functions to detect digital outputs */
8994 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8995 /* DDI A only supports eDP */
8996 if (found)
8997 intel_ddi_init(dev, PORT_A);
8998
8999 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9000 * register */
9001 found = I915_READ(SFUSE_STRAP);
9002
9003 if (found & SFUSE_STRAP_DDIB_DETECTED)
9004 intel_ddi_init(dev, PORT_B);
9005 if (found & SFUSE_STRAP_DDIC_DETECTED)
9006 intel_ddi_init(dev, PORT_C);
9007 if (found & SFUSE_STRAP_DDID_DETECTED)
9008 intel_ddi_init(dev, PORT_D);
9009 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009010 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009011 dpd_is_edp = intel_dpd_is_edp(dev);
9012
9013 if (has_edp_a(dev))
9014 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009015
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009016 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009017 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009018 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009019 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009020 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009021 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009022 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009023 }
9024
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009025 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009026 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009027
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009028 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009029 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009030
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009031 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009032 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009033
Daniel Vetter270b3042012-10-27 15:52:05 +02009034 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009035 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009036 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309037 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009038 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9039 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309040
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009041 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009042 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9043 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009044 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9045 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009046 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009047 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009048 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009049
Paulo Zanonie2debe92013-02-18 19:00:27 -03009050 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009051 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009052 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009053 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9054 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009055 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009056 }
Ma Ling27185ae2009-08-24 13:50:23 +08009057
Imre Deake7281ea2013-05-08 13:14:08 +03009058 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009059 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009060 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009061
9062 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009063
Paulo Zanonie2debe92013-02-18 19:00:27 -03009064 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009065 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009066 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009067 }
Ma Ling27185ae2009-08-24 13:50:23 +08009068
Paulo Zanonie2debe92013-02-18 19:00:27 -03009069 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009070
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009071 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9072 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009073 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009074 }
Imre Deake7281ea2013-05-08 13:14:08 +03009075 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009076 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009077 }
Ma Ling27185ae2009-08-24 13:50:23 +08009078
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009079 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009080 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009081 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009082 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009083 intel_dvo_init(dev);
9084
Zhenyu Wang103a1962009-11-27 11:44:36 +08009085 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009086 intel_tv_init(dev);
9087
Chris Wilson4ef69c72010-09-09 15:14:28 +01009088 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9089 encoder->base.possible_crtcs = encoder->crtc_mask;
9090 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009091 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009092 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009093
Paulo Zanonidde86e22012-12-01 12:04:25 -02009094 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009095
9096 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009097}
9098
9099static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9100{
9101 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009102
9103 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009104 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009105
9106 kfree(intel_fb);
9107}
9108
9109static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009110 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009111 unsigned int *handle)
9112{
9113 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009114 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009115
Chris Wilson05394f32010-11-08 19:18:58 +00009116 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009117}
9118
9119static const struct drm_framebuffer_funcs intel_fb_funcs = {
9120 .destroy = intel_user_framebuffer_destroy,
9121 .create_handle = intel_user_framebuffer_create_handle,
9122};
9123
Dave Airlie38651672010-03-30 05:34:13 +00009124int intel_framebuffer_init(struct drm_device *dev,
9125 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009126 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009127 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009128{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009129 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009130 int ret;
9131
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009132 if (obj->tiling_mode == I915_TILING_Y) {
9133 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009134 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009135 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009136
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009137 if (mode_cmd->pitches[0] & 63) {
9138 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9139 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009140 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009141 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009142
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009143 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9144 pitch_limit = 32*1024;
9145 } else if (INTEL_INFO(dev)->gen >= 4) {
9146 if (obj->tiling_mode)
9147 pitch_limit = 16*1024;
9148 else
9149 pitch_limit = 32*1024;
9150 } else if (INTEL_INFO(dev)->gen >= 3) {
9151 if (obj->tiling_mode)
9152 pitch_limit = 8*1024;
9153 else
9154 pitch_limit = 16*1024;
9155 } else
9156 /* XXX DSPC is limited to 4k tiled */
9157 pitch_limit = 8*1024;
9158
9159 if (mode_cmd->pitches[0] > pitch_limit) {
9160 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9161 obj->tiling_mode ? "tiled" : "linear",
9162 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009163 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009164 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009165
9166 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009167 mode_cmd->pitches[0] != obj->stride) {
9168 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9169 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009170 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009171 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009172
Ville Syrjälä57779d02012-10-31 17:50:14 +02009173 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009174 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009175 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009176 case DRM_FORMAT_RGB565:
9177 case DRM_FORMAT_XRGB8888:
9178 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009179 break;
9180 case DRM_FORMAT_XRGB1555:
9181 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009182 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009183 DRM_DEBUG("unsupported pixel format: %s\n",
9184 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009185 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009186 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009187 break;
9188 case DRM_FORMAT_XBGR8888:
9189 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009190 case DRM_FORMAT_XRGB2101010:
9191 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009192 case DRM_FORMAT_XBGR2101010:
9193 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009194 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009195 DRM_DEBUG("unsupported pixel format: %s\n",
9196 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009197 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009198 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009199 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009200 case DRM_FORMAT_YUYV:
9201 case DRM_FORMAT_UYVY:
9202 case DRM_FORMAT_YVYU:
9203 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009204 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009205 DRM_DEBUG("unsupported pixel format: %s\n",
9206 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009207 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009208 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009209 break;
9210 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009211 DRM_DEBUG("unsupported pixel format: %s\n",
9212 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009213 return -EINVAL;
9214 }
9215
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009216 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9217 if (mode_cmd->offsets[0] != 0)
9218 return -EINVAL;
9219
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009220 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9221 intel_fb->obj = obj;
9222
Jesse Barnes79e53942008-11-07 14:24:08 -08009223 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9224 if (ret) {
9225 DRM_ERROR("framebuffer init failed %d\n", ret);
9226 return ret;
9227 }
9228
Jesse Barnes79e53942008-11-07 14:24:08 -08009229 return 0;
9230}
9231
Jesse Barnes79e53942008-11-07 14:24:08 -08009232static struct drm_framebuffer *
9233intel_user_framebuffer_create(struct drm_device *dev,
9234 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009235 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009236{
Chris Wilson05394f32010-11-08 19:18:58 +00009237 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009238
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009239 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9240 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009241 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009242 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009243
Chris Wilsond2dff872011-04-19 08:36:26 +01009244 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009245}
9246
Jesse Barnes79e53942008-11-07 14:24:08 -08009247static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009248 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009249 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009250};
9251
Jesse Barnese70236a2009-09-21 10:42:27 -07009252/* Set up chip specific display functions */
9253static void intel_init_display(struct drm_device *dev)
9254{
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256
Daniel Vetteree9300b2013-06-03 22:40:22 +02009257 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9258 dev_priv->display.find_dpll = g4x_find_best_dpll;
9259 else if (IS_VALLEYVIEW(dev))
9260 dev_priv->display.find_dpll = vlv_find_best_dpll;
9261 else if (IS_PINEVIEW(dev))
9262 dev_priv->display.find_dpll = pnv_find_best_dpll;
9263 else
9264 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9265
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009266 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009267 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009268 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009269 dev_priv->display.crtc_enable = haswell_crtc_enable;
9270 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009271 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009272 dev_priv->display.update_plane = ironlake_update_plane;
9273 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009274 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009275 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009276 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9277 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009278 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009279 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009280 } else if (IS_VALLEYVIEW(dev)) {
9281 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9282 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9283 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9284 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9285 dev_priv->display.off = i9xx_crtc_off;
9286 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009287 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009288 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009289 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009290 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9291 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009292 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009293 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009294 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009295
Jesse Barnese70236a2009-09-21 10:42:27 -07009296 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009297 if (IS_VALLEYVIEW(dev))
9298 dev_priv->display.get_display_clock_speed =
9299 valleyview_get_display_clock_speed;
9300 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009301 dev_priv->display.get_display_clock_speed =
9302 i945_get_display_clock_speed;
9303 else if (IS_I915G(dev))
9304 dev_priv->display.get_display_clock_speed =
9305 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009306 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009307 dev_priv->display.get_display_clock_speed =
9308 i9xx_misc_get_display_clock_speed;
9309 else if (IS_I915GM(dev))
9310 dev_priv->display.get_display_clock_speed =
9311 i915gm_get_display_clock_speed;
9312 else if (IS_I865G(dev))
9313 dev_priv->display.get_display_clock_speed =
9314 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009315 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009316 dev_priv->display.get_display_clock_speed =
9317 i855_get_display_clock_speed;
9318 else /* 852, 830 */
9319 dev_priv->display.get_display_clock_speed =
9320 i830_get_display_clock_speed;
9321
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009322 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009323 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009324 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009325 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009326 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009327 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009328 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009329 } else if (IS_IVYBRIDGE(dev)) {
9330 /* FIXME: detect B0+ stepping and use auto training */
9331 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009332 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009333 dev_priv->display.modeset_global_resources =
9334 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009335 } else if (IS_HASWELL(dev)) {
9336 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009337 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009338 dev_priv->display.modeset_global_resources =
9339 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009340 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009341 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009342 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009343 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009344
9345 /* Default just returns -ENODEV to indicate unsupported */
9346 dev_priv->display.queue_flip = intel_default_queue_flip;
9347
9348 switch (INTEL_INFO(dev)->gen) {
9349 case 2:
9350 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9351 break;
9352
9353 case 3:
9354 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9355 break;
9356
9357 case 4:
9358 case 5:
9359 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9360 break;
9361
9362 case 6:
9363 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9364 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009365 case 7:
9366 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9367 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009368 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009369}
9370
Jesse Barnesb690e962010-07-19 13:53:12 -07009371/*
9372 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9373 * resume, or other times. This quirk makes sure that's the case for
9374 * affected systems.
9375 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009376static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009377{
9378 struct drm_i915_private *dev_priv = dev->dev_private;
9379
9380 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009381 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009382}
9383
Keith Packard435793d2011-07-12 14:56:22 -07009384/*
9385 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9386 */
9387static void quirk_ssc_force_disable(struct drm_device *dev)
9388{
9389 struct drm_i915_private *dev_priv = dev->dev_private;
9390 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009391 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009392}
9393
Carsten Emde4dca20e2012-03-15 15:56:26 +01009394/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009395 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9396 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009397 */
9398static void quirk_invert_brightness(struct drm_device *dev)
9399{
9400 struct drm_i915_private *dev_priv = dev->dev_private;
9401 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009402 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009403}
9404
Kamal Mostafae85843b2013-07-19 15:02:01 -07009405/*
9406 * Some machines (Dell XPS13) suffer broken backlight controls if
9407 * BLM_PCH_PWM_ENABLE is set.
9408 */
9409static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9410{
9411 struct drm_i915_private *dev_priv = dev->dev_private;
9412 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9413 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9414}
9415
Jesse Barnesb690e962010-07-19 13:53:12 -07009416struct intel_quirk {
9417 int device;
9418 int subsystem_vendor;
9419 int subsystem_device;
9420 void (*hook)(struct drm_device *dev);
9421};
9422
Egbert Eich5f85f1762012-10-14 15:46:38 +02009423/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9424struct intel_dmi_quirk {
9425 void (*hook)(struct drm_device *dev);
9426 const struct dmi_system_id (*dmi_id_list)[];
9427};
9428
9429static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9430{
9431 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9432 return 1;
9433}
9434
9435static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9436 {
9437 .dmi_id_list = &(const struct dmi_system_id[]) {
9438 {
9439 .callback = intel_dmi_reverse_brightness,
9440 .ident = "NCR Corporation",
9441 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9442 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9443 },
9444 },
9445 { } /* terminating entry */
9446 },
9447 .hook = quirk_invert_brightness,
9448 },
9449};
9450
Ben Widawskyc43b5632012-04-16 14:07:40 -07009451static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009452 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009453 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009454
Jesse Barnesb690e962010-07-19 13:53:12 -07009455 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9456 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9457
Jesse Barnesb690e962010-07-19 13:53:12 -07009458 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9459 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9460
Daniel Vetterccd0d362012-10-10 23:13:59 +02009461 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009462 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009463 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009464
9465 /* Lenovo U160 cannot use SSC on LVDS */
9466 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009467
9468 /* Sony Vaio Y cannot use SSC on LVDS */
9469 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009470
9471 /* Acer Aspire 5734Z must invert backlight brightness */
9472 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009473
9474 /* Acer/eMachines G725 */
9475 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009476
9477 /* Acer/eMachines e725 */
9478 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009479
9480 /* Acer/Packard Bell NCL20 */
9481 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009482
9483 /* Acer Aspire 4736Z */
9484 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -07009485
9486 /* Dell XPS13 HD Sandy Bridge */
9487 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
9488 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
9489 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -07009490};
9491
9492static void intel_init_quirks(struct drm_device *dev)
9493{
9494 struct pci_dev *d = dev->pdev;
9495 int i;
9496
9497 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9498 struct intel_quirk *q = &intel_quirks[i];
9499
9500 if (d->device == q->device &&
9501 (d->subsystem_vendor == q->subsystem_vendor ||
9502 q->subsystem_vendor == PCI_ANY_ID) &&
9503 (d->subsystem_device == q->subsystem_device ||
9504 q->subsystem_device == PCI_ANY_ID))
9505 q->hook(dev);
9506 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009507 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9508 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9509 intel_dmi_quirks[i].hook(dev);
9510 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009511}
9512
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009513/* Disable the VGA plane that we never use */
9514static void i915_disable_vga(struct drm_device *dev)
9515{
9516 struct drm_i915_private *dev_priv = dev->dev_private;
9517 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009518 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009519
9520 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009521 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009522 sr1 = inb(VGA_SR_DATA);
9523 outb(sr1 | 1<<5, VGA_SR_DATA);
9524 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9525 udelay(300);
9526
9527 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9528 POSTING_READ(vga_reg);
9529}
9530
Daniel Vetterf8175862012-04-10 15:50:11 +02009531void intel_modeset_init_hw(struct drm_device *dev)
9532{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009533 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009534
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009535 intel_prepare_ddi(dev);
9536
Daniel Vetterf8175862012-04-10 15:50:11 +02009537 intel_init_clock_gating(dev);
9538
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009539 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009540 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009541 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009542}
9543
Imre Deak7d708ee2013-04-17 14:04:50 +03009544void intel_modeset_suspend_hw(struct drm_device *dev)
9545{
9546 intel_suspend_hw(dev);
9547}
9548
Jesse Barnes79e53942008-11-07 14:24:08 -08009549void intel_modeset_init(struct drm_device *dev)
9550{
Jesse Barnes652c3932009-08-17 13:31:43 -07009551 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009552 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009553
9554 drm_mode_config_init(dev);
9555
9556 dev->mode_config.min_width = 0;
9557 dev->mode_config.min_height = 0;
9558
Dave Airlie019d96c2011-09-29 16:20:42 +01009559 dev->mode_config.preferred_depth = 24;
9560 dev->mode_config.prefer_shadow = 1;
9561
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009562 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009563
Jesse Barnesb690e962010-07-19 13:53:12 -07009564 intel_init_quirks(dev);
9565
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009566 intel_init_pm(dev);
9567
Ben Widawskye3c74752013-04-05 13:12:39 -07009568 if (INTEL_INFO(dev)->num_pipes == 0)
9569 return;
9570
Jesse Barnese70236a2009-09-21 10:42:27 -07009571 intel_init_display(dev);
9572
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009573 if (IS_GEN2(dev)) {
9574 dev->mode_config.max_width = 2048;
9575 dev->mode_config.max_height = 2048;
9576 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009577 dev->mode_config.max_width = 4096;
9578 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009579 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009580 dev->mode_config.max_width = 8192;
9581 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009582 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009583 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009584
Zhao Yakui28c97732009-10-09 11:39:41 +08009585 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009586 INTEL_INFO(dev)->num_pipes,
9587 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009588
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009589 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009590 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009591 for (j = 0; j < dev_priv->num_plane; j++) {
9592 ret = intel_plane_init(dev, i, j);
9593 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009594 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9595 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009597 }
9598
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009599 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009600 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009601
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009602 /* Just disable it once at startup */
9603 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009604 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009605
9606 /* Just in case the BIOS is doing something questionable. */
9607 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009608}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009609
Daniel Vetter24929352012-07-02 20:28:59 +02009610static void
9611intel_connector_break_all_links(struct intel_connector *connector)
9612{
9613 connector->base.dpms = DRM_MODE_DPMS_OFF;
9614 connector->base.encoder = NULL;
9615 connector->encoder->connectors_active = false;
9616 connector->encoder->base.crtc = NULL;
9617}
9618
Daniel Vetter7fad7982012-07-04 17:51:47 +02009619static void intel_enable_pipe_a(struct drm_device *dev)
9620{
9621 struct intel_connector *connector;
9622 struct drm_connector *crt = NULL;
9623 struct intel_load_detect_pipe load_detect_temp;
9624
9625 /* We can't just switch on the pipe A, we need to set things up with a
9626 * proper mode and output configuration. As a gross hack, enable pipe A
9627 * by enabling the load detect pipe once. */
9628 list_for_each_entry(connector,
9629 &dev->mode_config.connector_list,
9630 base.head) {
9631 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9632 crt = &connector->base;
9633 break;
9634 }
9635 }
9636
9637 if (!crt)
9638 return;
9639
9640 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9641 intel_release_load_detect_pipe(crt, &load_detect_temp);
9642
9643
9644}
9645
Daniel Vetterfa555832012-10-10 23:14:00 +02009646static bool
9647intel_check_plane_mapping(struct intel_crtc *crtc)
9648{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009649 struct drm_device *dev = crtc->base.dev;
9650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009651 u32 reg, val;
9652
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009653 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009654 return true;
9655
9656 reg = DSPCNTR(!crtc->plane);
9657 val = I915_READ(reg);
9658
9659 if ((val & DISPLAY_PLANE_ENABLE) &&
9660 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9661 return false;
9662
9663 return true;
9664}
9665
Daniel Vetter24929352012-07-02 20:28:59 +02009666static void intel_sanitize_crtc(struct intel_crtc *crtc)
9667{
9668 struct drm_device *dev = crtc->base.dev;
9669 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009670 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009671
Daniel Vetter24929352012-07-02 20:28:59 +02009672 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009673 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009674 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9675
9676 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009677 * disable the crtc (and hence change the state) if it is wrong. Note
9678 * that gen4+ has a fixed plane -> pipe mapping. */
9679 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009680 struct intel_connector *connector;
9681 bool plane;
9682
Daniel Vetter24929352012-07-02 20:28:59 +02009683 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9684 crtc->base.base.id);
9685
9686 /* Pipe has the wrong plane attached and the plane is active.
9687 * Temporarily change the plane mapping and disable everything
9688 * ... */
9689 plane = crtc->plane;
9690 crtc->plane = !plane;
9691 dev_priv->display.crtc_disable(&crtc->base);
9692 crtc->plane = plane;
9693
9694 /* ... and break all links. */
9695 list_for_each_entry(connector, &dev->mode_config.connector_list,
9696 base.head) {
9697 if (connector->encoder->base.crtc != &crtc->base)
9698 continue;
9699
9700 intel_connector_break_all_links(connector);
9701 }
9702
9703 WARN_ON(crtc->active);
9704 crtc->base.enabled = false;
9705 }
Daniel Vetter24929352012-07-02 20:28:59 +02009706
Daniel Vetter7fad7982012-07-04 17:51:47 +02009707 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9708 crtc->pipe == PIPE_A && !crtc->active) {
9709 /* BIOS forgot to enable pipe A, this mostly happens after
9710 * resume. Force-enable the pipe to fix this, the update_dpms
9711 * call below we restore the pipe to the right state, but leave
9712 * the required bits on. */
9713 intel_enable_pipe_a(dev);
9714 }
9715
Daniel Vetter24929352012-07-02 20:28:59 +02009716 /* Adjust the state of the output pipe according to whether we
9717 * have active connectors/encoders. */
9718 intel_crtc_update_dpms(&crtc->base);
9719
9720 if (crtc->active != crtc->base.enabled) {
9721 struct intel_encoder *encoder;
9722
9723 /* This can happen either due to bugs in the get_hw_state
9724 * functions or because the pipe is force-enabled due to the
9725 * pipe A quirk. */
9726 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9727 crtc->base.base.id,
9728 crtc->base.enabled ? "enabled" : "disabled",
9729 crtc->active ? "enabled" : "disabled");
9730
9731 crtc->base.enabled = crtc->active;
9732
9733 /* Because we only establish the connector -> encoder ->
9734 * crtc links if something is active, this means the
9735 * crtc is now deactivated. Break the links. connector
9736 * -> encoder links are only establish when things are
9737 * actually up, hence no need to break them. */
9738 WARN_ON(crtc->active);
9739
9740 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9741 WARN_ON(encoder->connectors_active);
9742 encoder->base.crtc = NULL;
9743 }
9744 }
9745}
9746
9747static void intel_sanitize_encoder(struct intel_encoder *encoder)
9748{
9749 struct intel_connector *connector;
9750 struct drm_device *dev = encoder->base.dev;
9751
9752 /* We need to check both for a crtc link (meaning that the
9753 * encoder is active and trying to read from a pipe) and the
9754 * pipe itself being active. */
9755 bool has_active_crtc = encoder->base.crtc &&
9756 to_intel_crtc(encoder->base.crtc)->active;
9757
9758 if (encoder->connectors_active && !has_active_crtc) {
9759 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9760 encoder->base.base.id,
9761 drm_get_encoder_name(&encoder->base));
9762
9763 /* Connector is active, but has no active pipe. This is
9764 * fallout from our resume register restoring. Disable
9765 * the encoder manually again. */
9766 if (encoder->base.crtc) {
9767 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9768 encoder->base.base.id,
9769 drm_get_encoder_name(&encoder->base));
9770 encoder->disable(encoder);
9771 }
9772
9773 /* Inconsistent output/port/pipe state happens presumably due to
9774 * a bug in one of the get_hw_state functions. Or someplace else
9775 * in our code, like the register restore mess on resume. Clamp
9776 * things to off as a safer default. */
9777 list_for_each_entry(connector,
9778 &dev->mode_config.connector_list,
9779 base.head) {
9780 if (connector->encoder != encoder)
9781 continue;
9782
9783 intel_connector_break_all_links(connector);
9784 }
9785 }
9786 /* Enabled encoders without active connectors will be fixed in
9787 * the crtc fixup. */
9788}
9789
Daniel Vetter44cec742013-01-25 17:53:21 +01009790void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009791{
9792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009793 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009794
9795 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9796 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009797 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009798 }
9799}
9800
Daniel Vetter30e984d2013-06-05 13:34:17 +02009801static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +02009802{
9803 struct drm_i915_private *dev_priv = dev->dev_private;
9804 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +02009805 struct intel_crtc *crtc;
9806 struct intel_encoder *encoder;
9807 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +02009808 int i;
Daniel Vetter24929352012-07-02 20:28:59 +02009809
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009810 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9811 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009812 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009813
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009814 crtc->active = dev_priv->display.get_pipe_config(crtc,
9815 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009816
9817 crtc->base.enabled = crtc->active;
9818
9819 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9820 crtc->base.base.id,
9821 crtc->active ? "enabled" : "disabled");
9822 }
9823
Daniel Vetter53589012013-06-05 13:34:16 +02009824 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009825 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009826 intel_ddi_setup_hw_pll_state(dev);
9827
Daniel Vetter53589012013-06-05 13:34:16 +02009828 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9829 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9830
9831 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
9832 pll->active = 0;
9833 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9834 base.head) {
9835 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9836 pll->active++;
9837 }
9838 pll->refcount = pll->active;
9839
Daniel Vetter35c95372013-07-17 06:55:04 +02009840 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
9841 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +02009842 }
9843
Daniel Vetter24929352012-07-02 20:28:59 +02009844 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9845 base.head) {
9846 pipe = 0;
9847
9848 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009849 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9850 encoder->base.crtc = &crtc->base;
9851 if (encoder->get_config)
9852 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009853 } else {
9854 encoder->base.crtc = NULL;
9855 }
9856
9857 encoder->connectors_active = false;
9858 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9859 encoder->base.base.id,
9860 drm_get_encoder_name(&encoder->base),
9861 encoder->base.crtc ? "enabled" : "disabled",
9862 pipe);
9863 }
9864
9865 list_for_each_entry(connector, &dev->mode_config.connector_list,
9866 base.head) {
9867 if (connector->get_hw_state(connector)) {
9868 connector->base.dpms = DRM_MODE_DPMS_ON;
9869 connector->encoder->connectors_active = true;
9870 connector->base.encoder = &connector->encoder->base;
9871 } else {
9872 connector->base.dpms = DRM_MODE_DPMS_OFF;
9873 connector->base.encoder = NULL;
9874 }
9875 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9876 connector->base.base.id,
9877 drm_get_connector_name(&connector->base),
9878 connector->base.encoder ? "enabled" : "disabled");
9879 }
Daniel Vetter30e984d2013-06-05 13:34:17 +02009880}
9881
9882/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9883 * and i915 state tracking structures. */
9884void intel_modeset_setup_hw_state(struct drm_device *dev,
9885 bool force_restore)
9886{
9887 struct drm_i915_private *dev_priv = dev->dev_private;
9888 enum pipe pipe;
9889 struct drm_plane *plane;
9890 struct intel_crtc *crtc;
9891 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +02009892 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +02009893
9894 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009895
9896 /* HW state is read out, now we need to sanitize this mess. */
9897 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9898 base.head) {
9899 intel_sanitize_encoder(encoder);
9900 }
9901
9902 for_each_pipe(pipe) {
9903 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9904 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009905 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009906 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009907
Daniel Vetter35c95372013-07-17 06:55:04 +02009908 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9909 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9910
9911 if (!pll->on || pll->active)
9912 continue;
9913
9914 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
9915
9916 pll->disable(dev_priv, pll);
9917 pll->on = false;
9918 }
9919
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009920 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009921 /*
9922 * We need to use raw interfaces for restoring state to avoid
9923 * checking (bogus) intermediate states.
9924 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009925 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009926 struct drm_crtc *crtc =
9927 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009928
9929 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9930 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009931 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009932 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9933 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009934
9935 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009936 } else {
9937 intel_modeset_update_staged_output_state(dev);
9938 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009939
9940 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009941
9942 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009943}
9944
9945void intel_modeset_gem_init(struct drm_device *dev)
9946{
Chris Wilson1833b132012-05-09 11:56:28 +01009947 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009948
9949 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009950
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009951 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009952}
9953
9954void intel_modeset_cleanup(struct drm_device *dev)
9955{
Jesse Barnes652c3932009-08-17 13:31:43 -07009956 struct drm_i915_private *dev_priv = dev->dev_private;
9957 struct drm_crtc *crtc;
9958 struct intel_crtc *intel_crtc;
9959
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009960 /*
9961 * Interrupts and polling as the first thing to avoid creating havoc.
9962 * Too much stuff here (turning of rps, connectors, ...) would
9963 * experience fancy races otherwise.
9964 */
9965 drm_irq_uninstall(dev);
9966 cancel_work_sync(&dev_priv->hotplug_work);
9967 /*
9968 * Due to the hpd irq storm handling the hotplug work can re-arm the
9969 * poll handlers. Hence disable polling after hpd handling is shut down.
9970 */
Keith Packardf87ea762010-10-03 19:36:26 -07009971 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009972
Jesse Barnes652c3932009-08-17 13:31:43 -07009973 mutex_lock(&dev->struct_mutex);
9974
Jesse Barnes723bfd72010-10-07 16:01:13 -07009975 intel_unregister_dsm_handler();
9976
Jesse Barnes652c3932009-08-17 13:31:43 -07009977 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9978 /* Skip inactive CRTCs */
9979 if (!crtc->fb)
9980 continue;
9981
9982 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009983 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009984 }
9985
Chris Wilson973d04f2011-07-08 12:22:37 +01009986 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009987
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009988 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009989
Daniel Vetter930ebb42012-06-29 23:32:16 +02009990 ironlake_teardown_rc6(dev);
9991
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009992 mutex_unlock(&dev->struct_mutex);
9993
Chris Wilson1630fe72011-07-08 12:22:42 +01009994 /* flush any delayed tasks or pending work */
9995 flush_scheduled_work();
9996
Jani Nikuladc652f92013-04-12 15:18:38 +03009997 /* destroy backlight, if any, before the connectors */
9998 intel_panel_destroy_backlight(dev);
9999
Jesse Barnes79e53942008-11-07 14:24:08 -080010000 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010001
10002 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010003}
10004
Dave Airlie28d52042009-09-21 14:33:58 +100010005/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010006 * Return which encoder is currently attached for connector.
10007 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010008struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010009{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010010 return &intel_attached_encoder(connector)->base;
10011}
Jesse Barnes79e53942008-11-07 14:24:08 -080010012
Chris Wilsondf0e9242010-09-09 16:20:55 +010010013void intel_connector_attach_encoder(struct intel_connector *connector,
10014 struct intel_encoder *encoder)
10015{
10016 connector->encoder = encoder;
10017 drm_mode_connector_attach_encoder(&connector->base,
10018 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010019}
Dave Airlie28d52042009-09-21 14:33:58 +100010020
10021/*
10022 * set vga decode state - true == enable VGA decode
10023 */
10024int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10025{
10026 struct drm_i915_private *dev_priv = dev->dev_private;
10027 u16 gmch_ctrl;
10028
10029 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10030 if (state)
10031 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10032 else
10033 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10034 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10035 return 0;
10036}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010037
10038#ifdef CONFIG_DEBUG_FS
10039#include <linux/seq_file.h>
10040
10041struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010042
10043 u32 power_well_driver;
10044
Chris Wilson63b66e52013-08-08 15:12:06 +020010045 int num_transcoders;
10046
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010047 struct intel_cursor_error_state {
10048 u32 control;
10049 u32 position;
10050 u32 base;
10051 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010052 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010053
10054 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010055 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010056 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010057
10058 struct intel_plane_error_state {
10059 u32 control;
10060 u32 stride;
10061 u32 size;
10062 u32 pos;
10063 u32 addr;
10064 u32 surface;
10065 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010066 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010067
10068 struct intel_transcoder_error_state {
10069 enum transcoder cpu_transcoder;
10070
10071 u32 conf;
10072
10073 u32 htotal;
10074 u32 hblank;
10075 u32 hsync;
10076 u32 vtotal;
10077 u32 vblank;
10078 u32 vsync;
10079 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010080};
10081
10082struct intel_display_error_state *
10083intel_display_capture_error_state(struct drm_device *dev)
10084{
Akshay Joshi0206e352011-08-16 15:34:10 -040010085 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010086 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010087 int transcoders[] = {
10088 TRANSCODER_A,
10089 TRANSCODER_B,
10090 TRANSCODER_C,
10091 TRANSCODER_EDP,
10092 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010093 int i;
10094
Chris Wilson63b66e52013-08-08 15:12:06 +020010095 if (INTEL_INFO(dev)->num_pipes == 0)
10096 return NULL;
10097
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010098 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10099 if (error == NULL)
10100 return NULL;
10101
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010102 if (HAS_POWER_WELL(dev))
10103 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10104
Damien Lespiau52331302012-08-15 19:23:25 +010010105 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010106 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10107 error->cursor[i].control = I915_READ(CURCNTR(i));
10108 error->cursor[i].position = I915_READ(CURPOS(i));
10109 error->cursor[i].base = I915_READ(CURBASE(i));
10110 } else {
10111 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10112 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10113 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10114 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010115
10116 error->plane[i].control = I915_READ(DSPCNTR(i));
10117 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010118 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010119 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010120 error->plane[i].pos = I915_READ(DSPPOS(i));
10121 }
Paulo Zanonica291362013-03-06 20:03:14 -030010122 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10123 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010124 if (INTEL_INFO(dev)->gen >= 4) {
10125 error->plane[i].surface = I915_READ(DSPSURF(i));
10126 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10127 }
10128
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010129 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010130 }
10131
10132 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10133 if (HAS_DDI(dev_priv->dev))
10134 error->num_transcoders++; /* Account for eDP. */
10135
10136 for (i = 0; i < error->num_transcoders; i++) {
10137 enum transcoder cpu_transcoder = transcoders[i];
10138
10139 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10140
10141 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10142 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10143 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10144 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10145 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10146 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10147 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010148 }
10149
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010150 /* In the code above we read the registers without checking if the power
10151 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10152 * prevent the next I915_WRITE from detecting it and printing an error
10153 * message. */
10154 if (HAS_POWER_WELL(dev))
10155 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
10156
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010157 return error;
10158}
10159
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010160#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10161
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010162void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010163intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010164 struct drm_device *dev,
10165 struct intel_display_error_state *error)
10166{
10167 int i;
10168
Chris Wilson63b66e52013-08-08 15:12:06 +020010169 if (!error)
10170 return;
10171
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010172 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010173 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010174 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010175 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010176 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010177 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010178 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010179
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010180 err_printf(m, "Plane [%d]:\n", i);
10181 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10182 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010183 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010184 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10185 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010186 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010187 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010188 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010189 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010190 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10191 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010192 }
10193
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010194 err_printf(m, "Cursor [%d]:\n", i);
10195 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10196 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10197 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010198 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010199
10200 for (i = 0; i < error->num_transcoders; i++) {
10201 err_printf(m, " CPU transcoder: %c\n",
10202 transcoder_name(error->transcoder[i].cpu_transcoder));
10203 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10204 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10205 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10206 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10207 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10208 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10209 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10210 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010211}
10212#endif