blob: e89ae027c91db4baa05a588a3c4aaac79737abe5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/drivers/char/watchdog/s3c2410_wdt.c
2 *
3 * Copyright (c) 2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C2410 Watchdog Timer Support
7 *
8 * Based on, softdog.c by Alan Cox,
Alan Cox29fa0582008-10-27 15:17:56 +00009 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
Linus Torvalds1da177e2005-04-16 15:20:36 -070024*/
25
Joe Perches27c766a2012-02-15 15:06:19 -080026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/module.h>
29#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/types.h>
31#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/watchdog.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010033#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/interrupt.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000035#include <linux/clk.h>
Alan Cox41dc8b72008-08-04 17:54:46 +010036#include <linux/uaccess.h>
37#include <linux/io.h>
Ben Dookse02f8382009-10-30 00:30:25 +000038#include <linux/cpufreq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Wolfram Sang25dc46e2011-09-26 15:40:14 +020040#include <linux/err.h>
Wim Van Sebroeck3016a552012-05-03 05:24:17 +000041#include <linux/of.h>
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053042#include <linux/mfd/syscon.h>
43#include <linux/regmap.h>
Heiko Stuebnerf286e132014-08-19 17:45:36 -070044#include <linux/reboot.h>
45#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Tomasz Figaa8f54012013-06-17 23:45:24 +090047#define S3C2410_WTCON 0x00
48#define S3C2410_WTDAT 0x04
49#define S3C2410_WTCNT 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Tomasz Figaa8f54012013-06-17 23:45:24 +090051#define S3C2410_WTCON_RSTEN (1 << 0)
52#define S3C2410_WTCON_INTEN (1 << 2)
53#define S3C2410_WTCON_ENABLE (1 << 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Tomasz Figaa8f54012013-06-17 23:45:24 +090055#define S3C2410_WTCON_DIV16 (0 << 3)
56#define S3C2410_WTCON_DIV32 (1 << 3)
57#define S3C2410_WTCON_DIV64 (2 << 3)
58#define S3C2410_WTCON_DIV128 (3 << 3)
59
60#define S3C2410_WTCON_PRESCALE(x) ((x) << 8)
61#define S3C2410_WTCON_PRESCALE_MASK (0xff << 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define CONFIG_S3C2410_WATCHDOG_ATBOOT (0)
64#define CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME (15)
65
Doug Andersoncffc9a62013-12-06 13:08:07 -080066#define EXYNOS5_RST_STAT_REG_OFFSET 0x0404
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053067#define EXYNOS5_WDT_DISABLE_REG_OFFSET 0x0408
68#define EXYNOS5_WDT_MASK_RESET_REG_OFFSET 0x040c
69#define QUIRK_HAS_PMU_CONFIG (1 << 0)
Doug Andersoncffc9a62013-12-06 13:08:07 -080070#define QUIRK_HAS_RST_STAT (1 << 1)
71
72/* These quirks require that we have a PMU register map */
73#define QUIRKS_HAVE_PMUREG (QUIRK_HAS_PMU_CONFIG | \
74 QUIRK_HAS_RST_STAT)
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053075
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010076static bool nowayout = WATCHDOG_NOWAYOUT;
Fabio Porceddac1fd5f62013-02-14 09:14:25 +010077static int tmr_margin;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078static int tmr_atboot = CONFIG_S3C2410_WATCHDOG_ATBOOT;
Alan Cox41dc8b72008-08-04 17:54:46 +010079static int soft_noboot;
80static int debug;
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82module_param(tmr_margin, int, 0);
83module_param(tmr_atboot, int, 0);
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010084module_param(nowayout, bool, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085module_param(soft_noboot, int, 0);
86module_param(debug, int, 0);
87
Randy Dunlap76550d32010-05-01 09:46:15 -070088MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. (default="
Alan Cox41dc8b72008-08-04 17:54:46 +010089 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME) ")");
90MODULE_PARM_DESC(tmr_atboot,
91 "Watchdog is started at boot time if set to 1, default="
92 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_ATBOOT));
93MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
94 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Wim Van Sebroecka77dba72009-04-14 20:20:07 +000095MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, "
Randy Dunlap76550d32010-05-01 09:46:15 -070096 "0 to reboot (default 0)");
97MODULE_PARM_DESC(debug, "Watchdog debug, set to >1 for debug (default 0)");
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +053099/**
100 * struct s3c2410_wdt_variant - Per-variant config data
101 *
102 * @disable_reg: Offset in pmureg for the register that disables the watchdog
103 * timer reset functionality.
104 * @mask_reset_reg: Offset in pmureg for the register that masks the watchdog
105 * timer reset functionality.
106 * @mask_bit: Bit number for the watchdog timer in the disable register and the
107 * mask reset register.
Doug Andersoncffc9a62013-12-06 13:08:07 -0800108 * @rst_stat_reg: Offset in pmureg for the register that has the reset status.
109 * @rst_stat_bit: Bit number in the rst_stat register indicating a watchdog
110 * reset.
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530111 * @quirks: A bitfield of quirks.
112 */
113
114struct s3c2410_wdt_variant {
115 int disable_reg;
116 int mask_reset_reg;
117 int mask_bit;
Doug Andersoncffc9a62013-12-06 13:08:07 -0800118 int rst_stat_reg;
119 int rst_stat_bit;
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530120 u32 quirks;
121};
122
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530123struct s3c2410_wdt {
124 struct device *dev;
125 struct clk *clock;
126 void __iomem *reg_base;
127 unsigned int count;
128 spinlock_t lock;
129 unsigned long wtcon_save;
130 unsigned long wtdat_save;
131 struct watchdog_device wdt_device;
132 struct notifier_block freq_transition;
Heiko Stuebnerf286e132014-08-19 17:45:36 -0700133 struct notifier_block restart_handler;
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530134 struct s3c2410_wdt_variant *drv_data;
135 struct regmap *pmureg;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530136};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530138static const struct s3c2410_wdt_variant drv_data_s3c2410 = {
139 .quirks = 0
140};
141
142#ifdef CONFIG_OF
143static const struct s3c2410_wdt_variant drv_data_exynos5250 = {
144 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
145 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
146 .mask_bit = 20,
Doug Andersoncffc9a62013-12-06 13:08:07 -0800147 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
148 .rst_stat_bit = 20,
149 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530150};
151
152static const struct s3c2410_wdt_variant drv_data_exynos5420 = {
153 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
154 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
155 .mask_bit = 0,
Doug Andersoncffc9a62013-12-06 13:08:07 -0800156 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
157 .rst_stat_bit = 9,
158 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530159};
160
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530161static const struct s3c2410_wdt_variant drv_data_exynos7 = {
162 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
163 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
Abhilash Kesavan5476b2b2014-10-17 21:42:53 +0530164 .mask_bit = 23,
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530165 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
166 .rst_stat_bit = 23, /* A57 WDTRESET */
167 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT,
168};
169
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530170static const struct of_device_id s3c2410_wdt_match[] = {
171 { .compatible = "samsung,s3c2410-wdt",
172 .data = &drv_data_s3c2410 },
173 { .compatible = "samsung,exynos5250-wdt",
174 .data = &drv_data_exynos5250 },
175 { .compatible = "samsung,exynos5420-wdt",
176 .data = &drv_data_exynos5420 },
Naveen Krishna Chatradhi2b9366b2014-08-27 15:17:11 +0530177 { .compatible = "samsung,exynos7-wdt",
178 .data = &drv_data_exynos7 },
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530179 {},
180};
181MODULE_DEVICE_TABLE(of, s3c2410_wdt_match);
182#endif
183
184static const struct platform_device_id s3c2410_wdt_ids[] = {
185 {
186 .name = "s3c2410-wdt",
187 .driver_data = (unsigned long)&drv_data_s3c2410,
188 },
189 {}
190};
191MODULE_DEVICE_TABLE(platform, s3c2410_wdt_ids);
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193/* watchdog control routines */
194
Joe Perches27c766a2012-02-15 15:06:19 -0800195#define DBG(fmt, ...) \
196do { \
197 if (debug) \
198 pr_info(fmt, ##__VA_ARGS__); \
199} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
201/* functions */
202
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530203static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb)
204{
205 return container_of(nb, struct s3c2410_wdt, freq_transition);
206}
207
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530208static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask)
209{
210 int ret;
211 u32 mask_val = 1 << wdt->drv_data->mask_bit;
212 u32 val = 0;
213
214 /* No need to do anything if no PMU CONFIG needed */
215 if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG))
216 return 0;
217
218 if (mask)
219 val = mask_val;
220
221 ret = regmap_update_bits(wdt->pmureg,
222 wdt->drv_data->disable_reg,
223 mask_val, val);
224 if (ret < 0)
225 goto error;
226
227 ret = regmap_update_bits(wdt->pmureg,
228 wdt->drv_data->mask_reset_reg,
229 mask_val, val);
230 error:
231 if (ret < 0)
232 dev_err(wdt->dev, "failed to update reg(%d)\n", ret);
233
234 return ret;
235}
236
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200237static int s3c2410wdt_keepalive(struct watchdog_device *wdd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530239 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
240
241 spin_lock(&wdt->lock);
242 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
243 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200244
245 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246}
247
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530248static void __s3c2410wdt_stop(struct s3c2410_wdt *wdt)
Alan Cox41dc8b72008-08-04 17:54:46 +0100249{
250 unsigned long wtcon;
251
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530252 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530254 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200257static int s3c2410wdt_stop(struct watchdog_device *wdd)
Alan Cox41dc8b72008-08-04 17:54:46 +0100258{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530259 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
260
261 spin_lock(&wdt->lock);
262 __s3c2410wdt_stop(wdt);
263 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200264
265 return 0;
Alan Cox41dc8b72008-08-04 17:54:46 +0100266}
267
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200268static int s3c2410wdt_start(struct watchdog_device *wdd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
270 unsigned long wtcon;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530271 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530273 spin_lock(&wdt->lock);
Alan Cox41dc8b72008-08-04 17:54:46 +0100274
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530275 __s3c2410wdt_stop(wdt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530277 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
279
280 if (soft_noboot) {
281 wtcon |= S3C2410_WTCON_INTEN;
282 wtcon &= ~S3C2410_WTCON_RSTEN;
283 } else {
284 wtcon &= ~S3C2410_WTCON_INTEN;
285 wtcon |= S3C2410_WTCON_RSTEN;
286 }
287
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530288 DBG("%s: count=0x%08x, wtcon=%08lx\n",
289 __func__, wdt->count, wtcon);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530291 writel(wdt->count, wdt->reg_base + S3C2410_WTDAT);
292 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
293 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
294 spin_unlock(&wdt->lock);
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200295
296 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
298
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530299static inline int s3c2410wdt_is_running(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000300{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530301 return readl(wdt->reg_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
Ben Dookse02f8382009-10-30 00:30:25 +0000302}
303
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200304static int s3c2410wdt_set_heartbeat(struct watchdog_device *wdd, unsigned timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530306 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
307 unsigned long freq = clk_get_rate(wdt->clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 unsigned int count;
309 unsigned int divisor = 1;
310 unsigned long wtcon;
311
312 if (timeout < 1)
313 return -EINVAL;
314
Doug Anderson17862442013-11-26 16:57:19 -0800315 freq = DIV_ROUND_UP(freq, 128);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 count = timeout * freq;
317
Ben Dookse02f8382009-10-30 00:30:25 +0000318 DBG("%s: count=%d, timeout=%d, freq=%lu\n",
Harvey Harrisonfa9363c2008-03-05 18:24:58 -0800319 __func__, count, timeout, freq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321 /* if the count is bigger than the watchdog register,
322 then work out what we need to do (and if) we can
323 actually make this value
324 */
325
326 if (count >= 0x10000) {
Doug Anderson17862442013-11-26 16:57:19 -0800327 divisor = DIV_ROUND_UP(count, 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Doug Anderson17862442013-11-26 16:57:19 -0800329 if (divisor > 0x100) {
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530330 dev_err(wdt->dev, "timeout %d too big\n", timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 return -EINVAL;
332 }
333 }
334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 DBG("%s: timeout=%d, divisor=%d, count=%d (%08x)\n",
Doug Anderson17862442013-11-26 16:57:19 -0800336 __func__, timeout, divisor, count, DIV_ROUND_UP(count, divisor));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Doug Anderson17862442013-11-26 16:57:19 -0800338 count = DIV_ROUND_UP(count, divisor);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530339 wdt->count = count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 /* update the pre-scaler */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530342 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
344 wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
345
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530346 writel(count, wdt->reg_base + S3C2410_WTDAT);
347 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Hans de Goede5f2430f2012-05-11 12:00:27 +0200349 wdd->timeout = (count * divisor) / freq;
Wim Van Sebroeck0197c1c2012-02-29 20:20:58 +0100350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 return 0;
352}
353
Wim Van Sebroecka77dba72009-04-14 20:20:07 +0000354#define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Alan Cox41dc8b72008-08-04 17:54:46 +0100356static const struct watchdog_info s3c2410_wdt_ident = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 .options = OPTIONS,
358 .firmware_version = 0,
359 .identity = "S3C2410 Watchdog",
360};
361
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200362static struct watchdog_ops s3c2410wdt_ops = {
363 .owner = THIS_MODULE,
364 .start = s3c2410wdt_start,
365 .stop = s3c2410wdt_stop,
366 .ping = s3c2410wdt_keepalive,
367 .set_timeout = s3c2410wdt_set_heartbeat,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200370static struct watchdog_device s3c2410_wdd = {
371 .info = &s3c2410_wdt_ident,
372 .ops = &s3c2410wdt_ops,
Fabio Porceddac1fd5f62013-02-14 09:14:25 +0100373 .timeout = CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376/* interrupt handler code */
377
David Howells7d12e782006-10-05 14:55:46 +0100378static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530380 struct s3c2410_wdt *wdt = platform_get_drvdata(param);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530382 dev_info(wdt->dev, "watchdog timer expired (irq)\n");
383
384 s3c2410wdt_keepalive(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 return IRQ_HANDLED;
386}
Ben Dookse02f8382009-10-30 00:30:25 +0000387
Doug Anderson0f1dd982013-11-25 15:36:43 -0800388#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
Ben Dookse02f8382009-10-30 00:30:25 +0000389
390static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
391 unsigned long val, void *data)
392{
393 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530394 struct s3c2410_wdt *wdt = freq_to_wdt(nb);
Ben Dookse02f8382009-10-30 00:30:25 +0000395
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530396 if (!s3c2410wdt_is_running(wdt))
Ben Dookse02f8382009-10-30 00:30:25 +0000397 goto done;
398
399 if (val == CPUFREQ_PRECHANGE) {
400 /* To ensure that over the change we don't cause the
401 * watchdog to trigger, we perform an keep-alive if
402 * the watchdog is running.
403 */
404
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530405 s3c2410wdt_keepalive(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000406 } else if (val == CPUFREQ_POSTCHANGE) {
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530407 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000408
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530409 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
410 wdt->wdt_device.timeout);
Ben Dookse02f8382009-10-30 00:30:25 +0000411
412 if (ret >= 0)
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530413 s3c2410wdt_start(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000414 else
415 goto err;
416 }
417
418done:
419 return 0;
420
421 err:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530422 dev_err(wdt->dev, "cannot set new value for timeout %d\n",
423 wdt->wdt_device.timeout);
Ben Dookse02f8382009-10-30 00:30:25 +0000424 return ret;
425}
426
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530427static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000428{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530429 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
430
431 return cpufreq_register_notifier(&wdt->freq_transition,
Ben Dookse02f8382009-10-30 00:30:25 +0000432 CPUFREQ_TRANSITION_NOTIFIER);
433}
434
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530435static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000436{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530437 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
438
439 cpufreq_unregister_notifier(&wdt->freq_transition,
Ben Dookse02f8382009-10-30 00:30:25 +0000440 CPUFREQ_TRANSITION_NOTIFIER);
441}
442
443#else
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530444
445static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000446{
447 return 0;
448}
449
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530450static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
Ben Dookse02f8382009-10-30 00:30:25 +0000451{
452}
453#endif
454
Heiko Stuebnerf286e132014-08-19 17:45:36 -0700455static int s3c2410wdt_restart(struct notifier_block *this,
456 unsigned long mode, void *cmd)
457{
458 struct s3c2410_wdt *wdt = container_of(this, struct s3c2410_wdt,
459 restart_handler);
460 void __iomem *wdt_base = wdt->reg_base;
461
462 /* disable watchdog, to be safe */
463 writel(0, wdt_base + S3C2410_WTCON);
464
465 /* put initial values into count and data */
466 writel(0x80, wdt_base + S3C2410_WTCNT);
467 writel(0x80, wdt_base + S3C2410_WTDAT);
468
469 /* set the watchdog to go and reset... */
470 writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV16 |
471 S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x20),
472 wdt_base + S3C2410_WTCON);
473
474 /* wait for reset to assert... */
475 mdelay(500);
476
477 return NOTIFY_DONE;
478}
479
Doug Andersoncffc9a62013-12-06 13:08:07 -0800480static inline unsigned int s3c2410wdt_get_bootstatus(struct s3c2410_wdt *wdt)
481{
482 unsigned int rst_stat;
483 int ret;
484
485 if (!(wdt->drv_data->quirks & QUIRK_HAS_RST_STAT))
486 return 0;
487
488 ret = regmap_read(wdt->pmureg, wdt->drv_data->rst_stat_reg, &rst_stat);
489 if (ret)
490 dev_warn(wdt->dev, "Couldn't get RST_STAT register\n");
491 else if (rst_stat & BIT(wdt->drv_data->rst_stat_bit))
492 return WDIOF_CARDRESET;
493
494 return 0;
495}
496
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530497/* s3c2410_get_wdt_driver_data */
498static inline struct s3c2410_wdt_variant *
499get_wdt_drv_data(struct platform_device *pdev)
500{
501 if (pdev->dev.of_node) {
502 const struct of_device_id *match;
503 match = of_match_node(s3c2410_wdt_match, pdev->dev.of_node);
504 return (struct s3c2410_wdt_variant *)match->data;
505 } else {
506 return (struct s3c2410_wdt_variant *)
507 platform_get_device_id(pdev)->driver_data;
508 }
509}
510
Bill Pemberton2d991a12012-11-19 13:21:41 -0500511static int s3c2410wdt_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Ben Dookse8ef92b2007-06-14 12:08:55 +0100513 struct device *dev;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530514 struct s3c2410_wdt *wdt;
515 struct resource *wdt_mem;
516 struct resource *wdt_irq;
Ben Dooks46b814d2007-06-14 12:08:54 +0100517 unsigned int wtcon;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 int started = 0;
519 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Harvey Harrisonfa9363c2008-03-05 18:24:58 -0800521 DBG("%s: probe=%p\n", __func__, pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Ben Dookse8ef92b2007-06-14 12:08:55 +0100523 dev = &pdev->dev;
Ben Dookse8ef92b2007-06-14 12:08:55 +0100524
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530525 wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
526 if (!wdt)
527 return -ENOMEM;
528
529 wdt->dev = &pdev->dev;
530 spin_lock_init(&wdt->lock);
531 wdt->wdt_device = s3c2410_wdd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530533 wdt->drv_data = get_wdt_drv_data(pdev);
Doug Andersoncffc9a62013-12-06 13:08:07 -0800534 if (wdt->drv_data->quirks & QUIRKS_HAVE_PMUREG) {
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530535 wdt->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
536 "samsung,syscon-phandle");
537 if (IS_ERR(wdt->pmureg)) {
538 dev_err(dev, "syscon regmap lookup failed.\n");
539 return PTR_ERR(wdt->pmureg);
540 }
541 }
542
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900543 wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
544 if (wdt_irq == NULL) {
545 dev_err(dev, "no irq resource specified\n");
546 ret = -ENOENT;
547 goto err;
548 }
549
550 /* get the memory region for the watchdog timer */
Julia Lawallbd5cc112013-08-14 11:11:24 +0200551 wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530552 wdt->reg_base = devm_ioremap_resource(dev, wdt_mem);
553 if (IS_ERR(wdt->reg_base)) {
554 ret = PTR_ERR(wdt->reg_base);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900555 goto err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 }
557
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530558 DBG("probe: mapped reg_base=%p\n", wdt->reg_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530560 wdt->clock = devm_clk_get(dev, "watchdog");
561 if (IS_ERR(wdt->clock)) {
Ben Dookse8ef92b2007-06-14 12:08:55 +0100562 dev_err(dev, "failed to find watchdog clock source\n");
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530563 ret = PTR_ERR(wdt->clock);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900564 goto err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 }
566
Sachin Kamat01b6af92014-03-04 15:04:35 +0530567 ret = clk_prepare_enable(wdt->clock);
568 if (ret < 0) {
569 dev_err(dev, "failed to enable clock\n");
570 return ret;
571 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530573 ret = s3c2410wdt_cpufreq_register(wdt);
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900574 if (ret < 0) {
Jingoo Han38289242013-03-14 10:30:21 +0900575 dev_err(dev, "failed to register cpufreq\n");
Ben Dookse02f8382009-10-30 00:30:25 +0000576 goto err_clk;
577 }
578
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530579 watchdog_set_drvdata(&wdt->wdt_device, wdt);
580
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 /* see if we can actually set the requested timer margin, and if
582 * not, try the default value */
583
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530584 watchdog_init_timeout(&wdt->wdt_device, tmr_margin, &pdev->dev);
585 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
586 wdt->wdt_device.timeout);
587 if (ret) {
588 started = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
Alan Cox41dc8b72008-08-04 17:54:46 +0100589 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
Alan Cox41dc8b72008-08-04 17:54:46 +0100591 if (started == 0)
592 dev_info(dev,
593 "tmr_margin value out of range, default %d used\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
Alan Cox41dc8b72008-08-04 17:54:46 +0100595 else
Wim Van Sebroecka77dba72009-04-14 20:20:07 +0000596 dev_info(dev, "default timer value is out of range, "
597 "cannot start\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
599
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900600 ret = devm_request_irq(dev, wdt_irq->start, s3c2410wdt_irq, 0,
601 pdev->name, pdev);
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900602 if (ret != 0) {
603 dev_err(dev, "failed to install irq (%d)\n", ret);
604 goto err_cpufreq;
605 }
606
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530607 watchdog_set_nowayout(&wdt->wdt_device, nowayout);
Wim Van Sebroeckff0b3cd2011-11-29 16:24:16 +0100608
Doug Andersoncffc9a62013-12-06 13:08:07 -0800609 wdt->wdt_device.bootstatus = s3c2410wdt_get_bootstatus(wdt);
610
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530611 ret = watchdog_register_device(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 if (ret) {
Wolfram Sang25dc46e2011-09-26 15:40:14 +0200613 dev_err(dev, "cannot register watchdog (%d)\n", ret);
Jingoo Han04ecc7d2013-01-10 11:06:33 +0900614 goto err_cpufreq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 }
616
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530617 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
618 if (ret < 0)
619 goto err_unregister;
620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 if (tmr_atboot && started == 0) {
Ben Dookse8ef92b2007-06-14 12:08:55 +0100622 dev_info(dev, "starting watchdog timer\n");
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530623 s3c2410wdt_start(&wdt->wdt_device);
Ben Dooks655516c2006-04-19 23:02:56 +0100624 } else if (!tmr_atboot) {
625 /* if we're not enabling the watchdog, then ensure it is
626 * disabled if it has been left running from the bootloader
627 * or other source */
628
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530629 s3c2410wdt_stop(&wdt->wdt_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 }
631
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530632 platform_set_drvdata(pdev, wdt);
633
Heiko Stuebnerf286e132014-08-19 17:45:36 -0700634 wdt->restart_handler.notifier_call = s3c2410wdt_restart;
635 wdt->restart_handler.priority = 128;
636 ret = register_restart_handler(&wdt->restart_handler);
637 if (ret)
638 pr_err("cannot register restart handler, %d\n", ret);
639
Ben Dooks46b814d2007-06-14 12:08:54 +0100640 /* print out a statement of readiness */
641
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530642 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
Ben Dooks46b814d2007-06-14 12:08:54 +0100643
Ben Dookse8ef92b2007-06-14 12:08:55 +0100644 dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
Ben Dooks46b814d2007-06-14 12:08:54 +0100645 (wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
Dmitry Artamonow20403e82011-11-16 12:46:13 +0400646 (wtcon & S3C2410_WTCON_RSTEN) ? "en" : "dis",
647 (wtcon & S3C2410_WTCON_INTEN) ? "en" : "dis");
Alan Cox41dc8b72008-08-04 17:54:46 +0100648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 return 0;
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000650
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530651 err_unregister:
652 watchdog_unregister_device(&wdt->wdt_device);
653
Ben Dookse02f8382009-10-30 00:30:25 +0000654 err_cpufreq:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530655 s3c2410wdt_cpufreq_deregister(wdt);
Ben Dookse02f8382009-10-30 00:30:25 +0000656
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000657 err_clk:
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530658 clk_disable_unprepare(wdt->clock);
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000659
MyungJoo Ham78d3e002012-01-13 14:14:23 +0900660 err:
Ben Dooks0b6dd8a2006-12-18 10:31:32 +0000661 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662}
663
Bill Pemberton4b12b892012-11-19 13:26:24 -0500664static int s3c2410wdt_remove(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530666 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530667 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
Wim Van Sebroeck9a372562010-05-21 08:11:42 +0000668
Heiko Stuebnerf286e132014-08-19 17:45:36 -0700669 unregister_restart_handler(&wdt->restart_handler);
670
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530671 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
672 if (ret < 0)
673 return ret;
674
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530675 watchdog_unregister_device(&wdt->wdt_device);
Ben Dookse02f8382009-10-30 00:30:25 +0000676
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530677 s3c2410wdt_cpufreq_deregister(wdt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530679 clk_disable_unprepare(wdt->clock);
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 return 0;
682}
683
Russell King3ae5eae2005-11-09 22:32:44 +0000684static void s3c2410wdt_shutdown(struct platform_device *dev)
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200685{
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530686 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
687
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530688 s3c2410wdt_mask_and_disable_reset(wdt, true);
689
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530690 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200691}
692
Jingoo Han0183984c2013-03-14 10:31:21 +0900693#ifdef CONFIG_PM_SLEEP
Ben Dooksaf4bb822005-08-17 09:03:23 +0200694
Jingoo Han0183984c2013-03-14 10:31:21 +0900695static int s3c2410wdt_suspend(struct device *dev)
Ben Dooksaf4bb822005-08-17 09:03:23 +0200696{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530697 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530698 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
699
Russell King9480e302005-10-28 09:52:56 -0700700 /* Save watchdog state, and turn it off. */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530701 wdt->wtcon_save = readl(wdt->reg_base + S3C2410_WTCON);
702 wdt->wtdat_save = readl(wdt->reg_base + S3C2410_WTDAT);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200703
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530704 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
705 if (ret < 0)
706 return ret;
707
Russell King9480e302005-10-28 09:52:56 -0700708 /* Note that WTCNT doesn't need to be saved. */
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530709 s3c2410wdt_stop(&wdt->wdt_device);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200710
711 return 0;
712}
713
Jingoo Han0183984c2013-03-14 10:31:21 +0900714static int s3c2410wdt_resume(struct device *dev)
Ben Dooksaf4bb822005-08-17 09:03:23 +0200715{
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530716 int ret;
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530717 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200718
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530719 /* Restore watchdog state. */
720 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTDAT);
721 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTCNT);/* Reset count */
722 writel(wdt->wtcon_save, wdt->reg_base + S3C2410_WTCON);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200723
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530724 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
725 if (ret < 0)
726 return ret;
727
Jingoo Han0183984c2013-03-14 10:31:21 +0900728 dev_info(dev, "watchdog %sabled\n",
Leela Krishna Amudalaaf4ea632013-08-27 15:36:03 +0530729 (wdt->wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
Ben Dooksaf4bb822005-08-17 09:03:23 +0200730
731 return 0;
732}
Jingoo Han0183984c2013-03-14 10:31:21 +0900733#endif
Ben Dooksaf4bb822005-08-17 09:03:23 +0200734
Jingoo Han0183984c2013-03-14 10:31:21 +0900735static SIMPLE_DEV_PM_OPS(s3c2410wdt_pm_ops, s3c2410wdt_suspend,
736 s3c2410wdt_resume);
Ben Dooksaf4bb822005-08-17 09:03:23 +0200737
Russell King3ae5eae2005-11-09 22:32:44 +0000738static struct platform_driver s3c2410wdt_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 .probe = s3c2410wdt_probe,
Bill Pemberton82268712012-11-19 13:21:12 -0500740 .remove = s3c2410wdt_remove,
Ben Dooks94f1e9f2005-08-17 09:04:52 +0200741 .shutdown = s3c2410wdt_shutdown,
Leela Krishna Amudala4f1f6532013-12-06 11:17:47 +0530742 .id_table = s3c2410_wdt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +0000743 .driver = {
Russell King3ae5eae2005-11-09 22:32:44 +0000744 .name = "s3c2410-wdt",
Jingoo Han0183984c2013-03-14 10:31:21 +0900745 .pm = &s3c2410wdt_pm_ops,
Wim Van Sebroeck3016a552012-05-03 05:24:17 +0000746 .of_match_table = of_match_ptr(s3c2410_wdt_match),
Russell King3ae5eae2005-11-09 22:32:44 +0000747 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748};
749
Sachin Kamat6b761b22012-07-12 17:17:40 +0530750module_platform_driver(s3c2410wdt_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Ben Dooksaf4bb822005-08-17 09:03:23 +0200752MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, "
753 "Dimitry Andric <dimitry.andric@tomtom.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
755MODULE_LICENSE("GPL");