blob: 2ac11641758374d4c15f8a29a4105a095395b5ff [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Feng Wu28b835d2015-09-18 22:29:54 +080038#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080039#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080040#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020041#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020042#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080043#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020044#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010048#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080049#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020052#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030053
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040055#define __ex_clear(x, reg) \
56 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057
Avi Kivity6aa8b732006-12-10 02:21:36 -080058MODULE_AUTHOR("Qumranet");
59MODULE_LICENSE("GPL");
60
Josh Triplette9bda3b2012-03-20 23:33:51 -070061static const struct x86_cpu_id vmx_cpu_id[] = {
62 X86_FEATURE_MATCH(X86_FEATURE_VMX),
63 {}
64};
65MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
66
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070077module_param_named(unrestricted_guest,
78 enable_unrestricted_guest, bool, S_IRUGO);
79
Xudong Hao83c3a332012-05-28 19:33:35 +080080static bool __read_mostly enable_ept_ad_bits = 1;
81module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
82
Avi Kivitya27685c2012-06-12 20:30:18 +030083static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020084module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030085
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080087module_param(vmm_exclusive, bool, S_IRUGO);
88
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Gleb Natapov50378782013-02-04 16:00:28 +0200110#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
111#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200112#define KVM_VM_CR0_ALWAYS_ON \
113 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200114#define KVM_CR4_GUEST_OWNED_BITS \
115 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700116 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200117
Avi Kivitycdc0e242009-12-06 17:21:14 +0200118#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
119#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
120
Avi Kivity78ac8b42010-04-08 18:19:35 +0300121#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
122
Jan Kiszkaf4124502014-03-07 20:03:13 +0100123#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
124
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125/*
126 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
127 * ple_gap: upper bound on the amount of time between two successive
128 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500129 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800130 * ple_window: upper bound on the amount of time a guest is allowed to execute
131 * in a PAUSE loop. Tests indicate that most spinlocks are held for
132 * less than 2^12 cycles
133 * Time is measured based on a counter that runs at the same rate as the TSC,
134 * refer SDM volume 3b section 21.6.13 & 22.1.3.
135 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200136#define KVM_VMX_DEFAULT_PLE_GAP 128
137#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
138#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
139#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
140#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
141 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
142
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800143static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
144module_param(ple_gap, int, S_IRUGO);
145
146static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
147module_param(ple_window, int, S_IRUGO);
148
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200149/* Default doubles per-vcpu window every exit. */
150static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
151module_param(ple_window_grow, int, S_IRUGO);
152
153/* Default resets per-vcpu window every exit to ple_window. */
154static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
155module_param(ple_window_shrink, int, S_IRUGO);
156
157/* Default is to compute the maximum so we can never overflow. */
158static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
159static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
160module_param(ple_window_max, int, S_IRUGO);
161
Avi Kivity83287ea422012-09-16 15:10:57 +0300162extern const ulong vmx_return;
163
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200164#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300165#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300166
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400167struct vmcs {
168 u32 revision_id;
169 u32 abort;
170 char data[0];
171};
172
Nadav Har'Eld462b812011-05-24 15:26:10 +0300173/*
174 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
175 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
176 * loaded on this CPU (so we can clear them if the CPU goes down).
177 */
178struct loaded_vmcs {
179 struct vmcs *vmcs;
180 int cpu;
181 int launched;
182 struct list_head loaded_vmcss_on_cpu_link;
183};
184
Avi Kivity26bb0982009-09-07 11:14:12 +0300185struct shared_msr_entry {
186 unsigned index;
187 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200188 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300189};
190
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300191/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300192 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
193 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
194 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
195 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
196 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
197 * More than one of these structures may exist, if L1 runs multiple L2 guests.
198 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
199 * underlying hardware which will be used to run L2.
200 * This structure is packed to ensure that its layout is identical across
201 * machines (necessary for live migration).
202 * If there are changes in this struct, VMCS12_REVISION must be changed.
203 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300204typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300205struct __packed vmcs12 {
206 /* According to the Intel spec, a VMCS region must start with the
207 * following two fields. Then follow implementation-specific data.
208 */
209 u32 revision_id;
210 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300211
Nadav Har'El27d6c862011-05-25 23:06:59 +0300212 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
213 u32 padding[7]; /* room for future expansion */
214
Nadav Har'El22bd0352011-05-25 23:05:57 +0300215 u64 io_bitmap_a;
216 u64 io_bitmap_b;
217 u64 msr_bitmap;
218 u64 vm_exit_msr_store_addr;
219 u64 vm_exit_msr_load_addr;
220 u64 vm_entry_msr_load_addr;
221 u64 tsc_offset;
222 u64 virtual_apic_page_addr;
223 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800224 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800226 u64 eoi_exit_bitmap0;
227 u64 eoi_exit_bitmap1;
228 u64 eoi_exit_bitmap2;
229 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800230 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231 u64 guest_physical_address;
232 u64 vmcs_link_pointer;
233 u64 guest_ia32_debugctl;
234 u64 guest_ia32_pat;
235 u64 guest_ia32_efer;
236 u64 guest_ia32_perf_global_ctrl;
237 u64 guest_pdptr0;
238 u64 guest_pdptr1;
239 u64 guest_pdptr2;
240 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100241 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 host_ia32_pat;
243 u64 host_ia32_efer;
244 u64 host_ia32_perf_global_ctrl;
245 u64 padding64[8]; /* room for future expansion */
246 /*
247 * To allow migration of L1 (complete with its L2 guests) between
248 * machines of different natural widths (32 or 64 bit), we cannot have
249 * unsigned long fields with no explict size. We use u64 (aliased
250 * natural_width) instead. Luckily, x86 is little-endian.
251 */
252 natural_width cr0_guest_host_mask;
253 natural_width cr4_guest_host_mask;
254 natural_width cr0_read_shadow;
255 natural_width cr4_read_shadow;
256 natural_width cr3_target_value0;
257 natural_width cr3_target_value1;
258 natural_width cr3_target_value2;
259 natural_width cr3_target_value3;
260 natural_width exit_qualification;
261 natural_width guest_linear_address;
262 natural_width guest_cr0;
263 natural_width guest_cr3;
264 natural_width guest_cr4;
265 natural_width guest_es_base;
266 natural_width guest_cs_base;
267 natural_width guest_ss_base;
268 natural_width guest_ds_base;
269 natural_width guest_fs_base;
270 natural_width guest_gs_base;
271 natural_width guest_ldtr_base;
272 natural_width guest_tr_base;
273 natural_width guest_gdtr_base;
274 natural_width guest_idtr_base;
275 natural_width guest_dr7;
276 natural_width guest_rsp;
277 natural_width guest_rip;
278 natural_width guest_rflags;
279 natural_width guest_pending_dbg_exceptions;
280 natural_width guest_sysenter_esp;
281 natural_width guest_sysenter_eip;
282 natural_width host_cr0;
283 natural_width host_cr3;
284 natural_width host_cr4;
285 natural_width host_fs_base;
286 natural_width host_gs_base;
287 natural_width host_tr_base;
288 natural_width host_gdtr_base;
289 natural_width host_idtr_base;
290 natural_width host_ia32_sysenter_esp;
291 natural_width host_ia32_sysenter_eip;
292 natural_width host_rsp;
293 natural_width host_rip;
294 natural_width paddingl[8]; /* room for future expansion */
295 u32 pin_based_vm_exec_control;
296 u32 cpu_based_vm_exec_control;
297 u32 exception_bitmap;
298 u32 page_fault_error_code_mask;
299 u32 page_fault_error_code_match;
300 u32 cr3_target_count;
301 u32 vm_exit_controls;
302 u32 vm_exit_msr_store_count;
303 u32 vm_exit_msr_load_count;
304 u32 vm_entry_controls;
305 u32 vm_entry_msr_load_count;
306 u32 vm_entry_intr_info_field;
307 u32 vm_entry_exception_error_code;
308 u32 vm_entry_instruction_len;
309 u32 tpr_threshold;
310 u32 secondary_vm_exec_control;
311 u32 vm_instruction_error;
312 u32 vm_exit_reason;
313 u32 vm_exit_intr_info;
314 u32 vm_exit_intr_error_code;
315 u32 idt_vectoring_info_field;
316 u32 idt_vectoring_error_code;
317 u32 vm_exit_instruction_len;
318 u32 vmx_instruction_info;
319 u32 guest_es_limit;
320 u32 guest_cs_limit;
321 u32 guest_ss_limit;
322 u32 guest_ds_limit;
323 u32 guest_fs_limit;
324 u32 guest_gs_limit;
325 u32 guest_ldtr_limit;
326 u32 guest_tr_limit;
327 u32 guest_gdtr_limit;
328 u32 guest_idtr_limit;
329 u32 guest_es_ar_bytes;
330 u32 guest_cs_ar_bytes;
331 u32 guest_ss_ar_bytes;
332 u32 guest_ds_ar_bytes;
333 u32 guest_fs_ar_bytes;
334 u32 guest_gs_ar_bytes;
335 u32 guest_ldtr_ar_bytes;
336 u32 guest_tr_ar_bytes;
337 u32 guest_interruptibility_info;
338 u32 guest_activity_state;
339 u32 guest_sysenter_cs;
340 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100341 u32 vmx_preemption_timer_value;
342 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800344 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300345 u16 guest_es_selector;
346 u16 guest_cs_selector;
347 u16 guest_ss_selector;
348 u16 guest_ds_selector;
349 u16 guest_fs_selector;
350 u16 guest_gs_selector;
351 u16 guest_ldtr_selector;
352 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800353 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300354 u16 host_es_selector;
355 u16 host_cs_selector;
356 u16 host_ss_selector;
357 u16 host_ds_selector;
358 u16 host_fs_selector;
359 u16 host_gs_selector;
360 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300361};
362
363/*
364 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
365 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
366 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
367 */
368#define VMCS12_REVISION 0x11e57ed0
369
370/*
371 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
372 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
373 * current implementation, 4K are reserved to avoid future complications.
374 */
375#define VMCS12_SIZE 0x1000
376
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300377/* Used to remember the last vmcs02 used for some recently used vmcs12s */
378struct vmcs02_list {
379 struct list_head list;
380 gpa_t vmptr;
381 struct loaded_vmcs vmcs02;
382};
383
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300384/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300385 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
386 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
387 */
388struct nested_vmx {
389 /* Has the level1 guest done vmxon? */
390 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400391 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300392
393 /* The guest-physical address of the current VMCS L1 keeps for L2 */
394 gpa_t current_vmptr;
395 /* The host-usable pointer to the above */
396 struct page *current_vmcs12_page;
397 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300398 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300399 /*
400 * Indicates if the shadow vmcs must be updated with the
401 * data hold by vmcs12
402 */
403 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300404
405 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
406 struct list_head vmcs02_pool;
407 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300408 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300409 /* L2 must run next, and mustn't decide to exit to L1. */
410 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300411 /*
412 * Guest pages referred to in vmcs02 with host-physical pointers, so
413 * we must keep them pinned while L2 runs.
414 */
415 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800416 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800417 struct page *pi_desc_page;
418 struct pi_desc *pi_desc;
419 bool pi_pending;
420 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800421 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100422
423 struct hrtimer preemption_timer;
424 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200425
426 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
427 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800428
Wanpeng Li5c614b32015-10-13 09:18:36 -0700429 u16 vpid02;
430 u16 last_vpid;
431
Wincy Vanb9c237b2015-02-03 23:56:30 +0800432 u32 nested_vmx_procbased_ctls_low;
433 u32 nested_vmx_procbased_ctls_high;
434 u32 nested_vmx_true_procbased_ctls_low;
435 u32 nested_vmx_secondary_ctls_low;
436 u32 nested_vmx_secondary_ctls_high;
437 u32 nested_vmx_pinbased_ctls_low;
438 u32 nested_vmx_pinbased_ctls_high;
439 u32 nested_vmx_exit_ctls_low;
440 u32 nested_vmx_exit_ctls_high;
441 u32 nested_vmx_true_exit_ctls_low;
442 u32 nested_vmx_entry_ctls_low;
443 u32 nested_vmx_entry_ctls_high;
444 u32 nested_vmx_true_entry_ctls_low;
445 u32 nested_vmx_misc_low;
446 u32 nested_vmx_misc_high;
447 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700448 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300449};
450
Yang Zhang01e439b2013-04-11 19:25:12 +0800451#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800452#define POSTED_INTR_SN 1
453
Yang Zhang01e439b2013-04-11 19:25:12 +0800454/* Posted-Interrupt Descriptor */
455struct pi_desc {
456 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800457 union {
458 struct {
459 /* bit 256 - Outstanding Notification */
460 u16 on : 1,
461 /* bit 257 - Suppress Notification */
462 sn : 1,
463 /* bit 271:258 - Reserved */
464 rsvd_1 : 14;
465 /* bit 279:272 - Notification Vector */
466 u8 nv;
467 /* bit 287:280 - Reserved */
468 u8 rsvd_2;
469 /* bit 319:288 - Notification Destination */
470 u32 ndst;
471 };
472 u64 control;
473 };
474 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800475} __aligned(64);
476
Yang Zhanga20ed542013-04-11 19:25:15 +0800477static bool pi_test_and_set_on(struct pi_desc *pi_desc)
478{
479 return test_and_set_bit(POSTED_INTR_ON,
480 (unsigned long *)&pi_desc->control);
481}
482
483static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
484{
485 return test_and_clear_bit(POSTED_INTR_ON,
486 (unsigned long *)&pi_desc->control);
487}
488
489static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
490{
491 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
492}
493
Feng Wuebbfc762015-09-18 22:29:46 +0800494static inline void pi_clear_sn(struct pi_desc *pi_desc)
495{
496 return clear_bit(POSTED_INTR_SN,
497 (unsigned long *)&pi_desc->control);
498}
499
500static inline void pi_set_sn(struct pi_desc *pi_desc)
501{
502 return set_bit(POSTED_INTR_SN,
503 (unsigned long *)&pi_desc->control);
504}
505
506static inline int pi_test_on(struct pi_desc *pi_desc)
507{
508 return test_bit(POSTED_INTR_ON,
509 (unsigned long *)&pi_desc->control);
510}
511
512static inline int pi_test_sn(struct pi_desc *pi_desc)
513{
514 return test_bit(POSTED_INTR_SN,
515 (unsigned long *)&pi_desc->control);
516}
517
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400518struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000519 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300520 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300521 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200522 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300523 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200524 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200525 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300526 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527 int nmsrs;
528 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800529 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400530#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300531 u64 msr_host_kernel_gs_base;
532 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400533#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200534 u32 vm_entry_controls_shadow;
535 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300536 /*
537 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
538 * non-nested (L1) guest, it always points to vmcs01. For a nested
539 * guest (L2), it points to a different VMCS.
540 */
541 struct loaded_vmcs vmcs01;
542 struct loaded_vmcs *loaded_vmcs;
543 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300544 struct msr_autoload {
545 unsigned nr;
546 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
547 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
548 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400549 struct {
550 int loaded;
551 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300552#ifdef CONFIG_X86_64
553 u16 ds_sel, es_sel;
554#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200555 int gs_ldt_reload_needed;
556 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000557 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700558 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400559 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200560 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300561 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300562 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300563 struct kvm_segment segs[8];
564 } rmode;
565 struct {
566 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300567 struct kvm_save_segment {
568 u16 selector;
569 unsigned long base;
570 u32 limit;
571 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300572 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300573 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800574 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300575 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200576
577 /* Support for vnmi-less CPUs */
578 int soft_vnmi_blocked;
579 ktime_t entry_time;
580 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800581 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800582
Yang Zhang01e439b2013-04-11 19:25:12 +0800583 /* Posted interrupt descriptor */
584 struct pi_desc pi_desc;
585
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300586 /* Support for a guest hypervisor (nested VMX) */
587 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200588
589 /* Dynamic PLE window. */
590 int ple_window;
591 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800592
593 /* Support for PML */
594#define PML_ENTITY_NUM 512
595 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400596};
597
Avi Kivity2fb92db2011-04-27 19:42:18 +0300598enum segment_cache_field {
599 SEG_FIELD_SEL = 0,
600 SEG_FIELD_BASE = 1,
601 SEG_FIELD_LIMIT = 2,
602 SEG_FIELD_AR = 3,
603
604 SEG_FIELD_NR = 4
605};
606
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400607static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
608{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000609 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400610}
611
Feng Wuefc64402015-09-18 22:29:51 +0800612static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
613{
614 return &(to_vmx(vcpu)->pi_desc);
615}
616
Nadav Har'El22bd0352011-05-25 23:05:57 +0300617#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
618#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
619#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
620 [number##_HIGH] = VMCS12_OFFSET(name)+4
621
Abel Gordon4607c2d2013-04-18 14:35:55 +0300622
Bandan Dasfe2b2012014-04-21 15:20:14 -0400623static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300624 /*
625 * We do NOT shadow fields that are modified when L0
626 * traps and emulates any vmx instruction (e.g. VMPTRLD,
627 * VMXON...) executed by L1.
628 * For example, VM_INSTRUCTION_ERROR is read
629 * by L1 if a vmx instruction fails (part of the error path).
630 * Note the code assumes this logic. If for some reason
631 * we start shadowing these fields then we need to
632 * force a shadow sync when L0 emulates vmx instructions
633 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
634 * by nested_vmx_failValid)
635 */
636 VM_EXIT_REASON,
637 VM_EXIT_INTR_INFO,
638 VM_EXIT_INSTRUCTION_LEN,
639 IDT_VECTORING_INFO_FIELD,
640 IDT_VECTORING_ERROR_CODE,
641 VM_EXIT_INTR_ERROR_CODE,
642 EXIT_QUALIFICATION,
643 GUEST_LINEAR_ADDRESS,
644 GUEST_PHYSICAL_ADDRESS
645};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400646static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300647 ARRAY_SIZE(shadow_read_only_fields);
648
Bandan Dasfe2b2012014-04-21 15:20:14 -0400649static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800650 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300651 GUEST_RIP,
652 GUEST_RSP,
653 GUEST_CR0,
654 GUEST_CR3,
655 GUEST_CR4,
656 GUEST_INTERRUPTIBILITY_INFO,
657 GUEST_RFLAGS,
658 GUEST_CS_SELECTOR,
659 GUEST_CS_AR_BYTES,
660 GUEST_CS_LIMIT,
661 GUEST_CS_BASE,
662 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100663 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300664 CR0_GUEST_HOST_MASK,
665 CR0_READ_SHADOW,
666 CR4_READ_SHADOW,
667 TSC_OFFSET,
668 EXCEPTION_BITMAP,
669 CPU_BASED_VM_EXEC_CONTROL,
670 VM_ENTRY_EXCEPTION_ERROR_CODE,
671 VM_ENTRY_INTR_INFO_FIELD,
672 VM_ENTRY_INSTRUCTION_LEN,
673 VM_ENTRY_EXCEPTION_ERROR_CODE,
674 HOST_FS_BASE,
675 HOST_GS_BASE,
676 HOST_FS_SELECTOR,
677 HOST_GS_SELECTOR
678};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400679static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300680 ARRAY_SIZE(shadow_read_write_fields);
681
Mathias Krause772e0312012-08-30 01:30:19 +0200682static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300683 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800684 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300685 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
686 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
687 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
688 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
689 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
690 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
691 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
692 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800693 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300694 FIELD(HOST_ES_SELECTOR, host_es_selector),
695 FIELD(HOST_CS_SELECTOR, host_cs_selector),
696 FIELD(HOST_SS_SELECTOR, host_ss_selector),
697 FIELD(HOST_DS_SELECTOR, host_ds_selector),
698 FIELD(HOST_FS_SELECTOR, host_fs_selector),
699 FIELD(HOST_GS_SELECTOR, host_gs_selector),
700 FIELD(HOST_TR_SELECTOR, host_tr_selector),
701 FIELD64(IO_BITMAP_A, io_bitmap_a),
702 FIELD64(IO_BITMAP_B, io_bitmap_b),
703 FIELD64(MSR_BITMAP, msr_bitmap),
704 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
705 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
706 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
707 FIELD64(TSC_OFFSET, tsc_offset),
708 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
709 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800710 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300711 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800712 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
713 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
714 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
715 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800716 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
718 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
719 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
720 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
721 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
722 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
723 FIELD64(GUEST_PDPTR0, guest_pdptr0),
724 FIELD64(GUEST_PDPTR1, guest_pdptr1),
725 FIELD64(GUEST_PDPTR2, guest_pdptr2),
726 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100727 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD64(HOST_IA32_PAT, host_ia32_pat),
729 FIELD64(HOST_IA32_EFER, host_ia32_efer),
730 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
731 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
732 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
733 FIELD(EXCEPTION_BITMAP, exception_bitmap),
734 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
735 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
736 FIELD(CR3_TARGET_COUNT, cr3_target_count),
737 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
738 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
739 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
740 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
741 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
742 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
743 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
744 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
745 FIELD(TPR_THRESHOLD, tpr_threshold),
746 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
747 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
748 FIELD(VM_EXIT_REASON, vm_exit_reason),
749 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
750 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
751 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
752 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
753 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
754 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
755 FIELD(GUEST_ES_LIMIT, guest_es_limit),
756 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
757 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
758 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
759 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
760 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
761 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
762 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
763 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
764 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
765 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
766 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
767 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
768 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
769 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
770 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
771 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
772 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
773 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
774 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
775 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
776 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100777 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
779 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
780 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
781 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
782 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
783 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
784 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
785 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
786 FIELD(EXIT_QUALIFICATION, exit_qualification),
787 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
788 FIELD(GUEST_CR0, guest_cr0),
789 FIELD(GUEST_CR3, guest_cr3),
790 FIELD(GUEST_CR4, guest_cr4),
791 FIELD(GUEST_ES_BASE, guest_es_base),
792 FIELD(GUEST_CS_BASE, guest_cs_base),
793 FIELD(GUEST_SS_BASE, guest_ss_base),
794 FIELD(GUEST_DS_BASE, guest_ds_base),
795 FIELD(GUEST_FS_BASE, guest_fs_base),
796 FIELD(GUEST_GS_BASE, guest_gs_base),
797 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
798 FIELD(GUEST_TR_BASE, guest_tr_base),
799 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
800 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
801 FIELD(GUEST_DR7, guest_dr7),
802 FIELD(GUEST_RSP, guest_rsp),
803 FIELD(GUEST_RIP, guest_rip),
804 FIELD(GUEST_RFLAGS, guest_rflags),
805 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
806 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
807 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
808 FIELD(HOST_CR0, host_cr0),
809 FIELD(HOST_CR3, host_cr3),
810 FIELD(HOST_CR4, host_cr4),
811 FIELD(HOST_FS_BASE, host_fs_base),
812 FIELD(HOST_GS_BASE, host_gs_base),
813 FIELD(HOST_TR_BASE, host_tr_base),
814 FIELD(HOST_GDTR_BASE, host_gdtr_base),
815 FIELD(HOST_IDTR_BASE, host_idtr_base),
816 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
817 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
818 FIELD(HOST_RSP, host_rsp),
819 FIELD(HOST_RIP, host_rip),
820};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300821
822static inline short vmcs_field_to_offset(unsigned long field)
823{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100824 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
825
826 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
827 vmcs_field_to_offset_table[field] == 0)
828 return -ENOENT;
829
Nadav Har'El22bd0352011-05-25 23:05:57 +0300830 return vmcs_field_to_offset_table[field];
831}
832
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300833static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
834{
835 return to_vmx(vcpu)->nested.current_vmcs12;
836}
837
838static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
839{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200840 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800841 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300842 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800843
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300844 return page;
845}
846
847static void nested_release_page(struct page *page)
848{
849 kvm_release_page_dirty(page);
850}
851
852static void nested_release_page_clean(struct page *page)
853{
854 kvm_release_page_clean(page);
855}
856
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300857static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800858static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800859static void kvm_cpu_vmxon(u64 addr);
860static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100861static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800862static bool vmx_xsaves_supported(void);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200863static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200864static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300865static void vmx_set_segment(struct kvm_vcpu *vcpu,
866 struct kvm_segment *var, int seg);
867static void vmx_get_segment(struct kvm_vcpu *vcpu,
868 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200869static bool guest_state_valid(struct kvm_vcpu *vcpu);
870static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800871static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300872static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300873static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800874static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300875
Avi Kivity6aa8b732006-12-10 02:21:36 -0800876static DEFINE_PER_CPU(struct vmcs *, vmxarea);
877static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300878/*
879 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
880 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
881 */
882static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300883static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800884
Feng Wubf9f6ac2015-09-18 22:29:55 +0800885/*
886 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
887 * can find which vCPU should be waken up.
888 */
889static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
890static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
891
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200892static unsigned long *vmx_io_bitmap_a;
893static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200894static unsigned long *vmx_msr_bitmap_legacy;
895static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800896static unsigned long *vmx_msr_bitmap_legacy_x2apic;
897static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800898static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300899static unsigned long *vmx_vmread_bitmap;
900static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300901
Avi Kivity110312c2010-12-21 12:54:20 +0200902static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200903static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200904
Sheng Yang2384d2b2008-01-17 15:14:33 +0800905static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
906static DEFINE_SPINLOCK(vmx_vpid_lock);
907
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300908static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800909 int size;
910 int order;
911 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300912 u32 pin_based_exec_ctrl;
913 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800914 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300915 u32 vmexit_ctrl;
916 u32 vmentry_ctrl;
917} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918
Hannes Ederefff9e52008-11-28 17:02:06 +0100919static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800920 u32 ept;
921 u32 vpid;
922} vmx_capability;
923
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924#define VMX_SEGMENT_FIELD(seg) \
925 [VCPU_SREG_##seg] = { \
926 .selector = GUEST_##seg##_SELECTOR, \
927 .base = GUEST_##seg##_BASE, \
928 .limit = GUEST_##seg##_LIMIT, \
929 .ar_bytes = GUEST_##seg##_AR_BYTES, \
930 }
931
Mathias Krause772e0312012-08-30 01:30:19 +0200932static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933 unsigned selector;
934 unsigned base;
935 unsigned limit;
936 unsigned ar_bytes;
937} kvm_vmx_segment_fields[] = {
938 VMX_SEGMENT_FIELD(CS),
939 VMX_SEGMENT_FIELD(DS),
940 VMX_SEGMENT_FIELD(ES),
941 VMX_SEGMENT_FIELD(FS),
942 VMX_SEGMENT_FIELD(GS),
943 VMX_SEGMENT_FIELD(SS),
944 VMX_SEGMENT_FIELD(TR),
945 VMX_SEGMENT_FIELD(LDTR),
946};
947
Avi Kivity26bb0982009-09-07 11:14:12 +0300948static u64 host_efer;
949
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300950static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
951
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300952/*
Brian Gerst8c065852010-07-17 09:03:26 -0400953 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300954 * away by decrementing the array size.
955 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800957#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300958 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400960 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962
Gui Jianfeng31299942010-03-15 17:29:09 +0800963static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964{
965 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
966 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100967 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968}
969
Gui Jianfeng31299942010-03-15 17:29:09 +0800970static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300971{
972 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
973 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100974 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300975}
976
Gui Jianfeng31299942010-03-15 17:29:09 +0800977static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500978{
979 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
980 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100981 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985{
986 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
987 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
988}
989
Gui Jianfeng31299942010-03-15 17:29:09 +0800990static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800991{
992 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
993 INTR_INFO_VALID_MASK)) ==
994 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
995}
996
Gui Jianfeng31299942010-03-15 17:29:09 +0800997static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800998{
Sheng Yang04547152009-04-01 15:52:31 +0800999 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001003{
Sheng Yang04547152009-04-01 15:52:31 +08001004 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001005}
1006
Paolo Bonzini35754c92015-07-29 12:05:37 +02001007static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001008{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001009 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001010}
1011
Gui Jianfeng31299942010-03-15 17:29:09 +08001012static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001013{
Sheng Yang04547152009-04-01 15:52:31 +08001014 return vmcs_config.cpu_based_exec_ctrl &
1015 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001016}
1017
Avi Kivity774ead32007-12-26 13:57:04 +02001018static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001019{
Sheng Yang04547152009-04-01 15:52:31 +08001020 return vmcs_config.cpu_based_2nd_exec_ctrl &
1021 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1022}
1023
Yang Zhang8d146952013-01-25 10:18:50 +08001024static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1025{
1026 return vmcs_config.cpu_based_2nd_exec_ctrl &
1027 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1028}
1029
Yang Zhang83d4c282013-01-25 10:18:49 +08001030static inline bool cpu_has_vmx_apic_register_virt(void)
1031{
1032 return vmcs_config.cpu_based_2nd_exec_ctrl &
1033 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1034}
1035
Yang Zhangc7c9c562013-01-25 10:18:51 +08001036static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1037{
1038 return vmcs_config.cpu_based_2nd_exec_ctrl &
1039 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1040}
1041
Yang Zhang01e439b2013-04-11 19:25:12 +08001042static inline bool cpu_has_vmx_posted_intr(void)
1043{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001044 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1045 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001046}
1047
1048static inline bool cpu_has_vmx_apicv(void)
1049{
1050 return cpu_has_vmx_apic_register_virt() &&
1051 cpu_has_vmx_virtual_intr_delivery() &&
1052 cpu_has_vmx_posted_intr();
1053}
1054
Sheng Yang04547152009-04-01 15:52:31 +08001055static inline bool cpu_has_vmx_flexpriority(void)
1056{
1057 return cpu_has_vmx_tpr_shadow() &&
1058 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001059}
1060
Marcelo Tosattie7997942009-06-11 12:07:40 -03001061static inline bool cpu_has_vmx_ept_execute_only(void)
1062{
Gui Jianfeng31299942010-03-15 17:29:09 +08001063 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001064}
1065
Marcelo Tosattie7997942009-06-11 12:07:40 -03001066static inline bool cpu_has_vmx_ept_2m_page(void)
1067{
Gui Jianfeng31299942010-03-15 17:29:09 +08001068 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001069}
1070
Sheng Yang878403b2010-01-05 19:02:29 +08001071static inline bool cpu_has_vmx_ept_1g_page(void)
1072{
Gui Jianfeng31299942010-03-15 17:29:09 +08001073 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001074}
1075
Sheng Yang4bc9b982010-06-02 14:05:24 +08001076static inline bool cpu_has_vmx_ept_4levels(void)
1077{
1078 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1079}
1080
Xudong Hao83c3a332012-05-28 19:33:35 +08001081static inline bool cpu_has_vmx_ept_ad_bits(void)
1082{
1083 return vmx_capability.ept & VMX_EPT_AD_BIT;
1084}
1085
Gui Jianfeng31299942010-03-15 17:29:09 +08001086static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001087{
Gui Jianfeng31299942010-03-15 17:29:09 +08001088 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001089}
1090
Gui Jianfeng31299942010-03-15 17:29:09 +08001091static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001092{
Gui Jianfeng31299942010-03-15 17:29:09 +08001093 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001094}
1095
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001096static inline bool cpu_has_vmx_invvpid_single(void)
1097{
1098 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1099}
1100
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001101static inline bool cpu_has_vmx_invvpid_global(void)
1102{
1103 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1104}
1105
Gui Jianfeng31299942010-03-15 17:29:09 +08001106static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001107{
Sheng Yang04547152009-04-01 15:52:31 +08001108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001110}
1111
Gui Jianfeng31299942010-03-15 17:29:09 +08001112static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl &
1115 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1116}
1117
Gui Jianfeng31299942010-03-15 17:29:09 +08001118static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001119{
1120 return vmcs_config.cpu_based_2nd_exec_ctrl &
1121 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1122}
1123
Paolo Bonzini35754c92015-07-29 12:05:37 +02001124static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001125{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001126 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001127}
1128
Gui Jianfeng31299942010-03-15 17:29:09 +08001129static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001130{
Sheng Yang04547152009-04-01 15:52:31 +08001131 return vmcs_config.cpu_based_2nd_exec_ctrl &
1132 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001133}
1134
Gui Jianfeng31299942010-03-15 17:29:09 +08001135static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001136{
1137 return vmcs_config.cpu_based_2nd_exec_ctrl &
1138 SECONDARY_EXEC_RDTSCP;
1139}
1140
Mao, Junjiead756a12012-07-02 01:18:48 +00001141static inline bool cpu_has_vmx_invpcid(void)
1142{
1143 return vmcs_config.cpu_based_2nd_exec_ctrl &
1144 SECONDARY_EXEC_ENABLE_INVPCID;
1145}
1146
Gui Jianfeng31299942010-03-15 17:29:09 +08001147static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001148{
1149 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1150}
1151
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001152static inline bool cpu_has_vmx_wbinvd_exit(void)
1153{
1154 return vmcs_config.cpu_based_2nd_exec_ctrl &
1155 SECONDARY_EXEC_WBINVD_EXITING;
1156}
1157
Abel Gordonabc4fc52013-04-18 14:35:25 +03001158static inline bool cpu_has_vmx_shadow_vmcs(void)
1159{
1160 u64 vmx_msr;
1161 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1162 /* check if the cpu supports writing r/o exit information fields */
1163 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1164 return false;
1165
1166 return vmcs_config.cpu_based_2nd_exec_ctrl &
1167 SECONDARY_EXEC_SHADOW_VMCS;
1168}
1169
Kai Huang843e4332015-01-28 10:54:28 +08001170static inline bool cpu_has_vmx_pml(void)
1171{
1172 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1173}
1174
Sheng Yang04547152009-04-01 15:52:31 +08001175static inline bool report_flexpriority(void)
1176{
1177 return flexpriority_enabled;
1178}
1179
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001180static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1181{
1182 return vmcs12->cpu_based_vm_exec_control & bit;
1183}
1184
1185static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1186{
1187 return (vmcs12->cpu_based_vm_exec_control &
1188 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1189 (vmcs12->secondary_vm_exec_control & bit);
1190}
1191
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001192static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001193{
1194 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1195}
1196
Jan Kiszkaf4124502014-03-07 20:03:13 +01001197static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1198{
1199 return vmcs12->pin_based_vm_exec_control &
1200 PIN_BASED_VMX_PREEMPTION_TIMER;
1201}
1202
Nadav Har'El155a97a2013-08-05 11:07:16 +03001203static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1204{
1205 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1206}
1207
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001208static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1209{
1210 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1211 vmx_xsaves_supported();
1212}
1213
Wincy Vanf2b93282015-02-03 23:56:03 +08001214static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1215{
1216 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1217}
1218
Wanpeng Li5c614b32015-10-13 09:18:36 -07001219static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1220{
1221 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1222}
1223
Wincy Van82f0dd42015-02-03 23:57:18 +08001224static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1225{
1226 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1227}
1228
Wincy Van608406e2015-02-03 23:57:51 +08001229static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1230{
1231 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1232}
1233
Wincy Van705699a2015-02-03 23:58:17 +08001234static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1235{
1236 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1237}
1238
Nadav Har'El644d7112011-05-25 23:12:35 +03001239static inline bool is_exception(u32 intr_info)
1240{
1241 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1242 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1243}
1244
Jan Kiszka533558b2014-01-04 18:47:20 +01001245static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1246 u32 exit_intr_info,
1247 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001248static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1249 struct vmcs12 *vmcs12,
1250 u32 reason, unsigned long qualification);
1251
Rusty Russell8b9cf982007-07-30 16:31:43 +10001252static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001253{
1254 int i;
1255
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001256 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001257 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001258 return i;
1259 return -1;
1260}
1261
Sheng Yang2384d2b2008-01-17 15:14:33 +08001262static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1263{
1264 struct {
1265 u64 vpid : 16;
1266 u64 rsvd : 48;
1267 u64 gva;
1268 } operand = { vpid, 0, gva };
1269
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001270 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001271 /* CF==1 or ZF==1 --> rc = -1 */
1272 "; ja 1f ; ud2 ; 1:"
1273 : : "a"(&operand), "c"(ext) : "cc", "memory");
1274}
1275
Sheng Yang14394422008-04-28 12:24:45 +08001276static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1277{
1278 struct {
1279 u64 eptp, gpa;
1280 } operand = {eptp, gpa};
1281
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001282 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001283 /* CF==1 or ZF==1 --> rc = -1 */
1284 "; ja 1f ; ud2 ; 1:\n"
1285 : : "a" (&operand), "c" (ext) : "cc", "memory");
1286}
1287
Avi Kivity26bb0982009-09-07 11:14:12 +03001288static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001289{
1290 int i;
1291
Rusty Russell8b9cf982007-07-30 16:31:43 +10001292 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001293 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001294 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001295 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001296}
1297
Avi Kivity6aa8b732006-12-10 02:21:36 -08001298static void vmcs_clear(struct vmcs *vmcs)
1299{
1300 u64 phys_addr = __pa(vmcs);
1301 u8 error;
1302
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001303 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001304 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001305 : "cc", "memory");
1306 if (error)
1307 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1308 vmcs, phys_addr);
1309}
1310
Nadav Har'Eld462b812011-05-24 15:26:10 +03001311static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1312{
1313 vmcs_clear(loaded_vmcs->vmcs);
1314 loaded_vmcs->cpu = -1;
1315 loaded_vmcs->launched = 0;
1316}
1317
Dongxiao Xu7725b892010-05-11 18:29:38 +08001318static void vmcs_load(struct vmcs *vmcs)
1319{
1320 u64 phys_addr = __pa(vmcs);
1321 u8 error;
1322
1323 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001324 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001325 : "cc", "memory");
1326 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001327 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001328 vmcs, phys_addr);
1329}
1330
Dave Young2965faa2015-09-09 15:38:55 -07001331#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001332/*
1333 * This bitmap is used to indicate whether the vmclear
1334 * operation is enabled on all cpus. All disabled by
1335 * default.
1336 */
1337static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1338
1339static inline void crash_enable_local_vmclear(int cpu)
1340{
1341 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1342}
1343
1344static inline void crash_disable_local_vmclear(int cpu)
1345{
1346 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1347}
1348
1349static inline int crash_local_vmclear_enabled(int cpu)
1350{
1351 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1352}
1353
1354static void crash_vmclear_local_loaded_vmcss(void)
1355{
1356 int cpu = raw_smp_processor_id();
1357 struct loaded_vmcs *v;
1358
1359 if (!crash_local_vmclear_enabled(cpu))
1360 return;
1361
1362 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1363 loaded_vmcss_on_cpu_link)
1364 vmcs_clear(v->vmcs);
1365}
1366#else
1367static inline void crash_enable_local_vmclear(int cpu) { }
1368static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001369#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001370
Nadav Har'Eld462b812011-05-24 15:26:10 +03001371static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001373 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001374 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375
Nadav Har'Eld462b812011-05-24 15:26:10 +03001376 if (loaded_vmcs->cpu != cpu)
1377 return; /* vcpu migration can race with cpu offline */
1378 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001379 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001380 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001381 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001382
1383 /*
1384 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1385 * is before setting loaded_vmcs->vcpu to -1 which is done in
1386 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1387 * then adds the vmcs into percpu list before it is deleted.
1388 */
1389 smp_wmb();
1390
Nadav Har'Eld462b812011-05-24 15:26:10 +03001391 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001392 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001393}
1394
Nadav Har'Eld462b812011-05-24 15:26:10 +03001395static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001396{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001397 int cpu = loaded_vmcs->cpu;
1398
1399 if (cpu != -1)
1400 smp_call_function_single(cpu,
1401 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001402}
1403
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001404static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001405{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001406 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001407 return;
1408
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001409 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001410 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001411}
1412
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001413static inline void vpid_sync_vcpu_global(void)
1414{
1415 if (cpu_has_vmx_invvpid_global())
1416 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1417}
1418
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001419static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001420{
1421 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001422 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001423 else
1424 vpid_sync_vcpu_global();
1425}
1426
Sheng Yang14394422008-04-28 12:24:45 +08001427static inline void ept_sync_global(void)
1428{
1429 if (cpu_has_vmx_invept_global())
1430 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1431}
1432
1433static inline void ept_sync_context(u64 eptp)
1434{
Avi Kivity089d0342009-03-23 18:26:32 +02001435 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001436 if (cpu_has_vmx_invept_context())
1437 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1438 else
1439 ept_sync_global();
1440 }
1441}
1442
Avi Kivity96304212011-05-15 10:13:13 -04001443static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001444{
Avi Kivity5e520e62011-05-15 10:13:12 -04001445 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446
Avi Kivity5e520e62011-05-15 10:13:12 -04001447 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1448 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001449 return value;
1450}
1451
Avi Kivity96304212011-05-15 10:13:13 -04001452static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001453{
1454 return vmcs_readl(field);
1455}
1456
Avi Kivity96304212011-05-15 10:13:13 -04001457static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001458{
1459 return vmcs_readl(field);
1460}
1461
Avi Kivity96304212011-05-15 10:13:13 -04001462static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001464#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001465 return vmcs_readl(field);
1466#else
1467 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1468#endif
1469}
1470
Avi Kivitye52de1b2007-01-05 16:36:56 -08001471static noinline void vmwrite_error(unsigned long field, unsigned long value)
1472{
1473 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1474 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1475 dump_stack();
1476}
1477
Avi Kivity6aa8b732006-12-10 02:21:36 -08001478static void vmcs_writel(unsigned long field, unsigned long value)
1479{
1480 u8 error;
1481
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001482 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001483 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001484 if (unlikely(error))
1485 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486}
1487
1488static void vmcs_write16(unsigned long field, u16 value)
1489{
1490 vmcs_writel(field, value);
1491}
1492
1493static void vmcs_write32(unsigned long field, u32 value)
1494{
1495 vmcs_writel(field, value);
1496}
1497
1498static void vmcs_write64(unsigned long field, u64 value)
1499{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001500 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001501#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001502 asm volatile ("");
1503 vmcs_writel(field+1, value >> 32);
1504#endif
1505}
1506
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001507static void vmcs_clear_bits(unsigned long field, u32 mask)
1508{
1509 vmcs_writel(field, vmcs_readl(field) & ~mask);
1510}
1511
1512static void vmcs_set_bits(unsigned long field, u32 mask)
1513{
1514 vmcs_writel(field, vmcs_readl(field) | mask);
1515}
1516
Gleb Natapov2961e8762013-11-25 15:37:13 +02001517static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1518{
1519 vmcs_write32(VM_ENTRY_CONTROLS, val);
1520 vmx->vm_entry_controls_shadow = val;
1521}
1522
1523static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1524{
1525 if (vmx->vm_entry_controls_shadow != val)
1526 vm_entry_controls_init(vmx, val);
1527}
1528
1529static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1530{
1531 return vmx->vm_entry_controls_shadow;
1532}
1533
1534
1535static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1536{
1537 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1538}
1539
1540static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1541{
1542 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1543}
1544
1545static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1546{
1547 vmcs_write32(VM_EXIT_CONTROLS, val);
1548 vmx->vm_exit_controls_shadow = val;
1549}
1550
1551static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1552{
1553 if (vmx->vm_exit_controls_shadow != val)
1554 vm_exit_controls_init(vmx, val);
1555}
1556
1557static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1558{
1559 return vmx->vm_exit_controls_shadow;
1560}
1561
1562
1563static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1564{
1565 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1566}
1567
1568static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1569{
1570 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1571}
1572
Avi Kivity2fb92db2011-04-27 19:42:18 +03001573static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1574{
1575 vmx->segment_cache.bitmask = 0;
1576}
1577
1578static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1579 unsigned field)
1580{
1581 bool ret;
1582 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1583
1584 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1585 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1586 vmx->segment_cache.bitmask = 0;
1587 }
1588 ret = vmx->segment_cache.bitmask & mask;
1589 vmx->segment_cache.bitmask |= mask;
1590 return ret;
1591}
1592
1593static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1594{
1595 u16 *p = &vmx->segment_cache.seg[seg].selector;
1596
1597 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1598 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1599 return *p;
1600}
1601
1602static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1603{
1604 ulong *p = &vmx->segment_cache.seg[seg].base;
1605
1606 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1607 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1608 return *p;
1609}
1610
1611static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1612{
1613 u32 *p = &vmx->segment_cache.seg[seg].limit;
1614
1615 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1616 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1617 return *p;
1618}
1619
1620static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1621{
1622 u32 *p = &vmx->segment_cache.seg[seg].ar;
1623
1624 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1625 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1626 return *p;
1627}
1628
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001629static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1630{
1631 u32 eb;
1632
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001633 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1634 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1635 if ((vcpu->guest_debug &
1636 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1637 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1638 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001639 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001640 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001641 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001642 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001643 if (vcpu->fpu_active)
1644 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001645
1646 /* When we are running a nested L2 guest and L1 specified for it a
1647 * certain exception bitmap, we must trap the same exceptions and pass
1648 * them to L1. When running L2, we will only handle the exceptions
1649 * specified above if L1 did not want them.
1650 */
1651 if (is_guest_mode(vcpu))
1652 eb |= get_vmcs12(vcpu)->exception_bitmap;
1653
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001654 vmcs_write32(EXCEPTION_BITMAP, eb);
1655}
1656
Gleb Natapov2961e8762013-11-25 15:37:13 +02001657static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1658 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001659{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001660 vm_entry_controls_clearbit(vmx, entry);
1661 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001662}
1663
Avi Kivity61d2ef22010-04-28 16:40:38 +03001664static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1665{
1666 unsigned i;
1667 struct msr_autoload *m = &vmx->msr_autoload;
1668
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001669 switch (msr) {
1670 case MSR_EFER:
1671 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001672 clear_atomic_switch_msr_special(vmx,
1673 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001674 VM_EXIT_LOAD_IA32_EFER);
1675 return;
1676 }
1677 break;
1678 case MSR_CORE_PERF_GLOBAL_CTRL:
1679 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001680 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001681 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1682 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1683 return;
1684 }
1685 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001686 }
1687
Avi Kivity61d2ef22010-04-28 16:40:38 +03001688 for (i = 0; i < m->nr; ++i)
1689 if (m->guest[i].index == msr)
1690 break;
1691
1692 if (i == m->nr)
1693 return;
1694 --m->nr;
1695 m->guest[i] = m->guest[m->nr];
1696 m->host[i] = m->host[m->nr];
1697 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1698 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1699}
1700
Gleb Natapov2961e8762013-11-25 15:37:13 +02001701static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1702 unsigned long entry, unsigned long exit,
1703 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1704 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001705{
1706 vmcs_write64(guest_val_vmcs, guest_val);
1707 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001708 vm_entry_controls_setbit(vmx, entry);
1709 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001710}
1711
Avi Kivity61d2ef22010-04-28 16:40:38 +03001712static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1713 u64 guest_val, u64 host_val)
1714{
1715 unsigned i;
1716 struct msr_autoload *m = &vmx->msr_autoload;
1717
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001718 switch (msr) {
1719 case MSR_EFER:
1720 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001721 add_atomic_switch_msr_special(vmx,
1722 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001723 VM_EXIT_LOAD_IA32_EFER,
1724 GUEST_IA32_EFER,
1725 HOST_IA32_EFER,
1726 guest_val, host_val);
1727 return;
1728 }
1729 break;
1730 case MSR_CORE_PERF_GLOBAL_CTRL:
1731 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001732 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001733 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1734 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1735 GUEST_IA32_PERF_GLOBAL_CTRL,
1736 HOST_IA32_PERF_GLOBAL_CTRL,
1737 guest_val, host_val);
1738 return;
1739 }
1740 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001741 }
1742
Avi Kivity61d2ef22010-04-28 16:40:38 +03001743 for (i = 0; i < m->nr; ++i)
1744 if (m->guest[i].index == msr)
1745 break;
1746
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001747 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001748 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001749 "Can't add msr %x\n", msr);
1750 return;
1751 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001752 ++m->nr;
1753 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1754 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1755 }
1756
1757 m->guest[i].index = msr;
1758 m->guest[i].value = guest_val;
1759 m->host[i].index = msr;
1760 m->host[i].value = host_val;
1761}
1762
Avi Kivity33ed6322007-05-02 16:54:03 +03001763static void reload_tss(void)
1764{
Avi Kivity33ed6322007-05-02 16:54:03 +03001765 /*
1766 * VT restores TR but not its size. Useless.
1767 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001768 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001769 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001770
Avi Kivityd3591922010-07-26 18:32:39 +03001771 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001772 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1773 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001774}
1775
Avi Kivity92c0d902009-10-29 11:00:16 +02001776static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001777{
Roel Kluin3a34a882009-08-04 02:08:45 -07001778 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001779 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001780
Avi Kivityf6801df2010-01-21 15:31:50 +02001781 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001782
Avi Kivity51c6cf62007-08-29 03:48:05 +03001783 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001784 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001785 * outside long mode
1786 */
1787 ignore_bits = EFER_NX | EFER_SCE;
1788#ifdef CONFIG_X86_64
1789 ignore_bits |= EFER_LMA | EFER_LME;
1790 /* SCE is meaningful only in long mode on Intel */
1791 if (guest_efer & EFER_LMA)
1792 ignore_bits &= ~(u64)EFER_SCE;
1793#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001794 guest_efer &= ~ignore_bits;
1795 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001796 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001797 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001798
1799 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001800
1801 /*
1802 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1803 * On CPUs that support "load IA32_EFER", always switch EFER
1804 * atomically, since it's faster than switching it manually.
1805 */
1806 if (cpu_has_load_ia32_efer ||
1807 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001808 guest_efer = vmx->vcpu.arch.efer;
1809 if (!(guest_efer & EFER_LMA))
1810 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001811 if (guest_efer != host_efer)
1812 add_atomic_switch_msr(vmx, MSR_EFER,
1813 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001814 return false;
1815 }
1816
Avi Kivity26bb0982009-09-07 11:14:12 +03001817 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001818}
1819
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001820static unsigned long segment_base(u16 selector)
1821{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001822 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001823 struct desc_struct *d;
1824 unsigned long table_base;
1825 unsigned long v;
1826
1827 if (!(selector & ~3))
1828 return 0;
1829
Avi Kivityd3591922010-07-26 18:32:39 +03001830 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001831
1832 if (selector & 4) { /* from ldt */
1833 u16 ldt_selector = kvm_read_ldt();
1834
1835 if (!(ldt_selector & ~3))
1836 return 0;
1837
1838 table_base = segment_base(ldt_selector);
1839 }
1840 d = (struct desc_struct *)(table_base + (selector & ~7));
1841 v = get_desc_base(d);
1842#ifdef CONFIG_X86_64
1843 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1844 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1845#endif
1846 return v;
1847}
1848
1849static inline unsigned long kvm_read_tr_base(void)
1850{
1851 u16 tr;
1852 asm("str %0" : "=g"(tr));
1853 return segment_base(tr);
1854}
1855
Avi Kivity04d2cc72007-09-10 18:10:54 +03001856static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001857{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001858 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001859 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001860
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001861 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001862 return;
1863
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001864 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001865 /*
1866 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1867 * allow segment selectors with cpl > 0 or ti == 1.
1868 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001869 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001870 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001871 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001872 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001873 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001874 vmx->host_state.fs_reload_needed = 0;
1875 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001876 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001877 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001878 }
Avi Kivity9581d442010-10-19 16:46:55 +02001879 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001880 if (!(vmx->host_state.gs_sel & 7))
1881 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001882 else {
1883 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001884 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001885 }
1886
1887#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001888 savesegment(ds, vmx->host_state.ds_sel);
1889 savesegment(es, vmx->host_state.es_sel);
1890#endif
1891
1892#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001893 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1894 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1895#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001896 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1897 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001898#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001899
1900#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001901 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1902 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001903 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001904#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001905 if (boot_cpu_has(X86_FEATURE_MPX))
1906 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001907 for (i = 0; i < vmx->save_nmsrs; ++i)
1908 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001909 vmx->guest_msrs[i].data,
1910 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001911}
1912
Avi Kivitya9b21b62008-06-24 11:48:49 +03001913static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001914{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001915 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001916 return;
1917
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001918 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001919 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001920#ifdef CONFIG_X86_64
1921 if (is_long_mode(&vmx->vcpu))
1922 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1923#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001924 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001925 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001926#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001927 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001928#else
1929 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001930#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001931 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001932 if (vmx->host_state.fs_reload_needed)
1933 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001934#ifdef CONFIG_X86_64
1935 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1936 loadsegment(ds, vmx->host_state.ds_sel);
1937 loadsegment(es, vmx->host_state.es_sel);
1938 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001939#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001940 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001941#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001942 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001943#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001944 if (vmx->host_state.msr_host_bndcfgs)
1945 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001946 /*
1947 * If the FPU is not active (through the host task or
1948 * the guest vcpu), then restore the cr0.TS bit.
1949 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001950 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001951 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001952 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001953}
1954
Avi Kivitya9b21b62008-06-24 11:48:49 +03001955static void vmx_load_host_state(struct vcpu_vmx *vmx)
1956{
1957 preempt_disable();
1958 __vmx_load_host_state(vmx);
1959 preempt_enable();
1960}
1961
Feng Wu28b835d2015-09-18 22:29:54 +08001962static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1963{
1964 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1965 struct pi_desc old, new;
1966 unsigned int dest;
1967
1968 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
1969 !irq_remapping_cap(IRQ_POSTING_CAP))
1970 return;
1971
1972 do {
1973 old.control = new.control = pi_desc->control;
1974
1975 /*
1976 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
1977 * are two possible cases:
1978 * 1. After running 'pre_block', context switch
1979 * happened. For this case, 'sn' was set in
1980 * vmx_vcpu_put(), so we need to clear it here.
1981 * 2. After running 'pre_block', we were blocked,
1982 * and woken up by some other guy. For this case,
1983 * we don't need to do anything, 'pi_post_block'
1984 * will do everything for us. However, we cannot
1985 * check whether it is case #1 or case #2 here
1986 * (maybe, not needed), so we also clear sn here,
1987 * I think it is not a big deal.
1988 */
1989 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
1990 if (vcpu->cpu != cpu) {
1991 dest = cpu_physical_id(cpu);
1992
1993 if (x2apic_enabled())
1994 new.ndst = dest;
1995 else
1996 new.ndst = (dest << 8) & 0xFF00;
1997 }
1998
1999 /* set 'NV' to 'notification vector' */
2000 new.nv = POSTED_INTR_VECTOR;
2001 }
2002
2003 /* Allow posting non-urgent interrupts */
2004 new.sn = 0;
2005 } while (cmpxchg(&pi_desc->control, old.control,
2006 new.control) != old.control);
2007}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002008/*
2009 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2010 * vcpu mutex is already taken.
2011 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002012static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002013{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002014 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002015 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002016
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002017 if (!vmm_exclusive)
2018 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002019 else if (vmx->loaded_vmcs->cpu != cpu)
2020 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002021
Nadav Har'Eld462b812011-05-24 15:26:10 +03002022 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2023 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2024 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025 }
2026
Nadav Har'Eld462b812011-05-24 15:26:10 +03002027 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002028 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002029 unsigned long sysenter_esp;
2030
Avi Kivitya8eeb042010-05-10 12:34:53 +03002031 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002032 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002033 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002034
2035 /*
2036 * Read loaded_vmcs->cpu should be before fetching
2037 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2038 * See the comments in __loaded_vmcs_clear().
2039 */
2040 smp_rmb();
2041
Nadav Har'Eld462b812011-05-24 15:26:10 +03002042 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2043 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002044 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002045 local_irq_enable();
2046
Avi Kivity6aa8b732006-12-10 02:21:36 -08002047 /*
2048 * Linux uses per-cpu TSS and GDT, so set these when switching
2049 * processors.
2050 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002051 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002052 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002053
2054 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2055 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03002056 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002057 }
Feng Wu28b835d2015-09-18 22:29:54 +08002058
2059 vmx_vcpu_pi_load(vcpu, cpu);
2060}
2061
2062static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2063{
2064 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2065
2066 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2067 !irq_remapping_cap(IRQ_POSTING_CAP))
2068 return;
2069
2070 /* Set SN when the vCPU is preempted */
2071 if (vcpu->preempted)
2072 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002073}
2074
2075static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2076{
Feng Wu28b835d2015-09-18 22:29:54 +08002077 vmx_vcpu_pi_put(vcpu);
2078
Avi Kivitya9b21b62008-06-24 11:48:49 +03002079 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002080 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002081 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2082 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002083 kvm_cpu_vmxoff();
2084 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085}
2086
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002087static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2088{
Avi Kivity81231c62010-01-24 16:26:40 +02002089 ulong cr0;
2090
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002091 if (vcpu->fpu_active)
2092 return;
2093 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002094 cr0 = vmcs_readl(GUEST_CR0);
2095 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2096 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2097 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002098 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002099 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002100 if (is_guest_mode(vcpu))
2101 vcpu->arch.cr0_guest_owned_bits &=
2102 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002103 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002104}
2105
Avi Kivityedcafe32009-12-30 18:07:40 +02002106static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2107
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002108/*
2109 * Return the cr0 value that a nested guest would read. This is a combination
2110 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2111 * its hypervisor (cr0_read_shadow).
2112 */
2113static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2114{
2115 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2116 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2117}
2118static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2119{
2120 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2121 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2122}
2123
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002124static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2125{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002126 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2127 * set this *before* calling this function.
2128 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002129 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002130 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002131 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002132 vcpu->arch.cr0_guest_owned_bits = 0;
2133 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002134 if (is_guest_mode(vcpu)) {
2135 /*
2136 * L1's specified read shadow might not contain the TS bit,
2137 * so now that we turned on shadowing of this bit, we need to
2138 * set this bit of the shadow. Like in nested_vmx_run we need
2139 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2140 * up-to-date here because we just decached cr0.TS (and we'll
2141 * only update vmcs12->guest_cr0 on nested exit).
2142 */
2143 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2144 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2145 (vcpu->arch.cr0 & X86_CR0_TS);
2146 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2147 } else
2148 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002149}
2150
Avi Kivity6aa8b732006-12-10 02:21:36 -08002151static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2152{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002153 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002154
Avi Kivity6de12732011-03-07 12:51:22 +02002155 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2156 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2157 rflags = vmcs_readl(GUEST_RFLAGS);
2158 if (to_vmx(vcpu)->rmode.vm86_active) {
2159 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2160 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2161 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2162 }
2163 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002164 }
Avi Kivity6de12732011-03-07 12:51:22 +02002165 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166}
2167
2168static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2169{
Avi Kivity6de12732011-03-07 12:51:22 +02002170 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2171 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002172 if (to_vmx(vcpu)->rmode.vm86_active) {
2173 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002174 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002175 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176 vmcs_writel(GUEST_RFLAGS, rflags);
2177}
2178
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002179static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002180{
2181 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2182 int ret = 0;
2183
2184 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002185 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002186 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002187 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002188
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002189 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002190}
2191
2192static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2193{
2194 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2195 u32 interruptibility = interruptibility_old;
2196
2197 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2198
Jan Kiszka48005f62010-02-19 19:38:07 +01002199 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002200 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002201 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002202 interruptibility |= GUEST_INTR_STATE_STI;
2203
2204 if ((interruptibility != interruptibility_old))
2205 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2206}
2207
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2209{
2210 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002211
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002212 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002213 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002214 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002215
Glauber Costa2809f5d2009-05-12 16:21:05 -04002216 /* skipping an emulated instruction also counts */
2217 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218}
2219
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002220/*
2221 * KVM wants to inject page-faults which it got to the guest. This function
2222 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002223 */
Gleb Natapove011c662013-09-25 12:51:35 +03002224static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002225{
2226 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2227
Gleb Natapove011c662013-09-25 12:51:35 +03002228 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002229 return 0;
2230
Jan Kiszka533558b2014-01-04 18:47:20 +01002231 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2232 vmcs_read32(VM_EXIT_INTR_INFO),
2233 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002234 return 1;
2235}
2236
Avi Kivity298101d2007-11-25 13:41:11 +02002237static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002238 bool has_error_code, u32 error_code,
2239 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002240{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002242 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002243
Gleb Natapove011c662013-09-25 12:51:35 +03002244 if (!reinject && is_guest_mode(vcpu) &&
2245 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002246 return;
2247
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002248 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002249 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002250 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2251 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002252
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002253 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002254 int inc_eip = 0;
2255 if (kvm_exception_is_soft(nr))
2256 inc_eip = vcpu->arch.event_exit_inst_len;
2257 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002258 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002259 return;
2260 }
2261
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002262 if (kvm_exception_is_soft(nr)) {
2263 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2264 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002265 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2266 } else
2267 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2268
2269 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002270}
2271
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002272static bool vmx_rdtscp_supported(void)
2273{
2274 return cpu_has_vmx_rdtscp();
2275}
2276
Mao, Junjiead756a12012-07-02 01:18:48 +00002277static bool vmx_invpcid_supported(void)
2278{
2279 return cpu_has_vmx_invpcid() && enable_ept;
2280}
2281
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282/*
Eddie Donga75beee2007-05-17 18:55:15 +03002283 * Swap MSR entry in host/guest MSR entry array.
2284 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002285static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002286{
Avi Kivity26bb0982009-09-07 11:14:12 +03002287 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002288
2289 tmp = vmx->guest_msrs[to];
2290 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2291 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002292}
2293
Yang Zhang8d146952013-01-25 10:18:50 +08002294static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2295{
2296 unsigned long *msr_bitmap;
2297
Wincy Van670125b2015-03-04 14:31:56 +08002298 if (is_guest_mode(vcpu))
2299 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002300 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002301 if (is_long_mode(vcpu))
2302 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2303 else
2304 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2305 } else {
2306 if (is_long_mode(vcpu))
2307 msr_bitmap = vmx_msr_bitmap_longmode;
2308 else
2309 msr_bitmap = vmx_msr_bitmap_legacy;
2310 }
2311
2312 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2313}
2314
Eddie Donga75beee2007-05-17 18:55:15 +03002315/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002316 * Set up the vmcs to automatically save and restore system
2317 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2318 * mode, as fiddling with msrs is very expensive.
2319 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002320static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002321{
Avi Kivity26bb0982009-09-07 11:14:12 +03002322 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002323
Eddie Donga75beee2007-05-17 18:55:15 +03002324 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002325#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002326 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002327 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002328 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002329 move_msr_up(vmx, index, save_nmsrs++);
2330 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002331 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002332 move_msr_up(vmx, index, save_nmsrs++);
2333 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002334 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002335 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002336 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002337 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002338 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002339 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002340 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002341 * if efer.sce is enabled.
2342 */
Brian Gerst8c065852010-07-17 09:03:26 -04002343 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002344 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002345 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002346 }
Eddie Donga75beee2007-05-17 18:55:15 +03002347#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002348 index = __find_msr_index(vmx, MSR_EFER);
2349 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002350 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002351
Avi Kivity26bb0982009-09-07 11:14:12 +03002352 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002353
Yang Zhang8d146952013-01-25 10:18:50 +08002354 if (cpu_has_vmx_msr_bitmap())
2355 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002356}
2357
2358/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359 * reads and returns guest's timestamp counter "register"
2360 * guest_tsc = host_tsc + tsc_offset -- 21.3
2361 */
2362static u64 guest_read_tsc(void)
2363{
2364 u64 host_tsc, tsc_offset;
2365
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002366 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002367 tsc_offset = vmcs_read64(TSC_OFFSET);
2368 return host_tsc + tsc_offset;
2369}
2370
2371/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002372 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2373 * counter, even if a nested guest (L2) is currently running.
2374 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002375static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002376{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002377 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002378
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002379 tsc_offset = is_guest_mode(vcpu) ?
2380 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2381 vmcs_read64(TSC_OFFSET);
2382 return host_tsc + tsc_offset;
2383}
2384
2385/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002386 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2387 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002388 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002389static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002390{
Zachary Amsdencc578282012-02-03 15:43:50 -02002391 if (!scale)
2392 return;
2393
2394 if (user_tsc_khz > tsc_khz) {
2395 vcpu->arch.tsc_catchup = 1;
2396 vcpu->arch.tsc_always_catchup = 1;
2397 } else
2398 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002399}
2400
Will Auldba904632012-11-29 12:42:50 -08002401static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2402{
2403 return vmcs_read64(TSC_OFFSET);
2404}
2405
Joerg Roedel4051b182011-03-25 09:44:49 +01002406/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002407 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002408 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002409static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002410{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002411 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002412 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002413 * We're here if L1 chose not to trap WRMSR to TSC. According
2414 * to the spec, this should set L1's TSC; The offset that L1
2415 * set for L2 remains unchanged, and still needs to be added
2416 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002417 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002418 struct vmcs12 *vmcs12;
2419 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2420 /* recalculate vmcs02.TSC_OFFSET: */
2421 vmcs12 = get_vmcs12(vcpu);
2422 vmcs_write64(TSC_OFFSET, offset +
2423 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2424 vmcs12->tsc_offset : 0));
2425 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002426 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2427 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002428 vmcs_write64(TSC_OFFSET, offset);
2429 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002430}
2431
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002432static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002433{
2434 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002435
Zachary Amsdene48672f2010-08-19 22:07:23 -10002436 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002437 if (is_guest_mode(vcpu)) {
2438 /* Even when running L2, the adjustment needs to apply to L1 */
2439 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002440 } else
2441 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2442 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002443}
2444
Joerg Roedel857e4092011-03-25 09:44:50 +01002445static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2446{
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002447 return target_tsc - rdtsc();
Joerg Roedel857e4092011-03-25 09:44:50 +01002448}
2449
Nadav Har'El801d3422011-05-25 23:02:23 +03002450static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2451{
2452 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2453 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2454}
2455
2456/*
2457 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2458 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2459 * all guests if the "nested" module option is off, and can also be disabled
2460 * for a single guest by disabling its VMX cpuid bit.
2461 */
2462static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2463{
2464 return nested && guest_cpuid_has_vmx(vcpu);
2465}
2466
Avi Kivity6aa8b732006-12-10 02:21:36 -08002467/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002468 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2469 * returned for the various VMX controls MSRs when nested VMX is enabled.
2470 * The same values should also be used to verify that vmcs12 control fields are
2471 * valid during nested entry from L1 to L2.
2472 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2473 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2474 * bit in the high half is on if the corresponding bit in the control field
2475 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002476 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002477static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002478{
2479 /*
2480 * Note that as a general rule, the high half of the MSRs (bits in
2481 * the control fields which may be 1) should be initialized by the
2482 * intersection of the underlying hardware's MSR (i.e., features which
2483 * can be supported) and the list of features we want to expose -
2484 * because they are known to be properly supported in our code.
2485 * Also, usually, the low half of the MSRs (bits which must be 1) can
2486 * be set to 0, meaning that L1 may turn off any of these bits. The
2487 * reason is that if one of these bits is necessary, it will appear
2488 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2489 * fields of vmcs01 and vmcs02, will turn these bits off - and
2490 * nested_vmx_exit_handled() will not pass related exits to L1.
2491 * These rules have exceptions below.
2492 */
2493
2494 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002495 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002496 vmx->nested.nested_vmx_pinbased_ctls_low,
2497 vmx->nested.nested_vmx_pinbased_ctls_high);
2498 vmx->nested.nested_vmx_pinbased_ctls_low |=
2499 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2500 vmx->nested.nested_vmx_pinbased_ctls_high &=
2501 PIN_BASED_EXT_INTR_MASK |
2502 PIN_BASED_NMI_EXITING |
2503 PIN_BASED_VIRTUAL_NMIS;
2504 vmx->nested.nested_vmx_pinbased_ctls_high |=
2505 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002506 PIN_BASED_VMX_PREEMPTION_TIMER;
Paolo Bonzini35754c92015-07-29 12:05:37 +02002507 if (vmx_cpu_uses_apicv(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002508 vmx->nested.nested_vmx_pinbased_ctls_high |=
2509 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002510
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002511 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002512 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002513 vmx->nested.nested_vmx_exit_ctls_low,
2514 vmx->nested.nested_vmx_exit_ctls_high);
2515 vmx->nested.nested_vmx_exit_ctls_low =
2516 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002517
Wincy Vanb9c237b2015-02-03 23:56:30 +08002518 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002519#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002520 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002521#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002522 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002523 vmx->nested.nested_vmx_exit_ctls_high |=
2524 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002525 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002526 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2527
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002528 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002529 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002530
Jan Kiszka2996fca2014-06-16 13:59:43 +02002531 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002532 vmx->nested.nested_vmx_true_exit_ctls_low =
2533 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002534 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2535
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002536 /* entry controls */
2537 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002538 vmx->nested.nested_vmx_entry_ctls_low,
2539 vmx->nested.nested_vmx_entry_ctls_high);
2540 vmx->nested.nested_vmx_entry_ctls_low =
2541 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2542 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002543#ifdef CONFIG_X86_64
2544 VM_ENTRY_IA32E_MODE |
2545#endif
2546 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002547 vmx->nested.nested_vmx_entry_ctls_high |=
2548 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002549 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002550 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002551
Jan Kiszka2996fca2014-06-16 13:59:43 +02002552 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002553 vmx->nested.nested_vmx_true_entry_ctls_low =
2554 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002555 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2556
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002557 /* cpu-based controls */
2558 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002559 vmx->nested.nested_vmx_procbased_ctls_low,
2560 vmx->nested.nested_vmx_procbased_ctls_high);
2561 vmx->nested.nested_vmx_procbased_ctls_low =
2562 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2563 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002564 CPU_BASED_VIRTUAL_INTR_PENDING |
2565 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002566 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2567 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2568 CPU_BASED_CR3_STORE_EXITING |
2569#ifdef CONFIG_X86_64
2570 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2571#endif
2572 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002573 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2574 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2575 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2576 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002577 /*
2578 * We can allow some features even when not supported by the
2579 * hardware. For example, L1 can specify an MSR bitmap - and we
2580 * can use it to avoid exits to L1 - even when L0 runs L2
2581 * without MSR bitmaps.
2582 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002583 vmx->nested.nested_vmx_procbased_ctls_high |=
2584 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002585 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002586
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002587 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002588 vmx->nested.nested_vmx_true_procbased_ctls_low =
2589 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002590 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2591
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002592 /* secondary cpu-based controls */
2593 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002594 vmx->nested.nested_vmx_secondary_ctls_low,
2595 vmx->nested.nested_vmx_secondary_ctls_high);
2596 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2597 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002598 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002599 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002600 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002601 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002602 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002603 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002604 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002605 SECONDARY_EXEC_XSAVES |
2606 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002607
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002608 if (enable_ept) {
2609 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002610 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002611 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002612 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002613 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2614 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002615 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002616 /*
Bandan Das4b855072014-04-19 18:17:44 -04002617 * For nested guests, we don't do anything specific
2618 * for single context invalidation. Hence, only advertise
2619 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002620 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002621 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002622 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002623 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002624
Wanpeng Li089d7b62015-10-13 09:18:37 -07002625 if (enable_vpid)
2626 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2627 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2628 else
2629 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002630
Radim Krčmář0790ec12015-03-17 14:02:32 +01002631 if (enable_unrestricted_guest)
2632 vmx->nested.nested_vmx_secondary_ctls_high |=
2633 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2634
Jan Kiszkac18911a2013-03-13 16:06:41 +01002635 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002636 rdmsr(MSR_IA32_VMX_MISC,
2637 vmx->nested.nested_vmx_misc_low,
2638 vmx->nested.nested_vmx_misc_high);
2639 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2640 vmx->nested.nested_vmx_misc_low |=
2641 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002642 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002643 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002644}
2645
2646static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2647{
2648 /*
2649 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2650 */
2651 return ((control & high) | low) == control;
2652}
2653
2654static inline u64 vmx_control_msr(u32 low, u32 high)
2655{
2656 return low | ((u64)high << 32);
2657}
2658
Jan Kiszkacae50132014-01-04 18:47:22 +01002659/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002660static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2661{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002662 struct vcpu_vmx *vmx = to_vmx(vcpu);
2663
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002664 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002665 case MSR_IA32_VMX_BASIC:
2666 /*
2667 * This MSR reports some information about VMX support. We
2668 * should return information about the VMX we emulate for the
2669 * guest, and the VMCS structure we give it - not about the
2670 * VMX support of the underlying hardware.
2671 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002672 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002673 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2674 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2675 break;
2676 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2677 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002678 *pdata = vmx_control_msr(
2679 vmx->nested.nested_vmx_pinbased_ctls_low,
2680 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002681 break;
2682 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002683 *pdata = vmx_control_msr(
2684 vmx->nested.nested_vmx_true_procbased_ctls_low,
2685 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002686 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002688 *pdata = vmx_control_msr(
2689 vmx->nested.nested_vmx_procbased_ctls_low,
2690 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691 break;
2692 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002693 *pdata = vmx_control_msr(
2694 vmx->nested.nested_vmx_true_exit_ctls_low,
2695 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002696 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002697 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002698 *pdata = vmx_control_msr(
2699 vmx->nested.nested_vmx_exit_ctls_low,
2700 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002701 break;
2702 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002703 *pdata = vmx_control_msr(
2704 vmx->nested.nested_vmx_true_entry_ctls_low,
2705 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002706 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002707 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002708 *pdata = vmx_control_msr(
2709 vmx->nested.nested_vmx_entry_ctls_low,
2710 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002711 break;
2712 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 *pdata = vmx_control_msr(
2714 vmx->nested.nested_vmx_misc_low,
2715 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002716 break;
2717 /*
2718 * These MSRs specify bits which the guest must keep fixed (on or off)
2719 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2720 * We picked the standard core2 setting.
2721 */
2722#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2723#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2724 case MSR_IA32_VMX_CR0_FIXED0:
2725 *pdata = VMXON_CR0_ALWAYSON;
2726 break;
2727 case MSR_IA32_VMX_CR0_FIXED1:
2728 *pdata = -1ULL;
2729 break;
2730 case MSR_IA32_VMX_CR4_FIXED0:
2731 *pdata = VMXON_CR4_ALWAYSON;
2732 break;
2733 case MSR_IA32_VMX_CR4_FIXED1:
2734 *pdata = -1ULL;
2735 break;
2736 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002737 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002738 break;
2739 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002740 *pdata = vmx_control_msr(
2741 vmx->nested.nested_vmx_secondary_ctls_low,
2742 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002743 break;
2744 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002745 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002746 *pdata = vmx->nested.nested_vmx_ept_caps |
2747 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002748 break;
2749 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002751 }
2752
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002753 return 0;
2754}
2755
2756/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 * Reads an msr value (of 'msr_index') into 'pdata'.
2758 * Returns 0 on success, non-0 otherwise.
2759 * Assumes vcpu_load() was already called.
2760 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002761static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762{
Avi Kivity26bb0982009-09-07 11:14:12 +03002763 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002765 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002766#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002768 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769 break;
2770 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002771 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002773 case MSR_KERNEL_GS_BASE:
2774 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002775 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002776 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002777#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002779 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302780 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002781 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 break;
2783 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002784 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785 break;
2786 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002787 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788 break;
2789 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002790 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002791 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002792 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002793 if (!vmx_mpx_supported())
2794 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002795 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002796 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002797 case MSR_IA32_FEATURE_CONTROL:
2798 if (!nested_vmx_allowed(vcpu))
2799 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002800 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002801 break;
2802 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2803 if (!nested_vmx_allowed(vcpu))
2804 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002805 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002806 case MSR_IA32_XSS:
2807 if (!vmx_xsaves_supported())
2808 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002809 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002810 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002811 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002812 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002813 return 1;
2814 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002816 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002817 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002818 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002819 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002821 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822 }
2823
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824 return 0;
2825}
2826
Jan Kiszkacae50132014-01-04 18:47:22 +01002827static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2828
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829/*
2830 * Writes msr value into into the appropriate "register".
2831 * Returns 0 on success, non-0 otherwise.
2832 * Assumes vcpu_load() was already called.
2833 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002834static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002835{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002836 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002837 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002838 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002839 u32 msr_index = msr_info->index;
2840 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002841
Avi Kivity6aa8b732006-12-10 02:21:36 -08002842 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002843 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002844 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002845 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002846#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002848 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002849 vmcs_writel(GUEST_FS_BASE, data);
2850 break;
2851 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002852 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 vmcs_writel(GUEST_GS_BASE, data);
2854 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002855 case MSR_KERNEL_GS_BASE:
2856 vmx_load_host_state(vmx);
2857 vmx->msr_guest_kernel_gs_base = data;
2858 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859#endif
2860 case MSR_IA32_SYSENTER_CS:
2861 vmcs_write32(GUEST_SYSENTER_CS, data);
2862 break;
2863 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002864 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002865 break;
2866 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002867 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002869 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002870 if (!vmx_mpx_supported())
2871 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002872 vmcs_write64(GUEST_BNDCFGS, data);
2873 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302874 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002875 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002877 case MSR_IA32_CR_PAT:
2878 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002879 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2880 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002881 vmcs_write64(GUEST_IA32_PAT, data);
2882 vcpu->arch.pat = data;
2883 break;
2884 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002885 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002886 break;
Will Auldba904632012-11-29 12:42:50 -08002887 case MSR_IA32_TSC_ADJUST:
2888 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002889 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002890 case MSR_IA32_FEATURE_CONTROL:
2891 if (!nested_vmx_allowed(vcpu) ||
2892 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2893 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2894 return 1;
2895 vmx->nested.msr_ia32_feature_control = data;
2896 if (msr_info->host_initiated && data == 0)
2897 vmx_leave_nested(vcpu);
2898 break;
2899 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2900 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002901 case MSR_IA32_XSS:
2902 if (!vmx_xsaves_supported())
2903 return 1;
2904 /*
2905 * The only supported bit as of Skylake is bit 8, but
2906 * it is not supported on KVM.
2907 */
2908 if (data != 0)
2909 return 1;
2910 vcpu->arch.ia32_xss = data;
2911 if (vcpu->arch.ia32_xss != host_xss)
2912 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2913 vcpu->arch.ia32_xss, host_xss);
2914 else
2915 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2916 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002917 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002918 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002919 return 1;
2920 /* Check reserved bit, higher 32 bits should be zero */
2921 if ((data >> 32) != 0)
2922 return 1;
2923 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002924 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002925 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002926 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002927 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002928 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002929 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2930 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002931 ret = kvm_set_shared_msr(msr->index, msr->data,
2932 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002933 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002934 if (ret)
2935 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002936 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002937 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002939 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940 }
2941
Eddie Dong2cc51562007-05-21 07:28:09 +03002942 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943}
2944
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002945static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002947 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2948 switch (reg) {
2949 case VCPU_REGS_RSP:
2950 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2951 break;
2952 case VCPU_REGS_RIP:
2953 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2954 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002955 case VCPU_EXREG_PDPTR:
2956 if (enable_ept)
2957 ept_save_pdptrs(vcpu);
2958 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002959 default:
2960 break;
2961 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962}
2963
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964static __init int cpu_has_kvm_support(void)
2965{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002966 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967}
2968
2969static __init int vmx_disabled_by_bios(void)
2970{
2971 u64 msr;
2972
2973 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002974 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002975 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002976 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2977 && tboot_enabled())
2978 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002979 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002980 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002981 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002982 && !tboot_enabled()) {
2983 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002984 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002985 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002986 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002987 /* launched w/o TXT and VMX disabled */
2988 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2989 && !tboot_enabled())
2990 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002991 }
2992
2993 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994}
2995
Dongxiao Xu7725b892010-05-11 18:29:38 +08002996static void kvm_cpu_vmxon(u64 addr)
2997{
2998 asm volatile (ASM_VMX_VMXON_RAX
2999 : : "a"(&addr), "m"(addr)
3000 : "memory", "cc");
3001}
3002
Radim Krčmář13a34e02014-08-28 15:13:03 +02003003static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004{
3005 int cpu = raw_smp_processor_id();
3006 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003007 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003008
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003009 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003010 return -EBUSY;
3011
Nadav Har'Eld462b812011-05-24 15:26:10 +03003012 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003013 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3014 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003015
3016 /*
3017 * Now we can enable the vmclear operation in kdump
3018 * since the loaded_vmcss_on_cpu list on this cpu
3019 * has been initialized.
3020 *
3021 * Though the cpu is not in VMX operation now, there
3022 * is no problem to enable the vmclear operation
3023 * for the loaded_vmcss_on_cpu list is empty!
3024 */
3025 crash_enable_local_vmclear(cpu);
3026
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003028
3029 test_bits = FEATURE_CONTROL_LOCKED;
3030 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3031 if (tboot_enabled())
3032 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3033
3034 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003035 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003036 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3037 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003038 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003039
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003040 if (vmm_exclusive) {
3041 kvm_cpu_vmxon(phys_addr);
3042 ept_sync_global();
3043 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003044
Christoph Lameter89cbc762014-08-17 12:30:40 -05003045 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003046
Alexander Graf10474ae2009-09-15 11:37:46 +02003047 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048}
3049
Nadav Har'Eld462b812011-05-24 15:26:10 +03003050static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003051{
3052 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003053 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003054
Nadav Har'Eld462b812011-05-24 15:26:10 +03003055 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3056 loaded_vmcss_on_cpu_link)
3057 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003058}
3059
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003060
3061/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3062 * tricks.
3063 */
3064static void kvm_cpu_vmxoff(void)
3065{
3066 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003067}
3068
Radim Krčmář13a34e02014-08-28 15:13:03 +02003069static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003071 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003072 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003073 kvm_cpu_vmxoff();
3074 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003075 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076}
3077
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003078static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003079 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080{
3081 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003082 u32 ctl = ctl_min | ctl_opt;
3083
3084 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3085
3086 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3087 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3088
3089 /* Ensure minimum (required) set of control bits are supported. */
3090 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003091 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003092
3093 *result = ctl;
3094 return 0;
3095}
3096
Avi Kivity110312c2010-12-21 12:54:20 +02003097static __init bool allow_1_setting(u32 msr, u32 ctl)
3098{
3099 u32 vmx_msr_low, vmx_msr_high;
3100
3101 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3102 return vmx_msr_high & ctl;
3103}
3104
Yang, Sheng002c7f72007-07-31 14:23:01 +03003105static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003106{
3107 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003108 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003109 u32 _pin_based_exec_control = 0;
3110 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003111 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003112 u32 _vmexit_control = 0;
3113 u32 _vmentry_control = 0;
3114
Raghavendra K T10166742012-02-07 23:19:20 +05303115 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003116#ifdef CONFIG_X86_64
3117 CPU_BASED_CR8_LOAD_EXITING |
3118 CPU_BASED_CR8_STORE_EXITING |
3119#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003120 CPU_BASED_CR3_LOAD_EXITING |
3121 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003122 CPU_BASED_USE_IO_BITMAPS |
3123 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003124 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003125 CPU_BASED_MWAIT_EXITING |
3126 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003127 CPU_BASED_INVLPG_EXITING |
3128 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003129
Sheng Yangf78e0e22007-10-29 09:40:42 +08003130 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003131 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003132 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003133 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3134 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003135 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003136#ifdef CONFIG_X86_64
3137 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3138 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3139 ~CPU_BASED_CR8_STORE_EXITING;
3140#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003141 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003142 min2 = 0;
3143 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003144 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003145 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003146 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003147 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003148 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003149 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003150 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003151 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003152 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003153 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003154 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003155 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003156 SECONDARY_EXEC_ENABLE_PML |
3157 SECONDARY_EXEC_PCOMMIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08003158 if (adjust_vmx_controls(min2, opt2,
3159 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003160 &_cpu_based_2nd_exec_control) < 0)
3161 return -EIO;
3162 }
3163#ifndef CONFIG_X86_64
3164 if (!(_cpu_based_2nd_exec_control &
3165 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3166 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3167#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003168
3169 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3170 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003171 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003172 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3173 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003174
Sheng Yangd56f5462008-04-25 10:13:16 +08003175 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003176 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3177 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003178 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3179 CPU_BASED_CR3_STORE_EXITING |
3180 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003181 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3182 vmx_capability.ept, vmx_capability.vpid);
3183 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003184
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003185 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003186#ifdef CONFIG_X86_64
3187 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3188#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003189 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003190 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003191 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3192 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003193 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003194
Yang Zhang01e439b2013-04-11 19:25:12 +08003195 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3196 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3197 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3198 &_pin_based_exec_control) < 0)
3199 return -EIO;
3200
3201 if (!(_cpu_based_2nd_exec_control &
3202 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3203 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3204 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3205
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003206 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003207 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003208 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3209 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003210 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003212 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003213
3214 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3215 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003216 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003217
3218#ifdef CONFIG_X86_64
3219 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3220 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003221 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003222#endif
3223
3224 /* Require Write-Back (WB) memory type for VMCS accesses. */
3225 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003226 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003227
Yang, Sheng002c7f72007-07-31 14:23:01 +03003228 vmcs_conf->size = vmx_msr_high & 0x1fff;
3229 vmcs_conf->order = get_order(vmcs_config.size);
3230 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003231
Yang, Sheng002c7f72007-07-31 14:23:01 +03003232 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3233 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003234 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003235 vmcs_conf->vmexit_ctrl = _vmexit_control;
3236 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003237
Avi Kivity110312c2010-12-21 12:54:20 +02003238 cpu_has_load_ia32_efer =
3239 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3240 VM_ENTRY_LOAD_IA32_EFER)
3241 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3242 VM_EXIT_LOAD_IA32_EFER);
3243
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003244 cpu_has_load_perf_global_ctrl =
3245 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3246 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3247 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3248 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3249
3250 /*
3251 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3252 * but due to arrata below it can't be used. Workaround is to use
3253 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3254 *
3255 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3256 *
3257 * AAK155 (model 26)
3258 * AAP115 (model 30)
3259 * AAT100 (model 37)
3260 * BC86,AAY89,BD102 (model 44)
3261 * BA97 (model 46)
3262 *
3263 */
3264 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3265 switch (boot_cpu_data.x86_model) {
3266 case 26:
3267 case 30:
3268 case 37:
3269 case 44:
3270 case 46:
3271 cpu_has_load_perf_global_ctrl = false;
3272 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3273 "does not work properly. Using workaround\n");
3274 break;
3275 default:
3276 break;
3277 }
3278 }
3279
Wanpeng Li20300092014-12-02 19:14:59 +08003280 if (cpu_has_xsaves)
3281 rdmsrl(MSR_IA32_XSS, host_xss);
3282
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003283 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003284}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003285
3286static struct vmcs *alloc_vmcs_cpu(int cpu)
3287{
3288 int node = cpu_to_node(cpu);
3289 struct page *pages;
3290 struct vmcs *vmcs;
3291
Vlastimil Babka96db8002015-09-08 15:03:50 -07003292 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 if (!pages)
3294 return NULL;
3295 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003296 memset(vmcs, 0, vmcs_config.size);
3297 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298 return vmcs;
3299}
3300
3301static struct vmcs *alloc_vmcs(void)
3302{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003303 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304}
3305
3306static void free_vmcs(struct vmcs *vmcs)
3307{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003308 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309}
3310
Nadav Har'Eld462b812011-05-24 15:26:10 +03003311/*
3312 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3313 */
3314static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3315{
3316 if (!loaded_vmcs->vmcs)
3317 return;
3318 loaded_vmcs_clear(loaded_vmcs);
3319 free_vmcs(loaded_vmcs->vmcs);
3320 loaded_vmcs->vmcs = NULL;
3321}
3322
Sam Ravnborg39959582007-06-01 00:47:13 -07003323static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324{
3325 int cpu;
3326
Zachary Amsden3230bb42009-09-29 11:38:37 -10003327 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003329 per_cpu(vmxarea, cpu) = NULL;
3330 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331}
3332
Bandan Dasfe2b2012014-04-21 15:20:14 -04003333static void init_vmcs_shadow_fields(void)
3334{
3335 int i, j;
3336
3337 /* No checks for read only fields yet */
3338
3339 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3340 switch (shadow_read_write_fields[i]) {
3341 case GUEST_BNDCFGS:
3342 if (!vmx_mpx_supported())
3343 continue;
3344 break;
3345 default:
3346 break;
3347 }
3348
3349 if (j < i)
3350 shadow_read_write_fields[j] =
3351 shadow_read_write_fields[i];
3352 j++;
3353 }
3354 max_shadow_read_write_fields = j;
3355
3356 /* shadowed fields guest access without vmexit */
3357 for (i = 0; i < max_shadow_read_write_fields; i++) {
3358 clear_bit(shadow_read_write_fields[i],
3359 vmx_vmwrite_bitmap);
3360 clear_bit(shadow_read_write_fields[i],
3361 vmx_vmread_bitmap);
3362 }
3363 for (i = 0; i < max_shadow_read_only_fields; i++)
3364 clear_bit(shadow_read_only_fields[i],
3365 vmx_vmread_bitmap);
3366}
3367
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368static __init int alloc_kvm_area(void)
3369{
3370 int cpu;
3371
Zachary Amsden3230bb42009-09-29 11:38:37 -10003372 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003373 struct vmcs *vmcs;
3374
3375 vmcs = alloc_vmcs_cpu(cpu);
3376 if (!vmcs) {
3377 free_kvm_area();
3378 return -ENOMEM;
3379 }
3380
3381 per_cpu(vmxarea, cpu) = vmcs;
3382 }
3383 return 0;
3384}
3385
Gleb Natapov14168782013-01-21 15:36:49 +02003386static bool emulation_required(struct kvm_vcpu *vcpu)
3387{
3388 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3389}
3390
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003391static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003392 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003394 if (!emulate_invalid_guest_state) {
3395 /*
3396 * CS and SS RPL should be equal during guest entry according
3397 * to VMX spec, but in reality it is not always so. Since vcpu
3398 * is in the middle of the transition from real mode to
3399 * protected mode it is safe to assume that RPL 0 is a good
3400 * default value.
3401 */
3402 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003403 save->selector &= ~SEGMENT_RPL_MASK;
3404 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003405 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003406 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003407 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408}
3409
3410static void enter_pmode(struct kvm_vcpu *vcpu)
3411{
3412 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003413 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414
Gleb Natapovd99e4152012-12-20 16:57:45 +02003415 /*
3416 * Update real mode segment cache. It may be not up-to-date if sement
3417 * register was written while vcpu was in a guest mode.
3418 */
3419 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3420 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3421 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3422 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3423 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3424 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3425
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003426 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427
Avi Kivity2fb92db2011-04-27 19:42:18 +03003428 vmx_segment_cache_clear(vmx);
3429
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003430 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003431
3432 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003433 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3434 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435 vmcs_writel(GUEST_RFLAGS, flags);
3436
Rusty Russell66aee912007-07-17 23:34:16 +10003437 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3438 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003439
3440 update_exception_bitmap(vcpu);
3441
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003442 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3443 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3444 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3445 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3446 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3447 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448}
3449
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003450static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451{
Mathias Krause772e0312012-08-30 01:30:19 +02003452 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003453 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003454
Gleb Natapovd99e4152012-12-20 16:57:45 +02003455 var.dpl = 0x3;
3456 if (seg == VCPU_SREG_CS)
3457 var.type = 0x3;
3458
3459 if (!emulate_invalid_guest_state) {
3460 var.selector = var.base >> 4;
3461 var.base = var.base & 0xffff0;
3462 var.limit = 0xffff;
3463 var.g = 0;
3464 var.db = 0;
3465 var.present = 1;
3466 var.s = 1;
3467 var.l = 0;
3468 var.unusable = 0;
3469 var.type = 0x3;
3470 var.avl = 0;
3471 if (save->base & 0xf)
3472 printk_once(KERN_WARNING "kvm: segment base is not "
3473 "paragraph aligned when entering "
3474 "protected mode (seg=%d)", seg);
3475 }
3476
3477 vmcs_write16(sf->selector, var.selector);
3478 vmcs_write32(sf->base, var.base);
3479 vmcs_write32(sf->limit, var.limit);
3480 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003481}
3482
3483static void enter_rmode(struct kvm_vcpu *vcpu)
3484{
3485 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003486 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003487
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003488 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3489 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3490 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3491 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3492 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003493 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3494 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003495
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003496 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003497
Gleb Natapov776e58e2011-03-13 12:34:27 +02003498 /*
3499 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003500 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003501 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003502 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003503 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3504 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003505
Avi Kivity2fb92db2011-04-27 19:42:18 +03003506 vmx_segment_cache_clear(vmx);
3507
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003508 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003509 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003510 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3511
3512 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003513 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003514
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003515 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516
3517 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003518 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519 update_exception_bitmap(vcpu);
3520
Gleb Natapovd99e4152012-12-20 16:57:45 +02003521 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3522 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3523 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3524 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3525 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3526 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003527
Eddie Dong8668a3c2007-10-10 14:26:45 +08003528 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529}
3530
Amit Shah401d10d2009-02-20 22:53:37 +05303531static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3532{
3533 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003534 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3535
3536 if (!msr)
3537 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303538
Avi Kivity44ea2b12009-09-06 15:55:37 +03003539 /*
3540 * Force kernel_gs_base reloading before EFER changes, as control
3541 * of this msr depends on is_long_mode().
3542 */
3543 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003544 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303545 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003546 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303547 msr->data = efer;
3548 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003549 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303550
3551 msr->data = efer & ~EFER_LME;
3552 }
3553 setup_msrs(vmx);
3554}
3555
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003556#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557
3558static void enter_lmode(struct kvm_vcpu *vcpu)
3559{
3560 u32 guest_tr_ar;
3561
Avi Kivity2fb92db2011-04-27 19:42:18 +03003562 vmx_segment_cache_clear(to_vmx(vcpu));
3563
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003565 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003566 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3567 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003568 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003569 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3570 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571 }
Avi Kivityda38f432010-07-06 11:30:49 +03003572 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003573}
3574
3575static void exit_lmode(struct kvm_vcpu *vcpu)
3576{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003577 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003578 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003579}
3580
3581#endif
3582
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003583static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003584{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003585 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003586 if (enable_ept) {
3587 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3588 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003589 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003590 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003591}
3592
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003593static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3594{
3595 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3596}
3597
Avi Kivitye8467fd2009-12-29 18:43:06 +02003598static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3599{
3600 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3601
3602 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3603 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3604}
3605
Avi Kivityaff48ba2010-12-05 18:56:11 +02003606static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3607{
3608 if (enable_ept && is_paging(vcpu))
3609 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3610 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3611}
3612
Anthony Liguori25c4c272007-04-27 09:29:21 +03003613static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003614{
Avi Kivityfc78f512009-12-07 12:16:48 +02003615 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3616
3617 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3618 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003619}
3620
Sheng Yang14394422008-04-28 12:24:45 +08003621static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3622{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003623 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3624
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003625 if (!test_bit(VCPU_EXREG_PDPTR,
3626 (unsigned long *)&vcpu->arch.regs_dirty))
3627 return;
3628
Sheng Yang14394422008-04-28 12:24:45 +08003629 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003630 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3631 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3632 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3633 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003634 }
3635}
3636
Avi Kivity8f5d5492009-05-31 18:41:29 +03003637static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3638{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003639 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3640
Avi Kivity8f5d5492009-05-31 18:41:29 +03003641 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003642 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3643 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3644 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3645 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003646 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003647
3648 __set_bit(VCPU_EXREG_PDPTR,
3649 (unsigned long *)&vcpu->arch.regs_avail);
3650 __set_bit(VCPU_EXREG_PDPTR,
3651 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003652}
3653
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003654static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003655
3656static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3657 unsigned long cr0,
3658 struct kvm_vcpu *vcpu)
3659{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003660 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3661 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003662 if (!(cr0 & X86_CR0_PG)) {
3663 /* From paging/starting to nonpaging */
3664 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003665 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003666 (CPU_BASED_CR3_LOAD_EXITING |
3667 CPU_BASED_CR3_STORE_EXITING));
3668 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003669 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003670 } else if (!is_paging(vcpu)) {
3671 /* From nonpaging to paging */
3672 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003673 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003674 ~(CPU_BASED_CR3_LOAD_EXITING |
3675 CPU_BASED_CR3_STORE_EXITING));
3676 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003677 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003678 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003679
3680 if (!(cr0 & X86_CR0_WP))
3681 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003682}
3683
Avi Kivity6aa8b732006-12-10 02:21:36 -08003684static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3685{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003686 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003687 unsigned long hw_cr0;
3688
Gleb Natapov50378782013-02-04 16:00:28 +02003689 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003690 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003691 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003692 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003693 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003694
Gleb Natapov218e7632013-01-21 15:36:45 +02003695 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3696 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003697
Gleb Natapov218e7632013-01-21 15:36:45 +02003698 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3699 enter_rmode(vcpu);
3700 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003702#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003703 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003704 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003705 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003706 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707 exit_lmode(vcpu);
3708 }
3709#endif
3710
Avi Kivity089d0342009-03-23 18:26:32 +02003711 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003712 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3713
Avi Kivity02daab22009-12-30 12:40:26 +02003714 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003715 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003716
Avi Kivity6aa8b732006-12-10 02:21:36 -08003717 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003718 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003719 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003720
3721 /* depends on vcpu->arch.cr0 to be set to a new value */
3722 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723}
3724
Sheng Yang14394422008-04-28 12:24:45 +08003725static u64 construct_eptp(unsigned long root_hpa)
3726{
3727 u64 eptp;
3728
3729 /* TODO write the value reading from MSR */
3730 eptp = VMX_EPT_DEFAULT_MT |
3731 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003732 if (enable_ept_ad_bits)
3733 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003734 eptp |= (root_hpa & PAGE_MASK);
3735
3736 return eptp;
3737}
3738
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3740{
Sheng Yang14394422008-04-28 12:24:45 +08003741 unsigned long guest_cr3;
3742 u64 eptp;
3743
3744 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003745 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003746 eptp = construct_eptp(cr3);
3747 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003748 if (is_paging(vcpu) || is_guest_mode(vcpu))
3749 guest_cr3 = kvm_read_cr3(vcpu);
3750 else
3751 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003752 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003753 }
3754
Sheng Yang2384d2b2008-01-17 15:14:33 +08003755 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003756 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003757}
3758
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003759static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003760{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003761 /*
3762 * Pass through host's Machine Check Enable value to hw_cr4, which
3763 * is in force while we are in guest mode. Do not let guests control
3764 * this bit, even if host CR4.MCE == 0.
3765 */
3766 unsigned long hw_cr4 =
3767 (cr4_read_shadow() & X86_CR4_MCE) |
3768 (cr4 & ~X86_CR4_MCE) |
3769 (to_vmx(vcpu)->rmode.vm86_active ?
3770 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003771
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003772 if (cr4 & X86_CR4_VMXE) {
3773 /*
3774 * To use VMXON (and later other VMX instructions), a guest
3775 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3776 * So basically the check on whether to allow nested VMX
3777 * is here.
3778 */
3779 if (!nested_vmx_allowed(vcpu))
3780 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003781 }
3782 if (to_vmx(vcpu)->nested.vmxon &&
3783 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003784 return 1;
3785
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003786 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003787 if (enable_ept) {
3788 if (!is_paging(vcpu)) {
3789 hw_cr4 &= ~X86_CR4_PAE;
3790 hw_cr4 |= X86_CR4_PSE;
3791 } else if (!(cr4 & X86_CR4_PAE)) {
3792 hw_cr4 &= ~X86_CR4_PAE;
3793 }
3794 }
Sheng Yang14394422008-04-28 12:24:45 +08003795
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003796 if (!enable_unrestricted_guest && !is_paging(vcpu))
3797 /*
3798 * SMEP/SMAP is disabled if CPU is in non-paging mode in
3799 * hardware. However KVM always uses paging mode without
3800 * unrestricted guest.
3801 * To emulate this behavior, SMEP/SMAP needs to be manually
3802 * disabled when guest switches to non-paging mode.
3803 */
3804 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
3805
Sheng Yang14394422008-04-28 12:24:45 +08003806 vmcs_writel(CR4_READ_SHADOW, cr4);
3807 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003808 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003809}
3810
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811static void vmx_get_segment(struct kvm_vcpu *vcpu,
3812 struct kvm_segment *var, int seg)
3813{
Avi Kivitya9179492011-01-03 14:28:52 +02003814 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815 u32 ar;
3816
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003817 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003818 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003819 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003820 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003821 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003822 var->base = vmx_read_guest_seg_base(vmx, seg);
3823 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3824 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003825 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003826 var->base = vmx_read_guest_seg_base(vmx, seg);
3827 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3828 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3829 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003830 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003831 var->type = ar & 15;
3832 var->s = (ar >> 4) & 1;
3833 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003834 /*
3835 * Some userspaces do not preserve unusable property. Since usable
3836 * segment has to be present according to VMX spec we can use present
3837 * property to amend userspace bug by making unusable segment always
3838 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3839 * segment as unusable.
3840 */
3841 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842 var->avl = (ar >> 12) & 1;
3843 var->l = (ar >> 13) & 1;
3844 var->db = (ar >> 14) & 1;
3845 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003846}
3847
Avi Kivitya9179492011-01-03 14:28:52 +02003848static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3849{
Avi Kivitya9179492011-01-03 14:28:52 +02003850 struct kvm_segment s;
3851
3852 if (to_vmx(vcpu)->rmode.vm86_active) {
3853 vmx_get_segment(vcpu, &s, seg);
3854 return s.base;
3855 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003856 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003857}
3858
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003859static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003860{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003861 struct vcpu_vmx *vmx = to_vmx(vcpu);
3862
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003863 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003864 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003865 else {
3866 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003867 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003868 }
Avi Kivity69c73022011-03-07 15:26:44 +02003869}
3870
Avi Kivity653e3102007-05-07 10:55:37 +03003871static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003872{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003873 u32 ar;
3874
Avi Kivityf0495f92012-06-07 17:06:10 +03003875 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003876 ar = 1 << 16;
3877 else {
3878 ar = var->type & 15;
3879 ar |= (var->s & 1) << 4;
3880 ar |= (var->dpl & 3) << 5;
3881 ar |= (var->present & 1) << 7;
3882 ar |= (var->avl & 1) << 12;
3883 ar |= (var->l & 1) << 13;
3884 ar |= (var->db & 1) << 14;
3885 ar |= (var->g & 1) << 15;
3886 }
Avi Kivity653e3102007-05-07 10:55:37 +03003887
3888 return ar;
3889}
3890
3891static void vmx_set_segment(struct kvm_vcpu *vcpu,
3892 struct kvm_segment *var, int seg)
3893{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003894 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003895 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003896
Avi Kivity2fb92db2011-04-27 19:42:18 +03003897 vmx_segment_cache_clear(vmx);
3898
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003899 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3900 vmx->rmode.segs[seg] = *var;
3901 if (seg == VCPU_SREG_TR)
3902 vmcs_write16(sf->selector, var->selector);
3903 else if (var->s)
3904 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003905 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003906 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003907
Avi Kivity653e3102007-05-07 10:55:37 +03003908 vmcs_writel(sf->base, var->base);
3909 vmcs_write32(sf->limit, var->limit);
3910 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003911
3912 /*
3913 * Fix the "Accessed" bit in AR field of segment registers for older
3914 * qemu binaries.
3915 * IA32 arch specifies that at the time of processor reset the
3916 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003917 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003918 * state vmexit when "unrestricted guest" mode is turned on.
3919 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3920 * tree. Newer qemu binaries with that qemu fix would not need this
3921 * kvm hack.
3922 */
3923 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003924 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003925
Gleb Natapovf924d662012-12-12 19:10:55 +02003926 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003927
3928out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003929 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930}
3931
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3933{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003934 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935
3936 *db = (ar >> 14) & 1;
3937 *l = (ar >> 13) & 1;
3938}
3939
Gleb Natapov89a27f42010-02-16 10:51:48 +02003940static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003942 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3943 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944}
3945
Gleb Natapov89a27f42010-02-16 10:51:48 +02003946static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003947{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003948 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3949 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950}
3951
Gleb Natapov89a27f42010-02-16 10:51:48 +02003952static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003954 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3955 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003956}
3957
Gleb Natapov89a27f42010-02-16 10:51:48 +02003958static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003959{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003960 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3961 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003962}
3963
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003964static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3965{
3966 struct kvm_segment var;
3967 u32 ar;
3968
3969 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003970 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003971 if (seg == VCPU_SREG_CS)
3972 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003973 ar = vmx_segment_access_rights(&var);
3974
3975 if (var.base != (var.selector << 4))
3976 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003977 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003978 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003979 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003980 return false;
3981
3982 return true;
3983}
3984
3985static bool code_segment_valid(struct kvm_vcpu *vcpu)
3986{
3987 struct kvm_segment cs;
3988 unsigned int cs_rpl;
3989
3990 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003991 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003992
Avi Kivity1872a3f2009-01-04 23:26:52 +02003993 if (cs.unusable)
3994 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003995 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003996 return false;
3997 if (!cs.s)
3998 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003999 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004000 if (cs.dpl > cs_rpl)
4001 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004002 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004003 if (cs.dpl != cs_rpl)
4004 return false;
4005 }
4006 if (!cs.present)
4007 return false;
4008
4009 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4010 return true;
4011}
4012
4013static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4014{
4015 struct kvm_segment ss;
4016 unsigned int ss_rpl;
4017
4018 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004019 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004020
Avi Kivity1872a3f2009-01-04 23:26:52 +02004021 if (ss.unusable)
4022 return true;
4023 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004024 return false;
4025 if (!ss.s)
4026 return false;
4027 if (ss.dpl != ss_rpl) /* DPL != RPL */
4028 return false;
4029 if (!ss.present)
4030 return false;
4031
4032 return true;
4033}
4034
4035static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4036{
4037 struct kvm_segment var;
4038 unsigned int rpl;
4039
4040 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004041 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004042
Avi Kivity1872a3f2009-01-04 23:26:52 +02004043 if (var.unusable)
4044 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004045 if (!var.s)
4046 return false;
4047 if (!var.present)
4048 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004049 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004050 if (var.dpl < rpl) /* DPL < RPL */
4051 return false;
4052 }
4053
4054 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4055 * rights flags
4056 */
4057 return true;
4058}
4059
4060static bool tr_valid(struct kvm_vcpu *vcpu)
4061{
4062 struct kvm_segment tr;
4063
4064 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4065
Avi Kivity1872a3f2009-01-04 23:26:52 +02004066 if (tr.unusable)
4067 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004068 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004069 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004070 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004071 return false;
4072 if (!tr.present)
4073 return false;
4074
4075 return true;
4076}
4077
4078static bool ldtr_valid(struct kvm_vcpu *vcpu)
4079{
4080 struct kvm_segment ldtr;
4081
4082 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4083
Avi Kivity1872a3f2009-01-04 23:26:52 +02004084 if (ldtr.unusable)
4085 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004086 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004087 return false;
4088 if (ldtr.type != 2)
4089 return false;
4090 if (!ldtr.present)
4091 return false;
4092
4093 return true;
4094}
4095
4096static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4097{
4098 struct kvm_segment cs, ss;
4099
4100 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4101 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4102
Nadav Amitb32a9912015-03-29 16:33:04 +03004103 return ((cs.selector & SEGMENT_RPL_MASK) ==
4104 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004105}
4106
4107/*
4108 * Check if guest state is valid. Returns true if valid, false if
4109 * not.
4110 * We assume that registers are always usable
4111 */
4112static bool guest_state_valid(struct kvm_vcpu *vcpu)
4113{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004114 if (enable_unrestricted_guest)
4115 return true;
4116
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004117 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004118 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004119 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4120 return false;
4121 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4122 return false;
4123 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4124 return false;
4125 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4126 return false;
4127 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4128 return false;
4129 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4130 return false;
4131 } else {
4132 /* protected mode guest state checks */
4133 if (!cs_ss_rpl_check(vcpu))
4134 return false;
4135 if (!code_segment_valid(vcpu))
4136 return false;
4137 if (!stack_segment_valid(vcpu))
4138 return false;
4139 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4140 return false;
4141 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4142 return false;
4143 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4144 return false;
4145 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4146 return false;
4147 if (!tr_valid(vcpu))
4148 return false;
4149 if (!ldtr_valid(vcpu))
4150 return false;
4151 }
4152 /* TODO:
4153 * - Add checks on RIP
4154 * - Add checks on RFLAGS
4155 */
4156
4157 return true;
4158}
4159
Mike Dayd77c26f2007-10-08 09:02:08 -04004160static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004161{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004162 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004163 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004164 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004166 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004167 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004168 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4169 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004170 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004171 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004172 r = kvm_write_guest_page(kvm, fn++, &data,
4173 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004174 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004175 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004176 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4177 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004178 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004179 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4180 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004181 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004182 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004183 r = kvm_write_guest_page(kvm, fn, &data,
4184 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4185 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004186out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004187 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004188 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189}
4190
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004191static int init_rmode_identity_map(struct kvm *kvm)
4192{
Tang Chenf51770e2014-09-16 18:41:59 +08004193 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004194 pfn_t identity_map_pfn;
4195 u32 tmp;
4196
Avi Kivity089d0342009-03-23 18:26:32 +02004197 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004198 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004199
4200 /* Protect kvm->arch.ept_identity_pagetable_done. */
4201 mutex_lock(&kvm->slots_lock);
4202
Tang Chenf51770e2014-09-16 18:41:59 +08004203 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004204 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004205
Sheng Yangb927a3c2009-07-21 10:42:48 +08004206 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004207
4208 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004209 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004210 goto out2;
4211
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004212 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004213 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4214 if (r < 0)
4215 goto out;
4216 /* Set up identity-mapping pagetable for EPT in real mode */
4217 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4218 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4219 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4220 r = kvm_write_guest_page(kvm, identity_map_pfn,
4221 &tmp, i * sizeof(tmp), sizeof(tmp));
4222 if (r < 0)
4223 goto out;
4224 }
4225 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004226
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004227out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004228 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004229
4230out2:
4231 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004232 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004233}
4234
Avi Kivity6aa8b732006-12-10 02:21:36 -08004235static void seg_setup(int seg)
4236{
Mathias Krause772e0312012-08-30 01:30:19 +02004237 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004238 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239
4240 vmcs_write16(sf->selector, 0);
4241 vmcs_writel(sf->base, 0);
4242 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004243 ar = 0x93;
4244 if (seg == VCPU_SREG_CS)
4245 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004246
4247 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004248}
4249
Sheng Yangf78e0e22007-10-29 09:40:42 +08004250static int alloc_apic_access_page(struct kvm *kvm)
4251{
Xiao Guangrong44841412012-09-07 14:14:20 +08004252 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004253 int r = 0;
4254
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004255 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004256 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004257 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004258 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4259 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004260 if (r)
4261 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004262
Tang Chen73a6d942014-09-11 13:38:00 +08004263 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004264 if (is_error_page(page)) {
4265 r = -EFAULT;
4266 goto out;
4267 }
4268
Tang Chenc24ae0d2014-09-24 15:57:58 +08004269 /*
4270 * Do not pin the page in memory, so that memory hot-unplug
4271 * is able to migrate it.
4272 */
4273 put_page(page);
4274 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004275out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004276 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004277 return r;
4278}
4279
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004280static int alloc_identity_pagetable(struct kvm *kvm)
4281{
Tang Chena255d472014-09-16 18:41:58 +08004282 /* Called with kvm->slots_lock held. */
4283
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004284 int r = 0;
4285
Tang Chena255d472014-09-16 18:41:58 +08004286 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4287
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004288 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4289 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004290
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004291 return r;
4292}
4293
Wanpeng Li991e7a02015-09-16 17:30:05 +08004294static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004295{
4296 int vpid;
4297
Avi Kivity919818a2009-03-23 18:01:29 +02004298 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004299 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004300 spin_lock(&vmx_vpid_lock);
4301 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004302 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004303 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004304 else
4305 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004306 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004307 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004308}
4309
Wanpeng Li991e7a02015-09-16 17:30:05 +08004310static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004311{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004312 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004313 return;
4314 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004315 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004316 spin_unlock(&vmx_vpid_lock);
4317}
4318
Yang Zhang8d146952013-01-25 10:18:50 +08004319#define MSR_TYPE_R 1
4320#define MSR_TYPE_W 2
4321static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4322 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004323{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004324 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004325
4326 if (!cpu_has_vmx_msr_bitmap())
4327 return;
4328
4329 /*
4330 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4331 * have the write-low and read-high bitmap offsets the wrong way round.
4332 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4333 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004334 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004335 if (type & MSR_TYPE_R)
4336 /* read-low */
4337 __clear_bit(msr, msr_bitmap + 0x000 / f);
4338
4339 if (type & MSR_TYPE_W)
4340 /* write-low */
4341 __clear_bit(msr, msr_bitmap + 0x800 / f);
4342
Sheng Yang25c5f222008-03-28 13:18:56 +08004343 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4344 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004345 if (type & MSR_TYPE_R)
4346 /* read-high */
4347 __clear_bit(msr, msr_bitmap + 0x400 / f);
4348
4349 if (type & MSR_TYPE_W)
4350 /* write-high */
4351 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4352
4353 }
4354}
4355
4356static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4357 u32 msr, int type)
4358{
4359 int f = sizeof(unsigned long);
4360
4361 if (!cpu_has_vmx_msr_bitmap())
4362 return;
4363
4364 /*
4365 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4366 * have the write-low and read-high bitmap offsets the wrong way round.
4367 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4368 */
4369 if (msr <= 0x1fff) {
4370 if (type & MSR_TYPE_R)
4371 /* read-low */
4372 __set_bit(msr, msr_bitmap + 0x000 / f);
4373
4374 if (type & MSR_TYPE_W)
4375 /* write-low */
4376 __set_bit(msr, msr_bitmap + 0x800 / f);
4377
4378 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4379 msr &= 0x1fff;
4380 if (type & MSR_TYPE_R)
4381 /* read-high */
4382 __set_bit(msr, msr_bitmap + 0x400 / f);
4383
4384 if (type & MSR_TYPE_W)
4385 /* write-high */
4386 __set_bit(msr, msr_bitmap + 0xc00 / f);
4387
Sheng Yang25c5f222008-03-28 13:18:56 +08004388 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004389}
4390
Wincy Vanf2b93282015-02-03 23:56:03 +08004391/*
4392 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4393 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4394 */
4395static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4396 unsigned long *msr_bitmap_nested,
4397 u32 msr, int type)
4398{
4399 int f = sizeof(unsigned long);
4400
4401 if (!cpu_has_vmx_msr_bitmap()) {
4402 WARN_ON(1);
4403 return;
4404 }
4405
4406 /*
4407 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4408 * have the write-low and read-high bitmap offsets the wrong way round.
4409 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4410 */
4411 if (msr <= 0x1fff) {
4412 if (type & MSR_TYPE_R &&
4413 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4414 /* read-low */
4415 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4416
4417 if (type & MSR_TYPE_W &&
4418 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4419 /* write-low */
4420 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4421
4422 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4423 msr &= 0x1fff;
4424 if (type & MSR_TYPE_R &&
4425 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4426 /* read-high */
4427 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4428
4429 if (type & MSR_TYPE_W &&
4430 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4431 /* write-high */
4432 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4433
4434 }
4435}
4436
Avi Kivity58972972009-02-24 22:26:47 +02004437static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4438{
4439 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004440 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4441 msr, MSR_TYPE_R | MSR_TYPE_W);
4442 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4443 msr, MSR_TYPE_R | MSR_TYPE_W);
4444}
4445
4446static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4447{
4448 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4449 msr, MSR_TYPE_R);
4450 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4451 msr, MSR_TYPE_R);
4452}
4453
4454static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4455{
4456 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4457 msr, MSR_TYPE_R);
4458 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4459 msr, MSR_TYPE_R);
4460}
4461
4462static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4463{
4464 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4465 msr, MSR_TYPE_W);
4466 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4467 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004468}
4469
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004470static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4471{
Paolo Bonzini35754c92015-07-29 12:05:37 +02004472 return enable_apicv && lapic_in_kernel(vcpu);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004473}
4474
Wincy Van705699a2015-02-03 23:58:17 +08004475static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4476{
4477 struct vcpu_vmx *vmx = to_vmx(vcpu);
4478 int max_irr;
4479 void *vapic_page;
4480 u16 status;
4481
4482 if (vmx->nested.pi_desc &&
4483 vmx->nested.pi_pending) {
4484 vmx->nested.pi_pending = false;
4485 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4486 return 0;
4487
4488 max_irr = find_last_bit(
4489 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4490
4491 if (max_irr == 256)
4492 return 0;
4493
4494 vapic_page = kmap(vmx->nested.virtual_apic_page);
4495 if (!vapic_page) {
4496 WARN_ON(1);
4497 return -ENOMEM;
4498 }
4499 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4500 kunmap(vmx->nested.virtual_apic_page);
4501
4502 status = vmcs_read16(GUEST_INTR_STATUS);
4503 if ((u8)max_irr > ((u8)status & 0xff)) {
4504 status &= ~0xff;
4505 status |= (u8)max_irr;
4506 vmcs_write16(GUEST_INTR_STATUS, status);
4507 }
4508 }
4509 return 0;
4510}
4511
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004512static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4513{
4514#ifdef CONFIG_SMP
4515 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004516 struct vcpu_vmx *vmx = to_vmx(vcpu);
4517
4518 /*
4519 * Currently, we don't support urgent interrupt,
4520 * all interrupts are recognized as non-urgent
4521 * interrupt, so we cannot post interrupts when
4522 * 'SN' is set.
4523 *
4524 * If the vcpu is in guest mode, it means it is
4525 * running instead of being scheduled out and
4526 * waiting in the run queue, and that's the only
4527 * case when 'SN' is set currently, warning if
4528 * 'SN' is set.
4529 */
4530 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4531
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004532 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4533 POSTED_INTR_VECTOR);
4534 return true;
4535 }
4536#endif
4537 return false;
4538}
4539
Wincy Van705699a2015-02-03 23:58:17 +08004540static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4541 int vector)
4542{
4543 struct vcpu_vmx *vmx = to_vmx(vcpu);
4544
4545 if (is_guest_mode(vcpu) &&
4546 vector == vmx->nested.posted_intr_nv) {
4547 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004548 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004549 /*
4550 * If a posted intr is not recognized by hardware,
4551 * we will accomplish it in the next vmentry.
4552 */
4553 vmx->nested.pi_pending = true;
4554 kvm_make_request(KVM_REQ_EVENT, vcpu);
4555 return 0;
4556 }
4557 return -1;
4558}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004560 * Send interrupt to vcpu via posted interrupt way.
4561 * 1. If target vcpu is running(non-root mode), send posted interrupt
4562 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4563 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4564 * interrupt from PIR in next vmentry.
4565 */
4566static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4567{
4568 struct vcpu_vmx *vmx = to_vmx(vcpu);
4569 int r;
4570
Wincy Van705699a2015-02-03 23:58:17 +08004571 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4572 if (!r)
4573 return;
4574
Yang Zhanga20ed542013-04-11 19:25:15 +08004575 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4576 return;
4577
4578 r = pi_test_and_set_on(&vmx->pi_desc);
4579 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004580 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004581 kvm_vcpu_kick(vcpu);
4582}
4583
4584static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4585{
4586 struct vcpu_vmx *vmx = to_vmx(vcpu);
4587
4588 if (!pi_test_and_clear_on(&vmx->pi_desc))
4589 return;
4590
4591 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4592}
4593
4594static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4595{
4596 return;
4597}
4598
Avi Kivity6aa8b732006-12-10 02:21:36 -08004599/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004600 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4601 * will not change in the lifetime of the guest.
4602 * Note that host-state that does change is set elsewhere. E.g., host-state
4603 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4604 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004605static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004606{
4607 u32 low32, high32;
4608 unsigned long tmpl;
4609 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004610 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004611
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004612 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004613 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4614
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004615 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004616 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004617 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4618 vmx->host_state.vmcs_host_cr4 = cr4;
4619
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004620 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004621#ifdef CONFIG_X86_64
4622 /*
4623 * Load null selectors, so we can avoid reloading them in
4624 * __vmx_load_host_state(), in case userspace uses the null selectors
4625 * too (the expected case).
4626 */
4627 vmcs_write16(HOST_DS_SELECTOR, 0);
4628 vmcs_write16(HOST_ES_SELECTOR, 0);
4629#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004630 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4631 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004632#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004633 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4634 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4635
4636 native_store_idt(&dt);
4637 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004638 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004639
Avi Kivity83287ea422012-09-16 15:10:57 +03004640 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004641
4642 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4643 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4644 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4645 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4646
4647 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4648 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4649 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4650 }
4651}
4652
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004653static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4654{
4655 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4656 if (enable_ept)
4657 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004658 if (is_guest_mode(&vmx->vcpu))
4659 vmx->vcpu.arch.cr4_guest_owned_bits &=
4660 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004661 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4662}
4663
Yang Zhang01e439b2013-04-11 19:25:12 +08004664static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4665{
4666 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4667
Paolo Bonzini35754c92015-07-29 12:05:37 +02004668 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004669 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4670 return pin_based_exec_ctrl;
4671}
4672
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004673static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4674{
4675 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004676
4677 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4678 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4679
Paolo Bonzini35754c92015-07-29 12:05:37 +02004680 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004681 exec_control &= ~CPU_BASED_TPR_SHADOW;
4682#ifdef CONFIG_X86_64
4683 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4684 CPU_BASED_CR8_LOAD_EXITING;
4685#endif
4686 }
4687 if (!enable_ept)
4688 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4689 CPU_BASED_CR3_LOAD_EXITING |
4690 CPU_BASED_INVLPG_EXITING;
4691 return exec_control;
4692}
4693
4694static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4695{
4696 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004697 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004698 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4699 if (vmx->vpid == 0)
4700 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4701 if (!enable_ept) {
4702 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4703 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004704 /* Enable INVPCID for non-ept guests may cause performance regression. */
4705 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004706 }
4707 if (!enable_unrestricted_guest)
4708 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4709 if (!ple_gap)
4710 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004711 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004712 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4713 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004714 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004715 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4716 (handle_vmptrld).
4717 We can NOT enable shadow_vmcs here because we don't have yet
4718 a current VMCS12
4719 */
4720 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004721 /* PML is enabled/disabled in creating/destorying vcpu */
4722 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4723
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004724 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4725 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4726
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004727 return exec_control;
4728}
4729
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004730static void ept_set_mmio_spte_mask(void)
4731{
4732 /*
4733 * EPT Misconfigurations can be generated if the value of bits 2:0
4734 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004735 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004736 * spte.
4737 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004738 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004739}
4740
Wanpeng Lif53cd632014-12-02 19:14:58 +08004741#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004742/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743 * Sets up the vmcs for emulated real mode.
4744 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004745static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004746{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004747#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004749#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751
Avi Kivity6aa8b732006-12-10 02:21:36 -08004752 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004753 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4754 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004755
Abel Gordon4607c2d2013-04-18 14:35:55 +03004756 if (enable_shadow_vmcs) {
4757 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4758 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4759 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004760 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004761 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004762
Avi Kivity6aa8b732006-12-10 02:21:36 -08004763 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4764
Avi Kivity6aa8b732006-12-10 02:21:36 -08004765 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004766 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004767
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004768 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004769
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004770 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004771 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4772 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004773
Paolo Bonzini35754c92015-07-29 12:05:37 +02004774 if (vmx_cpu_uses_apicv(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004775 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4776 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4777 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4778 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4779
4780 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004781
4782 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4783 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004784 }
4785
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004786 if (ple_gap) {
4787 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004788 vmx->ple_window = ple_window;
4789 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004790 }
4791
Xiao Guangrongc3707952011-07-12 03:28:04 +08004792 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4793 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4795
Avi Kivity9581d442010-10-19 16:46:55 +02004796 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4797 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004798 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004799#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004800 rdmsrl(MSR_FS_BASE, a);
4801 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4802 rdmsrl(MSR_GS_BASE, a);
4803 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4804#else
4805 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4806 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4807#endif
4808
Eddie Dong2cc51562007-05-21 07:28:09 +03004809 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4810 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004811 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004812 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004813 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814
Radim Krčmář74545702015-04-27 15:11:25 +02004815 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4816 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004817
Paolo Bonzini03916db2014-07-24 14:21:57 +02004818 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819 u32 index = vmx_msr_index[i];
4820 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004821 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004822
4823 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4824 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004825 if (wrmsr_safe(index, data_low, data_high) < 0)
4826 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004827 vmx->guest_msrs[j].index = i;
4828 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004829 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004830 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004831 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832
Gleb Natapov2961e8762013-11-25 15:37:13 +02004833
4834 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835
4836 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004837 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004838
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004839 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004840 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004841
Wanpeng Lif53cd632014-12-02 19:14:58 +08004842 if (vmx_xsaves_supported())
4843 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4844
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004845 return 0;
4846}
4847
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004848static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004849{
4850 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004851 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004852 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004853
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004854 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004855
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004856 vmx->soft_vnmi_blocked = 0;
4857
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004858 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004859 kvm_set_cr8(vcpu, 0);
4860
4861 if (!init_event) {
4862 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4863 MSR_IA32_APICBASE_ENABLE;
4864 if (kvm_vcpu_is_reset_bsp(vcpu))
4865 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4866 apic_base_msr.host_initiated = true;
4867 kvm_set_apic_base(vcpu, &apic_base_msr);
4868 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004869
Avi Kivity2fb92db2011-04-27 19:42:18 +03004870 vmx_segment_cache_clear(vmx);
4871
Avi Kivity5706be02008-08-20 15:07:31 +03004872 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004873 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004874 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004875
4876 seg_setup(VCPU_SREG_DS);
4877 seg_setup(VCPU_SREG_ES);
4878 seg_setup(VCPU_SREG_FS);
4879 seg_setup(VCPU_SREG_GS);
4880 seg_setup(VCPU_SREG_SS);
4881
4882 vmcs_write16(GUEST_TR_SELECTOR, 0);
4883 vmcs_writel(GUEST_TR_BASE, 0);
4884 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4885 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4886
4887 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4888 vmcs_writel(GUEST_LDTR_BASE, 0);
4889 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4890 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4891
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004892 if (!init_event) {
4893 vmcs_write32(GUEST_SYSENTER_CS, 0);
4894 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4895 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4896 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4897 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004898
4899 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004900 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004901
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004902 vmcs_writel(GUEST_GDTR_BASE, 0);
4903 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4904
4905 vmcs_writel(GUEST_IDTR_BASE, 0);
4906 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4907
Anthony Liguori443381a2010-12-06 10:53:38 -06004908 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004909 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4910 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4911
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004912 setup_msrs(vmx);
4913
Avi Kivity6aa8b732006-12-10 02:21:36 -08004914 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4915
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004916 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004917 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004918 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004919 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004920 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004921 vmcs_write32(TPR_THRESHOLD, 0);
4922 }
4923
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004924 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004925
Paolo Bonzini35754c92015-07-29 12:05:37 +02004926 if (vmx_cpu_uses_apicv(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004927 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4928
Sheng Yang2384d2b2008-01-17 15:14:33 +08004929 if (vmx->vpid != 0)
4930 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4931
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004932 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4933 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4934 vmx->vcpu.arch.cr0 = cr0;
4935 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004936 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004937 vmx_fpu_activate(vcpu);
4938 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004940 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941}
4942
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004943/*
4944 * In nested virtualization, check if L1 asked to exit on external interrupts.
4945 * For most existing hypervisors, this will always return true.
4946 */
4947static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4948{
4949 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4950 PIN_BASED_EXT_INTR_MASK;
4951}
4952
Bandan Das77b0f5d2014-04-19 18:17:45 -04004953/*
4954 * In nested virtualization, check if L1 has set
4955 * VM_EXIT_ACK_INTR_ON_EXIT
4956 */
4957static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4958{
4959 return get_vmcs12(vcpu)->vm_exit_controls &
4960 VM_EXIT_ACK_INTR_ON_EXIT;
4961}
4962
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004963static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4964{
4965 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4966 PIN_BASED_NMI_EXITING;
4967}
4968
Jan Kiszkac9a79532014-03-07 20:03:15 +01004969static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004970{
4971 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004972
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004973 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4974 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4975 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4976}
4977
Jan Kiszkac9a79532014-03-07 20:03:15 +01004978static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004979{
4980 u32 cpu_based_vm_exec_control;
4981
Jan Kiszkac9a79532014-03-07 20:03:15 +01004982 if (!cpu_has_virtual_nmis() ||
4983 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4984 enable_irq_window(vcpu);
4985 return;
4986 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004987
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004988 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4989 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4990 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4991}
4992
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004993static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004994{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004995 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004996 uint32_t intr;
4997 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004998
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004999 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005000
Avi Kivityfa89a812008-09-01 15:57:51 +03005001 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005002 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005003 int inc_eip = 0;
5004 if (vcpu->arch.interrupt.soft)
5005 inc_eip = vcpu->arch.event_exit_inst_len;
5006 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005007 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005008 return;
5009 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005010 intr = irq | INTR_INFO_VALID_MASK;
5011 if (vcpu->arch.interrupt.soft) {
5012 intr |= INTR_TYPE_SOFT_INTR;
5013 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5014 vmx->vcpu.arch.event_exit_inst_len);
5015 } else
5016 intr |= INTR_TYPE_EXT_INTR;
5017 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005018}
5019
Sheng Yangf08864b2008-05-15 18:23:25 +08005020static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5021{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005022 struct vcpu_vmx *vmx = to_vmx(vcpu);
5023
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005024 if (is_guest_mode(vcpu))
5025 return;
5026
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005027 if (!cpu_has_virtual_nmis()) {
5028 /*
5029 * Tracking the NMI-blocked state in software is built upon
5030 * finding the next open IRQ window. This, in turn, depends on
5031 * well-behaving guests: They have to keep IRQs disabled at
5032 * least as long as the NMI handler runs. Otherwise we may
5033 * cause NMI nesting, maybe breaking the guest. But as this is
5034 * highly unlikely, we can live with the residual risk.
5035 */
5036 vmx->soft_vnmi_blocked = 1;
5037 vmx->vnmi_blocked_time = 0;
5038 }
5039
Jan Kiszka487b3912008-09-26 09:30:56 +02005040 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005041 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005042 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005043 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005044 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005045 return;
5046 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005047 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5048 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005049}
5050
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005051static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5052{
5053 if (!cpu_has_virtual_nmis())
5054 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005055 if (to_vmx(vcpu)->nmi_known_unmasked)
5056 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005057 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005058}
5059
5060static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5061{
5062 struct vcpu_vmx *vmx = to_vmx(vcpu);
5063
5064 if (!cpu_has_virtual_nmis()) {
5065 if (vmx->soft_vnmi_blocked != masked) {
5066 vmx->soft_vnmi_blocked = masked;
5067 vmx->vnmi_blocked_time = 0;
5068 }
5069 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005070 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005071 if (masked)
5072 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5073 GUEST_INTR_STATE_NMI);
5074 else
5075 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5076 GUEST_INTR_STATE_NMI);
5077 }
5078}
5079
Jan Kiszka2505dc92013-04-14 12:12:47 +02005080static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5081{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005082 if (to_vmx(vcpu)->nested.nested_run_pending)
5083 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005084
Jan Kiszka2505dc92013-04-14 12:12:47 +02005085 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5086 return 0;
5087
5088 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5089 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5090 | GUEST_INTR_STATE_NMI));
5091}
5092
Gleb Natapov78646122009-03-23 12:12:11 +02005093static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5094{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005095 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5096 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005097 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5098 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005099}
5100
Izik Eiduscbc94022007-10-25 00:29:55 +02005101static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5102{
5103 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005104
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005105 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5106 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005107 if (ret)
5108 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005109 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005110 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005111}
5112
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005113static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005114{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005115 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005116 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005117 /*
5118 * Update instruction length as we may reinject the exception
5119 * from user space while in guest debugging mode.
5120 */
5121 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5122 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005123 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005124 return false;
5125 /* fall through */
5126 case DB_VECTOR:
5127 if (vcpu->guest_debug &
5128 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5129 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005130 /* fall through */
5131 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005132 case OF_VECTOR:
5133 case BR_VECTOR:
5134 case UD_VECTOR:
5135 case DF_VECTOR:
5136 case SS_VECTOR:
5137 case GP_VECTOR:
5138 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005139 return true;
5140 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005141 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005142 return false;
5143}
5144
5145static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5146 int vec, u32 err_code)
5147{
5148 /*
5149 * Instruction with address size override prefix opcode 0x67
5150 * Cause the #SS fault with 0 error code in VM86 mode.
5151 */
5152 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5153 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5154 if (vcpu->arch.halt_request) {
5155 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005156 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005157 }
5158 return 1;
5159 }
5160 return 0;
5161 }
5162
5163 /*
5164 * Forward all other exceptions that are valid in real mode.
5165 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5166 * the required debugging infrastructure rework.
5167 */
5168 kvm_queue_exception(vcpu, vec);
5169 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005170}
5171
Andi Kleena0861c02009-06-08 17:37:09 +08005172/*
5173 * Trigger machine check on the host. We assume all the MSRs are already set up
5174 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5175 * We pass a fake environment to the machine check handler because we want
5176 * the guest to be always treated like user space, no matter what context
5177 * it used internally.
5178 */
5179static void kvm_machine_check(void)
5180{
5181#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5182 struct pt_regs regs = {
5183 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5184 .flags = X86_EFLAGS_IF,
5185 };
5186
5187 do_machine_check(&regs, 0);
5188#endif
5189}
5190
Avi Kivity851ba692009-08-24 11:10:17 +03005191static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005192{
5193 /* already handled by vcpu_run */
5194 return 1;
5195}
5196
Avi Kivity851ba692009-08-24 11:10:17 +03005197static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005198{
Avi Kivity1155f762007-11-22 11:30:47 +02005199 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005200 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005201 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005202 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203 u32 vect_info;
5204 enum emulation_result er;
5205
Avi Kivity1155f762007-11-22 11:30:47 +02005206 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005207 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005208
Andi Kleena0861c02009-06-08 17:37:09 +08005209 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005210 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005211
Jan Kiszkae4a41882008-09-26 09:30:46 +02005212 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005213 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005214
5215 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005216 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005217 return 1;
5218 }
5219
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005220 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005221 if (is_guest_mode(vcpu)) {
5222 kvm_queue_exception(vcpu, UD_VECTOR);
5223 return 1;
5224 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005225 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005226 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005227 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005228 return 1;
5229 }
5230
Avi Kivity6aa8b732006-12-10 02:21:36 -08005231 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005232 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005233 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005234
5235 /*
5236 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5237 * MMIO, it is better to report an internal error.
5238 * See the comments in vmx_handle_exit.
5239 */
5240 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5241 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5242 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5243 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005244 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005245 vcpu->run->internal.data[0] = vect_info;
5246 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005247 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005248 return 0;
5249 }
5250
Avi Kivity6aa8b732006-12-10 02:21:36 -08005251 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005252 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005253 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005254 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005255 trace_kvm_page_fault(cr2, error_code);
5256
Gleb Natapov3298b752009-05-11 13:35:46 +03005257 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005258 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005259 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005260 }
5261
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005262 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005263
5264 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5265 return handle_rmode_exception(vcpu, ex_no, error_code);
5266
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005267 switch (ex_no) {
5268 case DB_VECTOR:
5269 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5270 if (!(vcpu->guest_debug &
5271 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005272 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005273 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005274 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5275 skip_emulated_instruction(vcpu);
5276
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005277 kvm_queue_exception(vcpu, DB_VECTOR);
5278 return 1;
5279 }
5280 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5281 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5282 /* fall through */
5283 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005284 /*
5285 * Update instruction length as we may reinject #BP from
5286 * user space while in guest debugging mode. Reading it for
5287 * #DB as well causes no harm, it is not used in that case.
5288 */
5289 vmx->vcpu.arch.event_exit_inst_len =
5290 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005291 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005292 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005293 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5294 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005295 break;
5296 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005297 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5298 kvm_run->ex.exception = ex_no;
5299 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005300 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005302 return 0;
5303}
5304
Avi Kivity851ba692009-08-24 11:10:17 +03005305static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005306{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005307 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308 return 1;
5309}
5310
Avi Kivity851ba692009-08-24 11:10:17 +03005311static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005312{
Avi Kivity851ba692009-08-24 11:10:17 +03005313 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005314 return 0;
5315}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316
Avi Kivity851ba692009-08-24 11:10:17 +03005317static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005318{
He, Qingbfdaab02007-09-12 14:18:28 +08005319 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005320 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005321 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005322
He, Qingbfdaab02007-09-12 14:18:28 +08005323 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005324 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005325 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005326
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005327 ++vcpu->stat.io_exits;
5328
5329 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005330 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005331
5332 port = exit_qualification >> 16;
5333 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005334 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005335
5336 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005337}
5338
Ingo Molnar102d8322007-02-19 14:37:47 +02005339static void
5340vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5341{
5342 /*
5343 * Patch in the VMCALL instruction:
5344 */
5345 hypercall[0] = 0x0f;
5346 hypercall[1] = 0x01;
5347 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005348}
5349
Wincy Vanb9c237b2015-02-03 23:56:30 +08005350static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005351{
5352 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005353 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005354
Wincy Vanb9c237b2015-02-03 23:56:30 +08005355 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005356 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5357 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5358 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5359 return (val & always_on) == always_on;
5360}
5361
Guo Chao0fa06072012-06-28 15:16:19 +08005362/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005363static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5364{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005365 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005366 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5367 unsigned long orig_val = val;
5368
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005369 /*
5370 * We get here when L2 changed cr0 in a way that did not change
5371 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005372 * but did change L0 shadowed bits. So we first calculate the
5373 * effective cr0 value that L1 would like to write into the
5374 * hardware. It consists of the L2-owned bits from the new
5375 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005376 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005377 val = (val & ~vmcs12->cr0_guest_host_mask) |
5378 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5379
Wincy Vanb9c237b2015-02-03 23:56:30 +08005380 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005381 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005382
5383 if (kvm_set_cr0(vcpu, val))
5384 return 1;
5385 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005386 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005387 } else {
5388 if (to_vmx(vcpu)->nested.vmxon &&
5389 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5390 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005391 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005392 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005393}
5394
5395static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5396{
5397 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005398 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5399 unsigned long orig_val = val;
5400
5401 /* analogously to handle_set_cr0 */
5402 val = (val & ~vmcs12->cr4_guest_host_mask) |
5403 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5404 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005405 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005406 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005407 return 0;
5408 } else
5409 return kvm_set_cr4(vcpu, val);
5410}
5411
5412/* called to set cr0 as approriate for clts instruction exit. */
5413static void handle_clts(struct kvm_vcpu *vcpu)
5414{
5415 if (is_guest_mode(vcpu)) {
5416 /*
5417 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5418 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5419 * just pretend it's off (also in arch.cr0 for fpu_activate).
5420 */
5421 vmcs_writel(CR0_READ_SHADOW,
5422 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5423 vcpu->arch.cr0 &= ~X86_CR0_TS;
5424 } else
5425 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5426}
5427
Avi Kivity851ba692009-08-24 11:10:17 +03005428static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005429{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005430 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005431 int cr;
5432 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005433 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434
He, Qingbfdaab02007-09-12 14:18:28 +08005435 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005436 cr = exit_qualification & 15;
5437 reg = (exit_qualification >> 8) & 15;
5438 switch ((exit_qualification >> 4) & 3) {
5439 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005440 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005441 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005442 switch (cr) {
5443 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005444 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005445 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005446 return 1;
5447 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005448 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005449 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005450 return 1;
5451 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005452 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005453 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005454 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005455 case 8: {
5456 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005457 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005458 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005459 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005460 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005461 return 1;
5462 if (cr8_prev <= cr8)
5463 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005464 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005465 return 0;
5466 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005467 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005468 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005469 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005470 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005471 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005472 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005473 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005474 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005475 case 1: /*mov from cr*/
5476 switch (cr) {
5477 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005478 val = kvm_read_cr3(vcpu);
5479 kvm_register_write(vcpu, reg, val);
5480 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 skip_emulated_instruction(vcpu);
5482 return 1;
5483 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005484 val = kvm_get_cr8(vcpu);
5485 kvm_register_write(vcpu, reg, val);
5486 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487 skip_emulated_instruction(vcpu);
5488 return 1;
5489 }
5490 break;
5491 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005492 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005493 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005494 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495
5496 skip_emulated_instruction(vcpu);
5497 return 1;
5498 default:
5499 break;
5500 }
Avi Kivity851ba692009-08-24 11:10:17 +03005501 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005502 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005503 (int)(exit_qualification >> 4) & 3, cr);
5504 return 0;
5505}
5506
Avi Kivity851ba692009-08-24 11:10:17 +03005507static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005508{
He, Qingbfdaab02007-09-12 14:18:28 +08005509 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005510 int dr, dr7, reg;
5511
5512 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5513 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5514
5515 /* First, if DR does not exist, trigger UD */
5516 if (!kvm_require_dr(vcpu, dr))
5517 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005518
Jan Kiszkaf2483412010-01-20 18:20:20 +01005519 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005520 if (!kvm_require_cpl(vcpu, 0))
5521 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005522 dr7 = vmcs_readl(GUEST_DR7);
5523 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005524 /*
5525 * As the vm-exit takes precedence over the debug trap, we
5526 * need to emulate the latter, either for the host or the
5527 * guest debugging itself.
5528 */
5529 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005530 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005531 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005532 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005533 vcpu->run->debug.arch.exception = DB_VECTOR;
5534 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005535 return 0;
5536 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005537 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005538 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005539 kvm_queue_exception(vcpu, DB_VECTOR);
5540 return 1;
5541 }
5542 }
5543
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005544 if (vcpu->guest_debug == 0) {
5545 u32 cpu_based_vm_exec_control;
5546
5547 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5548 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5549 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5550
5551 /*
5552 * No more DR vmexits; force a reload of the debug registers
5553 * and reenter on this instruction. The next vmexit will
5554 * retrieve the full state of the debug registers.
5555 */
5556 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5557 return 1;
5558 }
5559
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005560 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5561 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005562 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005563
5564 if (kvm_get_dr(vcpu, dr, &val))
5565 return 1;
5566 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005567 } else
Nadav Amit57773922014-06-18 17:19:23 +03005568 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005569 return 1;
5570
Avi Kivity6aa8b732006-12-10 02:21:36 -08005571 skip_emulated_instruction(vcpu);
5572 return 1;
5573}
5574
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005575static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5576{
5577 return vcpu->arch.dr6;
5578}
5579
5580static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5581{
5582}
5583
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005584static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5585{
5586 u32 cpu_based_vm_exec_control;
5587
5588 get_debugreg(vcpu->arch.db[0], 0);
5589 get_debugreg(vcpu->arch.db[1], 1);
5590 get_debugreg(vcpu->arch.db[2], 2);
5591 get_debugreg(vcpu->arch.db[3], 3);
5592 get_debugreg(vcpu->arch.dr6, 6);
5593 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5594
5595 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5596
5597 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5598 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5599 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5600}
5601
Gleb Natapov020df072010-04-13 10:05:23 +03005602static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5603{
5604 vmcs_writel(GUEST_DR7, val);
5605}
5606
Avi Kivity851ba692009-08-24 11:10:17 +03005607static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005608{
Avi Kivity06465c52007-02-28 20:46:53 +02005609 kvm_emulate_cpuid(vcpu);
5610 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005611}
5612
Avi Kivity851ba692009-08-24 11:10:17 +03005613static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005614{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005615 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005616 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005617
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005618 msr_info.index = ecx;
5619 msr_info.host_initiated = false;
5620 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005621 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005622 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005623 return 1;
5624 }
5625
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005626 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005627
Avi Kivity6aa8b732006-12-10 02:21:36 -08005628 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005629 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5630 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005631 skip_emulated_instruction(vcpu);
5632 return 1;
5633}
5634
Avi Kivity851ba692009-08-24 11:10:17 +03005635static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005636{
Will Auld8fe8ab42012-11-29 12:42:12 -08005637 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005638 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5639 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5640 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005641
Will Auld8fe8ab42012-11-29 12:42:12 -08005642 msr.data = data;
5643 msr.index = ecx;
5644 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005645 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005646 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005647 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005648 return 1;
5649 }
5650
Avi Kivity59200272010-01-25 19:47:02 +02005651 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005652 skip_emulated_instruction(vcpu);
5653 return 1;
5654}
5655
Avi Kivity851ba692009-08-24 11:10:17 +03005656static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005657{
Avi Kivity3842d132010-07-27 12:30:24 +03005658 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005659 return 1;
5660}
5661
Avi Kivity851ba692009-08-24 11:10:17 +03005662static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005663{
Eddie Dong85f455f2007-07-06 12:20:49 +03005664 u32 cpu_based_vm_exec_control;
5665
5666 /* clear pending irq */
5667 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5668 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5669 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005670
Avi Kivity3842d132010-07-27 12:30:24 +03005671 kvm_make_request(KVM_REQ_EVENT, vcpu);
5672
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005673 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005674 return 1;
5675}
5676
Avi Kivity851ba692009-08-24 11:10:17 +03005677static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005678{
Avi Kivityd3bef152007-06-05 15:53:05 +03005679 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680}
5681
Avi Kivity851ba692009-08-24 11:10:17 +03005682static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005683{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005684 kvm_emulate_hypercall(vcpu);
5685 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005686}
5687
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005688static int handle_invd(struct kvm_vcpu *vcpu)
5689{
Andre Przywara51d8b662010-12-21 11:12:02 +01005690 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005691}
5692
Avi Kivity851ba692009-08-24 11:10:17 +03005693static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005694{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005695 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005696
5697 kvm_mmu_invlpg(vcpu, exit_qualification);
5698 skip_emulated_instruction(vcpu);
5699 return 1;
5700}
5701
Avi Kivityfee84b02011-11-10 14:57:25 +02005702static int handle_rdpmc(struct kvm_vcpu *vcpu)
5703{
5704 int err;
5705
5706 err = kvm_rdpmc(vcpu);
5707 kvm_complete_insn_gp(vcpu, err);
5708
5709 return 1;
5710}
5711
Avi Kivity851ba692009-08-24 11:10:17 +03005712static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005713{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005714 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005715 return 1;
5716}
5717
Dexuan Cui2acf9232010-06-10 11:27:12 +08005718static int handle_xsetbv(struct kvm_vcpu *vcpu)
5719{
5720 u64 new_bv = kvm_read_edx_eax(vcpu);
5721 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5722
5723 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5724 skip_emulated_instruction(vcpu);
5725 return 1;
5726}
5727
Wanpeng Lif53cd632014-12-02 19:14:58 +08005728static int handle_xsaves(struct kvm_vcpu *vcpu)
5729{
5730 skip_emulated_instruction(vcpu);
5731 WARN(1, "this should never happen\n");
5732 return 1;
5733}
5734
5735static int handle_xrstors(struct kvm_vcpu *vcpu)
5736{
5737 skip_emulated_instruction(vcpu);
5738 WARN(1, "this should never happen\n");
5739 return 1;
5740}
5741
Avi Kivity851ba692009-08-24 11:10:17 +03005742static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005743{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005744 if (likely(fasteoi)) {
5745 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5746 int access_type, offset;
5747
5748 access_type = exit_qualification & APIC_ACCESS_TYPE;
5749 offset = exit_qualification & APIC_ACCESS_OFFSET;
5750 /*
5751 * Sane guest uses MOV to write EOI, with written value
5752 * not cared. So make a short-circuit here by avoiding
5753 * heavy instruction emulation.
5754 */
5755 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5756 (offset == APIC_EOI)) {
5757 kvm_lapic_set_eoi(vcpu);
5758 skip_emulated_instruction(vcpu);
5759 return 1;
5760 }
5761 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005762 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005763}
5764
Yang Zhangc7c9c562013-01-25 10:18:51 +08005765static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5766{
5767 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5768 int vector = exit_qualification & 0xff;
5769
5770 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5771 kvm_apic_set_eoi_accelerated(vcpu, vector);
5772 return 1;
5773}
5774
Yang Zhang83d4c282013-01-25 10:18:49 +08005775static int handle_apic_write(struct kvm_vcpu *vcpu)
5776{
5777 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5778 u32 offset = exit_qualification & 0xfff;
5779
5780 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5781 kvm_apic_write_nodecode(vcpu, offset);
5782 return 1;
5783}
5784
Avi Kivity851ba692009-08-24 11:10:17 +03005785static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005786{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005787 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005788 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005789 bool has_error_code = false;
5790 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005791 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005792 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005793
5794 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005795 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005796 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005797
5798 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5799
5800 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005801 if (reason == TASK_SWITCH_GATE && idt_v) {
5802 switch (type) {
5803 case INTR_TYPE_NMI_INTR:
5804 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005805 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005806 break;
5807 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005808 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005809 kvm_clear_interrupt_queue(vcpu);
5810 break;
5811 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005812 if (vmx->idt_vectoring_info &
5813 VECTORING_INFO_DELIVER_CODE_MASK) {
5814 has_error_code = true;
5815 error_code =
5816 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5817 }
5818 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005819 case INTR_TYPE_SOFT_EXCEPTION:
5820 kvm_clear_exception_queue(vcpu);
5821 break;
5822 default:
5823 break;
5824 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005825 }
Izik Eidus37817f22008-03-24 23:14:53 +02005826 tss_selector = exit_qualification;
5827
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005828 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5829 type != INTR_TYPE_EXT_INTR &&
5830 type != INTR_TYPE_NMI_INTR))
5831 skip_emulated_instruction(vcpu);
5832
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005833 if (kvm_task_switch(vcpu, tss_selector,
5834 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5835 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005836 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5837 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5838 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005839 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005840 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005841
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005842 /*
5843 * TODO: What about debug traps on tss switch?
5844 * Are we supposed to inject them and update dr6?
5845 */
5846
5847 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005848}
5849
Avi Kivity851ba692009-08-24 11:10:17 +03005850static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005851{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005852 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005853 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005854 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005855 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005856
Sheng Yangf9c617f2009-03-25 10:08:52 +08005857 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005858
Sheng Yang14394422008-04-28 12:24:45 +08005859 gla_validity = (exit_qualification >> 7) & 0x3;
5860 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5861 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5862 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5863 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005864 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005865 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5866 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005867 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5868 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005869 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005870 }
5871
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005872 /*
5873 * EPT violation happened while executing iret from NMI,
5874 * "blocked by NMI" bit has to be set before next VM entry.
5875 * There are errata that may cause this bit to not be set:
5876 * AAK134, BY25.
5877 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005878 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5879 cpu_has_virtual_nmis() &&
5880 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005881 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5882
Sheng Yang14394422008-04-28 12:24:45 +08005883 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005884 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005885
5886 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005887 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005888 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005889 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005890 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005891 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005892
Yang Zhang25d92082013-08-06 12:00:32 +03005893 vcpu->arch.exit_qualification = exit_qualification;
5894
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005895 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005896}
5897
Avi Kivity851ba692009-08-24 11:10:17 +03005898static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005899{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005900 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005901 gpa_t gpa;
5902
5903 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005904 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005905 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005906 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005907 return 1;
5908 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005909
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005910 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005911 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005912 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5913 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005914
5915 if (unlikely(ret == RET_MMIO_PF_INVALID))
5916 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5917
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005918 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005919 return 1;
5920
5921 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005922 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005923
Avi Kivity851ba692009-08-24 11:10:17 +03005924 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5925 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005926
5927 return 0;
5928}
5929
Avi Kivity851ba692009-08-24 11:10:17 +03005930static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005931{
5932 u32 cpu_based_vm_exec_control;
5933
5934 /* clear pending NMI */
5935 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5936 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5937 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5938 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005939 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005940
5941 return 1;
5942}
5943
Mohammed Gamal80ced182009-09-01 12:48:18 +02005944static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005945{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005946 struct vcpu_vmx *vmx = to_vmx(vcpu);
5947 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005948 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005949 u32 cpu_exec_ctrl;
5950 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005951 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005952
5953 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5954 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005955
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005956 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005957 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005958 return handle_interrupt_window(&vmx->vcpu);
5959
Avi Kivityde87dcd2012-06-12 20:21:38 +03005960 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5961 return 1;
5962
Gleb Natapov991eebf2013-04-11 12:10:51 +03005963 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005964
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005965 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005966 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005967 ret = 0;
5968 goto out;
5969 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005970
Avi Kivityde5f70e2012-06-12 20:22:28 +03005971 if (err != EMULATE_DONE) {
5972 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5973 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5974 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005975 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005976 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005977
Gleb Natapov8d76c492013-05-08 18:38:44 +03005978 if (vcpu->arch.halt_request) {
5979 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005980 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005981 goto out;
5982 }
5983
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005984 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005985 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005986 if (need_resched())
5987 schedule();
5988 }
5989
Mohammed Gamal80ced182009-09-01 12:48:18 +02005990out:
5991 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005992}
5993
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005994static int __grow_ple_window(int val)
5995{
5996 if (ple_window_grow < 1)
5997 return ple_window;
5998
5999 val = min(val, ple_window_actual_max);
6000
6001 if (ple_window_grow < ple_window)
6002 val *= ple_window_grow;
6003 else
6004 val += ple_window_grow;
6005
6006 return val;
6007}
6008
6009static int __shrink_ple_window(int val, int modifier, int minimum)
6010{
6011 if (modifier < 1)
6012 return ple_window;
6013
6014 if (modifier < ple_window)
6015 val /= modifier;
6016 else
6017 val -= modifier;
6018
6019 return max(val, minimum);
6020}
6021
6022static void grow_ple_window(struct kvm_vcpu *vcpu)
6023{
6024 struct vcpu_vmx *vmx = to_vmx(vcpu);
6025 int old = vmx->ple_window;
6026
6027 vmx->ple_window = __grow_ple_window(old);
6028
6029 if (vmx->ple_window != old)
6030 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006031
6032 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006033}
6034
6035static void shrink_ple_window(struct kvm_vcpu *vcpu)
6036{
6037 struct vcpu_vmx *vmx = to_vmx(vcpu);
6038 int old = vmx->ple_window;
6039
6040 vmx->ple_window = __shrink_ple_window(old,
6041 ple_window_shrink, ple_window);
6042
6043 if (vmx->ple_window != old)
6044 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006045
6046 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006047}
6048
6049/*
6050 * ple_window_actual_max is computed to be one grow_ple_window() below
6051 * ple_window_max. (See __grow_ple_window for the reason.)
6052 * This prevents overflows, because ple_window_max is int.
6053 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6054 * this process.
6055 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6056 */
6057static void update_ple_window_actual_max(void)
6058{
6059 ple_window_actual_max =
6060 __shrink_ple_window(max(ple_window_max, ple_window),
6061 ple_window_grow, INT_MIN);
6062}
6063
Feng Wubf9f6ac2015-09-18 22:29:55 +08006064/*
6065 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6066 */
6067static void wakeup_handler(void)
6068{
6069 struct kvm_vcpu *vcpu;
6070 int cpu = smp_processor_id();
6071
6072 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6073 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6074 blocked_vcpu_list) {
6075 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6076
6077 if (pi_test_on(pi_desc) == 1)
6078 kvm_vcpu_kick(vcpu);
6079 }
6080 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6081}
6082
Tiejun Chenf2c76482014-10-28 10:14:47 +08006083static __init int hardware_setup(void)
6084{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006085 int r = -ENOMEM, i, msr;
6086
6087 rdmsrl_safe(MSR_EFER, &host_efer);
6088
6089 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6090 kvm_define_shared_msr(i, vmx_msr_index[i]);
6091
6092 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6093 if (!vmx_io_bitmap_a)
6094 return r;
6095
6096 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6097 if (!vmx_io_bitmap_b)
6098 goto out;
6099
6100 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6101 if (!vmx_msr_bitmap_legacy)
6102 goto out1;
6103
6104 vmx_msr_bitmap_legacy_x2apic =
6105 (unsigned long *)__get_free_page(GFP_KERNEL);
6106 if (!vmx_msr_bitmap_legacy_x2apic)
6107 goto out2;
6108
6109 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6110 if (!vmx_msr_bitmap_longmode)
6111 goto out3;
6112
6113 vmx_msr_bitmap_longmode_x2apic =
6114 (unsigned long *)__get_free_page(GFP_KERNEL);
6115 if (!vmx_msr_bitmap_longmode_x2apic)
6116 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006117
6118 if (nested) {
6119 vmx_msr_bitmap_nested =
6120 (unsigned long *)__get_free_page(GFP_KERNEL);
6121 if (!vmx_msr_bitmap_nested)
6122 goto out5;
6123 }
6124
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006125 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6126 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006127 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006128
6129 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6130 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006131 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006132
6133 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6134 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6135
6136 /*
6137 * Allow direct access to the PC debug port (it is often used for I/O
6138 * delays, but the vmexits simply slow things down).
6139 */
6140 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6141 clear_bit(0x80, vmx_io_bitmap_a);
6142
6143 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6144
6145 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6146 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006147 if (nested)
6148 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006149
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006150 if (setup_vmcs_config(&vmcs_config) < 0) {
6151 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006152 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006153 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006154
6155 if (boot_cpu_has(X86_FEATURE_NX))
6156 kvm_enable_efer_bits(EFER_NX);
6157
6158 if (!cpu_has_vmx_vpid())
6159 enable_vpid = 0;
6160 if (!cpu_has_vmx_shadow_vmcs())
6161 enable_shadow_vmcs = 0;
6162 if (enable_shadow_vmcs)
6163 init_vmcs_shadow_fields();
6164
6165 if (!cpu_has_vmx_ept() ||
6166 !cpu_has_vmx_ept_4levels()) {
6167 enable_ept = 0;
6168 enable_unrestricted_guest = 0;
6169 enable_ept_ad_bits = 0;
6170 }
6171
6172 if (!cpu_has_vmx_ept_ad_bits())
6173 enable_ept_ad_bits = 0;
6174
6175 if (!cpu_has_vmx_unrestricted_guest())
6176 enable_unrestricted_guest = 0;
6177
Paolo Bonziniad15a292015-01-30 16:18:49 +01006178 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006179 flexpriority_enabled = 0;
6180
Paolo Bonziniad15a292015-01-30 16:18:49 +01006181 /*
6182 * set_apic_access_page_addr() is used to reload apic access
6183 * page upon invalidation. No need to do anything if not
6184 * using the APIC_ACCESS_ADDR VMCS field.
6185 */
6186 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006187 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006188
6189 if (!cpu_has_vmx_tpr_shadow())
6190 kvm_x86_ops->update_cr8_intercept = NULL;
6191
6192 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6193 kvm_disable_largepages();
6194
6195 if (!cpu_has_vmx_ple())
6196 ple_gap = 0;
6197
6198 if (!cpu_has_vmx_apicv())
6199 enable_apicv = 0;
6200
6201 if (enable_apicv)
6202 kvm_x86_ops->update_cr8_intercept = NULL;
6203 else {
6204 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006205 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006206 kvm_x86_ops->deliver_posted_interrupt = NULL;
6207 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6208 }
6209
Tiejun Chenbaa03522014-12-23 16:21:11 +08006210 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6211 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6212 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6213 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6214 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6215 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6216 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6217
6218 memcpy(vmx_msr_bitmap_legacy_x2apic,
6219 vmx_msr_bitmap_legacy, PAGE_SIZE);
6220 memcpy(vmx_msr_bitmap_longmode_x2apic,
6221 vmx_msr_bitmap_longmode, PAGE_SIZE);
6222
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006223 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6224
Tiejun Chenbaa03522014-12-23 16:21:11 +08006225 if (enable_apicv) {
6226 for (msr = 0x800; msr <= 0x8ff; msr++)
6227 vmx_disable_intercept_msr_read_x2apic(msr);
6228
6229 /* According SDM, in x2apic mode, the whole id reg is used.
6230 * But in KVM, it only use the highest eight bits. Need to
6231 * intercept it */
6232 vmx_enable_intercept_msr_read_x2apic(0x802);
6233 /* TMCCT */
6234 vmx_enable_intercept_msr_read_x2apic(0x839);
6235 /* TPR */
6236 vmx_disable_intercept_msr_write_x2apic(0x808);
6237 /* EOI */
6238 vmx_disable_intercept_msr_write_x2apic(0x80b);
6239 /* SELF-IPI */
6240 vmx_disable_intercept_msr_write_x2apic(0x83f);
6241 }
6242
6243 if (enable_ept) {
6244 kvm_mmu_set_mask_ptes(0ull,
6245 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6246 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6247 0ull, VMX_EPT_EXECUTABLE_MASK);
6248 ept_set_mmio_spte_mask();
6249 kvm_enable_tdp();
6250 } else
6251 kvm_disable_tdp();
6252
6253 update_ple_window_actual_max();
6254
Kai Huang843e4332015-01-28 10:54:28 +08006255 /*
6256 * Only enable PML when hardware supports PML feature, and both EPT
6257 * and EPT A/D bit features are enabled -- PML depends on them to work.
6258 */
6259 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6260 enable_pml = 0;
6261
6262 if (!enable_pml) {
6263 kvm_x86_ops->slot_enable_log_dirty = NULL;
6264 kvm_x86_ops->slot_disable_log_dirty = NULL;
6265 kvm_x86_ops->flush_log_dirty = NULL;
6266 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6267 }
6268
Feng Wubf9f6ac2015-09-18 22:29:55 +08006269 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6270
Tiejun Chenf2c76482014-10-28 10:14:47 +08006271 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006272
Wincy Van3af18d92015-02-03 23:49:31 +08006273out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006274 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006275out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006276 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006277out6:
6278 if (nested)
6279 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006280out5:
6281 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6282out4:
6283 free_page((unsigned long)vmx_msr_bitmap_longmode);
6284out3:
6285 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6286out2:
6287 free_page((unsigned long)vmx_msr_bitmap_legacy);
6288out1:
6289 free_page((unsigned long)vmx_io_bitmap_b);
6290out:
6291 free_page((unsigned long)vmx_io_bitmap_a);
6292
6293 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006294}
6295
6296static __exit void hardware_unsetup(void)
6297{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006298 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6299 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6300 free_page((unsigned long)vmx_msr_bitmap_legacy);
6301 free_page((unsigned long)vmx_msr_bitmap_longmode);
6302 free_page((unsigned long)vmx_io_bitmap_b);
6303 free_page((unsigned long)vmx_io_bitmap_a);
6304 free_page((unsigned long)vmx_vmwrite_bitmap);
6305 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006306 if (nested)
6307 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006308
Tiejun Chenf2c76482014-10-28 10:14:47 +08006309 free_kvm_area();
6310}
6311
Avi Kivity6aa8b732006-12-10 02:21:36 -08006312/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006313 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6314 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6315 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006316static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006317{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006318 if (ple_gap)
6319 grow_ple_window(vcpu);
6320
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006321 skip_emulated_instruction(vcpu);
6322 kvm_vcpu_on_spin(vcpu);
6323
6324 return 1;
6325}
6326
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006327static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006328{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006329 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006330 return 1;
6331}
6332
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006333static int handle_mwait(struct kvm_vcpu *vcpu)
6334{
6335 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6336 return handle_nop(vcpu);
6337}
6338
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006339static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6340{
6341 return 1;
6342}
6343
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006344static int handle_monitor(struct kvm_vcpu *vcpu)
6345{
6346 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6347 return handle_nop(vcpu);
6348}
6349
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006350/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006351 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6352 * We could reuse a single VMCS for all the L2 guests, but we also want the
6353 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6354 * allows keeping them loaded on the processor, and in the future will allow
6355 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6356 * every entry if they never change.
6357 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6358 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6359 *
6360 * The following functions allocate and free a vmcs02 in this pool.
6361 */
6362
6363/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6364static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6365{
6366 struct vmcs02_list *item;
6367 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6368 if (item->vmptr == vmx->nested.current_vmptr) {
6369 list_move(&item->list, &vmx->nested.vmcs02_pool);
6370 return &item->vmcs02;
6371 }
6372
6373 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6374 /* Recycle the least recently used VMCS. */
6375 item = list_entry(vmx->nested.vmcs02_pool.prev,
6376 struct vmcs02_list, list);
6377 item->vmptr = vmx->nested.current_vmptr;
6378 list_move(&item->list, &vmx->nested.vmcs02_pool);
6379 return &item->vmcs02;
6380 }
6381
6382 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006383 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006384 if (!item)
6385 return NULL;
6386 item->vmcs02.vmcs = alloc_vmcs();
6387 if (!item->vmcs02.vmcs) {
6388 kfree(item);
6389 return NULL;
6390 }
6391 loaded_vmcs_init(&item->vmcs02);
6392 item->vmptr = vmx->nested.current_vmptr;
6393 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6394 vmx->nested.vmcs02_num++;
6395 return &item->vmcs02;
6396}
6397
6398/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6399static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6400{
6401 struct vmcs02_list *item;
6402 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6403 if (item->vmptr == vmptr) {
6404 free_loaded_vmcs(&item->vmcs02);
6405 list_del(&item->list);
6406 kfree(item);
6407 vmx->nested.vmcs02_num--;
6408 return;
6409 }
6410}
6411
6412/*
6413 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006414 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6415 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006416 */
6417static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6418{
6419 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006420
6421 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006422 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006423 /*
6424 * Something will leak if the above WARN triggers. Better than
6425 * a use-after-free.
6426 */
6427 if (vmx->loaded_vmcs == &item->vmcs02)
6428 continue;
6429
6430 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006431 list_del(&item->list);
6432 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006433 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006434 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006435}
6436
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006437/*
6438 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6439 * set the success or error code of an emulated VMX instruction, as specified
6440 * by Vol 2B, VMX Instruction Reference, "Conventions".
6441 */
6442static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6443{
6444 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6445 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6446 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6447}
6448
6449static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6450{
6451 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6452 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6453 X86_EFLAGS_SF | X86_EFLAGS_OF))
6454 | X86_EFLAGS_CF);
6455}
6456
Abel Gordon145c28d2013-04-18 14:36:55 +03006457static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006458 u32 vm_instruction_error)
6459{
6460 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6461 /*
6462 * failValid writes the error number to the current VMCS, which
6463 * can't be done there isn't a current VMCS.
6464 */
6465 nested_vmx_failInvalid(vcpu);
6466 return;
6467 }
6468 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6469 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6470 X86_EFLAGS_SF | X86_EFLAGS_OF))
6471 | X86_EFLAGS_ZF);
6472 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6473 /*
6474 * We don't need to force a shadow sync because
6475 * VM_INSTRUCTION_ERROR is not shadowed
6476 */
6477}
Abel Gordon145c28d2013-04-18 14:36:55 +03006478
Wincy Vanff651cb2014-12-11 08:52:58 +03006479static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6480{
6481 /* TODO: not to reset guest simply here. */
6482 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6483 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6484}
6485
Jan Kiszkaf4124502014-03-07 20:03:13 +01006486static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6487{
6488 struct vcpu_vmx *vmx =
6489 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6490
6491 vmx->nested.preemption_timer_expired = true;
6492 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6493 kvm_vcpu_kick(&vmx->vcpu);
6494
6495 return HRTIMER_NORESTART;
6496}
6497
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006498/*
Bandan Das19677e32014-05-06 02:19:15 -04006499 * Decode the memory-address operand of a vmx instruction, as recorded on an
6500 * exit caused by such an instruction (run by a guest hypervisor).
6501 * On success, returns 0. When the operand is invalid, returns 1 and throws
6502 * #UD or #GP.
6503 */
6504static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6505 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006506 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006507{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006508 gva_t off;
6509 bool exn;
6510 struct kvm_segment s;
6511
Bandan Das19677e32014-05-06 02:19:15 -04006512 /*
6513 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6514 * Execution", on an exit, vmx_instruction_info holds most of the
6515 * addressing components of the operand. Only the displacement part
6516 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6517 * For how an actual address is calculated from all these components,
6518 * refer to Vol. 1, "Operand Addressing".
6519 */
6520 int scaling = vmx_instruction_info & 3;
6521 int addr_size = (vmx_instruction_info >> 7) & 7;
6522 bool is_reg = vmx_instruction_info & (1u << 10);
6523 int seg_reg = (vmx_instruction_info >> 15) & 7;
6524 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6525 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6526 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6527 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6528
6529 if (is_reg) {
6530 kvm_queue_exception(vcpu, UD_VECTOR);
6531 return 1;
6532 }
6533
6534 /* Addr = segment_base + offset */
6535 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006536 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006537 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006538 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006539 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006540 off += kvm_register_read(vcpu, index_reg)<<scaling;
6541 vmx_get_segment(vcpu, &s, seg_reg);
6542 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006543
6544 if (addr_size == 1) /* 32 bit */
6545 *ret &= 0xffffffff;
6546
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006547 /* Checks for #GP/#SS exceptions. */
6548 exn = false;
6549 if (is_protmode(vcpu)) {
6550 /* Protected mode: apply checks for segment validity in the
6551 * following order:
6552 * - segment type check (#GP(0) may be thrown)
6553 * - usability check (#GP(0)/#SS(0))
6554 * - limit check (#GP(0)/#SS(0))
6555 */
6556 if (wr)
6557 /* #GP(0) if the destination operand is located in a
6558 * read-only data segment or any code segment.
6559 */
6560 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6561 else
6562 /* #GP(0) if the source operand is located in an
6563 * execute-only code segment
6564 */
6565 exn = ((s.type & 0xa) == 8);
6566 }
6567 if (exn) {
6568 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6569 return 1;
6570 }
6571 if (is_long_mode(vcpu)) {
6572 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6573 * non-canonical form. This is an only check for long mode.
6574 */
6575 exn = is_noncanonical_address(*ret);
6576 } else if (is_protmode(vcpu)) {
6577 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6578 */
6579 exn = (s.unusable != 0);
6580 /* Protected mode: #GP(0)/#SS(0) if the memory
6581 * operand is outside the segment limit.
6582 */
6583 exn = exn || (off + sizeof(u64) > s.limit);
6584 }
6585 if (exn) {
6586 kvm_queue_exception_e(vcpu,
6587 seg_reg == VCPU_SREG_SS ?
6588 SS_VECTOR : GP_VECTOR,
6589 0);
6590 return 1;
6591 }
6592
Bandan Das19677e32014-05-06 02:19:15 -04006593 return 0;
6594}
6595
6596/*
Bandan Das3573e222014-05-06 02:19:16 -04006597 * This function performs the various checks including
6598 * - if it's 4KB aligned
6599 * - No bits beyond the physical address width are set
6600 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006601 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006602 */
Bandan Das4291b582014-05-06 02:19:18 -04006603static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6604 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006605{
6606 gva_t gva;
6607 gpa_t vmptr;
6608 struct x86_exception e;
6609 struct page *page;
6610 struct vcpu_vmx *vmx = to_vmx(vcpu);
6611 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6612
6613 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006614 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006615 return 1;
6616
6617 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6618 sizeof(vmptr), &e)) {
6619 kvm_inject_page_fault(vcpu, &e);
6620 return 1;
6621 }
6622
6623 switch (exit_reason) {
6624 case EXIT_REASON_VMON:
6625 /*
6626 * SDM 3: 24.11.5
6627 * The first 4 bytes of VMXON region contain the supported
6628 * VMCS revision identifier
6629 *
6630 * Note - IA32_VMX_BASIC[48] will never be 1
6631 * for the nested case;
6632 * which replaces physical address width with 32
6633 *
6634 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006635 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006636 nested_vmx_failInvalid(vcpu);
6637 skip_emulated_instruction(vcpu);
6638 return 1;
6639 }
6640
6641 page = nested_get_page(vcpu, vmptr);
6642 if (page == NULL ||
6643 *(u32 *)kmap(page) != VMCS12_REVISION) {
6644 nested_vmx_failInvalid(vcpu);
6645 kunmap(page);
6646 skip_emulated_instruction(vcpu);
6647 return 1;
6648 }
6649 kunmap(page);
6650 vmx->nested.vmxon_ptr = vmptr;
6651 break;
Bandan Das4291b582014-05-06 02:19:18 -04006652 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006653 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006654 nested_vmx_failValid(vcpu,
6655 VMXERR_VMCLEAR_INVALID_ADDRESS);
6656 skip_emulated_instruction(vcpu);
6657 return 1;
6658 }
Bandan Das3573e222014-05-06 02:19:16 -04006659
Bandan Das4291b582014-05-06 02:19:18 -04006660 if (vmptr == vmx->nested.vmxon_ptr) {
6661 nested_vmx_failValid(vcpu,
6662 VMXERR_VMCLEAR_VMXON_POINTER);
6663 skip_emulated_instruction(vcpu);
6664 return 1;
6665 }
6666 break;
6667 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006668 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006669 nested_vmx_failValid(vcpu,
6670 VMXERR_VMPTRLD_INVALID_ADDRESS);
6671 skip_emulated_instruction(vcpu);
6672 return 1;
6673 }
6674
6675 if (vmptr == vmx->nested.vmxon_ptr) {
6676 nested_vmx_failValid(vcpu,
6677 VMXERR_VMCLEAR_VMXON_POINTER);
6678 skip_emulated_instruction(vcpu);
6679 return 1;
6680 }
6681 break;
Bandan Das3573e222014-05-06 02:19:16 -04006682 default:
6683 return 1; /* shouldn't happen */
6684 }
6685
Bandan Das4291b582014-05-06 02:19:18 -04006686 if (vmpointer)
6687 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006688 return 0;
6689}
6690
6691/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006692 * Emulate the VMXON instruction.
6693 * Currently, we just remember that VMX is active, and do not save or even
6694 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6695 * do not currently need to store anything in that guest-allocated memory
6696 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6697 * argument is different from the VMXON pointer (which the spec says they do).
6698 */
6699static int handle_vmon(struct kvm_vcpu *vcpu)
6700{
6701 struct kvm_segment cs;
6702 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006703 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006704 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6705 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006706
6707 /* The Intel VMX Instruction Reference lists a bunch of bits that
6708 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6709 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6710 * Otherwise, we should fail with #UD. We test these now:
6711 */
6712 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6713 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6714 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6715 kvm_queue_exception(vcpu, UD_VECTOR);
6716 return 1;
6717 }
6718
6719 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6720 if (is_long_mode(vcpu) && !cs.l) {
6721 kvm_queue_exception(vcpu, UD_VECTOR);
6722 return 1;
6723 }
6724
6725 if (vmx_get_cpl(vcpu)) {
6726 kvm_inject_gp(vcpu, 0);
6727 return 1;
6728 }
Bandan Das3573e222014-05-06 02:19:16 -04006729
Bandan Das4291b582014-05-06 02:19:18 -04006730 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006731 return 1;
6732
Abel Gordon145c28d2013-04-18 14:36:55 +03006733 if (vmx->nested.vmxon) {
6734 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6735 skip_emulated_instruction(vcpu);
6736 return 1;
6737 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006738
6739 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6740 != VMXON_NEEDED_FEATURES) {
6741 kvm_inject_gp(vcpu, 0);
6742 return 1;
6743 }
6744
Abel Gordon8de48832013-04-18 14:37:25 +03006745 if (enable_shadow_vmcs) {
6746 shadow_vmcs = alloc_vmcs();
6747 if (!shadow_vmcs)
6748 return -ENOMEM;
6749 /* mark vmcs as shadow */
6750 shadow_vmcs->revision_id |= (1u << 31);
6751 /* init shadow vmcs */
6752 vmcs_clear(shadow_vmcs);
6753 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6754 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006755
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006756 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6757 vmx->nested.vmcs02_num = 0;
6758
Jan Kiszkaf4124502014-03-07 20:03:13 +01006759 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6760 HRTIMER_MODE_REL);
6761 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6762
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006763 vmx->nested.vmxon = true;
6764
6765 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006766 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006767 return 1;
6768}
6769
6770/*
6771 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6772 * for running VMX instructions (except VMXON, whose prerequisites are
6773 * slightly different). It also specifies what exception to inject otherwise.
6774 */
6775static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6776{
6777 struct kvm_segment cs;
6778 struct vcpu_vmx *vmx = to_vmx(vcpu);
6779
6780 if (!vmx->nested.vmxon) {
6781 kvm_queue_exception(vcpu, UD_VECTOR);
6782 return 0;
6783 }
6784
6785 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6786 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6787 (is_long_mode(vcpu) && !cs.l)) {
6788 kvm_queue_exception(vcpu, UD_VECTOR);
6789 return 0;
6790 }
6791
6792 if (vmx_get_cpl(vcpu)) {
6793 kvm_inject_gp(vcpu, 0);
6794 return 0;
6795 }
6796
6797 return 1;
6798}
6799
Abel Gordone7953d72013-04-18 14:37:55 +03006800static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6801{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006802 if (vmx->nested.current_vmptr == -1ull)
6803 return;
6804
6805 /* current_vmptr and current_vmcs12 are always set/reset together */
6806 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6807 return;
6808
Abel Gordon012f83c2013-04-18 14:39:25 +03006809 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006810 /* copy to memory all shadowed fields in case
6811 they were modified */
6812 copy_shadow_to_vmcs12(vmx);
6813 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006814 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6815 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006816 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006817 }
Wincy Van705699a2015-02-03 23:58:17 +08006818 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006819 kunmap(vmx->nested.current_vmcs12_page);
6820 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006821 vmx->nested.current_vmptr = -1ull;
6822 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006823}
6824
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006825/*
6826 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6827 * just stops using VMX.
6828 */
6829static void free_nested(struct vcpu_vmx *vmx)
6830{
6831 if (!vmx->nested.vmxon)
6832 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006833
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006834 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07006835 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006836 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006837 if (enable_shadow_vmcs)
6838 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006839 /* Unpin physical memory we referred to in current vmcs02 */
6840 if (vmx->nested.apic_access_page) {
6841 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006842 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006843 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006844 if (vmx->nested.virtual_apic_page) {
6845 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006846 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006847 }
Wincy Van705699a2015-02-03 23:58:17 +08006848 if (vmx->nested.pi_desc_page) {
6849 kunmap(vmx->nested.pi_desc_page);
6850 nested_release_page(vmx->nested.pi_desc_page);
6851 vmx->nested.pi_desc_page = NULL;
6852 vmx->nested.pi_desc = NULL;
6853 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006854
6855 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006856}
6857
6858/* Emulate the VMXOFF instruction */
6859static int handle_vmoff(struct kvm_vcpu *vcpu)
6860{
6861 if (!nested_vmx_check_permission(vcpu))
6862 return 1;
6863 free_nested(to_vmx(vcpu));
6864 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006865 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006866 return 1;
6867}
6868
Nadav Har'El27d6c862011-05-25 23:06:59 +03006869/* Emulate the VMCLEAR instruction */
6870static int handle_vmclear(struct kvm_vcpu *vcpu)
6871{
6872 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006873 gpa_t vmptr;
6874 struct vmcs12 *vmcs12;
6875 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006876
6877 if (!nested_vmx_check_permission(vcpu))
6878 return 1;
6879
Bandan Das4291b582014-05-06 02:19:18 -04006880 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006881 return 1;
6882
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006883 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006884 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006885
6886 page = nested_get_page(vcpu, vmptr);
6887 if (page == NULL) {
6888 /*
6889 * For accurate processor emulation, VMCLEAR beyond available
6890 * physical memory should do nothing at all. However, it is
6891 * possible that a nested vmx bug, not a guest hypervisor bug,
6892 * resulted in this case, so let's shut down before doing any
6893 * more damage:
6894 */
6895 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6896 return 1;
6897 }
6898 vmcs12 = kmap(page);
6899 vmcs12->launch_state = 0;
6900 kunmap(page);
6901 nested_release_page(page);
6902
6903 nested_free_vmcs02(vmx, vmptr);
6904
6905 skip_emulated_instruction(vcpu);
6906 nested_vmx_succeed(vcpu);
6907 return 1;
6908}
6909
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006910static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6911
6912/* Emulate the VMLAUNCH instruction */
6913static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6914{
6915 return nested_vmx_run(vcpu, true);
6916}
6917
6918/* Emulate the VMRESUME instruction */
6919static int handle_vmresume(struct kvm_vcpu *vcpu)
6920{
6921
6922 return nested_vmx_run(vcpu, false);
6923}
6924
Nadav Har'El49f705c2011-05-25 23:08:30 +03006925enum vmcs_field_type {
6926 VMCS_FIELD_TYPE_U16 = 0,
6927 VMCS_FIELD_TYPE_U64 = 1,
6928 VMCS_FIELD_TYPE_U32 = 2,
6929 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6930};
6931
6932static inline int vmcs_field_type(unsigned long field)
6933{
6934 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6935 return VMCS_FIELD_TYPE_U32;
6936 return (field >> 13) & 0x3 ;
6937}
6938
6939static inline int vmcs_field_readonly(unsigned long field)
6940{
6941 return (((field >> 10) & 0x3) == 1);
6942}
6943
6944/*
6945 * Read a vmcs12 field. Since these can have varying lengths and we return
6946 * one type, we chose the biggest type (u64) and zero-extend the return value
6947 * to that size. Note that the caller, handle_vmread, might need to use only
6948 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6949 * 64-bit fields are to be returned).
6950 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006951static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6952 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006953{
6954 short offset = vmcs_field_to_offset(field);
6955 char *p;
6956
6957 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006958 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006959
6960 p = ((char *)(get_vmcs12(vcpu))) + offset;
6961
6962 switch (vmcs_field_type(field)) {
6963 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6964 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006965 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006966 case VMCS_FIELD_TYPE_U16:
6967 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006968 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006969 case VMCS_FIELD_TYPE_U32:
6970 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006971 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006972 case VMCS_FIELD_TYPE_U64:
6973 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006974 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006975 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006976 WARN_ON(1);
6977 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006978 }
6979}
6980
Abel Gordon20b97fe2013-04-18 14:36:25 +03006981
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006982static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6983 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006984 short offset = vmcs_field_to_offset(field);
6985 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6986 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006987 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006988
6989 switch (vmcs_field_type(field)) {
6990 case VMCS_FIELD_TYPE_U16:
6991 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006992 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006993 case VMCS_FIELD_TYPE_U32:
6994 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006995 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006996 case VMCS_FIELD_TYPE_U64:
6997 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006998 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006999 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7000 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007001 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007002 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007003 WARN_ON(1);
7004 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007005 }
7006
7007}
7008
Abel Gordon16f5b902013-04-18 14:38:25 +03007009static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7010{
7011 int i;
7012 unsigned long field;
7013 u64 field_value;
7014 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007015 const unsigned long *fields = shadow_read_write_fields;
7016 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007017
Jan Kiszka282da872014-10-08 18:05:39 +02007018 preempt_disable();
7019
Abel Gordon16f5b902013-04-18 14:38:25 +03007020 vmcs_load(shadow_vmcs);
7021
7022 for (i = 0; i < num_fields; i++) {
7023 field = fields[i];
7024 switch (vmcs_field_type(field)) {
7025 case VMCS_FIELD_TYPE_U16:
7026 field_value = vmcs_read16(field);
7027 break;
7028 case VMCS_FIELD_TYPE_U32:
7029 field_value = vmcs_read32(field);
7030 break;
7031 case VMCS_FIELD_TYPE_U64:
7032 field_value = vmcs_read64(field);
7033 break;
7034 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7035 field_value = vmcs_readl(field);
7036 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007037 default:
7038 WARN_ON(1);
7039 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007040 }
7041 vmcs12_write_any(&vmx->vcpu, field, field_value);
7042 }
7043
7044 vmcs_clear(shadow_vmcs);
7045 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007046
7047 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007048}
7049
Abel Gordonc3114422013-04-18 14:38:55 +03007050static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7051{
Mathias Krausec2bae892013-06-26 20:36:21 +02007052 const unsigned long *fields[] = {
7053 shadow_read_write_fields,
7054 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007055 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007056 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007057 max_shadow_read_write_fields,
7058 max_shadow_read_only_fields
7059 };
7060 int i, q;
7061 unsigned long field;
7062 u64 field_value = 0;
7063 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7064
7065 vmcs_load(shadow_vmcs);
7066
Mathias Krausec2bae892013-06-26 20:36:21 +02007067 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007068 for (i = 0; i < max_fields[q]; i++) {
7069 field = fields[q][i];
7070 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7071
7072 switch (vmcs_field_type(field)) {
7073 case VMCS_FIELD_TYPE_U16:
7074 vmcs_write16(field, (u16)field_value);
7075 break;
7076 case VMCS_FIELD_TYPE_U32:
7077 vmcs_write32(field, (u32)field_value);
7078 break;
7079 case VMCS_FIELD_TYPE_U64:
7080 vmcs_write64(field, (u64)field_value);
7081 break;
7082 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7083 vmcs_writel(field, (long)field_value);
7084 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007085 default:
7086 WARN_ON(1);
7087 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007088 }
7089 }
7090 }
7091
7092 vmcs_clear(shadow_vmcs);
7093 vmcs_load(vmx->loaded_vmcs->vmcs);
7094}
7095
Nadav Har'El49f705c2011-05-25 23:08:30 +03007096/*
7097 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7098 * used before) all generate the same failure when it is missing.
7099 */
7100static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7101{
7102 struct vcpu_vmx *vmx = to_vmx(vcpu);
7103 if (vmx->nested.current_vmptr == -1ull) {
7104 nested_vmx_failInvalid(vcpu);
7105 skip_emulated_instruction(vcpu);
7106 return 0;
7107 }
7108 return 1;
7109}
7110
7111static int handle_vmread(struct kvm_vcpu *vcpu)
7112{
7113 unsigned long field;
7114 u64 field_value;
7115 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7116 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7117 gva_t gva = 0;
7118
7119 if (!nested_vmx_check_permission(vcpu) ||
7120 !nested_vmx_check_vmcs12(vcpu))
7121 return 1;
7122
7123 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007124 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007125 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007126 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007127 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7128 skip_emulated_instruction(vcpu);
7129 return 1;
7130 }
7131 /*
7132 * Now copy part of this value to register or memory, as requested.
7133 * Note that the number of bits actually copied is 32 or 64 depending
7134 * on the guest's mode (32 or 64 bit), not on the given field's length.
7135 */
7136 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007137 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007138 field_value);
7139 } else {
7140 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007141 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007142 return 1;
7143 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7144 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7145 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7146 }
7147
7148 nested_vmx_succeed(vcpu);
7149 skip_emulated_instruction(vcpu);
7150 return 1;
7151}
7152
7153
7154static int handle_vmwrite(struct kvm_vcpu *vcpu)
7155{
7156 unsigned long field;
7157 gva_t gva;
7158 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7159 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007160 /* The value to write might be 32 or 64 bits, depending on L1's long
7161 * mode, and eventually we need to write that into a field of several
7162 * possible lengths. The code below first zero-extends the value to 64
7163 * bit (field_value), and then copies only the approriate number of
7164 * bits into the vmcs12 field.
7165 */
7166 u64 field_value = 0;
7167 struct x86_exception e;
7168
7169 if (!nested_vmx_check_permission(vcpu) ||
7170 !nested_vmx_check_vmcs12(vcpu))
7171 return 1;
7172
7173 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007174 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007175 (((vmx_instruction_info) >> 3) & 0xf));
7176 else {
7177 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007178 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007179 return 1;
7180 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007181 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007182 kvm_inject_page_fault(vcpu, &e);
7183 return 1;
7184 }
7185 }
7186
7187
Nadav Amit27e6fb52014-06-18 17:19:26 +03007188 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007189 if (vmcs_field_readonly(field)) {
7190 nested_vmx_failValid(vcpu,
7191 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7192 skip_emulated_instruction(vcpu);
7193 return 1;
7194 }
7195
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007196 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007197 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7198 skip_emulated_instruction(vcpu);
7199 return 1;
7200 }
7201
7202 nested_vmx_succeed(vcpu);
7203 skip_emulated_instruction(vcpu);
7204 return 1;
7205}
7206
Nadav Har'El63846662011-05-25 23:07:29 +03007207/* Emulate the VMPTRLD instruction */
7208static int handle_vmptrld(struct kvm_vcpu *vcpu)
7209{
7210 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007211 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007212
7213 if (!nested_vmx_check_permission(vcpu))
7214 return 1;
7215
Bandan Das4291b582014-05-06 02:19:18 -04007216 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007217 return 1;
7218
Nadav Har'El63846662011-05-25 23:07:29 +03007219 if (vmx->nested.current_vmptr != vmptr) {
7220 struct vmcs12 *new_vmcs12;
7221 struct page *page;
7222 page = nested_get_page(vcpu, vmptr);
7223 if (page == NULL) {
7224 nested_vmx_failInvalid(vcpu);
7225 skip_emulated_instruction(vcpu);
7226 return 1;
7227 }
7228 new_vmcs12 = kmap(page);
7229 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7230 kunmap(page);
7231 nested_release_page_clean(page);
7232 nested_vmx_failValid(vcpu,
7233 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7234 skip_emulated_instruction(vcpu);
7235 return 1;
7236 }
Nadav Har'El63846662011-05-25 23:07:29 +03007237
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007238 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007239 vmx->nested.current_vmptr = vmptr;
7240 vmx->nested.current_vmcs12 = new_vmcs12;
7241 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007242 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007243 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7244 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007245 vmcs_write64(VMCS_LINK_POINTER,
7246 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007247 vmx->nested.sync_shadow_vmcs = true;
7248 }
Nadav Har'El63846662011-05-25 23:07:29 +03007249 }
7250
7251 nested_vmx_succeed(vcpu);
7252 skip_emulated_instruction(vcpu);
7253 return 1;
7254}
7255
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007256/* Emulate the VMPTRST instruction */
7257static int handle_vmptrst(struct kvm_vcpu *vcpu)
7258{
7259 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7260 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7261 gva_t vmcs_gva;
7262 struct x86_exception e;
7263
7264 if (!nested_vmx_check_permission(vcpu))
7265 return 1;
7266
7267 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007268 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007269 return 1;
7270 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7271 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7272 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7273 sizeof(u64), &e)) {
7274 kvm_inject_page_fault(vcpu, &e);
7275 return 1;
7276 }
7277 nested_vmx_succeed(vcpu);
7278 skip_emulated_instruction(vcpu);
7279 return 1;
7280}
7281
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007282/* Emulate the INVEPT instruction */
7283static int handle_invept(struct kvm_vcpu *vcpu)
7284{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007285 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007286 u32 vmx_instruction_info, types;
7287 unsigned long type;
7288 gva_t gva;
7289 struct x86_exception e;
7290 struct {
7291 u64 eptp, gpa;
7292 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007293
Wincy Vanb9c237b2015-02-03 23:56:30 +08007294 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7295 SECONDARY_EXEC_ENABLE_EPT) ||
7296 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007297 kvm_queue_exception(vcpu, UD_VECTOR);
7298 return 1;
7299 }
7300
7301 if (!nested_vmx_check_permission(vcpu))
7302 return 1;
7303
7304 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7305 kvm_queue_exception(vcpu, UD_VECTOR);
7306 return 1;
7307 }
7308
7309 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007310 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007311
Wincy Vanb9c237b2015-02-03 23:56:30 +08007312 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007313
7314 if (!(types & (1UL << type))) {
7315 nested_vmx_failValid(vcpu,
7316 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7317 return 1;
7318 }
7319
7320 /* According to the Intel VMX instruction reference, the memory
7321 * operand is read even if it isn't needed (e.g., for type==global)
7322 */
7323 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007324 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007325 return 1;
7326 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7327 sizeof(operand), &e)) {
7328 kvm_inject_page_fault(vcpu, &e);
7329 return 1;
7330 }
7331
7332 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007333 case VMX_EPT_EXTENT_GLOBAL:
7334 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007335 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007336 nested_vmx_succeed(vcpu);
7337 break;
7338 default:
Bandan Das4b855072014-04-19 18:17:44 -04007339 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007340 BUG_ON(1);
7341 break;
7342 }
7343
7344 skip_emulated_instruction(vcpu);
7345 return 1;
7346}
7347
Petr Matouseka642fc32014-09-23 20:22:30 +02007348static int handle_invvpid(struct kvm_vcpu *vcpu)
7349{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007350 struct vcpu_vmx *vmx = to_vmx(vcpu);
7351 u32 vmx_instruction_info;
7352 unsigned long type, types;
7353 gva_t gva;
7354 struct x86_exception e;
7355 int vpid;
7356
7357 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7358 SECONDARY_EXEC_ENABLE_VPID) ||
7359 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7360 kvm_queue_exception(vcpu, UD_VECTOR);
7361 return 1;
7362 }
7363
7364 if (!nested_vmx_check_permission(vcpu))
7365 return 1;
7366
7367 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7368 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7369
7370 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7371
7372 if (!(types & (1UL << type))) {
7373 nested_vmx_failValid(vcpu,
7374 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7375 return 1;
7376 }
7377
7378 /* according to the intel vmx instruction reference, the memory
7379 * operand is read even if it isn't needed (e.g., for type==global)
7380 */
7381 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7382 vmx_instruction_info, false, &gva))
7383 return 1;
7384 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7385 sizeof(u32), &e)) {
7386 kvm_inject_page_fault(vcpu, &e);
7387 return 1;
7388 }
7389
7390 switch (type) {
7391 case VMX_VPID_EXTENT_ALL_CONTEXT:
7392 if (get_vmcs12(vcpu)->virtual_processor_id == 0) {
7393 nested_vmx_failValid(vcpu,
7394 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7395 return 1;
7396 }
Wanpeng Li5c614b32015-10-13 09:18:36 -07007397 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007398 nested_vmx_succeed(vcpu);
7399 break;
7400 default:
7401 /* Trap single context invalidation invvpid calls */
7402 BUG_ON(1);
7403 break;
7404 }
7405
7406 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007407 return 1;
7408}
7409
Kai Huang843e4332015-01-28 10:54:28 +08007410static int handle_pml_full(struct kvm_vcpu *vcpu)
7411{
7412 unsigned long exit_qualification;
7413
7414 trace_kvm_pml_full(vcpu->vcpu_id);
7415
7416 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7417
7418 /*
7419 * PML buffer FULL happened while executing iret from NMI,
7420 * "blocked by NMI" bit has to be set before next VM entry.
7421 */
7422 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7423 cpu_has_virtual_nmis() &&
7424 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7425 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7426 GUEST_INTR_STATE_NMI);
7427
7428 /*
7429 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7430 * here.., and there's no userspace involvement needed for PML.
7431 */
7432 return 1;
7433}
7434
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007435static int handle_pcommit(struct kvm_vcpu *vcpu)
7436{
7437 /* we never catch pcommit instruct for L1 guest. */
7438 WARN_ON(1);
7439 return 1;
7440}
7441
Nadav Har'El0140cae2011-05-25 23:06:28 +03007442/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007443 * The exit handlers return 1 if the exit was handled fully and guest execution
7444 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7445 * to be done to userspace and return 0.
7446 */
Mathias Krause772e0312012-08-30 01:30:19 +02007447static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007448 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7449 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007450 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007451 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007452 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007453 [EXIT_REASON_CR_ACCESS] = handle_cr,
7454 [EXIT_REASON_DR_ACCESS] = handle_dr,
7455 [EXIT_REASON_CPUID] = handle_cpuid,
7456 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7457 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7458 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7459 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007460 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007461 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007462 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007463 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007464 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007465 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007466 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007467 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007468 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007469 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007470 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007471 [EXIT_REASON_VMOFF] = handle_vmoff,
7472 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007473 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7474 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007475 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007476 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007477 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007478 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007479 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007480 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007481 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7482 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007483 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007484 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007485 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007486 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007487 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007488 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007489 [EXIT_REASON_XSAVES] = handle_xsaves,
7490 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007491 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007492 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007493};
7494
7495static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007496 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007497
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007498static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7499 struct vmcs12 *vmcs12)
7500{
7501 unsigned long exit_qualification;
7502 gpa_t bitmap, last_bitmap;
7503 unsigned int port;
7504 int size;
7505 u8 b;
7506
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007507 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007508 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007509
7510 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7511
7512 port = exit_qualification >> 16;
7513 size = (exit_qualification & 7) + 1;
7514
7515 last_bitmap = (gpa_t)-1;
7516 b = -1;
7517
7518 while (size > 0) {
7519 if (port < 0x8000)
7520 bitmap = vmcs12->io_bitmap_a;
7521 else if (port < 0x10000)
7522 bitmap = vmcs12->io_bitmap_b;
7523 else
Joe Perches1d804d02015-03-30 16:46:09 -07007524 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007525 bitmap += (port & 0x7fff) / 8;
7526
7527 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007528 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007529 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007530 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007531 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007532
7533 port++;
7534 size--;
7535 last_bitmap = bitmap;
7536 }
7537
Joe Perches1d804d02015-03-30 16:46:09 -07007538 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007539}
7540
Nadav Har'El644d7112011-05-25 23:12:35 +03007541/*
7542 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7543 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7544 * disinterest in the current event (read or write a specific MSR) by using an
7545 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7546 */
7547static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7548 struct vmcs12 *vmcs12, u32 exit_reason)
7549{
7550 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7551 gpa_t bitmap;
7552
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007553 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007554 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007555
7556 /*
7557 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7558 * for the four combinations of read/write and low/high MSR numbers.
7559 * First we need to figure out which of the four to use:
7560 */
7561 bitmap = vmcs12->msr_bitmap;
7562 if (exit_reason == EXIT_REASON_MSR_WRITE)
7563 bitmap += 2048;
7564 if (msr_index >= 0xc0000000) {
7565 msr_index -= 0xc0000000;
7566 bitmap += 1024;
7567 }
7568
7569 /* Then read the msr_index'th bit from this bitmap: */
7570 if (msr_index < 1024*8) {
7571 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007572 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007573 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007574 return 1 & (b >> (msr_index & 7));
7575 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007576 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007577}
7578
7579/*
7580 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7581 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7582 * intercept (via guest_host_mask etc.) the current event.
7583 */
7584static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7585 struct vmcs12 *vmcs12)
7586{
7587 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7588 int cr = exit_qualification & 15;
7589 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007590 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007591
7592 switch ((exit_qualification >> 4) & 3) {
7593 case 0: /* mov to cr */
7594 switch (cr) {
7595 case 0:
7596 if (vmcs12->cr0_guest_host_mask &
7597 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007598 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007599 break;
7600 case 3:
7601 if ((vmcs12->cr3_target_count >= 1 &&
7602 vmcs12->cr3_target_value0 == val) ||
7603 (vmcs12->cr3_target_count >= 2 &&
7604 vmcs12->cr3_target_value1 == val) ||
7605 (vmcs12->cr3_target_count >= 3 &&
7606 vmcs12->cr3_target_value2 == val) ||
7607 (vmcs12->cr3_target_count >= 4 &&
7608 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007609 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007610 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007611 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007612 break;
7613 case 4:
7614 if (vmcs12->cr4_guest_host_mask &
7615 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007616 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007617 break;
7618 case 8:
7619 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007620 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007621 break;
7622 }
7623 break;
7624 case 2: /* clts */
7625 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7626 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007627 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007628 break;
7629 case 1: /* mov from cr */
7630 switch (cr) {
7631 case 3:
7632 if (vmcs12->cpu_based_vm_exec_control &
7633 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007634 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007635 break;
7636 case 8:
7637 if (vmcs12->cpu_based_vm_exec_control &
7638 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007639 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007640 break;
7641 }
7642 break;
7643 case 3: /* lmsw */
7644 /*
7645 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7646 * cr0. Other attempted changes are ignored, with no exit.
7647 */
7648 if (vmcs12->cr0_guest_host_mask & 0xe &
7649 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007650 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007651 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7652 !(vmcs12->cr0_read_shadow & 0x1) &&
7653 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007654 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007655 break;
7656 }
Joe Perches1d804d02015-03-30 16:46:09 -07007657 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007658}
7659
7660/*
7661 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7662 * should handle it ourselves in L0 (and then continue L2). Only call this
7663 * when in is_guest_mode (L2).
7664 */
7665static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7666{
Nadav Har'El644d7112011-05-25 23:12:35 +03007667 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7668 struct vcpu_vmx *vmx = to_vmx(vcpu);
7669 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007670 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007671
Jan Kiszka542060e2014-01-04 18:47:21 +01007672 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7673 vmcs_readl(EXIT_QUALIFICATION),
7674 vmx->idt_vectoring_info,
7675 intr_info,
7676 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7677 KVM_ISA_VMX);
7678
Nadav Har'El644d7112011-05-25 23:12:35 +03007679 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007680 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007681
7682 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007683 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7684 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007685 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007686 }
7687
7688 switch (exit_reason) {
7689 case EXIT_REASON_EXCEPTION_NMI:
7690 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007691 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007692 else if (is_page_fault(intr_info))
7693 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007694 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007695 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007696 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007697 return vmcs12->exception_bitmap &
7698 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7699 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007700 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007701 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007702 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007703 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007704 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007705 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007706 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007707 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007708 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007709 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007710 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007711 return false;
7712 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007713 case EXIT_REASON_HLT:
7714 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7715 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007716 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007717 case EXIT_REASON_INVLPG:
7718 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7719 case EXIT_REASON_RDPMC:
7720 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007721 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007722 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7723 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7724 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7725 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7726 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7727 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007728 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007729 /*
7730 * VMX instructions trap unconditionally. This allows L1 to
7731 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7732 */
Joe Perches1d804d02015-03-30 16:46:09 -07007733 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007734 case EXIT_REASON_CR_ACCESS:
7735 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7736 case EXIT_REASON_DR_ACCESS:
7737 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7738 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007739 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007740 case EXIT_REASON_MSR_READ:
7741 case EXIT_REASON_MSR_WRITE:
7742 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7743 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007744 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007745 case EXIT_REASON_MWAIT_INSTRUCTION:
7746 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007747 case EXIT_REASON_MONITOR_TRAP_FLAG:
7748 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007749 case EXIT_REASON_MONITOR_INSTRUCTION:
7750 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7751 case EXIT_REASON_PAUSE_INSTRUCTION:
7752 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7753 nested_cpu_has2(vmcs12,
7754 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7755 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007756 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007757 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007758 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007759 case EXIT_REASON_APIC_ACCESS:
7760 return nested_cpu_has2(vmcs12,
7761 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007762 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007763 case EXIT_REASON_EOI_INDUCED:
7764 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007765 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007766 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007767 /*
7768 * L0 always deals with the EPT violation. If nested EPT is
7769 * used, and the nested mmu code discovers that the address is
7770 * missing in the guest EPT table (EPT12), the EPT violation
7771 * will be injected with nested_ept_inject_page_fault()
7772 */
Joe Perches1d804d02015-03-30 16:46:09 -07007773 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007774 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007775 /*
7776 * L2 never uses directly L1's EPT, but rather L0's own EPT
7777 * table (shadow on EPT) or a merged EPT table that L0 built
7778 * (EPT on EPT). So any problems with the structure of the
7779 * table is L0's fault.
7780 */
Joe Perches1d804d02015-03-30 16:46:09 -07007781 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007782 case EXIT_REASON_WBINVD:
7783 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7784 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007785 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007786 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7787 /*
7788 * This should never happen, since it is not possible to
7789 * set XSS to a non-zero value---neither in L1 nor in L2.
7790 * If if it were, XSS would have to be checked against
7791 * the XSS exit bitmap in vmcs12.
7792 */
7793 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007794 case EXIT_REASON_PCOMMIT:
7795 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007796 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007797 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007798 }
7799}
7800
Avi Kivity586f9602010-11-18 13:09:54 +02007801static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7802{
7803 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7804 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7805}
7806
Kai Huang843e4332015-01-28 10:54:28 +08007807static int vmx_enable_pml(struct vcpu_vmx *vmx)
7808{
7809 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007810
7811 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7812 if (!pml_pg)
7813 return -ENOMEM;
7814
7815 vmx->pml_pg = pml_pg;
7816
7817 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7818 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7819
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007820 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_ENABLE_PML);
Kai Huang843e4332015-01-28 10:54:28 +08007821
7822 return 0;
7823}
7824
7825static void vmx_disable_pml(struct vcpu_vmx *vmx)
7826{
Kai Huang843e4332015-01-28 10:54:28 +08007827 ASSERT(vmx->pml_pg);
7828 __free_page(vmx->pml_pg);
7829 vmx->pml_pg = NULL;
7830
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007831 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_ENABLE_PML);
Kai Huang843e4332015-01-28 10:54:28 +08007832}
7833
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007834static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007835{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007836 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007837 u64 *pml_buf;
7838 u16 pml_idx;
7839
7840 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7841
7842 /* Do nothing if PML buffer is empty */
7843 if (pml_idx == (PML_ENTITY_NUM - 1))
7844 return;
7845
7846 /* PML index always points to next available PML buffer entity */
7847 if (pml_idx >= PML_ENTITY_NUM)
7848 pml_idx = 0;
7849 else
7850 pml_idx++;
7851
7852 pml_buf = page_address(vmx->pml_pg);
7853 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7854 u64 gpa;
7855
7856 gpa = pml_buf[pml_idx];
7857 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007858 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007859 }
7860
7861 /* reset PML index */
7862 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7863}
7864
7865/*
7866 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7867 * Called before reporting dirty_bitmap to userspace.
7868 */
7869static void kvm_flush_pml_buffers(struct kvm *kvm)
7870{
7871 int i;
7872 struct kvm_vcpu *vcpu;
7873 /*
7874 * We only need to kick vcpu out of guest mode here, as PML buffer
7875 * is flushed at beginning of all VMEXITs, and it's obvious that only
7876 * vcpus running in guest are possible to have unflushed GPAs in PML
7877 * buffer.
7878 */
7879 kvm_for_each_vcpu(i, vcpu, kvm)
7880 kvm_vcpu_kick(vcpu);
7881}
7882
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007883static void vmx_dump_sel(char *name, uint32_t sel)
7884{
7885 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7886 name, vmcs_read32(sel),
7887 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7888 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7889 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7890}
7891
7892static void vmx_dump_dtsel(char *name, uint32_t limit)
7893{
7894 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7895 name, vmcs_read32(limit),
7896 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7897}
7898
7899static void dump_vmcs(void)
7900{
7901 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7902 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7903 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7904 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7905 u32 secondary_exec_control = 0;
7906 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7907 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7908 int i, n;
7909
7910 if (cpu_has_secondary_exec_ctrls())
7911 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7912
7913 pr_err("*** Guest State ***\n");
7914 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7915 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7916 vmcs_readl(CR0_GUEST_HOST_MASK));
7917 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7918 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7919 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7920 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7921 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7922 {
7923 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7924 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7925 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7926 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7927 }
7928 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7929 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7930 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7931 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7932 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7933 vmcs_readl(GUEST_SYSENTER_ESP),
7934 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7935 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7936 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7937 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7938 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7939 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7940 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7941 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7942 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7943 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7944 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7945 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7946 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7947 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7948 efer, vmcs_readl(GUEST_IA32_PAT));
7949 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7950 vmcs_readl(GUEST_IA32_DEBUGCTL),
7951 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7952 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7953 pr_err("PerfGlobCtl = 0x%016lx\n",
7954 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7955 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7956 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7957 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7958 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7959 vmcs_read32(GUEST_ACTIVITY_STATE));
7960 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7961 pr_err("InterruptStatus = %04x\n",
7962 vmcs_read16(GUEST_INTR_STATUS));
7963
7964 pr_err("*** Host State ***\n");
7965 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7966 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7967 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7968 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7969 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7970 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7971 vmcs_read16(HOST_TR_SELECTOR));
7972 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7973 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7974 vmcs_readl(HOST_TR_BASE));
7975 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7976 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7977 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7978 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7979 vmcs_readl(HOST_CR4));
7980 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7981 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7982 vmcs_read32(HOST_IA32_SYSENTER_CS),
7983 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7984 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7985 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7986 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7987 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7988 pr_err("PerfGlobCtl = 0x%016lx\n",
7989 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7990
7991 pr_err("*** Control State ***\n");
7992 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7993 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7994 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7995 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7996 vmcs_read32(EXCEPTION_BITMAP),
7997 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7998 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7999 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8000 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8001 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8002 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8003 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8004 vmcs_read32(VM_EXIT_INTR_INFO),
8005 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8006 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8007 pr_err(" reason=%08x qualification=%016lx\n",
8008 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8009 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8010 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8011 vmcs_read32(IDT_VECTORING_ERROR_CODE));
8012 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
8013 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8014 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8015 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8016 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8017 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
8018 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
8019 n = vmcs_read32(CR3_TARGET_COUNT);
8020 for (i = 0; i + 1 < n; i += 4)
8021 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8022 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8023 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8024 if (i < n)
8025 pr_err("CR3 target%u=%016lx\n",
8026 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8027 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8028 pr_err("PLE Gap=%08x Window=%08x\n",
8029 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8030 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8031 pr_err("Virtual processor ID = 0x%04x\n",
8032 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8033}
8034
Avi Kivity6aa8b732006-12-10 02:21:36 -08008035/*
8036 * The guest has exited. See if we can fix it or if we need userspace
8037 * assistance.
8038 */
Avi Kivity851ba692009-08-24 11:10:17 +03008039static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008040{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008041 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008042 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008043 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008044
Kai Huang843e4332015-01-28 10:54:28 +08008045 /*
8046 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8047 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8048 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8049 * mode as if vcpus is in root mode, the PML buffer must has been
8050 * flushed already.
8051 */
8052 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008053 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008054
Mohammed Gamal80ced182009-09-01 12:48:18 +02008055 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008056 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008057 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008058
Nadav Har'El644d7112011-05-25 23:12:35 +03008059 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008060 nested_vmx_vmexit(vcpu, exit_reason,
8061 vmcs_read32(VM_EXIT_INTR_INFO),
8062 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008063 return 1;
8064 }
8065
Mohammed Gamal51207022010-05-31 22:40:54 +03008066 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008067 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008068 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8069 vcpu->run->fail_entry.hardware_entry_failure_reason
8070 = exit_reason;
8071 return 0;
8072 }
8073
Avi Kivity29bd8a72007-09-10 17:27:03 +03008074 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008075 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8076 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008077 = vmcs_read32(VM_INSTRUCTION_ERROR);
8078 return 0;
8079 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008080
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008081 /*
8082 * Note:
8083 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8084 * delivery event since it indicates guest is accessing MMIO.
8085 * The vm-exit can be triggered again after return to guest that
8086 * will cause infinite loop.
8087 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008088 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008089 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008090 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008091 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8092 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8093 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8094 vcpu->run->internal.ndata = 2;
8095 vcpu->run->internal.data[0] = vectoring_info;
8096 vcpu->run->internal.data[1] = exit_reason;
8097 return 0;
8098 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008099
Nadav Har'El644d7112011-05-25 23:12:35 +03008100 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8101 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008102 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008103 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008104 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008105 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008106 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008107 /*
8108 * This CPU don't support us in finding the end of an
8109 * NMI-blocked window if the guest runs with IRQs
8110 * disabled. So we pull the trigger after 1 s of
8111 * futile waiting, but inform the user about this.
8112 */
8113 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8114 "state on VCPU %d after 1 s timeout\n",
8115 __func__, vcpu->vcpu_id);
8116 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008117 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008118 }
8119
Avi Kivity6aa8b732006-12-10 02:21:36 -08008120 if (exit_reason < kvm_vmx_max_exit_handlers
8121 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008122 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008123 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008124 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8125 kvm_queue_exception(vcpu, UD_VECTOR);
8126 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008127 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008128}
8129
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008130static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008131{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008132 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8133
8134 if (is_guest_mode(vcpu) &&
8135 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8136 return;
8137
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008138 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008139 vmcs_write32(TPR_THRESHOLD, 0);
8140 return;
8141 }
8142
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008143 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008144}
8145
Yang Zhang8d146952013-01-25 10:18:50 +08008146static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8147{
8148 u32 sec_exec_control;
8149
8150 /*
8151 * There is not point to enable virtualize x2apic without enable
8152 * apicv
8153 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008154 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Paolo Bonzini35754c92015-07-29 12:05:37 +02008155 !vmx_cpu_uses_apicv(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008156 return;
8157
Paolo Bonzini35754c92015-07-29 12:05:37 +02008158 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008159 return;
8160
8161 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8162
8163 if (set) {
8164 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8165 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8166 } else {
8167 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8168 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8169 }
8170 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8171
8172 vmx_set_msr_bitmap(vcpu);
8173}
8174
Tang Chen38b99172014-09-24 15:57:54 +08008175static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8176{
8177 struct vcpu_vmx *vmx = to_vmx(vcpu);
8178
8179 /*
8180 * Currently we do not handle the nested case where L2 has an
8181 * APIC access page of its own; that page is still pinned.
8182 * Hence, we skip the case where the VCPU is in guest mode _and_
8183 * L1 prepared an APIC access page for L2.
8184 *
8185 * For the case where L1 and L2 share the same APIC access page
8186 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8187 * in the vmcs12), this function will only update either the vmcs01
8188 * or the vmcs02. If the former, the vmcs02 will be updated by
8189 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8190 * the next L2->L1 exit.
8191 */
8192 if (!is_guest_mode(vcpu) ||
8193 !nested_cpu_has2(vmx->nested.current_vmcs12,
8194 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8195 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8196}
8197
Yang Zhangc7c9c562013-01-25 10:18:51 +08008198static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8199{
8200 u16 status;
8201 u8 old;
8202
Yang Zhangc7c9c562013-01-25 10:18:51 +08008203 if (isr == -1)
8204 isr = 0;
8205
8206 status = vmcs_read16(GUEST_INTR_STATUS);
8207 old = status >> 8;
8208 if (isr != old) {
8209 status &= 0xff;
8210 status |= isr << 8;
8211 vmcs_write16(GUEST_INTR_STATUS, status);
8212 }
8213}
8214
8215static void vmx_set_rvi(int vector)
8216{
8217 u16 status;
8218 u8 old;
8219
Wei Wang4114c272014-11-05 10:53:43 +08008220 if (vector == -1)
8221 vector = 0;
8222
Yang Zhangc7c9c562013-01-25 10:18:51 +08008223 status = vmcs_read16(GUEST_INTR_STATUS);
8224 old = (u8)status & 0xff;
8225 if ((u8)vector != old) {
8226 status &= ~0xff;
8227 status |= (u8)vector;
8228 vmcs_write16(GUEST_INTR_STATUS, status);
8229 }
8230}
8231
8232static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8233{
Wanpeng Li963fee12014-07-17 19:03:00 +08008234 if (!is_guest_mode(vcpu)) {
8235 vmx_set_rvi(max_irr);
8236 return;
8237 }
8238
Wei Wang4114c272014-11-05 10:53:43 +08008239 if (max_irr == -1)
8240 return;
8241
Wanpeng Li963fee12014-07-17 19:03:00 +08008242 /*
Wei Wang4114c272014-11-05 10:53:43 +08008243 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8244 * handles it.
8245 */
8246 if (nested_exit_on_intr(vcpu))
8247 return;
8248
8249 /*
8250 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008251 * is run without virtual interrupt delivery.
8252 */
8253 if (!kvm_event_needs_reinjection(vcpu) &&
8254 vmx_interrupt_allowed(vcpu)) {
8255 kvm_queue_interrupt(vcpu, max_irr, false);
8256 vmx_inject_irq(vcpu);
8257 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008258}
8259
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008260static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008261{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008262 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008263 if (!vmx_cpu_uses_apicv(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008264 return;
8265
Yang Zhangc7c9c562013-01-25 10:18:51 +08008266 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8267 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8268 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8269 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8270}
8271
Avi Kivity51aa01d2010-07-20 14:31:20 +03008272static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008273{
Avi Kivity00eba012011-03-07 17:24:54 +02008274 u32 exit_intr_info;
8275
8276 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8277 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8278 return;
8279
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008280 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008281 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008282
8283 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008284 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008285 kvm_machine_check();
8286
Gleb Natapov20f65982009-05-11 13:35:55 +03008287 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008288 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008289 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8290 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008291 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008292 kvm_after_handle_nmi(&vmx->vcpu);
8293 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008294}
Gleb Natapov20f65982009-05-11 13:35:55 +03008295
Yang Zhanga547c6d2013-04-11 19:25:10 +08008296static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8297{
8298 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8299
8300 /*
8301 * If external interrupt exists, IF bit is set in rflags/eflags on the
8302 * interrupt stack frame, and interrupt will be enabled on a return
8303 * from interrupt handler.
8304 */
8305 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8306 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8307 unsigned int vector;
8308 unsigned long entry;
8309 gate_desc *desc;
8310 struct vcpu_vmx *vmx = to_vmx(vcpu);
8311#ifdef CONFIG_X86_64
8312 unsigned long tmp;
8313#endif
8314
8315 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8316 desc = (gate_desc *)vmx->host_idt_base + vector;
8317 entry = gate_offset(*desc);
8318 asm volatile(
8319#ifdef CONFIG_X86_64
8320 "mov %%" _ASM_SP ", %[sp]\n\t"
8321 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8322 "push $%c[ss]\n\t"
8323 "push %[sp]\n\t"
8324#endif
8325 "pushf\n\t"
8326 "orl $0x200, (%%" _ASM_SP ")\n\t"
8327 __ASM_SIZE(push) " $%c[cs]\n\t"
8328 "call *%[entry]\n\t"
8329 :
8330#ifdef CONFIG_X86_64
8331 [sp]"=&r"(tmp)
8332#endif
8333 :
8334 [entry]"r"(entry),
8335 [ss]"i"(__KERNEL_DS),
8336 [cs]"i"(__KERNEL_CS)
8337 );
8338 } else
8339 local_irq_enable();
8340}
8341
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008342static bool vmx_has_high_real_mode_segbase(void)
8343{
8344 return enable_unrestricted_guest || emulate_invalid_guest_state;
8345}
8346
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008347static bool vmx_mpx_supported(void)
8348{
8349 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8350 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8351}
8352
Wanpeng Li55412b22014-12-02 19:21:30 +08008353static bool vmx_xsaves_supported(void)
8354{
8355 return vmcs_config.cpu_based_2nd_exec_ctrl &
8356 SECONDARY_EXEC_XSAVES;
8357}
8358
Avi Kivity51aa01d2010-07-20 14:31:20 +03008359static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8360{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008361 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008362 bool unblock_nmi;
8363 u8 vector;
8364 bool idtv_info_valid;
8365
8366 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008367
Avi Kivitycf393f72008-07-01 16:20:21 +03008368 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008369 if (vmx->nmi_known_unmasked)
8370 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008371 /*
8372 * Can't use vmx->exit_intr_info since we're not sure what
8373 * the exit reason is.
8374 */
8375 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008376 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8377 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8378 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008379 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008380 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8381 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008382 * SDM 3: 23.2.2 (September 2008)
8383 * Bit 12 is undefined in any of the following cases:
8384 * If the VM exit sets the valid bit in the IDT-vectoring
8385 * information field.
8386 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008387 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008388 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8389 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008390 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8391 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008392 else
8393 vmx->nmi_known_unmasked =
8394 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8395 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008396 } else if (unlikely(vmx->soft_vnmi_blocked))
8397 vmx->vnmi_blocked_time +=
8398 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008399}
8400
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008401static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008402 u32 idt_vectoring_info,
8403 int instr_len_field,
8404 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008405{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008406 u8 vector;
8407 int type;
8408 bool idtv_info_valid;
8409
8410 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008411
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008412 vcpu->arch.nmi_injected = false;
8413 kvm_clear_exception_queue(vcpu);
8414 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008415
8416 if (!idtv_info_valid)
8417 return;
8418
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008419 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008420
Avi Kivity668f6122008-07-02 09:28:55 +03008421 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8422 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008423
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008424 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008425 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008426 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008427 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008428 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008429 * Clear bit "block by NMI" before VM entry if a NMI
8430 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008431 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008432 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008433 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008434 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008435 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008436 /* fall through */
8437 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008438 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008439 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008440 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008441 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008442 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008443 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008444 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008445 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008446 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008447 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008448 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008449 break;
8450 default:
8451 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008452 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008453}
8454
Avi Kivity83422e12010-07-20 14:43:23 +03008455static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8456{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008457 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008458 VM_EXIT_INSTRUCTION_LEN,
8459 IDT_VECTORING_ERROR_CODE);
8460}
8461
Avi Kivityb463a6f2010-07-20 15:06:17 +03008462static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8463{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008464 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008465 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8466 VM_ENTRY_INSTRUCTION_LEN,
8467 VM_ENTRY_EXCEPTION_ERROR_CODE);
8468
8469 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8470}
8471
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008472static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8473{
8474 int i, nr_msrs;
8475 struct perf_guest_switch_msr *msrs;
8476
8477 msrs = perf_guest_get_msrs(&nr_msrs);
8478
8479 if (!msrs)
8480 return;
8481
8482 for (i = 0; i < nr_msrs; i++)
8483 if (msrs[i].host == msrs[i].guest)
8484 clear_atomic_switch_msr(vmx, msrs[i].msr);
8485 else
8486 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8487 msrs[i].host);
8488}
8489
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008490static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008491{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008492 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008493 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008494
8495 /* Record the guest's net vcpu time for enforced NMI injections. */
8496 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8497 vmx->entry_time = ktime_get();
8498
8499 /* Don't enter VMX if guest state is invalid, let the exit handler
8500 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008501 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008502 return;
8503
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008504 if (vmx->ple_window_dirty) {
8505 vmx->ple_window_dirty = false;
8506 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8507 }
8508
Abel Gordon012f83c2013-04-18 14:39:25 +03008509 if (vmx->nested.sync_shadow_vmcs) {
8510 copy_vmcs12_to_shadow(vmx);
8511 vmx->nested.sync_shadow_vmcs = false;
8512 }
8513
Avi Kivity104f2262010-11-18 13:12:52 +02008514 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8515 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8516 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8517 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8518
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008519 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008520 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8521 vmcs_writel(HOST_CR4, cr4);
8522 vmx->host_state.vmcs_host_cr4 = cr4;
8523 }
8524
Avi Kivity104f2262010-11-18 13:12:52 +02008525 /* When single-stepping over STI and MOV SS, we must clear the
8526 * corresponding interruptibility bits in the guest state. Otherwise
8527 * vmentry fails as it then expects bit 14 (BS) in pending debug
8528 * exceptions being set, but that's not correct for the guest debugging
8529 * case. */
8530 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8531 vmx_set_interrupt_shadow(vcpu, 0);
8532
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008533 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008534 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008535
Nadav Har'Eld462b812011-05-24 15:26:10 +03008536 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008537 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008538 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008539 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8540 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8541 "push %%" _ASM_CX " \n\t"
8542 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008543 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008544 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008545 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008546 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008547 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008548 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8549 "mov %%cr2, %%" _ASM_DX " \n\t"
8550 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008551 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008552 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008553 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008554 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008555 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008556 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008557 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8558 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8559 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8560 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8561 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8562 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008563#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008564 "mov %c[r8](%0), %%r8 \n\t"
8565 "mov %c[r9](%0), %%r9 \n\t"
8566 "mov %c[r10](%0), %%r10 \n\t"
8567 "mov %c[r11](%0), %%r11 \n\t"
8568 "mov %c[r12](%0), %%r12 \n\t"
8569 "mov %c[r13](%0), %%r13 \n\t"
8570 "mov %c[r14](%0), %%r14 \n\t"
8571 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008572#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008573 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008574
Avi Kivity6aa8b732006-12-10 02:21:36 -08008575 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008576 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008577 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008578 "jmp 2f \n\t"
8579 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8580 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008581 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008582 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008583 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008584 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8585 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8586 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8587 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8588 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8589 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8590 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008591#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008592 "mov %%r8, %c[r8](%0) \n\t"
8593 "mov %%r9, %c[r9](%0) \n\t"
8594 "mov %%r10, %c[r10](%0) \n\t"
8595 "mov %%r11, %c[r11](%0) \n\t"
8596 "mov %%r12, %c[r12](%0) \n\t"
8597 "mov %%r13, %c[r13](%0) \n\t"
8598 "mov %%r14, %c[r14](%0) \n\t"
8599 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008600#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008601 "mov %%cr2, %%" _ASM_AX " \n\t"
8602 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008603
Avi Kivityb188c81f2012-09-16 15:10:58 +03008604 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008605 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008606 ".pushsection .rodata \n\t"
8607 ".global vmx_return \n\t"
8608 "vmx_return: " _ASM_PTR " 2b \n\t"
8609 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008610 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008611 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008612 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008613 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008614 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8615 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8616 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8617 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8618 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8619 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8620 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008621#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008622 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8623 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8624 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8625 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8626 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8627 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8628 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8629 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008630#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008631 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8632 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008633 : "cc", "memory"
8634#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008635 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008636 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008637#else
8638 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008639#endif
8640 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008641
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008642 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8643 if (debugctlmsr)
8644 update_debugctlmsr(debugctlmsr);
8645
Avi Kivityaa67f602012-08-01 16:48:03 +03008646#ifndef CONFIG_X86_64
8647 /*
8648 * The sysexit path does not restore ds/es, so we must set them to
8649 * a reasonable value ourselves.
8650 *
8651 * We can't defer this to vmx_load_host_state() since that function
8652 * may be executed in interrupt context, which saves and restore segments
8653 * around it, nullifying its effect.
8654 */
8655 loadsegment(ds, __USER_DS);
8656 loadsegment(es, __USER_DS);
8657#endif
8658
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008659 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008660 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008661 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008662 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008663 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008664 vcpu->arch.regs_dirty = 0;
8665
Avi Kivity1155f762007-11-22 11:30:47 +02008666 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8667
Nadav Har'Eld462b812011-05-24 15:26:10 +03008668 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008669
Avi Kivity51aa01d2010-07-20 14:31:20 +03008670 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008671 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008672
Gleb Natapove0b890d2013-09-25 12:51:33 +03008673 /*
8674 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8675 * we did not inject a still-pending event to L1 now because of
8676 * nested_run_pending, we need to re-enable this bit.
8677 */
8678 if (vmx->nested.nested_run_pending)
8679 kvm_make_request(KVM_REQ_EVENT, vcpu);
8680
8681 vmx->nested.nested_run_pending = 0;
8682
Avi Kivity51aa01d2010-07-20 14:31:20 +03008683 vmx_complete_atomic_exit(vmx);
8684 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008685 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008686}
8687
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008688static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8689{
8690 struct vcpu_vmx *vmx = to_vmx(vcpu);
8691 int cpu;
8692
8693 if (vmx->loaded_vmcs == &vmx->vmcs01)
8694 return;
8695
8696 cpu = get_cpu();
8697 vmx->loaded_vmcs = &vmx->vmcs01;
8698 vmx_vcpu_put(vcpu);
8699 vmx_vcpu_load(vcpu, cpu);
8700 vcpu->cpu = cpu;
8701 put_cpu();
8702}
8703
Avi Kivity6aa8b732006-12-10 02:21:36 -08008704static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8705{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008706 struct vcpu_vmx *vmx = to_vmx(vcpu);
8707
Kai Huang843e4332015-01-28 10:54:28 +08008708 if (enable_pml)
8709 vmx_disable_pml(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008710 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008711 leave_guest_mode(vcpu);
8712 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008713 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008714 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008715 kfree(vmx->guest_msrs);
8716 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008717 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008718}
8719
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008720static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008721{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008722 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008723 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008724 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008725
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008726 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008727 return ERR_PTR(-ENOMEM);
8728
Wanpeng Li991e7a02015-09-16 17:30:05 +08008729 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008730
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008731 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8732 if (err)
8733 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008734
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008735 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008736 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8737 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008738
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008739 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008740 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008741 goto uninit_vcpu;
8742 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008743
Nadav Har'Eld462b812011-05-24 15:26:10 +03008744 vmx->loaded_vmcs = &vmx->vmcs01;
8745 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8746 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008747 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008748 if (!vmm_exclusive)
8749 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8750 loaded_vmcs_init(vmx->loaded_vmcs);
8751 if (!vmm_exclusive)
8752 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008753
Avi Kivity15ad7142007-07-11 18:17:21 +03008754 cpu = get_cpu();
8755 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008756 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008757 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008758 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008759 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008760 if (err)
8761 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008762 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008763 err = alloc_apic_access_page(kvm);
8764 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008765 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008766 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008767
Sheng Yangb927a3c2009-07-21 10:42:48 +08008768 if (enable_ept) {
8769 if (!kvm->arch.ept_identity_map_addr)
8770 kvm->arch.ept_identity_map_addr =
8771 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008772 err = init_rmode_identity_map(kvm);
8773 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008774 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008775 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008776
Wanpeng Li5c614b32015-10-13 09:18:36 -07008777 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08008778 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07008779 vmx->nested.vpid02 = allocate_vpid();
8780 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08008781
Wincy Van705699a2015-02-03 23:58:17 +08008782 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008783 vmx->nested.current_vmptr = -1ull;
8784 vmx->nested.current_vmcs12 = NULL;
8785
Kai Huang843e4332015-01-28 10:54:28 +08008786 /*
8787 * If PML is turned on, failure on enabling PML just results in failure
8788 * of creating the vcpu, therefore we can simplify PML logic (by
8789 * avoiding dealing with cases, such as enabling PML partially on vcpus
8790 * for the guest, etc.
8791 */
8792 if (enable_pml) {
8793 err = vmx_enable_pml(vmx);
8794 if (err)
8795 goto free_vmcs;
8796 }
8797
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008798 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008799
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008800free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07008801 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008802 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008803free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008804 kfree(vmx->guest_msrs);
8805uninit_vcpu:
8806 kvm_vcpu_uninit(&vmx->vcpu);
8807free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08008808 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10008809 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008810 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008811}
8812
Yang, Sheng002c7f72007-07-31 14:23:01 +03008813static void __init vmx_check_processor_compat(void *rtn)
8814{
8815 struct vmcs_config vmcs_conf;
8816
8817 *(int *)rtn = 0;
8818 if (setup_vmcs_config(&vmcs_conf) < 0)
8819 *(int *)rtn = -EIO;
8820 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8821 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8822 smp_processor_id());
8823 *(int *)rtn = -EIO;
8824 }
8825}
8826
Sheng Yang67253af2008-04-25 10:20:22 +08008827static int get_ept_level(void)
8828{
8829 return VMX_EPT_DEFAULT_GAW + 1;
8830}
8831
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008832static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008833{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008834 u8 cache;
8835 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008836
Sheng Yang522c68c2009-04-27 20:35:43 +08008837 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008838 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008839 * 2. EPT with VT-d:
8840 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008841 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008842 * b. VT-d with snooping control feature: snooping control feature of
8843 * VT-d engine can guarantee the cache correctness. Just set it
8844 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008845 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008846 * consistent with host MTRR
8847 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008848 if (is_mmio) {
8849 cache = MTRR_TYPE_UNCACHABLE;
8850 goto exit;
8851 }
8852
8853 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008854 ipat = VMX_EPT_IPAT_BIT;
8855 cache = MTRR_TYPE_WRBACK;
8856 goto exit;
8857 }
8858
8859 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8860 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008861 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008862 cache = MTRR_TYPE_WRBACK;
8863 else
8864 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008865 goto exit;
8866 }
8867
Xiao Guangrongff536042015-06-15 16:55:22 +08008868 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008869
8870exit:
8871 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008872}
8873
Sheng Yang17cc3932010-01-05 19:02:27 +08008874static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008875{
Sheng Yang878403b2010-01-05 19:02:29 +08008876 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8877 return PT_DIRECTORY_LEVEL;
8878 else
8879 /* For shadow and EPT supported 1GB page */
8880 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008881}
8882
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008883static void vmcs_set_secondary_exec_control(u32 new_ctl)
8884{
8885 /*
8886 * These bits in the secondary execution controls field
8887 * are dynamic, the others are mostly based on the hypervisor
8888 * architecture and the guest's CPUID. Do not touch the
8889 * dynamic bits.
8890 */
8891 u32 mask =
8892 SECONDARY_EXEC_SHADOW_VMCS |
8893 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
8894 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8895
8896 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8897
8898 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8899 (new_ctl & ~mask) | (cur_ctl & mask));
8900}
8901
Sheng Yang0e851882009-12-18 16:48:46 +08008902static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8903{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008904 struct kvm_cpuid_entry2 *best;
8905 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008906 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008907
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008908 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008909 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
8910 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008911 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08008912
Paolo Bonzini8b972652015-09-15 17:34:42 +02008913 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008914 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02008915 vmx->nested.nested_vmx_secondary_ctls_high |=
8916 SECONDARY_EXEC_RDTSCP;
8917 else
8918 vmx->nested.nested_vmx_secondary_ctls_high &=
8919 ~SECONDARY_EXEC_RDTSCP;
8920 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008921 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008922
Mao, Junjiead756a12012-07-02 01:18:48 +00008923 /* Exposing INVPCID only when PCID is exposed */
8924 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8925 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008926 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
8927 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008928 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008929
Mao, Junjiead756a12012-07-02 01:18:48 +00008930 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008931 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008932 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008933
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008934 vmcs_set_secondary_exec_control(secondary_exec_ctl);
8935
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008936 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
8937 if (guest_cpuid_has_pcommit(vcpu))
8938 vmx->nested.nested_vmx_secondary_ctls_high |=
8939 SECONDARY_EXEC_PCOMMIT;
8940 else
8941 vmx->nested.nested_vmx_secondary_ctls_high &=
8942 ~SECONDARY_EXEC_PCOMMIT;
8943 }
Sheng Yang0e851882009-12-18 16:48:46 +08008944}
8945
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008946static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8947{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008948 if (func == 1 && nested)
8949 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008950}
8951
Yang Zhang25d92082013-08-06 12:00:32 +03008952static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8953 struct x86_exception *fault)
8954{
Jan Kiszka533558b2014-01-04 18:47:20 +01008955 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8956 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008957
8958 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008959 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008960 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008961 exit_reason = EXIT_REASON_EPT_VIOLATION;
8962 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008963 vmcs12->guest_physical_address = fault->address;
8964}
8965
Nadav Har'El155a97a2013-08-05 11:07:16 +03008966/* Callbacks for nested_ept_init_mmu_context: */
8967
8968static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8969{
8970 /* return the page table to be shadowed - in our case, EPT12 */
8971 return get_vmcs12(vcpu)->ept_pointer;
8972}
8973
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008974static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008975{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008976 WARN_ON(mmu_is_nested(vcpu));
8977 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008978 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8979 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008980 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8981 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8982 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8983
8984 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008985}
8986
8987static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8988{
8989 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8990}
8991
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008992static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8993 u16 error_code)
8994{
8995 bool inequality, bit;
8996
8997 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8998 inequality =
8999 (error_code & vmcs12->page_fault_error_code_mask) !=
9000 vmcs12->page_fault_error_code_match;
9001 return inequality ^ bit;
9002}
9003
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009004static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9005 struct x86_exception *fault)
9006{
9007 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9008
9009 WARN_ON(!is_guest_mode(vcpu));
9010
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009011 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009012 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9013 vmcs_read32(VM_EXIT_INTR_INFO),
9014 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009015 else
9016 kvm_inject_page_fault(vcpu, fault);
9017}
9018
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009019static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9020 struct vmcs12 *vmcs12)
9021{
9022 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009023 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009024
9025 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009026 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9027 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009028 return false;
9029
9030 /*
9031 * Translate L1 physical address to host physical
9032 * address for vmcs02. Keep the page pinned, so this
9033 * physical address remains valid. We keep a reference
9034 * to it so we can release it later.
9035 */
9036 if (vmx->nested.apic_access_page) /* shouldn't happen */
9037 nested_release_page(vmx->nested.apic_access_page);
9038 vmx->nested.apic_access_page =
9039 nested_get_page(vcpu, vmcs12->apic_access_addr);
9040 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009041
9042 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009043 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9044 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009045 return false;
9046
9047 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9048 nested_release_page(vmx->nested.virtual_apic_page);
9049 vmx->nested.virtual_apic_page =
9050 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9051
9052 /*
9053 * Failing the vm entry is _not_ what the processor does
9054 * but it's basically the only possibility we have.
9055 * We could still enter the guest if CR8 load exits are
9056 * enabled, CR8 store exits are enabled, and virtualize APIC
9057 * access is disabled; in this case the processor would never
9058 * use the TPR shadow and we could simply clear the bit from
9059 * the execution control. But such a configuration is useless,
9060 * so let's keep the code simple.
9061 */
9062 if (!vmx->nested.virtual_apic_page)
9063 return false;
9064 }
9065
Wincy Van705699a2015-02-03 23:58:17 +08009066 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009067 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9068 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009069 return false;
9070
9071 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9072 kunmap(vmx->nested.pi_desc_page);
9073 nested_release_page(vmx->nested.pi_desc_page);
9074 }
9075 vmx->nested.pi_desc_page =
9076 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9077 if (!vmx->nested.pi_desc_page)
9078 return false;
9079
9080 vmx->nested.pi_desc =
9081 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9082 if (!vmx->nested.pi_desc) {
9083 nested_release_page_clean(vmx->nested.pi_desc_page);
9084 return false;
9085 }
9086 vmx->nested.pi_desc =
9087 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9088 (unsigned long)(vmcs12->posted_intr_desc_addr &
9089 (PAGE_SIZE - 1)));
9090 }
9091
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009092 return true;
9093}
9094
Jan Kiszkaf4124502014-03-07 20:03:13 +01009095static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9096{
9097 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9098 struct vcpu_vmx *vmx = to_vmx(vcpu);
9099
9100 if (vcpu->arch.virtual_tsc_khz == 0)
9101 return;
9102
9103 /* Make sure short timeouts reliably trigger an immediate vmexit.
9104 * hrtimer_start does not guarantee this. */
9105 if (preemption_timeout <= 1) {
9106 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9107 return;
9108 }
9109
9110 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9111 preemption_timeout *= 1000000;
9112 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9113 hrtimer_start(&vmx->nested.preemption_timer,
9114 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9115}
9116
Wincy Van3af18d92015-02-03 23:49:31 +08009117static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9118 struct vmcs12 *vmcs12)
9119{
9120 int maxphyaddr;
9121 u64 addr;
9122
9123 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9124 return 0;
9125
9126 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9127 WARN_ON(1);
9128 return -EINVAL;
9129 }
9130 maxphyaddr = cpuid_maxphyaddr(vcpu);
9131
9132 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9133 ((addr + PAGE_SIZE) >> maxphyaddr))
9134 return -EINVAL;
9135
9136 return 0;
9137}
9138
9139/*
9140 * Merge L0's and L1's MSR bitmap, return false to indicate that
9141 * we do not use the hardware.
9142 */
9143static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9144 struct vmcs12 *vmcs12)
9145{
Wincy Van82f0dd42015-02-03 23:57:18 +08009146 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009147 struct page *page;
9148 unsigned long *msr_bitmap;
9149
9150 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9151 return false;
9152
9153 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9154 if (!page) {
9155 WARN_ON(1);
9156 return false;
9157 }
9158 msr_bitmap = (unsigned long *)kmap(page);
9159 if (!msr_bitmap) {
9160 nested_release_page_clean(page);
9161 WARN_ON(1);
9162 return false;
9163 }
9164
9165 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009166 if (nested_cpu_has_apic_reg_virt(vmcs12))
9167 for (msr = 0x800; msr <= 0x8ff; msr++)
9168 nested_vmx_disable_intercept_for_msr(
9169 msr_bitmap,
9170 vmx_msr_bitmap_nested,
9171 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009172 /* TPR is allowed */
9173 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9174 vmx_msr_bitmap_nested,
9175 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9176 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009177 if (nested_cpu_has_vid(vmcs12)) {
9178 /* EOI and self-IPI are allowed */
9179 nested_vmx_disable_intercept_for_msr(
9180 msr_bitmap,
9181 vmx_msr_bitmap_nested,
9182 APIC_BASE_MSR + (APIC_EOI >> 4),
9183 MSR_TYPE_W);
9184 nested_vmx_disable_intercept_for_msr(
9185 msr_bitmap,
9186 vmx_msr_bitmap_nested,
9187 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9188 MSR_TYPE_W);
9189 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009190 } else {
9191 /*
9192 * Enable reading intercept of all the x2apic
9193 * MSRs. We should not rely on vmcs12 to do any
9194 * optimizations here, it may have been modified
9195 * by L1.
9196 */
9197 for (msr = 0x800; msr <= 0x8ff; msr++)
9198 __vmx_enable_intercept_for_msr(
9199 vmx_msr_bitmap_nested,
9200 msr,
9201 MSR_TYPE_R);
9202
Wincy Vanf2b93282015-02-03 23:56:03 +08009203 __vmx_enable_intercept_for_msr(
9204 vmx_msr_bitmap_nested,
9205 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009206 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009207 __vmx_enable_intercept_for_msr(
9208 vmx_msr_bitmap_nested,
9209 APIC_BASE_MSR + (APIC_EOI >> 4),
9210 MSR_TYPE_W);
9211 __vmx_enable_intercept_for_msr(
9212 vmx_msr_bitmap_nested,
9213 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9214 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009215 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009216 kunmap(page);
9217 nested_release_page_clean(page);
9218
9219 return true;
9220}
9221
9222static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9223 struct vmcs12 *vmcs12)
9224{
Wincy Van82f0dd42015-02-03 23:57:18 +08009225 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009226 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009227 !nested_cpu_has_vid(vmcs12) &&
9228 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009229 return 0;
9230
9231 /*
9232 * If virtualize x2apic mode is enabled,
9233 * virtualize apic access must be disabled.
9234 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009235 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9236 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009237 return -EINVAL;
9238
Wincy Van608406e2015-02-03 23:57:51 +08009239 /*
9240 * If virtual interrupt delivery is enabled,
9241 * we must exit on external interrupts.
9242 */
9243 if (nested_cpu_has_vid(vmcs12) &&
9244 !nested_exit_on_intr(vcpu))
9245 return -EINVAL;
9246
Wincy Van705699a2015-02-03 23:58:17 +08009247 /*
9248 * bits 15:8 should be zero in posted_intr_nv,
9249 * the descriptor address has been already checked
9250 * in nested_get_vmcs12_pages.
9251 */
9252 if (nested_cpu_has_posted_intr(vmcs12) &&
9253 (!nested_cpu_has_vid(vmcs12) ||
9254 !nested_exit_intr_ack_set(vcpu) ||
9255 vmcs12->posted_intr_nv & 0xff00))
9256 return -EINVAL;
9257
Wincy Vanf2b93282015-02-03 23:56:03 +08009258 /* tpr shadow is needed by all apicv features. */
9259 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9260 return -EINVAL;
9261
9262 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009263}
9264
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009265static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9266 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009267 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009268{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009269 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009270 u64 count, addr;
9271
9272 if (vmcs12_read_any(vcpu, count_field, &count) ||
9273 vmcs12_read_any(vcpu, addr_field, &addr)) {
9274 WARN_ON(1);
9275 return -EINVAL;
9276 }
9277 if (count == 0)
9278 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009279 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009280 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9281 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9282 pr_warn_ratelimited(
9283 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9284 addr_field, maxphyaddr, count, addr);
9285 return -EINVAL;
9286 }
9287 return 0;
9288}
9289
9290static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9291 struct vmcs12 *vmcs12)
9292{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009293 if (vmcs12->vm_exit_msr_load_count == 0 &&
9294 vmcs12->vm_exit_msr_store_count == 0 &&
9295 vmcs12->vm_entry_msr_load_count == 0)
9296 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009297 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009298 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009299 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009300 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009301 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009302 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009303 return -EINVAL;
9304 return 0;
9305}
9306
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009307static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9308 struct vmx_msr_entry *e)
9309{
9310 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009311 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009312 return -EINVAL;
9313 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9314 e->index == MSR_IA32_UCODE_REV)
9315 return -EINVAL;
9316 if (e->reserved != 0)
9317 return -EINVAL;
9318 return 0;
9319}
9320
9321static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9322 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009323{
9324 if (e->index == MSR_FS_BASE ||
9325 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009326 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9327 nested_vmx_msr_check_common(vcpu, e))
9328 return -EINVAL;
9329 return 0;
9330}
9331
9332static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9333 struct vmx_msr_entry *e)
9334{
9335 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9336 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009337 return -EINVAL;
9338 return 0;
9339}
9340
9341/*
9342 * Load guest's/host's msr at nested entry/exit.
9343 * return 0 for success, entry index for failure.
9344 */
9345static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9346{
9347 u32 i;
9348 struct vmx_msr_entry e;
9349 struct msr_data msr;
9350
9351 msr.host_initiated = false;
9352 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009353 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9354 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009355 pr_warn_ratelimited(
9356 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9357 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009358 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009359 }
9360 if (nested_vmx_load_msr_check(vcpu, &e)) {
9361 pr_warn_ratelimited(
9362 "%s check failed (%u, 0x%x, 0x%x)\n",
9363 __func__, i, e.index, e.reserved);
9364 goto fail;
9365 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009366 msr.index = e.index;
9367 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009368 if (kvm_set_msr(vcpu, &msr)) {
9369 pr_warn_ratelimited(
9370 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9371 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009372 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009373 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009374 }
9375 return 0;
9376fail:
9377 return i + 1;
9378}
9379
9380static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9381{
9382 u32 i;
9383 struct vmx_msr_entry e;
9384
9385 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009386 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009387 if (kvm_vcpu_read_guest(vcpu,
9388 gpa + i * sizeof(e),
9389 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009390 pr_warn_ratelimited(
9391 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9392 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009393 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009394 }
9395 if (nested_vmx_store_msr_check(vcpu, &e)) {
9396 pr_warn_ratelimited(
9397 "%s check failed (%u, 0x%x, 0x%x)\n",
9398 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009399 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009400 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009401 msr_info.host_initiated = false;
9402 msr_info.index = e.index;
9403 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009404 pr_warn_ratelimited(
9405 "%s cannot read MSR (%u, 0x%x)\n",
9406 __func__, i, e.index);
9407 return -EINVAL;
9408 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009409 if (kvm_vcpu_write_guest(vcpu,
9410 gpa + i * sizeof(e) +
9411 offsetof(struct vmx_msr_entry, value),
9412 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009413 pr_warn_ratelimited(
9414 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009415 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009416 return -EINVAL;
9417 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009418 }
9419 return 0;
9420}
9421
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009422/*
9423 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9424 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009425 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009426 * guest in a way that will both be appropriate to L1's requests, and our
9427 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9428 * function also has additional necessary side-effects, like setting various
9429 * vcpu->arch fields.
9430 */
9431static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9432{
9433 struct vcpu_vmx *vmx = to_vmx(vcpu);
9434 u32 exec_control;
9435
9436 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9437 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9438 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9439 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9440 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9441 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9442 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9443 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9444 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9445 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9446 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9447 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9448 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9449 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9450 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9451 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9452 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9453 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9454 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9455 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9456 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9457 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9458 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9459 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9460 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9461 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9462 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9463 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9464 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9465 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9466 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9467 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9468 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9469 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9470 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9471 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9472
Jan Kiszka2996fca2014-06-16 13:59:43 +02009473 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9474 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9475 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9476 } else {
9477 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9478 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9479 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009480 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9481 vmcs12->vm_entry_intr_info_field);
9482 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9483 vmcs12->vm_entry_exception_error_code);
9484 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9485 vmcs12->vm_entry_instruction_len);
9486 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9487 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009488 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009489 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009490 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9491 vmcs12->guest_pending_dbg_exceptions);
9492 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9493 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9494
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009495 if (nested_cpu_has_xsaves(vmcs12))
9496 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009497 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9498
Jan Kiszkaf4124502014-03-07 20:03:13 +01009499 exec_control = vmcs12->pin_based_vm_exec_control;
9500 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009501 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9502
9503 if (nested_cpu_has_posted_intr(vmcs12)) {
9504 /*
9505 * Note that we use L0's vector here and in
9506 * vmx_deliver_nested_posted_interrupt.
9507 */
9508 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9509 vmx->nested.pi_pending = false;
9510 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9511 vmcs_write64(POSTED_INTR_DESC_ADDR,
9512 page_to_phys(vmx->nested.pi_desc_page) +
9513 (unsigned long)(vmcs12->posted_intr_desc_addr &
9514 (PAGE_SIZE - 1)));
9515 } else
9516 exec_control &= ~PIN_BASED_POSTED_INTR;
9517
Jan Kiszkaf4124502014-03-07 20:03:13 +01009518 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009519
Jan Kiszkaf4124502014-03-07 20:03:13 +01009520 vmx->nested.preemption_timer_expired = false;
9521 if (nested_cpu_has_preemption_timer(vmcs12))
9522 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009523
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009524 /*
9525 * Whether page-faults are trapped is determined by a combination of
9526 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9527 * If enable_ept, L0 doesn't care about page faults and we should
9528 * set all of these to L1's desires. However, if !enable_ept, L0 does
9529 * care about (at least some) page faults, and because it is not easy
9530 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9531 * to exit on each and every L2 page fault. This is done by setting
9532 * MASK=MATCH=0 and (see below) EB.PF=1.
9533 * Note that below we don't need special code to set EB.PF beyond the
9534 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9535 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9536 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9537 *
9538 * A problem with this approach (when !enable_ept) is that L1 may be
9539 * injected with more page faults than it asked for. This could have
9540 * caused problems, but in practice existing hypervisors don't care.
9541 * To fix this, we will need to emulate the PFEC checking (on the L1
9542 * page tables), using walk_addr(), when injecting PFs to L1.
9543 */
9544 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9545 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9546 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9547 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9548
9549 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009550 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009551
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009552 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009553 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009554 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009555 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009556 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9557 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009558 if (nested_cpu_has(vmcs12,
9559 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9560 exec_control |= vmcs12->secondary_vm_exec_control;
9561
9562 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9563 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009564 * If translation failed, no matter: This feature asks
9565 * to exit when accessing the given address, and if it
9566 * can never be accessed, this feature won't do
9567 * anything anyway.
9568 */
9569 if (!vmx->nested.apic_access_page)
9570 exec_control &=
9571 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9572 else
9573 vmcs_write64(APIC_ACCESS_ADDR,
9574 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009575 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009576 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009577 exec_control |=
9578 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009579 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009580 }
9581
Wincy Van608406e2015-02-03 23:57:51 +08009582 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9583 vmcs_write64(EOI_EXIT_BITMAP0,
9584 vmcs12->eoi_exit_bitmap0);
9585 vmcs_write64(EOI_EXIT_BITMAP1,
9586 vmcs12->eoi_exit_bitmap1);
9587 vmcs_write64(EOI_EXIT_BITMAP2,
9588 vmcs12->eoi_exit_bitmap2);
9589 vmcs_write64(EOI_EXIT_BITMAP3,
9590 vmcs12->eoi_exit_bitmap3);
9591 vmcs_write16(GUEST_INTR_STATUS,
9592 vmcs12->guest_intr_status);
9593 }
9594
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009595 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9596 }
9597
9598
9599 /*
9600 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9601 * Some constant fields are set here by vmx_set_constant_host_state().
9602 * Other fields are different per CPU, and will be set later when
9603 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9604 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009605 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009606
9607 /*
9608 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9609 * entry, but only if the current (host) sp changed from the value
9610 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9611 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9612 * here we just force the write to happen on entry.
9613 */
9614 vmx->host_rsp = 0;
9615
9616 exec_control = vmx_exec_control(vmx); /* L0's desires */
9617 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9618 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9619 exec_control &= ~CPU_BASED_TPR_SHADOW;
9620 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009621
9622 if (exec_control & CPU_BASED_TPR_SHADOW) {
9623 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9624 page_to_phys(vmx->nested.virtual_apic_page));
9625 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9626 }
9627
Wincy Van3af18d92015-02-03 23:49:31 +08009628 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009629 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9630 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9631 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009632 } else
9633 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9634
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009635 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009636 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009637 * Rather, exit every time.
9638 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009639 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9640 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9641
9642 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9643
9644 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9645 * bitwise-or of what L1 wants to trap for L2, and what we want to
9646 * trap. Note that CR0.TS also needs updating - we do this later.
9647 */
9648 update_exception_bitmap(vcpu);
9649 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9650 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9651
Nadav Har'El8049d652013-08-05 11:07:06 +03009652 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9653 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9654 * bits are further modified by vmx_set_efer() below.
9655 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009656 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009657
9658 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9659 * emulated by vmx_set_efer(), below.
9660 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009661 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009662 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9663 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009664 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9665
Jan Kiszka44811c02013-08-04 17:17:27 +02009666 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009667 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009668 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9669 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009670 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9671
9672
9673 set_cr4_guest_host_mask(vmx);
9674
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009675 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9676 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9677
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009678 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9679 vmcs_write64(TSC_OFFSET,
9680 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9681 else
9682 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009683
9684 if (enable_vpid) {
9685 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009686 * There is no direct mapping between vpid02 and vpid12, the
9687 * vpid02 is per-vCPU for L0 and reused while the value of
9688 * vpid12 is changed w/ one invvpid during nested vmentry.
9689 * The vpid12 is allocated by L1 for L2, so it will not
9690 * influence global bitmap(for vpid01 and vpid02 allocation)
9691 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009692 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009693 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9694 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9695 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9696 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9697 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9698 }
9699 } else {
9700 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9701 vmx_flush_tlb(vcpu);
9702 }
9703
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009704 }
9705
Nadav Har'El155a97a2013-08-05 11:07:16 +03009706 if (nested_cpu_has_ept(vmcs12)) {
9707 kvm_mmu_unload(vcpu);
9708 nested_ept_init_mmu_context(vcpu);
9709 }
9710
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009711 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9712 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009713 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009714 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9715 else
9716 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9717 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9718 vmx_set_efer(vcpu, vcpu->arch.efer);
9719
9720 /*
9721 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9722 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9723 * The CR0_READ_SHADOW is what L2 should have expected to read given
9724 * the specifications by L1; It's not enough to take
9725 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9726 * have more bits than L1 expected.
9727 */
9728 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9729 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9730
9731 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9732 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9733
9734 /* shadow page tables on either EPT or shadow page tables */
9735 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9736 kvm_mmu_reset_context(vcpu);
9737
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009738 if (!enable_ept)
9739 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9740
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009741 /*
9742 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9743 */
9744 if (enable_ept) {
9745 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9746 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9747 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9748 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9749 }
9750
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009751 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9752 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9753}
9754
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009755/*
9756 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9757 * for running an L2 nested guest.
9758 */
9759static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9760{
9761 struct vmcs12 *vmcs12;
9762 struct vcpu_vmx *vmx = to_vmx(vcpu);
9763 int cpu;
9764 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009765 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009766 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009767
9768 if (!nested_vmx_check_permission(vcpu) ||
9769 !nested_vmx_check_vmcs12(vcpu))
9770 return 1;
9771
9772 skip_emulated_instruction(vcpu);
9773 vmcs12 = get_vmcs12(vcpu);
9774
Abel Gordon012f83c2013-04-18 14:39:25 +03009775 if (enable_shadow_vmcs)
9776 copy_shadow_to_vmcs12(vmx);
9777
Nadav Har'El7c177932011-05-25 23:12:04 +03009778 /*
9779 * The nested entry process starts with enforcing various prerequisites
9780 * on vmcs12 as required by the Intel SDM, and act appropriately when
9781 * they fail: As the SDM explains, some conditions should cause the
9782 * instruction to fail, while others will cause the instruction to seem
9783 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9784 * To speed up the normal (success) code path, we should avoid checking
9785 * for misconfigurations which will anyway be caught by the processor
9786 * when using the merged vmcs02.
9787 */
9788 if (vmcs12->launch_state == launch) {
9789 nested_vmx_failValid(vcpu,
9790 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9791 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9792 return 1;
9793 }
9794
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009795 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9796 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009797 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9798 return 1;
9799 }
9800
Wincy Van3af18d92015-02-03 23:49:31 +08009801 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009802 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9803 return 1;
9804 }
9805
Wincy Van3af18d92015-02-03 23:49:31 +08009806 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009807 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9808 return 1;
9809 }
9810
Wincy Vanf2b93282015-02-03 23:56:03 +08009811 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9812 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9813 return 1;
9814 }
9815
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009816 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9817 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9818 return 1;
9819 }
9820
Nadav Har'El7c177932011-05-25 23:12:04 +03009821 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009822 vmx->nested.nested_vmx_true_procbased_ctls_low,
9823 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009824 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009825 vmx->nested.nested_vmx_secondary_ctls_low,
9826 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009827 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009828 vmx->nested.nested_vmx_pinbased_ctls_low,
9829 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009830 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009831 vmx->nested.nested_vmx_true_exit_ctls_low,
9832 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009833 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009834 vmx->nested.nested_vmx_true_entry_ctls_low,
9835 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009836 {
9837 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9838 return 1;
9839 }
9840
9841 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9842 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9843 nested_vmx_failValid(vcpu,
9844 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9845 return 1;
9846 }
9847
Wincy Vanb9c237b2015-02-03 23:56:30 +08009848 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009849 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9850 nested_vmx_entry_failure(vcpu, vmcs12,
9851 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9852 return 1;
9853 }
9854 if (vmcs12->vmcs_link_pointer != -1ull) {
9855 nested_vmx_entry_failure(vcpu, vmcs12,
9856 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9857 return 1;
9858 }
9859
9860 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009861 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009862 * are performed on the field for the IA32_EFER MSR:
9863 * - Bits reserved in the IA32_EFER MSR must be 0.
9864 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9865 * the IA-32e mode guest VM-exit control. It must also be identical
9866 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9867 * CR0.PG) is 1.
9868 */
9869 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9870 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9871 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9872 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9873 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9874 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9875 nested_vmx_entry_failure(vcpu, vmcs12,
9876 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9877 return 1;
9878 }
9879 }
9880
9881 /*
9882 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9883 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9884 * the values of the LMA and LME bits in the field must each be that of
9885 * the host address-space size VM-exit control.
9886 */
9887 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9888 ia32e = (vmcs12->vm_exit_controls &
9889 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9890 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9891 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9892 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9893 nested_vmx_entry_failure(vcpu, vmcs12,
9894 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9895 return 1;
9896 }
9897 }
9898
9899 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009900 * We're finally done with prerequisite checking, and can start with
9901 * the nested entry.
9902 */
9903
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009904 vmcs02 = nested_get_current_vmcs02(vmx);
9905 if (!vmcs02)
9906 return -ENOMEM;
9907
9908 enter_guest_mode(vcpu);
9909
9910 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9911
Jan Kiszka2996fca2014-06-16 13:59:43 +02009912 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9913 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9914
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009915 cpu = get_cpu();
9916 vmx->loaded_vmcs = vmcs02;
9917 vmx_vcpu_put(vcpu);
9918 vmx_vcpu_load(vcpu, cpu);
9919 vcpu->cpu = cpu;
9920 put_cpu();
9921
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009922 vmx_segment_cache_clear(vmx);
9923
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009924 prepare_vmcs02(vcpu, vmcs12);
9925
Wincy Vanff651cb2014-12-11 08:52:58 +03009926 msr_entry_idx = nested_vmx_load_msr(vcpu,
9927 vmcs12->vm_entry_msr_load_addr,
9928 vmcs12->vm_entry_msr_load_count);
9929 if (msr_entry_idx) {
9930 leave_guest_mode(vcpu);
9931 vmx_load_vmcs01(vcpu);
9932 nested_vmx_entry_failure(vcpu, vmcs12,
9933 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9934 return 1;
9935 }
9936
9937 vmcs12->launch_state = 1;
9938
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009939 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009940 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009941
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009942 vmx->nested.nested_run_pending = 1;
9943
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009944 /*
9945 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9946 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9947 * returned as far as L1 is concerned. It will only return (and set
9948 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9949 */
9950 return 1;
9951}
9952
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009953/*
9954 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9955 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9956 * This function returns the new value we should put in vmcs12.guest_cr0.
9957 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9958 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9959 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9960 * didn't trap the bit, because if L1 did, so would L0).
9961 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9962 * been modified by L2, and L1 knows it. So just leave the old value of
9963 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9964 * isn't relevant, because if L0 traps this bit it can set it to anything.
9965 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9966 * changed these bits, and therefore they need to be updated, but L0
9967 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9968 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9969 */
9970static inline unsigned long
9971vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9972{
9973 return
9974 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9975 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9976 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9977 vcpu->arch.cr0_guest_owned_bits));
9978}
9979
9980static inline unsigned long
9981vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9982{
9983 return
9984 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9985 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9986 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9987 vcpu->arch.cr4_guest_owned_bits));
9988}
9989
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009990static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9991 struct vmcs12 *vmcs12)
9992{
9993 u32 idt_vectoring;
9994 unsigned int nr;
9995
Gleb Natapov851eb6672013-09-25 12:51:34 +03009996 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009997 nr = vcpu->arch.exception.nr;
9998 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9999
10000 if (kvm_exception_is_soft(nr)) {
10001 vmcs12->vm_exit_instruction_len =
10002 vcpu->arch.event_exit_inst_len;
10003 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10004 } else
10005 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10006
10007 if (vcpu->arch.exception.has_error_code) {
10008 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10009 vmcs12->idt_vectoring_error_code =
10010 vcpu->arch.exception.error_code;
10011 }
10012
10013 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010014 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010015 vmcs12->idt_vectoring_info_field =
10016 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10017 } else if (vcpu->arch.interrupt.pending) {
10018 nr = vcpu->arch.interrupt.nr;
10019 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10020
10021 if (vcpu->arch.interrupt.soft) {
10022 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10023 vmcs12->vm_entry_instruction_len =
10024 vcpu->arch.event_exit_inst_len;
10025 } else
10026 idt_vectoring |= INTR_TYPE_EXT_INTR;
10027
10028 vmcs12->idt_vectoring_info_field = idt_vectoring;
10029 }
10030}
10031
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010032static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10033{
10034 struct vcpu_vmx *vmx = to_vmx(vcpu);
10035
Jan Kiszkaf4124502014-03-07 20:03:13 +010010036 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10037 vmx->nested.preemption_timer_expired) {
10038 if (vmx->nested.nested_run_pending)
10039 return -EBUSY;
10040 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10041 return 0;
10042 }
10043
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010044 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010045 if (vmx->nested.nested_run_pending ||
10046 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010047 return -EBUSY;
10048 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10049 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10050 INTR_INFO_VALID_MASK, 0);
10051 /*
10052 * The NMI-triggered VM exit counts as injection:
10053 * clear this one and block further NMIs.
10054 */
10055 vcpu->arch.nmi_pending = 0;
10056 vmx_set_nmi_mask(vcpu, true);
10057 return 0;
10058 }
10059
10060 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10061 nested_exit_on_intr(vcpu)) {
10062 if (vmx->nested.nested_run_pending)
10063 return -EBUSY;
10064 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010065 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010066 }
10067
Wincy Van705699a2015-02-03 23:58:17 +080010068 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010069}
10070
Jan Kiszkaf4124502014-03-07 20:03:13 +010010071static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10072{
10073 ktime_t remaining =
10074 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10075 u64 value;
10076
10077 if (ktime_to_ns(remaining) <= 0)
10078 return 0;
10079
10080 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10081 do_div(value, 1000000);
10082 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10083}
10084
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010085/*
10086 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10087 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10088 * and this function updates it to reflect the changes to the guest state while
10089 * L2 was running (and perhaps made some exits which were handled directly by L0
10090 * without going back to L1), and to reflect the exit reason.
10091 * Note that we do not have to copy here all VMCS fields, just those that
10092 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10093 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10094 * which already writes to vmcs12 directly.
10095 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010096static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10097 u32 exit_reason, u32 exit_intr_info,
10098 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010099{
10100 /* update guest state fields: */
10101 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10102 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10103
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010104 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10105 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10106 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10107
10108 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10109 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10110 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10111 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10112 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10113 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10114 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10115 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10116 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10117 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10118 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10119 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10120 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10121 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10122 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10123 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10124 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10125 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10126 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10127 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10128 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10129 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10130 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10131 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10132 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10133 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10134 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10135 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10136 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10137 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10138 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10139 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10140 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10141 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10142 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10143 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10144
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010145 vmcs12->guest_interruptibility_info =
10146 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10147 vmcs12->guest_pending_dbg_exceptions =
10148 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010149 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10150 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10151 else
10152 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010153
Jan Kiszkaf4124502014-03-07 20:03:13 +010010154 if (nested_cpu_has_preemption_timer(vmcs12)) {
10155 if (vmcs12->vm_exit_controls &
10156 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10157 vmcs12->vmx_preemption_timer_value =
10158 vmx_get_preemption_timer_value(vcpu);
10159 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10160 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010161
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010162 /*
10163 * In some cases (usually, nested EPT), L2 is allowed to change its
10164 * own CR3 without exiting. If it has changed it, we must keep it.
10165 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10166 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10167 *
10168 * Additionally, restore L2's PDPTR to vmcs12.
10169 */
10170 if (enable_ept) {
10171 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
10172 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10173 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10174 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10175 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10176 }
10177
Wincy Van608406e2015-02-03 23:57:51 +080010178 if (nested_cpu_has_vid(vmcs12))
10179 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10180
Jan Kiszkac18911a2013-03-13 16:06:41 +010010181 vmcs12->vm_entry_controls =
10182 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010183 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010184
Jan Kiszka2996fca2014-06-16 13:59:43 +020010185 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10186 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10187 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10188 }
10189
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010190 /* TODO: These cannot have changed unless we have MSR bitmaps and
10191 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010192 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010193 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010194 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10195 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010196 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10197 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10198 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010199 if (vmx_mpx_supported())
10200 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010201 if (nested_cpu_has_xsaves(vmcs12))
10202 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010203
10204 /* update exit information fields: */
10205
Jan Kiszka533558b2014-01-04 18:47:20 +010010206 vmcs12->vm_exit_reason = exit_reason;
10207 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010208
Jan Kiszka533558b2014-01-04 18:47:20 +010010209 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010210 if ((vmcs12->vm_exit_intr_info &
10211 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10212 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10213 vmcs12->vm_exit_intr_error_code =
10214 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010215 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010216 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10217 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10218
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010219 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10220 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10221 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010222 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010223
10224 /*
10225 * Transfer the event that L0 or L1 may wanted to inject into
10226 * L2 to IDT_VECTORING_INFO_FIELD.
10227 */
10228 vmcs12_save_pending_event(vcpu, vmcs12);
10229 }
10230
10231 /*
10232 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10233 * preserved above and would only end up incorrectly in L1.
10234 */
10235 vcpu->arch.nmi_injected = false;
10236 kvm_clear_exception_queue(vcpu);
10237 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010238}
10239
10240/*
10241 * A part of what we need to when the nested L2 guest exits and we want to
10242 * run its L1 parent, is to reset L1's guest state to the host state specified
10243 * in vmcs12.
10244 * This function is to be called not only on normal nested exit, but also on
10245 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10246 * Failures During or After Loading Guest State").
10247 * This function should be called when the active VMCS is L1's (vmcs01).
10248 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010249static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10250 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010251{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010252 struct kvm_segment seg;
10253
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010254 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10255 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010256 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010257 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10258 else
10259 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10260 vmx_set_efer(vcpu, vcpu->arch.efer);
10261
10262 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10263 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010264 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010265 /*
10266 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10267 * actually changed, because it depends on the current state of
10268 * fpu_active (which may have changed).
10269 * Note that vmx_set_cr0 refers to efer set above.
10270 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010271 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010272 /*
10273 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10274 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10275 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10276 */
10277 update_exception_bitmap(vcpu);
10278 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10279 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10280
10281 /*
10282 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10283 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10284 */
10285 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10286 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10287
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010288 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010289
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010290 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10291 kvm_mmu_reset_context(vcpu);
10292
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010293 if (!enable_ept)
10294 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10295
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010296 if (enable_vpid) {
10297 /*
10298 * Trivially support vpid by letting L2s share their parent
10299 * L1's vpid. TODO: move to a more elaborate solution, giving
10300 * each L2 its own vpid and exposing the vpid feature to L1.
10301 */
10302 vmx_flush_tlb(vcpu);
10303 }
10304
10305
10306 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10307 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10308 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10309 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10310 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010311
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010312 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10313 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10314 vmcs_write64(GUEST_BNDCFGS, 0);
10315
Jan Kiszka44811c02013-08-04 17:17:27 +020010316 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010317 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010318 vcpu->arch.pat = vmcs12->host_ia32_pat;
10319 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010320 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10321 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10322 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010323
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010324 /* Set L1 segment info according to Intel SDM
10325 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10326 seg = (struct kvm_segment) {
10327 .base = 0,
10328 .limit = 0xFFFFFFFF,
10329 .selector = vmcs12->host_cs_selector,
10330 .type = 11,
10331 .present = 1,
10332 .s = 1,
10333 .g = 1
10334 };
10335 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10336 seg.l = 1;
10337 else
10338 seg.db = 1;
10339 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10340 seg = (struct kvm_segment) {
10341 .base = 0,
10342 .limit = 0xFFFFFFFF,
10343 .type = 3,
10344 .present = 1,
10345 .s = 1,
10346 .db = 1,
10347 .g = 1
10348 };
10349 seg.selector = vmcs12->host_ds_selector;
10350 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10351 seg.selector = vmcs12->host_es_selector;
10352 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10353 seg.selector = vmcs12->host_ss_selector;
10354 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10355 seg.selector = vmcs12->host_fs_selector;
10356 seg.base = vmcs12->host_fs_base;
10357 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10358 seg.selector = vmcs12->host_gs_selector;
10359 seg.base = vmcs12->host_gs_base;
10360 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10361 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010362 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010363 .limit = 0x67,
10364 .selector = vmcs12->host_tr_selector,
10365 .type = 11,
10366 .present = 1
10367 };
10368 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10369
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010370 kvm_set_dr(vcpu, 7, 0x400);
10371 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010372
Wincy Van3af18d92015-02-03 23:49:31 +080010373 if (cpu_has_vmx_msr_bitmap())
10374 vmx_set_msr_bitmap(vcpu);
10375
Wincy Vanff651cb2014-12-11 08:52:58 +030010376 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10377 vmcs12->vm_exit_msr_load_count))
10378 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010379}
10380
10381/*
10382 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10383 * and modify vmcs12 to make it see what it would expect to see there if
10384 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10385 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010386static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10387 u32 exit_intr_info,
10388 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010389{
10390 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010391 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10392
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010393 /* trying to cancel vmlaunch/vmresume is a bug */
10394 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10395
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010396 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010397 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10398 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010399
Wincy Vanff651cb2014-12-11 08:52:58 +030010400 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10401 vmcs12->vm_exit_msr_store_count))
10402 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10403
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010404 vmx_load_vmcs01(vcpu);
10405
Bandan Das77b0f5d2014-04-19 18:17:45 -040010406 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10407 && nested_exit_intr_ack_set(vcpu)) {
10408 int irq = kvm_cpu_get_interrupt(vcpu);
10409 WARN_ON(irq < 0);
10410 vmcs12->vm_exit_intr_info = irq |
10411 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10412 }
10413
Jan Kiszka542060e2014-01-04 18:47:21 +010010414 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10415 vmcs12->exit_qualification,
10416 vmcs12->idt_vectoring_info_field,
10417 vmcs12->vm_exit_intr_info,
10418 vmcs12->vm_exit_intr_error_code,
10419 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010420
Gleb Natapov2961e8762013-11-25 15:37:13 +020010421 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10422 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010423 vmx_segment_cache_clear(vmx);
10424
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010425 /* if no vmcs02 cache requested, remove the one we used */
10426 if (VMCS02_POOL_SIZE == 0)
10427 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10428
10429 load_vmcs12_host_state(vcpu, vmcs12);
10430
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010431 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010432 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10433
10434 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10435 vmx->host_rsp = 0;
10436
10437 /* Unpin physical memory we referred to in vmcs02 */
10438 if (vmx->nested.apic_access_page) {
10439 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010440 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010441 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010442 if (vmx->nested.virtual_apic_page) {
10443 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010444 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010445 }
Wincy Van705699a2015-02-03 23:58:17 +080010446 if (vmx->nested.pi_desc_page) {
10447 kunmap(vmx->nested.pi_desc_page);
10448 nested_release_page(vmx->nested.pi_desc_page);
10449 vmx->nested.pi_desc_page = NULL;
10450 vmx->nested.pi_desc = NULL;
10451 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010452
10453 /*
Tang Chen38b99172014-09-24 15:57:54 +080010454 * We are now running in L2, mmu_notifier will force to reload the
10455 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10456 */
10457 kvm_vcpu_reload_apic_access_page(vcpu);
10458
10459 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010460 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10461 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10462 * success or failure flag accordingly.
10463 */
10464 if (unlikely(vmx->fail)) {
10465 vmx->fail = 0;
10466 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10467 } else
10468 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010469 if (enable_shadow_vmcs)
10470 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010471
10472 /* in case we halted in L2 */
10473 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010474}
10475
Nadav Har'El7c177932011-05-25 23:12:04 +030010476/*
Jan Kiszka42124922014-01-04 18:47:19 +010010477 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10478 */
10479static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10480{
10481 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010482 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010483 free_nested(to_vmx(vcpu));
10484}
10485
10486/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010487 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10488 * 23.7 "VM-entry failures during or after loading guest state" (this also
10489 * lists the acceptable exit-reason and exit-qualification parameters).
10490 * It should only be called before L2 actually succeeded to run, and when
10491 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10492 */
10493static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10494 struct vmcs12 *vmcs12,
10495 u32 reason, unsigned long qualification)
10496{
10497 load_vmcs12_host_state(vcpu, vmcs12);
10498 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10499 vmcs12->exit_qualification = qualification;
10500 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010501 if (enable_shadow_vmcs)
10502 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010503}
10504
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010505static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10506 struct x86_instruction_info *info,
10507 enum x86_intercept_stage stage)
10508{
10509 return X86EMUL_CONTINUE;
10510}
10511
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010512static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010513{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010514 if (ple_gap)
10515 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010516}
10517
Kai Huang843e4332015-01-28 10:54:28 +080010518static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10519 struct kvm_memory_slot *slot)
10520{
10521 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10522 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10523}
10524
10525static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10526 struct kvm_memory_slot *slot)
10527{
10528 kvm_mmu_slot_set_dirty(kvm, slot);
10529}
10530
10531static void vmx_flush_log_dirty(struct kvm *kvm)
10532{
10533 kvm_flush_pml_buffers(kvm);
10534}
10535
10536static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10537 struct kvm_memory_slot *memslot,
10538 gfn_t offset, unsigned long mask)
10539{
10540 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10541}
10542
Feng Wuefc64402015-09-18 22:29:51 +080010543/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010544 * This routine does the following things for vCPU which is going
10545 * to be blocked if VT-d PI is enabled.
10546 * - Store the vCPU to the wakeup list, so when interrupts happen
10547 * we can find the right vCPU to wake up.
10548 * - Change the Posted-interrupt descriptor as below:
10549 * 'NDST' <-- vcpu->pre_pcpu
10550 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10551 * - If 'ON' is set during this process, which means at least one
10552 * interrupt is posted for this vCPU, we cannot block it, in
10553 * this case, return 1, otherwise, return 0.
10554 *
10555 */
10556static int vmx_pre_block(struct kvm_vcpu *vcpu)
10557{
10558 unsigned long flags;
10559 unsigned int dest;
10560 struct pi_desc old, new;
10561 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10562
10563 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10564 !irq_remapping_cap(IRQ_POSTING_CAP))
10565 return 0;
10566
10567 vcpu->pre_pcpu = vcpu->cpu;
10568 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10569 vcpu->pre_pcpu), flags);
10570 list_add_tail(&vcpu->blocked_vcpu_list,
10571 &per_cpu(blocked_vcpu_on_cpu,
10572 vcpu->pre_pcpu));
10573 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10574 vcpu->pre_pcpu), flags);
10575
10576 do {
10577 old.control = new.control = pi_desc->control;
10578
10579 /*
10580 * We should not block the vCPU if
10581 * an interrupt is posted for it.
10582 */
10583 if (pi_test_on(pi_desc) == 1) {
10584 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10585 vcpu->pre_pcpu), flags);
10586 list_del(&vcpu->blocked_vcpu_list);
10587 spin_unlock_irqrestore(
10588 &per_cpu(blocked_vcpu_on_cpu_lock,
10589 vcpu->pre_pcpu), flags);
10590 vcpu->pre_pcpu = -1;
10591
10592 return 1;
10593 }
10594
10595 WARN((pi_desc->sn == 1),
10596 "Warning: SN field of posted-interrupts "
10597 "is set before blocking\n");
10598
10599 /*
10600 * Since vCPU can be preempted during this process,
10601 * vcpu->cpu could be different with pre_pcpu, we
10602 * need to set pre_pcpu as the destination of wakeup
10603 * notification event, then we can find the right vCPU
10604 * to wakeup in wakeup handler if interrupts happen
10605 * when the vCPU is in blocked state.
10606 */
10607 dest = cpu_physical_id(vcpu->pre_pcpu);
10608
10609 if (x2apic_enabled())
10610 new.ndst = dest;
10611 else
10612 new.ndst = (dest << 8) & 0xFF00;
10613
10614 /* set 'NV' to 'wakeup vector' */
10615 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10616 } while (cmpxchg(&pi_desc->control, old.control,
10617 new.control) != old.control);
10618
10619 return 0;
10620}
10621
10622static void vmx_post_block(struct kvm_vcpu *vcpu)
10623{
10624 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10625 struct pi_desc old, new;
10626 unsigned int dest;
10627 unsigned long flags;
10628
10629 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10630 !irq_remapping_cap(IRQ_POSTING_CAP))
10631 return;
10632
10633 do {
10634 old.control = new.control = pi_desc->control;
10635
10636 dest = cpu_physical_id(vcpu->cpu);
10637
10638 if (x2apic_enabled())
10639 new.ndst = dest;
10640 else
10641 new.ndst = (dest << 8) & 0xFF00;
10642
10643 /* Allow posting non-urgent interrupts */
10644 new.sn = 0;
10645
10646 /* set 'NV' to 'notification vector' */
10647 new.nv = POSTED_INTR_VECTOR;
10648 } while (cmpxchg(&pi_desc->control, old.control,
10649 new.control) != old.control);
10650
10651 if(vcpu->pre_pcpu != -1) {
10652 spin_lock_irqsave(
10653 &per_cpu(blocked_vcpu_on_cpu_lock,
10654 vcpu->pre_pcpu), flags);
10655 list_del(&vcpu->blocked_vcpu_list);
10656 spin_unlock_irqrestore(
10657 &per_cpu(blocked_vcpu_on_cpu_lock,
10658 vcpu->pre_pcpu), flags);
10659 vcpu->pre_pcpu = -1;
10660 }
10661}
10662
10663/*
Feng Wuefc64402015-09-18 22:29:51 +080010664 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
10665 *
10666 * @kvm: kvm
10667 * @host_irq: host irq of the interrupt
10668 * @guest_irq: gsi of the interrupt
10669 * @set: set or unset PI
10670 * returns 0 on success, < 0 on failure
10671 */
10672static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
10673 uint32_t guest_irq, bool set)
10674{
10675 struct kvm_kernel_irq_routing_entry *e;
10676 struct kvm_irq_routing_table *irq_rt;
10677 struct kvm_lapic_irq irq;
10678 struct kvm_vcpu *vcpu;
10679 struct vcpu_data vcpu_info;
10680 int idx, ret = -EINVAL;
10681
10682 if (!kvm_arch_has_assigned_device(kvm) ||
10683 !irq_remapping_cap(IRQ_POSTING_CAP))
10684 return 0;
10685
10686 idx = srcu_read_lock(&kvm->irq_srcu);
10687 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
10688 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
10689
10690 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
10691 if (e->type != KVM_IRQ_ROUTING_MSI)
10692 continue;
10693 /*
10694 * VT-d PI cannot support posting multicast/broadcast
10695 * interrupts to a vCPU, we still use interrupt remapping
10696 * for these kind of interrupts.
10697 *
10698 * For lowest-priority interrupts, we only support
10699 * those with single CPU as the destination, e.g. user
10700 * configures the interrupts via /proc/irq or uses
10701 * irqbalance to make the interrupts single-CPU.
10702 *
10703 * We will support full lowest-priority interrupt later.
10704 */
10705
10706 kvm_set_msi_irq(e, &irq);
10707 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu))
10708 continue;
10709
10710 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
10711 vcpu_info.vector = irq.vector;
10712
10713 trace_kvm_pi_irte_update(vcpu->vcpu_id, e->gsi,
10714 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
10715
10716 if (set)
10717 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
10718 else {
10719 /* suppress notification event before unposting */
10720 pi_set_sn(vcpu_to_pi_desc(vcpu));
10721 ret = irq_set_vcpu_affinity(host_irq, NULL);
10722 pi_clear_sn(vcpu_to_pi_desc(vcpu));
10723 }
10724
10725 if (ret < 0) {
10726 printk(KERN_INFO "%s: failed to update PI IRTE\n",
10727 __func__);
10728 goto out;
10729 }
10730 }
10731
10732 ret = 0;
10733out:
10734 srcu_read_unlock(&kvm->irq_srcu, idx);
10735 return ret;
10736}
10737
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010738static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010739 .cpu_has_kvm_support = cpu_has_kvm_support,
10740 .disabled_by_bios = vmx_disabled_by_bios,
10741 .hardware_setup = hardware_setup,
10742 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010743 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010744 .hardware_enable = hardware_enable,
10745 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010746 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010747 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010748
10749 .vcpu_create = vmx_create_vcpu,
10750 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010751 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010752
Avi Kivity04d2cc72007-09-10 18:10:54 +030010753 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010754 .vcpu_load = vmx_vcpu_load,
10755 .vcpu_put = vmx_vcpu_put,
10756
Jan Kiszkac8639012012-09-21 05:42:55 +020010757 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010758 .get_msr = vmx_get_msr,
10759 .set_msr = vmx_set_msr,
10760 .get_segment_base = vmx_get_segment_base,
10761 .get_segment = vmx_get_segment,
10762 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010763 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010764 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010765 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010766 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010767 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010768 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010769 .set_cr3 = vmx_set_cr3,
10770 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010771 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010772 .get_idt = vmx_get_idt,
10773 .set_idt = vmx_set_idt,
10774 .get_gdt = vmx_get_gdt,
10775 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010776 .get_dr6 = vmx_get_dr6,
10777 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010778 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010779 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010780 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010781 .get_rflags = vmx_get_rflags,
10782 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010783 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010784 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010785
10786 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010787
Avi Kivity6aa8b732006-12-10 02:21:36 -080010788 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010789 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010790 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010791 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10792 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010793 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010794 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010795 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010796 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010797 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010798 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010799 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010800 .get_nmi_mask = vmx_get_nmi_mask,
10801 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010802 .enable_nmi_window = enable_nmi_window,
10803 .enable_irq_window = enable_irq_window,
10804 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010805 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010806 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010807 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010808 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10809 .hwapic_irr_update = vmx_hwapic_irr_update,
10810 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010811 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10812 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010813
Izik Eiduscbc94022007-10-25 00:29:55 +020010814 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010815 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010816 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010817
Avi Kivity586f9602010-11-18 13:09:54 +020010818 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010819
Sheng Yang17cc3932010-01-05 19:02:27 +080010820 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010821
10822 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010823
10824 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010825 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010826
10827 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010828
10829 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010830
Joerg Roedel4051b182011-03-25 09:44:49 +010010831 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010832 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010833 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010834 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010835 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010836 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010837
10838 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010839
10840 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010841 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010842 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010843 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010844
10845 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010846
10847 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010848
10849 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10850 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10851 .flush_log_dirty = vmx_flush_log_dirty,
10852 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010853
Feng Wubf9f6ac2015-09-18 22:29:55 +080010854 .pre_block = vmx_pre_block,
10855 .post_block = vmx_post_block,
10856
Wei Huang25462f72015-06-19 15:45:05 +020010857 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080010858
10859 .update_pi_irte = vmx_update_pi_irte,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010860};
10861
10862static int __init vmx_init(void)
10863{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010864 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10865 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010866 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010867 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010868
Dave Young2965faa2015-09-09 15:38:55 -070010869#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010870 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10871 crash_vmclear_local_loaded_vmcss);
10872#endif
10873
He, Qingfdef3ad2007-04-30 09:45:24 +030010874 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010875}
10876
10877static void __exit vmx_exit(void)
10878{
Dave Young2965faa2015-09-09 15:38:55 -070010879#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010880 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010881 synchronize_rcu();
10882#endif
10883
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010884 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010885}
10886
10887module_init(vmx_init)
10888module_exit(vmx_exit)