blob: 0ab9813a79b5fd913a363d8b614e4d5aee3b5864 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200663bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100664intel_dp_compute_config(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100667 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100668 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100669 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
670 struct drm_display_mode *mode = &pipe_config->requested_mode;
671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300672 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200674 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200676 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100678 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100680 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
681 pipe_config->has_pch_encoder = true;
682
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200683 pipe_config->has_dp_encoder = true;
684
Jani Nikuladd06f902012-10-19 14:51:50 +0300685 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
686 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
687 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300688 intel_pch_panel_fitting(dev,
689 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100690 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100691 }
Daniel Vetter36008362013-03-27 00:44:59 +0100692 /* We need to take the panel's fixed mode into account. */
693 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100694
Daniel Vettercb1793c2012-06-04 18:39:21 +0200695 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200696 return false;
697
Daniel Vetter083f9562012-04-20 20:23:49 +0200698 DRM_DEBUG_KMS("DP link computation with max lane count %i "
699 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200700 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200701
Daniel Vetter36008362013-03-27 00:44:59 +0100702 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
703 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200704 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter657445f2013-05-04 10:09:18 +0200705 if (is_edp(intel_dp) && dev_priv->edp.bpp)
706 bpp = min_t(int, bpp, dev_priv->edp.bpp);
707
Daniel Vetter36008362013-03-27 00:44:59 +0100708 for (; bpp >= 6*3; bpp -= 2*3) {
709 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200710
Daniel Vetter36008362013-03-27 00:44:59 +0100711 for (clock = 0; clock <= max_clock; clock++) {
712 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
713 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
714 link_avail = intel_dp_max_data_rate(link_clock,
715 lane_count);
716
717 if (mode_rate <= link_avail) {
718 goto found;
719 }
720 }
721 }
722 }
723
724 return false;
725
726found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200727 if (intel_dp->color_range_auto) {
728 /*
729 * See:
730 * CEA-861-E - 5.1 Default Encoding Parameters
731 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
732 */
Thierry Reding18316c82012-12-20 15:41:44 +0100733 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200734 intel_dp->color_range = DP_COLOR_RANGE_16_235;
735 else
736 intel_dp->color_range = 0;
737 }
738
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200739 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100740 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200741
Daniel Vetter36008362013-03-27 00:44:59 +0100742 intel_dp->link_bw = bws[clock];
743 intel_dp->lane_count = lane_count;
744 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetter657445f2013-05-04 10:09:18 +0200745 pipe_config->pipe_bpp = bpp;
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100746 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200747
Daniel Vetter36008362013-03-27 00:44:59 +0100748 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
749 intel_dp->link_bw, intel_dp->lane_count,
750 adjusted_mode->clock, bpp);
751 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
752 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200754 intel_link_compute_m_n(bpp, lane_count,
755 target_clock, adjusted_mode->clock,
756 &pipe_config->dp_m_n);
757
Daniel Vetter36008362013-03-27 00:44:59 +0100758 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759}
760
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300761void intel_dp_init_link_config(struct intel_dp *intel_dp)
762{
763 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
764 intel_dp->link_configuration[0] = intel_dp->link_bw;
765 intel_dp->link_configuration[1] = intel_dp->lane_count;
766 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
767 /*
768 * Check for DPCD version > 1.1 and enhanced framing support
769 */
770 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
771 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
772 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
773 }
774}
775
Daniel Vetterea9b6002012-11-29 15:59:31 +0100776static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
777{
778 struct drm_device *dev = crtc->dev;
779 struct drm_i915_private *dev_priv = dev->dev_private;
780 u32 dpa_ctl;
781
782 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
783 dpa_ctl = I915_READ(DP_A);
784 dpa_ctl &= ~DP_PLL_FREQ_MASK;
785
786 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100787 /* For a long time we've carried around a ILK-DevA w/a for the
788 * 160MHz clock. If we're really unlucky, it's still required.
789 */
790 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100791 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100792 } else {
793 dpa_ctl |= DP_PLL_FREQ_270MHZ;
794 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100795
Daniel Vetterea9b6002012-11-29 15:59:31 +0100796 I915_WRITE(DP_A, dpa_ctl);
797
798 POSTING_READ(DP_A);
799 udelay(500);
800}
801
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802static void
803intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
804 struct drm_display_mode *adjusted_mode)
805{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800806 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700807 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100808 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200809 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
811
Keith Packard417e8222011-11-01 19:54:11 -0700812 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800813 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700814 *
815 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800816 * SNB CPU
817 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700818 * CPT PCH
819 *
820 * IBX PCH and CPU are the same for almost everything,
821 * except that the CPU DP PLL is configured in this
822 * register
823 *
824 * CPT PCH is quite different, having many bits moved
825 * to the TRANS_DP_CTL register instead. That
826 * configuration happens (oddly) in ironlake_pch_enable
827 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400828
Keith Packard417e8222011-11-01 19:54:11 -0700829 /* Preserve the BIOS-computed detected bit. This is
830 * supposed to be read-only.
831 */
832 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Keith Packard417e8222011-11-01 19:54:11 -0700834 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700835 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700836
Chris Wilsonea5b2132010-08-04 13:50:23 +0100837 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100839 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700840 break;
841 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100842 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843 break;
844 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100845 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846 break;
847 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800848 if (intel_dp->has_audio) {
849 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
850 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100851 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800852 intel_write_eld(encoder, adjusted_mode);
853 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300854
855 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Keith Packard417e8222011-11-01 19:54:11 -0700857 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800858
Gajanan Bhat19c03922012-09-27 19:13:07 +0530859 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800860 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
861 intel_dp->DP |= DP_SYNC_HS_HIGH;
862 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
863 intel_dp->DP |= DP_SYNC_VS_HIGH;
864 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
865
866 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
867 intel_dp->DP |= DP_ENHANCED_FRAMING;
868
869 intel_dp->DP |= intel_crtc->pipe << 29;
870
871 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800872 if (adjusted_mode->clock < 200000)
873 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
874 else
875 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
876 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700877 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200878 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700879
880 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
881 intel_dp->DP |= DP_SYNC_HS_HIGH;
882 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
883 intel_dp->DP |= DP_SYNC_VS_HIGH;
884 intel_dp->DP |= DP_LINK_TRAIN_OFF;
885
886 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
887 intel_dp->DP |= DP_ENHANCED_FRAMING;
888
889 if (intel_crtc->pipe == 1)
890 intel_dp->DP |= DP_PIPEB_SELECT;
891
Jesse Barnesb2634012013-03-28 09:55:40 -0700892 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700893 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700894 if (adjusted_mode->clock < 200000)
895 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
896 else
897 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
898 }
899 } else {
900 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800901 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100902
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800903 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100904 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700905}
906
Keith Packard99ea7122011-11-01 19:57:50 -0700907#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
908#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
909
910#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
911#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
912
913#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
914#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
915
916static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
917 u32 mask,
918 u32 value)
919{
Paulo Zanoni30add222012-10-26 19:05:45 -0200920 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700921 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700922 u32 pp_stat_reg, pp_ctrl_reg;
923
924 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
925 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700926
927 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700928 mask, value,
929 I915_READ(pp_stat_reg),
930 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700931
Jesse Barnes453c5422013-03-28 09:55:41 -0700932 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700933 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700934 I915_READ(pp_stat_reg),
935 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700936 }
937}
938
939static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
940{
941 DRM_DEBUG_KMS("Wait for panel power on\n");
942 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
943}
944
Keith Packardbd943152011-09-18 23:09:52 -0700945static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
946{
Keith Packardbd943152011-09-18 23:09:52 -0700947 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700948 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700949}
Keith Packardbd943152011-09-18 23:09:52 -0700950
Keith Packard99ea7122011-11-01 19:57:50 -0700951static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
952{
953 DRM_DEBUG_KMS("Wait for panel power cycle\n");
954 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
955}
Keith Packardbd943152011-09-18 23:09:52 -0700956
Keith Packard99ea7122011-11-01 19:57:50 -0700957
Keith Packard832dd3c2011-11-01 19:34:06 -0700958/* Read the current pp_control value, unlocking the register if it
959 * is locked
960 */
961
Jesse Barnes453c5422013-03-28 09:55:41 -0700962static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700963{
Jesse Barnes453c5422013-03-28 09:55:41 -0700964 struct drm_device *dev = intel_dp_to_dev(intel_dp);
965 struct drm_i915_private *dev_priv = dev->dev_private;
966 u32 control;
967 u32 pp_ctrl_reg;
968
969 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
970 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700971
972 control &= ~PANEL_UNLOCK_MASK;
973 control |= PANEL_UNLOCK_REGS;
974 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700975}
976
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200977void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800978{
Paulo Zanoni30add222012-10-26 19:05:45 -0200979 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800980 struct drm_i915_private *dev_priv = dev->dev_private;
981 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700982 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800983
Keith Packard97af61f572011-09-28 16:23:51 -0700984 if (!is_edp(intel_dp))
985 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700986 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800987
Keith Packardbd943152011-09-18 23:09:52 -0700988 WARN(intel_dp->want_panel_vdd,
989 "eDP VDD already requested on\n");
990
991 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -0700992
Keith Packardbd943152011-09-18 23:09:52 -0700993 if (ironlake_edp_have_panel_vdd(intel_dp)) {
994 DRM_DEBUG_KMS("eDP VDD already on\n");
995 return;
996 }
997
Keith Packard99ea7122011-11-01 19:57:50 -0700998 if (!ironlake_edp_have_panel_power(intel_dp))
999 ironlake_wait_panel_power_cycle(intel_dp);
1000
Jesse Barnes453c5422013-03-28 09:55:41 -07001001 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001002 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001003
Jesse Barnes453c5422013-03-28 09:55:41 -07001004 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1005 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1006
1007 I915_WRITE(pp_ctrl_reg, pp);
1008 POSTING_READ(pp_ctrl_reg);
1009 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1010 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001011 /*
1012 * If the panel wasn't on, delay before accessing aux channel
1013 */
1014 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001015 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001016 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001017 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001018}
1019
Keith Packardbd943152011-09-18 23:09:52 -07001020static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001021{
Paulo Zanoni30add222012-10-26 19:05:45 -02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001023 struct drm_i915_private *dev_priv = dev->dev_private;
1024 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001026
Daniel Vettera0e99e62012-12-02 01:05:46 +01001027 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1028
Keith Packardbd943152011-09-18 23:09:52 -07001029 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001030 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001031 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001032
1033 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1034 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1035
1036 I915_WRITE(pp_ctrl_reg, pp);
1037 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001038
Keith Packardbd943152011-09-18 23:09:52 -07001039 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1041 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001042 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001043 }
1044}
1045
1046static void ironlake_panel_vdd_work(struct work_struct *__work)
1047{
1048 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1049 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001050 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001051
Keith Packard627f7672011-10-31 11:30:10 -07001052 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001053 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001054 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001055}
1056
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001057void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001058{
Keith Packard97af61f572011-09-28 16:23:51 -07001059 if (!is_edp(intel_dp))
1060 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001061
Keith Packardbd943152011-09-18 23:09:52 -07001062 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1063 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001064
Keith Packardbd943152011-09-18 23:09:52 -07001065 intel_dp->want_panel_vdd = false;
1066
1067 if (sync) {
1068 ironlake_panel_vdd_off_sync(intel_dp);
1069 } else {
1070 /*
1071 * Queue the timer to fire a long
1072 * time from now (relative to the power down delay)
1073 * to keep the panel power up across a sequence of operations
1074 */
1075 schedule_delayed_work(&intel_dp->panel_vdd_work,
1076 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1077 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001078}
1079
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001080void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001081{
Paulo Zanoni30add222012-10-26 19:05:45 -02001082 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001083 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001084 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001085 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001086
Keith Packard97af61f572011-09-28 16:23:51 -07001087 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001088 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001089
1090 DRM_DEBUG_KMS("Turn eDP power on\n");
1091
1092 if (ironlake_edp_have_panel_power(intel_dp)) {
1093 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001094 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001095 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001096
Keith Packard99ea7122011-11-01 19:57:50 -07001097 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001098
Jesse Barnes453c5422013-03-28 09:55:41 -07001099 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001100 if (IS_GEN5(dev)) {
1101 /* ILK workaround: disable reset around power sequence */
1102 pp &= ~PANEL_POWER_RESET;
1103 I915_WRITE(PCH_PP_CONTROL, pp);
1104 POSTING_READ(PCH_PP_CONTROL);
1105 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001106
Keith Packard1c0ae802011-09-19 13:59:29 -07001107 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001108 if (!IS_GEN5(dev))
1109 pp |= PANEL_POWER_RESET;
1110
Jesse Barnes453c5422013-03-28 09:55:41 -07001111 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1112
1113 I915_WRITE(pp_ctrl_reg, pp);
1114 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001115
Keith Packard99ea7122011-11-01 19:57:50 -07001116 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001117
Keith Packard05ce1a42011-09-29 16:33:01 -07001118 if (IS_GEN5(dev)) {
1119 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1120 I915_WRITE(PCH_PP_CONTROL, pp);
1121 POSTING_READ(PCH_PP_CONTROL);
1122 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001123}
1124
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001125void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001126{
Paulo Zanoni30add222012-10-26 19:05:45 -02001127 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001128 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001129 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001130 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001131
Keith Packard97af61f572011-09-28 16:23:51 -07001132 if (!is_edp(intel_dp))
1133 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001134
Keith Packard99ea7122011-11-01 19:57:50 -07001135 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001136
Daniel Vetter6cb49832012-05-20 17:14:50 +02001137 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001138
Jesse Barnes453c5422013-03-28 09:55:41 -07001139 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001140 /* We need to switch off panel power _and_ force vdd, for otherwise some
1141 * panels get very unhappy and cease to work. */
1142 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001143
1144 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1145
1146 I915_WRITE(pp_ctrl_reg, pp);
1147 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001148
Daniel Vetter35a38552012-08-12 22:17:14 +02001149 intel_dp->want_panel_vdd = false;
1150
Keith Packard99ea7122011-11-01 19:57:50 -07001151 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001152}
1153
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001154void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001155{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001156 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1157 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001158 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001159 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001160 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001161 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001162
Keith Packardf01eca22011-09-28 16:48:10 -07001163 if (!is_edp(intel_dp))
1164 return;
1165
Zhao Yakui28c97732009-10-09 11:39:41 +08001166 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001167 /*
1168 * If we enable the backlight right away following a panel power
1169 * on, we may see slight flicker as the panel syncs with the eDP
1170 * link. So delay a bit to make sure the image is solid before
1171 * allowing it to appear.
1172 */
Keith Packardf01eca22011-09-28 16:48:10 -07001173 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001174 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001175 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001176
1177 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1178
1179 I915_WRITE(pp_ctrl_reg, pp);
1180 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001181
1182 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001183}
1184
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001185void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001186{
Paulo Zanoni30add222012-10-26 19:05:45 -02001187 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001188 struct drm_i915_private *dev_priv = dev->dev_private;
1189 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001190 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001191
Keith Packardf01eca22011-09-28 16:48:10 -07001192 if (!is_edp(intel_dp))
1193 return;
1194
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001195 intel_panel_disable_backlight(dev);
1196
Zhao Yakui28c97732009-10-09 11:39:41 +08001197 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001198 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001199 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001200
1201 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1202
1203 I915_WRITE(pp_ctrl_reg, pp);
1204 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001205 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001208static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001209{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001210 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1211 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1212 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 u32 dpa_ctl;
1215
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001216 assert_pipe_disabled(dev_priv,
1217 to_intel_crtc(crtc)->pipe);
1218
Jesse Barnesd240f202010-08-13 15:43:26 -07001219 DRM_DEBUG_KMS("\n");
1220 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001221 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1222 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1223
1224 /* We don't adjust intel_dp->DP while tearing down the link, to
1225 * facilitate link retraining (e.g. after hotplug). Hence clear all
1226 * enable bits here to ensure that we don't enable too much. */
1227 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1228 intel_dp->DP |= DP_PLL_ENABLE;
1229 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001230 POSTING_READ(DP_A);
1231 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001232}
1233
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001234static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001235{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001236 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1237 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1238 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001239 struct drm_i915_private *dev_priv = dev->dev_private;
1240 u32 dpa_ctl;
1241
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001242 assert_pipe_disabled(dev_priv,
1243 to_intel_crtc(crtc)->pipe);
1244
Jesse Barnesd240f202010-08-13 15:43:26 -07001245 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001246 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1247 "dp pll off, should be on\n");
1248 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1249
1250 /* We can't rely on the value tracked for the DP register in
1251 * intel_dp->DP because link_down must not change that (otherwise link
1252 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001253 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001254 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001255 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001256 udelay(200);
1257}
1258
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001259/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001260void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001261{
1262 int ret, i;
1263
1264 /* Should have a valid DPCD by this point */
1265 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1266 return;
1267
1268 if (mode != DRM_MODE_DPMS_ON) {
1269 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1270 DP_SET_POWER_D3);
1271 if (ret != 1)
1272 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1273 } else {
1274 /*
1275 * When turning on, we need to retry for 1ms to give the sink
1276 * time to wake up.
1277 */
1278 for (i = 0; i < 3; i++) {
1279 ret = intel_dp_aux_native_write_1(intel_dp,
1280 DP_SET_POWER,
1281 DP_SET_POWER_D0);
1282 if (ret == 1)
1283 break;
1284 msleep(1);
1285 }
1286 }
1287}
1288
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001289static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1290 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001291{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001292 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1293 struct drm_device *dev = encoder->base.dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001296
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001297 if (!(tmp & DP_PORT_EN))
1298 return false;
1299
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001300 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001301 *pipe = PORT_TO_PIPE_CPT(tmp);
1302 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1303 *pipe = PORT_TO_PIPE(tmp);
1304 } else {
1305 u32 trans_sel;
1306 u32 trans_dp;
1307 int i;
1308
1309 switch (intel_dp->output_reg) {
1310 case PCH_DP_B:
1311 trans_sel = TRANS_DP_PORT_SEL_B;
1312 break;
1313 case PCH_DP_C:
1314 trans_sel = TRANS_DP_PORT_SEL_C;
1315 break;
1316 case PCH_DP_D:
1317 trans_sel = TRANS_DP_PORT_SEL_D;
1318 break;
1319 default:
1320 return true;
1321 }
1322
1323 for_each_pipe(i) {
1324 trans_dp = I915_READ(TRANS_DP_CTL(i));
1325 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1326 *pipe = i;
1327 return true;
1328 }
1329 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001330
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001331 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1332 intel_dp->output_reg);
1333 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001334
Daniel Vetter2af88982013-04-04 01:15:45 +02001335 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001336}
1337
Daniel Vettere8cb4552012-07-01 13:05:48 +02001338static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001339{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001341
1342 /* Make sure the panel is off before trying to change the mode. But also
1343 * ensure that we have vdd while we switch off the panel. */
1344 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001345 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001346 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001347 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001348
1349 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1350 if (!is_cpu_edp(intel_dp))
1351 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001352}
1353
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001354static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001355{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001356 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001357 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001358
Daniel Vetter37398502012-09-06 22:15:44 +02001359 if (is_cpu_edp(intel_dp)) {
1360 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001361 if (!IS_VALLEYVIEW(dev))
1362 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001363 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001364}
1365
Daniel Vettere8cb4552012-07-01 13:05:48 +02001366static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001367{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001368 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1369 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001370 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001371 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001372
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001373 if (WARN_ON(dp_reg & DP_PORT_EN))
1374 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001375
1376 ironlake_edp_panel_vdd_on(intel_dp);
1377 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1378 intel_dp_start_link_train(intel_dp);
1379 ironlake_edp_panel_on(intel_dp);
1380 ironlake_edp_panel_vdd_off(intel_dp, true);
1381 intel_dp_complete_link_train(intel_dp);
1382 ironlake_edp_backlight_on(intel_dp);
1383}
1384
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001385static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001387 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001388 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001389
Jesse Barnesb2634012013-03-28 09:55:40 -07001390 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001391 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001392}
1393
1394/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001395 * Native read with retry for link status and receiver capability reads for
1396 * cases where the sink may still be asleep.
1397 */
1398static bool
1399intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1400 uint8_t *recv, int recv_bytes)
1401{
1402 int ret, i;
1403
1404 /*
1405 * Sinks are *supposed* to come up within 1ms from an off state,
1406 * but we're also supposed to retry 3 times per the spec.
1407 */
1408 for (i = 0; i < 3; i++) {
1409 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1410 recv_bytes);
1411 if (ret == recv_bytes)
1412 return true;
1413 msleep(1);
1414 }
1415
1416 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417}
1418
1419/*
1420 * Fetch AUX CH registers 0x202 - 0x207 which contain
1421 * link status information
1422 */
1423static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001424intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001426 return intel_dp_aux_native_read_retry(intel_dp,
1427 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001428 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001429 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430}
1431
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432#if 0
1433static char *voltage_names[] = {
1434 "0.4V", "0.6V", "0.8V", "1.2V"
1435};
1436static char *pre_emph_names[] = {
1437 "0dB", "3.5dB", "6dB", "9.5dB"
1438};
1439static char *link_train_names[] = {
1440 "pattern 1", "pattern 2", "idle", "off"
1441};
1442#endif
1443
1444/*
1445 * These are source-specific values; current Intel hardware supports
1446 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1447 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448
1449static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001450intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451{
Paulo Zanoni30add222012-10-26 19:05:45 -02001452 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001453
1454 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1455 return DP_TRAIN_VOLTAGE_SWING_800;
1456 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1457 return DP_TRAIN_VOLTAGE_SWING_1200;
1458 else
1459 return DP_TRAIN_VOLTAGE_SWING_800;
1460}
1461
1462static uint8_t
1463intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1464{
Paulo Zanoni30add222012-10-26 19:05:45 -02001465 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001466
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001467 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001468 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1469 case DP_TRAIN_VOLTAGE_SWING_400:
1470 return DP_TRAIN_PRE_EMPHASIS_9_5;
1471 case DP_TRAIN_VOLTAGE_SWING_600:
1472 return DP_TRAIN_PRE_EMPHASIS_6;
1473 case DP_TRAIN_VOLTAGE_SWING_800:
1474 return DP_TRAIN_PRE_EMPHASIS_3_5;
1475 case DP_TRAIN_VOLTAGE_SWING_1200:
1476 default:
1477 return DP_TRAIN_PRE_EMPHASIS_0;
1478 }
1479 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001480 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1481 case DP_TRAIN_VOLTAGE_SWING_400:
1482 return DP_TRAIN_PRE_EMPHASIS_6;
1483 case DP_TRAIN_VOLTAGE_SWING_600:
1484 case DP_TRAIN_VOLTAGE_SWING_800:
1485 return DP_TRAIN_PRE_EMPHASIS_3_5;
1486 default:
1487 return DP_TRAIN_PRE_EMPHASIS_0;
1488 }
1489 } else {
1490 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1491 case DP_TRAIN_VOLTAGE_SWING_400:
1492 return DP_TRAIN_PRE_EMPHASIS_6;
1493 case DP_TRAIN_VOLTAGE_SWING_600:
1494 return DP_TRAIN_PRE_EMPHASIS_6;
1495 case DP_TRAIN_VOLTAGE_SWING_800:
1496 return DP_TRAIN_PRE_EMPHASIS_3_5;
1497 case DP_TRAIN_VOLTAGE_SWING_1200:
1498 default:
1499 return DP_TRAIN_PRE_EMPHASIS_0;
1500 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501 }
1502}
1503
1504static void
Keith Packard93f62da2011-11-01 19:45:03 -07001505intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506{
1507 uint8_t v = 0;
1508 uint8_t p = 0;
1509 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001510 uint8_t voltage_max;
1511 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512
Jesse Barnes33a34e42010-09-08 12:42:02 -07001513 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001514 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1515 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516
1517 if (this_v > v)
1518 v = this_v;
1519 if (this_p > p)
1520 p = this_p;
1521 }
1522
Keith Packard1a2eb462011-11-16 16:26:07 -08001523 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001524 if (v >= voltage_max)
1525 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526
Keith Packard1a2eb462011-11-16 16:26:07 -08001527 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1528 if (p >= preemph_max)
1529 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001530
1531 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001532 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001533}
1534
1535static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001536intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001538 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001540 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541 case DP_TRAIN_VOLTAGE_SWING_400:
1542 default:
1543 signal_levels |= DP_VOLTAGE_0_4;
1544 break;
1545 case DP_TRAIN_VOLTAGE_SWING_600:
1546 signal_levels |= DP_VOLTAGE_0_6;
1547 break;
1548 case DP_TRAIN_VOLTAGE_SWING_800:
1549 signal_levels |= DP_VOLTAGE_0_8;
1550 break;
1551 case DP_TRAIN_VOLTAGE_SWING_1200:
1552 signal_levels |= DP_VOLTAGE_1_2;
1553 break;
1554 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001555 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001556 case DP_TRAIN_PRE_EMPHASIS_0:
1557 default:
1558 signal_levels |= DP_PRE_EMPHASIS_0;
1559 break;
1560 case DP_TRAIN_PRE_EMPHASIS_3_5:
1561 signal_levels |= DP_PRE_EMPHASIS_3_5;
1562 break;
1563 case DP_TRAIN_PRE_EMPHASIS_6:
1564 signal_levels |= DP_PRE_EMPHASIS_6;
1565 break;
1566 case DP_TRAIN_PRE_EMPHASIS_9_5:
1567 signal_levels |= DP_PRE_EMPHASIS_9_5;
1568 break;
1569 }
1570 return signal_levels;
1571}
1572
Zhenyu Wange3421a12010-04-08 09:43:27 +08001573/* Gen6's DP voltage swing and pre-emphasis control */
1574static uint32_t
1575intel_gen6_edp_signal_levels(uint8_t train_set)
1576{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001577 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1578 DP_TRAIN_PRE_EMPHASIS_MASK);
1579 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001580 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001581 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1582 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1583 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1584 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001585 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001586 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1587 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001588 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001589 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1590 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001591 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001592 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1593 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001594 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001595 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1596 "0x%x\n", signal_levels);
1597 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001598 }
1599}
1600
Keith Packard1a2eb462011-11-16 16:26:07 -08001601/* Gen7's DP voltage swing and pre-emphasis control */
1602static uint32_t
1603intel_gen7_edp_signal_levels(uint8_t train_set)
1604{
1605 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1606 DP_TRAIN_PRE_EMPHASIS_MASK);
1607 switch (signal_levels) {
1608 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1609 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1610 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1611 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1612 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1613 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1614
1615 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1616 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1617 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1618 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1619
1620 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1621 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1622 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1623 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1624
1625 default:
1626 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1627 "0x%x\n", signal_levels);
1628 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1629 }
1630}
1631
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001632/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1633static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001634intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001636 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1637 DP_TRAIN_PRE_EMPHASIS_MASK);
1638 switch (signal_levels) {
1639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1640 return DDI_BUF_EMP_400MV_0DB_HSW;
1641 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1642 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1643 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1644 return DDI_BUF_EMP_400MV_6DB_HSW;
1645 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1646 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001648 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1649 return DDI_BUF_EMP_600MV_0DB_HSW;
1650 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1651 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1652 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1653 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001654
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001655 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1656 return DDI_BUF_EMP_800MV_0DB_HSW;
1657 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1658 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1659 default:
1660 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1661 "0x%x\n", signal_levels);
1662 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001663 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664}
1665
Paulo Zanonif0a34242012-12-06 16:51:50 -02001666/* Properly updates "DP" with the correct signal levels. */
1667static void
1668intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1669{
1670 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1671 struct drm_device *dev = intel_dig_port->base.base.dev;
1672 uint32_t signal_levels, mask;
1673 uint8_t train_set = intel_dp->train_set[0];
1674
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001675 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001676 signal_levels = intel_hsw_signal_levels(train_set);
1677 mask = DDI_BUF_EMP_MASK;
1678 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1679 signal_levels = intel_gen7_edp_signal_levels(train_set);
1680 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1681 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1682 signal_levels = intel_gen6_edp_signal_levels(train_set);
1683 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1684 } else {
1685 signal_levels = intel_gen4_signal_levels(train_set);
1686 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1687 }
1688
1689 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1690
1691 *DP = (*DP & ~mask) | signal_levels;
1692}
1693
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001695intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001696 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001697 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001698{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1700 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001701 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001702 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001703 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001704 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001705
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001706 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001707 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001708
1709 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1710 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1711 else
1712 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1713
1714 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1715 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1716 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001717
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001718 if (port != PORT_A) {
1719 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1720 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001721
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001722 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1723 DP_TP_STATUS_IDLE_DONE), 1))
1724 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1725
1726 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1727 }
1728
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001729 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1730
1731 break;
1732 case DP_TRAINING_PATTERN_1:
1733 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1734 break;
1735 case DP_TRAINING_PATTERN_2:
1736 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1737 break;
1738 case DP_TRAINING_PATTERN_3:
1739 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1740 break;
1741 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001742 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001743
1744 } else if (HAS_PCH_CPT(dev) &&
1745 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001746 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1747
1748 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1749 case DP_TRAINING_PATTERN_DISABLE:
1750 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1751 break;
1752 case DP_TRAINING_PATTERN_1:
1753 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1754 break;
1755 case DP_TRAINING_PATTERN_2:
1756 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1757 break;
1758 case DP_TRAINING_PATTERN_3:
1759 DRM_ERROR("DP training pattern 3 not supported\n");
1760 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1761 break;
1762 }
1763
1764 } else {
1765 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1766
1767 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1768 case DP_TRAINING_PATTERN_DISABLE:
1769 dp_reg_value |= DP_LINK_TRAIN_OFF;
1770 break;
1771 case DP_TRAINING_PATTERN_1:
1772 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1773 break;
1774 case DP_TRAINING_PATTERN_2:
1775 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1776 break;
1777 case DP_TRAINING_PATTERN_3:
1778 DRM_ERROR("DP training pattern 3 not supported\n");
1779 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1780 break;
1781 }
1782 }
1783
Chris Wilsonea5b2132010-08-04 13:50:23 +01001784 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1785 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001786
Chris Wilsonea5b2132010-08-04 13:50:23 +01001787 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001788 DP_TRAINING_PATTERN_SET,
1789 dp_train_pat);
1790
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001791 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1792 DP_TRAINING_PATTERN_DISABLE) {
1793 ret = intel_dp_aux_native_write(intel_dp,
1794 DP_TRAINING_LANE0_SET,
1795 intel_dp->train_set,
1796 intel_dp->lane_count);
1797 if (ret != intel_dp->lane_count)
1798 return false;
1799 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001800
1801 return true;
1802}
1803
Jesse Barnes33a34e42010-09-08 12:42:02 -07001804/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001805void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001806intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001807{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001808 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001809 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001810 int i;
1811 uint8_t voltage;
1812 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001813 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001814 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001815
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001816 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001817 intel_ddi_prepare_link_retrain(encoder);
1818
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001819 /* Write the link configuration data */
1820 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1821 intel_dp->link_configuration,
1822 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823
1824 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001825
Jesse Barnes33a34e42010-09-08 12:42:02 -07001826 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001827 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001828 voltage_tries = 0;
1829 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830 clock_recovery = false;
1831 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001832 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001833 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001834
Paulo Zanonif0a34242012-12-06 16:51:50 -02001835 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001836
Daniel Vettera7c96552012-10-18 10:15:30 +02001837 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001838 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001839 DP_TRAINING_PATTERN_1 |
1840 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001841 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842
Daniel Vettera7c96552012-10-18 10:15:30 +02001843 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001844 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1845 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001847 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001848
Daniel Vetter01916272012-10-18 10:15:25 +02001849 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001850 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001851 clock_recovery = true;
1852 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001854
1855 /* Check to see if we've tried the max voltage */
1856 for (i = 0; i < intel_dp->lane_count; i++)
1857 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1858 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001859 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001860 ++loop_tries;
1861 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001862 DRM_DEBUG_KMS("too many full retries, give up\n");
1863 break;
1864 }
1865 memset(intel_dp->train_set, 0, 4);
1866 voltage_tries = 0;
1867 continue;
1868 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001869
1870 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001871 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001872 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001873 if (voltage_tries == 5) {
1874 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1875 break;
1876 }
1877 } else
1878 voltage_tries = 0;
1879 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001880
1881 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001882 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001883 }
1884
Jesse Barnes33a34e42010-09-08 12:42:02 -07001885 intel_dp->DP = DP;
1886}
1887
Paulo Zanonic19b0662012-10-15 15:51:41 -03001888void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001889intel_dp_complete_link_train(struct intel_dp *intel_dp)
1890{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001891 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001892 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001893 uint32_t DP = intel_dp->DP;
1894
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001895 /* channel equalization */
1896 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001897 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001898 channel_eq = false;
1899 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001900 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001901
Jesse Barnes37f80972011-01-05 14:45:24 -08001902 if (cr_tries > 5) {
1903 DRM_ERROR("failed to train DP, aborting\n");
1904 intel_dp_link_down(intel_dp);
1905 break;
1906 }
1907
Paulo Zanonif0a34242012-12-06 16:51:50 -02001908 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001909
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001910 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001911 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001912 DP_TRAINING_PATTERN_2 |
1913 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 break;
1915
Daniel Vettera7c96552012-10-18 10:15:30 +02001916 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001917 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001919
Jesse Barnes37f80972011-01-05 14:45:24 -08001920 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001921 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001922 intel_dp_start_link_train(intel_dp);
1923 cr_tries++;
1924 continue;
1925 }
1926
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001927 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001928 channel_eq = true;
1929 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001931
Jesse Barnes37f80972011-01-05 14:45:24 -08001932 /* Try 5 times, then try clock recovery if that fails */
1933 if (tries > 5) {
1934 intel_dp_link_down(intel_dp);
1935 intel_dp_start_link_train(intel_dp);
1936 tries = 0;
1937 cr_tries++;
1938 continue;
1939 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001940
1941 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001942 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001943 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001945
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001946 if (channel_eq)
1947 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1948
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001949 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950}
1951
1952static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001953intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001954{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001955 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1956 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001957 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001958 struct intel_crtc *intel_crtc =
1959 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001960 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001961
Paulo Zanonic19b0662012-10-15 15:51:41 -03001962 /*
1963 * DDI code has a strict mode set sequence and we should try to respect
1964 * it, otherwise we might hang the machine in many different ways. So we
1965 * really should be disabling the port only on a complete crtc_disable
1966 * sequence. This function is just called under two conditions on DDI
1967 * code:
1968 * - Link train failed while doing crtc_enable, and on this case we
1969 * really should respect the mode set sequence and wait for a
1970 * crtc_disable.
1971 * - Someone turned the monitor off and intel_dp_check_link_status
1972 * called us. We don't need to disable the whole port on this case, so
1973 * when someone turns the monitor on again,
1974 * intel_ddi_prepare_link_retrain will take care of redoing the link
1975 * train.
1976 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001977 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001978 return;
1979
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001980 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001981 return;
1982
Zhao Yakui28c97732009-10-09 11:39:41 +08001983 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001984
Keith Packard1a2eb462011-11-16 16:26:07 -08001985 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001986 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001987 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001988 } else {
1989 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001990 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001991 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001992 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001993
Daniel Vetterab527ef2012-11-29 15:59:33 +01001994 /* We don't really know why we're doing this */
1995 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001996
Daniel Vetter493a7082012-05-30 12:31:56 +02001997 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001998 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001999 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002000
Eric Anholt5bddd172010-11-18 09:32:59 +08002001 /* Hardware workaround: leaving our transcoder select
2002 * set to transcoder B while it's off will prevent the
2003 * corresponding HDMI output on transcoder A.
2004 *
2005 * Combine this with another hardware workaround:
2006 * transcoder select bit can only be cleared while the
2007 * port is enabled.
2008 */
2009 DP &= ~DP_PIPEB_SELECT;
2010 I915_WRITE(intel_dp->output_reg, DP);
2011
2012 /* Changes to enable or select take place the vblank
2013 * after being written.
2014 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002015 if (WARN_ON(crtc == NULL)) {
2016 /* We should never try to disable a port without a crtc
2017 * attached. For paranoia keep the code around for a
2018 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002019 POSTING_READ(intel_dp->output_reg);
2020 msleep(50);
2021 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002022 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002023 }
2024
Wu Fengguang832afda2011-12-09 20:42:21 +08002025 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002026 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2027 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002028 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002029}
2030
Keith Packard26d61aa2011-07-25 20:01:09 -07002031static bool
2032intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002033{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002034 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2035
Keith Packard92fd8fd2011-07-25 19:50:10 -07002036 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002037 sizeof(intel_dp->dpcd)) == 0)
2038 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002039
Damien Lespiau577c7a52012-12-13 16:09:02 +00002040 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2041 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2042 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2043
Adam Jacksonedb39242012-09-18 10:58:49 -04002044 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2045 return false; /* DPCD not present */
2046
2047 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2048 DP_DWN_STRM_PORT_PRESENT))
2049 return true; /* native DP sink */
2050
2051 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2052 return true; /* no per-port downstream info */
2053
2054 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2055 intel_dp->downstream_ports,
2056 DP_MAX_DOWNSTREAM_PORTS) == 0)
2057 return false; /* downstream port status fetch failed */
2058
2059 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002060}
2061
Adam Jackson0d198322012-05-14 16:05:47 -04002062static void
2063intel_dp_probe_oui(struct intel_dp *intel_dp)
2064{
2065 u8 buf[3];
2066
2067 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2068 return;
2069
Daniel Vetter351cfc32012-06-12 13:20:47 +02002070 ironlake_edp_panel_vdd_on(intel_dp);
2071
Adam Jackson0d198322012-05-14 16:05:47 -04002072 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2073 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2074 buf[0], buf[1], buf[2]);
2075
2076 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2077 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2078 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002079
2080 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002081}
2082
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002083static bool
2084intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2085{
2086 int ret;
2087
2088 ret = intel_dp_aux_native_read_retry(intel_dp,
2089 DP_DEVICE_SERVICE_IRQ_VECTOR,
2090 sink_irq_vector, 1);
2091 if (!ret)
2092 return false;
2093
2094 return true;
2095}
2096
2097static void
2098intel_dp_handle_test_request(struct intel_dp *intel_dp)
2099{
2100 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002101 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002102}
2103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104/*
2105 * According to DP spec
2106 * 5.1.2:
2107 * 1. Read DPCD
2108 * 2. Configure link according to Receiver Capabilities
2109 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2110 * 4. Check link status on receipt of hot-plug interrupt
2111 */
2112
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002113void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002114intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002115{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002116 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002117 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002118 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002119
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002120 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002121 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002122
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002123 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124 return;
2125
Keith Packard92fd8fd2011-07-25 19:50:10 -07002126 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002127 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002128 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129 return;
2130 }
2131
Keith Packard92fd8fd2011-07-25 19:50:10 -07002132 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002133 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002134 intel_dp_link_down(intel_dp);
2135 return;
2136 }
2137
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002138 /* Try to read the source of the interrupt */
2139 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2140 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2141 /* Clear interrupt source */
2142 intel_dp_aux_native_write_1(intel_dp,
2143 DP_DEVICE_SERVICE_IRQ_VECTOR,
2144 sink_irq_vector);
2145
2146 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2147 intel_dp_handle_test_request(intel_dp);
2148 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2149 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2150 }
2151
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002152 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002153 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002155 intel_dp_start_link_train(intel_dp);
2156 intel_dp_complete_link_train(intel_dp);
2157 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002160/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002161static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002162intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002163{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002164 uint8_t *dpcd = intel_dp->dpcd;
2165 bool hpd;
2166 uint8_t type;
2167
2168 if (!intel_dp_get_dpcd(intel_dp))
2169 return connector_status_disconnected;
2170
2171 /* if there's no downstream port, we're done */
2172 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002173 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002174
2175 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2176 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2177 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002178 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002179 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002180 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002181 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002182 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2183 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002184 }
2185
2186 /* If no HPD, poke DDC gently */
2187 if (drm_probe_ddc(&intel_dp->adapter))
2188 return connector_status_connected;
2189
2190 /* Well we tried, say unknown for unreliable port types */
2191 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2192 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2193 return connector_status_unknown;
2194
2195 /* Anything else is out of spec, warn and ignore */
2196 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002197 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002198}
2199
2200static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002201ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002202{
Paulo Zanoni30add222012-10-26 19:05:45 -02002203 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002206 enum drm_connector_status status;
2207
Chris Wilsonfe16d942011-02-12 10:29:38 +00002208 /* Can't disconnect eDP, but you can close the lid... */
2209 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002210 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002211 if (status == connector_status_unknown)
2212 status = connector_status_connected;
2213 return status;
2214 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002215
Damien Lespiau1b469632012-12-13 16:09:01 +00002216 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2217 return connector_status_disconnected;
2218
Keith Packard26d61aa2011-07-25 20:01:09 -07002219 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002220}
2221
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002222static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002223g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002224{
Paulo Zanoni30add222012-10-26 19:05:45 -02002225 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002226 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002227 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002228 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002229
Jesse Barnes35aad752013-03-01 13:14:31 -08002230 /* Can't disconnect eDP, but you can close the lid... */
2231 if (is_edp(intel_dp)) {
2232 enum drm_connector_status status;
2233
2234 status = intel_panel_detect(dev);
2235 if (status == connector_status_unknown)
2236 status = connector_status_connected;
2237 return status;
2238 }
2239
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002240 switch (intel_dig_port->port) {
2241 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002242 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002243 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002244 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002245 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002246 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002247 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002248 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002249 break;
2250 default:
2251 return connector_status_unknown;
2252 }
2253
Chris Wilson10f76a32012-05-11 18:01:32 +01002254 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002255 return connector_status_disconnected;
2256
Keith Packard26d61aa2011-07-25 20:01:09 -07002257 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002258}
2259
Keith Packard8c241fe2011-09-28 16:38:44 -07002260static struct edid *
2261intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2262{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002263 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002264
Jani Nikula9cd300e2012-10-19 14:51:52 +03002265 /* use cached edid if we have one */
2266 if (intel_connector->edid) {
2267 struct edid *edid;
2268 int size;
2269
2270 /* invalid edid */
2271 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002272 return NULL;
2273
Jani Nikula9cd300e2012-10-19 14:51:52 +03002274 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002275 edid = kmalloc(size, GFP_KERNEL);
2276 if (!edid)
2277 return NULL;
2278
Jani Nikula9cd300e2012-10-19 14:51:52 +03002279 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002280 return edid;
2281 }
2282
Jani Nikula9cd300e2012-10-19 14:51:52 +03002283 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002284}
2285
2286static int
2287intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2288{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002289 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002290
Jani Nikula9cd300e2012-10-19 14:51:52 +03002291 /* use cached edid if we have one */
2292 if (intel_connector->edid) {
2293 /* invalid edid */
2294 if (IS_ERR(intel_connector->edid))
2295 return 0;
2296
2297 return intel_connector_update_modes(connector,
2298 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002299 }
2300
Jani Nikula9cd300e2012-10-19 14:51:52 +03002301 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002302}
2303
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002304static enum drm_connector_status
2305intel_dp_detect(struct drm_connector *connector, bool force)
2306{
2307 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002308 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2309 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002310 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002311 enum drm_connector_status status;
2312 struct edid *edid = NULL;
2313
2314 intel_dp->has_audio = false;
2315
2316 if (HAS_PCH_SPLIT(dev))
2317 status = ironlake_dp_detect(intel_dp);
2318 else
2319 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002320
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002321 if (status != connector_status_connected)
2322 return status;
2323
Adam Jackson0d198322012-05-14 16:05:47 -04002324 intel_dp_probe_oui(intel_dp);
2325
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002326 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2327 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002328 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002329 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002330 if (edid) {
2331 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002332 kfree(edid);
2333 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002334 }
2335
Paulo Zanonid63885d2012-10-26 19:05:49 -02002336 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2337 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002338 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002339}
2340
2341static int intel_dp_get_modes(struct drm_connector *connector)
2342{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002343 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002344 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002345 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002346 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002347
2348 /* We should parse the EDID data and find out if it has an audio sink
2349 */
2350
Keith Packard8c241fe2011-09-28 16:38:44 -07002351 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002352 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002353 return ret;
2354
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002355 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002356 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002357 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002358 mode = drm_mode_duplicate(dev,
2359 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002360 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002361 drm_mode_probed_add(connector, mode);
2362 return 1;
2363 }
2364 }
2365 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002366}
2367
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002368static bool
2369intel_dp_detect_audio(struct drm_connector *connector)
2370{
2371 struct intel_dp *intel_dp = intel_attached_dp(connector);
2372 struct edid *edid;
2373 bool has_audio = false;
2374
Keith Packard8c241fe2011-09-28 16:38:44 -07002375 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002376 if (edid) {
2377 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002378 kfree(edid);
2379 }
2380
2381 return has_audio;
2382}
2383
Chris Wilsonf6849602010-09-19 09:29:33 +01002384static int
2385intel_dp_set_property(struct drm_connector *connector,
2386 struct drm_property *property,
2387 uint64_t val)
2388{
Chris Wilsone953fd72011-02-21 22:23:52 +00002389 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002390 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002391 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2392 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002393 int ret;
2394
Rob Clark662595d2012-10-11 20:36:04 -05002395 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002396 if (ret)
2397 return ret;
2398
Chris Wilson3f43c482011-05-12 22:17:24 +01002399 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002400 int i = val;
2401 bool has_audio;
2402
2403 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002404 return 0;
2405
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002406 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002407
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002408 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002409 has_audio = intel_dp_detect_audio(connector);
2410 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002411 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002412
2413 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002414 return 0;
2415
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002416 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002417 goto done;
2418 }
2419
Chris Wilsone953fd72011-02-21 22:23:52 +00002420 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002421 bool old_auto = intel_dp->color_range_auto;
2422 uint32_t old_range = intel_dp->color_range;
2423
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002424 switch (val) {
2425 case INTEL_BROADCAST_RGB_AUTO:
2426 intel_dp->color_range_auto = true;
2427 break;
2428 case INTEL_BROADCAST_RGB_FULL:
2429 intel_dp->color_range_auto = false;
2430 intel_dp->color_range = 0;
2431 break;
2432 case INTEL_BROADCAST_RGB_LIMITED:
2433 intel_dp->color_range_auto = false;
2434 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2435 break;
2436 default:
2437 return -EINVAL;
2438 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002439
2440 if (old_auto == intel_dp->color_range_auto &&
2441 old_range == intel_dp->color_range)
2442 return 0;
2443
Chris Wilsone953fd72011-02-21 22:23:52 +00002444 goto done;
2445 }
2446
Yuly Novikov53b41832012-10-26 12:04:00 +03002447 if (is_edp(intel_dp) &&
2448 property == connector->dev->mode_config.scaling_mode_property) {
2449 if (val == DRM_MODE_SCALE_NONE) {
2450 DRM_DEBUG_KMS("no scaling not supported\n");
2451 return -EINVAL;
2452 }
2453
2454 if (intel_connector->panel.fitting_mode == val) {
2455 /* the eDP scaling property is not changed */
2456 return 0;
2457 }
2458 intel_connector->panel.fitting_mode = val;
2459
2460 goto done;
2461 }
2462
Chris Wilsonf6849602010-09-19 09:29:33 +01002463 return -EINVAL;
2464
2465done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002466 if (intel_encoder->base.crtc)
2467 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002468
2469 return 0;
2470}
2471
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002473intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002475 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002476 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002477
Jani Nikula9cd300e2012-10-19 14:51:52 +03002478 if (!IS_ERR_OR_NULL(intel_connector->edid))
2479 kfree(intel_connector->edid);
2480
Jani Nikuladc652f92013-04-12 15:18:38 +03002481 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002482 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002483
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002484 drm_sysfs_connector_remove(connector);
2485 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002486 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487}
2488
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002489void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002490{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002491 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2492 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002493
2494 i2c_del_adapter(&intel_dp->adapter);
2495 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002496 if (is_edp(intel_dp)) {
2497 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2498 ironlake_panel_vdd_off_sync(intel_dp);
2499 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002500 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002501}
2502
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002503static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002505};
2506
2507static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002508 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509 .detect = intel_dp_detect,
2510 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002511 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002512 .destroy = intel_dp_destroy,
2513};
2514
2515static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2516 .get_modes = intel_dp_get_modes,
2517 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002518 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519};
2520
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002522 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523};
2524
Chris Wilson995b6762010-08-20 13:23:26 +01002525static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002526intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002527{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002528 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002529
Jesse Barnes885a5012011-07-07 11:11:01 -07002530 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002531}
2532
Zhenyu Wange3421a12010-04-08 09:43:27 +08002533/* Return which DP Port should be selected for Transcoder DP control */
2534int
Akshay Joshi0206e352011-08-16 15:34:10 -04002535intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002536{
2537 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002538 struct intel_encoder *intel_encoder;
2539 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002540
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002541 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2542 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002543
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002544 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2545 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002547 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548
Zhenyu Wange3421a12010-04-08 09:43:27 +08002549 return -1;
2550}
2551
Zhao Yakui36e83a12010-06-12 14:32:21 +08002552/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002553bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002554{
2555 struct drm_i915_private *dev_priv = dev->dev_private;
2556 struct child_device_config *p_child;
2557 int i;
2558
2559 if (!dev_priv->child_dev_num)
2560 return false;
2561
2562 for (i = 0; i < dev_priv->child_dev_num; i++) {
2563 p_child = dev_priv->child_dev + i;
2564
2565 if (p_child->dvo_port == PORT_IDPD &&
2566 p_child->device_type == DEVICE_TYPE_eDP)
2567 return true;
2568 }
2569 return false;
2570}
2571
Chris Wilsonf6849602010-09-19 09:29:33 +01002572static void
2573intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2574{
Yuly Novikov53b41832012-10-26 12:04:00 +03002575 struct intel_connector *intel_connector = to_intel_connector(connector);
2576
Chris Wilson3f43c482011-05-12 22:17:24 +01002577 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002578 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002579 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002580
2581 if (is_edp(intel_dp)) {
2582 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002583 drm_object_attach_property(
2584 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002585 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002586 DRM_MODE_SCALE_ASPECT);
2587 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002588 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002589}
2590
Daniel Vetter67a54562012-10-20 20:57:45 +02002591static void
2592intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002593 struct intel_dp *intel_dp,
2594 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002595{
2596 struct drm_i915_private *dev_priv = dev->dev_private;
2597 struct edp_power_seq cur, vbt, spec, final;
2598 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002599 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2600
2601 if (HAS_PCH_SPLIT(dev)) {
2602 pp_control_reg = PCH_PP_CONTROL;
2603 pp_on_reg = PCH_PP_ON_DELAYS;
2604 pp_off_reg = PCH_PP_OFF_DELAYS;
2605 pp_div_reg = PCH_PP_DIVISOR;
2606 } else {
2607 pp_control_reg = PIPEA_PP_CONTROL;
2608 pp_on_reg = PIPEA_PP_ON_DELAYS;
2609 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2610 pp_div_reg = PIPEA_PP_DIVISOR;
2611 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002612
2613 /* Workaround: Need to write PP_CONTROL with the unlock key as
2614 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002615 pp = ironlake_get_pp_control(intel_dp);
2616 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002617
Jesse Barnes453c5422013-03-28 09:55:41 -07002618 pp_on = I915_READ(pp_on_reg);
2619 pp_off = I915_READ(pp_off_reg);
2620 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002621
2622 /* Pull timing values out of registers */
2623 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2624 PANEL_POWER_UP_DELAY_SHIFT;
2625
2626 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2627 PANEL_LIGHT_ON_DELAY_SHIFT;
2628
2629 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2630 PANEL_LIGHT_OFF_DELAY_SHIFT;
2631
2632 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2633 PANEL_POWER_DOWN_DELAY_SHIFT;
2634
2635 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2636 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2637
2638 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2639 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2640
2641 vbt = dev_priv->edp.pps;
2642
2643 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2644 * our hw here, which are all in 100usec. */
2645 spec.t1_t3 = 210 * 10;
2646 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2647 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2648 spec.t10 = 500 * 10;
2649 /* This one is special and actually in units of 100ms, but zero
2650 * based in the hw (so we need to add 100 ms). But the sw vbt
2651 * table multiplies it with 1000 to make it in units of 100usec,
2652 * too. */
2653 spec.t11_t12 = (510 + 100) * 10;
2654
2655 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2656 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2657
2658 /* Use the max of the register settings and vbt. If both are
2659 * unset, fall back to the spec limits. */
2660#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2661 spec.field : \
2662 max(cur.field, vbt.field))
2663 assign_final(t1_t3);
2664 assign_final(t8);
2665 assign_final(t9);
2666 assign_final(t10);
2667 assign_final(t11_t12);
2668#undef assign_final
2669
2670#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2671 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2672 intel_dp->backlight_on_delay = get_delay(t8);
2673 intel_dp->backlight_off_delay = get_delay(t9);
2674 intel_dp->panel_power_down_delay = get_delay(t10);
2675 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2676#undef get_delay
2677
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002678 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2679 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2680 intel_dp->panel_power_cycle_delay);
2681
2682 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2683 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2684
2685 if (out)
2686 *out = final;
2687}
2688
2689static void
2690intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2691 struct intel_dp *intel_dp,
2692 struct edp_power_seq *seq)
2693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002695 u32 pp_on, pp_off, pp_div, port_sel = 0;
2696 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2697 int pp_on_reg, pp_off_reg, pp_div_reg;
2698
2699 if (HAS_PCH_SPLIT(dev)) {
2700 pp_on_reg = PCH_PP_ON_DELAYS;
2701 pp_off_reg = PCH_PP_OFF_DELAYS;
2702 pp_div_reg = PCH_PP_DIVISOR;
2703 } else {
2704 pp_on_reg = PIPEA_PP_ON_DELAYS;
2705 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2706 pp_div_reg = PIPEA_PP_DIVISOR;
2707 }
2708
2709 if (IS_VALLEYVIEW(dev))
2710 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002711
Daniel Vetter67a54562012-10-20 20:57:45 +02002712 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002713 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2714 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2715 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2716 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002717 /* Compute the divisor for the pp clock, simply match the Bspec
2718 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002719 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002720 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002721 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2722
2723 /* Haswell doesn't have any port selection bits for the panel
2724 * power sequencer any more. */
2725 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2726 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002727 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002728 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002729 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002730 }
2731
Jesse Barnes453c5422013-03-28 09:55:41 -07002732 pp_on |= port_sel;
2733
2734 I915_WRITE(pp_on_reg, pp_on);
2735 I915_WRITE(pp_off_reg, pp_off);
2736 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002737
Daniel Vetter67a54562012-10-20 20:57:45 +02002738 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002739 I915_READ(pp_on_reg),
2740 I915_READ(pp_off_reg),
2741 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002742}
2743
2744void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002745intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2746 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002747{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002748 struct drm_connector *connector = &intel_connector->base;
2749 struct intel_dp *intel_dp = &intel_dig_port->dp;
2750 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2751 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002753 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002754 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002755 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002756 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002757 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758
Daniel Vetter07679352012-09-06 22:15:42 +02002759 /* Preserve the current hw state. */
2760 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002761 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002762
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002763 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002764 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002765 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002766
Gajanan Bhat19c03922012-09-27 19:13:07 +05302767 /*
2768 * FIXME : We need to initialize built-in panels before external panels.
2769 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2770 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002771 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302772 type = DRM_MODE_CONNECTOR_eDP;
2773 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002774 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002775 type = DRM_MODE_CONNECTOR_eDP;
2776 intel_encoder->type = INTEL_OUTPUT_EDP;
2777 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002778 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2779 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2780 * rewrite it.
2781 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002782 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002783 }
2784
Adam Jacksonb3295302010-07-16 14:46:28 -04002785 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002786 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2787
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002788 connector->interlace_allowed = true;
2789 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002790
Daniel Vetter66a92782012-07-12 20:08:18 +02002791 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2792 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002793
Chris Wilsondf0e9242010-09-09 16:20:55 +01002794 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002795 drm_sysfs_connector_add(connector);
2796
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002797 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002798 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2799 else
2800 intel_connector->get_hw_state = intel_connector_get_hw_state;
2801
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002802 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2803 if (HAS_DDI(dev)) {
2804 switch (intel_dig_port->port) {
2805 case PORT_A:
2806 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2807 break;
2808 case PORT_B:
2809 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2810 break;
2811 case PORT_C:
2812 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2813 break;
2814 case PORT_D:
2815 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2816 break;
2817 default:
2818 BUG();
2819 }
2820 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002821
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002822 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002823 switch (port) {
2824 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002825 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002826 name = "DPDDC-A";
2827 break;
2828 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002829 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002830 name = "DPDDC-B";
2831 break;
2832 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002833 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002834 name = "DPDDC-C";
2835 break;
2836 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002837 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002838 name = "DPDDC-D";
2839 break;
2840 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002841 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002842 }
2843
Daniel Vetter67a54562012-10-20 20:57:45 +02002844 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002845 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002846
2847 intel_dp_i2c_init(intel_dp, intel_connector, name);
2848
Daniel Vetter67a54562012-10-20 20:57:45 +02002849 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002850 if (is_edp(intel_dp)) {
2851 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002852 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002853 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002854
2855 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002856 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002857 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002858
Keith Packard59f3e272011-07-25 20:01:56 -07002859 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002860 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2861 dev_priv->no_aux_handshake =
2862 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002863 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2864 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002865 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002866 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002867 intel_dp_encoder_destroy(&intel_encoder->base);
2868 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002869 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002870 }
Jesse Barnes89667382010-10-07 16:01:21 -07002871
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002872 /* We now know it's not a ghost, init power sequence regs. */
2873 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2874 &power_seq);
2875
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002876 ironlake_edp_panel_vdd_on(intel_dp);
2877 edid = drm_get_edid(connector, &intel_dp->adapter);
2878 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002879 if (drm_add_edid_modes(connector, edid)) {
2880 drm_mode_connector_update_edid_property(connector, edid);
2881 drm_edid_to_eld(connector, edid);
2882 } else {
2883 kfree(edid);
2884 edid = ERR_PTR(-EINVAL);
2885 }
2886 } else {
2887 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002888 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002889 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002890
2891 /* prefer fixed mode from EDID if available */
2892 list_for_each_entry(scan, &connector->probed_modes, head) {
2893 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2894 fixed_mode = drm_mode_duplicate(dev, scan);
2895 break;
2896 }
2897 }
2898
2899 /* fallback to VBT if available for eDP */
2900 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2901 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2902 if (fixed_mode)
2903 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2904 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002905
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002906 ironlake_edp_panel_vdd_off(intel_dp, false);
2907 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002908
Jesse Barnes4d926462010-10-07 16:01:07 -07002909 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002910 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002911 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002912 }
2913
Chris Wilsonf6849602010-09-19 09:29:33 +01002914 intel_dp_add_properties(intel_dp, connector);
2915
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2917 * 0xd. Failure to do so will result in spurious interrupts being
2918 * generated on the port when a cable is not attached.
2919 */
2920 if (IS_G4X(dev) && !IS_GM45(dev)) {
2921 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2922 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2923 }
2924}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002925
2926void
2927intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2928{
2929 struct intel_digital_port *intel_dig_port;
2930 struct intel_encoder *intel_encoder;
2931 struct drm_encoder *encoder;
2932 struct intel_connector *intel_connector;
2933
2934 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2935 if (!intel_dig_port)
2936 return;
2937
2938 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2939 if (!intel_connector) {
2940 kfree(intel_dig_port);
2941 return;
2942 }
2943
2944 intel_encoder = &intel_dig_port->base;
2945 encoder = &intel_encoder->base;
2946
2947 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2948 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002949 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002950
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002951 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002952 intel_encoder->enable = intel_enable_dp;
2953 intel_encoder->pre_enable = intel_pre_enable_dp;
2954 intel_encoder->disable = intel_disable_dp;
2955 intel_encoder->post_disable = intel_post_disable_dp;
2956 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002957
Paulo Zanoni174edf12012-10-26 19:05:50 -02002958 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002959 intel_dig_port->dp.output_reg = output_reg;
2960
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002961 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002962 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2963 intel_encoder->cloneable = false;
2964 intel_encoder->hot_plug = intel_dp_hot_plug;
2965
2966 intel_dp_init_connector(intel_dig_port, intel_connector);
2967}