blob: ce71fc588dd633a518f7598b5f3ae2c39be46add [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020079 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
Damien Lespiau40935612014-10-29 11:16:59 +0000413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300415 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416 struct intel_encoder *encoder;
417
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000444 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300446 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100450 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000451 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000456 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200461 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800463
464 return limit;
465}
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800468{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800470 const intel_limit_t *limit;
471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800475 else
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 const intel_limit_t *limit;
492
Eric Anholtbad720f2009-10-22 16:11:14 -0700493 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800495 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800496 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800500 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700504 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300505 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200516 else
517 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 }
519 return limit;
520}
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Shaohua Li21778322009-02-23 15:19:16 +0800525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800531}
532
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200538static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800539{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200540 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800546}
547
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
Chris Wilson1b894b52010-12-14 20:04:54 +0000565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400590 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
597 return true;
598}
599
Ma Lingd4906092009-03-18 20:13:27 +0800600static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300605 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 int err = target;
608
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100615 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200640 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300666 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 intel_clock_t clock;
668 int err = target;
669
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 /*
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
675 */
676 if (intel_is_dual_link_lvds(dev))
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
687 memset(best_clock, 0, sizeof(*best_clock));
688
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
699 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ma Lingd4906092009-03-18 20:13:27 +0800720static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800724{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300725 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800726 intel_clock_t clock;
727 int max_n;
728 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800731 found = false;
732
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100734 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200758 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300782 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300787 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700792
793 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300801 unsigned int ppm, diff;
802
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300805
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 vlv_clock(refclk, &clock);
807
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300810 continue;
811
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300816 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300817 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300818 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300819 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300820
Ville Syrjäläc6861222013-09-24 21:26:21 +0300821 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300822 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300823 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300824 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700825 }
826 }
827 }
828 }
829 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300831 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300839 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300894 * as Haswell has gained clock readout/fastboot support.
895 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000896 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300897 * properly reconstruct framebuffers.
898 */
Matt Roperf4510a22014-04-01 15:22:40 -0700899 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200900 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300901}
902
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200909 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200910}
911
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
Keith Packardab7ad7f2010-10-03 00:33:06 -0700931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300933 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100945 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700950 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300952 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200955 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200960 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700961 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200964 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800966}
967
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200981 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200995 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
Jesse Barnesb24e7172011-01-04 15:09:30 -08001013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001029 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033
Jani Nikula23538ef2013-08-27 15:12:22 +03001034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001045 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
Daniel Vetter55607e82013-06-16 21:42:39 +02001052struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001054{
Daniel Vettere2b78262013-06-07 23:10:03 +02001055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001057 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001058 return NULL;
1059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001061}
1062
Jesse Barnesb24e7172011-01-04 15:09:30 -08001063/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001067{
Jesse Barnes040484a2011-01-03 12:14:26 -08001068 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001069 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001072 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074
Daniel Vetter53589012013-06-05 13:34:16 +02001075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001079}
Jesse Barnes040484a2011-01-03 12:14:26 -08001080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
1146 int reg;
1147 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001148 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Daniel Vetterb680c372014-09-19 18:27:27 +02001158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001160{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001165 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 } else {
1185 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 locked = false;
1194
Rob Clarke2c719b2014-12-15 13:56:32 -05001195 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198}
1199
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001208 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220{
1221 int reg;
1222 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001223 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 state = true;
1231
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001232 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001242 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001251 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259}
1260
Chris Wilson931872f2012-01-16 23:01:13 +00001261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001267 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001280 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001281
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001283 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291 }
1292}
1293
Jesse Barnes19332d72013-03-28 09:55:38 -07001294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001297 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001298 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 u32 val;
1300
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001318 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
1324 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 }
1329}
1330
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001334 drm_crtc_vblank_put(crtc);
1335}
1336
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001338{
1339 u32 val;
1340 bool enabled;
1341
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001343
Jesse Barnes92f25842011-01-04 15:09:34 -08001344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001348}
1349
Daniel Vetterab9412b2013-05-03 11:49:46 +02001350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363}
1364
Keith Packard4e634382011-08-06 10:39:45 -07001365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
Keith Packard1519b992011-08-06 10:35:34 -07001386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001389 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001398 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
Jesse Barnes291906f2011-02-02 12:28:03 -08001436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001437 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001438{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001439 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001443
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001445 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001452 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001458 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001467
Keith Packardf0575e92011-07-25 22:12:43 -07001468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001507}
1508
Ville Syrjäläd288f652014-10-28 13:20:22 +02001509static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001510 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511{
Daniel Vetter426115c2013-07-11 22:13:42 +02001512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001515 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001519 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001523 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
Ville Syrjäläd288f652014-10-28 13:20:22 +02001533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
1536 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
1576 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 POSTING_READ(DPLL_MD(pipe));
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595
1596 return count;
1597}
1598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001600{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001604 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
1608 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610
1611 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001634 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643
1644 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
Daniel Vetter50b44a42013-06-05 13:34:33 +02001689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691}
1692
Jesse Barnesf6071162013-10-01 10:41:38 -07001693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001714 u32 val;
1715
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001718
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
Ville Syrjälä61407f62014-05-27 16:32:55 +03001733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749{
1750 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753 switch (dport->port) {
1754 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001755 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 default:
1767 BUG();
1768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001773}
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001781 if (WARN_ON(pll == NULL))
1782 return;
1783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001784 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001795 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001803{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 return;
1810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001811 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Damien Lespiau74dd6922014-07-29 18:06:17 +01001814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001817
Daniel Vettercdbd2312013-06-05 13:34:03 +02001818 if (pll->active++) {
1819 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001820 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 return;
1822 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001830}
1831
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001833{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001837
Jesse Barnes92f25842011-01-04 15:09:34 -08001838 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001840 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 return;
1842
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001843 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001852 return;
1853 }
1854
Daniel Vettere9d69442013-06-05 13:34:15 +02001855 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001856 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001857 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001861 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001865}
1866
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001869{
Daniel Vetter23670b322012-11-01 09:15:30 +01001870 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001876 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877
1878 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001893 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001896 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001897 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001906 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001915 else
1916 val |= TRANS_PROGRESSIVE;
1917
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001921}
1922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001925{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927
1928 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001940 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001945 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Daniel Vetterab9412b2013-05-03 11:49:46 +02001949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001951 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952}
1953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Daniel Vetter23670b322012-11-01 09:15:30 +01001957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
Jesse Barnes291906f2011-02-02 12:28:03 -08001964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001982}
1983
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001985{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 u32 val;
1987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001993 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001998 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001999}
2000
2001/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002002 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002008static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 int reg;
2017 u32 val;
2018
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002021 assert_sprites_disabled(dev_priv, pipe);
2022
Paulo Zanoni681e5812012-12-06 11:12:38 -02002023 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002039 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002040 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002050 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002053 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002054 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002057 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058}
2059
2060/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002061 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002074 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002083 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002084 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
Ville Syrjälä67adc642014-08-15 01:21:57 +03002091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002095 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106}
2107
Keith Packardd74362c2011-07-28 14:47:14 -07002108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002114{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002120}
2121
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002157 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
Matt Roper32b7eee2014-12-24 07:59:06 -08002170 if (WARN_ON(!intel_crtc->active))
2171 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002173 if (!intel_crtc->primary_enabled)
2174 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002175
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002176 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002177
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Damien Lespiauec2c9812015-01-20 12:51:45 +00002191int
2192intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002193{
2194 int tile_height;
2195
Damien Lespiauec2c9812015-01-20 12:51:45 +00002196 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002197 return ALIGN(height, tile_height);
2198}
2199
Chris Wilson127bd2a2010-07-23 23:32:05 +01002200int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2202 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002203 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002205 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002206 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002207 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208 u32 alignment;
2209 int ret;
2210
Matt Roperebcdd392014-07-09 16:22:11 -07002211 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2212
Chris Wilson05394f32010-11-08 19:18:58 +00002213 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002215 if (INTEL_INFO(dev)->gen >= 9)
2216 alignment = 256 * 1024;
2217 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002218 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002219 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002220 alignment = 4 * 1024;
2221 else
2222 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 break;
2224 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002225 if (INTEL_INFO(dev)->gen >= 9)
2226 alignment = 256 * 1024;
2227 else {
2228 /* pin() will align the object as required by fence */
2229 alignment = 0;
2230 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231 break;
2232 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002233 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002234 return -EINVAL;
2235 default:
2236 BUG();
2237 }
2238
Chris Wilson693db182013-03-05 14:52:39 +00002239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
Chris Wilsonce453d82011-02-21 14:43:56 +00002256 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002257 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002258 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002259 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
Chris Wilson06d98132012-04-17 15:31:24 +01002266 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002267 if (ret)
2268 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002269
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002270 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271
Chris Wilsonce453d82011-02-21 14:43:56 +00002272 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002273 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002275
2276err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002277 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002278err_interruptible:
2279 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002280 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002281 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002282}
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2285{
Matt Roperebcdd392014-07-09 16:22:11 -07002286 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2287
Chris Wilson1690e1e2011-12-14 13:57:08 +01002288 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002289 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002290}
2291
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2293 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002294unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2295 unsigned int tiling_mode,
2296 unsigned int cpp,
2297 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298{
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 if (tiling_mode != I915_TILING_NONE) {
2300 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002301
Chris Wilsonbc752862013-02-21 20:04:31 +00002302 tile_rows = *y / 8;
2303 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304
Chris Wilsonbc752862013-02-21 20:04:31 +00002305 tiles = *x / (512/cpp);
2306 *x %= 512/cpp;
2307
2308 return tile_rows * pitch * 8 + tiles * 4096;
2309 } else {
2310 unsigned int offset;
2311
2312 offset = *y * pitch + *x * cpp;
2313 *y = 0;
2314 *x = (offset & 4095) / cpp;
2315 return offset & -4096;
2316 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002317}
2318
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002319static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002320{
2321 switch (format) {
2322 case DISPPLANE_8BPP:
2323 return DRM_FORMAT_C8;
2324 case DISPPLANE_BGRX555:
2325 return DRM_FORMAT_XRGB1555;
2326 case DISPPLANE_BGRX565:
2327 return DRM_FORMAT_RGB565;
2328 default:
2329 case DISPPLANE_BGRX888:
2330 return DRM_FORMAT_XRGB8888;
2331 case DISPPLANE_RGBX888:
2332 return DRM_FORMAT_XBGR8888;
2333 case DISPPLANE_BGRX101010:
2334 return DRM_FORMAT_XRGB2101010;
2335 case DISPPLANE_RGBX101010:
2336 return DRM_FORMAT_XBGR2101010;
2337 }
2338}
2339
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002340static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2341{
2342 switch (format) {
2343 case PLANE_CTL_FORMAT_RGB_565:
2344 return DRM_FORMAT_RGB565;
2345 default:
2346 case PLANE_CTL_FORMAT_XRGB_8888:
2347 if (rgb_order) {
2348 if (alpha)
2349 return DRM_FORMAT_ABGR8888;
2350 else
2351 return DRM_FORMAT_XBGR8888;
2352 } else {
2353 if (alpha)
2354 return DRM_FORMAT_ARGB8888;
2355 else
2356 return DRM_FORMAT_XRGB8888;
2357 }
2358 case PLANE_CTL_FORMAT_XRGB_2101010:
2359 if (rgb_order)
2360 return DRM_FORMAT_XBGR2101010;
2361 else
2362 return DRM_FORMAT_XRGB2101010;
2363 }
2364}
2365
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002366static bool
2367intel_alloc_plane_obj(struct intel_crtc *crtc,
2368 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369{
2370 struct drm_device *dev = crtc->base.dev;
2371 struct drm_i915_gem_object *obj = NULL;
2372 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2373 u32 base = plane_config->base;
2374
Chris Wilsonff2652e2014-03-10 08:07:02 +00002375 if (plane_config->size == 0)
2376 return false;
2377
Jesse Barnes46f297f2014-03-07 08:57:48 -08002378 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2379 plane_config->size);
2380 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002381 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002382
Damien Lespiau49af4492015-01-20 12:51:44 +00002383 obj->tiling_mode = plane_config->tiling;
2384 if (obj->tiling_mode == I915_TILING_X)
Dave Airlie66e514c2014-04-03 07:51:54 +10002385 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002386
Dave Airlie66e514c2014-04-03 07:51:54 +10002387 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2388 mode_cmd.width = crtc->base.primary->fb->width;
2389 mode_cmd.height = crtc->base.primary->fb->height;
2390 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002391
2392 mutex_lock(&dev->struct_mutex);
2393
Dave Airlie66e514c2014-04-03 07:51:54 +10002394 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002396 DRM_DEBUG_KMS("intel fb init failed\n");
2397 goto out_unref_obj;
2398 }
2399
Daniel Vettera071fa02014-06-18 23:28:09 +02002400 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002401 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402
2403 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2404 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405
2406out_unref_obj:
2407 drm_gem_object_unreference(&obj->base);
2408 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002409 return false;
2410}
2411
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002412static void
2413intel_find_plane_obj(struct intel_crtc *intel_crtc,
2414 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002415{
2416 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002417 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002418 struct drm_crtc *c;
2419 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002420 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002421
Dave Airlie66e514c2014-04-03 07:51:54 +10002422 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002423 return;
2424
2425 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2426 return;
2427
Dave Airlie66e514c2014-04-03 07:51:54 +10002428 kfree(intel_crtc->base.primary->fb);
2429 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002430
2431 /*
2432 * Failed to alloc the obj, check to see if we should share
2433 * an fb with another CRTC instead
2434 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002435 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002436 i = to_intel_crtc(c);
2437
2438 if (c == &intel_crtc->base)
2439 continue;
2440
Matt Roper2ff8fde2014-07-08 07:50:07 -07002441 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002442 continue;
2443
Matt Roper2ff8fde2014-07-08 07:50:07 -07002444 obj = intel_fb_obj(c->primary->fb);
2445 if (obj == NULL)
2446 continue;
2447
2448 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002449 if (obj->tiling_mode != I915_TILING_NONE)
2450 dev_priv->preserve_bios_swizzle = true;
2451
Dave Airlie66e514c2014-04-03 07:51:54 +10002452 drm_framebuffer_reference(c->primary->fb);
2453 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002454 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002455 break;
2456 }
2457 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002458}
2459
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002460static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2461 struct drm_framebuffer *fb,
2462 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002463{
2464 struct drm_device *dev = crtc->dev;
2465 struct drm_i915_private *dev_priv = dev->dev_private;
2466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002467 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002468 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002469 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002470 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002471 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302472 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002473
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002474 if (!intel_crtc->primary_enabled) {
2475 I915_WRITE(reg, 0);
2476 if (INTEL_INFO(dev)->gen >= 4)
2477 I915_WRITE(DSPSURF(plane), 0);
2478 else
2479 I915_WRITE(DSPADDR(plane), 0);
2480 POSTING_READ(reg);
2481 return;
2482 }
2483
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002484 obj = intel_fb_obj(fb);
2485 if (WARN_ON(obj == NULL))
2486 return;
2487
2488 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2489
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002490 dspcntr = DISPPLANE_GAMMA_ENABLE;
2491
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002492 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002493
2494 if (INTEL_INFO(dev)->gen < 4) {
2495 if (intel_crtc->pipe == PIPE_B)
2496 dspcntr |= DISPPLANE_SEL_PIPE_B;
2497
2498 /* pipesrc and dspsize control the size that is scaled from,
2499 * which should always be the user's requested size.
2500 */
2501 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002502 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2503 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002504 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002505 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2506 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002507 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2508 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002509 I915_WRITE(PRIMPOS(plane), 0);
2510 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002511 }
2512
Ville Syrjälä57779d02012-10-31 17:50:14 +02002513 switch (fb->pixel_format) {
2514 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002515 dspcntr |= DISPPLANE_8BPP;
2516 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002517 case DRM_FORMAT_XRGB1555:
2518 case DRM_FORMAT_ARGB1555:
2519 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002520 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002521 case DRM_FORMAT_RGB565:
2522 dspcntr |= DISPPLANE_BGRX565;
2523 break;
2524 case DRM_FORMAT_XRGB8888:
2525 case DRM_FORMAT_ARGB8888:
2526 dspcntr |= DISPPLANE_BGRX888;
2527 break;
2528 case DRM_FORMAT_XBGR8888:
2529 case DRM_FORMAT_ABGR8888:
2530 dspcntr |= DISPPLANE_RGBX888;
2531 break;
2532 case DRM_FORMAT_XRGB2101010:
2533 case DRM_FORMAT_ARGB2101010:
2534 dspcntr |= DISPPLANE_BGRX101010;
2535 break;
2536 case DRM_FORMAT_XBGR2101010:
2537 case DRM_FORMAT_ABGR2101010:
2538 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002539 break;
2540 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002541 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002542 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002543
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002544 if (INTEL_INFO(dev)->gen >= 4 &&
2545 obj->tiling_mode != I915_TILING_NONE)
2546 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002547
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002548 if (IS_G4X(dev))
2549 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2550
Ville Syrjäläb98971272014-08-27 16:51:22 +03002551 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002552
Daniel Vetterc2c75132012-07-05 12:17:30 +02002553 if (INTEL_INFO(dev)->gen >= 4) {
2554 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002555 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002556 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002557 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002558 linear_offset -= intel_crtc->dspaddr_offset;
2559 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002560 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002561 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002562
Matt Roper8e7d6882015-01-21 16:35:41 -08002563 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302564 dspcntr |= DISPPLANE_ROTATE_180;
2565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002566 x += (intel_crtc->config->pipe_src_w - 1);
2567 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302568
2569 /* Finding the last pixel of the last line of the display
2570 data and adding to linear_offset*/
2571 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002572 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2573 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302574 }
2575
2576 I915_WRITE(reg, dspcntr);
2577
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002578 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2579 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2580 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002581 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002582 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002583 I915_WRITE(DSPSURF(plane),
2584 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002586 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002588 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002590}
2591
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002592static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2593 struct drm_framebuffer *fb,
2594 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002595{
2596 struct drm_device *dev = crtc->dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002599 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002600 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002601 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002602 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002603 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302604 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002605
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002606 if (!intel_crtc->primary_enabled) {
2607 I915_WRITE(reg, 0);
2608 I915_WRITE(DSPSURF(plane), 0);
2609 POSTING_READ(reg);
2610 return;
2611 }
2612
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002613 obj = intel_fb_obj(fb);
2614 if (WARN_ON(obj == NULL))
2615 return;
2616
2617 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2618
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002619 dspcntr = DISPPLANE_GAMMA_ENABLE;
2620
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002621 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002622
2623 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2624 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2625
Ville Syrjälä57779d02012-10-31 17:50:14 +02002626 switch (fb->pixel_format) {
2627 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002628 dspcntr |= DISPPLANE_8BPP;
2629 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002630 case DRM_FORMAT_RGB565:
2631 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002633 case DRM_FORMAT_XRGB8888:
2634 case DRM_FORMAT_ARGB8888:
2635 dspcntr |= DISPPLANE_BGRX888;
2636 break;
2637 case DRM_FORMAT_XBGR8888:
2638 case DRM_FORMAT_ABGR8888:
2639 dspcntr |= DISPPLANE_RGBX888;
2640 break;
2641 case DRM_FORMAT_XRGB2101010:
2642 case DRM_FORMAT_ARGB2101010:
2643 dspcntr |= DISPPLANE_BGRX101010;
2644 break;
2645 case DRM_FORMAT_XBGR2101010:
2646 case DRM_FORMAT_ABGR2101010:
2647 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002648 break;
2649 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002650 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002651 }
2652
2653 if (obj->tiling_mode != I915_TILING_NONE)
2654 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002655
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002657 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002658
Ville Syrjäläb98971272014-08-27 16:51:22 +03002659 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002660 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002661 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002662 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002663 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002664 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002665 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302666 dspcntr |= DISPPLANE_ROTATE_180;
2667
2668 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002669 x += (intel_crtc->config->pipe_src_w - 1);
2670 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302671
2672 /* Finding the last pixel of the last line of the display
2673 data and adding to linear_offset*/
2674 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002675 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2676 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302677 }
2678 }
2679
2680 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002681
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002682 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2683 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2684 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002685 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002686 I915_WRITE(DSPSURF(plane),
2687 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002688 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002689 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2690 } else {
2691 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2692 I915_WRITE(DSPLINOFF(plane), linear_offset);
2693 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002694 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002695}
2696
Damien Lespiau70d21f02013-07-03 21:06:04 +01002697static void skylake_update_primary_plane(struct drm_crtc *crtc,
2698 struct drm_framebuffer *fb,
2699 int x, int y)
2700{
2701 struct drm_device *dev = crtc->dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2704 struct intel_framebuffer *intel_fb;
2705 struct drm_i915_gem_object *obj;
2706 int pipe = intel_crtc->pipe;
2707 u32 plane_ctl, stride;
2708
2709 if (!intel_crtc->primary_enabled) {
2710 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2711 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2712 POSTING_READ(PLANE_CTL(pipe, 0));
2713 return;
2714 }
2715
2716 plane_ctl = PLANE_CTL_ENABLE |
2717 PLANE_CTL_PIPE_GAMMA_ENABLE |
2718 PLANE_CTL_PIPE_CSC_ENABLE;
2719
2720 switch (fb->pixel_format) {
2721 case DRM_FORMAT_RGB565:
2722 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2723 break;
2724 case DRM_FORMAT_XRGB8888:
2725 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2726 break;
2727 case DRM_FORMAT_XBGR8888:
2728 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2729 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
2732 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
2735 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2736 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2737 break;
2738 default:
2739 BUG();
2740 }
2741
2742 intel_fb = to_intel_framebuffer(fb);
2743 obj = intel_fb->obj;
2744
2745 /*
2746 * The stride is either expressed as a multiple of 64 bytes chunks for
2747 * linear buffers or in number of tiles for tiled buffers.
2748 */
2749 switch (obj->tiling_mode) {
2750 case I915_TILING_NONE:
2751 stride = fb->pitches[0] >> 6;
2752 break;
2753 case I915_TILING_X:
2754 plane_ctl |= PLANE_CTL_TILED_X;
2755 stride = fb->pitches[0] >> 9;
2756 break;
2757 default:
2758 BUG();
2759 }
2760
2761 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002762 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002763 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002764
2765 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2766
2767 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2768 i915_gem_obj_ggtt_offset(obj),
2769 x, y, fb->width, fb->height,
2770 fb->pitches[0]);
2771
2772 I915_WRITE(PLANE_POS(pipe, 0), 0);
2773 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2774 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002775 (intel_crtc->config->pipe_src_h - 1) << 16 |
2776 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002777 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2778 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2779
2780 POSTING_READ(PLANE_SURF(pipe, 0));
2781}
2782
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783/* Assume fb object is pinned & idle & fenced and just update base pointers */
2784static int
2785intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2786 int x, int y, enum mode_set_atomic state)
2787{
2788 struct drm_device *dev = crtc->dev;
2789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002791 if (dev_priv->display.disable_fbc)
2792 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002793
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002794 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2795
2796 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002797}
2798
Ville Syrjälä75147472014-11-24 18:28:11 +02002799static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002800{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002801 struct drm_crtc *crtc;
2802
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002803 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2805 enum plane plane = intel_crtc->plane;
2806
2807 intel_prepare_page_flip(dev, plane);
2808 intel_finish_page_flip_plane(dev, plane);
2809 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002810}
2811
2812static void intel_update_primary_planes(struct drm_device *dev)
2813{
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002816
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002817 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2819
Rob Clark51fd3712013-11-19 12:10:12 -05002820 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002821 /*
2822 * FIXME: Once we have proper support for primary planes (and
2823 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002824 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002825 */
Matt Roperf4510a22014-04-01 15:22:40 -07002826 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002827 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002828 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002829 crtc->x,
2830 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002831 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002832 }
2833}
2834
Ville Syrjälä75147472014-11-24 18:28:11 +02002835void intel_prepare_reset(struct drm_device *dev)
2836{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002837 struct drm_i915_private *dev_priv = to_i915(dev);
2838 struct intel_crtc *crtc;
2839
Ville Syrjälä75147472014-11-24 18:28:11 +02002840 /* no reset support for gen2 */
2841 if (IS_GEN2(dev))
2842 return;
2843
2844 /* reset doesn't touch the display */
2845 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2846 return;
2847
2848 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002849
2850 /*
2851 * Disabling the crtcs gracefully seems nicer. Also the
2852 * g33 docs say we should at least disable all the planes.
2853 */
2854 for_each_intel_crtc(dev, crtc) {
2855 if (crtc->active)
2856 dev_priv->display.crtc_disable(&crtc->base);
2857 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002858}
2859
2860void intel_finish_reset(struct drm_device *dev)
2861{
2862 struct drm_i915_private *dev_priv = to_i915(dev);
2863
2864 /*
2865 * Flips in the rings will be nuked by the reset,
2866 * so complete all pending flips so that user space
2867 * will get its events and not get stuck.
2868 */
2869 intel_complete_page_flips(dev);
2870
2871 /* no reset support for gen2 */
2872 if (IS_GEN2(dev))
2873 return;
2874
2875 /* reset doesn't touch the display */
2876 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2877 /*
2878 * Flips in the rings have been nuked by the reset,
2879 * so update the base address of all primary
2880 * planes to the the last fb to make sure we're
2881 * showing the correct fb after a reset.
2882 */
2883 intel_update_primary_planes(dev);
2884 return;
2885 }
2886
2887 /*
2888 * The display has been reset as well,
2889 * so need a full re-initialization.
2890 */
2891 intel_runtime_pm_disable_interrupts(dev_priv);
2892 intel_runtime_pm_enable_interrupts(dev_priv);
2893
2894 intel_modeset_init_hw(dev);
2895
2896 spin_lock_irq(&dev_priv->irq_lock);
2897 if (dev_priv->display.hpd_irq_setup)
2898 dev_priv->display.hpd_irq_setup(dev);
2899 spin_unlock_irq(&dev_priv->irq_lock);
2900
2901 intel_modeset_setup_hw_state(dev, true);
2902
2903 intel_hpd_init(dev_priv);
2904
2905 drm_modeset_unlock_all(dev);
2906}
2907
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002908static int
Chris Wilson14667a42012-04-03 17:58:35 +01002909intel_finish_fb(struct drm_framebuffer *old_fb)
2910{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002911 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002912 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2913 bool was_interruptible = dev_priv->mm.interruptible;
2914 int ret;
2915
Chris Wilson14667a42012-04-03 17:58:35 +01002916 /* Big Hammer, we also need to ensure that any pending
2917 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2918 * current scanout is retired before unpinning the old
2919 * framebuffer.
2920 *
2921 * This should only fail upon a hung GPU, in which case we
2922 * can safely continue.
2923 */
2924 dev_priv->mm.interruptible = false;
2925 ret = i915_gem_object_finish_gpu(obj);
2926 dev_priv->mm.interruptible = was_interruptible;
2927
2928 return ret;
2929}
2930
Chris Wilson7d5e3792014-03-04 13:15:08 +00002931static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2932{
2933 struct drm_device *dev = crtc->dev;
2934 struct drm_i915_private *dev_priv = dev->dev_private;
2935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002936 bool pending;
2937
2938 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2939 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2940 return false;
2941
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002942 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002943 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002944 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002945
2946 return pending;
2947}
2948
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002949static void intel_update_pipe_size(struct intel_crtc *crtc)
2950{
2951 struct drm_device *dev = crtc->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953 const struct drm_display_mode *adjusted_mode;
2954
2955 if (!i915.fastboot)
2956 return;
2957
2958 /*
2959 * Update pipe size and adjust fitter if needed: the reason for this is
2960 * that in compute_mode_changes we check the native mode (not the pfit
2961 * mode) to see if we can flip rather than do a full mode set. In the
2962 * fastboot case, we'll flip, but if we don't update the pipesrc and
2963 * pfit state, we'll end up with a big fb scanned out into the wrong
2964 * sized surface.
2965 *
2966 * To fix this properly, we need to hoist the checks up into
2967 * compute_mode_changes (or above), check the actual pfit state and
2968 * whether the platform allows pfit disable with pipe active, and only
2969 * then update the pipesrc and pfit state, even on the flip path.
2970 */
2971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002972 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002973
2974 I915_WRITE(PIPESRC(crtc->pipe),
2975 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2976 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002977 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002978 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2979 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002980 I915_WRITE(PF_CTL(crtc->pipe), 0);
2981 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2982 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2983 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002984 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2985 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002986}
2987
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002988static void intel_fdi_normal_train(struct drm_crtc *crtc)
2989{
2990 struct drm_device *dev = crtc->dev;
2991 struct drm_i915_private *dev_priv = dev->dev_private;
2992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2993 int pipe = intel_crtc->pipe;
2994 u32 reg, temp;
2995
2996 /* enable normal train */
2997 reg = FDI_TX_CTL(pipe);
2998 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002999 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003000 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3001 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003002 } else {
3003 temp &= ~FDI_LINK_TRAIN_NONE;
3004 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003005 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003006 I915_WRITE(reg, temp);
3007
3008 reg = FDI_RX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 if (HAS_PCH_CPT(dev)) {
3011 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3012 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3013 } else {
3014 temp &= ~FDI_LINK_TRAIN_NONE;
3015 temp |= FDI_LINK_TRAIN_NONE;
3016 }
3017 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3018
3019 /* wait one idle pattern time */
3020 POSTING_READ(reg);
3021 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003022
3023 /* IVB wants error correction enabled */
3024 if (IS_IVYBRIDGE(dev))
3025 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3026 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003027}
3028
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003029static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003030{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003031 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003032 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003033}
3034
Daniel Vetter01a415f2012-10-27 15:58:40 +02003035static void ivb_modeset_global_resources(struct drm_device *dev)
3036{
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *pipe_B_crtc =
3039 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3040 struct intel_crtc *pipe_C_crtc =
3041 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3042 uint32_t temp;
3043
Daniel Vetter1e833f42013-02-19 22:31:57 +01003044 /*
3045 * When everything is off disable fdi C so that we could enable fdi B
3046 * with all lanes. Note that we don't care about enabled pipes without
3047 * an enabled pch encoder.
3048 */
3049 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3050 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003051 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3052 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3053
3054 temp = I915_READ(SOUTH_CHICKEN1);
3055 temp &= ~FDI_BC_BIFURCATION_SELECT;
3056 DRM_DEBUG_KMS("disabling fdi C rx\n");
3057 I915_WRITE(SOUTH_CHICKEN1, temp);
3058 }
3059}
3060
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061/* The FDI link training functions for ILK/Ibexpeak. */
3062static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3063{
3064 struct drm_device *dev = crtc->dev;
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3067 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003070 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003071 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003072
Adam Jacksone1a44742010-06-25 15:32:14 -04003073 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3074 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003075 reg = FDI_RX_IMR(pipe);
3076 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003077 temp &= ~FDI_RX_SYMBOL_LOCK;
3078 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 I915_WRITE(reg, temp);
3080 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003081 udelay(150);
3082
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 reg = FDI_TX_CTL(pipe);
3085 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003086 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003087 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088 temp &= ~FDI_LINK_TRAIN_NONE;
3089 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = FDI_RX_CTL(pipe);
3093 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3097
3098 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003099 udelay(150);
3100
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003101 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003102 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3103 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3104 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003105
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if ((temp & FDI_RX_BIT_LOCK)) {
3112 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 break;
3115 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003116 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003117 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003119
3120 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003121 reg = FDI_TX_CTL(pipe);
3122 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123 temp &= ~FDI_LINK_TRAIN_NONE;
3124 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126
Chris Wilson5eddb702010-09-11 13:48:45 +01003127 reg = FDI_RX_CTL(pipe);
3128 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129 temp &= ~FDI_LINK_TRAIN_NONE;
3130 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 I915_WRITE(reg, temp);
3132
3133 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003134 udelay(150);
3135
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003137 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003138 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3140
3141 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 DRM_DEBUG_KMS("FDI train 2 done.\n");
3144 break;
3145 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003146 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003147 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003149
3150 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003151
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152}
3153
Akshay Joshi0206e352011-08-16 15:34:10 -04003154static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003155 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3156 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3157 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3158 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3159};
3160
3161/* The FDI link training functions for SNB/Cougarpoint. */
3162static void gen6_fdi_link_train(struct drm_crtc *crtc)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003168 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169
Adam Jacksone1a44742010-06-25 15:32:14 -04003170 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3171 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 reg = FDI_RX_IMR(pipe);
3173 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003174 temp &= ~FDI_RX_SYMBOL_LOCK;
3175 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp);
3177
3178 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003179 udelay(150);
3180
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003181 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003184 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003185 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003186 temp &= ~FDI_LINK_TRAIN_NONE;
3187 temp |= FDI_LINK_TRAIN_PATTERN_1;
3188 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3189 /* SNB-B */
3190 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003191 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003192
Daniel Vetterd74cf322012-10-26 10:58:13 +02003193 I915_WRITE(FDI_RX_MISC(pipe),
3194 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3195
Chris Wilson5eddb702010-09-11 13:48:45 +01003196 reg = FDI_RX_CTL(pipe);
3197 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003198 if (HAS_PCH_CPT(dev)) {
3199 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3200 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3201 } else {
3202 temp &= ~FDI_LINK_TRAIN_NONE;
3203 temp |= FDI_LINK_TRAIN_PATTERN_1;
3204 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3206
3207 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208 udelay(150);
3209
Akshay Joshi0206e352011-08-16 15:34:10 -04003210 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 reg = FDI_TX_CTL(pipe);
3212 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003215 I915_WRITE(reg, temp);
3216
3217 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003218 udelay(500);
3219
Sean Paulfa37d392012-03-02 12:53:39 -05003220 for (retry = 0; retry < 5; retry++) {
3221 reg = FDI_RX_IIR(pipe);
3222 temp = I915_READ(reg);
3223 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3224 if (temp & FDI_RX_BIT_LOCK) {
3225 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3226 DRM_DEBUG_KMS("FDI train 1 done.\n");
3227 break;
3228 }
3229 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003230 }
Sean Paulfa37d392012-03-02 12:53:39 -05003231 if (retry < 5)
3232 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 }
3234 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003236
3237 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003238 reg = FDI_TX_CTL(pipe);
3239 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003240 temp &= ~FDI_LINK_TRAIN_NONE;
3241 temp |= FDI_LINK_TRAIN_PATTERN_2;
3242 if (IS_GEN6(dev)) {
3243 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3244 /* SNB-B */
3245 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3246 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003248
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 reg = FDI_RX_CTL(pipe);
3250 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003251 if (HAS_PCH_CPT(dev)) {
3252 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3253 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3254 } else {
3255 temp &= ~FDI_LINK_TRAIN_NONE;
3256 temp |= FDI_LINK_TRAIN_PATTERN_2;
3257 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 I915_WRITE(reg, temp);
3259
3260 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003261 udelay(150);
3262
Akshay Joshi0206e352011-08-16 15:34:10 -04003263 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 reg = FDI_TX_CTL(pipe);
3265 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003266 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3267 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 I915_WRITE(reg, temp);
3269
3270 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003271 udelay(500);
3272
Sean Paulfa37d392012-03-02 12:53:39 -05003273 for (retry = 0; retry < 5; retry++) {
3274 reg = FDI_RX_IIR(pipe);
3275 temp = I915_READ(reg);
3276 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3277 if (temp & FDI_RX_SYMBOL_LOCK) {
3278 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3279 DRM_DEBUG_KMS("FDI train 2 done.\n");
3280 break;
3281 }
3282 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003283 }
Sean Paulfa37d392012-03-02 12:53:39 -05003284 if (retry < 5)
3285 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003286 }
3287 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003288 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003289
3290 DRM_DEBUG_KMS("FDI train done.\n");
3291}
3292
Jesse Barnes357555c2011-04-28 15:09:55 -07003293/* Manual link training for Ivy Bridge A0 parts */
3294static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3295{
3296 struct drm_device *dev = crtc->dev;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
3298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3299 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003300 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003301
3302 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3303 for train result */
3304 reg = FDI_RX_IMR(pipe);
3305 temp = I915_READ(reg);
3306 temp &= ~FDI_RX_SYMBOL_LOCK;
3307 temp &= ~FDI_RX_BIT_LOCK;
3308 I915_WRITE(reg, temp);
3309
3310 POSTING_READ(reg);
3311 udelay(150);
3312
Daniel Vetter01a415f2012-10-27 15:58:40 +02003313 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3314 I915_READ(FDI_RX_IIR(pipe)));
3315
Jesse Barnes139ccd32013-08-19 11:04:55 -07003316 /* Try each vswing and preemphasis setting twice before moving on */
3317 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3318 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003319 reg = FDI_TX_CTL(pipe);
3320 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003321 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3322 temp &= ~FDI_TX_ENABLE;
3323 I915_WRITE(reg, temp);
3324
3325 reg = FDI_RX_CTL(pipe);
3326 temp = I915_READ(reg);
3327 temp &= ~FDI_LINK_TRAIN_AUTO;
3328 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3329 temp &= ~FDI_RX_ENABLE;
3330 I915_WRITE(reg, temp);
3331
3332 /* enable CPU FDI TX and PCH FDI RX */
3333 reg = FDI_TX_CTL(pipe);
3334 temp = I915_READ(reg);
3335 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003336 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003337 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003338 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003339 temp |= snb_b_fdi_train_param[j/2];
3340 temp |= FDI_COMPOSITE_SYNC;
3341 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3342
3343 I915_WRITE(FDI_RX_MISC(pipe),
3344 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3345
3346 reg = FDI_RX_CTL(pipe);
3347 temp = I915_READ(reg);
3348 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3349 temp |= FDI_COMPOSITE_SYNC;
3350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3351
3352 POSTING_READ(reg);
3353 udelay(1); /* should be 0.5us */
3354
3355 for (i = 0; i < 4; i++) {
3356 reg = FDI_RX_IIR(pipe);
3357 temp = I915_READ(reg);
3358 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3359
3360 if (temp & FDI_RX_BIT_LOCK ||
3361 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3362 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3363 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3364 i);
3365 break;
3366 }
3367 udelay(1); /* should be 0.5us */
3368 }
3369 if (i == 4) {
3370 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3371 continue;
3372 }
3373
3374 /* Train 2 */
3375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
3377 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3379 I915_WRITE(reg, temp);
3380
3381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
3383 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3384 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003385 I915_WRITE(reg, temp);
3386
3387 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003388 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003389
Jesse Barnes139ccd32013-08-19 11:04:55 -07003390 for (i = 0; i < 4; i++) {
3391 reg = FDI_RX_IIR(pipe);
3392 temp = I915_READ(reg);
3393 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003394
Jesse Barnes139ccd32013-08-19 11:04:55 -07003395 if (temp & FDI_RX_SYMBOL_LOCK ||
3396 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3397 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3398 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3399 i);
3400 goto train_done;
3401 }
3402 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003403 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003404 if (i == 4)
3405 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003406 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003407
Jesse Barnes139ccd32013-08-19 11:04:55 -07003408train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003409 DRM_DEBUG_KMS("FDI train done.\n");
3410}
3411
Daniel Vetter88cefb62012-08-12 19:27:14 +02003412static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003413{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003414 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003415 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003416 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003418
Jesse Barnesc64e3112010-09-10 11:27:03 -07003419
Jesse Barnes0e23b992010-09-10 11:10:00 -07003420 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003423 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003424 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003425 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3427
3428 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003429 udelay(200);
3430
3431 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 temp = I915_READ(reg);
3433 I915_WRITE(reg, temp | FDI_PCDCLK);
3434
3435 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003436 udelay(200);
3437
Paulo Zanoni20749732012-11-23 15:30:38 -02003438 /* Enable CPU FDI TX PLL, always on for Ironlake */
3439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3442 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003443
Paulo Zanoni20749732012-11-23 15:30:38 -02003444 POSTING_READ(reg);
3445 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003446 }
3447}
3448
Daniel Vetter88cefb62012-08-12 19:27:14 +02003449static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3450{
3451 struct drm_device *dev = intel_crtc->base.dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* Switch from PCDclk to Rawclk */
3457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3460
3461 /* Disable CPU FDI TX PLL */
3462 reg = FDI_TX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3465
3466 POSTING_READ(reg);
3467 udelay(100);
3468
3469 reg = FDI_RX_CTL(pipe);
3470 temp = I915_READ(reg);
3471 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3472
3473 /* Wait for the clocks to turn off. */
3474 POSTING_READ(reg);
3475 udelay(100);
3476}
3477
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003478static void ironlake_fdi_disable(struct drm_crtc *crtc)
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 int pipe = intel_crtc->pipe;
3484 u32 reg, temp;
3485
3486 /* disable CPU FDI tx and PCH FDI rx */
3487 reg = FDI_TX_CTL(pipe);
3488 temp = I915_READ(reg);
3489 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3490 POSTING_READ(reg);
3491
3492 reg = FDI_RX_CTL(pipe);
3493 temp = I915_READ(reg);
3494 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003496 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500
3501 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003502 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003503 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003504
3505 /* still set train pattern 1 */
3506 reg = FDI_TX_CTL(pipe);
3507 temp = I915_READ(reg);
3508 temp &= ~FDI_LINK_TRAIN_NONE;
3509 temp |= FDI_LINK_TRAIN_PATTERN_1;
3510 I915_WRITE(reg, temp);
3511
3512 reg = FDI_RX_CTL(pipe);
3513 temp = I915_READ(reg);
3514 if (HAS_PCH_CPT(dev)) {
3515 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3516 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3517 } else {
3518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 }
3521 /* BPC in FDI rx is consistent with that in PIPECONF */
3522 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003523 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003524 I915_WRITE(reg, temp);
3525
3526 POSTING_READ(reg);
3527 udelay(100);
3528}
3529
Chris Wilson5dce5b932014-01-20 10:17:36 +00003530bool intel_has_pending_fb_unpin(struct drm_device *dev)
3531{
3532 struct intel_crtc *crtc;
3533
3534 /* Note that we don't need to be called with mode_config.lock here
3535 * as our list of CRTC objects is static for the lifetime of the
3536 * device and so cannot disappear as we iterate. Similarly, we can
3537 * happily treat the predicates as racy, atomic checks as userspace
3538 * cannot claim and pin a new fb without at least acquring the
3539 * struct_mutex and so serialising with us.
3540 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003541 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003542 if (atomic_read(&crtc->unpin_work_count) == 0)
3543 continue;
3544
3545 if (crtc->unpin_work)
3546 intel_wait_for_vblank(dev, crtc->pipe);
3547
3548 return true;
3549 }
3550
3551 return false;
3552}
3553
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003554static void page_flip_completed(struct intel_crtc *intel_crtc)
3555{
3556 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3557 struct intel_unpin_work *work = intel_crtc->unpin_work;
3558
3559 /* ensure that the unpin work is consistent wrt ->pending. */
3560 smp_rmb();
3561 intel_crtc->unpin_work = NULL;
3562
3563 if (work->event)
3564 drm_send_vblank_event(intel_crtc->base.dev,
3565 intel_crtc->pipe,
3566 work->event);
3567
3568 drm_crtc_vblank_put(&intel_crtc->base);
3569
3570 wake_up_all(&dev_priv->pending_flip_queue);
3571 queue_work(dev_priv->wq, &work->work);
3572
3573 trace_i915_flip_complete(intel_crtc->plane,
3574 work->pending_flip_obj);
3575}
3576
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003577void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003578{
Chris Wilson0f911282012-04-17 10:05:38 +01003579 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003581
Daniel Vetter2c10d572012-12-20 21:24:07 +01003582 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003583 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3584 !intel_crtc_has_pending_flip(crtc),
3585 60*HZ) == 0)) {
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003587
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003588 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003589 if (intel_crtc->unpin_work) {
3590 WARN_ONCE(1, "Removing stuck page flip\n");
3591 page_flip_completed(intel_crtc);
3592 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003593 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003594 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003595
Chris Wilson975d5682014-08-20 13:13:34 +01003596 if (crtc->primary->fb) {
3597 mutex_lock(&dev->struct_mutex);
3598 intel_finish_fb(crtc->primary->fb);
3599 mutex_unlock(&dev->struct_mutex);
3600 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003601}
3602
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003603/* Program iCLKIP clock to the desired frequency */
3604static void lpt_program_iclkip(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003608 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003609 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3610 u32 temp;
3611
Daniel Vetter09153002012-12-12 14:06:44 +01003612 mutex_lock(&dev_priv->dpio_lock);
3613
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003614 /* It is necessary to ungate the pixclk gate prior to programming
3615 * the divisors, and gate it back when it is done.
3616 */
3617 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3618
3619 /* Disable SSCCTL */
3620 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003621 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3622 SBI_SSCCTL_DISABLE,
3623 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003624
3625 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003626 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003627 auxdiv = 1;
3628 divsel = 0x41;
3629 phaseinc = 0x20;
3630 } else {
3631 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003632 * but the adjusted_mode->crtc_clock in in KHz. To get the
3633 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003634 * convert the virtual clock precision to KHz here for higher
3635 * precision.
3636 */
3637 u32 iclk_virtual_root_freq = 172800 * 1000;
3638 u32 iclk_pi_range = 64;
3639 u32 desired_divisor, msb_divisor_value, pi_value;
3640
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003641 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003642 msb_divisor_value = desired_divisor / iclk_pi_range;
3643 pi_value = desired_divisor % iclk_pi_range;
3644
3645 auxdiv = 0;
3646 divsel = msb_divisor_value - 2;
3647 phaseinc = pi_value;
3648 }
3649
3650 /* This should not happen with any sane values */
3651 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3652 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3653 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3654 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3655
3656 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003657 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003658 auxdiv,
3659 divsel,
3660 phasedir,
3661 phaseinc);
3662
3663 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003664 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003665 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3666 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3667 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3668 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3669 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3670 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003671 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003672
3673 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003674 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003675 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3676 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003677 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003678
3679 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003680 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003681 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003682 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003683
3684 /* Wait for initialization time */
3685 udelay(24);
3686
3687 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003688
3689 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003690}
3691
Daniel Vetter275f01b22013-05-03 11:49:47 +02003692static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3693 enum pipe pch_transcoder)
3694{
3695 struct drm_device *dev = crtc->base.dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003697 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003698
3699 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3700 I915_READ(HTOTAL(cpu_transcoder)));
3701 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3702 I915_READ(HBLANK(cpu_transcoder)));
3703 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3704 I915_READ(HSYNC(cpu_transcoder)));
3705
3706 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3707 I915_READ(VTOTAL(cpu_transcoder)));
3708 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3709 I915_READ(VBLANK(cpu_transcoder)));
3710 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3711 I915_READ(VSYNC(cpu_transcoder)));
3712 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3713 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3714}
3715
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003716static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3717{
3718 struct drm_i915_private *dev_priv = dev->dev_private;
3719 uint32_t temp;
3720
3721 temp = I915_READ(SOUTH_CHICKEN1);
3722 if (temp & FDI_BC_BIFURCATION_SELECT)
3723 return;
3724
3725 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3726 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3727
3728 temp |= FDI_BC_BIFURCATION_SELECT;
3729 DRM_DEBUG_KMS("enabling fdi C rx\n");
3730 I915_WRITE(SOUTH_CHICKEN1, temp);
3731 POSTING_READ(SOUTH_CHICKEN1);
3732}
3733
3734static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3735{
3736 struct drm_device *dev = intel_crtc->base.dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738
3739 switch (intel_crtc->pipe) {
3740 case PIPE_A:
3741 break;
3742 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003743 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003744 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3745 else
3746 cpt_enable_fdi_bc_bifurcation(dev);
3747
3748 break;
3749 case PIPE_C:
3750 cpt_enable_fdi_bc_bifurcation(dev);
3751
3752 break;
3753 default:
3754 BUG();
3755 }
3756}
3757
Jesse Barnesf67a5592011-01-05 10:31:48 -08003758/*
3759 * Enable PCH resources required for PCH ports:
3760 * - PCH PLLs
3761 * - FDI training & RX/TX
3762 * - update transcoder timings
3763 * - DP transcoding bits
3764 * - transcoder
3765 */
3766static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003767{
3768 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003772 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003773
Daniel Vetterab9412b2013-05-03 11:49:46 +02003774 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003775
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003776 if (IS_IVYBRIDGE(dev))
3777 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3778
Daniel Vettercd986ab2012-10-26 10:58:12 +02003779 /* Write the TU size bits before fdi link training, so that error
3780 * detection works. */
3781 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3782 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3783
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003784 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003785 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003786
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003787 /* We need to program the right clock selection before writing the pixel
3788 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003789 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003790 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003791
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003792 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003793 temp |= TRANS_DPLL_ENABLE(pipe);
3794 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003795 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003796 temp |= sel;
3797 else
3798 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003799 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003800 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003801
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003802 /* XXX: pch pll's can be enabled any time before we enable the PCH
3803 * transcoder, and we actually should do this to not upset any PCH
3804 * transcoder that already use the clock when we share it.
3805 *
3806 * Note that enable_shared_dpll tries to do the right thing, but
3807 * get_shared_dpll unconditionally resets the pll - we need that to have
3808 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003809 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003810
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003811 /* set transcoder timing, panel must allow it */
3812 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003813 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003814
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003815 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003816
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003817 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003818 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003819 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 reg = TRANS_DP_CTL(pipe);
3821 temp = I915_READ(reg);
3822 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003823 TRANS_DP_SYNC_MASK |
3824 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 temp |= (TRANS_DP_OUTPUT_ENABLE |
3826 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003827 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003828
3829 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003831 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003833
3834 switch (intel_trans_dp_port_sel(crtc)) {
3835 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003837 break;
3838 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003840 break;
3841 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003843 break;
3844 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003845 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003846 }
3847
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003849 }
3850
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003851 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003852}
3853
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003854static void lpt_pch_enable(struct drm_crtc *crtc)
3855{
3856 struct drm_device *dev = crtc->dev;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003859 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003860
Daniel Vetterab9412b2013-05-03 11:49:46 +02003861 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003862
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003863 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003864
Paulo Zanoni0540e482012-10-31 18:12:40 -02003865 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003866 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003867
Paulo Zanoni937bb612012-10-31 18:12:47 -02003868 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003869}
3870
Daniel Vetter716c2e52014-06-25 22:02:02 +03003871void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003872{
Daniel Vettere2b78262013-06-07 23:10:03 +02003873 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003874
3875 if (pll == NULL)
3876 return;
3877
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003878 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003879 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003880 return;
3881 }
3882
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003883 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3884 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003885 WARN_ON(pll->on);
3886 WARN_ON(pll->active);
3887 }
3888
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003889 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003890}
3891
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003892struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3893 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894{
Daniel Vettere2b78262013-06-07 23:10:03 +02003895 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003896 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003897 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003899 if (HAS_PCH_IBX(dev_priv->dev)) {
3900 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003901 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003902 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003903
Daniel Vetter46edb022013-06-05 13:34:12 +02003904 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3905 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003906
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003907 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003908
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003909 goto found;
3910 }
3911
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003912 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3913 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003914
3915 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003916 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003917 continue;
3918
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003919 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003920 &pll->new_config->hw_state,
3921 sizeof(pll->new_config->hw_state)) == 0) {
3922 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003923 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003924 pll->new_config->crtc_mask,
3925 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003926 goto found;
3927 }
3928 }
3929
3930 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003931 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3932 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003933 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003934 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3935 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003936 goto found;
3937 }
3938 }
3939
3940 return NULL;
3941
3942found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003943 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003944 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003946 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003947 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3948 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003949
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003950 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003951
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003952 return pll;
3953}
3954
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003955/**
3956 * intel_shared_dpll_start_config - start a new PLL staged config
3957 * @dev_priv: DRM device
3958 * @clear_pipes: mask of pipes that will have their PLLs freed
3959 *
3960 * Starts a new PLL staged config, copying the current config but
3961 * releasing the references of pipes specified in clear_pipes.
3962 */
3963static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3964 unsigned clear_pipes)
3965{
3966 struct intel_shared_dpll *pll;
3967 enum intel_dpll_id i;
3968
3969 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3970 pll = &dev_priv->shared_dplls[i];
3971
3972 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3973 GFP_KERNEL);
3974 if (!pll->new_config)
3975 goto cleanup;
3976
3977 pll->new_config->crtc_mask &= ~clear_pipes;
3978 }
3979
3980 return 0;
3981
3982cleanup:
3983 while (--i >= 0) {
3984 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003985 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003986 pll->new_config = NULL;
3987 }
3988
3989 return -ENOMEM;
3990}
3991
3992static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3993{
3994 struct intel_shared_dpll *pll;
3995 enum intel_dpll_id i;
3996
3997 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3998 pll = &dev_priv->shared_dplls[i];
3999
4000 WARN_ON(pll->new_config == &pll->config);
4001
4002 pll->config = *pll->new_config;
4003 kfree(pll->new_config);
4004 pll->new_config = NULL;
4005 }
4006}
4007
4008static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4009{
4010 struct intel_shared_dpll *pll;
4011 enum intel_dpll_id i;
4012
4013 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4014 pll = &dev_priv->shared_dplls[i];
4015
4016 WARN_ON(pll->new_config == &pll->config);
4017
4018 kfree(pll->new_config);
4019 pll->new_config = NULL;
4020 }
4021}
4022
Daniel Vettera1520312013-05-03 11:49:50 +02004023static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004024{
4025 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004026 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004027 u32 temp;
4028
4029 temp = I915_READ(dslreg);
4030 udelay(500);
4031 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004032 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004033 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004034 }
4035}
4036
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004037static void skylake_pfit_enable(struct intel_crtc *crtc)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 int pipe = crtc->pipe;
4042
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004043 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004044 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004045 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4046 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004047 }
4048}
4049
Jesse Barnesb074cec2013-04-25 12:55:02 -07004050static void ironlake_pfit_enable(struct intel_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 int pipe = crtc->pipe;
4055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004056 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004057 /* Force use of hard-coded filter coefficients
4058 * as some pre-programmed values are broken,
4059 * e.g. x201.
4060 */
4061 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4062 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4063 PF_PIPE_SEL_IVB(pipe));
4064 else
4065 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004066 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4067 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004068 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004069}
4070
Matt Roper4a3b8762014-12-23 10:41:51 -08004071static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004072{
4073 struct drm_device *dev = crtc->dev;
4074 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004075 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004076 struct intel_plane *intel_plane;
4077
Matt Roperaf2b6532014-04-01 15:22:32 -07004078 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4079 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004080 if (intel_plane->pipe == pipe)
4081 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004082 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004083}
4084
Matt Roper4a3b8762014-12-23 10:41:51 -08004085static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004086{
4087 struct drm_device *dev = crtc->dev;
4088 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004089 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004090 struct intel_plane *intel_plane;
4091
Matt Roperaf2b6532014-04-01 15:22:32 -07004092 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4093 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004094 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004095 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004096 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004097}
4098
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004099void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004100{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004101 struct drm_device *dev = crtc->base.dev;
4102 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004104 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004105 return;
4106
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004107 /* We can only enable IPS after we enable a plane and wait for a vblank */
4108 intel_wait_for_vblank(dev, crtc->pipe);
4109
Paulo Zanonid77e4532013-09-24 13:52:55 -03004110 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004111 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004112 mutex_lock(&dev_priv->rps.hw_lock);
4113 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4114 mutex_unlock(&dev_priv->rps.hw_lock);
4115 /* Quoting Art Runyan: "its not safe to expect any particular
4116 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004117 * mailbox." Moreover, the mailbox may return a bogus state,
4118 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004119 */
4120 } else {
4121 I915_WRITE(IPS_CTL, IPS_ENABLE);
4122 /* The bit only becomes 1 in the next vblank, so this wait here
4123 * is essentially intel_wait_for_vblank. If we don't have this
4124 * and don't wait for vblanks until the end of crtc_enable, then
4125 * the HW state readout code will complain that the expected
4126 * IPS_CTL value is not the one we read. */
4127 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4128 DRM_ERROR("Timed out waiting for IPS enable\n");
4129 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004130}
4131
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004132void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004133{
4134 struct drm_device *dev = crtc->base.dev;
4135 struct drm_i915_private *dev_priv = dev->dev_private;
4136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004137 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004138 return;
4139
4140 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004141 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004142 mutex_lock(&dev_priv->rps.hw_lock);
4143 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4144 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004145 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4146 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4147 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004148 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004149 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004150 POSTING_READ(IPS_CTL);
4151 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004152
4153 /* We need to wait for a vblank before we can disable the plane. */
4154 intel_wait_for_vblank(dev, crtc->pipe);
4155}
4156
4157/** Loads the palette/gamma unit for the CRTC with the prepared values */
4158static void intel_crtc_load_lut(struct drm_crtc *crtc)
4159{
4160 struct drm_device *dev = crtc->dev;
4161 struct drm_i915_private *dev_priv = dev->dev_private;
4162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4163 enum pipe pipe = intel_crtc->pipe;
4164 int palreg = PALETTE(pipe);
4165 int i;
4166 bool reenable_ips = false;
4167
4168 /* The clocks have to be on to load the palette. */
4169 if (!crtc->enabled || !intel_crtc->active)
4170 return;
4171
4172 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004173 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004174 assert_dsi_pll_enabled(dev_priv);
4175 else
4176 assert_pll_enabled(dev_priv, pipe);
4177 }
4178
4179 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304180 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004181 palreg = LGC_PALETTE(pipe);
4182
4183 /* Workaround : Do not read or write the pipe palette/gamma data while
4184 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004186 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004187 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4188 GAMMA_MODE_MODE_SPLIT)) {
4189 hsw_disable_ips(intel_crtc);
4190 reenable_ips = true;
4191 }
4192
4193 for (i = 0; i < 256; i++) {
4194 I915_WRITE(palreg + 4 * i,
4195 (intel_crtc->lut_r[i] << 16) |
4196 (intel_crtc->lut_g[i] << 8) |
4197 intel_crtc->lut_b[i]);
4198 }
4199
4200 if (reenable_ips)
4201 hsw_enable_ips(intel_crtc);
4202}
4203
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004204static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4205{
4206 if (!enable && intel_crtc->overlay) {
4207 struct drm_device *dev = intel_crtc->base.dev;
4208 struct drm_i915_private *dev_priv = dev->dev_private;
4209
4210 mutex_lock(&dev->struct_mutex);
4211 dev_priv->mm.interruptible = false;
4212 (void) intel_overlay_switch_off(intel_crtc->overlay);
4213 dev_priv->mm.interruptible = true;
4214 mutex_unlock(&dev->struct_mutex);
4215 }
4216
4217 /* Let userspace switch the overlay on again. In most cases userspace
4218 * has to recompute where to put it anyway.
4219 */
4220}
4221
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004222static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004223{
4224 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4226 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004227
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004228 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004229 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004230 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004231 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004232
4233 hsw_enable_ips(intel_crtc);
4234
4235 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004236 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004237 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004238
4239 /*
4240 * FIXME: Once we grow proper nuclear flip support out of this we need
4241 * to compute the mask of flip planes precisely. For the time being
4242 * consider this a flip from a NULL plane.
4243 */
4244 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004245}
4246
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004247static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 int pipe = intel_crtc->pipe;
4253 int plane = intel_crtc->plane;
4254
4255 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004256
4257 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004258 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004259
4260 hsw_disable_ips(intel_crtc);
4261
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004262 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004263 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004264 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004265 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004266
Daniel Vetterf99d7062014-06-19 16:01:59 +02004267 /*
4268 * FIXME: Once we grow proper nuclear flip support out of this we need
4269 * to compute the mask of flip planes precisely. For the time being
4270 * consider this a flip to a NULL plane.
4271 */
4272 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004273}
4274
Jesse Barnesf67a5592011-01-05 10:31:48 -08004275static void ironlake_crtc_enable(struct drm_crtc *crtc)
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_private *dev_priv = dev->dev_private;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004280 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004281 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004282
Daniel Vetter08a48462012-07-02 11:43:47 +02004283 WARN_ON(!crtc->enabled);
4284
Jesse Barnesf67a5592011-01-05 10:31:48 -08004285 if (intel_crtc->active)
4286 return;
4287
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004288 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004289 intel_prepare_shared_dpll(intel_crtc);
4290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004291 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004292 intel_dp_set_m_n(intel_crtc);
4293
4294 intel_set_pipe_timings(intel_crtc);
4295
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004296 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004297 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004298 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004299 }
4300
4301 ironlake_set_pipeconf(crtc);
4302
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004304
Daniel Vettera72e4c92014-09-30 10:56:47 +02004305 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4306 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004307
Daniel Vetterf6736a12013-06-05 13:34:30 +02004308 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004309 if (encoder->pre_enable)
4310 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004312 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004313 /* Note: FDI PLL enabling _must_ be done before we enable the
4314 * cpu pipes, hence this is separate from all the other fdi/pch
4315 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004316 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004317 } else {
4318 assert_fdi_tx_disabled(dev_priv, pipe);
4319 assert_fdi_rx_disabled(dev_priv, pipe);
4320 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004321
Jesse Barnesb074cec2013-04-25 12:55:02 -07004322 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004323
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004324 /*
4325 * On ILK+ LUT must be loaded before the pipe is running but with
4326 * clocks enabled
4327 */
4328 intel_crtc_load_lut(crtc);
4329
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004330 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004331 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004332
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004333 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004334 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004335
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004336 assert_vblank_disabled(crtc);
4337 drm_crtc_vblank_on(crtc);
4338
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004339 for_each_encoder_on_crtc(dev, crtc, encoder)
4340 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004341
4342 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004343 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004344
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004345 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004346}
4347
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004348/* IPS only exists on ULT machines and is tied to pipe A. */
4349static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4350{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004351 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004352}
4353
Paulo Zanonie4916942013-09-20 16:21:19 -03004354/*
4355 * This implements the workaround described in the "notes" section of the mode
4356 * set sequence documentation. When going from no pipes or single pipe to
4357 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4358 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4359 */
4360static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4361{
4362 struct drm_device *dev = crtc->base.dev;
4363 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4364
4365 /* We want to get the other_active_crtc only if there's only 1 other
4366 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004367 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004368 if (!crtc_it->active || crtc_it == crtc)
4369 continue;
4370
4371 if (other_active_crtc)
4372 return;
4373
4374 other_active_crtc = crtc_it;
4375 }
4376 if (!other_active_crtc)
4377 return;
4378
4379 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4380 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4381}
4382
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004383static void haswell_crtc_enable(struct drm_crtc *crtc)
4384{
4385 struct drm_device *dev = crtc->dev;
4386 struct drm_i915_private *dev_priv = dev->dev_private;
4387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4388 struct intel_encoder *encoder;
4389 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004390
4391 WARN_ON(!crtc->enabled);
4392
4393 if (intel_crtc->active)
4394 return;
4395
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004396 if (intel_crtc_to_shared_dpll(intel_crtc))
4397 intel_enable_shared_dpll(intel_crtc);
4398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004399 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004400 intel_dp_set_m_n(intel_crtc);
4401
4402 intel_set_pipe_timings(intel_crtc);
4403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004404 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4405 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4406 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004407 }
4408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004409 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004410 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004411 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004412 }
4413
4414 haswell_set_pipeconf(crtc);
4415
4416 intel_set_pipe_csc(crtc);
4417
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004418 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004419
Daniel Vettera72e4c92014-09-30 10:56:47 +02004420 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004421 for_each_encoder_on_crtc(dev, crtc, encoder)
4422 if (encoder->pre_enable)
4423 encoder->pre_enable(encoder);
4424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004425 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004426 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4427 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004428 dev_priv->display.fdi_link_train(crtc);
4429 }
4430
Paulo Zanoni1f544382012-10-24 11:32:00 -02004431 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004432
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004433 if (IS_SKYLAKE(dev))
4434 skylake_pfit_enable(intel_crtc);
4435 else
4436 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004437
4438 /*
4439 * On ILK+ LUT must be loaded before the pipe is running but with
4440 * clocks enabled
4441 */
4442 intel_crtc_load_lut(crtc);
4443
Paulo Zanoni1f544382012-10-24 11:32:00 -02004444 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004445 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004446
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004447 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004448 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004450 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004451 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004453 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004454 intel_ddi_set_vc_payload_alloc(crtc, true);
4455
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004456 assert_vblank_disabled(crtc);
4457 drm_crtc_vblank_on(crtc);
4458
Jani Nikula8807e552013-08-30 19:40:32 +03004459 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004460 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004461 intel_opregion_notify_encoder(encoder, true);
4462 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004463
Paulo Zanonie4916942013-09-20 16:21:19 -03004464 /* If we change the relative order between pipe/planes enabling, we need
4465 * to change the workaround. */
4466 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004467 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004468}
4469
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470static void skylake_pfit_disable(struct intel_crtc *crtc)
4471{
4472 struct drm_device *dev = crtc->base.dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 int pipe = crtc->pipe;
4475
4476 /* To avoid upsetting the power well on haswell only disable the pfit if
4477 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004478 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004479 I915_WRITE(PS_CTL(pipe), 0);
4480 I915_WRITE(PS_WIN_POS(pipe), 0);
4481 I915_WRITE(PS_WIN_SZ(pipe), 0);
4482 }
4483}
4484
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004485static void ironlake_pfit_disable(struct intel_crtc *crtc)
4486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 int pipe = crtc->pipe;
4490
4491 /* To avoid upsetting the power well on haswell only disable the pfit if
4492 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004493 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004494 I915_WRITE(PF_CTL(pipe), 0);
4495 I915_WRITE(PF_WIN_POS(pipe), 0);
4496 I915_WRITE(PF_WIN_SZ(pipe), 0);
4497 }
4498}
4499
Jesse Barnes6be4a602010-09-10 10:26:01 -07004500static void ironlake_crtc_disable(struct drm_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004505 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004506 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004507 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004508
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004509 if (!intel_crtc->active)
4510 return;
4511
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004512 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004513
Daniel Vetterea9d7582012-07-10 10:42:52 +02004514 for_each_encoder_on_crtc(dev, crtc, encoder)
4515 encoder->disable(encoder);
4516
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004517 drm_crtc_vblank_off(crtc);
4518 assert_vblank_disabled(crtc);
4519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004520 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004521 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004522
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004523 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004524
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004525 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004526
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004527 for_each_encoder_on_crtc(dev, crtc, encoder)
4528 if (encoder->post_disable)
4529 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004531 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004532 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533
Daniel Vetterd925c592013-06-05 13:34:04 +02004534 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004535
Daniel Vetterd925c592013-06-05 13:34:04 +02004536 if (HAS_PCH_CPT(dev)) {
4537 /* disable TRANS_DP_CTL */
4538 reg = TRANS_DP_CTL(pipe);
4539 temp = I915_READ(reg);
4540 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4541 TRANS_DP_PORT_SEL_MASK);
4542 temp |= TRANS_DP_PORT_SEL_NONE;
4543 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004544
Daniel Vetterd925c592013-06-05 13:34:04 +02004545 /* disable DPLL_SEL */
4546 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004547 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004548 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004549 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004550
4551 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004552 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004553
4554 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004555 }
4556
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004557 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004558 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004559
4560 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004561 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004563}
4564
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004565static void haswell_crtc_disable(struct drm_crtc *crtc)
4566{
4567 struct drm_device *dev = crtc->dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4570 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004572
4573 if (!intel_crtc->active)
4574 return;
4575
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004576 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004577
Jani Nikula8807e552013-08-30 19:40:32 +03004578 for_each_encoder_on_crtc(dev, crtc, encoder) {
4579 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004580 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004581 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004582
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004583 drm_crtc_vblank_off(crtc);
4584 assert_vblank_disabled(crtc);
4585
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004586 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004587 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4588 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004589 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004590
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004591 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004592 intel_ddi_set_vc_payload_alloc(crtc, false);
4593
Paulo Zanoniad80a812012-10-24 16:06:19 -02004594 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004595
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004596 if (IS_SKYLAKE(dev))
4597 skylake_pfit_disable(intel_crtc);
4598 else
4599 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600
Paulo Zanoni1f544382012-10-24 11:32:00 -02004601 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004603 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004604 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004605 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004606 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004607
Imre Deak97b040a2014-06-25 22:01:50 +03004608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 if (encoder->post_disable)
4610 encoder->post_disable(encoder);
4611
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004612 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004613 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004614
4615 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004616 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004617 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004618
4619 if (intel_crtc_to_shared_dpll(intel_crtc))
4620 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004621}
4622
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004623static void ironlake_crtc_off(struct drm_crtc *crtc)
4624{
4625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004626 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004627}
4628
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004629
Jesse Barnes2dd24552013-04-25 12:55:01 -07004630static void i9xx_pfit_enable(struct intel_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->base.dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004634 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004635
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004636 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004637 return;
4638
Daniel Vetterc0b03412013-05-28 12:05:54 +02004639 /*
4640 * The panel fitter should only be adjusted whilst the pipe is disabled,
4641 * according to register description and PRM.
4642 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004643 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4644 assert_pipe_disabled(dev_priv, crtc->pipe);
4645
Jesse Barnesb074cec2013-04-25 12:55:02 -07004646 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4647 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004648
4649 /* Border color in case we don't scale up to the full screen. Black by
4650 * default, change to something else for debugging. */
4651 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004652}
4653
Dave Airlied05410f2014-06-05 13:22:59 +10004654static enum intel_display_power_domain port_to_power_domain(enum port port)
4655{
4656 switch (port) {
4657 case PORT_A:
4658 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4659 case PORT_B:
4660 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4661 case PORT_C:
4662 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4663 case PORT_D:
4664 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4665 default:
4666 WARN_ON_ONCE(1);
4667 return POWER_DOMAIN_PORT_OTHER;
4668 }
4669}
4670
Imre Deak77d22dc2014-03-05 16:20:52 +02004671#define for_each_power_domain(domain, mask) \
4672 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4673 if ((1 << (domain)) & (mask))
4674
Imre Deak319be8a2014-03-04 19:22:57 +02004675enum intel_display_power_domain
4676intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004677{
Imre Deak319be8a2014-03-04 19:22:57 +02004678 struct drm_device *dev = intel_encoder->base.dev;
4679 struct intel_digital_port *intel_dig_port;
4680
4681 switch (intel_encoder->type) {
4682 case INTEL_OUTPUT_UNKNOWN:
4683 /* Only DDI platforms should ever use this output type */
4684 WARN_ON_ONCE(!HAS_DDI(dev));
4685 case INTEL_OUTPUT_DISPLAYPORT:
4686 case INTEL_OUTPUT_HDMI:
4687 case INTEL_OUTPUT_EDP:
4688 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004689 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004690 case INTEL_OUTPUT_DP_MST:
4691 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4692 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004693 case INTEL_OUTPUT_ANALOG:
4694 return POWER_DOMAIN_PORT_CRT;
4695 case INTEL_OUTPUT_DSI:
4696 return POWER_DOMAIN_PORT_DSI;
4697 default:
4698 return POWER_DOMAIN_PORT_OTHER;
4699 }
4700}
4701
4702static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4703{
4704 struct drm_device *dev = crtc->dev;
4705 struct intel_encoder *intel_encoder;
4706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004708 unsigned long mask;
4709 enum transcoder transcoder;
4710
4711 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4712
4713 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4714 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004715 if (intel_crtc->config->pch_pfit.enabled ||
4716 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004717 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4718
Imre Deak319be8a2014-03-04 19:22:57 +02004719 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4720 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4721
Imre Deak77d22dc2014-03-05 16:20:52 +02004722 return mask;
4723}
4724
Imre Deak77d22dc2014-03-05 16:20:52 +02004725static void modeset_update_crtc_power_domains(struct drm_device *dev)
4726{
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4729 struct intel_crtc *crtc;
4730
4731 /*
4732 * First get all needed power domains, then put all unneeded, to avoid
4733 * any unnecessary toggling of the power wells.
4734 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004735 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004736 enum intel_display_power_domain domain;
4737
4738 if (!crtc->base.enabled)
4739 continue;
4740
Imre Deak319be8a2014-03-04 19:22:57 +02004741 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004742
4743 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4744 intel_display_power_get(dev_priv, domain);
4745 }
4746
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004747 if (dev_priv->display.modeset_global_resources)
4748 dev_priv->display.modeset_global_resources(dev);
4749
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004750 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004751 enum intel_display_power_domain domain;
4752
4753 for_each_power_domain(domain, crtc->enabled_power_domains)
4754 intel_display_power_put(dev_priv, domain);
4755
4756 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4757 }
4758
4759 intel_display_set_init_power(dev_priv, false);
4760}
4761
Ville Syrjälädfcab172014-06-13 13:37:47 +03004762/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004763static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004764{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004765 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004766
Jesse Barnes586f49d2013-11-04 16:06:59 -08004767 /* Obtain SKU information */
4768 mutex_lock(&dev_priv->dpio_lock);
4769 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4770 CCK_FUSE_HPLL_FREQ_MASK;
4771 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772
Ville Syrjälädfcab172014-06-13 13:37:47 +03004773 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004774}
4775
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004776static void vlv_update_cdclk(struct drm_device *dev)
4777{
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779
4780 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004781 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004782 dev_priv->vlv_cdclk_freq);
4783
4784 /*
4785 * Program the gmbus_freq based on the cdclk frequency.
4786 * BSpec erroneously claims we should aim for 4MHz, but
4787 * in fact 1MHz is the correct frequency.
4788 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004789 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004790}
4791
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792/* Adjust CDclk dividers to allow high res or save power if possible */
4793static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4794{
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 u32 val, cmd;
4797
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004798 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004799
Ville Syrjälädfcab172014-06-13 13:37:47 +03004800 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004801 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004802 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004803 cmd = 1;
4804 else
4805 cmd = 0;
4806
4807 mutex_lock(&dev_priv->rps.hw_lock);
4808 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4809 val &= ~DSPFREQGUAR_MASK;
4810 val |= (cmd << DSPFREQGUAR_SHIFT);
4811 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4812 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4813 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4814 50)) {
4815 DRM_ERROR("timed out waiting for CDclk change\n");
4816 }
4817 mutex_unlock(&dev_priv->rps.hw_lock);
4818
Ville Syrjälädfcab172014-06-13 13:37:47 +03004819 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004820 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004821
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004822 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004823
4824 mutex_lock(&dev_priv->dpio_lock);
4825 /* adjust cdclk divider */
4826 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004827 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004828 val |= divider;
4829 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004830
4831 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4832 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4833 50))
4834 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004835 mutex_unlock(&dev_priv->dpio_lock);
4836 }
4837
4838 mutex_lock(&dev_priv->dpio_lock);
4839 /* adjust self-refresh exit latency value */
4840 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4841 val &= ~0x7f;
4842
4843 /*
4844 * For high bandwidth configs, we set a higher latency in the bunit
4845 * so that the core display fetch happens in time to avoid underruns.
4846 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004847 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004848 val |= 4500 / 250; /* 4.5 usec */
4849 else
4850 val |= 3000 / 250; /* 3.0 usec */
4851 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4852 mutex_unlock(&dev_priv->dpio_lock);
4853
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004854 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004855}
4856
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004857static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4858{
4859 struct drm_i915_private *dev_priv = dev->dev_private;
4860 u32 val, cmd;
4861
4862 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4863
4864 switch (cdclk) {
4865 case 400000:
4866 cmd = 3;
4867 break;
4868 case 333333:
4869 case 320000:
4870 cmd = 2;
4871 break;
4872 case 266667:
4873 cmd = 1;
4874 break;
4875 case 200000:
4876 cmd = 0;
4877 break;
4878 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004879 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004880 return;
4881 }
4882
4883 mutex_lock(&dev_priv->rps.hw_lock);
4884 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4885 val &= ~DSPFREQGUAR_MASK_CHV;
4886 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4887 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4888 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4889 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4890 50)) {
4891 DRM_ERROR("timed out waiting for CDclk change\n");
4892 }
4893 mutex_unlock(&dev_priv->rps.hw_lock);
4894
4895 vlv_update_cdclk(dev);
4896}
4897
Jesse Barnes30a970c2013-11-04 13:48:12 -08004898static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4899 int max_pixclk)
4900{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004901 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004902
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004903 /* FIXME: Punit isn't quite ready yet */
4904 if (IS_CHERRYVIEW(dev_priv->dev))
4905 return 400000;
4906
Jesse Barnes30a970c2013-11-04 13:48:12 -08004907 /*
4908 * Really only a few cases to deal with, as only 4 CDclks are supported:
4909 * 200MHz
4910 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004911 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004912 * 400MHz
4913 * So we check to see whether we're above 90% of the lower bin and
4914 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004915 *
4916 * We seem to get an unstable or solid color picture at 200MHz.
4917 * Not sure what's wrong. For now use 200MHz only when all pipes
4918 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004919 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004920 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004921 return 400000;
4922 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004923 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004924 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004925 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004926 else
4927 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004928}
4929
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004930/* compute the max pixel clock for new configuration */
4931static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004932{
4933 struct drm_device *dev = dev_priv->dev;
4934 struct intel_crtc *intel_crtc;
4935 int max_pixclk = 0;
4936
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004937 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004938 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004939 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004940 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004941 }
4942
4943 return max_pixclk;
4944}
4945
4946static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004947 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004948{
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004951 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952
Imre Deakd60c4472014-03-27 17:45:10 +02004953 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4954 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004955 return;
4956
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004957 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004958 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959 if (intel_crtc->base.enabled)
4960 *prepare_pipes |= (1 << intel_crtc->pipe);
4961}
4962
4963static void valleyview_modeset_global_resources(struct drm_device *dev)
4964{
4965 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004966 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004967 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4968
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004969 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004970 /*
4971 * FIXME: We can end up here with all power domains off, yet
4972 * with a CDCLK frequency other than the minimum. To account
4973 * for this take the PIPE-A power domain, which covers the HW
4974 * blocks needed for the following programming. This can be
4975 * removed once it's guaranteed that we get here either with
4976 * the minimum CDCLK set, or the required power domains
4977 * enabled.
4978 */
4979 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4980
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004981 if (IS_CHERRYVIEW(dev))
4982 cherryview_set_cdclk(dev, req_cdclk);
4983 else
4984 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004985
4986 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004987 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004988}
4989
Jesse Barnes89b667f2013-04-18 14:51:36 -07004990static void valleyview_crtc_enable(struct drm_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004993 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995 struct intel_encoder *encoder;
4996 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004997 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998
4999 WARN_ON(!crtc->enabled);
5000
5001 if (intel_crtc->active)
5002 return;
5003
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005004 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305005
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005006 if (!is_dsi) {
5007 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005009 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005011 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005014 intel_dp_set_m_n(intel_crtc);
5015
5016 intel_set_pipe_timings(intel_crtc);
5017
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005018 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5019 struct drm_i915_private *dev_priv = dev->dev_private;
5020
5021 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5022 I915_WRITE(CHV_CANVAS(pipe), 0);
5023 }
5024
Daniel Vetter5b18e572014-04-24 23:55:06 +02005025 i9xx_set_pipeconf(intel_crtc);
5026
Jesse Barnes89b667f2013-04-18 14:51:36 -07005027 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005028
Daniel Vettera72e4c92014-09-30 10:56:47 +02005029 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005030
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031 for_each_encoder_on_crtc(dev, crtc, encoder)
5032 if (encoder->pre_pll_enable)
5033 encoder->pre_pll_enable(encoder);
5034
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005035 if (!is_dsi) {
5036 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005038 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005039 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005040 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005041
5042 for_each_encoder_on_crtc(dev, crtc, encoder)
5043 if (encoder->pre_enable)
5044 encoder->pre_enable(encoder);
5045
Jesse Barnes2dd24552013-04-25 12:55:01 -07005046 i9xx_pfit_enable(intel_crtc);
5047
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005048 intel_crtc_load_lut(crtc);
5049
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005050 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005051 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005052
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005053 assert_vblank_disabled(crtc);
5054 drm_crtc_vblank_on(crtc);
5055
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005056 for_each_encoder_on_crtc(dev, crtc, encoder)
5057 encoder->enable(encoder);
5058
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005059 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005060
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005061 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005062 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005063}
5064
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005065static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->base.dev;
5068 struct drm_i915_private *dev_priv = dev->dev_private;
5069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005070 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5071 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005072}
5073
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005074static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005075{
5076 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005077 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005079 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005080 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005081
Daniel Vetter08a48462012-07-02 11:43:47 +02005082 WARN_ON(!crtc->enabled);
5083
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005084 if (intel_crtc->active)
5085 return;
5086
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005087 i9xx_set_pll_dividers(intel_crtc);
5088
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005089 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005090 intel_dp_set_m_n(intel_crtc);
5091
5092 intel_set_pipe_timings(intel_crtc);
5093
Daniel Vetter5b18e572014-04-24 23:55:06 +02005094 i9xx_set_pipeconf(intel_crtc);
5095
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005096 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005097
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005098 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005100
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005101 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005102 if (encoder->pre_enable)
5103 encoder->pre_enable(encoder);
5104
Daniel Vetterf6736a12013-06-05 13:34:30 +02005105 i9xx_enable_pll(intel_crtc);
5106
Jesse Barnes2dd24552013-04-25 12:55:01 -07005107 i9xx_pfit_enable(intel_crtc);
5108
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005109 intel_crtc_load_lut(crtc);
5110
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005111 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005112 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005113
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005114 assert_vblank_disabled(crtc);
5115 drm_crtc_vblank_on(crtc);
5116
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005117 for_each_encoder_on_crtc(dev, crtc, encoder)
5118 encoder->enable(encoder);
5119
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005120 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005121
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005122 /*
5123 * Gen2 reports pipe underruns whenever all planes are disabled.
5124 * So don't enable underrun reporting before at least some planes
5125 * are enabled.
5126 * FIXME: Need to fix the logic to work when we turn off all planes
5127 * but leave the pipe running.
5128 */
5129 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005130 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005131
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005132 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005133 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005134}
5135
Daniel Vetter87476d62013-04-11 16:29:06 +02005136static void i9xx_pfit_disable(struct intel_crtc *crtc)
5137{
5138 struct drm_device *dev = crtc->base.dev;
5139 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005141 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005142 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005143
5144 assert_pipe_disabled(dev_priv, crtc->pipe);
5145
Daniel Vetter328d8e82013-05-08 10:36:31 +02005146 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5147 I915_READ(PFIT_CONTROL));
5148 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005149}
5150
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005151static void i9xx_crtc_disable(struct drm_crtc *crtc)
5152{
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005156 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005157 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005158
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005159 if (!intel_crtc->active)
5160 return;
5161
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005162 /*
5163 * Gen2 reports pipe underruns whenever all planes are disabled.
5164 * So diasble underrun reporting before all the planes get disabled.
5165 * FIXME: Need to fix the logic to work when we turn off all planes
5166 * but leave the pipe running.
5167 */
5168 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005169 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005170
Imre Deak564ed192014-06-13 14:54:21 +03005171 /*
5172 * Vblank time updates from the shadow to live plane control register
5173 * are blocked if the memory self-refresh mode is active at that
5174 * moment. So to make sure the plane gets truly disabled, disable
5175 * first the self-refresh mode. The self-refresh enable bit in turn
5176 * will be checked/applied by the HW only at the next frame start
5177 * event which is after the vblank start event, so we need to have a
5178 * wait-for-vblank between disabling the plane and the pipe.
5179 */
5180 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005181 intel_crtc_disable_planes(crtc);
5182
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005183 /*
5184 * On gen2 planes are double buffered but the pipe isn't, so we must
5185 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005186 * We also need to wait on all gmch platforms because of the
5187 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005188 */
Imre Deak564ed192014-06-13 14:54:21 +03005189 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005190
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005191 for_each_encoder_on_crtc(dev, crtc, encoder)
5192 encoder->disable(encoder);
5193
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005194 drm_crtc_vblank_off(crtc);
5195 assert_vblank_disabled(crtc);
5196
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005197 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005198
Daniel Vetter87476d62013-04-11 16:29:06 +02005199 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005200
Jesse Barnes89b667f2013-04-18 14:51:36 -07005201 for_each_encoder_on_crtc(dev, crtc, encoder)
5202 if (encoder->post_disable)
5203 encoder->post_disable(encoder);
5204
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005205 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005206 if (IS_CHERRYVIEW(dev))
5207 chv_disable_pll(dev_priv, pipe);
5208 else if (IS_VALLEYVIEW(dev))
5209 vlv_disable_pll(dev_priv, pipe);
5210 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005211 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005212 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005213
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005214 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005215 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005216
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005217 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005218 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005219
Daniel Vetterefa96242014-04-24 23:55:02 +02005220 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005221 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005222 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005223}
5224
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005225static void i9xx_crtc_off(struct drm_crtc *crtc)
5226{
5227}
5228
Borun Fub04c5bd2014-07-12 10:02:27 +05305229/* Master function to enable/disable CRTC and corresponding power wells */
5230void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005231{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005232 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005233 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005235 enum intel_display_power_domain domain;
5236 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005237
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005238 if (enable) {
5239 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005240 domains = get_crtc_power_domains(crtc);
5241 for_each_power_domain(domain, domains)
5242 intel_display_power_get(dev_priv, domain);
5243 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005244
5245 dev_priv->display.crtc_enable(crtc);
5246 }
5247 } else {
5248 if (intel_crtc->active) {
5249 dev_priv->display.crtc_disable(crtc);
5250
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005251 domains = intel_crtc->enabled_power_domains;
5252 for_each_power_domain(domain, domains)
5253 intel_display_power_put(dev_priv, domain);
5254 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005255 }
5256 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305257}
5258
5259/**
5260 * Sets the power management mode of the pipe and plane.
5261 */
5262void intel_crtc_update_dpms(struct drm_crtc *crtc)
5263{
5264 struct drm_device *dev = crtc->dev;
5265 struct intel_encoder *intel_encoder;
5266 bool enable = false;
5267
5268 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5269 enable |= intel_encoder->connectors_active;
5270
5271 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005272}
5273
Daniel Vetter976f8a22012-07-08 22:34:21 +02005274static void intel_crtc_disable(struct drm_crtc *crtc)
5275{
5276 struct drm_device *dev = crtc->dev;
5277 struct drm_connector *connector;
5278 struct drm_i915_private *dev_priv = dev->dev_private;
5279
5280 /* crtc should still be enabled when we disable it. */
5281 WARN_ON(!crtc->enabled);
5282
5283 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005284 dev_priv->display.off(crtc);
5285
Gustavo Padovan455a6802014-12-01 15:40:11 -08005286 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005287
5288 /* Update computed state. */
5289 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5290 if (!connector->encoder || !connector->encoder->crtc)
5291 continue;
5292
5293 if (connector->encoder->crtc != crtc)
5294 continue;
5295
5296 connector->dpms = DRM_MODE_DPMS_OFF;
5297 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005298 }
5299}
5300
Chris Wilsonea5b2132010-08-04 13:50:23 +01005301void intel_encoder_destroy(struct drm_encoder *encoder)
5302{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005303 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005304
Chris Wilsonea5b2132010-08-04 13:50:23 +01005305 drm_encoder_cleanup(encoder);
5306 kfree(intel_encoder);
5307}
5308
Damien Lespiau92373292013-08-08 22:28:57 +01005309/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005310 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5311 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005312static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005313{
5314 if (mode == DRM_MODE_DPMS_ON) {
5315 encoder->connectors_active = true;
5316
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005317 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005318 } else {
5319 encoder->connectors_active = false;
5320
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005321 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005322 }
5323}
5324
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005325/* Cross check the actual hw state with our own modeset state tracking (and it's
5326 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005327static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005328{
5329 if (connector->get_hw_state(connector)) {
5330 struct intel_encoder *encoder = connector->encoder;
5331 struct drm_crtc *crtc;
5332 bool encoder_enabled;
5333 enum pipe pipe;
5334
5335 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5336 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005337 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005338
Dave Airlie0e32b392014-05-02 14:02:48 +10005339 /* there is no real hw state for MST connectors */
5340 if (connector->mst_port)
5341 return;
5342
Rob Clarke2c719b2014-12-15 13:56:32 -05005343 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005344 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005345 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005346 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005347
Dave Airlie36cd7442014-05-02 13:44:18 +10005348 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005349 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005350 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005351
Dave Airlie36cd7442014-05-02 13:44:18 +10005352 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005353 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5354 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005355 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005356
Dave Airlie36cd7442014-05-02 13:44:18 +10005357 crtc = encoder->base.crtc;
5358
Rob Clarke2c719b2014-12-15 13:56:32 -05005359 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5360 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5361 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005362 "encoder active on the wrong pipe\n");
5363 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005364 }
5365}
5366
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005367/* Even simpler default implementation, if there's really no special case to
5368 * consider. */
5369void intel_connector_dpms(struct drm_connector *connector, int mode)
5370{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005371 /* All the simple cases only support two dpms states. */
5372 if (mode != DRM_MODE_DPMS_ON)
5373 mode = DRM_MODE_DPMS_OFF;
5374
5375 if (mode == connector->dpms)
5376 return;
5377
5378 connector->dpms = mode;
5379
5380 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005381 if (connector->encoder)
5382 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005383
Daniel Vetterb9805142012-08-31 17:37:33 +02005384 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005385}
5386
Daniel Vetterf0947c32012-07-02 13:10:34 +02005387/* Simple connector->get_hw_state implementation for encoders that support only
5388 * one connector and no cloning and hence the encoder state determines the state
5389 * of the connector. */
5390bool intel_connector_get_hw_state(struct intel_connector *connector)
5391{
Daniel Vetter24929352012-07-02 20:28:59 +02005392 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005393 struct intel_encoder *encoder = connector->encoder;
5394
5395 return encoder->get_hw_state(encoder, &pipe);
5396}
5397
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005398static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005399 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 struct intel_crtc *pipe_B_crtc =
5403 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5404
5405 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5406 pipe_name(pipe), pipe_config->fdi_lanes);
5407 if (pipe_config->fdi_lanes > 4) {
5408 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5409 pipe_name(pipe), pipe_config->fdi_lanes);
5410 return false;
5411 }
5412
Paulo Zanonibafb6552013-11-02 21:07:44 -07005413 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005414 if (pipe_config->fdi_lanes > 2) {
5415 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5416 pipe_config->fdi_lanes);
5417 return false;
5418 } else {
5419 return true;
5420 }
5421 }
5422
5423 if (INTEL_INFO(dev)->num_pipes == 2)
5424 return true;
5425
5426 /* Ivybridge 3 pipe is really complicated */
5427 switch (pipe) {
5428 case PIPE_A:
5429 return true;
5430 case PIPE_B:
5431 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5432 pipe_config->fdi_lanes > 2) {
5433 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5434 pipe_name(pipe), pipe_config->fdi_lanes);
5435 return false;
5436 }
5437 return true;
5438 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005439 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005440 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005441 if (pipe_config->fdi_lanes > 2) {
5442 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5443 pipe_name(pipe), pipe_config->fdi_lanes);
5444 return false;
5445 }
5446 } else {
5447 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5448 return false;
5449 }
5450 return true;
5451 default:
5452 BUG();
5453 }
5454}
5455
Daniel Vettere29c22c2013-02-21 00:00:16 +01005456#define RETRY 1
5457static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005458 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005459{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005460 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005461 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005462 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005463 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005464
Daniel Vettere29c22c2013-02-21 00:00:16 +01005465retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005466 /* FDI is a binary signal running at ~2.7GHz, encoding
5467 * each output octet as 10 bits. The actual frequency
5468 * is stored as a divider into a 100MHz clock, and the
5469 * mode pixel clock is stored in units of 1KHz.
5470 * Hence the bw of each lane in terms of the mode signal
5471 * is:
5472 */
5473 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5474
Damien Lespiau241bfc32013-09-25 16:45:37 +01005475 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005476
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005477 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005478 pipe_config->pipe_bpp);
5479
5480 pipe_config->fdi_lanes = lane;
5481
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005482 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005483 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005484
Daniel Vettere29c22c2013-02-21 00:00:16 +01005485 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5486 intel_crtc->pipe, pipe_config);
5487 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5488 pipe_config->pipe_bpp -= 2*3;
5489 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5490 pipe_config->pipe_bpp);
5491 needs_recompute = true;
5492 pipe_config->bw_constrained = true;
5493
5494 goto retry;
5495 }
5496
5497 if (needs_recompute)
5498 return RETRY;
5499
5500 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005501}
5502
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005503static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005504 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005505{
Jani Nikulad330a952014-01-21 11:24:25 +02005506 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005507 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005508 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005509}
5510
Daniel Vettera43f6e02013-06-07 23:10:32 +02005511static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005512 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005513{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005514 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005515 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005516 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005517
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005518 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005519 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005520 int clock_limit =
5521 dev_priv->display.get_display_clock_speed(dev);
5522
5523 /*
5524 * Enable pixel doubling when the dot clock
5525 * is > 90% of the (display) core speed.
5526 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005527 * GDG double wide on either pipe,
5528 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005529 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005530 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005531 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005532 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005533 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005534 }
5535
Damien Lespiau241bfc32013-09-25 16:45:37 +01005536 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005537 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005538 }
Chris Wilson89749352010-09-12 18:25:19 +01005539
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005540 /*
5541 * Pipe horizontal size must be even in:
5542 * - DVO ganged mode
5543 * - LVDS dual channel mode
5544 * - Double wide pipe
5545 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005546 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005547 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5548 pipe_config->pipe_src_w &= ~1;
5549
Damien Lespiau8693a822013-05-03 18:48:11 +01005550 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5551 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005552 */
5553 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5554 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005555 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005556
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005557 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005558 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005559 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005560 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5561 * for lvds. */
5562 pipe_config->pipe_bpp = 8*3;
5563 }
5564
Damien Lespiauf5adf942013-06-24 18:29:34 +01005565 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005566 hsw_compute_ips_config(crtc, pipe_config);
5567
Daniel Vetter877d48d2013-04-19 11:24:43 +02005568 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005569 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005570
Daniel Vettere29c22c2013-02-21 00:00:16 +01005571 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005572}
5573
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005574static int valleyview_get_display_clock_speed(struct drm_device *dev)
5575{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005576 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005577 u32 val;
5578 int divider;
5579
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005580 /* FIXME: Punit isn't quite ready yet */
5581 if (IS_CHERRYVIEW(dev))
5582 return 400000;
5583
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005584 if (dev_priv->hpll_freq == 0)
5585 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5586
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005587 mutex_lock(&dev_priv->dpio_lock);
5588 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5589 mutex_unlock(&dev_priv->dpio_lock);
5590
5591 divider = val & DISPLAY_FREQUENCY_VALUES;
5592
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005593 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5594 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5595 "cdclk change in progress\n");
5596
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005597 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005598}
5599
Jesse Barnese70236a2009-09-21 10:42:27 -07005600static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005601{
Jesse Barnese70236a2009-09-21 10:42:27 -07005602 return 400000;
5603}
Jesse Barnes79e53942008-11-07 14:24:08 -08005604
Jesse Barnese70236a2009-09-21 10:42:27 -07005605static int i915_get_display_clock_speed(struct drm_device *dev)
5606{
5607 return 333000;
5608}
Jesse Barnes79e53942008-11-07 14:24:08 -08005609
Jesse Barnese70236a2009-09-21 10:42:27 -07005610static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5611{
5612 return 200000;
5613}
Jesse Barnes79e53942008-11-07 14:24:08 -08005614
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005615static int pnv_get_display_clock_speed(struct drm_device *dev)
5616{
5617 u16 gcfgc = 0;
5618
5619 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5620
5621 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5622 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5623 return 267000;
5624 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5625 return 333000;
5626 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5627 return 444000;
5628 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5629 return 200000;
5630 default:
5631 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5632 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5633 return 133000;
5634 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5635 return 167000;
5636 }
5637}
5638
Jesse Barnese70236a2009-09-21 10:42:27 -07005639static int i915gm_get_display_clock_speed(struct drm_device *dev)
5640{
5641 u16 gcfgc = 0;
5642
5643 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5644
5645 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005646 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005647 else {
5648 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5649 case GC_DISPLAY_CLOCK_333_MHZ:
5650 return 333000;
5651 default:
5652 case GC_DISPLAY_CLOCK_190_200_MHZ:
5653 return 190000;
5654 }
5655 }
5656}
Jesse Barnes79e53942008-11-07 14:24:08 -08005657
Jesse Barnese70236a2009-09-21 10:42:27 -07005658static int i865_get_display_clock_speed(struct drm_device *dev)
5659{
5660 return 266000;
5661}
5662
5663static int i855_get_display_clock_speed(struct drm_device *dev)
5664{
5665 u16 hpllcc = 0;
5666 /* Assume that the hardware is in the high speed state. This
5667 * should be the default.
5668 */
5669 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5670 case GC_CLOCK_133_200:
5671 case GC_CLOCK_100_200:
5672 return 200000;
5673 case GC_CLOCK_166_250:
5674 return 250000;
5675 case GC_CLOCK_100_133:
5676 return 133000;
5677 }
5678
5679 /* Shouldn't happen */
5680 return 0;
5681}
5682
5683static int i830_get_display_clock_speed(struct drm_device *dev)
5684{
5685 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005686}
5687
Zhenyu Wang2c072452009-06-05 15:38:42 +08005688static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005689intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005690{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005691 while (*num > DATA_LINK_M_N_MASK ||
5692 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005693 *num >>= 1;
5694 *den >>= 1;
5695 }
5696}
5697
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005698static void compute_m_n(unsigned int m, unsigned int n,
5699 uint32_t *ret_m, uint32_t *ret_n)
5700{
5701 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5702 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5703 intel_reduce_m_n_ratio(ret_m, ret_n);
5704}
5705
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005706void
5707intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5708 int pixel_clock, int link_clock,
5709 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005710{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005711 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005712
5713 compute_m_n(bits_per_pixel * pixel_clock,
5714 link_clock * nlanes * 8,
5715 &m_n->gmch_m, &m_n->gmch_n);
5716
5717 compute_m_n(pixel_clock, link_clock,
5718 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005719}
5720
Chris Wilsona7615032011-01-12 17:04:08 +00005721static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5722{
Jani Nikulad330a952014-01-21 11:24:25 +02005723 if (i915.panel_use_ssc >= 0)
5724 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005725 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005726 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005727}
5728
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005729static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005730{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005731 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 int refclk;
5734
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005735 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005736 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005737 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005738 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005739 refclk = dev_priv->vbt.lvds_ssc_freq;
5740 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005741 } else if (!IS_GEN2(dev)) {
5742 refclk = 96000;
5743 } else {
5744 refclk = 48000;
5745 }
5746
5747 return refclk;
5748}
5749
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005750static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005751{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005752 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005753}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005754
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005755static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5756{
5757 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005758}
5759
Daniel Vetterf47709a2013-03-28 10:42:02 +01005760static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005761 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005762 intel_clock_t *reduced_clock)
5763{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005764 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005765 u32 fp, fp2 = 0;
5766
5767 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005768 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005769 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005770 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005771 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005772 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005773 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005774 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005775 }
5776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005777 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005778
Daniel Vetterf47709a2013-03-28 10:42:02 +01005779 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005780 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005781 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005782 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005783 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005784 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005785 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005786 }
5787}
5788
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005789static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5790 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005791{
5792 u32 reg_val;
5793
5794 /*
5795 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5796 * and set it to a reasonable value instead.
5797 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005798 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005799 reg_val &= 0xffffff00;
5800 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005801 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005802
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005803 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804 reg_val &= 0x8cffffff;
5805 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005806 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005807
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005808 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005809 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005810 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005811
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005812 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005813 reg_val &= 0x00ffffff;
5814 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005815 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005816}
5817
Daniel Vetterb5518422013-05-03 11:49:48 +02005818static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5819 struct intel_link_m_n *m_n)
5820{
5821 struct drm_device *dev = crtc->base.dev;
5822 struct drm_i915_private *dev_priv = dev->dev_private;
5823 int pipe = crtc->pipe;
5824
Daniel Vettere3b95f12013-05-03 11:49:49 +02005825 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5826 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5827 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5828 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005829}
5830
5831static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005832 struct intel_link_m_n *m_n,
5833 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005834{
5835 struct drm_device *dev = crtc->base.dev;
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005838 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005839
5840 if (INTEL_INFO(dev)->gen >= 5) {
5841 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5842 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5843 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5844 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005845 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5846 * for gen < 8) and if DRRS is supported (to make sure the
5847 * registers are not unnecessarily accessed).
5848 */
5849 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005850 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005851 I915_WRITE(PIPE_DATA_M2(transcoder),
5852 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5853 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5854 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5855 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5856 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005857 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005858 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5859 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5860 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5861 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005862 }
5863}
5864
Vandana Kannanf769cd22014-08-05 07:51:22 -07005865void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005866{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005867 if (crtc->config->has_pch_encoder)
5868 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005869 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005870 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5871 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005872}
5873
Ville Syrjäläd288f652014-10-28 13:20:22 +02005874static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005875 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005876{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005877 u32 dpll, dpll_md;
5878
5879 /*
5880 * Enable DPIO clock input. We should never disable the reference
5881 * clock for pipe B, since VGA hotplug / manual detection depends
5882 * on it.
5883 */
5884 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5885 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5886 /* We should never disable this, set it here for state tracking */
5887 if (crtc->pipe == PIPE_B)
5888 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5889 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005890 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005891
Ville Syrjäläd288f652014-10-28 13:20:22 +02005892 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005893 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005894 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005895}
5896
Ville Syrjäläd288f652014-10-28 13:20:22 +02005897static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005898 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005899{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005900 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005902 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005903 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005904 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005905 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005906
Daniel Vetter09153002012-12-12 14:06:44 +01005907 mutex_lock(&dev_priv->dpio_lock);
5908
Ville Syrjäläd288f652014-10-28 13:20:22 +02005909 bestn = pipe_config->dpll.n;
5910 bestm1 = pipe_config->dpll.m1;
5911 bestm2 = pipe_config->dpll.m2;
5912 bestp1 = pipe_config->dpll.p1;
5913 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005914
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915 /* See eDP HDMI DPIO driver vbios notes doc */
5916
5917 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005918 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005919 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005920
5921 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923
5924 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005928
5929 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005930 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005931
5932 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005933 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5934 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5935 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005936 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005937
5938 /*
5939 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5940 * but we don't support that).
5941 * Note: don't use the DAC post divider as it seems unstable.
5942 */
5943 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005945
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005946 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005948
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005950 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005951 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5952 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005954 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005955 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005957 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005958
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005959 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005960 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005961 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005963 0x0df40000);
5964 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005966 0x0df70000);
5967 } else { /* HDMI or VGA */
5968 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005969 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005971 0x0df70000);
5972 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005974 0x0df40000);
5975 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005976
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005977 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005978 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005979 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5980 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005983
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005985 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005986}
5987
Ville Syrjäläd288f652014-10-28 13:20:22 +02005988static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005989 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005990{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005991 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005992 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5993 DPLL_VCO_ENABLE;
5994 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005995 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005996
Ville Syrjäläd288f652014-10-28 13:20:22 +02005997 pipe_config->dpll_hw_state.dpll_md =
5998 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005999}
6000
Ville Syrjäläd288f652014-10-28 13:20:22 +02006001static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006002 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006003{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006004 struct drm_device *dev = crtc->base.dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006 int pipe = crtc->pipe;
6007 int dpll_reg = DPLL(crtc->pipe);
6008 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006009 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006010 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6011 int refclk;
6012
Ville Syrjäläd288f652014-10-28 13:20:22 +02006013 bestn = pipe_config->dpll.n;
6014 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6015 bestm1 = pipe_config->dpll.m1;
6016 bestm2 = pipe_config->dpll.m2 >> 22;
6017 bestp1 = pipe_config->dpll.p1;
6018 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006019
6020 /*
6021 * Enable Refclk and SSC
6022 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006023 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006024 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006025
6026 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006027
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006028 /* p1 and p2 divider */
6029 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6030 5 << DPIO_CHV_S1_DIV_SHIFT |
6031 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6032 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6033 1 << DPIO_CHV_K_DIV_SHIFT);
6034
6035 /* Feedback post-divider - m2 */
6036 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6037
6038 /* Feedback refclk divider - n and m1 */
6039 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6040 DPIO_CHV_M1_DIV_BY_2 |
6041 1 << DPIO_CHV_N_DIV_SHIFT);
6042
6043 /* M2 fraction division */
6044 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6045
6046 /* M2 fraction division enable */
6047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6048 DPIO_CHV_FRAC_DIV_EN |
6049 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6050
6051 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006052 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006053 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6054 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6055 if (refclk == 100000)
6056 intcoeff = 11;
6057 else if (refclk == 38400)
6058 intcoeff = 10;
6059 else
6060 intcoeff = 9;
6061 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6062 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6063
6064 /* AFC Recal */
6065 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6066 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6067 DPIO_AFC_RECAL);
6068
6069 mutex_unlock(&dev_priv->dpio_lock);
6070}
6071
Ville Syrjäläd288f652014-10-28 13:20:22 +02006072/**
6073 * vlv_force_pll_on - forcibly enable just the PLL
6074 * @dev_priv: i915 private structure
6075 * @pipe: pipe PLL to enable
6076 * @dpll: PLL configuration
6077 *
6078 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6079 * in cases where we need the PLL enabled even when @pipe is not going to
6080 * be enabled.
6081 */
6082void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6083 const struct dpll *dpll)
6084{
6085 struct intel_crtc *crtc =
6086 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006087 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006088 .pixel_multiplier = 1,
6089 .dpll = *dpll,
6090 };
6091
6092 if (IS_CHERRYVIEW(dev)) {
6093 chv_update_pll(crtc, &pipe_config);
6094 chv_prepare_pll(crtc, &pipe_config);
6095 chv_enable_pll(crtc, &pipe_config);
6096 } else {
6097 vlv_update_pll(crtc, &pipe_config);
6098 vlv_prepare_pll(crtc, &pipe_config);
6099 vlv_enable_pll(crtc, &pipe_config);
6100 }
6101}
6102
6103/**
6104 * vlv_force_pll_off - forcibly disable just the PLL
6105 * @dev_priv: i915 private structure
6106 * @pipe: pipe PLL to disable
6107 *
6108 * Disable the PLL for @pipe. To be used in cases where we need
6109 * the PLL enabled even when @pipe is not going to be enabled.
6110 */
6111void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6112{
6113 if (IS_CHERRYVIEW(dev))
6114 chv_disable_pll(to_i915(dev), pipe);
6115 else
6116 vlv_disable_pll(to_i915(dev), pipe);
6117}
6118
Daniel Vetterf47709a2013-03-28 10:42:02 +01006119static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006120 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006121 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006122 int num_connectors)
6123{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006124 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006126 u32 dpll;
6127 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006128 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006129
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006130 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306131
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006132 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6133 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006134
6135 dpll = DPLL_VGA_MODE_DIS;
6136
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006137 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006138 dpll |= DPLLB_MODE_LVDS;
6139 else
6140 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006141
Daniel Vetteref1b4602013-06-01 17:17:04 +02006142 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006143 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006144 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006145 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006146
6147 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006148 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006150 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006151 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006152
6153 /* compute bitmask from p1 value */
6154 if (IS_PINEVIEW(dev))
6155 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6156 else {
6157 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6158 if (IS_G4X(dev) && reduced_clock)
6159 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6160 }
6161 switch (clock->p2) {
6162 case 5:
6163 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6164 break;
6165 case 7:
6166 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6167 break;
6168 case 10:
6169 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6170 break;
6171 case 14:
6172 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6173 break;
6174 }
6175 if (INTEL_INFO(dev)->gen >= 4)
6176 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6177
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006178 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006179 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006180 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006181 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6182 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6183 else
6184 dpll |= PLL_REF_INPUT_DREFCLK;
6185
6186 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006187 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006188
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006189 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006190 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006191 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006192 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006193 }
6194}
6195
Daniel Vetterf47709a2013-03-28 10:42:02 +01006196static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006197 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006198 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006199 int num_connectors)
6200{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006201 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006202 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006203 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006204 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006205
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006206 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306207
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006208 dpll = DPLL_VGA_MODE_DIS;
6209
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006210 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006211 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6212 } else {
6213 if (clock->p1 == 2)
6214 dpll |= PLL_P1_DIVIDE_BY_TWO;
6215 else
6216 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6217 if (clock->p2 == 4)
6218 dpll |= PLL_P2_DIVIDE_BY_4;
6219 }
6220
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006221 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006222 dpll |= DPLL_DVO_2X_MODE;
6223
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006224 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006225 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6226 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6227 else
6228 dpll |= PLL_REF_INPUT_DREFCLK;
6229
6230 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006231 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006232}
6233
Daniel Vetter8a654f32013-06-01 17:16:22 +02006234static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006235{
6236 struct drm_device *dev = intel_crtc->base.dev;
6237 struct drm_i915_private *dev_priv = dev->dev_private;
6238 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006239 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006240 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006241 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006242 uint32_t crtc_vtotal, crtc_vblank_end;
6243 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006244
6245 /* We need to be careful not to changed the adjusted mode, for otherwise
6246 * the hw state checker will get angry at the mismatch. */
6247 crtc_vtotal = adjusted_mode->crtc_vtotal;
6248 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006249
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006250 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006251 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006252 crtc_vtotal -= 1;
6253 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006254
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006255 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006256 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6257 else
6258 vsyncshift = adjusted_mode->crtc_hsync_start -
6259 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006260 if (vsyncshift < 0)
6261 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006262 }
6263
6264 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006265 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006266
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006267 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006268 (adjusted_mode->crtc_hdisplay - 1) |
6269 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006270 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006271 (adjusted_mode->crtc_hblank_start - 1) |
6272 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006273 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006274 (adjusted_mode->crtc_hsync_start - 1) |
6275 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6276
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006277 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006278 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006279 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006280 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006281 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006282 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006283 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006284 (adjusted_mode->crtc_vsync_start - 1) |
6285 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6286
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006287 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6288 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6289 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6290 * bits. */
6291 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6292 (pipe == PIPE_B || pipe == PIPE_C))
6293 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6294
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006295 /* pipesrc controls the size that is scaled from, which should
6296 * always be the user's requested size.
6297 */
6298 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006299 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6300 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006301}
6302
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006303static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006304 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006305{
6306 struct drm_device *dev = crtc->base.dev;
6307 struct drm_i915_private *dev_priv = dev->dev_private;
6308 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6309 uint32_t tmp;
6310
6311 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006312 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6313 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006314 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006315 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6316 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006317 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006318 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6319 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006320
6321 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006322 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6323 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006324 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006325 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6326 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006327 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006328 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6329 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006330
6331 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006332 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6333 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6334 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006335 }
6336
6337 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006338 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6339 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6340
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006341 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6342 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006343}
6344
Daniel Vetterf6a83282014-02-11 15:28:57 -08006345void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006346 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006347{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006348 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6349 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6350 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6351 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006352
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006353 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6354 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6355 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6356 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006357
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006358 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006359
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006360 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6361 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006362}
6363
Daniel Vetter84b046f2013-02-19 18:48:54 +01006364static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6365{
6366 struct drm_device *dev = intel_crtc->base.dev;
6367 struct drm_i915_private *dev_priv = dev->dev_private;
6368 uint32_t pipeconf;
6369
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006370 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006371
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006372 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6373 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6374 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006375
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006376 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006377 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006378
Daniel Vetterff9ce462013-04-24 14:57:17 +02006379 /* only g4x and later have fancy bpc/dither controls */
6380 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006381 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006382 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006383 pipeconf |= PIPECONF_DITHER_EN |
6384 PIPECONF_DITHER_TYPE_SP;
6385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006386 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006387 case 18:
6388 pipeconf |= PIPECONF_6BPC;
6389 break;
6390 case 24:
6391 pipeconf |= PIPECONF_8BPC;
6392 break;
6393 case 30:
6394 pipeconf |= PIPECONF_10BPC;
6395 break;
6396 default:
6397 /* Case prevented by intel_choose_pipe_bpp_dither. */
6398 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006399 }
6400 }
6401
6402 if (HAS_PIPE_CXSR(dev)) {
6403 if (intel_crtc->lowfreq_avail) {
6404 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6405 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6406 } else {
6407 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006408 }
6409 }
6410
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006411 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006412 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006413 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006414 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6415 else
6416 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6417 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006418 pipeconf |= PIPECONF_PROGRESSIVE;
6419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006420 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006421 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006422
Daniel Vetter84b046f2013-02-19 18:48:54 +01006423 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6424 POSTING_READ(PIPECONF(intel_crtc->pipe));
6425}
6426
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006427static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6428 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006429{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006430 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006431 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006432 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006433 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006434 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006435 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006436 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006437 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006438
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006439 for_each_intel_encoder(dev, encoder) {
6440 if (encoder->new_crtc != crtc)
6441 continue;
6442
Chris Wilson5eddb702010-09-11 13:48:45 +01006443 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 case INTEL_OUTPUT_LVDS:
6445 is_lvds = true;
6446 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006447 case INTEL_OUTPUT_DSI:
6448 is_dsi = true;
6449 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006450 default:
6451 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006453
Eric Anholtc751ce42010-03-25 11:48:48 -07006454 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006455 }
6456
Jani Nikulaf2335332013-09-13 11:03:09 +03006457 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006458 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006459
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006460 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006461 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006462
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006463 /*
6464 * Returns a set of divisors for the desired target clock with
6465 * the given refclk, or FALSE. The returned values represent
6466 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6467 * 2) / p1 / p2.
6468 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006469 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006470 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006471 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006472 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006473 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006474 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6475 return -EINVAL;
6476 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006477
Jani Nikulaf2335332013-09-13 11:03:09 +03006478 if (is_lvds && dev_priv->lvds_downclock_avail) {
6479 /*
6480 * Ensure we match the reduced clock's P to the target
6481 * clock. If the clocks don't match, we can't switch
6482 * the display clock by using the FP0/FP1. In such case
6483 * we will disable the LVDS downclock feature.
6484 */
6485 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006486 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006487 dev_priv->lvds_downclock,
6488 refclk, &clock,
6489 &reduced_clock);
6490 }
6491 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006492 crtc_state->dpll.n = clock.n;
6493 crtc_state->dpll.m1 = clock.m1;
6494 crtc_state->dpll.m2 = clock.m2;
6495 crtc_state->dpll.p1 = clock.p1;
6496 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006497 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006498
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006499 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006500 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306501 has_reduced_clock ? &reduced_clock : NULL,
6502 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006503 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006504 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006505 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006506 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006507 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006508 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006509 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006510 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006511 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006512
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006513 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006514}
6515
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006516static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006517 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006518{
6519 struct drm_device *dev = crtc->base.dev;
6520 struct drm_i915_private *dev_priv = dev->dev_private;
6521 uint32_t tmp;
6522
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006523 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6524 return;
6525
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006526 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006527 if (!(tmp & PFIT_ENABLE))
6528 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006529
Daniel Vetter06922822013-07-11 13:35:40 +02006530 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006531 if (INTEL_INFO(dev)->gen < 4) {
6532 if (crtc->pipe != PIPE_B)
6533 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006534 } else {
6535 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6536 return;
6537 }
6538
Daniel Vetter06922822013-07-11 13:35:40 +02006539 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006540 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6541 if (INTEL_INFO(dev)->gen < 5)
6542 pipe_config->gmch_pfit.lvds_border_bits =
6543 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6544}
6545
Jesse Barnesacbec812013-09-20 11:29:32 -07006546static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006547 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006548{
6549 struct drm_device *dev = crtc->base.dev;
6550 struct drm_i915_private *dev_priv = dev->dev_private;
6551 int pipe = pipe_config->cpu_transcoder;
6552 intel_clock_t clock;
6553 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006554 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006555
Shobhit Kumarf573de52014-07-30 20:32:37 +05306556 /* In case of MIPI DPLL will not even be used */
6557 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6558 return;
6559
Jesse Barnesacbec812013-09-20 11:29:32 -07006560 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006561 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006562 mutex_unlock(&dev_priv->dpio_lock);
6563
6564 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6565 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6566 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6567 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6568 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6569
Ville Syrjäläf6466282013-10-14 14:50:31 +03006570 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006571
Ville Syrjäläf6466282013-10-14 14:50:31 +03006572 /* clock.dot is the fast clock */
6573 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006574}
6575
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006576static void
6577i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6578 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006579{
6580 struct drm_device *dev = crtc->base.dev;
6581 struct drm_i915_private *dev_priv = dev->dev_private;
6582 u32 val, base, offset;
6583 int pipe = crtc->pipe, plane = crtc->plane;
6584 int fourcc, pixel_format;
6585 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006586 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006587 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006588
Damien Lespiaud9806c92015-01-21 14:07:19 +00006589 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006590 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006591 DRM_DEBUG_KMS("failed to alloc fb\n");
6592 return;
6593 }
6594
Damien Lespiau1b842c82015-01-21 13:50:54 +00006595 fb = &intel_fb->base;
6596
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006597 val = I915_READ(DSPCNTR(plane));
6598
6599 if (INTEL_INFO(dev)->gen >= 4)
6600 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00006601 plane_config->tiling = I915_TILING_X;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006602
6603 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006604 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006605 fb->pixel_format = fourcc;
6606 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006607
6608 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006609 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006610 offset = I915_READ(DSPTILEOFF(plane));
6611 else
6612 offset = I915_READ(DSPLINOFF(plane));
6613 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6614 } else {
6615 base = I915_READ(DSPADDR(plane));
6616 }
6617 plane_config->base = base;
6618
6619 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006620 fb->width = ((val >> 16) & 0xfff) + 1;
6621 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006622
6623 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006624 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006625
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006626 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00006627 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006628
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006629 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006630
Damien Lespiau2844a922015-01-20 12:51:48 +00006631 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6632 pipe_name(pipe), plane, fb->width, fb->height,
6633 fb->bits_per_pixel, base, fb->pitches[0],
6634 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006635
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006636 crtc->base.primary->fb = fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006637}
6638
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006639static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006640 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006641{
6642 struct drm_device *dev = crtc->base.dev;
6643 struct drm_i915_private *dev_priv = dev->dev_private;
6644 int pipe = pipe_config->cpu_transcoder;
6645 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6646 intel_clock_t clock;
6647 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6648 int refclk = 100000;
6649
6650 mutex_lock(&dev_priv->dpio_lock);
6651 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6652 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6653 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6654 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6655 mutex_unlock(&dev_priv->dpio_lock);
6656
6657 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6658 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6659 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6660 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6661 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6662
6663 chv_clock(refclk, &clock);
6664
6665 /* clock.dot is the fast clock */
6666 pipe_config->port_clock = clock.dot / 5;
6667}
6668
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006669static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006670 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006671{
6672 struct drm_device *dev = crtc->base.dev;
6673 struct drm_i915_private *dev_priv = dev->dev_private;
6674 uint32_t tmp;
6675
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006676 if (!intel_display_power_is_enabled(dev_priv,
6677 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006678 return false;
6679
Daniel Vettere143a212013-07-04 12:01:15 +02006680 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006681 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006682
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006683 tmp = I915_READ(PIPECONF(crtc->pipe));
6684 if (!(tmp & PIPECONF_ENABLE))
6685 return false;
6686
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006687 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6688 switch (tmp & PIPECONF_BPC_MASK) {
6689 case PIPECONF_6BPC:
6690 pipe_config->pipe_bpp = 18;
6691 break;
6692 case PIPECONF_8BPC:
6693 pipe_config->pipe_bpp = 24;
6694 break;
6695 case PIPECONF_10BPC:
6696 pipe_config->pipe_bpp = 30;
6697 break;
6698 default:
6699 break;
6700 }
6701 }
6702
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006703 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6704 pipe_config->limited_color_range = true;
6705
Ville Syrjälä282740f2013-09-04 18:30:03 +03006706 if (INTEL_INFO(dev)->gen < 4)
6707 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6708
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006709 intel_get_pipe_timings(crtc, pipe_config);
6710
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006711 i9xx_get_pfit_config(crtc, pipe_config);
6712
Daniel Vetter6c49f242013-06-06 12:45:25 +02006713 if (INTEL_INFO(dev)->gen >= 4) {
6714 tmp = I915_READ(DPLL_MD(crtc->pipe));
6715 pipe_config->pixel_multiplier =
6716 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6717 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006718 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006719 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6720 tmp = I915_READ(DPLL(crtc->pipe));
6721 pipe_config->pixel_multiplier =
6722 ((tmp & SDVO_MULTIPLIER_MASK)
6723 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6724 } else {
6725 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6726 * port and will be fixed up in the encoder->get_config
6727 * function. */
6728 pipe_config->pixel_multiplier = 1;
6729 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006730 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6731 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006732 /*
6733 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6734 * on 830. Filter it out here so that we don't
6735 * report errors due to that.
6736 */
6737 if (IS_I830(dev))
6738 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6739
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006740 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6741 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006742 } else {
6743 /* Mask out read-only status bits. */
6744 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6745 DPLL_PORTC_READY_MASK |
6746 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006747 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006748
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006749 if (IS_CHERRYVIEW(dev))
6750 chv_crtc_clock_get(crtc, pipe_config);
6751 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006752 vlv_crtc_clock_get(crtc, pipe_config);
6753 else
6754 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006755
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006756 return true;
6757}
6758
Paulo Zanonidde86e22012-12-01 12:04:25 -02006759static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006760{
6761 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006762 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006763 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006764 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006765 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006766 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006767 bool has_ck505 = false;
6768 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006769
6770 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006771 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006772 switch (encoder->type) {
6773 case INTEL_OUTPUT_LVDS:
6774 has_panel = true;
6775 has_lvds = true;
6776 break;
6777 case INTEL_OUTPUT_EDP:
6778 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006779 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006780 has_cpu_edp = true;
6781 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006782 default:
6783 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006784 }
6785 }
6786
Keith Packard99eb6a02011-09-26 14:29:12 -07006787 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006788 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006789 can_ssc = has_ck505;
6790 } else {
6791 has_ck505 = false;
6792 can_ssc = true;
6793 }
6794
Imre Deak2de69052013-05-08 13:14:04 +03006795 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6796 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006797
6798 /* Ironlake: try to setup display ref clock before DPLL
6799 * enabling. This is only under driver's control after
6800 * PCH B stepping, previous chipset stepping should be
6801 * ignoring this setting.
6802 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006803 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006804
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006805 /* As we must carefully and slowly disable/enable each source in turn,
6806 * compute the final state we want first and check if we need to
6807 * make any changes at all.
6808 */
6809 final = val;
6810 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006811 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006812 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006813 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006814 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6815
6816 final &= ~DREF_SSC_SOURCE_MASK;
6817 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6818 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006819
Keith Packard199e5d72011-09-22 12:01:57 -07006820 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006821 final |= DREF_SSC_SOURCE_ENABLE;
6822
6823 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6824 final |= DREF_SSC1_ENABLE;
6825
6826 if (has_cpu_edp) {
6827 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6828 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6829 else
6830 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6831 } else
6832 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6833 } else {
6834 final |= DREF_SSC_SOURCE_DISABLE;
6835 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6836 }
6837
6838 if (final == val)
6839 return;
6840
6841 /* Always enable nonspread source */
6842 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6843
6844 if (has_ck505)
6845 val |= DREF_NONSPREAD_CK505_ENABLE;
6846 else
6847 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6848
6849 if (has_panel) {
6850 val &= ~DREF_SSC_SOURCE_MASK;
6851 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006852
Keith Packard199e5d72011-09-22 12:01:57 -07006853 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006854 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006855 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006856 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006857 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006859
6860 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006861 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006862 POSTING_READ(PCH_DREF_CONTROL);
6863 udelay(200);
6864
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006865 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006866
6867 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006868 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006869 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006870 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006871 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006872 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006873 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006874 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006875 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006876
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006877 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006878 POSTING_READ(PCH_DREF_CONTROL);
6879 udelay(200);
6880 } else {
6881 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6882
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006883 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006884
6885 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006886 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006887
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006888 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006889 POSTING_READ(PCH_DREF_CONTROL);
6890 udelay(200);
6891
6892 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006893 val &= ~DREF_SSC_SOURCE_MASK;
6894 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006895
6896 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006897 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006898
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006899 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006900 POSTING_READ(PCH_DREF_CONTROL);
6901 udelay(200);
6902 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006903
6904 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006905}
6906
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006907static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006908{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006909 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006910
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006911 tmp = I915_READ(SOUTH_CHICKEN2);
6912 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6913 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006914
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006915 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6916 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6917 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006918
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006919 tmp = I915_READ(SOUTH_CHICKEN2);
6920 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6921 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006922
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006923 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6924 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6925 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006926}
6927
6928/* WaMPhyProgramming:hsw */
6929static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6930{
6931 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006932
6933 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6934 tmp &= ~(0xFF << 24);
6935 tmp |= (0x12 << 24);
6936 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6937
Paulo Zanonidde86e22012-12-01 12:04:25 -02006938 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6939 tmp |= (1 << 11);
6940 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6941
6942 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6943 tmp |= (1 << 11);
6944 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6945
Paulo Zanonidde86e22012-12-01 12:04:25 -02006946 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6947 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6948 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6949
6950 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6951 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6952 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6953
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006954 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6955 tmp &= ~(7 << 13);
6956 tmp |= (5 << 13);
6957 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006958
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006959 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6960 tmp &= ~(7 << 13);
6961 tmp |= (5 << 13);
6962 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006963
6964 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6965 tmp &= ~0xFF;
6966 tmp |= 0x1C;
6967 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6968
6969 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6970 tmp &= ~0xFF;
6971 tmp |= 0x1C;
6972 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6973
6974 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6975 tmp &= ~(0xFF << 16);
6976 tmp |= (0x1C << 16);
6977 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6978
6979 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6980 tmp &= ~(0xFF << 16);
6981 tmp |= (0x1C << 16);
6982 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6983
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006984 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6985 tmp |= (1 << 27);
6986 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006987
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006988 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6989 tmp |= (1 << 27);
6990 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006991
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006992 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6993 tmp &= ~(0xF << 28);
6994 tmp |= (4 << 28);
6995 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006996
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006997 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6998 tmp &= ~(0xF << 28);
6999 tmp |= (4 << 28);
7000 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007001}
7002
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007003/* Implements 3 different sequences from BSpec chapter "Display iCLK
7004 * Programming" based on the parameters passed:
7005 * - Sequence to enable CLKOUT_DP
7006 * - Sequence to enable CLKOUT_DP without spread
7007 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7008 */
7009static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7010 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007011{
7012 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007013 uint32_t reg, tmp;
7014
7015 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7016 with_spread = true;
7017 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7018 with_fdi, "LP PCH doesn't have FDI\n"))
7019 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007020
7021 mutex_lock(&dev_priv->dpio_lock);
7022
7023 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7024 tmp &= ~SBI_SSCCTL_DISABLE;
7025 tmp |= SBI_SSCCTL_PATHALT;
7026 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7027
7028 udelay(24);
7029
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007030 if (with_spread) {
7031 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7032 tmp &= ~SBI_SSCCTL_PATHALT;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007034
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007035 if (with_fdi) {
7036 lpt_reset_fdi_mphy(dev_priv);
7037 lpt_program_fdi_mphy(dev_priv);
7038 }
7039 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007040
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007041 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7042 SBI_GEN0 : SBI_DBUFF0;
7043 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7044 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7045 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007046
7047 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007048}
7049
Paulo Zanoni47701c32013-07-23 11:19:25 -03007050/* Sequence to disable CLKOUT_DP */
7051static void lpt_disable_clkout_dp(struct drm_device *dev)
7052{
7053 struct drm_i915_private *dev_priv = dev->dev_private;
7054 uint32_t reg, tmp;
7055
7056 mutex_lock(&dev_priv->dpio_lock);
7057
7058 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7059 SBI_GEN0 : SBI_DBUFF0;
7060 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7061 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7062 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7063
7064 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7065 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7066 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7067 tmp |= SBI_SSCCTL_PATHALT;
7068 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7069 udelay(32);
7070 }
7071 tmp |= SBI_SSCCTL_DISABLE;
7072 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7073 }
7074
7075 mutex_unlock(&dev_priv->dpio_lock);
7076}
7077
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007078static void lpt_init_pch_refclk(struct drm_device *dev)
7079{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007080 struct intel_encoder *encoder;
7081 bool has_vga = false;
7082
Damien Lespiaub2784e12014-08-05 11:29:37 +01007083 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007084 switch (encoder->type) {
7085 case INTEL_OUTPUT_ANALOG:
7086 has_vga = true;
7087 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007088 default:
7089 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007090 }
7091 }
7092
Paulo Zanoni47701c32013-07-23 11:19:25 -03007093 if (has_vga)
7094 lpt_enable_clkout_dp(dev, true, true);
7095 else
7096 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007097}
7098
Paulo Zanonidde86e22012-12-01 12:04:25 -02007099/*
7100 * Initialize reference clocks when the driver loads
7101 */
7102void intel_init_pch_refclk(struct drm_device *dev)
7103{
7104 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7105 ironlake_init_pch_refclk(dev);
7106 else if (HAS_PCH_LPT(dev))
7107 lpt_init_pch_refclk(dev);
7108}
7109
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007110static int ironlake_get_refclk(struct drm_crtc *crtc)
7111{
7112 struct drm_device *dev = crtc->dev;
7113 struct drm_i915_private *dev_priv = dev->dev_private;
7114 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007115 int num_connectors = 0;
7116 bool is_lvds = false;
7117
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007118 for_each_intel_encoder(dev, encoder) {
7119 if (encoder->new_crtc != to_intel_crtc(crtc))
7120 continue;
7121
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007122 switch (encoder->type) {
7123 case INTEL_OUTPUT_LVDS:
7124 is_lvds = true;
7125 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007126 default:
7127 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007128 }
7129 num_connectors++;
7130 }
7131
7132 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007133 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007134 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007135 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007136 }
7137
7138 return 120000;
7139}
7140
Daniel Vetter6ff93602013-04-19 11:24:36 +02007141static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007142{
7143 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7145 int pipe = intel_crtc->pipe;
7146 uint32_t val;
7147
Daniel Vetter78114072013-06-13 00:54:57 +02007148 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007150 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007151 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007152 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007153 break;
7154 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007155 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007156 break;
7157 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007158 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007159 break;
7160 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007161 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007162 break;
7163 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007164 /* Case prevented by intel_choose_pipe_bpp_dither. */
7165 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007166 }
7167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007168 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007169 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007171 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007172 val |= PIPECONF_INTERLACED_ILK;
7173 else
7174 val |= PIPECONF_PROGRESSIVE;
7175
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007176 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007177 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007178
Paulo Zanonic8203562012-09-12 10:06:29 -03007179 I915_WRITE(PIPECONF(pipe), val);
7180 POSTING_READ(PIPECONF(pipe));
7181}
7182
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007183/*
7184 * Set up the pipe CSC unit.
7185 *
7186 * Currently only full range RGB to limited range RGB conversion
7187 * is supported, but eventually this should handle various
7188 * RGB<->YCbCr scenarios as well.
7189 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007190static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007191{
7192 struct drm_device *dev = crtc->dev;
7193 struct drm_i915_private *dev_priv = dev->dev_private;
7194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7195 int pipe = intel_crtc->pipe;
7196 uint16_t coeff = 0x7800; /* 1.0 */
7197
7198 /*
7199 * TODO: Check what kind of values actually come out of the pipe
7200 * with these coeff/postoff values and adjust to get the best
7201 * accuracy. Perhaps we even need to take the bpc value into
7202 * consideration.
7203 */
7204
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007205 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007206 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7207
7208 /*
7209 * GY/GU and RY/RU should be the other way around according
7210 * to BSpec, but reality doesn't agree. Just set them up in
7211 * a way that results in the correct picture.
7212 */
7213 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7214 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7215
7216 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7217 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7218
7219 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7220 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7221
7222 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7223 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7224 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7225
7226 if (INTEL_INFO(dev)->gen > 6) {
7227 uint16_t postoff = 0;
7228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007229 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007230 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007231
7232 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7233 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7234 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7235
7236 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7237 } else {
7238 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7239
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007240 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007241 mode |= CSC_BLACK_SCREEN_OFFSET;
7242
7243 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7244 }
7245}
7246
Daniel Vetter6ff93602013-04-19 11:24:36 +02007247static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007248{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007249 struct drm_device *dev = crtc->dev;
7250 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007252 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007253 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007254 uint32_t val;
7255
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007256 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007258 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007259 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7260
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007261 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007262 val |= PIPECONF_INTERLACED_ILK;
7263 else
7264 val |= PIPECONF_PROGRESSIVE;
7265
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007266 I915_WRITE(PIPECONF(cpu_transcoder), val);
7267 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007268
7269 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7270 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007271
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307272 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007273 val = 0;
7274
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007275 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007276 case 18:
7277 val |= PIPEMISC_DITHER_6_BPC;
7278 break;
7279 case 24:
7280 val |= PIPEMISC_DITHER_8_BPC;
7281 break;
7282 case 30:
7283 val |= PIPEMISC_DITHER_10_BPC;
7284 break;
7285 case 36:
7286 val |= PIPEMISC_DITHER_12_BPC;
7287 break;
7288 default:
7289 /* Case prevented by pipe_config_set_bpp. */
7290 BUG();
7291 }
7292
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007293 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007294 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7295
7296 I915_WRITE(PIPEMISC(pipe), val);
7297 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007298}
7299
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007300static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007301 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007302 intel_clock_t *clock,
7303 bool *has_reduced_clock,
7304 intel_clock_t *reduced_clock)
7305{
7306 struct drm_device *dev = crtc->dev;
7307 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007309 int refclk;
7310 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007311 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007312
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007313 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007314
7315 refclk = ironlake_get_refclk(crtc);
7316
7317 /*
7318 * Returns a set of divisors for the desired target clock with the given
7319 * refclk, or FALSE. The returned values represent the clock equation:
7320 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7321 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007322 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007323 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007324 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007325 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007326 if (!ret)
7327 return false;
7328
7329 if (is_lvds && dev_priv->lvds_downclock_avail) {
7330 /*
7331 * Ensure we match the reduced clock's P to the target clock.
7332 * If the clocks don't match, we can't switch the display clock
7333 * by using the FP0/FP1. In such case we will disable the LVDS
7334 * downclock feature.
7335 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007336 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007337 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007338 dev_priv->lvds_downclock,
7339 refclk, clock,
7340 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007341 }
7342
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007343 return true;
7344}
7345
Paulo Zanonid4b19312012-11-29 11:29:32 -02007346int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7347{
7348 /*
7349 * Account for spread spectrum to avoid
7350 * oversubscribing the link. Max center spread
7351 * is 2.5%; use 5% for safety's sake.
7352 */
7353 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007354 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007355}
7356
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007357static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007358{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007359 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007360}
7361
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007362static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007363 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007364 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007365 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007366{
7367 struct drm_crtc *crtc = &intel_crtc->base;
7368 struct drm_device *dev = crtc->dev;
7369 struct drm_i915_private *dev_priv = dev->dev_private;
7370 struct intel_encoder *intel_encoder;
7371 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007372 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007373 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007374
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007375 for_each_intel_encoder(dev, intel_encoder) {
7376 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7377 continue;
7378
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007379 switch (intel_encoder->type) {
7380 case INTEL_OUTPUT_LVDS:
7381 is_lvds = true;
7382 break;
7383 case INTEL_OUTPUT_SDVO:
7384 case INTEL_OUTPUT_HDMI:
7385 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007386 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007387 default:
7388 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007389 }
7390
7391 num_connectors++;
7392 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007393
Chris Wilsonc1858122010-12-03 21:35:48 +00007394 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007395 factor = 21;
7396 if (is_lvds) {
7397 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007398 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007399 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007400 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007401 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007402 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007403
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007404 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007405 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007406
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007407 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7408 *fp2 |= FP_CB_TUNE;
7409
Chris Wilson5eddb702010-09-11 13:48:45 +01007410 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007411
Eric Anholta07d6782011-03-30 13:01:08 -07007412 if (is_lvds)
7413 dpll |= DPLLB_MODE_LVDS;
7414 else
7415 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007416
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007417 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007418 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007419
7420 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007421 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007422 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007423 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
Eric Anholta07d6782011-03-30 13:01:08 -07007425 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007426 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007427 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007428 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007429
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007430 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007431 case 5:
7432 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7433 break;
7434 case 7:
7435 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7436 break;
7437 case 10:
7438 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7439 break;
7440 case 14:
7441 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7442 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007443 }
7444
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007445 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007446 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007447 else
7448 dpll |= PLL_REF_INPUT_DREFCLK;
7449
Daniel Vetter959e16d2013-06-05 13:34:21 +02007450 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007451}
7452
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007453static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7454 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007455{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007456 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007457 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007458 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007459 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007460 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007461 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007462
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007463 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007464
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007465 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7466 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7467
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007468 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007469 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007470 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007471 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7472 return -EINVAL;
7473 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007474 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007475 if (!crtc_state->clock_set) {
7476 crtc_state->dpll.n = clock.n;
7477 crtc_state->dpll.m1 = clock.m1;
7478 crtc_state->dpll.m2 = clock.m2;
7479 crtc_state->dpll.p1 = clock.p1;
7480 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007481 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007482
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007483 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007484 if (crtc_state->has_pch_encoder) {
7485 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007486 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007487 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007488
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007489 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007490 &fp, &reduced_clock,
7491 has_reduced_clock ? &fp2 : NULL);
7492
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007493 crtc_state->dpll_hw_state.dpll = dpll;
7494 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007495 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007496 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007497 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007498 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007499
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007500 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007501 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007502 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007503 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007504 return -EINVAL;
7505 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007506 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007507
Jani Nikulad330a952014-01-21 11:24:25 +02007508 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007509 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007510 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007511 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007512
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007513 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007514}
7515
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007516static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7517 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007518{
7519 struct drm_device *dev = crtc->base.dev;
7520 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007521 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007522
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007523 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7524 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7525 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7526 & ~TU_SIZE_MASK;
7527 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7528 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7529 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7530}
7531
7532static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7533 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007534 struct intel_link_m_n *m_n,
7535 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007536{
7537 struct drm_device *dev = crtc->base.dev;
7538 struct drm_i915_private *dev_priv = dev->dev_private;
7539 enum pipe pipe = crtc->pipe;
7540
7541 if (INTEL_INFO(dev)->gen >= 5) {
7542 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7543 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7544 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7545 & ~TU_SIZE_MASK;
7546 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7547 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7548 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007549 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7550 * gen < 8) and if DRRS is supported (to make sure the
7551 * registers are not unnecessarily read).
7552 */
7553 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007554 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007555 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7556 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7557 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7558 & ~TU_SIZE_MASK;
7559 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7560 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7561 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7562 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007563 } else {
7564 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7565 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7566 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7567 & ~TU_SIZE_MASK;
7568 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7569 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7570 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7571 }
7572}
7573
7574void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007575 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007576{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007577 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007578 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7579 else
7580 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007581 &pipe_config->dp_m_n,
7582 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007583}
7584
Daniel Vetter72419202013-04-04 13:28:53 +02007585static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007586 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007587{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007588 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007589 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007590}
7591
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007592static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007593 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007594{
7595 struct drm_device *dev = crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 uint32_t tmp;
7598
7599 tmp = I915_READ(PS_CTL(crtc->pipe));
7600
7601 if (tmp & PS_ENABLE) {
7602 pipe_config->pch_pfit.enabled = true;
7603 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7604 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7605 }
7606}
7607
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007608static void
7609skylake_get_initial_plane_config(struct intel_crtc *crtc,
7610 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007611{
7612 struct drm_device *dev = crtc->base.dev;
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614 u32 val, base, offset, stride_mult;
7615 int pipe = crtc->pipe;
7616 int fourcc, pixel_format;
7617 int aligned_height;
7618 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007619 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007620
Damien Lespiaud9806c92015-01-21 14:07:19 +00007621 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007622 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007623 DRM_DEBUG_KMS("failed to alloc fb\n");
7624 return;
7625 }
7626
Damien Lespiau1b842c82015-01-21 13:50:54 +00007627 fb = &intel_fb->base;
7628
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007629 val = I915_READ(PLANE_CTL(pipe, 0));
7630 if (val & PLANE_CTL_TILED_MASK)
7631 plane_config->tiling = I915_TILING_X;
7632
7633 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7634 fourcc = skl_format_to_fourcc(pixel_format,
7635 val & PLANE_CTL_ORDER_RGBX,
7636 val & PLANE_CTL_ALPHA_MASK);
7637 fb->pixel_format = fourcc;
7638 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7639
7640 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7641 plane_config->base = base;
7642
7643 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7644
7645 val = I915_READ(PLANE_SIZE(pipe, 0));
7646 fb->height = ((val >> 16) & 0xfff) + 1;
7647 fb->width = ((val >> 0) & 0x1fff) + 1;
7648
7649 val = I915_READ(PLANE_STRIDE(pipe, 0));
7650 switch (plane_config->tiling) {
7651 case I915_TILING_NONE:
7652 stride_mult = 64;
7653 break;
7654 case I915_TILING_X:
7655 stride_mult = 512;
7656 break;
7657 default:
7658 MISSING_CASE(plane_config->tiling);
7659 goto error;
7660 }
7661 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7662
7663 aligned_height = intel_fb_align_height(dev, fb->height,
7664 plane_config->tiling);
7665
7666 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7667
7668 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7669 pipe_name(pipe), fb->width, fb->height,
7670 fb->bits_per_pixel, base, fb->pitches[0],
7671 plane_config->size);
7672
7673 crtc->base.primary->fb = fb;
7674 return;
7675
7676error:
7677 kfree(fb);
7678}
7679
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007680static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007681 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007682{
7683 struct drm_device *dev = crtc->base.dev;
7684 struct drm_i915_private *dev_priv = dev->dev_private;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(PF_CTL(crtc->pipe));
7688
7689 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007690 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007691 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7692 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007693
7694 /* We currently do not free assignements of panel fitters on
7695 * ivb/hsw (since we don't use the higher upscaling modes which
7696 * differentiates them) so just WARN about this case for now. */
7697 if (IS_GEN7(dev)) {
7698 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7699 PF_PIPE_SEL_IVB(crtc->pipe));
7700 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007701 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007702}
7703
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007704static void
7705ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7706 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007707{
7708 struct drm_device *dev = crtc->base.dev;
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007711 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007712 int fourcc, pixel_format;
7713 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007714 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007715 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007716
Damien Lespiaud9806c92015-01-21 14:07:19 +00007717 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007718 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007719 DRM_DEBUG_KMS("failed to alloc fb\n");
7720 return;
7721 }
7722
Damien Lespiau1b842c82015-01-21 13:50:54 +00007723 fb = &intel_fb->base;
7724
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007725 val = I915_READ(DSPCNTR(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007726
7727 if (INTEL_INFO(dev)->gen >= 4)
7728 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00007729 plane_config->tiling = I915_TILING_X;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007730
7731 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007732 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007733 fb->pixel_format = fourcc;
7734 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007735
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007736 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007737 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007738 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007739 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007740 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007741 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007742 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007743 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007744 }
7745 plane_config->base = base;
7746
7747 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007748 fb->width = ((val >> 16) & 0xfff) + 1;
7749 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007750
7751 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007752 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007753
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007754 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00007755 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007756
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007757 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007758
Damien Lespiau2844a922015-01-20 12:51:48 +00007759 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7760 pipe_name(pipe), fb->width, fb->height,
7761 fb->bits_per_pixel, base, fb->pitches[0],
7762 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007763
7764 crtc->base.primary->fb = fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007765}
7766
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007767static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007768 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007769{
7770 struct drm_device *dev = crtc->base.dev;
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772 uint32_t tmp;
7773
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007774 if (!intel_display_power_is_enabled(dev_priv,
7775 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007776 return false;
7777
Daniel Vettere143a212013-07-04 12:01:15 +02007778 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007779 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007780
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007781 tmp = I915_READ(PIPECONF(crtc->pipe));
7782 if (!(tmp & PIPECONF_ENABLE))
7783 return false;
7784
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007785 switch (tmp & PIPECONF_BPC_MASK) {
7786 case PIPECONF_6BPC:
7787 pipe_config->pipe_bpp = 18;
7788 break;
7789 case PIPECONF_8BPC:
7790 pipe_config->pipe_bpp = 24;
7791 break;
7792 case PIPECONF_10BPC:
7793 pipe_config->pipe_bpp = 30;
7794 break;
7795 case PIPECONF_12BPC:
7796 pipe_config->pipe_bpp = 36;
7797 break;
7798 default:
7799 break;
7800 }
7801
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007802 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7803 pipe_config->limited_color_range = true;
7804
Daniel Vetterab9412b2013-05-03 11:49:46 +02007805 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007806 struct intel_shared_dpll *pll;
7807
Daniel Vetter88adfff2013-03-28 10:42:01 +01007808 pipe_config->has_pch_encoder = true;
7809
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007810 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7811 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7812 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007813
7814 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007815
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007816 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007817 pipe_config->shared_dpll =
7818 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007819 } else {
7820 tmp = I915_READ(PCH_DPLL_SEL);
7821 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7822 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7823 else
7824 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7825 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007826
7827 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7828
7829 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7830 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007831
7832 tmp = pipe_config->dpll_hw_state.dpll;
7833 pipe_config->pixel_multiplier =
7834 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7835 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007836
7837 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007838 } else {
7839 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007840 }
7841
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007842 intel_get_pipe_timings(crtc, pipe_config);
7843
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007844 ironlake_get_pfit_config(crtc, pipe_config);
7845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007846 return true;
7847}
7848
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007849static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7850{
7851 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007852 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007853
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007854 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007855 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007856 pipe_name(crtc->pipe));
7857
Rob Clarke2c719b2014-12-15 13:56:32 -05007858 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7859 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7860 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7861 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7862 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7863 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007864 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007865 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007866 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007867 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007868 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007869 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007870 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007871 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007872 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007873
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007874 /*
7875 * In theory we can still leave IRQs enabled, as long as only the HPD
7876 * interrupts remain enabled. We used to check for that, but since it's
7877 * gen-specific and since we only disable LCPLL after we fully disable
7878 * the interrupts, the check below should be enough.
7879 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007880 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007881}
7882
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007883static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7884{
7885 struct drm_device *dev = dev_priv->dev;
7886
7887 if (IS_HASWELL(dev))
7888 return I915_READ(D_COMP_HSW);
7889 else
7890 return I915_READ(D_COMP_BDW);
7891}
7892
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007893static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7894{
7895 struct drm_device *dev = dev_priv->dev;
7896
7897 if (IS_HASWELL(dev)) {
7898 mutex_lock(&dev_priv->rps.hw_lock);
7899 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7900 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007901 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007902 mutex_unlock(&dev_priv->rps.hw_lock);
7903 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007904 I915_WRITE(D_COMP_BDW, val);
7905 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007906 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007907}
7908
7909/*
7910 * This function implements pieces of two sequences from BSpec:
7911 * - Sequence for display software to disable LCPLL
7912 * - Sequence for display software to allow package C8+
7913 * The steps implemented here are just the steps that actually touch the LCPLL
7914 * register. Callers should take care of disabling all the display engine
7915 * functions, doing the mode unset, fixing interrupts, etc.
7916 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007917static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7918 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007919{
7920 uint32_t val;
7921
7922 assert_can_disable_lcpll(dev_priv);
7923
7924 val = I915_READ(LCPLL_CTL);
7925
7926 if (switch_to_fclk) {
7927 val |= LCPLL_CD_SOURCE_FCLK;
7928 I915_WRITE(LCPLL_CTL, val);
7929
7930 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7931 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7932 DRM_ERROR("Switching to FCLK failed\n");
7933
7934 val = I915_READ(LCPLL_CTL);
7935 }
7936
7937 val |= LCPLL_PLL_DISABLE;
7938 I915_WRITE(LCPLL_CTL, val);
7939 POSTING_READ(LCPLL_CTL);
7940
7941 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7942 DRM_ERROR("LCPLL still locked\n");
7943
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007944 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007945 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007946 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007947 ndelay(100);
7948
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007949 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7950 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007951 DRM_ERROR("D_COMP RCOMP still in progress\n");
7952
7953 if (allow_power_down) {
7954 val = I915_READ(LCPLL_CTL);
7955 val |= LCPLL_POWER_DOWN_ALLOW;
7956 I915_WRITE(LCPLL_CTL, val);
7957 POSTING_READ(LCPLL_CTL);
7958 }
7959}
7960
7961/*
7962 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7963 * source.
7964 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007965static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007966{
7967 uint32_t val;
7968
7969 val = I915_READ(LCPLL_CTL);
7970
7971 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7972 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7973 return;
7974
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007975 /*
7976 * Make sure we're not on PC8 state before disabling PC8, otherwise
7977 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007978 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007979 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007980
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007981 if (val & LCPLL_POWER_DOWN_ALLOW) {
7982 val &= ~LCPLL_POWER_DOWN_ALLOW;
7983 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007984 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007985 }
7986
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007987 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007988 val |= D_COMP_COMP_FORCE;
7989 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007990 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007991
7992 val = I915_READ(LCPLL_CTL);
7993 val &= ~LCPLL_PLL_DISABLE;
7994 I915_WRITE(LCPLL_CTL, val);
7995
7996 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7997 DRM_ERROR("LCPLL not locked yet\n");
7998
7999 if (val & LCPLL_CD_SOURCE_FCLK) {
8000 val = I915_READ(LCPLL_CTL);
8001 val &= ~LCPLL_CD_SOURCE_FCLK;
8002 I915_WRITE(LCPLL_CTL, val);
8003
8004 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8005 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8006 DRM_ERROR("Switching back to LCPLL failed\n");
8007 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008008
Mika Kuoppala59bad942015-01-16 11:34:40 +02008009 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008010}
8011
Paulo Zanoni765dab62014-03-07 20:08:18 -03008012/*
8013 * Package states C8 and deeper are really deep PC states that can only be
8014 * reached when all the devices on the system allow it, so even if the graphics
8015 * device allows PC8+, it doesn't mean the system will actually get to these
8016 * states. Our driver only allows PC8+ when going into runtime PM.
8017 *
8018 * The requirements for PC8+ are that all the outputs are disabled, the power
8019 * well is disabled and most interrupts are disabled, and these are also
8020 * requirements for runtime PM. When these conditions are met, we manually do
8021 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8022 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8023 * hang the machine.
8024 *
8025 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8026 * the state of some registers, so when we come back from PC8+ we need to
8027 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8028 * need to take care of the registers kept by RC6. Notice that this happens even
8029 * if we don't put the device in PCI D3 state (which is what currently happens
8030 * because of the runtime PM support).
8031 *
8032 * For more, read "Display Sequences for Package C8" on the hardware
8033 * documentation.
8034 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008035void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008036{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008037 struct drm_device *dev = dev_priv->dev;
8038 uint32_t val;
8039
Paulo Zanonic67a4702013-08-19 13:18:09 -03008040 DRM_DEBUG_KMS("Enabling package C8+\n");
8041
Paulo Zanonic67a4702013-08-19 13:18:09 -03008042 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8043 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8044 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8045 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8046 }
8047
8048 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008049 hsw_disable_lcpll(dev_priv, true, true);
8050}
8051
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008052void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008053{
8054 struct drm_device *dev = dev_priv->dev;
8055 uint32_t val;
8056
Paulo Zanonic67a4702013-08-19 13:18:09 -03008057 DRM_DEBUG_KMS("Disabling package C8+\n");
8058
8059 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008060 lpt_init_pch_refclk(dev);
8061
8062 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8063 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8064 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8065 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8066 }
8067
8068 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008069}
8070
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008071static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8072 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008073{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008074 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008075 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008076
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008077 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008078
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008079 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008080}
8081
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008082static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8083 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008084 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008085{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008086 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008087
8088 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8089 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8090
8091 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008092 case SKL_DPLL0:
8093 /*
8094 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8095 * of the shared DPLL framework and thus needs to be read out
8096 * separately
8097 */
8098 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8099 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8100 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008101 case SKL_DPLL1:
8102 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8103 break;
8104 case SKL_DPLL2:
8105 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8106 break;
8107 case SKL_DPLL3:
8108 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8109 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008110 }
8111}
8112
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008113static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8114 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008115 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008116{
8117 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8118
8119 switch (pipe_config->ddi_pll_sel) {
8120 case PORT_CLK_SEL_WRPLL1:
8121 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8122 break;
8123 case PORT_CLK_SEL_WRPLL2:
8124 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8125 break;
8126 }
8127}
8128
Daniel Vetter26804af2014-06-25 22:01:55 +03008129static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008130 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008131{
8132 struct drm_device *dev = crtc->base.dev;
8133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008134 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008135 enum port port;
8136 uint32_t tmp;
8137
8138 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8139
8140 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8141
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008142 if (IS_SKYLAKE(dev))
8143 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8144 else
8145 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008146
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008147 if (pipe_config->shared_dpll >= 0) {
8148 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8149
8150 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8151 &pipe_config->dpll_hw_state));
8152 }
8153
Daniel Vetter26804af2014-06-25 22:01:55 +03008154 /*
8155 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8156 * DDI E. So just check whether this pipe is wired to DDI E and whether
8157 * the PCH transcoder is on.
8158 */
Damien Lespiauca370452013-12-03 13:56:24 +00008159 if (INTEL_INFO(dev)->gen < 9 &&
8160 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008161 pipe_config->has_pch_encoder = true;
8162
8163 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8164 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8165 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8166
8167 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8168 }
8169}
8170
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008171static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008172 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008173{
8174 struct drm_device *dev = crtc->base.dev;
8175 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008176 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008177 uint32_t tmp;
8178
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008179 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008180 POWER_DOMAIN_PIPE(crtc->pipe)))
8181 return false;
8182
Daniel Vettere143a212013-07-04 12:01:15 +02008183 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008184 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8185
Daniel Vettereccb1402013-05-22 00:50:22 +02008186 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8187 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8188 enum pipe trans_edp_pipe;
8189 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8190 default:
8191 WARN(1, "unknown pipe linked to edp transcoder\n");
8192 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8193 case TRANS_DDI_EDP_INPUT_A_ON:
8194 trans_edp_pipe = PIPE_A;
8195 break;
8196 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8197 trans_edp_pipe = PIPE_B;
8198 break;
8199 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8200 trans_edp_pipe = PIPE_C;
8201 break;
8202 }
8203
8204 if (trans_edp_pipe == crtc->pipe)
8205 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8206 }
8207
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008208 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008209 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008210 return false;
8211
Daniel Vettereccb1402013-05-22 00:50:22 +02008212 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008213 if (!(tmp & PIPECONF_ENABLE))
8214 return false;
8215
Daniel Vetter26804af2014-06-25 22:01:55 +03008216 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008217
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008218 intel_get_pipe_timings(crtc, pipe_config);
8219
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008220 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008221 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8222 if (IS_SKYLAKE(dev))
8223 skylake_get_pfit_config(crtc, pipe_config);
8224 else
8225 ironlake_get_pfit_config(crtc, pipe_config);
8226 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008227
Jesse Barnese59150d2014-01-07 13:30:45 -08008228 if (IS_HASWELL(dev))
8229 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8230 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008231
Clint Taylorebb69c92014-09-30 10:30:22 -07008232 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8233 pipe_config->pixel_multiplier =
8234 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8235 } else {
8236 pipe_config->pixel_multiplier = 1;
8237 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008238
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008239 return true;
8240}
8241
Chris Wilson560b85b2010-08-07 11:01:38 +01008242static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8243{
8244 struct drm_device *dev = crtc->dev;
8245 struct drm_i915_private *dev_priv = dev->dev_private;
8246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008247 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008248
Ville Syrjälädc41c152014-08-13 11:57:05 +03008249 if (base) {
8250 unsigned int width = intel_crtc->cursor_width;
8251 unsigned int height = intel_crtc->cursor_height;
8252 unsigned int stride = roundup_pow_of_two(width) * 4;
8253
8254 switch (stride) {
8255 default:
8256 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8257 width, stride);
8258 stride = 256;
8259 /* fallthrough */
8260 case 256:
8261 case 512:
8262 case 1024:
8263 case 2048:
8264 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008265 }
8266
Ville Syrjälädc41c152014-08-13 11:57:05 +03008267 cntl |= CURSOR_ENABLE |
8268 CURSOR_GAMMA_ENABLE |
8269 CURSOR_FORMAT_ARGB |
8270 CURSOR_STRIDE(stride);
8271
8272 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008273 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008274
Ville Syrjälädc41c152014-08-13 11:57:05 +03008275 if (intel_crtc->cursor_cntl != 0 &&
8276 (intel_crtc->cursor_base != base ||
8277 intel_crtc->cursor_size != size ||
8278 intel_crtc->cursor_cntl != cntl)) {
8279 /* On these chipsets we can only modify the base/size/stride
8280 * whilst the cursor is disabled.
8281 */
8282 I915_WRITE(_CURACNTR, 0);
8283 POSTING_READ(_CURACNTR);
8284 intel_crtc->cursor_cntl = 0;
8285 }
8286
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008287 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008288 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008289 intel_crtc->cursor_base = base;
8290 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008291
8292 if (intel_crtc->cursor_size != size) {
8293 I915_WRITE(CURSIZE, size);
8294 intel_crtc->cursor_size = size;
8295 }
8296
Chris Wilson4b0e3332014-05-30 16:35:26 +03008297 if (intel_crtc->cursor_cntl != cntl) {
8298 I915_WRITE(_CURACNTR, cntl);
8299 POSTING_READ(_CURACNTR);
8300 intel_crtc->cursor_cntl = cntl;
8301 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008302}
8303
8304static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8305{
8306 struct drm_device *dev = crtc->dev;
8307 struct drm_i915_private *dev_priv = dev->dev_private;
8308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8309 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008310 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008311
Chris Wilson4b0e3332014-05-30 16:35:26 +03008312 cntl = 0;
8313 if (base) {
8314 cntl = MCURSOR_GAMMA_ENABLE;
8315 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308316 case 64:
8317 cntl |= CURSOR_MODE_64_ARGB_AX;
8318 break;
8319 case 128:
8320 cntl |= CURSOR_MODE_128_ARGB_AX;
8321 break;
8322 case 256:
8323 cntl |= CURSOR_MODE_256_ARGB_AX;
8324 break;
8325 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008326 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308327 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008328 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008329 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008330
8331 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8332 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008333 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008334
Matt Roper8e7d6882015-01-21 16:35:41 -08008335 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008336 cntl |= CURSOR_ROTATE_180;
8337
Chris Wilson4b0e3332014-05-30 16:35:26 +03008338 if (intel_crtc->cursor_cntl != cntl) {
8339 I915_WRITE(CURCNTR(pipe), cntl);
8340 POSTING_READ(CURCNTR(pipe));
8341 intel_crtc->cursor_cntl = cntl;
8342 }
8343
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008344 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008345 I915_WRITE(CURBASE(pipe), base);
8346 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008347
8348 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008349}
8350
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008351/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008352static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8353 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008354{
8355 struct drm_device *dev = crtc->dev;
8356 struct drm_i915_private *dev_priv = dev->dev_private;
8357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8358 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008359 int x = crtc->cursor_x;
8360 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008361 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008362
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008363 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008364 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008365
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008366 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008367 base = 0;
8368
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008369 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008370 base = 0;
8371
8372 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008373 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008374 base = 0;
8375
8376 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8377 x = -x;
8378 }
8379 pos |= x << CURSOR_X_SHIFT;
8380
8381 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008382 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008383 base = 0;
8384
8385 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8386 y = -y;
8387 }
8388 pos |= y << CURSOR_Y_SHIFT;
8389
Chris Wilson4b0e3332014-05-30 16:35:26 +03008390 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008391 return;
8392
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008393 I915_WRITE(CURPOS(pipe), pos);
8394
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008395 /* ILK+ do this automagically */
8396 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008397 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008398 base += (intel_crtc->cursor_height *
8399 intel_crtc->cursor_width - 1) * 4;
8400 }
8401
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008402 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008403 i845_update_cursor(crtc, base);
8404 else
8405 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008406}
8407
Ville Syrjälädc41c152014-08-13 11:57:05 +03008408static bool cursor_size_ok(struct drm_device *dev,
8409 uint32_t width, uint32_t height)
8410{
8411 if (width == 0 || height == 0)
8412 return false;
8413
8414 /*
8415 * 845g/865g are special in that they are only limited by
8416 * the width of their cursors, the height is arbitrary up to
8417 * the precision of the register. Everything else requires
8418 * square cursors, limited to a few power-of-two sizes.
8419 */
8420 if (IS_845G(dev) || IS_I865G(dev)) {
8421 if ((width & 63) != 0)
8422 return false;
8423
8424 if (width > (IS_845G(dev) ? 64 : 512))
8425 return false;
8426
8427 if (height > 1023)
8428 return false;
8429 } else {
8430 switch (width | height) {
8431 case 256:
8432 case 128:
8433 if (IS_GEN2(dev))
8434 return false;
8435 case 64:
8436 break;
8437 default:
8438 return false;
8439 }
8440 }
8441
8442 return true;
8443}
8444
Jesse Barnes79e53942008-11-07 14:24:08 -08008445static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008446 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008447{
James Simmons72034252010-08-03 01:33:19 +01008448 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008450
James Simmons72034252010-08-03 01:33:19 +01008451 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 intel_crtc->lut_r[i] = red[i] >> 8;
8453 intel_crtc->lut_g[i] = green[i] >> 8;
8454 intel_crtc->lut_b[i] = blue[i] >> 8;
8455 }
8456
8457 intel_crtc_load_lut(crtc);
8458}
8459
Jesse Barnes79e53942008-11-07 14:24:08 -08008460/* VESA 640x480x72Hz mode to set on the pipe */
8461static struct drm_display_mode load_detect_mode = {
8462 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8463 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8464};
8465
Daniel Vettera8bb6812014-02-10 18:00:39 +01008466struct drm_framebuffer *
8467__intel_framebuffer_create(struct drm_device *dev,
8468 struct drm_mode_fb_cmd2 *mode_cmd,
8469 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008470{
8471 struct intel_framebuffer *intel_fb;
8472 int ret;
8473
8474 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8475 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008476 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008477 return ERR_PTR(-ENOMEM);
8478 }
8479
8480 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008481 if (ret)
8482 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008483
8484 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008485err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008486 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008487 kfree(intel_fb);
8488
8489 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008490}
8491
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008492static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008493intel_framebuffer_create(struct drm_device *dev,
8494 struct drm_mode_fb_cmd2 *mode_cmd,
8495 struct drm_i915_gem_object *obj)
8496{
8497 struct drm_framebuffer *fb;
8498 int ret;
8499
8500 ret = i915_mutex_lock_interruptible(dev);
8501 if (ret)
8502 return ERR_PTR(ret);
8503 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8504 mutex_unlock(&dev->struct_mutex);
8505
8506 return fb;
8507}
8508
Chris Wilsond2dff872011-04-19 08:36:26 +01008509static u32
8510intel_framebuffer_pitch_for_width(int width, int bpp)
8511{
8512 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8513 return ALIGN(pitch, 64);
8514}
8515
8516static u32
8517intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8518{
8519 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008520 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008521}
8522
8523static struct drm_framebuffer *
8524intel_framebuffer_create_for_mode(struct drm_device *dev,
8525 struct drm_display_mode *mode,
8526 int depth, int bpp)
8527{
8528 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008529 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008530
8531 obj = i915_gem_alloc_object(dev,
8532 intel_framebuffer_size_for_mode(mode, bpp));
8533 if (obj == NULL)
8534 return ERR_PTR(-ENOMEM);
8535
8536 mode_cmd.width = mode->hdisplay;
8537 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008538 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8539 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008540 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008541
8542 return intel_framebuffer_create(dev, &mode_cmd, obj);
8543}
8544
8545static struct drm_framebuffer *
8546mode_fits_in_fbdev(struct drm_device *dev,
8547 struct drm_display_mode *mode)
8548{
Daniel Vetter4520f532013-10-09 09:18:51 +02008549#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008550 struct drm_i915_private *dev_priv = dev->dev_private;
8551 struct drm_i915_gem_object *obj;
8552 struct drm_framebuffer *fb;
8553
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008554 if (!dev_priv->fbdev)
8555 return NULL;
8556
8557 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008558 return NULL;
8559
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008560 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008561 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008562
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008563 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008564 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8565 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008566 return NULL;
8567
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008568 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008569 return NULL;
8570
8571 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008572#else
8573 return NULL;
8574#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008575}
8576
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008577bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008578 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008579 struct intel_load_detect_pipe *old,
8580 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008581{
8582 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008583 struct intel_encoder *intel_encoder =
8584 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008585 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008586 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008587 struct drm_crtc *crtc = NULL;
8588 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008589 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008590 struct drm_mode_config *config = &dev->mode_config;
8591 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008592
Chris Wilsond2dff872011-04-19 08:36:26 +01008593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008594 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008595 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008596
Rob Clark51fd3712013-11-19 12:10:12 -05008597retry:
8598 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8599 if (ret)
8600 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008601
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 /*
8603 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008604 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008605 * - if the connector already has an assigned crtc, use it (but make
8606 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008607 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008608 * - try to find the first unused crtc that can drive this connector,
8609 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008610 */
8611
8612 /* See if we already have a CRTC for this connector */
8613 if (encoder->crtc) {
8614 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008615
Rob Clark51fd3712013-11-19 12:10:12 -05008616 ret = drm_modeset_lock(&crtc->mutex, ctx);
8617 if (ret)
8618 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008619 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8620 if (ret)
8621 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008622
Daniel Vetter24218aa2012-08-12 19:27:11 +02008623 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008624 old->load_detect_temp = false;
8625
8626 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008627 if (connector->dpms != DRM_MODE_DPMS_ON)
8628 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008629
Chris Wilson71731882011-04-19 23:10:58 +01008630 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008631 }
8632
8633 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008634 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008635 i++;
8636 if (!(encoder->possible_crtcs & (1 << i)))
8637 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008638 if (possible_crtc->enabled)
8639 continue;
8640 /* This can occur when applying the pipe A quirk on resume. */
8641 if (to_intel_crtc(possible_crtc)->new_enabled)
8642 continue;
8643
8644 crtc = possible_crtc;
8645 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008646 }
8647
8648 /*
8649 * If we didn't find an unused CRTC, don't use any.
8650 */
8651 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008652 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008653 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008654 }
8655
Rob Clark51fd3712013-11-19 12:10:12 -05008656 ret = drm_modeset_lock(&crtc->mutex, ctx);
8657 if (ret)
8658 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008659 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8660 if (ret)
8661 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008662 intel_encoder->new_crtc = to_intel_crtc(crtc);
8663 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008664
8665 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008666 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008667 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008668 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008669 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008670 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008671
Chris Wilson64927112011-04-20 07:25:26 +01008672 if (!mode)
8673 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674
Chris Wilsond2dff872011-04-19 08:36:26 +01008675 /* We need a framebuffer large enough to accommodate all accesses
8676 * that the plane may generate whilst we perform load detection.
8677 * We can not rely on the fbcon either being present (we get called
8678 * during its initialisation to detect all boot displays, or it may
8679 * not even exist) or that it is large enough to satisfy the
8680 * requested mode.
8681 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008682 fb = mode_fits_in_fbdev(dev, mode);
8683 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008684 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008685 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8686 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008687 } else
8688 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008689 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008690 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008691 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008693
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008694 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008695 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008696 if (old->release_fb)
8697 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008698 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008699 }
Chris Wilson71731882011-04-19 23:10:58 +01008700
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008702 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008703 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008704
8705 fail:
8706 intel_crtc->new_enabled = crtc->enabled;
8707 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008708 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008709 else
8710 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008711fail_unlock:
8712 if (ret == -EDEADLK) {
8713 drm_modeset_backoff(ctx);
8714 goto retry;
8715 }
8716
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008717 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008718}
8719
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008720void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008721 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008722{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008723 struct intel_encoder *intel_encoder =
8724 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008725 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008726 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008728
Chris Wilsond2dff872011-04-19 08:36:26 +01008729 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008730 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008731 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008732
Chris Wilson8261b192011-04-19 23:18:09 +01008733 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008734 to_intel_connector(connector)->new_encoder = NULL;
8735 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008736 intel_crtc->new_enabled = false;
8737 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008738 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008739
Daniel Vetter36206362012-12-10 20:42:17 +01008740 if (old->release_fb) {
8741 drm_framebuffer_unregister_private(old->release_fb);
8742 drm_framebuffer_unreference(old->release_fb);
8743 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008744
Chris Wilson0622a532011-04-21 09:32:11 +01008745 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 }
8747
Eric Anholtc751ce42010-03-25 11:48:48 -07008748 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008749 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8750 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008751}
8752
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008753static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008754 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008755{
8756 struct drm_i915_private *dev_priv = dev->dev_private;
8757 u32 dpll = pipe_config->dpll_hw_state.dpll;
8758
8759 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008760 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008761 else if (HAS_PCH_SPLIT(dev))
8762 return 120000;
8763 else if (!IS_GEN2(dev))
8764 return 96000;
8765 else
8766 return 48000;
8767}
8768
Jesse Barnes79e53942008-11-07 14:24:08 -08008769/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008770static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008771 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008772{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008773 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008775 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008776 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008777 u32 fp;
8778 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008779 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008780
8781 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008782 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008784 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008785
8786 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008787 if (IS_PINEVIEW(dev)) {
8788 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8789 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008790 } else {
8791 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8792 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8793 }
8794
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008795 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008796 if (IS_PINEVIEW(dev))
8797 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8798 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008799 else
8800 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 DPLL_FPA01_P1_POST_DIV_SHIFT);
8802
8803 switch (dpll & DPLL_MODE_MASK) {
8804 case DPLLB_MODE_DAC_SERIAL:
8805 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8806 5 : 10;
8807 break;
8808 case DPLLB_MODE_LVDS:
8809 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8810 7 : 14;
8811 break;
8812 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008813 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008815 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 }
8817
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008818 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008819 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008820 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008821 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008822 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008823 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008824 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008825
8826 if (is_lvds) {
8827 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8828 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008829
8830 if (lvds & LVDS_CLKB_POWER_UP)
8831 clock.p2 = 7;
8832 else
8833 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 } else {
8835 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8836 clock.p1 = 2;
8837 else {
8838 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8839 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8840 }
8841 if (dpll & PLL_P2_DIVIDE_BY_4)
8842 clock.p2 = 4;
8843 else
8844 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008845 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008846
8847 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008848 }
8849
Ville Syrjälä18442d02013-09-13 16:00:08 +03008850 /*
8851 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008852 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008853 * encoder's get_config() function.
8854 */
8855 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008856}
8857
Ville Syrjälä6878da02013-09-13 15:59:11 +03008858int intel_dotclock_calculate(int link_freq,
8859 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008860{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008861 /*
8862 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008863 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008864 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008865 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008866 *
8867 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008868 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008869 */
8870
Ville Syrjälä6878da02013-09-13 15:59:11 +03008871 if (!m_n->link_n)
8872 return 0;
8873
8874 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8875}
8876
Ville Syrjälä18442d02013-09-13 16:00:08 +03008877static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008878 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008879{
8880 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008881
8882 /* read out port_clock from the DPLL */
8883 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008884
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008885 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008886 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008887 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008888 * agree once we know their relationship in the encoder's
8889 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008890 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008891 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008892 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8893 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008894}
8895
8896/** Returns the currently programmed mode of the given pipe. */
8897struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8898 struct drm_crtc *crtc)
8899{
Jesse Barnes548f2452011-02-17 10:40:53 -08008900 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008902 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008904 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008905 int htot = I915_READ(HTOTAL(cpu_transcoder));
8906 int hsync = I915_READ(HSYNC(cpu_transcoder));
8907 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8908 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008909 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
8911 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8912 if (!mode)
8913 return NULL;
8914
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008915 /*
8916 * Construct a pipe_config sufficient for getting the clock info
8917 * back out of crtc_clock_get.
8918 *
8919 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8920 * to use a real value here instead.
8921 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008922 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008923 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008924 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8925 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8926 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008927 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8928
Ville Syrjälä773ae032013-09-23 17:48:20 +03008929 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 mode->hdisplay = (htot & 0xffff) + 1;
8931 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8932 mode->hsync_start = (hsync & 0xffff) + 1;
8933 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8934 mode->vdisplay = (vtot & 0xffff) + 1;
8935 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8936 mode->vsync_start = (vsync & 0xffff) + 1;
8937 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8938
8939 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008940
8941 return mode;
8942}
8943
Jesse Barnes652c3932009-08-17 13:31:43 -07008944static void intel_decrease_pllclock(struct drm_crtc *crtc)
8945{
8946 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008947 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008949
Sonika Jindalbaff2962014-07-22 11:16:35 +05308950 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008951 return;
8952
8953 if (!dev_priv->lvds_downclock_avail)
8954 return;
8955
8956 /*
8957 * Since this is called by a timer, we should never get here in
8958 * the manual case.
8959 */
8960 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008961 int pipe = intel_crtc->pipe;
8962 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008963 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008964
Zhao Yakui44d98a62009-10-09 11:39:40 +08008965 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008966
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008967 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008968
Chris Wilson074b5e12012-05-02 12:07:06 +01008969 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008970 dpll |= DISPLAY_RATE_SELECT_FPA1;
8971 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008972 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008973 dpll = I915_READ(dpll_reg);
8974 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008975 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008976 }
8977
8978}
8979
Chris Wilsonf047e392012-07-21 12:31:41 +01008980void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008981{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008982 struct drm_i915_private *dev_priv = dev->dev_private;
8983
Chris Wilsonf62a0072014-02-21 17:55:39 +00008984 if (dev_priv->mm.busy)
8985 return;
8986
Paulo Zanoni43694d62014-03-07 20:08:08 -03008987 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008988 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008989 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008990}
8991
8992void intel_mark_idle(struct drm_device *dev)
8993{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008995 struct drm_crtc *crtc;
8996
Chris Wilsonf62a0072014-02-21 17:55:39 +00008997 if (!dev_priv->mm.busy)
8998 return;
8999
9000 dev_priv->mm.busy = false;
9001
Jani Nikulad330a952014-01-21 11:24:25 +02009002 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009003 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009004
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009005 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009006 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009007 continue;
9008
9009 intel_decrease_pllclock(crtc);
9010 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009011
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009012 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009013 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009014
9015out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009016 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009017}
9018
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009019static void intel_crtc_set_state(struct intel_crtc *crtc,
9020 struct intel_crtc_state *crtc_state)
9021{
9022 kfree(crtc->config);
9023 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009024 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009025}
9026
Jesse Barnes79e53942008-11-07 14:24:08 -08009027static void intel_crtc_destroy(struct drm_crtc *crtc)
9028{
9029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009030 struct drm_device *dev = crtc->dev;
9031 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009032
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009033 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009034 work = intel_crtc->unpin_work;
9035 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009036 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009037
9038 if (work) {
9039 cancel_work_sync(&work->work);
9040 kfree(work);
9041 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009042
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009043 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009044 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009045
Jesse Barnes79e53942008-11-07 14:24:08 -08009046 kfree(intel_crtc);
9047}
9048
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009049static void intel_unpin_work_fn(struct work_struct *__work)
9050{
9051 struct intel_unpin_work *work =
9052 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009053 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009054 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009055
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009056 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009057 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009058 drm_gem_object_unreference(&work->pending_flip_obj->base);
9059 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009060
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009061 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009062
9063 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009064 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009065 mutex_unlock(&dev->struct_mutex);
9066
Daniel Vetterf99d7062014-06-19 16:01:59 +02009067 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9068
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009069 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9070 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9071
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072 kfree(work);
9073}
9074
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009075static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009076 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009077{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9079 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009080 unsigned long flags;
9081
9082 /* Ignore early vblank irqs */
9083 if (intel_crtc == NULL)
9084 return;
9085
Daniel Vetterf3260382014-09-15 14:55:23 +02009086 /*
9087 * This is called both by irq handlers and the reset code (to complete
9088 * lost pageflips) so needs the full irqsave spinlocks.
9089 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009090 spin_lock_irqsave(&dev->event_lock, flags);
9091 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009092
9093 /* Ensure we don't miss a work->pending update ... */
9094 smp_rmb();
9095
9096 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009097 spin_unlock_irqrestore(&dev->event_lock, flags);
9098 return;
9099 }
9100
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009101 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009102
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009103 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009104}
9105
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009106void intel_finish_page_flip(struct drm_device *dev, int pipe)
9107{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009108 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009109 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9110
Mario Kleiner49b14a52010-12-09 07:00:07 +01009111 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009112}
9113
9114void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9115{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009116 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009117 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9118
Mario Kleiner49b14a52010-12-09 07:00:07 +01009119 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009120}
9121
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009122/* Is 'a' after or equal to 'b'? */
9123static bool g4x_flip_count_after_eq(u32 a, u32 b)
9124{
9125 return !((a - b) & 0x80000000);
9126}
9127
9128static bool page_flip_finished(struct intel_crtc *crtc)
9129{
9130 struct drm_device *dev = crtc->base.dev;
9131 struct drm_i915_private *dev_priv = dev->dev_private;
9132
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009133 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9134 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9135 return true;
9136
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009137 /*
9138 * The relevant registers doen't exist on pre-ctg.
9139 * As the flip done interrupt doesn't trigger for mmio
9140 * flips on gmch platforms, a flip count check isn't
9141 * really needed there. But since ctg has the registers,
9142 * include it in the check anyway.
9143 */
9144 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9145 return true;
9146
9147 /*
9148 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9149 * used the same base address. In that case the mmio flip might
9150 * have completed, but the CS hasn't even executed the flip yet.
9151 *
9152 * A flip count check isn't enough as the CS might have updated
9153 * the base address just after start of vblank, but before we
9154 * managed to process the interrupt. This means we'd complete the
9155 * CS flip too soon.
9156 *
9157 * Combining both checks should get us a good enough result. It may
9158 * still happen that the CS flip has been executed, but has not
9159 * yet actually completed. But in case the base address is the same
9160 * anyway, we don't really care.
9161 */
9162 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9163 crtc->unpin_work->gtt_offset &&
9164 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9165 crtc->unpin_work->flip_count);
9166}
9167
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009168void intel_prepare_page_flip(struct drm_device *dev, int plane)
9169{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009170 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171 struct intel_crtc *intel_crtc =
9172 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9173 unsigned long flags;
9174
Daniel Vetterf3260382014-09-15 14:55:23 +02009175
9176 /*
9177 * This is called both by irq handlers and the reset code (to complete
9178 * lost pageflips) so needs the full irqsave spinlocks.
9179 *
9180 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009181 * generate a page-flip completion irq, i.e. every modeset
9182 * is also accompanied by a spurious intel_prepare_page_flip().
9183 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009184 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009185 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009186 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009187 spin_unlock_irqrestore(&dev->event_lock, flags);
9188}
9189
Robin Schroereba905b2014-05-18 02:24:50 +02009190static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009191{
9192 /* Ensure that the work item is consistent when activating it ... */
9193 smp_wmb();
9194 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9195 /* and that it is marked active as soon as the irq could fire. */
9196 smp_wmb();
9197}
9198
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009199static int intel_gen2_queue_flip(struct drm_device *dev,
9200 struct drm_crtc *crtc,
9201 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009202 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009203 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009204 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009207 u32 flip_mask;
9208 int ret;
9209
Daniel Vetter6d90c952012-04-26 23:28:05 +02009210 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009211 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009212 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009213
9214 /* Can't queue multiple flips, so wait for the previous
9215 * one to finish before executing the next.
9216 */
9217 if (intel_crtc->plane)
9218 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9219 else
9220 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009221 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9222 intel_ring_emit(ring, MI_NOOP);
9223 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9224 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9225 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009226 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009227 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009228
9229 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009230 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009231 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009232}
9233
9234static int intel_gen3_queue_flip(struct drm_device *dev,
9235 struct drm_crtc *crtc,
9236 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009237 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009238 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009239 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009240{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242 u32 flip_mask;
9243 int ret;
9244
Daniel Vetter6d90c952012-04-26 23:28:05 +02009245 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009246 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009247 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009248
9249 if (intel_crtc->plane)
9250 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9251 else
9252 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009253 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9254 intel_ring_emit(ring, MI_NOOP);
9255 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9256 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9257 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009258 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009259 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009260
Chris Wilsone7d841c2012-12-03 11:36:30 +00009261 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009262 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009263 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264}
9265
9266static int intel_gen4_queue_flip(struct drm_device *dev,
9267 struct drm_crtc *crtc,
9268 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009269 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009270 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009271 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009272{
9273 struct drm_i915_private *dev_priv = dev->dev_private;
9274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9275 uint32_t pf, pipesrc;
9276 int ret;
9277
Daniel Vetter6d90c952012-04-26 23:28:05 +02009278 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009279 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009280 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009281
9282 /* i965+ uses the linear or tiled offsets from the
9283 * Display Registers (which do not change across a page-flip)
9284 * so we need only reprogram the base address.
9285 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009286 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9288 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009289 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009290 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291
9292 /* XXX Enabling the panel-fitter across page-flip is so far
9293 * untested on non-native modes, so ignore it for now.
9294 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9295 */
9296 pf = 0;
9297 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009298 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009299
9300 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009301 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009302 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009303}
9304
9305static int intel_gen6_queue_flip(struct drm_device *dev,
9306 struct drm_crtc *crtc,
9307 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009308 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009309 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009310 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311{
9312 struct drm_i915_private *dev_priv = dev->dev_private;
9313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9314 uint32_t pf, pipesrc;
9315 int ret;
9316
Daniel Vetter6d90c952012-04-26 23:28:05 +02009317 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009318 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009319 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009320
Daniel Vetter6d90c952012-04-26 23:28:05 +02009321 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9322 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9323 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009324 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009325
Chris Wilson99d9acd2012-04-17 20:37:00 +01009326 /* Contrary to the suggestions in the documentation,
9327 * "Enable Panel Fitter" does not seem to be required when page
9328 * flipping with a non-native mode, and worse causes a normal
9329 * modeset to fail.
9330 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9331 */
9332 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009333 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009334 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009335
9336 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009337 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009338 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009339}
9340
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009341static int intel_gen7_queue_flip(struct drm_device *dev,
9342 struct drm_crtc *crtc,
9343 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009344 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009345 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009346 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009347{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009349 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009350 int len, ret;
9351
Robin Schroereba905b2014-05-18 02:24:50 +02009352 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009353 case PLANE_A:
9354 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9355 break;
9356 case PLANE_B:
9357 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9358 break;
9359 case PLANE_C:
9360 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9361 break;
9362 default:
9363 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009364 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009365 }
9366
Chris Wilsonffe74d72013-08-26 20:58:12 +01009367 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009368 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009369 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009370 /*
9371 * On Gen 8, SRM is now taking an extra dword to accommodate
9372 * 48bits addresses, and we need a NOOP for the batch size to
9373 * stay even.
9374 */
9375 if (IS_GEN8(dev))
9376 len += 2;
9377 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009378
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009379 /*
9380 * BSpec MI_DISPLAY_FLIP for IVB:
9381 * "The full packet must be contained within the same cache line."
9382 *
9383 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9384 * cacheline, if we ever start emitting more commands before
9385 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9386 * then do the cacheline alignment, and finally emit the
9387 * MI_DISPLAY_FLIP.
9388 */
9389 ret = intel_ring_cacheline_align(ring);
9390 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009391 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009392
Chris Wilsonffe74d72013-08-26 20:58:12 +01009393 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009394 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009395 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009396
Chris Wilsonffe74d72013-08-26 20:58:12 +01009397 /* Unmask the flip-done completion message. Note that the bspec says that
9398 * we should do this for both the BCS and RCS, and that we must not unmask
9399 * more than one flip event at any time (or ensure that one flip message
9400 * can be sent by waiting for flip-done prior to queueing new flips).
9401 * Experimentation says that BCS works despite DERRMR masking all
9402 * flip-done completion events and that unmasking all planes at once
9403 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9404 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9405 */
9406 if (ring->id == RCS) {
9407 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9408 intel_ring_emit(ring, DERRMR);
9409 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9410 DERRMR_PIPEB_PRI_FLIP_DONE |
9411 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009412 if (IS_GEN8(dev))
9413 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9414 MI_SRM_LRM_GLOBAL_GTT);
9415 else
9416 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9417 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009418 intel_ring_emit(ring, DERRMR);
9419 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009420 if (IS_GEN8(dev)) {
9421 intel_ring_emit(ring, 0);
9422 intel_ring_emit(ring, MI_NOOP);
9423 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009424 }
9425
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009426 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009427 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009428 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009429 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009430
9431 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009432 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009433 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009434}
9435
Sourab Gupta84c33a62014-06-02 16:47:17 +05309436static bool use_mmio_flip(struct intel_engine_cs *ring,
9437 struct drm_i915_gem_object *obj)
9438{
9439 /*
9440 * This is not being used for older platforms, because
9441 * non-availability of flip done interrupt forces us to use
9442 * CS flips. Older platforms derive flip done using some clever
9443 * tricks involving the flip_pending status bits and vblank irqs.
9444 * So using MMIO flips there would disrupt this mechanism.
9445 */
9446
Chris Wilson8e09bf82014-07-08 10:40:30 +01009447 if (ring == NULL)
9448 return true;
9449
Sourab Gupta84c33a62014-06-02 16:47:17 +05309450 if (INTEL_INFO(ring->dev)->gen < 5)
9451 return false;
9452
9453 if (i915.use_mmio_flip < 0)
9454 return false;
9455 else if (i915.use_mmio_flip > 0)
9456 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009457 else if (i915.enable_execlists)
9458 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309459 else
John Harrison41c52412014-11-24 18:49:43 +00009460 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309461}
9462
Damien Lespiauff944562014-11-20 14:58:16 +00009463static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9464{
9465 struct drm_device *dev = intel_crtc->base.dev;
9466 struct drm_i915_private *dev_priv = dev->dev_private;
9467 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9468 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9469 struct drm_i915_gem_object *obj = intel_fb->obj;
9470 const enum pipe pipe = intel_crtc->pipe;
9471 u32 ctl, stride;
9472
9473 ctl = I915_READ(PLANE_CTL(pipe, 0));
9474 ctl &= ~PLANE_CTL_TILED_MASK;
9475 if (obj->tiling_mode == I915_TILING_X)
9476 ctl |= PLANE_CTL_TILED_X;
9477
9478 /*
9479 * The stride is either expressed as a multiple of 64 bytes chunks for
9480 * linear buffers or in number of tiles for tiled buffers.
9481 */
9482 stride = fb->pitches[0] >> 6;
9483 if (obj->tiling_mode == I915_TILING_X)
9484 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9485
9486 /*
9487 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9488 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9489 */
9490 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9491 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9492
9493 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9494 POSTING_READ(PLANE_SURF(pipe, 0));
9495}
9496
9497static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309498{
9499 struct drm_device *dev = intel_crtc->base.dev;
9500 struct drm_i915_private *dev_priv = dev->dev_private;
9501 struct intel_framebuffer *intel_fb =
9502 to_intel_framebuffer(intel_crtc->base.primary->fb);
9503 struct drm_i915_gem_object *obj = intel_fb->obj;
9504 u32 dspcntr;
9505 u32 reg;
9506
Sourab Gupta84c33a62014-06-02 16:47:17 +05309507 reg = DSPCNTR(intel_crtc->plane);
9508 dspcntr = I915_READ(reg);
9509
Damien Lespiauc5d97472014-10-25 00:11:11 +01009510 if (obj->tiling_mode != I915_TILING_NONE)
9511 dspcntr |= DISPPLANE_TILED;
9512 else
9513 dspcntr &= ~DISPPLANE_TILED;
9514
Sourab Gupta84c33a62014-06-02 16:47:17 +05309515 I915_WRITE(reg, dspcntr);
9516
9517 I915_WRITE(DSPSURF(intel_crtc->plane),
9518 intel_crtc->unpin_work->gtt_offset);
9519 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009520
Damien Lespiauff944562014-11-20 14:58:16 +00009521}
9522
9523/*
9524 * XXX: This is the temporary way to update the plane registers until we get
9525 * around to using the usual plane update functions for MMIO flips
9526 */
9527static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9528{
9529 struct drm_device *dev = intel_crtc->base.dev;
9530 bool atomic_update;
9531 u32 start_vbl_count;
9532
9533 intel_mark_page_flip_active(intel_crtc);
9534
9535 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9536
9537 if (INTEL_INFO(dev)->gen >= 9)
9538 skl_do_mmio_flip(intel_crtc);
9539 else
9540 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9541 ilk_do_mmio_flip(intel_crtc);
9542
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009543 if (atomic_update)
9544 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309545}
9546
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009547static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309548{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009549 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009550 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009551 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309552
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009553 mmio_flip = &crtc->mmio_flip;
9554 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009555 WARN_ON(__i915_wait_request(mmio_flip->req,
9556 crtc->reset_counter,
9557 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309558
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009559 intel_do_mmio_flip(crtc);
9560 if (mmio_flip->req) {
9561 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009562 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009563 mutex_unlock(&crtc->base.dev->struct_mutex);
9564 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309565}
9566
9567static int intel_queue_mmio_flip(struct drm_device *dev,
9568 struct drm_crtc *crtc,
9569 struct drm_framebuffer *fb,
9570 struct drm_i915_gem_object *obj,
9571 struct intel_engine_cs *ring,
9572 uint32_t flags)
9573{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309575
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009576 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9577 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309578
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009579 schedule_work(&intel_crtc->mmio_flip.work);
9580
Sourab Gupta84c33a62014-06-02 16:47:17 +05309581 return 0;
9582}
9583
Damien Lespiau830c81d2014-11-13 17:51:46 +00009584static int intel_gen9_queue_flip(struct drm_device *dev,
9585 struct drm_crtc *crtc,
9586 struct drm_framebuffer *fb,
9587 struct drm_i915_gem_object *obj,
9588 struct intel_engine_cs *ring,
9589 uint32_t flags)
9590{
9591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9592 uint32_t plane = 0, stride;
9593 int ret;
9594
9595 switch(intel_crtc->pipe) {
9596 case PIPE_A:
9597 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9598 break;
9599 case PIPE_B:
9600 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9601 break;
9602 case PIPE_C:
9603 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9604 break;
9605 default:
9606 WARN_ONCE(1, "unknown plane in flip command\n");
9607 return -ENODEV;
9608 }
9609
9610 switch (obj->tiling_mode) {
9611 case I915_TILING_NONE:
9612 stride = fb->pitches[0] >> 6;
9613 break;
9614 case I915_TILING_X:
9615 stride = fb->pitches[0] >> 9;
9616 break;
9617 default:
9618 WARN_ONCE(1, "unknown tiling in flip command\n");
9619 return -ENODEV;
9620 }
9621
9622 ret = intel_ring_begin(ring, 10);
9623 if (ret)
9624 return ret;
9625
9626 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9627 intel_ring_emit(ring, DERRMR);
9628 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9629 DERRMR_PIPEB_PRI_FLIP_DONE |
9630 DERRMR_PIPEC_PRI_FLIP_DONE));
9631 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9632 MI_SRM_LRM_GLOBAL_GTT);
9633 intel_ring_emit(ring, DERRMR);
9634 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9635 intel_ring_emit(ring, 0);
9636
9637 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9638 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9639 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9640
9641 intel_mark_page_flip_active(intel_crtc);
9642 __intel_ring_advance(ring);
9643
9644 return 0;
9645}
9646
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009647static int intel_default_queue_flip(struct drm_device *dev,
9648 struct drm_crtc *crtc,
9649 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009650 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009651 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009652 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009653{
9654 return -ENODEV;
9655}
9656
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009657static bool __intel_pageflip_stall_check(struct drm_device *dev,
9658 struct drm_crtc *crtc)
9659{
9660 struct drm_i915_private *dev_priv = dev->dev_private;
9661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9662 struct intel_unpin_work *work = intel_crtc->unpin_work;
9663 u32 addr;
9664
9665 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9666 return true;
9667
9668 if (!work->enable_stall_check)
9669 return false;
9670
9671 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009672 if (work->flip_queued_req &&
9673 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009674 return false;
9675
9676 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9677 }
9678
9679 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9680 return false;
9681
9682 /* Potential stall - if we see that the flip has happened,
9683 * assume a missed interrupt. */
9684 if (INTEL_INFO(dev)->gen >= 4)
9685 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9686 else
9687 addr = I915_READ(DSPADDR(intel_crtc->plane));
9688
9689 /* There is a potential issue here with a false positive after a flip
9690 * to the same address. We could address this by checking for a
9691 * non-incrementing frame counter.
9692 */
9693 return addr == work->gtt_offset;
9694}
9695
9696void intel_check_page_flip(struct drm_device *dev, int pipe)
9697{
9698 struct drm_i915_private *dev_priv = dev->dev_private;
9699 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009701
9702 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009703
9704 if (crtc == NULL)
9705 return;
9706
Daniel Vetterf3260382014-09-15 14:55:23 +02009707 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009708 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9709 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9710 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9711 page_flip_completed(intel_crtc);
9712 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009713 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009714}
9715
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009716static int intel_crtc_page_flip(struct drm_crtc *crtc,
9717 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009718 struct drm_pending_vblank_event *event,
9719 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009720{
9721 struct drm_device *dev = crtc->dev;
9722 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009723 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009724 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009726 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009727 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009728 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009729 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009730 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009731
Matt Roper2ff8fde2014-07-08 07:50:07 -07009732 /*
9733 * drm_mode_page_flip_ioctl() should already catch this, but double
9734 * check to be safe. In the future we may enable pageflipping from
9735 * a disabled primary plane.
9736 */
9737 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9738 return -EBUSY;
9739
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009740 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009741 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009742 return -EINVAL;
9743
9744 /*
9745 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9746 * Note that pitch changes could also affect these register.
9747 */
9748 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009749 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9750 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009751 return -EINVAL;
9752
Chris Wilsonf900db42014-02-20 09:26:13 +00009753 if (i915_terminally_wedged(&dev_priv->gpu_error))
9754 goto out_hang;
9755
Daniel Vetterb14c5672013-09-19 12:18:32 +02009756 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009757 if (work == NULL)
9758 return -ENOMEM;
9759
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009760 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009761 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009762 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009763 INIT_WORK(&work->work, intel_unpin_work_fn);
9764
Daniel Vetter87b6b102014-05-15 15:33:46 +02009765 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009766 if (ret)
9767 goto free_work;
9768
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009769 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009770 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009771 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009772 /* Before declaring the flip queue wedged, check if
9773 * the hardware completed the operation behind our backs.
9774 */
9775 if (__intel_pageflip_stall_check(dev, crtc)) {
9776 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9777 page_flip_completed(intel_crtc);
9778 } else {
9779 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009780 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009781
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009782 drm_crtc_vblank_put(crtc);
9783 kfree(work);
9784 return -EBUSY;
9785 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009786 }
9787 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009788 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009789
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009790 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9791 flush_workqueue(dev_priv->wq);
9792
Chris Wilson79158102012-05-23 11:13:58 +01009793 ret = i915_mutex_lock_interruptible(dev);
9794 if (ret)
9795 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009796
Jesse Barnes75dfca82010-02-10 15:09:44 -08009797 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009798 drm_gem_object_reference(&work->old_fb_obj->base);
9799 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009800
Matt Roperf4510a22014-04-01 15:22:40 -07009801 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009802
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009803 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009804
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009805 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009806 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009807
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009808 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009809 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009810
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009811 if (IS_VALLEYVIEW(dev)) {
9812 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009813 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9814 /* vlv: DISPLAY_FLIP fails to change tiling */
9815 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009816 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009817 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009818 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009819 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009820 if (ring == NULL || ring->id != RCS)
9821 ring = &dev_priv->ring[BCS];
9822 } else {
9823 ring = &dev_priv->ring[RCS];
9824 }
9825
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009826 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009827 if (ret)
9828 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009829
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009830 work->gtt_offset =
9831 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9832
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009833 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309834 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9835 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009836 if (ret)
9837 goto cleanup_unpin;
9838
John Harrisonf06cc1b2014-11-24 18:49:37 +00009839 i915_gem_request_assign(&work->flip_queued_req,
9840 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009841 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309842 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009843 page_flip_flags);
9844 if (ret)
9845 goto cleanup_unpin;
9846
John Harrisonf06cc1b2014-11-24 18:49:37 +00009847 i915_gem_request_assign(&work->flip_queued_req,
9848 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009849 }
9850
9851 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9852 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009853
Daniel Vettera071fa02014-06-18 23:28:09 +02009854 i915_gem_track_fb(work->old_fb_obj, obj,
9855 INTEL_FRONTBUFFER_PRIMARY(pipe));
9856
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009857 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009858 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009859 mutex_unlock(&dev->struct_mutex);
9860
Jesse Barnese5510fa2010-07-01 16:48:37 -07009861 trace_i915_flip_request(intel_crtc->plane, obj);
9862
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009863 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009864
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009865cleanup_unpin:
9866 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009867cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009868 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009869 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009870 drm_gem_object_unreference(&work->old_fb_obj->base);
9871 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009872 mutex_unlock(&dev->struct_mutex);
9873
Chris Wilson79158102012-05-23 11:13:58 +01009874cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009875 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009876 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009877 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009878
Daniel Vetter87b6b102014-05-15 15:33:46 +02009879 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009880free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009881 kfree(work);
9882
Chris Wilsonf900db42014-02-20 09:26:13 +00009883 if (ret == -EIO) {
9884out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009885 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009886 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009887 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009888 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009889 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009890 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009891 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009892 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009893}
9894
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009895static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009896 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9897 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009898 .atomic_begin = intel_begin_crtc_commit,
9899 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009900};
9901
Daniel Vetter9a935852012-07-05 22:34:27 +02009902/**
9903 * intel_modeset_update_staged_output_state
9904 *
9905 * Updates the staged output configuration state, e.g. after we've read out the
9906 * current hw state.
9907 */
9908static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9909{
Ville Syrjälä76688512014-01-10 11:28:06 +02009910 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009911 struct intel_encoder *encoder;
9912 struct intel_connector *connector;
9913
9914 list_for_each_entry(connector, &dev->mode_config.connector_list,
9915 base.head) {
9916 connector->new_encoder =
9917 to_intel_encoder(connector->base.encoder);
9918 }
9919
Damien Lespiaub2784e12014-08-05 11:29:37 +01009920 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009921 encoder->new_crtc =
9922 to_intel_crtc(encoder->base.crtc);
9923 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009924
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009925 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009926 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009927
9928 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009929 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009930 else
9931 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009932 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009933}
9934
9935/**
9936 * intel_modeset_commit_output_state
9937 *
9938 * This function copies the stage display pipe configuration to the real one.
9939 */
9940static void intel_modeset_commit_output_state(struct drm_device *dev)
9941{
Ville Syrjälä76688512014-01-10 11:28:06 +02009942 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009943 struct intel_encoder *encoder;
9944 struct intel_connector *connector;
9945
9946 list_for_each_entry(connector, &dev->mode_config.connector_list,
9947 base.head) {
9948 connector->base.encoder = &connector->new_encoder->base;
9949 }
9950
Damien Lespiaub2784e12014-08-05 11:29:37 +01009951 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009952 encoder->base.crtc = &encoder->new_crtc->base;
9953 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009954
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009955 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009956 crtc->base.enabled = crtc->new_enabled;
9957 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009958}
9959
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009960static void
Robin Schroereba905b2014-05-18 02:24:50 +02009961connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009962 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009963{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009964 int bpp = pipe_config->pipe_bpp;
9965
9966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9967 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009968 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009969
9970 /* Don't use an invalid EDID bpc value */
9971 if (connector->base.display_info.bpc &&
9972 connector->base.display_info.bpc * 3 < bpp) {
9973 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9974 bpp, connector->base.display_info.bpc*3);
9975 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9976 }
9977
9978 /* Clamp bpp to 8 on screens without EDID 1.4 */
9979 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9980 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9981 bpp);
9982 pipe_config->pipe_bpp = 24;
9983 }
9984}
9985
9986static int
9987compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9988 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009989 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009990{
9991 struct drm_device *dev = crtc->base.dev;
9992 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009993 int bpp;
9994
Daniel Vetterd42264b2013-03-28 16:38:08 +01009995 switch (fb->pixel_format) {
9996 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009997 bpp = 8*3; /* since we go through a colormap */
9998 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009999 case DRM_FORMAT_XRGB1555:
10000 case DRM_FORMAT_ARGB1555:
10001 /* checked in intel_framebuffer_init already */
10002 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10003 return -EINVAL;
10004 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010005 bpp = 6*3; /* min is 18bpp */
10006 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010007 case DRM_FORMAT_XBGR8888:
10008 case DRM_FORMAT_ABGR8888:
10009 /* checked in intel_framebuffer_init already */
10010 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10011 return -EINVAL;
10012 case DRM_FORMAT_XRGB8888:
10013 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010014 bpp = 8*3;
10015 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010016 case DRM_FORMAT_XRGB2101010:
10017 case DRM_FORMAT_ARGB2101010:
10018 case DRM_FORMAT_XBGR2101010:
10019 case DRM_FORMAT_ABGR2101010:
10020 /* checked in intel_framebuffer_init already */
10021 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010022 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010023 bpp = 10*3;
10024 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010025 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010026 default:
10027 DRM_DEBUG_KMS("unsupported depth\n");
10028 return -EINVAL;
10029 }
10030
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010031 pipe_config->pipe_bpp = bpp;
10032
10033 /* Clamp display bpp to EDID value */
10034 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010035 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010036 if (!connector->new_encoder ||
10037 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010038 continue;
10039
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010040 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041 }
10042
10043 return bpp;
10044}
10045
Daniel Vetter644db712013-09-19 14:53:58 +020010046static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10047{
10048 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10049 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010050 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010051 mode->crtc_hdisplay, mode->crtc_hsync_start,
10052 mode->crtc_hsync_end, mode->crtc_htotal,
10053 mode->crtc_vdisplay, mode->crtc_vsync_start,
10054 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10055}
10056
Daniel Vetterc0b03412013-05-28 12:05:54 +020010057static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010058 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010059 const char *context)
10060{
10061 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10062 context, pipe_name(crtc->pipe));
10063
10064 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10065 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10066 pipe_config->pipe_bpp, pipe_config->dither);
10067 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10068 pipe_config->has_pch_encoder,
10069 pipe_config->fdi_lanes,
10070 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10071 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10072 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010073 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10074 pipe_config->has_dp_encoder,
10075 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10076 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10077 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010078
10079 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10080 pipe_config->has_dp_encoder,
10081 pipe_config->dp_m2_n2.gmch_m,
10082 pipe_config->dp_m2_n2.gmch_n,
10083 pipe_config->dp_m2_n2.link_m,
10084 pipe_config->dp_m2_n2.link_n,
10085 pipe_config->dp_m2_n2.tu);
10086
Daniel Vetter55072d12014-11-20 16:10:28 +010010087 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10088 pipe_config->has_audio,
10089 pipe_config->has_infoframe);
10090
Daniel Vetterc0b03412013-05-28 12:05:54 +020010091 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010092 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010093 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010094 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10095 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010096 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010097 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10098 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010099 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10100 pipe_config->gmch_pfit.control,
10101 pipe_config->gmch_pfit.pgm_ratios,
10102 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010103 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010104 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010105 pipe_config->pch_pfit.size,
10106 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010107 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010108 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010109}
10110
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010111static bool encoders_cloneable(const struct intel_encoder *a,
10112 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010113{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010114 /* masks could be asymmetric, so check both ways */
10115 return a == b || (a->cloneable & (1 << b->type) &&
10116 b->cloneable & (1 << a->type));
10117}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010118
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010119static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10120 struct intel_encoder *encoder)
10121{
10122 struct drm_device *dev = crtc->base.dev;
10123 struct intel_encoder *source_encoder;
10124
Damien Lespiaub2784e12014-08-05 11:29:37 +010010125 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010126 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010127 continue;
10128
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010129 if (!encoders_cloneable(encoder, source_encoder))
10130 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010131 }
10132
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010133 return true;
10134}
10135
10136static bool check_encoder_cloning(struct intel_crtc *crtc)
10137{
10138 struct drm_device *dev = crtc->base.dev;
10139 struct intel_encoder *encoder;
10140
Damien Lespiaub2784e12014-08-05 11:29:37 +010010141 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010142 if (encoder->new_crtc != crtc)
10143 continue;
10144
10145 if (!check_single_encoder_cloning(crtc, encoder))
10146 return false;
10147 }
10148
10149 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010150}
10151
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010152static bool check_digital_port_conflicts(struct drm_device *dev)
10153{
10154 struct intel_connector *connector;
10155 unsigned int used_ports = 0;
10156
10157 /*
10158 * Walk the connector list instead of the encoder
10159 * list to detect the problem on ddi platforms
10160 * where there's just one encoder per digital port.
10161 */
10162 list_for_each_entry(connector,
10163 &dev->mode_config.connector_list, base.head) {
10164 struct intel_encoder *encoder = connector->new_encoder;
10165
10166 if (!encoder)
10167 continue;
10168
10169 WARN_ON(!encoder->new_crtc);
10170
10171 switch (encoder->type) {
10172 unsigned int port_mask;
10173 case INTEL_OUTPUT_UNKNOWN:
10174 if (WARN_ON(!HAS_DDI(dev)))
10175 break;
10176 case INTEL_OUTPUT_DISPLAYPORT:
10177 case INTEL_OUTPUT_HDMI:
10178 case INTEL_OUTPUT_EDP:
10179 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10180
10181 /* the same port mustn't appear more than once */
10182 if (used_ports & port_mask)
10183 return false;
10184
10185 used_ports |= port_mask;
10186 default:
10187 break;
10188 }
10189 }
10190
10191 return true;
10192}
10193
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010194static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010195intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010196 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010197 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010198{
10199 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010200 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010201 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010202 int plane_bpp, ret = -EINVAL;
10203 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010204
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010205 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010206 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10207 return ERR_PTR(-EINVAL);
10208 }
10209
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010210 if (!check_digital_port_conflicts(dev)) {
10211 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10212 return ERR_PTR(-EINVAL);
10213 }
10214
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010215 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10216 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010217 return ERR_PTR(-ENOMEM);
10218
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010219 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10220 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010221
Daniel Vettere143a212013-07-04 12:01:15 +020010222 pipe_config->cpu_transcoder =
10223 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010224 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010225
Imre Deak2960bc92013-07-30 13:36:32 +030010226 /*
10227 * Sanitize sync polarity flags based on requested ones. If neither
10228 * positive or negative polarity is requested, treat this as meaning
10229 * negative polarity.
10230 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010231 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010232 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010233 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010234
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010235 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010236 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010237 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010238
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010239 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10240 * plane pixel format and any sink constraints into account. Returns the
10241 * source plane bpp so that dithering can be selected on mismatches
10242 * after encoders and crtc also have had their say. */
10243 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10244 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010245 if (plane_bpp < 0)
10246 goto fail;
10247
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010248 /*
10249 * Determine the real pipe dimensions. Note that stereo modes can
10250 * increase the actual pipe size due to the frame doubling and
10251 * insertion of additional space for blanks between the frame. This
10252 * is stored in the crtc timings. We use the requested mode to do this
10253 * computation to clearly distinguish it from the adjusted mode, which
10254 * can be changed by the connectors in the below retry loop.
10255 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010256 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010257 &pipe_config->pipe_src_w,
10258 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010259
Daniel Vettere29c22c2013-02-21 00:00:16 +010010260encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010261 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010262 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010263 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010264
Daniel Vetter135c81b2013-07-21 21:37:09 +020010265 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010266 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10267 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010268
Daniel Vetter7758a112012-07-08 19:40:39 +020010269 /* Pass our mode to the connectors and the CRTC to give them a chance to
10270 * adjust it according to limitations or connector properties, and also
10271 * a chance to reject the mode entirely.
10272 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010273 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010274
10275 if (&encoder->new_crtc->base != crtc)
10276 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010277
Daniel Vetterefea6e82013-07-21 21:36:59 +020010278 if (!(encoder->compute_config(encoder, pipe_config))) {
10279 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010280 goto fail;
10281 }
10282 }
10283
Daniel Vetterff9a6752013-06-01 17:16:21 +020010284 /* Set default port clock if not overwritten by the encoder. Needs to be
10285 * done afterwards in case the encoder adjusts the mode. */
10286 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010287 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010288 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010289
Daniel Vettera43f6e02013-06-07 23:10:32 +020010290 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010291 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010292 DRM_DEBUG_KMS("CRTC fixup failed\n");
10293 goto fail;
10294 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010295
10296 if (ret == RETRY) {
10297 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10298 ret = -EINVAL;
10299 goto fail;
10300 }
10301
10302 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10303 retry = false;
10304 goto encoder_retry;
10305 }
10306
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010307 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10308 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10309 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10310
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010311 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010312fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010313 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010314 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010315}
10316
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010317/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10318 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10319static void
10320intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10321 unsigned *prepare_pipes, unsigned *disable_pipes)
10322{
10323 struct intel_crtc *intel_crtc;
10324 struct drm_device *dev = crtc->dev;
10325 struct intel_encoder *encoder;
10326 struct intel_connector *connector;
10327 struct drm_crtc *tmp_crtc;
10328
10329 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10330
10331 /* Check which crtcs have changed outputs connected to them, these need
10332 * to be part of the prepare_pipes mask. We don't (yet) support global
10333 * modeset across multiple crtcs, so modeset_pipes will only have one
10334 * bit set at most. */
10335 list_for_each_entry(connector, &dev->mode_config.connector_list,
10336 base.head) {
10337 if (connector->base.encoder == &connector->new_encoder->base)
10338 continue;
10339
10340 if (connector->base.encoder) {
10341 tmp_crtc = connector->base.encoder->crtc;
10342
10343 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10344 }
10345
10346 if (connector->new_encoder)
10347 *prepare_pipes |=
10348 1 << connector->new_encoder->new_crtc->pipe;
10349 }
10350
Damien Lespiaub2784e12014-08-05 11:29:37 +010010351 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010352 if (encoder->base.crtc == &encoder->new_crtc->base)
10353 continue;
10354
10355 if (encoder->base.crtc) {
10356 tmp_crtc = encoder->base.crtc;
10357
10358 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10359 }
10360
10361 if (encoder->new_crtc)
10362 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10363 }
10364
Ville Syrjälä76688512014-01-10 11:28:06 +020010365 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010366 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010367 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010368 continue;
10369
Ville Syrjälä76688512014-01-10 11:28:06 +020010370 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010371 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010372 else
10373 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010374 }
10375
10376
10377 /* set_mode is also used to update properties on life display pipes. */
10378 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010379 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010380 *prepare_pipes |= 1 << intel_crtc->pipe;
10381
Daniel Vetterb6c51642013-04-12 18:48:43 +020010382 /*
10383 * For simplicity do a full modeset on any pipe where the output routing
10384 * changed. We could be more clever, but that would require us to be
10385 * more careful with calling the relevant encoder->mode_set functions.
10386 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010387 if (*prepare_pipes)
10388 *modeset_pipes = *prepare_pipes;
10389
10390 /* ... and mask these out. */
10391 *modeset_pipes &= ~(*disable_pipes);
10392 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010393
10394 /*
10395 * HACK: We don't (yet) fully support global modesets. intel_set_config
10396 * obies this rule, but the modeset restore mode of
10397 * intel_modeset_setup_hw_state does not.
10398 */
10399 *modeset_pipes &= 1 << intel_crtc->pipe;
10400 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010401
10402 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10403 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010404}
10405
Daniel Vetterea9d7582012-07-10 10:42:52 +020010406static bool intel_crtc_in_use(struct drm_crtc *crtc)
10407{
10408 struct drm_encoder *encoder;
10409 struct drm_device *dev = crtc->dev;
10410
10411 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10412 if (encoder->crtc == crtc)
10413 return true;
10414
10415 return false;
10416}
10417
10418static void
10419intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10420{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010422 struct intel_encoder *intel_encoder;
10423 struct intel_crtc *intel_crtc;
10424 struct drm_connector *connector;
10425
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010426 intel_shared_dpll_commit(dev_priv);
10427
Damien Lespiaub2784e12014-08-05 11:29:37 +010010428 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010429 if (!intel_encoder->base.crtc)
10430 continue;
10431
10432 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10433
10434 if (prepare_pipes & (1 << intel_crtc->pipe))
10435 intel_encoder->connectors_active = false;
10436 }
10437
10438 intel_modeset_commit_output_state(dev);
10439
Ville Syrjälä76688512014-01-10 11:28:06 +020010440 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010441 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010442 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010443 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010444 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010445 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010446 }
10447
10448 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10449 if (!connector->encoder || !connector->encoder->crtc)
10450 continue;
10451
10452 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10453
10454 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010455 struct drm_property *dpms_property =
10456 dev->mode_config.dpms_property;
10457
Daniel Vetterea9d7582012-07-10 10:42:52 +020010458 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010459 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010460 dpms_property,
10461 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010462
10463 intel_encoder = to_intel_encoder(connector->encoder);
10464 intel_encoder->connectors_active = true;
10465 }
10466 }
10467
10468}
10469
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010470static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010471{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010472 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010473
10474 if (clock1 == clock2)
10475 return true;
10476
10477 if (!clock1 || !clock2)
10478 return false;
10479
10480 diff = abs(clock1 - clock2);
10481
10482 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10483 return true;
10484
10485 return false;
10486}
10487
Daniel Vetter25c5b262012-07-08 22:08:04 +020010488#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10489 list_for_each_entry((intel_crtc), \
10490 &(dev)->mode_config.crtc_list, \
10491 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010492 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010493
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010494static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010495intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010496 struct intel_crtc_state *current_config,
10497 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010498{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010499#define PIPE_CONF_CHECK_X(name) \
10500 if (current_config->name != pipe_config->name) { \
10501 DRM_ERROR("mismatch in " #name " " \
10502 "(expected 0x%08x, found 0x%08x)\n", \
10503 current_config->name, \
10504 pipe_config->name); \
10505 return false; \
10506 }
10507
Daniel Vetter08a24032013-04-19 11:25:34 +020010508#define PIPE_CONF_CHECK_I(name) \
10509 if (current_config->name != pipe_config->name) { \
10510 DRM_ERROR("mismatch in " #name " " \
10511 "(expected %i, found %i)\n", \
10512 current_config->name, \
10513 pipe_config->name); \
10514 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010515 }
10516
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010517/* This is required for BDW+ where there is only one set of registers for
10518 * switching between high and low RR.
10519 * This macro can be used whenever a comparison has to be made between one
10520 * hw state and multiple sw state variables.
10521 */
10522#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10523 if ((current_config->name != pipe_config->name) && \
10524 (current_config->alt_name != pipe_config->name)) { \
10525 DRM_ERROR("mismatch in " #name " " \
10526 "(expected %i or %i, found %i)\n", \
10527 current_config->name, \
10528 current_config->alt_name, \
10529 pipe_config->name); \
10530 return false; \
10531 }
10532
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010533#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10534 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010535 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010536 "(expected %i, found %i)\n", \
10537 current_config->name & (mask), \
10538 pipe_config->name & (mask)); \
10539 return false; \
10540 }
10541
Ville Syrjälä5e550652013-09-06 23:29:07 +030010542#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10543 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10544 DRM_ERROR("mismatch in " #name " " \
10545 "(expected %i, found %i)\n", \
10546 current_config->name, \
10547 pipe_config->name); \
10548 return false; \
10549 }
10550
Daniel Vetterbb760062013-06-06 14:55:52 +020010551#define PIPE_CONF_QUIRK(quirk) \
10552 ((current_config->quirks | pipe_config->quirks) & (quirk))
10553
Daniel Vettereccb1402013-05-22 00:50:22 +020010554 PIPE_CONF_CHECK_I(cpu_transcoder);
10555
Daniel Vetter08a24032013-04-19 11:25:34 +020010556 PIPE_CONF_CHECK_I(has_pch_encoder);
10557 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010558 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10559 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10560 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10561 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10562 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010563
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010564 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010565
10566 if (INTEL_INFO(dev)->gen < 8) {
10567 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10568 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10569 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10570 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10571 PIPE_CONF_CHECK_I(dp_m_n.tu);
10572
10573 if (current_config->has_drrs) {
10574 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10575 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10576 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10577 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10578 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10579 }
10580 } else {
10581 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10582 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10583 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10584 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10585 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10586 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010587
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010588 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10589 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10591 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10592 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10593 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010594
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10596 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10599 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10600 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010601
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010602 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010603 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010604 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10605 IS_VALLEYVIEW(dev))
10606 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010607 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010608
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010609 PIPE_CONF_CHECK_I(has_audio);
10610
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010611 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010612 DRM_MODE_FLAG_INTERLACE);
10613
Daniel Vetterbb760062013-06-06 14:55:52 +020010614 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010615 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010616 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010617 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010618 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010619 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010620 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010621 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010622 DRM_MODE_FLAG_NVSYNC);
10623 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010624
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010625 PIPE_CONF_CHECK_I(pipe_src_w);
10626 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010627
Daniel Vetter99535992014-04-13 12:00:33 +020010628 /*
10629 * FIXME: BIOS likes to set up a cloned config with lvds+external
10630 * screen. Since we don't yet re-compute the pipe config when moving
10631 * just the lvds port away to another pipe the sw tracking won't match.
10632 *
10633 * Proper atomic modesets with recomputed global state will fix this.
10634 * Until then just don't check gmch state for inherited modes.
10635 */
10636 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10637 PIPE_CONF_CHECK_I(gmch_pfit.control);
10638 /* pfit ratios are autocomputed by the hw on gen4+ */
10639 if (INTEL_INFO(dev)->gen < 4)
10640 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10641 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10642 }
10643
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010644 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10645 if (current_config->pch_pfit.enabled) {
10646 PIPE_CONF_CHECK_I(pch_pfit.pos);
10647 PIPE_CONF_CHECK_I(pch_pfit.size);
10648 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010649
Jesse Barnese59150d2014-01-07 13:30:45 -080010650 /* BDW+ don't expose a synchronous way to read the state */
10651 if (IS_HASWELL(dev))
10652 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010653
Ville Syrjälä282740f2013-09-04 18:30:03 +030010654 PIPE_CONF_CHECK_I(double_wide);
10655
Daniel Vetter26804af2014-06-25 22:01:55 +030010656 PIPE_CONF_CHECK_X(ddi_pll_sel);
10657
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010658 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010659 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010660 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010661 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10662 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010663 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010664 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10665 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10666 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010667
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010668 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10669 PIPE_CONF_CHECK_I(pipe_bpp);
10670
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010671 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010672 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010673
Daniel Vetter66e985c2013-06-05 13:34:20 +020010674#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010675#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010676#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010677#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010678#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010679#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010680
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010681 return true;
10682}
10683
Damien Lespiau08db6652014-11-04 17:06:52 +000010684static void check_wm_state(struct drm_device *dev)
10685{
10686 struct drm_i915_private *dev_priv = dev->dev_private;
10687 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10688 struct intel_crtc *intel_crtc;
10689 int plane;
10690
10691 if (INTEL_INFO(dev)->gen < 9)
10692 return;
10693
10694 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10695 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10696
10697 for_each_intel_crtc(dev, intel_crtc) {
10698 struct skl_ddb_entry *hw_entry, *sw_entry;
10699 const enum pipe pipe = intel_crtc->pipe;
10700
10701 if (!intel_crtc->active)
10702 continue;
10703
10704 /* planes */
10705 for_each_plane(pipe, plane) {
10706 hw_entry = &hw_ddb.plane[pipe][plane];
10707 sw_entry = &sw_ddb->plane[pipe][plane];
10708
10709 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10710 continue;
10711
10712 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10713 "(expected (%u,%u), found (%u,%u))\n",
10714 pipe_name(pipe), plane + 1,
10715 sw_entry->start, sw_entry->end,
10716 hw_entry->start, hw_entry->end);
10717 }
10718
10719 /* cursor */
10720 hw_entry = &hw_ddb.cursor[pipe];
10721 sw_entry = &sw_ddb->cursor[pipe];
10722
10723 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10724 continue;
10725
10726 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10727 "(expected (%u,%u), found (%u,%u))\n",
10728 pipe_name(pipe),
10729 sw_entry->start, sw_entry->end,
10730 hw_entry->start, hw_entry->end);
10731 }
10732}
10733
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010734static void
10735check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010736{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010737 struct intel_connector *connector;
10738
10739 list_for_each_entry(connector, &dev->mode_config.connector_list,
10740 base.head) {
10741 /* This also checks the encoder/connector hw state with the
10742 * ->get_hw_state callbacks. */
10743 intel_connector_check_state(connector);
10744
Rob Clarke2c719b2014-12-15 13:56:32 -050010745 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010746 "connector's staged encoder doesn't match current encoder\n");
10747 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010748}
10749
10750static void
10751check_encoder_state(struct drm_device *dev)
10752{
10753 struct intel_encoder *encoder;
10754 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010755
Damien Lespiaub2784e12014-08-05 11:29:37 +010010756 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010757 bool enabled = false;
10758 bool active = false;
10759 enum pipe pipe, tracked_pipe;
10760
10761 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10762 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010763 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010764
Rob Clarke2c719b2014-12-15 13:56:32 -050010765 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010766 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010767 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010768 "encoder's active_connectors set, but no crtc\n");
10769
10770 list_for_each_entry(connector, &dev->mode_config.connector_list,
10771 base.head) {
10772 if (connector->base.encoder != &encoder->base)
10773 continue;
10774 enabled = true;
10775 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10776 active = true;
10777 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010778 /*
10779 * for MST connectors if we unplug the connector is gone
10780 * away but the encoder is still connected to a crtc
10781 * until a modeset happens in response to the hotplug.
10782 */
10783 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10784 continue;
10785
Rob Clarke2c719b2014-12-15 13:56:32 -050010786 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010787 "encoder's enabled state mismatch "
10788 "(expected %i, found %i)\n",
10789 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010790 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010791 "active encoder with no crtc\n");
10792
Rob Clarke2c719b2014-12-15 13:56:32 -050010793 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010794 "encoder's computed active state doesn't match tracked active state "
10795 "(expected %i, found %i)\n", active, encoder->connectors_active);
10796
10797 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010798 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010799 "encoder's hw state doesn't match sw tracking "
10800 "(expected %i, found %i)\n",
10801 encoder->connectors_active, active);
10802
10803 if (!encoder->base.crtc)
10804 continue;
10805
10806 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010807 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010808 "active encoder's pipe doesn't match"
10809 "(expected %i, found %i)\n",
10810 tracked_pipe, pipe);
10811
10812 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010813}
10814
10815static void
10816check_crtc_state(struct drm_device *dev)
10817{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010818 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010819 struct intel_crtc *crtc;
10820 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010821 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010822
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010823 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010824 bool enabled = false;
10825 bool active = false;
10826
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010827 memset(&pipe_config, 0, sizeof(pipe_config));
10828
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010829 DRM_DEBUG_KMS("[CRTC:%d]\n",
10830 crtc->base.base.id);
10831
Rob Clarke2c719b2014-12-15 13:56:32 -050010832 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010833 "active crtc, but not enabled in sw tracking\n");
10834
Damien Lespiaub2784e12014-08-05 11:29:37 +010010835 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836 if (encoder->base.crtc != &crtc->base)
10837 continue;
10838 enabled = true;
10839 if (encoder->connectors_active)
10840 active = true;
10841 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010842
Rob Clarke2c719b2014-12-15 13:56:32 -050010843 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010844 "crtc's computed active state doesn't match tracked active state "
10845 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010846 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010847 "crtc's computed enabled state doesn't match tracked enabled state "
10848 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10849
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010850 active = dev_priv->display.get_pipe_config(crtc,
10851 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010852
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010853 /* hw state is inconsistent with the pipe quirk */
10854 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10855 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010856 active = crtc->active;
10857
Damien Lespiaub2784e12014-08-05 11:29:37 +010010858 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010859 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010860 if (encoder->base.crtc != &crtc->base)
10861 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010862 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010863 encoder->get_config(encoder, &pipe_config);
10864 }
10865
Rob Clarke2c719b2014-12-15 13:56:32 -050010866 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010867 "crtc active state doesn't match with hw state "
10868 "(expected %i, found %i)\n", crtc->active, active);
10869
Daniel Vetterc0b03412013-05-28 12:05:54 +020010870 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010871 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010872 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010873 intel_dump_pipe_config(crtc, &pipe_config,
10874 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010875 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010876 "[sw state]");
10877 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010878 }
10879}
10880
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010881static void
10882check_shared_dpll_state(struct drm_device *dev)
10883{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010884 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010885 struct intel_crtc *crtc;
10886 struct intel_dpll_hw_state dpll_hw_state;
10887 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010888
10889 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10890 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10891 int enabled_crtcs = 0, active_crtcs = 0;
10892 bool active;
10893
10894 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10895
10896 DRM_DEBUG_KMS("%s\n", pll->name);
10897
10898 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10899
Rob Clarke2c719b2014-12-15 13:56:32 -050010900 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010901 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010902 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010903 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010904 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010905 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010906 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010907 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010908 "pll on state mismatch (expected %i, found %i)\n",
10909 pll->on, active);
10910
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010911 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010912 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10913 enabled_crtcs++;
10914 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10915 active_crtcs++;
10916 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010917 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010918 "pll active crtcs mismatch (expected %i, found %i)\n",
10919 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010920 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010921 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010922 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010923
Rob Clarke2c719b2014-12-15 13:56:32 -050010924 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010925 sizeof(dpll_hw_state)),
10926 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010927 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010928}
10929
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010930void
10931intel_modeset_check_state(struct drm_device *dev)
10932{
Damien Lespiau08db6652014-11-04 17:06:52 +000010933 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010934 check_connector_state(dev);
10935 check_encoder_state(dev);
10936 check_crtc_state(dev);
10937 check_shared_dpll_state(dev);
10938}
10939
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010940void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010941 int dotclock)
10942{
10943 /*
10944 * FDI already provided one idea for the dotclock.
10945 * Yell if the encoder disagrees.
10946 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010947 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010948 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010949 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010950}
10951
Ville Syrjälä80715b22014-05-15 20:23:23 +030010952static void update_scanline_offset(struct intel_crtc *crtc)
10953{
10954 struct drm_device *dev = crtc->base.dev;
10955
10956 /*
10957 * The scanline counter increments at the leading edge of hsync.
10958 *
10959 * On most platforms it starts counting from vtotal-1 on the
10960 * first active line. That means the scanline counter value is
10961 * always one less than what we would expect. Ie. just after
10962 * start of vblank, which also occurs at start of hsync (on the
10963 * last active line), the scanline counter will read vblank_start-1.
10964 *
10965 * On gen2 the scanline counter starts counting from 1 instead
10966 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10967 * to keep the value positive), instead of adding one.
10968 *
10969 * On HSW+ the behaviour of the scanline counter depends on the output
10970 * type. For DP ports it behaves like most other platforms, but on HDMI
10971 * there's an extra 1 line difference. So we need to add two instead of
10972 * one to the value.
10973 */
10974 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010975 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010976 int vtotal;
10977
10978 vtotal = mode->crtc_vtotal;
10979 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10980 vtotal /= 2;
10981
10982 crtc->scanline_offset = vtotal - 1;
10983 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010984 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010985 crtc->scanline_offset = 2;
10986 } else
10987 crtc->scanline_offset = 1;
10988}
10989
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010990static struct intel_crtc_state *
Jesse Barnes7f271262014-11-05 14:26:06 -080010991intel_modeset_compute_config(struct drm_crtc *crtc,
10992 struct drm_display_mode *mode,
10993 struct drm_framebuffer *fb,
10994 unsigned *modeset_pipes,
10995 unsigned *prepare_pipes,
10996 unsigned *disable_pipes)
10997{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010998 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f271262014-11-05 14:26:06 -080010999
11000 intel_modeset_affected_pipes(crtc, modeset_pipes,
11001 prepare_pipes, disable_pipes);
11002
11003 if ((*modeset_pipes) == 0)
11004 goto out;
11005
11006 /*
11007 * Note this needs changes when we start tracking multiple modes
11008 * and crtcs. At that point we'll need to compute the whole config
11009 * (i.e. one pipe_config for each crtc) rather than just the one
11010 * for this crtc.
11011 */
11012 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11013 if (IS_ERR(pipe_config)) {
11014 goto out;
11015 }
11016 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11017 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080011018
11019out:
11020 return pipe_config;
11021}
11022
Daniel Vetterf30da182013-04-11 20:22:50 +020011023static int __intel_set_mode(struct drm_crtc *crtc,
11024 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080011025 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011026 struct intel_crtc_state *pipe_config,
Jesse Barnes7f271262014-11-05 14:26:06 -080011027 unsigned modeset_pipes,
11028 unsigned prepare_pipes,
11029 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011030{
11031 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011032 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011033 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011034 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011035 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011036
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011037 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011038 if (!saved_mode)
11039 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011040
Tim Gardner3ac18232012-12-07 07:54:26 -070011041 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011042
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011043 if (modeset_pipes)
11044 to_intel_crtc(crtc)->new_config = pipe_config;
11045
Jesse Barnes30a970c2013-11-04 13:48:12 -080011046 /*
11047 * See if the config requires any additional preparation, e.g.
11048 * to adjust global state with pipes off. We need to do this
11049 * here so we can get the modeset_pipe updated config for the new
11050 * mode set on this crtc. For other crtcs we need to use the
11051 * adjusted_mode bits in the crtc directly.
11052 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011053 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011054 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011055
Ville Syrjäläc164f832013-11-05 22:34:12 +020011056 /* may have added more to prepare_pipes than we should */
11057 prepare_pipes &= ~disable_pipes;
11058 }
11059
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011060 if (dev_priv->display.crtc_compute_clock) {
11061 unsigned clear_pipes = modeset_pipes | disable_pipes;
11062
11063 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11064 if (ret)
11065 goto done;
11066
11067 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020011068 struct intel_crtc_state *state = intel_crtc->new_config;
11069 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11070 state);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011071 if (ret) {
11072 intel_shared_dpll_abort_config(dev_priv);
11073 goto done;
11074 }
11075 }
11076 }
11077
Daniel Vetter460da9162013-03-27 00:44:51 +010011078 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11079 intel_crtc_disable(&intel_crtc->base);
11080
Daniel Vetterea9d7582012-07-10 10:42:52 +020011081 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11082 if (intel_crtc->base.enabled)
11083 dev_priv->display.crtc_disable(&intel_crtc->base);
11084 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011085
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011086 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11087 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080011088 *
11089 * Note we'll need to fix this up when we start tracking multiple
11090 * pipes; here we assume a single modeset_pipe and only track the
11091 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011092 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011093 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011094 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011095 /* mode_set/enable/disable functions rely on a correct pipe
11096 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011097 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011098
11099 /*
11100 * Calculate and store various constants which
11101 * are later needed by vblank and swap-completion
11102 * timestamping. They are derived from true hwmode.
11103 */
11104 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011105 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011106 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011107
Daniel Vetterea9d7582012-07-10 10:42:52 +020011108 /* Only after disabling all output pipelines that will be changed can we
11109 * update the the output configuration. */
11110 intel_modeset_update_state(dev, prepare_pipes);
11111
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011112 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011113
Daniel Vettera6778b32012-07-02 09:56:42 +020011114 /* Set up the DPLL and any encoders state that needs to adjust or depend
11115 * on the DPLL.
11116 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011117 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011118 struct drm_plane *primary = intel_crtc->base.primary;
11119 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011120
Gustavo Padovan455a6802014-12-01 15:40:11 -080011121 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11122 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11123 fb, 0, 0,
11124 hdisplay, vdisplay,
11125 x << 16, y << 16,
11126 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011127 }
11128
11129 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011130 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11131 update_scanline_offset(intel_crtc);
11132
Daniel Vetter25c5b262012-07-08 22:08:04 +020011133 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011134 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011135
Daniel Vettera6778b32012-07-02 09:56:42 +020011136 /* FIXME: add subpixel order */
11137done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011138 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011139 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011140
Tim Gardner3ac18232012-12-07 07:54:26 -070011141 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011142 return ret;
11143}
11144
Jesse Barnes7f271262014-11-05 14:26:06 -080011145static int intel_set_mode_pipes(struct drm_crtc *crtc,
11146 struct drm_display_mode *mode,
11147 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011148 struct intel_crtc_state *pipe_config,
Jesse Barnes7f271262014-11-05 14:26:06 -080011149 unsigned modeset_pipes,
11150 unsigned prepare_pipes,
11151 unsigned disable_pipes)
11152{
11153 int ret;
11154
11155 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11156 prepare_pipes, disable_pipes);
11157
11158 if (ret == 0)
11159 intel_modeset_check_state(crtc->dev);
11160
11161 return ret;
11162}
11163
Damien Lespiaue7457a92013-08-08 22:28:59 +010011164static int intel_set_mode(struct drm_crtc *crtc,
11165 struct drm_display_mode *mode,
11166 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011167{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011168 struct intel_crtc_state *pipe_config;
Jesse Barnes7f271262014-11-05 14:26:06 -080011169 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011170
Jesse Barnes7f271262014-11-05 14:26:06 -080011171 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11172 &modeset_pipes,
11173 &prepare_pipes,
11174 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011175
Jesse Barnes7f271262014-11-05 14:26:06 -080011176 if (IS_ERR(pipe_config))
11177 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011178
Jesse Barnes7f271262014-11-05 14:26:06 -080011179 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11180 modeset_pipes, prepare_pipes,
11181 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011182}
11183
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011184void intel_crtc_restore_mode(struct drm_crtc *crtc)
11185{
Matt Roperf4510a22014-04-01 15:22:40 -070011186 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011187}
11188
Daniel Vetter25c5b262012-07-08 22:08:04 +020011189#undef for_each_intel_crtc_masked
11190
Daniel Vetterd9e55602012-07-04 22:16:09 +020011191static void intel_set_config_free(struct intel_set_config *config)
11192{
11193 if (!config)
11194 return;
11195
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011196 kfree(config->save_connector_encoders);
11197 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011198 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011199 kfree(config);
11200}
11201
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011202static int intel_set_config_save_state(struct drm_device *dev,
11203 struct intel_set_config *config)
11204{
Ville Syrjälä76688512014-01-10 11:28:06 +020011205 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011206 struct drm_encoder *encoder;
11207 struct drm_connector *connector;
11208 int count;
11209
Ville Syrjälä76688512014-01-10 11:28:06 +020011210 config->save_crtc_enabled =
11211 kcalloc(dev->mode_config.num_crtc,
11212 sizeof(bool), GFP_KERNEL);
11213 if (!config->save_crtc_enabled)
11214 return -ENOMEM;
11215
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011216 config->save_encoder_crtcs =
11217 kcalloc(dev->mode_config.num_encoder,
11218 sizeof(struct drm_crtc *), GFP_KERNEL);
11219 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011220 return -ENOMEM;
11221
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011222 config->save_connector_encoders =
11223 kcalloc(dev->mode_config.num_connector,
11224 sizeof(struct drm_encoder *), GFP_KERNEL);
11225 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011226 return -ENOMEM;
11227
11228 /* Copy data. Note that driver private data is not affected.
11229 * Should anything bad happen only the expected state is
11230 * restored, not the drivers personal bookkeeping.
11231 */
11232 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011233 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011234 config->save_crtc_enabled[count++] = crtc->enabled;
11235 }
11236
11237 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011238 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011239 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011240 }
11241
11242 count = 0;
11243 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011244 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011245 }
11246
11247 return 0;
11248}
11249
11250static void intel_set_config_restore_state(struct drm_device *dev,
11251 struct intel_set_config *config)
11252{
Ville Syrjälä76688512014-01-10 11:28:06 +020011253 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011254 struct intel_encoder *encoder;
11255 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011256 int count;
11257
11258 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011259 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011260 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011261
11262 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011263 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011264 else
11265 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011266 }
11267
11268 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011269 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011270 encoder->new_crtc =
11271 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011272 }
11273
11274 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011275 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11276 connector->new_encoder =
11277 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011278 }
11279}
11280
Imre Deake3de42b2013-05-03 19:44:07 +020011281static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011282is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011283{
11284 int i;
11285
Chris Wilson2e57f472013-07-17 12:14:40 +010011286 if (set->num_connectors == 0)
11287 return false;
11288
11289 if (WARN_ON(set->connectors == NULL))
11290 return false;
11291
11292 for (i = 0; i < set->num_connectors; i++)
11293 if (set->connectors[i]->encoder &&
11294 set->connectors[i]->encoder->crtc == set->crtc &&
11295 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011296 return true;
11297
11298 return false;
11299}
11300
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011301static void
11302intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11303 struct intel_set_config *config)
11304{
11305
11306 /* We should be able to check here if the fb has the same properties
11307 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011308 if (is_crtc_connector_off(set)) {
11309 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011310 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011311 /*
11312 * If we have no fb, we can only flip as long as the crtc is
11313 * active, otherwise we need a full mode set. The crtc may
11314 * be active if we've only disabled the primary plane, or
11315 * in fastboot situations.
11316 */
Matt Roperf4510a22014-04-01 15:22:40 -070011317 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011318 struct intel_crtc *intel_crtc =
11319 to_intel_crtc(set->crtc);
11320
Matt Roper3b150f02014-05-29 08:06:53 -070011321 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011322 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11323 config->fb_changed = true;
11324 } else {
11325 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11326 config->mode_changed = true;
11327 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011328 } else if (set->fb == NULL) {
11329 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011330 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011331 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011332 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011333 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011334 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011335 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011336 }
11337
Daniel Vetter835c5872012-07-10 18:11:08 +020011338 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011339 config->fb_changed = true;
11340
11341 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11342 DRM_DEBUG_KMS("modes are different, full mode set\n");
11343 drm_mode_debug_printmodeline(&set->crtc->mode);
11344 drm_mode_debug_printmodeline(set->mode);
11345 config->mode_changed = true;
11346 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011347
11348 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11349 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011350}
11351
Daniel Vetter2e431052012-07-04 22:42:15 +020011352static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011353intel_modeset_stage_output_state(struct drm_device *dev,
11354 struct drm_mode_set *set,
11355 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011356{
Daniel Vetter9a935852012-07-05 22:34:27 +020011357 struct intel_connector *connector;
11358 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011359 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011360 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011361
Damien Lespiau9abdda72013-02-13 13:29:23 +000011362 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011363 * of connectors. For paranoia, double-check this. */
11364 WARN_ON(!set->fb && (set->num_connectors != 0));
11365 WARN_ON(set->fb && (set->num_connectors == 0));
11366
Daniel Vetter9a935852012-07-05 22:34:27 +020011367 list_for_each_entry(connector, &dev->mode_config.connector_list,
11368 base.head) {
11369 /* Otherwise traverse passed in connector list and get encoders
11370 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011371 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011372 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011373 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011374 break;
11375 }
11376 }
11377
Daniel Vetter9a935852012-07-05 22:34:27 +020011378 /* If we disable the crtc, disable all its connectors. Also, if
11379 * the connector is on the changing crtc but not on the new
11380 * connector list, disable it. */
11381 if ((!set->fb || ro == set->num_connectors) &&
11382 connector->base.encoder &&
11383 connector->base.encoder->crtc == set->crtc) {
11384 connector->new_encoder = NULL;
11385
11386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11387 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011388 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011389 }
11390
11391
11392 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011393 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011394 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011395 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011396 }
11397 /* connector->new_encoder is now updated for all connectors. */
11398
11399 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011400 list_for_each_entry(connector, &dev->mode_config.connector_list,
11401 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011402 struct drm_crtc *new_crtc;
11403
Daniel Vetter9a935852012-07-05 22:34:27 +020011404 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011405 continue;
11406
Daniel Vetter9a935852012-07-05 22:34:27 +020011407 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011408
11409 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011410 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011411 new_crtc = set->crtc;
11412 }
11413
11414 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011415 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11416 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011417 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011418 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011419 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011420
11421 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11422 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011423 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011424 new_crtc->base.id);
11425 }
11426
11427 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011428 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011429 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011430 list_for_each_entry(connector,
11431 &dev->mode_config.connector_list,
11432 base.head) {
11433 if (connector->new_encoder == encoder) {
11434 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011435 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011436 }
11437 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011438
11439 if (num_connectors == 0)
11440 encoder->new_crtc = NULL;
11441 else if (num_connectors > 1)
11442 return -EINVAL;
11443
Daniel Vetter9a935852012-07-05 22:34:27 +020011444 /* Only now check for crtc changes so we don't miss encoders
11445 * that will be disabled. */
11446 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011447 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011448 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 }
11450 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011451 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011452 list_for_each_entry(connector, &dev->mode_config.connector_list,
11453 base.head) {
11454 if (connector->new_encoder)
11455 if (connector->new_encoder != connector->encoder)
11456 connector->encoder = connector->new_encoder;
11457 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011458 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011459 crtc->new_enabled = false;
11460
Damien Lespiaub2784e12014-08-05 11:29:37 +010011461 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011462 if (encoder->new_crtc == crtc) {
11463 crtc->new_enabled = true;
11464 break;
11465 }
11466 }
11467
11468 if (crtc->new_enabled != crtc->base.enabled) {
11469 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11470 crtc->new_enabled ? "en" : "dis");
11471 config->mode_changed = true;
11472 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011473
11474 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011475 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011476 else
11477 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011478 }
11479
Daniel Vetter2e431052012-07-04 22:42:15 +020011480 return 0;
11481}
11482
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011483static void disable_crtc_nofb(struct intel_crtc *crtc)
11484{
11485 struct drm_device *dev = crtc->base.dev;
11486 struct intel_encoder *encoder;
11487 struct intel_connector *connector;
11488
11489 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11490 pipe_name(crtc->pipe));
11491
11492 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11493 if (connector->new_encoder &&
11494 connector->new_encoder->new_crtc == crtc)
11495 connector->new_encoder = NULL;
11496 }
11497
Damien Lespiaub2784e12014-08-05 11:29:37 +010011498 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011499 if (encoder->new_crtc == crtc)
11500 encoder->new_crtc = NULL;
11501 }
11502
11503 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011504 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011505}
11506
Daniel Vetter2e431052012-07-04 22:42:15 +020011507static int intel_crtc_set_config(struct drm_mode_set *set)
11508{
11509 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011510 struct drm_mode_set save_set;
11511 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011512 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011513 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011514 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011515
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011516 BUG_ON(!set);
11517 BUG_ON(!set->crtc);
11518 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011519
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011520 /* Enforce sane interface api - has been abused by the fb helper. */
11521 BUG_ON(!set->mode && set->fb);
11522 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011523
Daniel Vetter2e431052012-07-04 22:42:15 +020011524 if (set->fb) {
11525 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11526 set->crtc->base.id, set->fb->base.id,
11527 (int)set->num_connectors, set->x, set->y);
11528 } else {
11529 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011530 }
11531
11532 dev = set->crtc->dev;
11533
11534 ret = -ENOMEM;
11535 config = kzalloc(sizeof(*config), GFP_KERNEL);
11536 if (!config)
11537 goto out_config;
11538
11539 ret = intel_set_config_save_state(dev, config);
11540 if (ret)
11541 goto out_config;
11542
11543 save_set.crtc = set->crtc;
11544 save_set.mode = &set->crtc->mode;
11545 save_set.x = set->crtc->x;
11546 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011547 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011548
11549 /* Compute whether we need a full modeset, only an fb base update or no
11550 * change at all. In the future we might also check whether only the
11551 * mode changed, e.g. for LVDS where we only change the panel fitter in
11552 * such cases. */
11553 intel_set_config_compute_mode_changes(set, config);
11554
Daniel Vetter9a935852012-07-05 22:34:27 +020011555 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011556 if (ret)
11557 goto fail;
11558
Jesse Barnes50f52752014-11-07 13:11:00 -080011559 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11560 set->fb,
11561 &modeset_pipes,
11562 &prepare_pipes,
11563 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011564 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011565 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011566 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011567 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011568 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011569 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011570 config->mode_changed = true;
11571
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011572 /*
11573 * Note we have an issue here with infoframes: current code
11574 * only updates them on the full mode set path per hw
11575 * requirements. So here we should be checking for any
11576 * required changes and forcing a mode set.
11577 */
Jesse Barnes20664592014-11-05 14:26:09 -080011578 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011579
11580 /* set_mode will free it in the mode_changed case */
11581 if (!config->mode_changed)
11582 kfree(pipe_config);
11583
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011584 intel_update_pipe_size(to_intel_crtc(set->crtc));
11585
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011586 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011587 ret = intel_set_mode_pipes(set->crtc, set->mode,
11588 set->x, set->y, set->fb, pipe_config,
11589 modeset_pipes, prepare_pipes,
11590 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011591 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011592 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011593 struct drm_plane *primary = set->crtc->primary;
11594 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011595
Gustavo Padovan455a6802014-12-01 15:40:11 -080011596 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11597 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11598 0, 0, hdisplay, vdisplay,
11599 set->x << 16, set->y << 16,
11600 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011601
11602 /*
11603 * We need to make sure the primary plane is re-enabled if it
11604 * has previously been turned off.
11605 */
11606 if (!intel_crtc->primary_enabled && ret == 0) {
11607 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011608 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011609 }
11610
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011611 /*
11612 * In the fastboot case this may be our only check of the
11613 * state after boot. It would be better to only do it on
11614 * the first update, but we don't have a nice way of doing that
11615 * (and really, set_config isn't used much for high freq page
11616 * flipping, so increasing its cost here shouldn't be a big
11617 * deal).
11618 */
Jani Nikulad330a952014-01-21 11:24:25 +020011619 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011620 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011621 }
11622
Chris Wilson2d05eae2013-05-03 17:36:25 +010011623 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011624 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11625 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011626fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011627 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011628
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011629 /*
11630 * HACK: if the pipe was on, but we didn't have a framebuffer,
11631 * force the pipe off to avoid oopsing in the modeset code
11632 * due to fb==NULL. This should only happen during boot since
11633 * we don't yet reconstruct the FB from the hardware state.
11634 */
11635 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11636 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11637
Chris Wilson2d05eae2013-05-03 17:36:25 +010011638 /* Try to restore the config */
11639 if (config->mode_changed &&
11640 intel_set_mode(save_set.crtc, save_set.mode,
11641 save_set.x, save_set.y, save_set.fb))
11642 DRM_ERROR("failed to restore config after modeset failure\n");
11643 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011644
Daniel Vetterd9e55602012-07-04 22:16:09 +020011645out_config:
11646 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011647 return ret;
11648}
11649
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011650static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011651 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011652 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011653 .destroy = intel_crtc_destroy,
11654 .page_flip = intel_crtc_page_flip,
11655};
11656
Daniel Vetter53589012013-06-05 13:34:16 +020011657static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11658 struct intel_shared_dpll *pll,
11659 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011660{
Daniel Vetter53589012013-06-05 13:34:16 +020011661 uint32_t val;
11662
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011663 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011664 return false;
11665
Daniel Vetter53589012013-06-05 13:34:16 +020011666 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011667 hw_state->dpll = val;
11668 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11669 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011670
11671 return val & DPLL_VCO_ENABLE;
11672}
11673
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011674static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11675 struct intel_shared_dpll *pll)
11676{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011677 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11678 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011679}
11680
Daniel Vettere7b903d2013-06-05 13:34:14 +020011681static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11682 struct intel_shared_dpll *pll)
11683{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011684 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011685 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011686
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011687 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011688
11689 /* Wait for the clocks to stabilize. */
11690 POSTING_READ(PCH_DPLL(pll->id));
11691 udelay(150);
11692
11693 /* The pixel multiplier can only be updated once the
11694 * DPLL is enabled and the clocks are stable.
11695 *
11696 * So write it again.
11697 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011698 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011699 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011700 udelay(200);
11701}
11702
11703static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11704 struct intel_shared_dpll *pll)
11705{
11706 struct drm_device *dev = dev_priv->dev;
11707 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011708
11709 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011710 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011711 if (intel_crtc_to_shared_dpll(crtc) == pll)
11712 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11713 }
11714
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011715 I915_WRITE(PCH_DPLL(pll->id), 0);
11716 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011717 udelay(200);
11718}
11719
Daniel Vetter46edb022013-06-05 13:34:12 +020011720static char *ibx_pch_dpll_names[] = {
11721 "PCH DPLL A",
11722 "PCH DPLL B",
11723};
11724
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011725static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011726{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011728 int i;
11729
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011730 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011731
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011732 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011733 dev_priv->shared_dplls[i].id = i;
11734 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011735 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011736 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11737 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011738 dev_priv->shared_dplls[i].get_hw_state =
11739 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011740 }
11741}
11742
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011743static void intel_shared_dpll_init(struct drm_device *dev)
11744{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011746
Daniel Vetter9cd86932014-06-25 22:01:57 +030011747 if (HAS_DDI(dev))
11748 intel_ddi_pll_init(dev);
11749 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011750 ibx_pch_dpll_init(dev);
11751 else
11752 dev_priv->num_shared_dpll = 0;
11753
11754 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011755}
11756
Matt Roper6beb8c232014-12-01 15:40:14 -080011757/**
11758 * intel_prepare_plane_fb - Prepare fb for usage on plane
11759 * @plane: drm plane to prepare for
11760 * @fb: framebuffer to prepare for presentation
11761 *
11762 * Prepares a framebuffer for usage on a display plane. Generally this
11763 * involves pinning the underlying object and updating the frontbuffer tracking
11764 * bits. Some older platforms need special physical address handling for
11765 * cursor planes.
11766 *
11767 * Returns 0 on success, negative error code on failure.
11768 */
11769int
11770intel_prepare_plane_fb(struct drm_plane *plane,
11771 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011772{
11773 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011774 struct intel_plane *intel_plane = to_intel_plane(plane);
11775 enum pipe pipe = intel_plane->pipe;
11776 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11777 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11778 unsigned frontbuffer_bits = 0;
11779 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011780
Matt Roperea2c67b2014-12-23 10:41:52 -080011781 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011782 return 0;
11783
Matt Roper6beb8c232014-12-01 15:40:14 -080011784 switch (plane->type) {
11785 case DRM_PLANE_TYPE_PRIMARY:
11786 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11787 break;
11788 case DRM_PLANE_TYPE_CURSOR:
11789 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11790 break;
11791 case DRM_PLANE_TYPE_OVERLAY:
11792 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11793 break;
11794 }
Matt Roper465c1202014-05-29 08:06:54 -070011795
Matt Roper4c345742014-07-09 16:22:10 -070011796 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011797
Matt Roper6beb8c232014-12-01 15:40:14 -080011798 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11799 INTEL_INFO(dev)->cursor_needs_physical) {
11800 int align = IS_I830(dev) ? 16 * 1024 : 256;
11801 ret = i915_gem_object_attach_phys(obj, align);
11802 if (ret)
11803 DRM_DEBUG_KMS("failed to attach phys object\n");
11804 } else {
11805 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11806 }
11807
11808 if (ret == 0)
11809 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11810
11811 mutex_unlock(&dev->struct_mutex);
11812
11813 return ret;
11814}
11815
Matt Roper38f3ce32014-12-02 07:45:25 -080011816/**
11817 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11818 * @plane: drm plane to clean up for
11819 * @fb: old framebuffer that was on plane
11820 *
11821 * Cleans up a framebuffer that has just been removed from a plane.
11822 */
11823void
11824intel_cleanup_plane_fb(struct drm_plane *plane,
11825 struct drm_framebuffer *fb)
11826{
11827 struct drm_device *dev = plane->dev;
11828 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11829
11830 if (WARN_ON(!obj))
11831 return;
11832
11833 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11834 !INTEL_INFO(dev)->cursor_needs_physical) {
11835 mutex_lock(&dev->struct_mutex);
11836 intel_unpin_fb_obj(obj);
11837 mutex_unlock(&dev->struct_mutex);
11838 }
Matt Roper465c1202014-05-29 08:06:54 -070011839}
11840
11841static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011842intel_check_primary_plane(struct drm_plane *plane,
11843 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011844{
Matt Roper32b7eee2014-12-24 07:59:06 -080011845 struct drm_device *dev = plane->dev;
11846 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011847 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011848 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011849 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011850 struct drm_rect *dest = &state->dst;
11851 struct drm_rect *src = &state->src;
11852 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011853 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011854
Matt Roperea2c67b2014-12-23 10:41:52 -080011855 crtc = crtc ? crtc : plane->crtc;
11856 intel_crtc = to_intel_crtc(crtc);
11857
Matt Roperc59cb172014-12-01 15:40:16 -080011858 ret = drm_plane_helper_check_update(plane, crtc, fb,
11859 src, dest, clip,
11860 DRM_PLANE_HELPER_NO_SCALING,
11861 DRM_PLANE_HELPER_NO_SCALING,
11862 false, true, &state->visible);
11863 if (ret)
11864 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011865
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011866 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011867 intel_crtc->atomic.wait_for_flips = true;
11868
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011869 /*
11870 * FBC does not work on some platforms for rotated
11871 * planes, so disable it when rotation is not 0 and
11872 * update it when rotation is set back to 0.
11873 *
11874 * FIXME: This is redundant with the fbc update done in
11875 * the primary plane enable function except that that
11876 * one is done too late. We eventually need to unify
11877 * this.
11878 */
11879 if (intel_crtc->primary_enabled &&
11880 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11881 dev_priv->fbc.plane == intel_crtc->plane &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011882 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011883 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011884 }
11885
11886 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011887 /*
11888 * BDW signals flip done immediately if the plane
11889 * is disabled, even if the plane enable is already
11890 * armed to occur at the next vblank :(
11891 */
11892 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11893 intel_crtc->atomic.wait_vblank = true;
11894 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011895
Matt Roper32b7eee2014-12-24 07:59:06 -080011896 intel_crtc->atomic.fb_bits |=
11897 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11898
11899 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011900 }
11901
11902 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011903}
11904
Sonika Jindal48404c12014-08-22 14:06:04 +053011905static void
11906intel_commit_primary_plane(struct drm_plane *plane,
11907 struct intel_plane_state *state)
11908{
Matt Roper2b875c22014-12-01 15:40:13 -080011909 struct drm_crtc *crtc = state->base.crtc;
11910 struct drm_framebuffer *fb = state->base.fb;
11911 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011912 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011913 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011914 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011915 struct intel_plane *intel_plane = to_intel_plane(plane);
11916 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011917
Matt Roperea2c67b2014-12-23 10:41:52 -080011918 crtc = crtc ? crtc : plane->crtc;
11919 intel_crtc = to_intel_crtc(crtc);
11920
Matt Ropercf4c7c12014-12-04 10:27:42 -080011921 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011922 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011923 crtc->y = src->y1 >> 16;
11924
Sonika Jindalce54d852014-08-21 11:44:39 +053011925 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011926
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011927 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011928 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011929 /* FIXME: kill this fastboot hack */
11930 intel_update_pipe_size(intel_crtc);
11931
11932 intel_crtc->primary_enabled = true;
11933
11934 dev_priv->display.update_primary_plane(crtc, plane->fb,
11935 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011936 } else {
11937 /*
11938 * If clipping results in a non-visible primary plane,
11939 * we'll disable the primary plane. Note that this is
11940 * a bit different than what happens if userspace
11941 * explicitly disables the plane by passing fb=0
11942 * because plane->fb still gets set and pinned.
11943 */
11944 intel_disable_primary_hw_plane(plane, crtc);
11945 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011946 }
11947}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011948
Matt Roper32b7eee2014-12-24 07:59:06 -080011949static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11950{
11951 struct drm_device *dev = crtc->dev;
11952 struct drm_i915_private *dev_priv = dev->dev_private;
11953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011954 struct intel_plane *intel_plane;
11955 struct drm_plane *p;
11956 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011957
Matt Roperea2c67b2014-12-23 10:41:52 -080011958 /* Track fb's for any planes being disabled */
11959 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11960 intel_plane = to_intel_plane(p);
11961
11962 if (intel_crtc->atomic.disabled_planes &
11963 (1 << drm_plane_index(p))) {
11964 switch (p->type) {
11965 case DRM_PLANE_TYPE_PRIMARY:
11966 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11967 break;
11968 case DRM_PLANE_TYPE_CURSOR:
11969 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11970 break;
11971 case DRM_PLANE_TYPE_OVERLAY:
11972 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11973 break;
11974 }
11975
11976 mutex_lock(&dev->struct_mutex);
11977 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11978 mutex_unlock(&dev->struct_mutex);
11979 }
11980 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011981
Matt Roper32b7eee2014-12-24 07:59:06 -080011982 if (intel_crtc->atomic.wait_for_flips)
11983 intel_crtc_wait_for_pending_flips(crtc);
11984
11985 if (intel_crtc->atomic.disable_fbc)
11986 intel_fbc_disable(dev);
11987
11988 if (intel_crtc->atomic.pre_disable_primary)
11989 intel_pre_disable_primary(crtc);
11990
11991 if (intel_crtc->atomic.update_wm)
11992 intel_update_watermarks(crtc);
11993
11994 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011995
11996 /* Perform vblank evasion around commit operation */
11997 if (intel_crtc->active)
11998 intel_crtc->atomic.evade =
11999 intel_pipe_update_start(intel_crtc,
12000 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012001}
12002
12003static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12004{
12005 struct drm_device *dev = crtc->dev;
12006 struct drm_i915_private *dev_priv = dev->dev_private;
12007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12008 struct drm_plane *p;
12009
Matt Roperc34c9ee2014-12-23 10:41:50 -080012010 if (intel_crtc->atomic.evade)
12011 intel_pipe_update_end(intel_crtc,
12012 intel_crtc->atomic.start_vbl_count);
12013
Matt Roper32b7eee2014-12-24 07:59:06 -080012014 intel_runtime_pm_put(dev_priv);
12015
12016 if (intel_crtc->atomic.wait_vblank)
12017 intel_wait_for_vblank(dev, intel_crtc->pipe);
12018
12019 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12020
12021 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012022 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012023 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012024 mutex_unlock(&dev->struct_mutex);
12025 }
Matt Roper465c1202014-05-29 08:06:54 -070012026
Matt Roper32b7eee2014-12-24 07:59:06 -080012027 if (intel_crtc->atomic.post_enable_primary)
12028 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012029
Matt Roper32b7eee2014-12-24 07:59:06 -080012030 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12031 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12032 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12033 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012034
Matt Roper32b7eee2014-12-24 07:59:06 -080012035 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012036}
12037
Matt Ropercf4c7c12014-12-04 10:27:42 -080012038/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012039 * intel_plane_destroy - destroy a plane
12040 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012041 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012042 * Common destruction function for all types of planes (primary, cursor,
12043 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012044 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012045void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012046{
12047 struct intel_plane *intel_plane = to_intel_plane(plane);
12048 drm_plane_cleanup(plane);
12049 kfree(intel_plane);
12050}
12051
Matt Roper65a3fea2015-01-21 16:35:42 -080012052const struct drm_plane_funcs intel_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012053 .update_plane = drm_plane_helper_update,
12054 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012055 .destroy = intel_plane_destroy,
Matt Roperea2c67b2014-12-23 10:41:52 -080012056 .set_property = intel_plane_set_property,
12057 .atomic_duplicate_state = intel_plane_duplicate_state,
12058 .atomic_destroy_state = intel_plane_destroy_state,
12059
Matt Roper465c1202014-05-29 08:06:54 -070012060};
12061
12062static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12063 int pipe)
12064{
12065 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012066 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012067 const uint32_t *intel_primary_formats;
12068 int num_formats;
12069
12070 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12071 if (primary == NULL)
12072 return NULL;
12073
Matt Roper8e7d6882015-01-21 16:35:41 -080012074 state = intel_create_plane_state(&primary->base);
12075 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012076 kfree(primary);
12077 return NULL;
12078 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012079 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012080
Matt Roper465c1202014-05-29 08:06:54 -070012081 primary->can_scale = false;
12082 primary->max_downscale = 1;
12083 primary->pipe = pipe;
12084 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012085 primary->check_plane = intel_check_primary_plane;
12086 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012087 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12088 primary->plane = !pipe;
12089
12090 if (INTEL_INFO(dev)->gen <= 3) {
12091 intel_primary_formats = intel_primary_formats_gen2;
12092 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12093 } else {
12094 intel_primary_formats = intel_primary_formats_gen4;
12095 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12096 }
12097
12098 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012099 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012100 intel_primary_formats, num_formats,
12101 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012102
12103 if (INTEL_INFO(dev)->gen >= 4) {
12104 if (!dev->mode_config.rotation_property)
12105 dev->mode_config.rotation_property =
12106 drm_mode_create_rotation_property(dev,
12107 BIT(DRM_ROTATE_0) |
12108 BIT(DRM_ROTATE_180));
12109 if (dev->mode_config.rotation_property)
12110 drm_object_attach_property(&primary->base.base,
12111 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012112 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012113 }
12114
Matt Roperea2c67b2014-12-23 10:41:52 -080012115 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12116
Matt Roper465c1202014-05-29 08:06:54 -070012117 return &primary->base;
12118}
12119
Matt Roper3d7d6512014-06-10 08:28:13 -070012120static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012121intel_check_cursor_plane(struct drm_plane *plane,
12122 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012123{
Matt Roper2b875c22014-12-01 15:40:13 -080012124 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012125 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012126 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012127 struct drm_rect *dest = &state->dst;
12128 struct drm_rect *src = &state->src;
12129 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012131 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012132 unsigned stride;
12133 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012134
Matt Roperea2c67b2014-12-23 10:41:52 -080012135 crtc = crtc ? crtc : plane->crtc;
12136 intel_crtc = to_intel_crtc(crtc);
12137
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012138 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012139 src, dest, clip,
12140 DRM_PLANE_HELPER_NO_SCALING,
12141 DRM_PLANE_HELPER_NO_SCALING,
12142 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012143 if (ret)
12144 return ret;
12145
12146
12147 /* if we want to turn off the cursor ignore width and height */
12148 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012149 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012150
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012151 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012152 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12153 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12154 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012155 return -EINVAL;
12156 }
12157
Matt Roperea2c67b2014-12-23 10:41:52 -080012158 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12159 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012160 DRM_DEBUG_KMS("buffer is too small\n");
12161 return -ENOMEM;
12162 }
12163
Gustavo Padovane391ea82014-09-24 14:20:25 -030012164 if (fb == crtc->cursor->fb)
12165 return 0;
12166
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012167 /* we only need to pin inside GTT if cursor is non-phy */
12168 mutex_lock(&dev->struct_mutex);
12169 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12170 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12171 ret = -EINVAL;
12172 }
12173 mutex_unlock(&dev->struct_mutex);
12174
Matt Roper32b7eee2014-12-24 07:59:06 -080012175finish:
12176 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012177 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012178 intel_crtc->atomic.update_wm = true;
12179
12180 intel_crtc->atomic.fb_bits |=
12181 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12182 }
12183
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012184 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012185}
12186
Matt Roperf4a2cf22014-12-01 15:40:12 -080012187static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012188intel_commit_cursor_plane(struct drm_plane *plane,
12189 struct intel_plane_state *state)
12190{
Matt Roper2b875c22014-12-01 15:40:13 -080012191 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012192 struct drm_device *dev = plane->dev;
12193 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012194 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012195 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012196 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012197
Matt Roperea2c67b2014-12-23 10:41:52 -080012198 crtc = crtc ? crtc : plane->crtc;
12199 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012200
Matt Roperea2c67b2014-12-23 10:41:52 -080012201 plane->fb = state->base.fb;
12202 crtc->cursor_x = state->base.crtc_x;
12203 crtc->cursor_y = state->base.crtc_y;
12204
Sonika Jindala919db92014-10-23 07:41:33 -070012205 intel_plane->obj = obj;
12206
Gustavo Padovana912f122014-12-01 15:40:10 -080012207 if (intel_crtc->cursor_bo == obj)
12208 goto update;
12209
Matt Roperf4a2cf22014-12-01 15:40:12 -080012210 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012211 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012212 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012213 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012214 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012215 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012216
Gustavo Padovana912f122014-12-01 15:40:10 -080012217 intel_crtc->cursor_addr = addr;
12218 intel_crtc->cursor_bo = obj;
12219update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012220 intel_crtc->cursor_width = state->base.crtc_w;
12221 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012222
Matt Roper32b7eee2014-12-24 07:59:06 -080012223 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012224 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012225}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012226
Matt Roper3d7d6512014-06-10 08:28:13 -070012227static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12228 int pipe)
12229{
12230 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012231 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012232
12233 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12234 if (cursor == NULL)
12235 return NULL;
12236
Matt Roper8e7d6882015-01-21 16:35:41 -080012237 state = intel_create_plane_state(&cursor->base);
12238 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012239 kfree(cursor);
12240 return NULL;
12241 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012242 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012243
Matt Roper3d7d6512014-06-10 08:28:13 -070012244 cursor->can_scale = false;
12245 cursor->max_downscale = 1;
12246 cursor->pipe = pipe;
12247 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012248 cursor->check_plane = intel_check_cursor_plane;
12249 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012250
12251 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012252 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012253 intel_cursor_formats,
12254 ARRAY_SIZE(intel_cursor_formats),
12255 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012256
12257 if (INTEL_INFO(dev)->gen >= 4) {
12258 if (!dev->mode_config.rotation_property)
12259 dev->mode_config.rotation_property =
12260 drm_mode_create_rotation_property(dev,
12261 BIT(DRM_ROTATE_0) |
12262 BIT(DRM_ROTATE_180));
12263 if (dev->mode_config.rotation_property)
12264 drm_object_attach_property(&cursor->base.base,
12265 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012266 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012267 }
12268
Matt Roperea2c67b2014-12-23 10:41:52 -080012269 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12270
Matt Roper3d7d6512014-06-10 08:28:13 -070012271 return &cursor->base;
12272}
12273
Hannes Ederb358d0a2008-12-18 21:18:47 +010012274static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012275{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012277 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012278 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012279 struct drm_plane *primary = NULL;
12280 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012281 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012282
Daniel Vetter955382f2013-09-19 14:05:45 +020012283 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012284 if (intel_crtc == NULL)
12285 return;
12286
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012287 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12288 if (!crtc_state)
12289 goto fail;
12290 intel_crtc_set_state(intel_crtc, crtc_state);
12291
Matt Roper465c1202014-05-29 08:06:54 -070012292 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012293 if (!primary)
12294 goto fail;
12295
12296 cursor = intel_cursor_plane_create(dev, pipe);
12297 if (!cursor)
12298 goto fail;
12299
Matt Roper465c1202014-05-29 08:06:54 -070012300 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012301 cursor, &intel_crtc_funcs);
12302 if (ret)
12303 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012304
12305 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012306 for (i = 0; i < 256; i++) {
12307 intel_crtc->lut_r[i] = i;
12308 intel_crtc->lut_g[i] = i;
12309 intel_crtc->lut_b[i] = i;
12310 }
12311
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012312 /*
12313 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012314 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012315 */
Jesse Barnes80824002009-09-10 15:28:06 -070012316 intel_crtc->pipe = pipe;
12317 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012318 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012319 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012320 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012321 }
12322
Chris Wilson4b0e3332014-05-30 16:35:26 +030012323 intel_crtc->cursor_base = ~0;
12324 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012325 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012326
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012327 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12328 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12329 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12330 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12331
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012332 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12333
Jesse Barnes79e53942008-11-07 14:24:08 -080012334 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012335
12336 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012337 return;
12338
12339fail:
12340 if (primary)
12341 drm_plane_cleanup(primary);
12342 if (cursor)
12343 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012344 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012345 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012346}
12347
Jesse Barnes752aa882013-10-31 18:55:49 +020012348enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12349{
12350 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012351 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012352
Rob Clark51fd3712013-11-19 12:10:12 -050012353 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012354
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012355 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012356 return INVALID_PIPE;
12357
12358 return to_intel_crtc(encoder->crtc)->pipe;
12359}
12360
Carl Worth08d7b3d2009-04-29 14:43:54 -070012361int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012362 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012363{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012364 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012365 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012366 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012367
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012368 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12369 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012370
Rob Clark7707e652014-07-17 23:30:04 -040012371 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012372
Rob Clark7707e652014-07-17 23:30:04 -040012373 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012374 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012375 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012376 }
12377
Rob Clark7707e652014-07-17 23:30:04 -040012378 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012379 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012380
Daniel Vetterc05422d2009-08-11 16:05:30 +020012381 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012382}
12383
Daniel Vetter66a92782012-07-12 20:08:18 +020012384static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012385{
Daniel Vetter66a92782012-07-12 20:08:18 +020012386 struct drm_device *dev = encoder->base.dev;
12387 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012388 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012389 int entry = 0;
12390
Damien Lespiaub2784e12014-08-05 11:29:37 +010012391 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012392 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012393 index_mask |= (1 << entry);
12394
Jesse Barnes79e53942008-11-07 14:24:08 -080012395 entry++;
12396 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012397
Jesse Barnes79e53942008-11-07 14:24:08 -080012398 return index_mask;
12399}
12400
Chris Wilson4d302442010-12-14 19:21:29 +000012401static bool has_edp_a(struct drm_device *dev)
12402{
12403 struct drm_i915_private *dev_priv = dev->dev_private;
12404
12405 if (!IS_MOBILE(dev))
12406 return false;
12407
12408 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12409 return false;
12410
Damien Lespiaue3589902014-02-07 19:12:50 +000012411 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012412 return false;
12413
12414 return true;
12415}
12416
Jesse Barnes84b4e042014-06-25 08:24:29 -070012417static bool intel_crt_present(struct drm_device *dev)
12418{
12419 struct drm_i915_private *dev_priv = dev->dev_private;
12420
Damien Lespiau884497e2013-12-03 13:56:23 +000012421 if (INTEL_INFO(dev)->gen >= 9)
12422 return false;
12423
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012424 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012425 return false;
12426
12427 if (IS_CHERRYVIEW(dev))
12428 return false;
12429
12430 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12431 return false;
12432
12433 return true;
12434}
12435
Jesse Barnes79e53942008-11-07 14:24:08 -080012436static void intel_setup_outputs(struct drm_device *dev)
12437{
Eric Anholt725e30a2009-01-22 13:01:02 -080012438 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012439 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012440 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012441
Daniel Vetterc9093352013-06-06 22:22:47 +020012442 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012443
Jesse Barnes84b4e042014-06-25 08:24:29 -070012444 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012445 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012446
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012447 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012448 int found;
12449
12450 /* Haswell uses DDI functions to detect digital outputs */
12451 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12452 /* DDI A only supports eDP */
12453 if (found)
12454 intel_ddi_init(dev, PORT_A);
12455
12456 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12457 * register */
12458 found = I915_READ(SFUSE_STRAP);
12459
12460 if (found & SFUSE_STRAP_DDIB_DETECTED)
12461 intel_ddi_init(dev, PORT_B);
12462 if (found & SFUSE_STRAP_DDIC_DETECTED)
12463 intel_ddi_init(dev, PORT_C);
12464 if (found & SFUSE_STRAP_DDID_DETECTED)
12465 intel_ddi_init(dev, PORT_D);
12466 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012467 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012468 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012469
12470 if (has_edp_a(dev))
12471 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012472
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012473 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012474 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012475 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012476 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012477 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012478 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012479 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012480 }
12481
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012482 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012483 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012484
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012485 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012486 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012487
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012488 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012489 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012490
Daniel Vetter270b3042012-10-27 15:52:05 +020012491 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012492 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012493 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012494 /*
12495 * The DP_DETECTED bit is the latched state of the DDC
12496 * SDA pin at boot. However since eDP doesn't require DDC
12497 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12498 * eDP ports may have been muxed to an alternate function.
12499 * Thus we can't rely on the DP_DETECTED bit alone to detect
12500 * eDP ports. Consult the VBT as well as DP_DETECTED to
12501 * detect eDP ports.
12502 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012503 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12504 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012505 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12506 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012507 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12508 intel_dp_is_edp(dev, PORT_B))
12509 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012510
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012511 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12512 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012513 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12514 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012515 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12516 intel_dp_is_edp(dev, PORT_C))
12517 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012518
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012519 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012520 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012521 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12522 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012523 /* eDP not supported on port D, so don't check VBT */
12524 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12525 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012526 }
12527
Jani Nikula3cfca972013-08-27 15:12:26 +030012528 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012529 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012530 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012531
Paulo Zanonie2debe92013-02-18 19:00:27 -030012532 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012533 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012534 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012535 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12536 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012537 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012538 }
Ma Ling27185ae2009-08-24 13:50:23 +080012539
Imre Deake7281ea2013-05-08 13:14:08 +030012540 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012541 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012542 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012543
12544 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012545
Paulo Zanonie2debe92013-02-18 19:00:27 -030012546 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012547 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012548 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012549 }
Ma Ling27185ae2009-08-24 13:50:23 +080012550
Paulo Zanonie2debe92013-02-18 19:00:27 -030012551 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012552
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012553 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12554 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012555 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012556 }
Imre Deake7281ea2013-05-08 13:14:08 +030012557 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012558 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012559 }
Ma Ling27185ae2009-08-24 13:50:23 +080012560
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012561 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012562 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012563 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012564 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012565 intel_dvo_init(dev);
12566
Zhenyu Wang103a1962009-11-27 11:44:36 +080012567 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012568 intel_tv_init(dev);
12569
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012570 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012571
Damien Lespiaub2784e12014-08-05 11:29:37 +010012572 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012573 encoder->base.possible_crtcs = encoder->crtc_mask;
12574 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012575 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012576 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012577
Paulo Zanonidde86e22012-12-01 12:04:25 -020012578 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012579
12580 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012581}
12582
12583static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12584{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012585 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012586 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012587
Daniel Vetteref2d6332014-02-10 18:00:38 +010012588 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012589 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012590 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012591 drm_gem_object_unreference(&intel_fb->obj->base);
12592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012593 kfree(intel_fb);
12594}
12595
12596static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012597 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012598 unsigned int *handle)
12599{
12600 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012601 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012602
Chris Wilson05394f32010-11-08 19:18:58 +000012603 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012604}
12605
12606static const struct drm_framebuffer_funcs intel_fb_funcs = {
12607 .destroy = intel_user_framebuffer_destroy,
12608 .create_handle = intel_user_framebuffer_create_handle,
12609};
12610
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012611static int intel_framebuffer_init(struct drm_device *dev,
12612 struct intel_framebuffer *intel_fb,
12613 struct drm_mode_fb_cmd2 *mode_cmd,
12614 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012615{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012616 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012617 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012618 int ret;
12619
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012620 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12621
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012622 if (obj->tiling_mode == I915_TILING_Y) {
12623 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012624 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012625 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012626
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012627 if (mode_cmd->pitches[0] & 63) {
12628 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12629 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012630 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012631 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012632
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012633 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12634 pitch_limit = 32*1024;
12635 } else if (INTEL_INFO(dev)->gen >= 4) {
12636 if (obj->tiling_mode)
12637 pitch_limit = 16*1024;
12638 else
12639 pitch_limit = 32*1024;
12640 } else if (INTEL_INFO(dev)->gen >= 3) {
12641 if (obj->tiling_mode)
12642 pitch_limit = 8*1024;
12643 else
12644 pitch_limit = 16*1024;
12645 } else
12646 /* XXX DSPC is limited to 4k tiled */
12647 pitch_limit = 8*1024;
12648
12649 if (mode_cmd->pitches[0] > pitch_limit) {
12650 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12651 obj->tiling_mode ? "tiled" : "linear",
12652 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012653 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012654 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012655
12656 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012657 mode_cmd->pitches[0] != obj->stride) {
12658 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12659 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012660 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012661 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012662
Ville Syrjälä57779d02012-10-31 17:50:14 +020012663 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012664 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012665 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012666 case DRM_FORMAT_RGB565:
12667 case DRM_FORMAT_XRGB8888:
12668 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012669 break;
12670 case DRM_FORMAT_XRGB1555:
12671 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012672 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012673 DRM_DEBUG("unsupported pixel format: %s\n",
12674 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012675 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012676 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012677 break;
12678 case DRM_FORMAT_XBGR8888:
12679 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012680 case DRM_FORMAT_XRGB2101010:
12681 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012682 case DRM_FORMAT_XBGR2101010:
12683 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012684 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012685 DRM_DEBUG("unsupported pixel format: %s\n",
12686 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012687 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012688 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012689 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012690 case DRM_FORMAT_YUYV:
12691 case DRM_FORMAT_UYVY:
12692 case DRM_FORMAT_YVYU:
12693 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012694 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012695 DRM_DEBUG("unsupported pixel format: %s\n",
12696 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012697 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012698 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012699 break;
12700 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012701 DRM_DEBUG("unsupported pixel format: %s\n",
12702 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012703 return -EINVAL;
12704 }
12705
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012706 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12707 if (mode_cmd->offsets[0] != 0)
12708 return -EINVAL;
12709
Damien Lespiauec2c9812015-01-20 12:51:45 +000012710 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12711 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012712 /* FIXME drm helper for size checks (especially planar formats)? */
12713 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12714 return -EINVAL;
12715
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012716 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12717 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012718 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012719
Jesse Barnes79e53942008-11-07 14:24:08 -080012720 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12721 if (ret) {
12722 DRM_ERROR("framebuffer init failed %d\n", ret);
12723 return ret;
12724 }
12725
Jesse Barnes79e53942008-11-07 14:24:08 -080012726 return 0;
12727}
12728
Jesse Barnes79e53942008-11-07 14:24:08 -080012729static struct drm_framebuffer *
12730intel_user_framebuffer_create(struct drm_device *dev,
12731 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012732 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012733{
Chris Wilson05394f32010-11-08 19:18:58 +000012734 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012735
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012736 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12737 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012738 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012739 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012740
Chris Wilsond2dff872011-04-19 08:36:26 +010012741 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012742}
12743
Daniel Vetter4520f532013-10-09 09:18:51 +020012744#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012745static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012746{
12747}
12748#endif
12749
Jesse Barnes79e53942008-11-07 14:24:08 -080012750static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012751 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012752 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012753};
12754
Jesse Barnese70236a2009-09-21 10:42:27 -070012755/* Set up chip specific display functions */
12756static void intel_init_display(struct drm_device *dev)
12757{
12758 struct drm_i915_private *dev_priv = dev->dev_private;
12759
Daniel Vetteree9300b2013-06-03 22:40:22 +020012760 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12761 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012762 else if (IS_CHERRYVIEW(dev))
12763 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012764 else if (IS_VALLEYVIEW(dev))
12765 dev_priv->display.find_dpll = vlv_find_best_dpll;
12766 else if (IS_PINEVIEW(dev))
12767 dev_priv->display.find_dpll = pnv_find_best_dpll;
12768 else
12769 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12770
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012771 if (INTEL_INFO(dev)->gen >= 9) {
12772 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012773 dev_priv->display.get_initial_plane_config =
12774 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012775 dev_priv->display.crtc_compute_clock =
12776 haswell_crtc_compute_clock;
12777 dev_priv->display.crtc_enable = haswell_crtc_enable;
12778 dev_priv->display.crtc_disable = haswell_crtc_disable;
12779 dev_priv->display.off = ironlake_crtc_off;
12780 dev_priv->display.update_primary_plane =
12781 skylake_update_primary_plane;
12782 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012783 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012784 dev_priv->display.get_initial_plane_config =
12785 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012786 dev_priv->display.crtc_compute_clock =
12787 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012788 dev_priv->display.crtc_enable = haswell_crtc_enable;
12789 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012790 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012791 dev_priv->display.update_primary_plane =
12792 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012793 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012794 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012795 dev_priv->display.get_initial_plane_config =
12796 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012797 dev_priv->display.crtc_compute_clock =
12798 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012799 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12800 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012801 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012802 dev_priv->display.update_primary_plane =
12803 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012804 } else if (IS_VALLEYVIEW(dev)) {
12805 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012806 dev_priv->display.get_initial_plane_config =
12807 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012808 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012809 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12810 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12811 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012812 dev_priv->display.update_primary_plane =
12813 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012814 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012815 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012816 dev_priv->display.get_initial_plane_config =
12817 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012818 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012819 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12820 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012821 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012822 dev_priv->display.update_primary_plane =
12823 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012824 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012825
Jesse Barnese70236a2009-09-21 10:42:27 -070012826 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012827 if (IS_VALLEYVIEW(dev))
12828 dev_priv->display.get_display_clock_speed =
12829 valleyview_get_display_clock_speed;
12830 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012831 dev_priv->display.get_display_clock_speed =
12832 i945_get_display_clock_speed;
12833 else if (IS_I915G(dev))
12834 dev_priv->display.get_display_clock_speed =
12835 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012836 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012837 dev_priv->display.get_display_clock_speed =
12838 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012839 else if (IS_PINEVIEW(dev))
12840 dev_priv->display.get_display_clock_speed =
12841 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012842 else if (IS_I915GM(dev))
12843 dev_priv->display.get_display_clock_speed =
12844 i915gm_get_display_clock_speed;
12845 else if (IS_I865G(dev))
12846 dev_priv->display.get_display_clock_speed =
12847 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012848 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012849 dev_priv->display.get_display_clock_speed =
12850 i855_get_display_clock_speed;
12851 else /* 852, 830 */
12852 dev_priv->display.get_display_clock_speed =
12853 i830_get_display_clock_speed;
12854
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012855 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012856 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012857 } else if (IS_GEN6(dev)) {
12858 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012859 } else if (IS_IVYBRIDGE(dev)) {
12860 /* FIXME: detect B0+ stepping and use auto training */
12861 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012862 dev_priv->display.modeset_global_resources =
12863 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012864 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012865 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012866 } else if (IS_VALLEYVIEW(dev)) {
12867 dev_priv->display.modeset_global_resources =
12868 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012869 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012870
12871 /* Default just returns -ENODEV to indicate unsupported */
12872 dev_priv->display.queue_flip = intel_default_queue_flip;
12873
12874 switch (INTEL_INFO(dev)->gen) {
12875 case 2:
12876 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12877 break;
12878
12879 case 3:
12880 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12881 break;
12882
12883 case 4:
12884 case 5:
12885 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12886 break;
12887
12888 case 6:
12889 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12890 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012891 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012892 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012893 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12894 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012895 case 9:
12896 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12897 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012898 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012899
12900 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012901
12902 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012903}
12904
Jesse Barnesb690e962010-07-19 13:53:12 -070012905/*
12906 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12907 * resume, or other times. This quirk makes sure that's the case for
12908 * affected systems.
12909 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012910static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012911{
12912 struct drm_i915_private *dev_priv = dev->dev_private;
12913
12914 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012915 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012916}
12917
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012918static void quirk_pipeb_force(struct drm_device *dev)
12919{
12920 struct drm_i915_private *dev_priv = dev->dev_private;
12921
12922 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12923 DRM_INFO("applying pipe b force quirk\n");
12924}
12925
Keith Packard435793d2011-07-12 14:56:22 -070012926/*
12927 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12928 */
12929static void quirk_ssc_force_disable(struct drm_device *dev)
12930{
12931 struct drm_i915_private *dev_priv = dev->dev_private;
12932 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012933 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012934}
12935
Carsten Emde4dca20e2012-03-15 15:56:26 +010012936/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012937 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12938 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012939 */
12940static void quirk_invert_brightness(struct drm_device *dev)
12941{
12942 struct drm_i915_private *dev_priv = dev->dev_private;
12943 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012944 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012945}
12946
Scot Doyle9c72cc62014-07-03 23:27:50 +000012947/* Some VBT's incorrectly indicate no backlight is present */
12948static void quirk_backlight_present(struct drm_device *dev)
12949{
12950 struct drm_i915_private *dev_priv = dev->dev_private;
12951 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12952 DRM_INFO("applying backlight present quirk\n");
12953}
12954
Jesse Barnesb690e962010-07-19 13:53:12 -070012955struct intel_quirk {
12956 int device;
12957 int subsystem_vendor;
12958 int subsystem_device;
12959 void (*hook)(struct drm_device *dev);
12960};
12961
Egbert Eich5f85f1762012-10-14 15:46:38 +020012962/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12963struct intel_dmi_quirk {
12964 void (*hook)(struct drm_device *dev);
12965 const struct dmi_system_id (*dmi_id_list)[];
12966};
12967
12968static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12969{
12970 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12971 return 1;
12972}
12973
12974static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12975 {
12976 .dmi_id_list = &(const struct dmi_system_id[]) {
12977 {
12978 .callback = intel_dmi_reverse_brightness,
12979 .ident = "NCR Corporation",
12980 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12981 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12982 },
12983 },
12984 { } /* terminating entry */
12985 },
12986 .hook = quirk_invert_brightness,
12987 },
12988};
12989
Ben Widawskyc43b5632012-04-16 14:07:40 -070012990static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012991 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012992 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012993
Jesse Barnesb690e962010-07-19 13:53:12 -070012994 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12995 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12996
Jesse Barnesb690e962010-07-19 13:53:12 -070012997 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12998 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12999
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013000 /* 830 needs to leave pipe A & dpll A up */
13001 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13002
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013003 /* 830 needs to leave pipe B & dpll B up */
13004 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13005
Keith Packard435793d2011-07-12 14:56:22 -070013006 /* Lenovo U160 cannot use SSC on LVDS */
13007 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013008
13009 /* Sony Vaio Y cannot use SSC on LVDS */
13010 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013011
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013012 /* Acer Aspire 5734Z must invert backlight brightness */
13013 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13014
13015 /* Acer/eMachines G725 */
13016 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13017
13018 /* Acer/eMachines e725 */
13019 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13020
13021 /* Acer/Packard Bell NCL20 */
13022 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13023
13024 /* Acer Aspire 4736Z */
13025 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013026
13027 /* Acer Aspire 5336 */
13028 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013029
13030 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13031 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013032
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013033 /* Acer C720 Chromebook (Core i3 4005U) */
13034 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13035
jens steinb2a96012014-10-28 20:25:53 +010013036 /* Apple Macbook 2,1 (Core 2 T7400) */
13037 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13038
Scot Doyled4967d82014-07-03 23:27:52 +000013039 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13040 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013041
13042 /* HP Chromebook 14 (Celeron 2955U) */
13043 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013044};
13045
13046static void intel_init_quirks(struct drm_device *dev)
13047{
13048 struct pci_dev *d = dev->pdev;
13049 int i;
13050
13051 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13052 struct intel_quirk *q = &intel_quirks[i];
13053
13054 if (d->device == q->device &&
13055 (d->subsystem_vendor == q->subsystem_vendor ||
13056 q->subsystem_vendor == PCI_ANY_ID) &&
13057 (d->subsystem_device == q->subsystem_device ||
13058 q->subsystem_device == PCI_ANY_ID))
13059 q->hook(dev);
13060 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020013061 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13062 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13063 intel_dmi_quirks[i].hook(dev);
13064 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013065}
13066
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013067/* Disable the VGA plane that we never use */
13068static void i915_disable_vga(struct drm_device *dev)
13069{
13070 struct drm_i915_private *dev_priv = dev->dev_private;
13071 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013072 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013073
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013074 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013075 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013076 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013077 sr1 = inb(VGA_SR_DATA);
13078 outb(sr1 | 1<<5, VGA_SR_DATA);
13079 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13080 udelay(300);
13081
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013082 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013083 POSTING_READ(vga_reg);
13084}
13085
Daniel Vetterf8175862012-04-10 15:50:11 +020013086void intel_modeset_init_hw(struct drm_device *dev)
13087{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013088 intel_prepare_ddi(dev);
13089
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013090 if (IS_VALLEYVIEW(dev))
13091 vlv_update_cdclk(dev);
13092
Daniel Vetterf8175862012-04-10 15:50:11 +020013093 intel_init_clock_gating(dev);
13094
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013095 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013096}
13097
Jesse Barnes79e53942008-11-07 14:24:08 -080013098void intel_modeset_init(struct drm_device *dev)
13099{
Jesse Barnes652c3932009-08-17 13:31:43 -070013100 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013101 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013102 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013103 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013104
13105 drm_mode_config_init(dev);
13106
13107 dev->mode_config.min_width = 0;
13108 dev->mode_config.min_height = 0;
13109
Dave Airlie019d96c2011-09-29 16:20:42 +010013110 dev->mode_config.preferred_depth = 24;
13111 dev->mode_config.prefer_shadow = 1;
13112
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013113 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013114
Jesse Barnesb690e962010-07-19 13:53:12 -070013115 intel_init_quirks(dev);
13116
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013117 intel_init_pm(dev);
13118
Ben Widawskye3c74752013-04-05 13:12:39 -070013119 if (INTEL_INFO(dev)->num_pipes == 0)
13120 return;
13121
Jesse Barnese70236a2009-09-21 10:42:27 -070013122 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013123 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013124
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013125 if (IS_GEN2(dev)) {
13126 dev->mode_config.max_width = 2048;
13127 dev->mode_config.max_height = 2048;
13128 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013129 dev->mode_config.max_width = 4096;
13130 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013131 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013132 dev->mode_config.max_width = 8192;
13133 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013134 }
Damien Lespiau068be562014-03-28 14:17:49 +000013135
Ville Syrjälädc41c152014-08-13 11:57:05 +030013136 if (IS_845G(dev) || IS_I865G(dev)) {
13137 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13138 dev->mode_config.cursor_height = 1023;
13139 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013140 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13141 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13142 } else {
13143 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13144 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13145 }
13146
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013147 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013148
Zhao Yakui28c97732009-10-09 11:39:41 +080013149 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013150 INTEL_INFO(dev)->num_pipes,
13151 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013152
Damien Lespiau055e3932014-08-18 13:49:10 +010013153 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013154 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013155 for_each_sprite(pipe, sprite) {
13156 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013157 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013158 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013159 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013160 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013161 }
13162
Jesse Barnesf42bb702013-12-16 16:34:23 -080013163 intel_init_dpio(dev);
13164
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013165 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013166
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013167 /* Just disable it once at startup */
13168 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013169 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013170
13171 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013172 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013173
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013174 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013175 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013176 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013177
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013178 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013179 if (!crtc->active)
13180 continue;
13181
Jesse Barnes46f297f2014-03-07 08:57:48 -080013182 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013183 * Note that reserving the BIOS fb up front prevents us
13184 * from stuffing other stolen allocations like the ring
13185 * on top. This prevents some ugliness at boot time, and
13186 * can even allow for smooth boot transitions if the BIOS
13187 * fb is large enough for the active pipe configuration.
13188 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013189 if (dev_priv->display.get_initial_plane_config) {
13190 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013191 &crtc->plane_config);
13192 /*
13193 * If the fb is shared between multiple heads, we'll
13194 * just get the first one.
13195 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013196 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013197 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013198 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013199}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013200
Daniel Vetter7fad7982012-07-04 17:51:47 +020013201static void intel_enable_pipe_a(struct drm_device *dev)
13202{
13203 struct intel_connector *connector;
13204 struct drm_connector *crt = NULL;
13205 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013206 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013207
13208 /* We can't just switch on the pipe A, we need to set things up with a
13209 * proper mode and output configuration. As a gross hack, enable pipe A
13210 * by enabling the load detect pipe once. */
13211 list_for_each_entry(connector,
13212 &dev->mode_config.connector_list,
13213 base.head) {
13214 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13215 crt = &connector->base;
13216 break;
13217 }
13218 }
13219
13220 if (!crt)
13221 return;
13222
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013223 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13224 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013225}
13226
Daniel Vetterfa555832012-10-10 23:14:00 +020013227static bool
13228intel_check_plane_mapping(struct intel_crtc *crtc)
13229{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013230 struct drm_device *dev = crtc->base.dev;
13231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013232 u32 reg, val;
13233
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013234 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013235 return true;
13236
13237 reg = DSPCNTR(!crtc->plane);
13238 val = I915_READ(reg);
13239
13240 if ((val & DISPLAY_PLANE_ENABLE) &&
13241 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13242 return false;
13243
13244 return true;
13245}
13246
Daniel Vetter24929352012-07-02 20:28:59 +020013247static void intel_sanitize_crtc(struct intel_crtc *crtc)
13248{
13249 struct drm_device *dev = crtc->base.dev;
13250 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013251 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013252
Daniel Vetter24929352012-07-02 20:28:59 +020013253 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013254 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013255 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13256
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013257 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013258 if (crtc->active) {
13259 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013260 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013261 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013262 drm_vblank_off(dev, crtc->pipe);
13263
Daniel Vetter24929352012-07-02 20:28:59 +020013264 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013265 * disable the crtc (and hence change the state) if it is wrong. Note
13266 * that gen4+ has a fixed plane -> pipe mapping. */
13267 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013268 struct intel_connector *connector;
13269 bool plane;
13270
Daniel Vetter24929352012-07-02 20:28:59 +020013271 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13272 crtc->base.base.id);
13273
13274 /* Pipe has the wrong plane attached and the plane is active.
13275 * Temporarily change the plane mapping and disable everything
13276 * ... */
13277 plane = crtc->plane;
13278 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013279 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013280 dev_priv->display.crtc_disable(&crtc->base);
13281 crtc->plane = plane;
13282
13283 /* ... and break all links. */
13284 list_for_each_entry(connector, &dev->mode_config.connector_list,
13285 base.head) {
13286 if (connector->encoder->base.crtc != &crtc->base)
13287 continue;
13288
Egbert Eich7f1950f2014-04-25 10:56:22 +020013289 connector->base.dpms = DRM_MODE_DPMS_OFF;
13290 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013291 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013292 /* multiple connectors may have the same encoder:
13293 * handle them and break crtc link separately */
13294 list_for_each_entry(connector, &dev->mode_config.connector_list,
13295 base.head)
13296 if (connector->encoder->base.crtc == &crtc->base) {
13297 connector->encoder->base.crtc = NULL;
13298 connector->encoder->connectors_active = false;
13299 }
Daniel Vetter24929352012-07-02 20:28:59 +020013300
13301 WARN_ON(crtc->active);
13302 crtc->base.enabled = false;
13303 }
Daniel Vetter24929352012-07-02 20:28:59 +020013304
Daniel Vetter7fad7982012-07-04 17:51:47 +020013305 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13306 crtc->pipe == PIPE_A && !crtc->active) {
13307 /* BIOS forgot to enable pipe A, this mostly happens after
13308 * resume. Force-enable the pipe to fix this, the update_dpms
13309 * call below we restore the pipe to the right state, but leave
13310 * the required bits on. */
13311 intel_enable_pipe_a(dev);
13312 }
13313
Daniel Vetter24929352012-07-02 20:28:59 +020013314 /* Adjust the state of the output pipe according to whether we
13315 * have active connectors/encoders. */
13316 intel_crtc_update_dpms(&crtc->base);
13317
13318 if (crtc->active != crtc->base.enabled) {
13319 struct intel_encoder *encoder;
13320
13321 /* This can happen either due to bugs in the get_hw_state
13322 * functions or because the pipe is force-enabled due to the
13323 * pipe A quirk. */
13324 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13325 crtc->base.base.id,
13326 crtc->base.enabled ? "enabled" : "disabled",
13327 crtc->active ? "enabled" : "disabled");
13328
13329 crtc->base.enabled = crtc->active;
13330
13331 /* Because we only establish the connector -> encoder ->
13332 * crtc links if something is active, this means the
13333 * crtc is now deactivated. Break the links. connector
13334 * -> encoder links are only establish when things are
13335 * actually up, hence no need to break them. */
13336 WARN_ON(crtc->active);
13337
13338 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13339 WARN_ON(encoder->connectors_active);
13340 encoder->base.crtc = NULL;
13341 }
13342 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013343
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013344 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013345 /*
13346 * We start out with underrun reporting disabled to avoid races.
13347 * For correct bookkeeping mark this on active crtcs.
13348 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013349 * Also on gmch platforms we dont have any hardware bits to
13350 * disable the underrun reporting. Which means we need to start
13351 * out with underrun reporting disabled also on inactive pipes,
13352 * since otherwise we'll complain about the garbage we read when
13353 * e.g. coming up after runtime pm.
13354 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013355 * No protection against concurrent access is required - at
13356 * worst a fifo underrun happens which also sets this to false.
13357 */
13358 crtc->cpu_fifo_underrun_disabled = true;
13359 crtc->pch_fifo_underrun_disabled = true;
13360 }
Daniel Vetter24929352012-07-02 20:28:59 +020013361}
13362
13363static void intel_sanitize_encoder(struct intel_encoder *encoder)
13364{
13365 struct intel_connector *connector;
13366 struct drm_device *dev = encoder->base.dev;
13367
13368 /* We need to check both for a crtc link (meaning that the
13369 * encoder is active and trying to read from a pipe) and the
13370 * pipe itself being active. */
13371 bool has_active_crtc = encoder->base.crtc &&
13372 to_intel_crtc(encoder->base.crtc)->active;
13373
13374 if (encoder->connectors_active && !has_active_crtc) {
13375 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13376 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013377 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013378
13379 /* Connector is active, but has no active pipe. This is
13380 * fallout from our resume register restoring. Disable
13381 * the encoder manually again. */
13382 if (encoder->base.crtc) {
13383 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13384 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013385 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013386 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013387 if (encoder->post_disable)
13388 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013389 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013390 encoder->base.crtc = NULL;
13391 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013392
13393 /* Inconsistent output/port/pipe state happens presumably due to
13394 * a bug in one of the get_hw_state functions. Or someplace else
13395 * in our code, like the register restore mess on resume. Clamp
13396 * things to off as a safer default. */
13397 list_for_each_entry(connector,
13398 &dev->mode_config.connector_list,
13399 base.head) {
13400 if (connector->encoder != encoder)
13401 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013402 connector->base.dpms = DRM_MODE_DPMS_OFF;
13403 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013404 }
13405 }
13406 /* Enabled encoders without active connectors will be fixed in
13407 * the crtc fixup. */
13408}
13409
Imre Deak04098752014-02-18 00:02:16 +020013410void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013411{
13412 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013413 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013414
Imre Deak04098752014-02-18 00:02:16 +020013415 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13416 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13417 i915_disable_vga(dev);
13418 }
13419}
13420
13421void i915_redisable_vga(struct drm_device *dev)
13422{
13423 struct drm_i915_private *dev_priv = dev->dev_private;
13424
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013425 /* This function can be called both from intel_modeset_setup_hw_state or
13426 * at a very early point in our resume sequence, where the power well
13427 * structures are not yet restored. Since this function is at a very
13428 * paranoid "someone might have enabled VGA while we were not looking"
13429 * level, just check if the power well is enabled instead of trying to
13430 * follow the "don't touch the power well if we don't need it" policy
13431 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013432 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013433 return;
13434
Imre Deak04098752014-02-18 00:02:16 +020013435 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013436}
13437
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013438static bool primary_get_hw_state(struct intel_crtc *crtc)
13439{
13440 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13441
13442 if (!crtc->active)
13443 return false;
13444
13445 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13446}
13447
Daniel Vetter30e984d2013-06-05 13:34:17 +020013448static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013449{
13450 struct drm_i915_private *dev_priv = dev->dev_private;
13451 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013452 struct intel_crtc *crtc;
13453 struct intel_encoder *encoder;
13454 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013455 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013456
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013457 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013458 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013460 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013461
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013462 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013463 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013464
13465 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013466 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013467
13468 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13469 crtc->base.base.id,
13470 crtc->active ? "enabled" : "disabled");
13471 }
13472
Daniel Vetter53589012013-06-05 13:34:16 +020013473 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13474 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13475
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013476 pll->on = pll->get_hw_state(dev_priv, pll,
13477 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013478 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013479 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013480 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013481 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013482 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013483 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013484 }
Daniel Vetter53589012013-06-05 13:34:16 +020013485 }
Daniel Vetter53589012013-06-05 13:34:16 +020013486
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013487 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013488 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013489
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013490 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013491 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013492 }
13493
Damien Lespiaub2784e12014-08-05 11:29:37 +010013494 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013495 pipe = 0;
13496
13497 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013498 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13499 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013500 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013501 } else {
13502 encoder->base.crtc = NULL;
13503 }
13504
13505 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013506 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013507 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013508 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013509 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013510 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013511 }
13512
13513 list_for_each_entry(connector, &dev->mode_config.connector_list,
13514 base.head) {
13515 if (connector->get_hw_state(connector)) {
13516 connector->base.dpms = DRM_MODE_DPMS_ON;
13517 connector->encoder->connectors_active = true;
13518 connector->base.encoder = &connector->encoder->base;
13519 } else {
13520 connector->base.dpms = DRM_MODE_DPMS_OFF;
13521 connector->base.encoder = NULL;
13522 }
13523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13524 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013525 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013526 connector->base.encoder ? "enabled" : "disabled");
13527 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013528}
13529
13530/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13531 * and i915 state tracking structures. */
13532void intel_modeset_setup_hw_state(struct drm_device *dev,
13533 bool force_restore)
13534{
13535 struct drm_i915_private *dev_priv = dev->dev_private;
13536 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013537 struct intel_crtc *crtc;
13538 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013539 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013540
13541 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013542
Jesse Barnesbabea612013-06-26 18:57:38 +030013543 /*
13544 * Now that we have the config, copy it to each CRTC struct
13545 * Note that this could go away if we move to using crtc_config
13546 * checking everywhere.
13547 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013548 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013549 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013550 intel_mode_from_pipe_config(&crtc->base.mode,
13551 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013552 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13553 crtc->base.base.id);
13554 drm_mode_debug_printmodeline(&crtc->base.mode);
13555 }
13556 }
13557
Daniel Vetter24929352012-07-02 20:28:59 +020013558 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013559 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013560 intel_sanitize_encoder(encoder);
13561 }
13562
Damien Lespiau055e3932014-08-18 13:49:10 +010013563 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013564 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13565 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013566 intel_dump_pipe_config(crtc, crtc->config,
13567 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013568 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013569
Daniel Vetter35c95372013-07-17 06:55:04 +020013570 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13571 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13572
13573 if (!pll->on || pll->active)
13574 continue;
13575
13576 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13577
13578 pll->disable(dev_priv, pll);
13579 pll->on = false;
13580 }
13581
Pradeep Bhat30789992014-11-04 17:06:45 +000013582 if (IS_GEN9(dev))
13583 skl_wm_get_hw_state(dev);
13584 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013585 ilk_wm_get_hw_state(dev);
13586
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013587 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013588 i915_redisable_vga(dev);
13589
Daniel Vetterf30da182013-04-11 20:22:50 +020013590 /*
13591 * We need to use raw interfaces for restoring state to avoid
13592 * checking (bogus) intermediate states.
13593 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013594 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013595 struct drm_crtc *crtc =
13596 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013597
Jesse Barnes7f271262014-11-05 14:26:06 -080013598 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13599 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013600 }
13601 } else {
13602 intel_modeset_update_staged_output_state(dev);
13603 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013604
13605 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013606}
13607
13608void intel_modeset_gem_init(struct drm_device *dev)
13609{
Jesse Barnes92122782014-10-09 12:57:42 -070013610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013611 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013612 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013613
Imre Deakae484342014-03-31 15:10:44 +030013614 mutex_lock(&dev->struct_mutex);
13615 intel_init_gt_powersave(dev);
13616 mutex_unlock(&dev->struct_mutex);
13617
Jesse Barnes92122782014-10-09 12:57:42 -070013618 /*
13619 * There may be no VBT; and if the BIOS enabled SSC we can
13620 * just keep using it to avoid unnecessary flicker. Whereas if the
13621 * BIOS isn't using it, don't assume it will work even if the VBT
13622 * indicates as much.
13623 */
13624 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13625 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13626 DREF_SSC1_ENABLE);
13627
Chris Wilson1833b132012-05-09 11:56:28 +010013628 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013629
13630 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013631
13632 /*
13633 * Make sure any fbs we allocated at startup are properly
13634 * pinned & fenced. When we do the allocation it's too early
13635 * for this.
13636 */
13637 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013638 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013639 obj = intel_fb_obj(c->primary->fb);
13640 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013641 continue;
13642
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013643 if (intel_pin_and_fence_fb_obj(c->primary,
13644 c->primary->fb,
13645 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013646 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13647 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013648 drm_framebuffer_unreference(c->primary->fb);
13649 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013650 }
13651 }
13652 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013653
13654 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013655}
13656
Imre Deak4932e2c2014-02-11 17:12:48 +020013657void intel_connector_unregister(struct intel_connector *intel_connector)
13658{
13659 struct drm_connector *connector = &intel_connector->base;
13660
13661 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013662 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013663}
13664
Jesse Barnes79e53942008-11-07 14:24:08 -080013665void intel_modeset_cleanup(struct drm_device *dev)
13666{
Jesse Barnes652c3932009-08-17 13:31:43 -070013667 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013668 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013669
Imre Deak2eb52522014-11-19 15:30:05 +020013670 intel_disable_gt_powersave(dev);
13671
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013672 intel_backlight_unregister(dev);
13673
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013674 /*
13675 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013676 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013677 * experience fancy races otherwise.
13678 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013679 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013680
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013681 /*
13682 * Due to the hpd irq storm handling the hotplug work can re-arm the
13683 * poll handlers. Hence disable polling after hpd handling is shut down.
13684 */
Keith Packardf87ea762010-10-03 19:36:26 -070013685 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013686
Jesse Barnes652c3932009-08-17 13:31:43 -070013687 mutex_lock(&dev->struct_mutex);
13688
Jesse Barnes723bfd72010-10-07 16:01:13 -070013689 intel_unregister_dsm_handler();
13690
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013691 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013692
Daniel Vetter930ebb42012-06-29 23:32:16 +020013693 ironlake_teardown_rc6(dev);
13694
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013695 mutex_unlock(&dev->struct_mutex);
13696
Chris Wilson1630fe72011-07-08 12:22:42 +010013697 /* flush any delayed tasks or pending work */
13698 flush_scheduled_work();
13699
Jani Nikuladb31af12013-11-08 16:48:53 +020013700 /* destroy the backlight and sysfs files before encoders/connectors */
13701 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013702 struct intel_connector *intel_connector;
13703
13704 intel_connector = to_intel_connector(connector);
13705 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013706 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013707
Jesse Barnes79e53942008-11-07 14:24:08 -080013708 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013709
13710 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013711
13712 mutex_lock(&dev->struct_mutex);
13713 intel_cleanup_gt_powersave(dev);
13714 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013715}
13716
Dave Airlie28d52042009-09-21 14:33:58 +100013717/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013718 * Return which encoder is currently attached for connector.
13719 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013720struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013721{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013722 return &intel_attached_encoder(connector)->base;
13723}
Jesse Barnes79e53942008-11-07 14:24:08 -080013724
Chris Wilsondf0e9242010-09-09 16:20:55 +010013725void intel_connector_attach_encoder(struct intel_connector *connector,
13726 struct intel_encoder *encoder)
13727{
13728 connector->encoder = encoder;
13729 drm_mode_connector_attach_encoder(&connector->base,
13730 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013731}
Dave Airlie28d52042009-09-21 14:33:58 +100013732
13733/*
13734 * set vga decode state - true == enable VGA decode
13735 */
13736int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13737{
13738 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013739 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013740 u16 gmch_ctrl;
13741
Chris Wilson75fa0412014-02-07 18:37:02 -020013742 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13743 DRM_ERROR("failed to read control word\n");
13744 return -EIO;
13745 }
13746
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013747 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13748 return 0;
13749
Dave Airlie28d52042009-09-21 14:33:58 +100013750 if (state)
13751 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13752 else
13753 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013754
13755 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13756 DRM_ERROR("failed to write control word\n");
13757 return -EIO;
13758 }
13759
Dave Airlie28d52042009-09-21 14:33:58 +100013760 return 0;
13761}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013762
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013763struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013764
13765 u32 power_well_driver;
13766
Chris Wilson63b66e52013-08-08 15:12:06 +020013767 int num_transcoders;
13768
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013769 struct intel_cursor_error_state {
13770 u32 control;
13771 u32 position;
13772 u32 base;
13773 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013774 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013775
13776 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013777 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013778 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013779 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013780 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013781
13782 struct intel_plane_error_state {
13783 u32 control;
13784 u32 stride;
13785 u32 size;
13786 u32 pos;
13787 u32 addr;
13788 u32 surface;
13789 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013790 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013791
13792 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013793 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013794 enum transcoder cpu_transcoder;
13795
13796 u32 conf;
13797
13798 u32 htotal;
13799 u32 hblank;
13800 u32 hsync;
13801 u32 vtotal;
13802 u32 vblank;
13803 u32 vsync;
13804 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013805};
13806
13807struct intel_display_error_state *
13808intel_display_capture_error_state(struct drm_device *dev)
13809{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013810 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013811 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013812 int transcoders[] = {
13813 TRANSCODER_A,
13814 TRANSCODER_B,
13815 TRANSCODER_C,
13816 TRANSCODER_EDP,
13817 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013818 int i;
13819
Chris Wilson63b66e52013-08-08 15:12:06 +020013820 if (INTEL_INFO(dev)->num_pipes == 0)
13821 return NULL;
13822
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013823 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013824 if (error == NULL)
13825 return NULL;
13826
Imre Deak190be112013-11-25 17:15:31 +020013827 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013828 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13829
Damien Lespiau055e3932014-08-18 13:49:10 +010013830 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013831 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013832 __intel_display_power_is_enabled(dev_priv,
13833 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013834 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013835 continue;
13836
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013837 error->cursor[i].control = I915_READ(CURCNTR(i));
13838 error->cursor[i].position = I915_READ(CURPOS(i));
13839 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013840
13841 error->plane[i].control = I915_READ(DSPCNTR(i));
13842 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013843 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013844 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013845 error->plane[i].pos = I915_READ(DSPPOS(i));
13846 }
Paulo Zanonica291362013-03-06 20:03:14 -030013847 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13848 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013849 if (INTEL_INFO(dev)->gen >= 4) {
13850 error->plane[i].surface = I915_READ(DSPSURF(i));
13851 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13852 }
13853
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013854 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013855
Sonika Jindal3abfce72014-07-21 15:23:43 +053013856 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013857 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013858 }
13859
13860 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13861 if (HAS_DDI(dev_priv->dev))
13862 error->num_transcoders++; /* Account for eDP. */
13863
13864 for (i = 0; i < error->num_transcoders; i++) {
13865 enum transcoder cpu_transcoder = transcoders[i];
13866
Imre Deakddf9c532013-11-27 22:02:02 +020013867 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013868 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013869 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013870 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013871 continue;
13872
Chris Wilson63b66e52013-08-08 15:12:06 +020013873 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13874
13875 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13876 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13877 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13878 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13879 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13880 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13881 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013882 }
13883
13884 return error;
13885}
13886
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013887#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13888
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013889void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013890intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013891 struct drm_device *dev,
13892 struct intel_display_error_state *error)
13893{
Damien Lespiau055e3932014-08-18 13:49:10 +010013894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013895 int i;
13896
Chris Wilson63b66e52013-08-08 15:12:06 +020013897 if (!error)
13898 return;
13899
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013900 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013901 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013902 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013903 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013904 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013905 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013906 err_printf(m, " Power: %s\n",
13907 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013908 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013909 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013910
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013911 err_printf(m, "Plane [%d]:\n", i);
13912 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13913 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013914 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013915 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13916 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013917 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013918 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013919 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013920 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013921 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13922 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013923 }
13924
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013925 err_printf(m, "Cursor [%d]:\n", i);
13926 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13927 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13928 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013929 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013930
13931 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013932 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013933 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013934 err_printf(m, " Power: %s\n",
13935 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013936 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13937 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13938 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13939 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13940 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13941 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13942 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13943 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013944}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013945
13946void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13947{
13948 struct intel_crtc *crtc;
13949
13950 for_each_intel_crtc(dev, crtc) {
13951 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013952
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013953 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013954
13955 work = crtc->unpin_work;
13956
13957 if (work && work->event &&
13958 work->event->base.file_priv == file) {
13959 kfree(work->event);
13960 work->event = NULL;
13961 }
13962
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013963 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013964 }
13965}