blob: 8992457b0c0bbe8a88b1cf743552cbb40b64d6ee [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
Rafał Miłecki9501fef2010-01-30 20:18:07 +010067static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
68 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010069static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
70 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010071static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
72 u16 value, u8 core, bool off);
73static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
74 u16 value, u8 core);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010075
Michael Buesch53a6e232008-01-13 21:23:44 +010076void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
77{//TODO
78}
79
Michael Buesch18c8ade2008-08-28 19:33:40 +020080static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010081{//TODO
82}
83
Michael Buesch18c8ade2008-08-28 19:33:40 +020084static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
85 bool ignore_tssi)
86{//TODO
87 return B43_TXPWR_RES_DONE;
88}
89
Michael Bueschd1591312008-01-14 00:05:57 +010090static void b43_chantab_radio_upload(struct b43_wldev *dev,
91 const struct b43_nphy_channeltab_entry *e)
92{
93 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
94 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
95 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
96 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
97 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
98 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
99 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
100 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
101 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
102 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
103 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
104 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
105 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
106 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
107 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
108 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
109 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
110 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
111 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
112 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
113 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
114 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
115}
116
117static void b43_chantab_phy_upload(struct b43_wldev *dev,
118 const struct b43_nphy_channeltab_entry *e)
119{
120 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
121 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
122 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
123 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
124 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
125 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
126}
127
128static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
129{
130 //TODO
131}
132
Michael Bueschef1a6282008-08-27 18:53:02 +0200133/* Tune the hardware to a new channel. */
134static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100135{
Michael Bueschd1591312008-01-14 00:05:57 +0100136 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100137
Michael Bueschd1591312008-01-14 00:05:57 +0100138 tabent = b43_nphy_get_chantabent(dev, channel);
139 if (!tabent)
140 return -ESRCH;
141
142 //FIXME enable/disable band select upper20 in RXCTL
143 if (0 /*FIXME 5Ghz*/)
144 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
145 else
146 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
147 b43_chantab_radio_upload(dev, tabent);
148 udelay(50);
149 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
150 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
151 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
152 udelay(300);
153 if (0 /*FIXME 5Ghz*/)
154 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
155 else
156 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
157 b43_chantab_phy_upload(dev, tabent);
158 b43_nphy_tx_power_fix(dev);
159
160 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100161}
162
163static void b43_radio_init2055_pre(struct b43_wldev *dev)
164{
165 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
166 ~B43_NPHY_RFCTL_CMD_PORFORCE);
167 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
168 B43_NPHY_RFCTL_CMD_CHIP0PU |
169 B43_NPHY_RFCTL_CMD_OEPORFORCE);
170 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
171 B43_NPHY_RFCTL_CMD_PORFORCE);
172}
173
174static void b43_radio_init2055_post(struct b43_wldev *dev)
175{
176 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
177 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
178 int i;
179 u16 val;
180
181 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
182 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200183 if ((sprom->revision != 4) ||
184 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100185 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
186 (binfo->type != 0x46D) ||
187 (binfo->rev < 0x41)) {
188 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
189 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
190 msleep(1);
191 }
192 }
193 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
194 msleep(1);
195 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
196 msleep(1);
197 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
198 msleep(1);
199 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
200 msleep(1);
201 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
202 msleep(1);
203 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
204 msleep(1);
205 for (i = 0; i < 100; i++) {
206 val = b43_radio_read16(dev, B2055_CAL_COUT2);
207 if (val & 0x80)
208 break;
209 udelay(10);
210 }
211 msleep(1);
212 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
213 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200214 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100215 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
216 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
217 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
218 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
219}
220
221/* Initialize a Broadcom 2055 N-radio */
222static void b43_radio_init2055(struct b43_wldev *dev)
223{
224 b43_radio_init2055_pre(dev);
225 if (b43_status(dev) < B43_STAT_INITIALIZED)
226 b2055_upload_inittab(dev, 0, 1);
227 else
228 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
229 b43_radio_init2055_post(dev);
230}
231
232void b43_nphy_radio_turn_on(struct b43_wldev *dev)
233{
234 b43_radio_init2055(dev);
235}
236
237void b43_nphy_radio_turn_off(struct b43_wldev *dev)
238{
239 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
240 ~B43_NPHY_RFCTL_CMD_EN);
241}
242
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100243/*
244 * Upload the N-PHY tables.
245 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
246 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100247static void b43_nphy_tables_init(struct b43_wldev *dev)
248{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100249 if (dev->phy.rev < 3)
250 b43_nphy_rev0_1_2_tables_init(dev);
251 else
252 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100253}
254
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100255/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
256static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
257{
258 struct b43_phy_n *nphy = dev->phy.n;
259 enum ieee80211_band band;
260 u16 tmp;
261
262 if (!enable) {
263 nphy->rfctrl_intc1_save = b43_phy_read(dev,
264 B43_NPHY_RFCTL_INTC1);
265 nphy->rfctrl_intc2_save = b43_phy_read(dev,
266 B43_NPHY_RFCTL_INTC2);
267 band = b43_current_band(dev->wl);
268 if (dev->phy.rev >= 3) {
269 if (band == IEEE80211_BAND_5GHZ)
270 tmp = 0x600;
271 else
272 tmp = 0x480;
273 } else {
274 if (band == IEEE80211_BAND_5GHZ)
275 tmp = 0x180;
276 else
277 tmp = 0x120;
278 }
279 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
280 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
281 } else {
282 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
283 nphy->rfctrl_intc1_save);
284 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
285 nphy->rfctrl_intc2_save);
286 }
287}
288
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100289/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
290static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
291{
292 struct b43_phy_n *nphy = dev->phy.n;
293 u16 tmp;
294 enum ieee80211_band band = b43_current_band(dev->wl);
295 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
296 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
297
298 if (dev->phy.rev >= 3) {
299 if (ipa) {
300 tmp = 4;
301 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
302 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
303 }
304
305 tmp = 1;
306 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
307 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
308 }
309}
310
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100311/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
312static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
313{
314 u32 tmslow;
315
316 if (dev->phy.type != B43_PHYTYPE_N)
317 return;
318
319 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
320 if (force)
321 tmslow |= SSB_TMSLOW_FGC;
322 else
323 tmslow &= ~SSB_TMSLOW_FGC;
324 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
325}
326
327/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100328static void b43_nphy_reset_cca(struct b43_wldev *dev)
329{
330 u16 bbcfg;
331
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100332 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100333 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100334 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
335 udelay(1);
336 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
337 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100338 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100339}
340
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100341/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
342static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
343{
344 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
345
346 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
347 if (preamble == 1)
348 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
349 else
350 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
351
352 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
353}
354
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100355/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
356static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
357{
358 struct b43_phy_n *nphy = dev->phy.n;
359
360 bool override = false;
361 u16 chain = 0x33;
362
363 if (nphy->txrx_chain == 0) {
364 chain = 0x11;
365 override = true;
366 } else if (nphy->txrx_chain == 1) {
367 chain = 0x22;
368 override = true;
369 }
370
371 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
372 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
373 chain);
374
375 if (override)
376 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
377 B43_NPHY_RFSEQMODE_CAOVER);
378 else
379 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
380 ~B43_NPHY_RFSEQMODE_CAOVER);
381}
382
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100383/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
384static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
385 u16 samps, u8 time, bool wait)
386{
387 int i;
388 u16 tmp;
389
390 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
391 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
392 if (wait)
393 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
394 else
395 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
396
397 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
398
399 for (i = 1000; i; i--) {
400 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
401 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
402 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
403 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
404 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
405 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
406 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
407 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
408
409 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
410 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
411 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
412 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
413 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
414 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
415 return;
416 }
417 udelay(10);
418 }
419 memset(est, 0, sizeof(*est));
420}
421
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100422/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
423static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
424 struct b43_phy_n_iq_comp *pcomp)
425{
426 if (write) {
427 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
428 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
429 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
430 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
431 } else {
432 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
433 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
434 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
435 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
436 }
437}
438
Rafał Miłecki026816f2010-01-17 13:03:28 +0100439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
440static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
441{
442 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
443
444 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
445 if (core == 0) {
446 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
447 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
448 } else {
449 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
450 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
451 }
452 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
453 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
454 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
455 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
456 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
457 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
458 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
459 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
460}
461
462/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
463static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
464{
465 u8 rxval, txval;
466 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
467
468 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
469 if (core == 0) {
470 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
471 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
472 } else {
473 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
474 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
475 }
476 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
477 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
478 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
479 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
480 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
481 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
482 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
483 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
484
485 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
486 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
487
488 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
489 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
490 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
491 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
492 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
493 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
494 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
495 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
496
497 if (core == 0) {
498 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
499 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
500 } else {
501 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
502 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
503 }
504
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100505 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
506 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100507 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100508
509 if (core == 0) {
510 rxval = 1;
511 txval = 8;
512 } else {
513 rxval = 4;
514 txval = 2;
515 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100516 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
517 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100518}
519
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100520/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
521static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
522{
523 int i;
524 s32 iq;
525 u32 ii;
526 u32 qq;
527 int iq_nbits, qq_nbits;
528 int arsh, brsh;
529 u16 tmp, a, b;
530
531 struct nphy_iq_est est;
532 struct b43_phy_n_iq_comp old;
533 struct b43_phy_n_iq_comp new = { };
534 bool error = false;
535
536 if (mask == 0)
537 return;
538
539 b43_nphy_rx_iq_coeffs(dev, false, &old);
540 b43_nphy_rx_iq_coeffs(dev, true, &new);
541 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
542 new = old;
543
544 for (i = 0; i < 2; i++) {
545 if (i == 0 && (mask & 1)) {
546 iq = est.iq0_prod;
547 ii = est.i0_pwr;
548 qq = est.q0_pwr;
549 } else if (i == 1 && (mask & 2)) {
550 iq = est.iq1_prod;
551 ii = est.i1_pwr;
552 qq = est.q1_pwr;
553 } else {
554 B43_WARN_ON(1);
555 continue;
556 }
557
558 if (ii + qq < 2) {
559 error = true;
560 break;
561 }
562
563 iq_nbits = fls(abs(iq));
564 qq_nbits = fls(qq);
565
566 arsh = iq_nbits - 20;
567 if (arsh >= 0) {
568 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
569 tmp = ii >> arsh;
570 } else {
571 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
572 tmp = ii << -arsh;
573 }
574 if (tmp == 0) {
575 error = true;
576 break;
577 }
578 a /= tmp;
579
580 brsh = qq_nbits - 11;
581 if (brsh >= 0) {
582 b = (qq << (31 - qq_nbits));
583 tmp = ii >> brsh;
584 } else {
585 b = (qq << (31 - qq_nbits));
586 tmp = ii << -brsh;
587 }
588 if (tmp == 0) {
589 error = true;
590 break;
591 }
592 b = int_sqrt(b / tmp - a * a) - (1 << 10);
593
594 if (i == 0 && (mask & 0x1)) {
595 if (dev->phy.rev >= 3) {
596 new.a0 = a & 0x3FF;
597 new.b0 = b & 0x3FF;
598 } else {
599 new.a0 = b & 0x3FF;
600 new.b0 = a & 0x3FF;
601 }
602 } else if (i == 1 && (mask & 0x2)) {
603 if (dev->phy.rev >= 3) {
604 new.a1 = a & 0x3FF;
605 new.b1 = b & 0x3FF;
606 } else {
607 new.a1 = b & 0x3FF;
608 new.b1 = a & 0x3FF;
609 }
610 }
611 }
612
613 if (error)
614 new = old;
615
616 b43_nphy_rx_iq_coeffs(dev, true, &new);
617}
618
Rafał Miłecki09146402010-01-15 15:17:10 +0100619/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
620static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
621{
622 u16 array[4];
623 int i;
624
625 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
626 for (i = 0; i < 4; i++)
627 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
628
629 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
630 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
631 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
632 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
633}
634
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100635/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
636static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
637{
638 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
639 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
640}
641
642/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
643static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
644{
645 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
646 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
647}
648
649/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
650static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
651{
652 u16 tmp;
653
654 if (dev->dev->id.revision == 16)
655 b43_mac_suspend(dev);
656
657 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
658 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
659 B43_NPHY_CLASSCTL_WAITEDEN);
660 tmp &= ~mask;
661 tmp |= (val & mask);
662 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
663
664 if (dev->dev->id.revision == 16)
665 b43_mac_enable(dev);
666
667 return tmp;
668}
669
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100670/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
671static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
672{
673 struct b43_phy *phy = &dev->phy;
674 struct b43_phy_n *nphy = phy->n;
675
676 if (enable) {
677 u16 clip[] = { 0xFFFF, 0xFFFF };
678 if (nphy->deaf_count++ == 0) {
679 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
680 b43_nphy_classifier(dev, 0x7, 0);
681 b43_nphy_read_clip_detection(dev, nphy->clip_state);
682 b43_nphy_write_clip_detection(dev, clip);
683 }
684 b43_nphy_reset_cca(dev);
685 } else {
686 if (--nphy->deaf_count == 0) {
687 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
688 b43_nphy_write_clip_detection(dev, nphy->clip_state);
689 }
690 }
691}
692
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100693/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
694static void b43_nphy_stop_playback(struct b43_wldev *dev)
695{
696 struct b43_phy_n *nphy = dev->phy.n;
697 u16 tmp;
698
699 if (nphy->hang_avoid)
700 b43_nphy_stay_in_carrier_search(dev, 1);
701
702 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
703 if (tmp & 0x1)
704 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
705 else if (tmp & 0x2)
706 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
707
708 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
709
710 if (nphy->bb_mult_save & 0x80000000) {
711 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100712 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100713 nphy->bb_mult_save = 0;
714 }
715
716 if (nphy->hang_avoid)
717 b43_nphy_stay_in_carrier_search(dev, 0);
718}
719
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100720/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
721static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
722{
723 struct b43_phy_n *nphy = dev->phy.n;
724 u8 i, j;
725 u8 code;
726
727 /* TODO: for PHY >= 3
728 s8 *lna1_gain, *lna2_gain;
729 u8 *gain_db, *gain_bits;
730 u16 *rfseq_init;
731 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
732 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
733 */
734
735 u8 rfseq_events[3] = { 6, 8, 7 };
736 u8 rfseq_delays[3] = { 10, 30, 1 };
737
738 if (dev->phy.rev >= 3) {
739 /* TODO */
740 } else {
741 /* Set Clip 2 detect */
742 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
743 B43_NPHY_C1_CGAINI_CL2DETECT);
744 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
745 B43_NPHY_C2_CGAINI_CL2DETECT);
746
747 /* Set narrowband clip threshold */
748 b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
749 b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
750
751 if (!dev->phy.is_40mhz) {
752 /* Set dwell lengths */
753 b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
754 b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
755 b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
756 b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
757 }
758
759 /* Set wideband clip 2 threshold */
760 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
761 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
762 21);
763 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
764 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
765 21);
766
767 if (!dev->phy.is_40mhz) {
768 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
769 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
770 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
771 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
772 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
773 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
774 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
775 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
776 }
777
778 b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
779
780 if (nphy->gain_boost) {
781 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
782 dev->phy.is_40mhz)
783 code = 4;
784 else
785 code = 5;
786 } else {
787 code = dev->phy.is_40mhz ? 6 : 7;
788 }
789
790 /* Set HPVGA2 index */
791 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
792 ~B43_NPHY_C1_INITGAIN_HPVGA2,
793 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
794 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
795 ~B43_NPHY_C2_INITGAIN_HPVGA2,
796 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
797
798 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
799 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
800 (code << 8 | 0x7C));
801 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
802 (code << 8 | 0x7C));
803
804 /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
805
806 if (nphy->elna_gain_config) {
807 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
808 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
809 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
810 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
811 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
812
813 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
814 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
815 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
816 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
817 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
818
819 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
820 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
821 (code << 8 | 0x74));
822 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
823 (code << 8 | 0x74));
824 }
825
826 if (dev->phy.rev == 2) {
827 for (i = 0; i < 4; i++) {
828 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
829 (0x0400 * i) + 0x0020);
830 for (j = 0; j < 21; j++)
831 b43_phy_write(dev,
832 B43_NPHY_TABLE_DATALO, 3 * j);
833 }
834
Rafał Miłecki9501fef2010-01-30 20:18:07 +0100835 b43_nphy_set_rf_sequence(dev, 5,
836 rfseq_events, rfseq_delays, 3);
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100837 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
838 (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
839 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
840
841 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
842 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
843 0xFF80, 4);
844 }
845 }
846}
847
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100848/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
849static void b43_nphy_workarounds(struct b43_wldev *dev)
850{
851 struct ssb_bus *bus = dev->dev->bus;
852 struct b43_phy *phy = &dev->phy;
853 struct b43_phy_n *nphy = phy->n;
854
855 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
856 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
857
858 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
859 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
860
861 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
862 b43_nphy_classifier(dev, 1, 0);
863 else
864 b43_nphy_classifier(dev, 1, 1);
865
866 if (nphy->hang_avoid)
867 b43_nphy_stay_in_carrier_search(dev, 1);
868
869 b43_phy_set(dev, B43_NPHY_IQFLIP,
870 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
871
872 if (dev->phy.rev >= 3) {
873 /* TODO */
874 } else {
875 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
876 nphy->band5g_pwrgain) {
877 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
878 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
879 } else {
880 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
881 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
882 }
883
884 /* TODO: convert to b43_ntab_write? */
885 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
886 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
887 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
888 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
889 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
890 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
891 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
892 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
893
894 if (dev->phy.rev < 2) {
895 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
896 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
897 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
898 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
899 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
900 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
901 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
902 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
903 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
904 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
905 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
906 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
907 }
908
909 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
910 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
911 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
912 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
913
914 if (bus->sprom.boardflags2_lo & 0x100 &&
915 bus->boardinfo.type == 0x8B) {
916 delays1[0] = 0x1;
917 delays1[5] = 0x14;
918 }
Rafał Miłecki9501fef2010-01-30 20:18:07 +0100919 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
920 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100921
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100922 b43_nphy_gain_crtl_workarounds(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +0100923
924 if (dev->phy.rev < 2) {
925 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
926 ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
927 } else if (dev->phy.rev == 2) {
928 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
929 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
930 }
931
932 if (dev->phy.rev < 2)
933 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
934 ~B43_NPHY_SCRAM_SIGCTL_SCM);
935
936 /* Set phase track alpha and beta */
937 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
938 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
939 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
940 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
941 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
942 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
943
944 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
945 (u16)~B43_NPHY_PIL_DW_64QAM);
946 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
947 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
948 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
949
950 if (dev->phy.rev == 2)
951 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
952 B43_NPHY_FINERX2_CGC_DECGC);
953 }
954
955 if (nphy->hang_avoid)
956 b43_nphy_stay_in_carrier_search(dev, 0);
957}
958
Rafał Miłecki59af0992010-01-22 01:53:16 +0100959/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
960static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
961 bool test)
962{
963 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +0100964 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -0600965 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +0100966
Rafał Miłecki59af0992010-01-22 01:53:16 +0100967
968 bw = (dev->phy.is_40mhz) ? 40 : 20;
969 len = bw << 3;
970
971 if (test) {
972 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
973 bw = 82;
974 else
975 bw = 80;
976
977 if (dev->phy.is_40mhz)
978 bw <<= 1;
979
980 len = bw << 1;
981 }
982
Larry Fingerda860472010-01-26 16:42:02 -0600983 samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki59af0992010-01-22 01:53:16 +0100984 rot = (((freq * 36) / bw) << 16) / 100;
985 angle = 0;
986
Rafał Miłeckif2982182010-01-25 19:00:01 +0100987 for (i = 0; i < len; i++) {
988 samples[i] = b43_cordic(angle);
989 angle += rot;
990 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
991 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +0100992 }
993
Rafał Miłeckif2982182010-01-25 19:00:01 +0100994 /* TODO: Call N PHY Load Sample Table with buffer, len as arguments */
995 kfree(samples);
996 return len;
Rafał Miłecki59af0992010-01-22 01:53:16 +0100997}
998
Rafał Miłecki10a79872010-01-22 01:53:14 +0100999/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1000static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1001 u16 wait, bool iqmode, bool dac_test)
1002{
1003 struct b43_phy_n *nphy = dev->phy.n;
1004 int i;
1005 u16 seq_mode;
1006 u32 tmp;
1007
1008 if (nphy->hang_avoid)
1009 b43_nphy_stay_in_carrier_search(dev, true);
1010
1011 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1012 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1013 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1014 }
1015
1016 if (!dev->phy.is_40mhz)
1017 tmp = 0x6464;
1018 else
1019 tmp = 0x4747;
1020 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1021
1022 if (nphy->hang_avoid)
1023 b43_nphy_stay_in_carrier_search(dev, false);
1024
1025 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1026
1027 if (loops != 0xFFFF)
1028 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1029 else
1030 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1031
1032 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1033
1034 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1035
1036 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1037 if (iqmode) {
1038 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1039 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1040 } else {
1041 if (dac_test)
1042 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1043 else
1044 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1045 }
1046 for (i = 0; i < 100; i++) {
1047 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1048 i = 0;
1049 break;
1050 }
1051 udelay(10);
1052 }
1053 if (i)
1054 b43err(dev->wl, "run samples timeout\n");
1055
1056 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1057}
1058
Rafał Miłecki59af0992010-01-22 01:53:16 +01001059/*
1060 * Transmits a known value for LO calibration
1061 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1062 */
1063static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1064 bool iqmode, bool dac_test)
1065{
1066 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1067 if (samp == 0)
1068 return -1;
1069 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1070 return 0;
1071}
1072
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001073/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1074static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1075{
1076 struct b43_phy_n *nphy = dev->phy.n;
1077 int i, j;
1078 u32 tmp;
1079 u32 cur_real, cur_imag, real_part, imag_part;
1080
1081 u16 buffer[7];
1082
1083 if (nphy->hang_avoid)
1084 b43_nphy_stay_in_carrier_search(dev, true);
1085
Rafał Miłecki91458342010-01-18 00:21:35 +01001086 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001087
1088 for (i = 0; i < 2; i++) {
1089 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1090 (buffer[i * 2 + 1] & 0x3FF);
1091 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1092 (((i + 26) << 10) | 320));
1093 for (j = 0; j < 128; j++) {
1094 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1095 ((tmp >> 16) & 0xFFFF));
1096 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1097 (tmp & 0xFFFF));
1098 }
1099 }
1100
1101 for (i = 0; i < 2; i++) {
1102 tmp = buffer[5 + i];
1103 real_part = (tmp >> 8) & 0xFF;
1104 imag_part = (tmp & 0xFF);
1105 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1106 (((i + 26) << 10) | 448));
1107
1108 if (dev->phy.rev >= 3) {
1109 cur_real = real_part;
1110 cur_imag = imag_part;
1111 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1112 }
1113
1114 for (j = 0; j < 128; j++) {
1115 if (dev->phy.rev < 3) {
1116 cur_real = (real_part * loscale[j] + 128) >> 8;
1117 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1118 tmp = ((cur_real & 0xFF) << 8) |
1119 (cur_imag & 0xFF);
1120 }
1121 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1122 ((tmp >> 16) & 0xFFFF));
1123 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1124 (tmp & 0xFFFF));
1125 }
1126 }
1127
1128 if (dev->phy.rev >= 3) {
1129 b43_shm_write16(dev, B43_SHM_SHARED,
1130 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1131 b43_shm_write16(dev, B43_SHM_SHARED,
1132 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1133 }
1134
1135 if (nphy->hang_avoid)
1136 b43_nphy_stay_in_carrier_search(dev, false);
1137}
1138
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001139/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1140static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1141 u8 *events, u8 *delays, u8 length)
1142{
1143 struct b43_phy_n *nphy = dev->phy.n;
1144 u8 i;
1145 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1146 u16 offset1 = cmd << 4;
1147 u16 offset2 = offset1 + 0x80;
1148
1149 if (nphy->hang_avoid)
1150 b43_nphy_stay_in_carrier_search(dev, true);
1151
1152 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1153 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1154
1155 for (i = length; i < 16; i++) {
1156 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1157 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1158 }
1159
1160 if (nphy->hang_avoid)
1161 b43_nphy_stay_in_carrier_search(dev, false);
1162}
1163
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001164/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001165static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1166 enum b43_nphy_rf_sequence seq)
1167{
1168 static const u16 trigger[] = {
1169 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1170 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1171 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1172 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1173 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1174 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1175 };
1176 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001177 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001178
1179 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1180
1181 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1182 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1183 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1184 for (i = 0; i < 200; i++) {
1185 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1186 goto ok;
1187 msleep(1);
1188 }
1189 b43err(dev->wl, "RF sequence status timeout\n");
1190ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001191 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001192}
1193
Rafał Miłecki75377b22010-01-22 01:53:13 +01001194/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1195static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1196 u16 value, u8 core, bool off)
1197{
1198 int i;
1199 u8 index = fls(field);
1200 u8 addr, en_addr, val_addr;
1201 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001202 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001203
1204 if (dev->phy.rev >= 3) {
1205 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1206 for (i = 0; i < 2; i++) {
1207 if (index == 0 || index == 16) {
1208 b43err(dev->wl,
1209 "Unsupported RF Ctrl Override call\n");
1210 return;
1211 }
1212
1213 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1214 en_addr = B43_PHY_N((i == 0) ?
1215 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1216 val_addr = B43_PHY_N((i == 0) ?
1217 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1218
1219 if (off) {
1220 b43_phy_mask(dev, en_addr, ~(field));
1221 b43_phy_mask(dev, val_addr,
1222 ~(rf_ctrl->val_mask));
1223 } else {
1224 if (core == 0 || ((1 << core) & i) != 0) {
1225 b43_phy_set(dev, en_addr, field);
1226 b43_phy_maskset(dev, val_addr,
1227 ~(rf_ctrl->val_mask),
1228 (value << rf_ctrl->val_shift));
1229 }
1230 }
1231 }
1232 } else {
1233 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1234 if (off) {
1235 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1236 value = 0;
1237 } else {
1238 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1239 }
1240
1241 for (i = 0; i < 2; i++) {
1242 if (index <= 1 || index == 16) {
1243 b43err(dev->wl,
1244 "Unsupported RF Ctrl Override call\n");
1245 return;
1246 }
1247
1248 if (index == 2 || index == 10 ||
1249 (index >= 13 && index <= 15)) {
1250 core = 1;
1251 }
1252
1253 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1254 addr = B43_PHY_N((i == 0) ?
1255 rf_ctrl->addr0 : rf_ctrl->addr1);
1256
1257 if ((core & (1 << i)) != 0)
1258 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1259 (value << rf_ctrl->shift));
1260
1261 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1262 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1263 B43_NPHY_RFCTL_CMD_START);
1264 udelay(1);
1265 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1266 }
1267 }
1268}
1269
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001270/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1271static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1272 u16 value, u8 core)
1273{
1274 u8 i, j;
1275 u16 reg, tmp, val;
1276
1277 B43_WARN_ON(dev->phy.rev < 3);
1278 B43_WARN_ON(field > 4);
1279
1280 for (i = 0; i < 2; i++) {
1281 if ((core == 1 && i == 1) || (core == 2 && !i))
1282 continue;
1283
1284 reg = (i == 0) ?
1285 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1286 b43_phy_mask(dev, reg, 0xFBFF);
1287
1288 switch (field) {
1289 case 0:
1290 b43_phy_write(dev, reg, 0);
1291 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1292 break;
1293 case 1:
1294 if (!i) {
1295 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1296 0xFC3F, (value << 6));
1297 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1298 0xFFFE, 1);
1299 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1300 B43_NPHY_RFCTL_CMD_START);
1301 for (j = 0; j < 100; j++) {
1302 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1303 j = 0;
1304 break;
1305 }
1306 udelay(10);
1307 }
1308 if (j)
1309 b43err(dev->wl,
1310 "intc override timeout\n");
1311 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
1312 0xFFFE);
1313 } else {
1314 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
1315 0xFC3F, (value << 6));
1316 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1317 0xFFFE, 1);
1318 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1319 B43_NPHY_RFCTL_CMD_RXTX);
1320 for (j = 0; j < 100; j++) {
1321 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
1322 j = 0;
1323 break;
1324 }
1325 udelay(10);
1326 }
1327 if (j)
1328 b43err(dev->wl,
1329 "intc override timeout\n");
1330 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1331 0xFFFE);
1332 }
1333 break;
1334 case 2:
1335 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1336 tmp = 0x0020;
1337 val = value << 5;
1338 } else {
1339 tmp = 0x0010;
1340 val = value << 4;
1341 }
1342 b43_phy_maskset(dev, reg, ~tmp, val);
1343 break;
1344 case 3:
1345 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1346 tmp = 0x0001;
1347 val = value;
1348 } else {
1349 tmp = 0x0004;
1350 val = value << 2;
1351 }
1352 b43_phy_maskset(dev, reg, ~tmp, val);
1353 break;
1354 case 4:
1355 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1356 tmp = 0x0002;
1357 val = value << 1;
1358 } else {
1359 tmp = 0x0008;
1360 val = value << 3;
1361 }
1362 b43_phy_maskset(dev, reg, ~tmp, val);
1363 break;
1364 }
1365 }
1366}
1367
Michael Buesch95b66ba2008-01-18 01:09:25 +01001368static void b43_nphy_bphy_init(struct b43_wldev *dev)
1369{
1370 unsigned int i;
1371 u16 val;
1372
1373 val = 0x1E1F;
1374 for (i = 0; i < 14; i++) {
1375 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1376 val -= 0x202;
1377 }
1378 val = 0x3E3F;
1379 for (i = 0; i < 16; i++) {
1380 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1381 val -= 0x202;
1382 }
1383 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1384}
1385
Rafał Miłecki3c956272010-01-15 14:38:32 +01001386/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1387static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1388 s8 offset, u8 core, u8 rail, u8 type)
1389{
1390 u16 tmp;
1391 bool core1or5 = (core == 1) || (core == 5);
1392 bool core2or5 = (core == 2) || (core == 5);
1393
1394 offset = clamp_val(offset, -32, 31);
1395 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1396
1397 if (core1or5 && (rail == 0) && (type == 2))
1398 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1399 if (core1or5 && (rail == 1) && (type == 2))
1400 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1401 if (core2or5 && (rail == 0) && (type == 2))
1402 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1403 if (core2or5 && (rail == 1) && (type == 2))
1404 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1405 if (core1or5 && (rail == 0) && (type == 0))
1406 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1407 if (core1or5 && (rail == 1) && (type == 0))
1408 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1409 if (core2or5 && (rail == 0) && (type == 0))
1410 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1411 if (core2or5 && (rail == 1) && (type == 0))
1412 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1413 if (core1or5 && (rail == 0) && (type == 1))
1414 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1415 if (core1or5 && (rail == 1) && (type == 1))
1416 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1417 if (core2or5 && (rail == 0) && (type == 1))
1418 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1419 if (core2or5 && (rail == 1) && (type == 1))
1420 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1421 if (core1or5 && (rail == 0) && (type == 6))
1422 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1423 if (core1or5 && (rail == 1) && (type == 6))
1424 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1425 if (core2or5 && (rail == 0) && (type == 6))
1426 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1427 if (core2or5 && (rail == 1) && (type == 6))
1428 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1429 if (core1or5 && (rail == 0) && (type == 3))
1430 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1431 if (core1or5 && (rail == 1) && (type == 3))
1432 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1433 if (core2or5 && (rail == 0) && (type == 3))
1434 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1435 if (core2or5 && (rail == 1) && (type == 3))
1436 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1437 if (core1or5 && (type == 4))
1438 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1439 if (core2or5 && (type == 4))
1440 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1441 if (core1or5 && (type == 5))
1442 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1443 if (core2or5 && (type == 5))
1444 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1445}
1446
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001447static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01001448{
1449 u16 val;
1450
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001451 if (type < 3)
1452 val = 0;
1453 else if (type == 6)
1454 val = 1;
1455 else if (type == 3)
1456 val = 2;
1457 else
1458 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01001459
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001460 val = (val << 12) | (val << 14);
1461 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1462 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001463
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001464 if (type < 3) {
1465 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1466 (type + 1) << 4);
1467 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1468 (type + 1) << 4);
1469 }
1470
1471 /* TODO use some definitions */
1472 if (code == 0) {
1473 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001474 if (type < 3) {
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001475 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
1476 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
1477 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
1478 udelay(20);
1479 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001480 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001481 } else {
1482 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1483 0x3000);
1484 if (type < 3) {
1485 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1486 0xFEC7, 0x0180);
1487 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1488 0xEFDC, (code << 1 | 0x1021));
1489 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
1490 udelay(20);
1491 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001492 }
1493 }
1494}
1495
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001496static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1497{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01001498 struct b43_phy_n *nphy = dev->phy.n;
1499 u8 i;
1500 u16 reg, val;
1501
1502 if (code == 0) {
1503 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1504 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1505 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1506 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1507 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1508 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1509 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1510 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1511 } else {
1512 for (i = 0; i < 2; i++) {
1513 if ((code == 1 && i == 1) || (code == 2 && !i))
1514 continue;
1515
1516 reg = (i == 0) ?
1517 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1518 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1519
1520 if (type < 3) {
1521 reg = (i == 0) ?
1522 B43_NPHY_AFECTL_C1 :
1523 B43_NPHY_AFECTL_C2;
1524 b43_phy_maskset(dev, reg, 0xFCFF, 0);
1525
1526 reg = (i == 0) ?
1527 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1528 B43_NPHY_RFCTL_LUT_TRSW_UP2;
1529 b43_phy_maskset(dev, reg, 0xFFC3, 0);
1530
1531 if (type == 0)
1532 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
1533 else if (type == 1)
1534 val = 16;
1535 else
1536 val = 32;
1537 b43_phy_set(dev, reg, val);
1538
1539 reg = (i == 0) ?
1540 B43_NPHY_TXF_40CO_B1S0 :
1541 B43_NPHY_TXF_40CO_B32S1;
1542 b43_phy_set(dev, reg, 0x0020);
1543 } else {
1544 if (type == 6)
1545 val = 0x0100;
1546 else if (type == 3)
1547 val = 0x0200;
1548 else
1549 val = 0x0300;
1550
1551 reg = (i == 0) ?
1552 B43_NPHY_AFECTL_C1 :
1553 B43_NPHY_AFECTL_C2;
1554
1555 b43_phy_maskset(dev, reg, 0xFCFF, val);
1556 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1557
1558 if (type != 3 && type != 6) {
1559 enum ieee80211_band band =
1560 b43_current_band(dev->wl);
1561
1562 if ((nphy->ipa2g_on &&
1563 band == IEEE80211_BAND_2GHZ) ||
1564 (nphy->ipa5g_on &&
1565 band == IEEE80211_BAND_5GHZ))
1566 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
1567 else
1568 val = 0x11;
1569 reg = (i == 0) ? 0x2000 : 0x3000;
1570 reg |= B2055_PADDRV;
1571 b43_radio_write16(dev, reg, val);
1572
1573 reg = (i == 0) ?
1574 B43_NPHY_AFECTL_OVER1 :
1575 B43_NPHY_AFECTL_OVER;
1576 b43_phy_set(dev, reg, 0x0200);
1577 }
1578 }
1579 }
1580 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001581}
1582
1583/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1584static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1585{
1586 if (dev->phy.rev >= 3)
1587 b43_nphy_rev3_rssi_select(dev, code, type);
1588 else
1589 b43_nphy_rev2_rssi_select(dev, code, type);
1590}
1591
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001592/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1593static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1594{
1595 int i;
1596 for (i = 0; i < 2; i++) {
1597 if (type == 2) {
1598 if (i == 0) {
1599 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1600 0xFC, buf[0]);
1601 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1602 0xFC, buf[1]);
1603 } else {
1604 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1605 0xFC, buf[2 * i]);
1606 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1607 0xFC, buf[2 * i + 1]);
1608 }
1609 } else {
1610 if (i == 0)
1611 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1612 0xF3, buf[0] << 2);
1613 else
1614 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1615 0xF3, buf[2 * i + 1] << 2);
1616 }
1617 }
1618}
1619
1620/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1621static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1622 u8 nsamp)
1623{
1624 int i;
1625 int out;
1626 u16 save_regs_phy[9];
1627 u16 s[2];
1628
1629 if (dev->phy.rev >= 3) {
1630 save_regs_phy[0] = b43_phy_read(dev,
1631 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1632 save_regs_phy[1] = b43_phy_read(dev,
1633 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1634 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1635 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1636 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1637 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1638 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1639 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1640 }
1641
1642 b43_nphy_rssi_select(dev, 5, type);
1643
1644 if (dev->phy.rev < 2) {
1645 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1646 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1647 }
1648
1649 for (i = 0; i < 4; i++)
1650 buf[i] = 0;
1651
1652 for (i = 0; i < nsamp; i++) {
1653 if (dev->phy.rev < 2) {
1654 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1655 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1656 } else {
1657 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1658 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1659 }
1660
1661 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1662 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1663 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1664 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1665 }
1666 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1667 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1668
1669 if (dev->phy.rev < 2)
1670 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1671
1672 if (dev->phy.rev >= 3) {
1673 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1674 save_regs_phy[0]);
1675 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1676 save_regs_phy[1]);
1677 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1678 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1679 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1680 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1681 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1682 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1683 }
1684
1685 return out;
1686}
1687
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001688/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1689static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001690{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001691 int i, j;
1692 u8 state[4];
1693 u8 code, val;
1694 u16 class, override;
1695 u8 regs_save_radio[2];
1696 u16 regs_save_phy[2];
1697 s8 offset[4];
1698
1699 u16 clip_state[2];
1700 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1701 s32 results_min[4] = { };
1702 u8 vcm_final[4] = { };
1703 s32 results[4][4] = { };
1704 s32 miniq[4][2] = { };
1705
1706 if (type == 2) {
1707 code = 0;
1708 val = 6;
1709 } else if (type < 2) {
1710 code = 25;
1711 val = 4;
1712 } else {
1713 B43_WARN_ON(1);
1714 return;
1715 }
1716
1717 class = b43_nphy_classifier(dev, 0, 0);
1718 b43_nphy_classifier(dev, 7, 4);
1719 b43_nphy_read_clip_detection(dev, clip_state);
1720 b43_nphy_write_clip_detection(dev, clip_off);
1721
1722 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1723 override = 0x140;
1724 else
1725 override = 0x110;
1726
1727 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1728 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1729 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1730 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1731
1732 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1733 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1734 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1735 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1736
1737 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1738 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1739 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1740 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1741 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1742 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1743
1744 b43_nphy_rssi_select(dev, 5, type);
1745 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1746 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1747
1748 for (i = 0; i < 4; i++) {
1749 u8 tmp[4];
1750 for (j = 0; j < 4; j++)
1751 tmp[j] = i;
1752 if (type != 1)
1753 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1754 b43_nphy_poll_rssi(dev, type, results[i], 8);
1755 if (type < 2)
1756 for (j = 0; j < 2; j++)
1757 miniq[i][j] = min(results[i][2 * j],
1758 results[i][2 * j + 1]);
1759 }
1760
1761 for (i = 0; i < 4; i++) {
1762 s32 mind = 40;
1763 u8 minvcm = 0;
1764 s32 minpoll = 249;
1765 s32 curr;
1766 for (j = 0; j < 4; j++) {
1767 if (type == 2)
1768 curr = abs(results[j][i]);
1769 else
1770 curr = abs(miniq[j][i / 2] - code * 8);
1771
1772 if (curr < mind) {
1773 mind = curr;
1774 minvcm = j;
1775 }
1776
1777 if (results[j][i] < minpoll)
1778 minpoll = results[j][i];
1779 }
1780 results_min[i] = minpoll;
1781 vcm_final[i] = minvcm;
1782 }
1783
1784 if (type != 1)
1785 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1786
1787 for (i = 0; i < 4; i++) {
1788 offset[i] = (code * 8) - results[vcm_final[i]][i];
1789
1790 if (offset[i] < 0)
1791 offset[i] = -((abs(offset[i]) + 4) / 8);
1792 else
1793 offset[i] = (offset[i] + 4) / 8;
1794
1795 if (results_min[i] == 248)
1796 offset[i] = code - 32;
1797
1798 if (i % 2 == 0)
1799 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1800 type);
1801 else
1802 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1803 type);
1804 }
1805
1806 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1807 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1808
1809 switch (state[2]) {
1810 case 1:
1811 b43_nphy_rssi_select(dev, 1, 2);
1812 break;
1813 case 4:
1814 b43_nphy_rssi_select(dev, 1, 0);
1815 break;
1816 case 2:
1817 b43_nphy_rssi_select(dev, 1, 1);
1818 break;
1819 default:
1820 b43_nphy_rssi_select(dev, 1, 1);
1821 break;
1822 }
1823
1824 switch (state[3]) {
1825 case 1:
1826 b43_nphy_rssi_select(dev, 2, 2);
1827 break;
1828 case 4:
1829 b43_nphy_rssi_select(dev, 2, 0);
1830 break;
1831 default:
1832 b43_nphy_rssi_select(dev, 2, 1);
1833 break;
1834 }
1835
1836 b43_nphy_rssi_select(dev, 0, type);
1837
1838 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1839 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1840 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1841 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1842
1843 b43_nphy_classifier(dev, 7, class);
1844 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001845}
1846
1847/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1848static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
1849{
1850 /* TODO */
1851}
1852
1853/*
1854 * RSSI Calibration
1855 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1856 */
1857static void b43_nphy_rssi_cal(struct b43_wldev *dev)
1858{
1859 if (dev->phy.rev >= 3) {
1860 b43_nphy_rev3_rssi_cal(dev);
1861 } else {
1862 b43_nphy_rev2_rssi_cal(dev, 2);
1863 b43_nphy_rev2_rssi_cal(dev, 0);
1864 b43_nphy_rev2_rssi_cal(dev, 1);
1865 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01001866}
1867
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01001868/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01001869 * Restore RSSI Calibration
1870 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1871 */
1872static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
1873{
1874 struct b43_phy_n *nphy = dev->phy.n;
1875
1876 u16 *rssical_radio_regs = NULL;
1877 u16 *rssical_phy_regs = NULL;
1878
1879 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1880 if (!nphy->rssical_chanspec_2G)
1881 return;
1882 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
1883 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
1884 } else {
1885 if (!nphy->rssical_chanspec_5G)
1886 return;
1887 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
1888 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
1889 }
1890
1891 /* TODO use some definitions */
1892 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
1893 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
1894
1895 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
1896 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
1897 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
1898 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
1899
1900 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
1901 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
1902 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
1903 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
1904
1905 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
1906 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
1907 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
1908 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
1909}
1910
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001911/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
1912static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
1913{
1914 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1915 if (dev->phy.rev >= 6) {
1916 /* TODO If the chip is 47162
1917 return txpwrctrl_tx_gain_ipa_rev5 */
1918 return txpwrctrl_tx_gain_ipa_rev6;
1919 } else if (dev->phy.rev >= 5) {
1920 return txpwrctrl_tx_gain_ipa_rev5;
1921 } else {
1922 return txpwrctrl_tx_gain_ipa;
1923 }
1924 } else {
1925 return txpwrctrl_tx_gain_ipa_5g;
1926 }
1927}
1928
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001929/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
1930static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
1931{
1932 struct b43_phy_n *nphy = dev->phy.n;
1933 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01001934 u16 tmp;
1935 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001936
1937 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01001938 for (i = 0; i < 2; i++) {
1939 tmp = (i == 0) ? 0x2000 : 0x3000;
1940 offset = i * 11;
1941
1942 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
1943 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
1944 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
1945 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
1946 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
1947 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
1948 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
1949 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
1950 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
1951 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
1952 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
1953
1954 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1955 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
1956 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
1957 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
1958 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
1959 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
1960 if (nphy->ipa5g_on) {
1961 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
1962 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
1963 } else {
1964 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
1965 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
1966 }
1967 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
1968 } else {
1969 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
1970 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
1971 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
1972 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
1973 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
1974 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
1975 if (nphy->ipa2g_on) {
1976 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
1977 b43_radio_write16(dev, tmp | B2055_XOCTL2,
1978 (dev->phy.rev < 5) ? 0x11 : 0x01);
1979 } else {
1980 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
1981 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
1982 }
1983 }
1984 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
1985 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
1986 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
1987 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001988 } else {
1989 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
1990 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
1991
1992 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
1993 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
1994
1995 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
1996 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
1997
1998 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
1999 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2000
2001 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2002 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2003
2004 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2005 B43_NPHY_BANDCTL_5GHZ)) {
2006 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2007 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2008 } else {
2009 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2010 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2011 }
2012
2013 if (dev->phy.rev < 2) {
2014 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2015 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2016 } else {
2017 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2018 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2019 }
2020 }
2021}
2022
Rafał Miłeckie9762492010-01-15 16:08:25 +01002023/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2024static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2025 struct nphy_txgains target,
2026 struct nphy_iqcal_params *params)
2027{
2028 int i, j, indx;
2029 u16 gain;
2030
2031 if (dev->phy.rev >= 3) {
2032 params->txgm = target.txgm[core];
2033 params->pga = target.pga[core];
2034 params->pad = target.pad[core];
2035 params->ipa = target.ipa[core];
2036 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2037 (params->pad << 4) | (params->ipa);
2038 for (j = 0; j < 5; j++)
2039 params->ncorr[j] = 0x79;
2040 } else {
2041 gain = (target.pad[core]) | (target.pga[core] << 4) |
2042 (target.txgm[core] << 8);
2043
2044 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2045 1 : 0;
2046 for (i = 0; i < 9; i++)
2047 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2048 break;
2049 i = min(i, 8);
2050
2051 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2052 params->pga = tbl_iqcal_gainparams[indx][i][2];
2053 params->pad = tbl_iqcal_gainparams[indx][i][3];
2054 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2055 (params->pad << 2);
2056 for (j = 0; j < 4; j++)
2057 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2058 }
2059}
2060
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002061/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2062static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2063{
2064 struct b43_phy_n *nphy = dev->phy.n;
2065 int i;
2066 u16 scale, entry;
2067
2068 u16 tmp = nphy->txcal_bbmult;
2069 if (core == 0)
2070 tmp >>= 8;
2071 tmp &= 0xff;
2072
2073 for (i = 0; i < 18; i++) {
2074 scale = (ladder_lo[i].percent * tmp) / 100;
2075 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002076 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002077
2078 scale = (ladder_iq[i].percent * tmp) / 100;
2079 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002080 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002081 }
2082}
2083
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002084/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2085static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2086{
2087 int i;
2088 for (i = 0; i < 15; i++)
2089 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2090 tbl_tx_filter_coef_rev4[2][i]);
2091}
2092
2093/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2094static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2095{
2096 int i, j;
2097 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2098 u16 offset[] = { 0x186, 0x195, 0x2C5 };
2099
2100 for (i = 0; i < 3; i++)
2101 for (j = 0; j < 15; j++)
2102 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2103 tbl_tx_filter_coef_rev4[i][j]);
2104
2105 if (dev->phy.is_40mhz) {
2106 for (j = 0; j < 15; j++)
2107 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2108 tbl_tx_filter_coef_rev4[3][j]);
2109 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2110 for (j = 0; j < 15; j++)
2111 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2112 tbl_tx_filter_coef_rev4[5][j]);
2113 }
2114
2115 if (dev->phy.channel == 14)
2116 for (j = 0; j < 15; j++)
2117 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2118 tbl_tx_filter_coef_rev4[6][j]);
2119}
2120
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002121/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2122static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2123{
2124 struct b43_phy_n *nphy = dev->phy.n;
2125
2126 u16 curr_gain[2];
2127 struct nphy_txgains target;
2128 const u32 *table = NULL;
2129
2130 if (nphy->txpwrctrl == 0) {
2131 int i;
2132
2133 if (nphy->hang_avoid)
2134 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002135 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002136 if (nphy->hang_avoid)
2137 b43_nphy_stay_in_carrier_search(dev, false);
2138
2139 for (i = 0; i < 2; ++i) {
2140 if (dev->phy.rev >= 3) {
2141 target.ipa[i] = curr_gain[i] & 0x000F;
2142 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2143 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2144 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2145 } else {
2146 target.ipa[i] = curr_gain[i] & 0x0003;
2147 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2148 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2149 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2150 }
2151 }
2152 } else {
2153 int i;
2154 u16 index[2];
2155 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2156 B43_NPHY_TXPCTL_STAT_BIDX) >>
2157 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2158 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2159 B43_NPHY_TXPCTL_STAT_BIDX) >>
2160 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2161
2162 for (i = 0; i < 2; ++i) {
2163 if (dev->phy.rev >= 3) {
2164 enum ieee80211_band band =
2165 b43_current_band(dev->wl);
2166
2167 if ((nphy->ipa2g_on &&
2168 band == IEEE80211_BAND_2GHZ) ||
2169 (nphy->ipa5g_on &&
2170 band == IEEE80211_BAND_5GHZ)) {
2171 table = b43_nphy_get_ipa_gain_table(dev);
2172 } else {
2173 if (band == IEEE80211_BAND_5GHZ) {
2174 if (dev->phy.rev == 3)
2175 table = b43_ntab_tx_gain_rev3_5ghz;
2176 else if (dev->phy.rev == 4)
2177 table = b43_ntab_tx_gain_rev4_5ghz;
2178 else
2179 table = b43_ntab_tx_gain_rev5plus_5ghz;
2180 } else {
2181 table = b43_ntab_tx_gain_rev3plus_2ghz;
2182 }
2183 }
2184
2185 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2186 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2187 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2188 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2189 } else {
2190 table = b43_ntab_tx_gain_rev0_1_2;
2191
2192 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2193 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2194 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2195 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2196 }
2197 }
2198 }
2199
2200 return target;
2201}
2202
Rafał Miłeckie53de672010-01-17 13:03:32 +01002203/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2204static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2205{
2206 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2207
2208 if (dev->phy.rev >= 3) {
2209 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2210 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2211 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2212 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2213 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002214 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2215 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002216 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2217 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2218 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2219 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2220 b43_nphy_reset_cca(dev);
2221 } else {
2222 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2223 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2224 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002225 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2226 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002227 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2228 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2229 }
2230}
2231
2232/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2233static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2234{
2235 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2236 u16 tmp;
2237
2238 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2239 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2240 if (dev->phy.rev >= 3) {
2241 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2242 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2243
2244 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2245 regs[2] = tmp;
2246 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2247
2248 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2249 regs[3] = tmp;
2250 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2251
2252 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002253 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002254
Rafał Miłeckic643a662010-01-18 00:21:27 +01002255 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002256 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002257 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002258
2259 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002260 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002261 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002262 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2263 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2264
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002265 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
2266 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
2267 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002268
2269 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
2270 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
2271 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
2272 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
2273 } else {
2274 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
2275 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
2276 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2277 regs[2] = tmp;
2278 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002279 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002280 regs[3] = tmp;
2281 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002282 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002283 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002284 regs[4] = tmp;
2285 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002286 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002287 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2288 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2289 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2290 tmp = 0x0180;
2291 else
2292 tmp = 0x0120;
2293 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
2294 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
2295 }
2296}
2297
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002298/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2299static void b43_nphy_restore_cal(struct b43_wldev *dev)
2300{
2301 struct b43_phy_n *nphy = dev->phy.n;
2302
2303 u16 coef[4];
2304 u16 *loft = NULL;
2305 u16 *table = NULL;
2306
2307 int i;
2308 u16 *txcal_radio_regs = NULL;
2309 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2310
2311 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2312 if (nphy->iqcal_chanspec_2G == 0)
2313 return;
2314 table = nphy->cal_cache.txcal_coeffs_2G;
2315 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
2316 } else {
2317 if (nphy->iqcal_chanspec_5G == 0)
2318 return;
2319 table = nphy->cal_cache.txcal_coeffs_5G;
2320 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
2321 }
2322
Rafał Miłecki2581b142010-01-18 00:21:21 +01002323 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002324
2325 for (i = 0; i < 4; i++) {
2326 if (dev->phy.rev >= 3)
2327 table[i] = coef[i];
2328 else
2329 coef[i] = 0;
2330 }
2331
Rafał Miłecki2581b142010-01-18 00:21:21 +01002332 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
2333 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
2334 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002335
2336 if (dev->phy.rev < 2)
2337 b43_nphy_tx_iq_workaround(dev);
2338
2339 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2340 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2341 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2342 } else {
2343 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2344 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2345 }
2346
2347 /* TODO use some definitions */
2348 if (dev->phy.rev >= 3) {
2349 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
2350 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
2351 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
2352 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
2353 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
2354 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
2355 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
2356 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
2357 } else {
2358 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
2359 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
2360 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
2361 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
2362 }
2363 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
2364}
2365
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002366/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2367static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
2368 struct nphy_txgains target,
2369 bool full, bool mphase)
2370{
2371 struct b43_phy_n *nphy = dev->phy.n;
2372 int i;
2373 int error = 0;
2374 int freq;
2375 bool avoid = false;
2376 u8 length;
2377 u16 tmp, core, type, count, max, numb, last, cmd;
2378 const u16 *table;
2379 bool phy6or5x;
2380
2381 u16 buffer[11];
2382 u16 diq_start = 0;
2383 u16 save[2];
2384 u16 gain[2];
2385 struct nphy_iqcal_params params[2];
2386 bool updated[2] = { };
2387
2388 b43_nphy_stay_in_carrier_search(dev, true);
2389
2390 if (dev->phy.rev >= 4) {
2391 avoid = nphy->hang_avoid;
2392 nphy->hang_avoid = 0;
2393 }
2394
Rafał Miłecki91458342010-01-18 00:21:35 +01002395 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002396
2397 for (i = 0; i < 2; i++) {
2398 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
2399 gain[i] = params[i].cal_gain;
2400 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002401
2402 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002403
2404 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002405 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002406
2407 phy6or5x = dev->phy.rev >= 6 ||
2408 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2409 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2410 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01002411 if (dev->phy.is_40mhz) {
2412 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2413 tbl_tx_iqlo_cal_loft_ladder_40);
2414 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2415 tbl_tx_iqlo_cal_iqimb_ladder_40);
2416 } else {
2417 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2418 tbl_tx_iqlo_cal_loft_ladder_20);
2419 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2420 tbl_tx_iqlo_cal_iqimb_ladder_20);
2421 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002422 }
2423
2424 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2425
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002426 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002427 freq = 2500;
2428 else
2429 freq = 5000;
2430
2431 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002432 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2433 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002434 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002435 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002436
2437 if (error == 0) {
2438 if (nphy->mphase_cal_phase_id > 2) {
2439 table = nphy->mphase_txcal_bestcoeffs;
2440 length = 11;
2441 if (dev->phy.rev < 3)
2442 length -= 2;
2443 } else {
2444 if (!full && nphy->txiqlocal_coeffsvalid) {
2445 table = nphy->txiqlocal_bestc;
2446 length = 11;
2447 if (dev->phy.rev < 3)
2448 length -= 2;
2449 } else {
2450 full = true;
2451 if (dev->phy.rev >= 3) {
2452 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2453 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2454 } else {
2455 table = tbl_tx_iqlo_cal_startcoefs;
2456 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2457 }
2458 }
2459 }
2460
Rafał Miłecki2581b142010-01-18 00:21:21 +01002461 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002462
2463 if (full) {
2464 if (dev->phy.rev >= 3)
2465 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2466 else
2467 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2468 } else {
2469 if (dev->phy.rev >= 3)
2470 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2471 else
2472 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2473 }
2474
2475 if (mphase) {
2476 count = nphy->mphase_txcal_cmdidx;
2477 numb = min(max,
2478 (u16)(count + nphy->mphase_txcal_numcmds));
2479 } else {
2480 count = 0;
2481 numb = max;
2482 }
2483
2484 for (; count < numb; count++) {
2485 if (full) {
2486 if (dev->phy.rev >= 3)
2487 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2488 else
2489 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2490 } else {
2491 if (dev->phy.rev >= 3)
2492 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2493 else
2494 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2495 }
2496
2497 core = (cmd & 0x3000) >> 12;
2498 type = (cmd & 0x0F00) >> 8;
2499
2500 if (phy6or5x && updated[core] == 0) {
2501 b43_nphy_update_tx_cal_ladder(dev, core);
2502 updated[core] = 1;
2503 }
2504
2505 tmp = (params[core].ncorr[type] << 8) | 0x66;
2506 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2507
2508 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002509 buffer[0] = b43_ntab_read(dev,
2510 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002511 diq_start = buffer[0];
2512 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002513 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2514 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002515 }
2516
2517 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2518 for (i = 0; i < 2000; i++) {
2519 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2520 if (tmp & 0xC000)
2521 break;
2522 udelay(10);
2523 }
2524
Rafał Miłecki91458342010-01-18 00:21:35 +01002525 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2526 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002527 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2528 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002529
2530 if (type == 1 || type == 3 || type == 4)
2531 buffer[0] = diq_start;
2532 }
2533
2534 if (mphase)
2535 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2536
2537 last = (dev->phy.rev < 3) ? 6 : 7;
2538
2539 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002540 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002541 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002542 if (dev->phy.rev < 3) {
2543 buffer[0] = 0;
2544 buffer[1] = 0;
2545 buffer[2] = 0;
2546 buffer[3] = 0;
2547 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002548 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2549 buffer);
2550 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
2551 buffer);
2552 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2553 buffer);
2554 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2555 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002556 length = 11;
2557 if (dev->phy.rev < 3)
2558 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002559 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2560 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002561 nphy->txiqlocal_coeffsvalid = true;
2562 /* TODO: Set nphy->txiqlocal_chanspec to
2563 the current channel */
2564 } else {
2565 length = 11;
2566 if (dev->phy.rev < 3)
2567 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002568 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2569 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002570 }
2571
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002572 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002573 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2574 }
2575
Rafał Miłeckie53de672010-01-17 13:03:32 +01002576 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002577 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002578
2579 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2580 b43_nphy_tx_iq_workaround(dev);
2581
2582 if (dev->phy.rev >= 4)
2583 nphy->hang_avoid = avoid;
2584
2585 b43_nphy_stay_in_carrier_search(dev, false);
2586
2587 return error;
2588}
2589
Rafał Miłecki15931e32010-01-15 16:20:56 +01002590/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2591static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2592 struct nphy_txgains target, u8 type, bool debug)
2593{
2594 struct b43_phy_n *nphy = dev->phy.n;
2595 int i, j, index;
2596 u8 rfctl[2];
2597 u8 afectl_core;
2598 u16 tmp[6];
2599 u16 cur_hpf1, cur_hpf2, cur_lna;
2600 u32 real, imag;
2601 enum ieee80211_band band;
2602
2603 u8 use;
2604 u16 cur_hpf;
2605 u16 lna[3] = { 3, 3, 1 };
2606 u16 hpf1[3] = { 7, 2, 0 };
2607 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002608 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002609 u16 gain_save[2];
2610 u16 cal_gain[2];
2611 struct nphy_iqcal_params cal_params[2];
2612 struct nphy_iq_est est;
2613 int ret = 0;
2614 bool playtone = true;
2615 int desired = 13;
2616
2617 b43_nphy_stay_in_carrier_search(dev, 1);
2618
2619 if (dev->phy.rev < 2)
2620 ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
Rafał Miłecki91458342010-01-18 00:21:35 +01002621 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002622 for (i = 0; i < 2; i++) {
2623 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2624 cal_gain[i] = cal_params[i].cal_gain;
2625 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002626 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002627
2628 for (i = 0; i < 2; i++) {
2629 if (i == 0) {
2630 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2631 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2632 afectl_core = B43_NPHY_AFECTL_C1;
2633 } else {
2634 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2635 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2636 afectl_core = B43_NPHY_AFECTL_C2;
2637 }
2638
2639 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2640 tmp[2] = b43_phy_read(dev, afectl_core);
2641 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2642 tmp[4] = b43_phy_read(dev, rfctl[0]);
2643 tmp[5] = b43_phy_read(dev, rfctl[1]);
2644
2645 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2646 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2647 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2648 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2649 (1 - i));
2650 b43_phy_set(dev, afectl_core, 0x0006);
2651 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2652
2653 band = b43_current_band(dev->wl);
2654
2655 if (nphy->rxcalparams & 0xFF000000) {
2656 if (band == IEEE80211_BAND_5GHZ)
2657 b43_phy_write(dev, rfctl[0], 0x140);
2658 else
2659 b43_phy_write(dev, rfctl[0], 0x110);
2660 } else {
2661 if (band == IEEE80211_BAND_5GHZ)
2662 b43_phy_write(dev, rfctl[0], 0x180);
2663 else
2664 b43_phy_write(dev, rfctl[0], 0x120);
2665 }
2666
2667 if (band == IEEE80211_BAND_5GHZ)
2668 b43_phy_write(dev, rfctl[1], 0x148);
2669 else
2670 b43_phy_write(dev, rfctl[1], 0x114);
2671
2672 if (nphy->rxcalparams & 0x10000) {
2673 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2674 (i + 1));
2675 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2676 (2 - i));
2677 }
2678
2679 for (j = 0; i < 4; j++) {
2680 if (j < 3) {
2681 cur_lna = lna[j];
2682 cur_hpf1 = hpf1[j];
2683 cur_hpf2 = hpf2[j];
2684 } else {
2685 if (power[1] > 10000) {
2686 use = 1;
2687 cur_hpf = cur_hpf1;
2688 index = 2;
2689 } else {
2690 if (power[0] > 10000) {
2691 use = 1;
2692 cur_hpf = cur_hpf1;
2693 index = 1;
2694 } else {
2695 index = 0;
2696 use = 2;
2697 cur_hpf = cur_hpf2;
2698 }
2699 }
2700 cur_lna = lna[index];
2701 cur_hpf1 = hpf1[index];
2702 cur_hpf2 = hpf2[index];
2703 cur_hpf += desired - hweight32(power[index]);
2704 cur_hpf = clamp_val(cur_hpf, 0, 10);
2705 if (use == 1)
2706 cur_hpf1 = cur_hpf;
2707 else
2708 cur_hpf2 = cur_hpf;
2709 }
2710
2711 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2712 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01002713 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
2714 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002715 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002716 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002717
2718 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01002719 ret = b43_nphy_tx_tone(dev, 4000,
2720 (nphy->rxcalparams & 0xFFFF),
2721 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002722 playtone = false;
2723 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01002724 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
2725 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002726 }
2727
2728 if (ret == 0) {
2729 if (j < 3) {
2730 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2731 false);
2732 if (i == 0) {
2733 real = est.i0_pwr;
2734 imag = est.q0_pwr;
2735 } else {
2736 real = est.i1_pwr;
2737 imag = est.q1_pwr;
2738 }
2739 power[i] = ((real + imag) / 1024) + 1;
2740 } else {
2741 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2742 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002743 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002744 }
2745
2746 if (ret != 0)
2747 break;
2748 }
2749
2750 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2751 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2752 b43_phy_write(dev, rfctl[1], tmp[5]);
2753 b43_phy_write(dev, rfctl[0], tmp[4]);
2754 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2755 b43_phy_write(dev, afectl_core, tmp[2]);
2756 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2757
2758 if (ret != 0)
2759 break;
2760 }
2761
Rafał Miłecki75377b22010-01-22 01:53:13 +01002762 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002763 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002764 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002765
2766 b43_nphy_stay_in_carrier_search(dev, 0);
2767
2768 return ret;
2769}
2770
2771static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
2772 struct nphy_txgains target, u8 type, bool debug)
2773{
2774 return -1;
2775}
2776
2777/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2778static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
2779 struct nphy_txgains target, u8 type, bool debug)
2780{
2781 if (dev->phy.rev >= 3)
2782 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
2783 else
2784 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
2785}
2786
Rafał Miłecki42e15472010-01-15 15:06:47 +01002787/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002788 * Init N-PHY
2789 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2790 */
Michael Buesch424047e2008-01-09 16:13:56 +01002791int b43_phy_initn(struct b43_wldev *dev)
2792{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002793 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002794 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002795 struct b43_phy_n *nphy = phy->n;
2796 u8 tx_pwr_state;
2797 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002798 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002799 enum ieee80211_band tmp2;
2800 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01002801
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002802 u16 clip[2];
2803 bool do_cal = false;
2804
2805 if ((dev->phy.rev >= 3) &&
2806 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
2807 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
2808 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
2809 }
2810 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002811 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002812 nphy->crsminpwr_adjusted = false;
2813 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002814
2815 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002816 if (dev->phy.rev >= 3) {
2817 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
2818 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2819 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
2820 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
2821 } else {
2822 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2823 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002824 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
2825 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002826 if (dev->phy.rev < 6) {
2827 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
2828 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
2829 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002830 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
2831 ~(B43_NPHY_RFSEQMODE_CAOVER |
2832 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002833 if (dev->phy.rev >= 3)
2834 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002835 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
2836
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002837 if (dev->phy.rev <= 2) {
2838 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
2839 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
2840 ~B43_NPHY_BPHY_CTL3_SCALE,
2841 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
2842 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002843 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
2844 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
2845
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002846 if (bus->sprom.boardflags2_lo & 0x100 ||
2847 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
2848 bus->boardinfo.type == 0x8B))
2849 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
2850 else
2851 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
2852 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
2853 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
2854 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002855
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01002856 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01002857 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002858
2859 if (phy->rev < 2) {
2860 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
2861 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
2862 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002863
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002864 tmp2 = b43_current_band(dev->wl);
2865 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
2866 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
2867 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
2868 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
2869 nphy->papd_epsilon_offset[0] << 7);
2870 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
2871 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
2872 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002873 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002874 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002875 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002876 }
2877
2878 b43_nphy_workarounds(dev);
2879
2880 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01002881 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002882 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
2883 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
2884 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01002885 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002886
2887 /* TODO N PHY MAC PHY Clock Set with argument 1 */
2888
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002889 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002890 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
2891 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002892 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002893
Rafał Miłeckibbec3982010-01-15 14:31:39 +01002894 b43_nphy_classifier(dev, 0, 0);
2895 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002896 tx_pwr_state = nphy->txpwrctrl;
2897 /* TODO N PHY TX power control with argument 0
2898 (turning off power control) */
2899 /* TODO Fix the TX Power Settings */
2900 /* TODO N PHY TX Power Control Idle TSSI */
2901 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002902
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002903 if (phy->rev >= 3) {
2904 /* TODO */
2905 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002906 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
2907 b43_ntab_tx_gain_rev0_1_2);
2908 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
2909 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002910 }
2911
2912 if (nphy->phyrxchain != 3)
2913 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
2914 if (nphy->mphase_cal_phase_id > 0)
2915 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
2916
2917 do_rssi_cal = false;
2918 if (phy->rev >= 3) {
2919 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2920 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
2921 else
2922 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
2923
2924 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002925 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002926 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01002927 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002928 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002929 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002930 }
2931
2932 if (!((nphy->measure_hold & 0x6) != 0)) {
2933 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2934 do_cal = (nphy->iqcal_chanspec_2G == 0);
2935 else
2936 do_cal = (nphy->iqcal_chanspec_5G == 0);
2937
2938 if (nphy->mute)
2939 do_cal = false;
2940
2941 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002942 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002943
2944 if (nphy->antsel_type == 2)
2945 ;/*TODO NPHY Superswitch Init with argument 1*/
2946 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01002947 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002948 if (phy->rev >= 3) {
2949 nphy->cal_orig_pwr_idx[0] =
2950 nphy->txpwrindex[0].index_internal;
2951 nphy->cal_orig_pwr_idx[1] =
2952 nphy->txpwrindex[1].index_internal;
2953 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002954 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002955 }
2956 }
2957 }
2958 }
2959
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002960 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
2961 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002962 ;/* Call N PHY Save Cal */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002963 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002964 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002965 } else {
2966 b43_nphy_restore_cal(dev);
2967 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002968
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01002969 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002970 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
2971 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
2972 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
2973 if (phy->rev >= 3 && phy->rev <= 6)
2974 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01002975 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002976 /* TODO N PHY Spur Workaround */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002977
2978 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01002979 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01002980}
Michael Bueschef1a6282008-08-27 18:53:02 +02002981
2982static int b43_nphy_op_allocate(struct b43_wldev *dev)
2983{
2984 struct b43_phy_n *nphy;
2985
2986 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
2987 if (!nphy)
2988 return -ENOMEM;
2989 dev->phy.n = nphy;
2990
Michael Bueschef1a6282008-08-27 18:53:02 +02002991 return 0;
2992}
2993
Michael Bueschfb111372008-09-02 13:00:34 +02002994static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
2995{
2996 struct b43_phy *phy = &dev->phy;
2997 struct b43_phy_n *nphy = phy->n;
2998
2999 memset(nphy, 0, sizeof(*nphy));
3000
3001 //TODO init struct b43_phy_n
3002}
3003
3004static void b43_nphy_op_free(struct b43_wldev *dev)
3005{
3006 struct b43_phy *phy = &dev->phy;
3007 struct b43_phy_n *nphy = phy->n;
3008
3009 kfree(nphy);
3010 phy->n = NULL;
3011}
3012
Michael Bueschef1a6282008-08-27 18:53:02 +02003013static int b43_nphy_op_init(struct b43_wldev *dev)
3014{
Michael Bueschfb111372008-09-02 13:00:34 +02003015 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003016}
3017
3018static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
3019{
3020#if B43_DEBUG
3021 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
3022 /* OFDM registers are onnly available on A/G-PHYs */
3023 b43err(dev->wl, "Invalid OFDM PHY access at "
3024 "0x%04X on N-PHY\n", offset);
3025 dump_stack();
3026 }
3027 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
3028 /* Ext-G registers are only available on G-PHYs */
3029 b43err(dev->wl, "Invalid EXT-G PHY access at "
3030 "0x%04X on N-PHY\n", offset);
3031 dump_stack();
3032 }
3033#endif /* B43_DEBUG */
3034}
3035
3036static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
3037{
3038 check_phyreg(dev, reg);
3039 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3040 return b43_read16(dev, B43_MMIO_PHY_DATA);
3041}
3042
3043static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
3044{
3045 check_phyreg(dev, reg);
3046 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3047 b43_write16(dev, B43_MMIO_PHY_DATA, value);
3048}
3049
3050static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
3051{
3052 /* Register 1 is a 32-bit register. */
3053 B43_WARN_ON(reg == 1);
3054 /* N-PHY needs 0x100 for read access */
3055 reg |= 0x100;
3056
3057 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3058 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
3059}
3060
3061static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
3062{
3063 /* Register 1 is a 32-bit register. */
3064 B43_WARN_ON(reg == 1);
3065
3066 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3067 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
3068}
3069
3070static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02003071 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +02003072{//TODO
3073}
3074
Michael Bueschcb24f572008-09-03 12:12:20 +02003075static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
3076{
3077 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
3078 on ? 0 : 0x7FFF);
3079}
3080
Michael Bueschef1a6282008-08-27 18:53:02 +02003081static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
3082 unsigned int new_channel)
3083{
3084 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3085 if ((new_channel < 1) || (new_channel > 14))
3086 return -EINVAL;
3087 } else {
3088 if (new_channel > 200)
3089 return -EINVAL;
3090 }
3091
3092 return nphy_channel_switch(dev, new_channel);
3093}
3094
3095static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
3096{
3097 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3098 return 1;
3099 return 36;
3100}
3101
Michael Bueschef1a6282008-08-27 18:53:02 +02003102const struct b43_phy_operations b43_phyops_n = {
3103 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003104 .free = b43_nphy_op_free,
3105 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02003106 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02003107 .phy_read = b43_nphy_op_read,
3108 .phy_write = b43_nphy_op_write,
3109 .radio_read = b43_nphy_op_radio_read,
3110 .radio_write = b43_nphy_op_radio_write,
3111 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003112 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02003113 .switch_channel = b43_nphy_op_switch_channel,
3114 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003115 .recalc_txpower = b43_nphy_op_recalc_txpower,
3116 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003117};