blob: d77d120ddc25173a0f77bdcddcbce86f31292ff9 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080045
Stefan Richtere8ca9702009-06-04 21:09:38 +020046#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020047#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020048#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
Kristian Høgsberga77754a2007-05-07 20:33:35 -040080#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050084
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010085#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050093
Kristian Høgsberged568912006-12-19 19:58:35 -050094struct ar_context {
95 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010096 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500100 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100101 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500102 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500103 struct tasklet_struct tasklet;
104};
105
Kristian Høgsberg30200732007-02-16 17:34:39 -0500106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
Kristian Høgsberg30200732007-02-16 17:34:39 -0500124struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100125 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500127 int total_allocation;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100128 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100129 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100130
David Moorefe5ca632008-01-06 17:21:41 -0500131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500155
156 descriptor_callback_t callback;
157
Stefan Richter373b2ed2007-03-04 14:45:18 +0100158 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500167
168struct iso_context {
169 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500170 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500171 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500172 void *header;
173 size_t header_length;
Maxim Levitskydd237362010-11-29 04:09:50 +0200174
175 u8 sync;
176 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500185 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100187 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100188 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200189 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200190 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200191 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200192 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200193 int n_ir;
194 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500199 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500200
Stefan Richter02d37be2010-07-08 16:09:06 +0200201 struct mutex phy_reg_mutex;
202
Clemens Ladischec766a72010-11-30 08:25:17 +0100203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500208 struct context at_request_ctx;
209 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500210
Stefan Richter872e3302010-07-29 18:19:22 +0200211 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500212 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200213 u64 ir_context_channels; /* unoccupied channels */
214 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500215 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200216 u64 mc_channels; /* channels in use by the multichannel IR context */
217 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100218
219 __be32 *config_rom;
220 dma_addr_t config_rom_bus;
221 __be32 *next_config_rom;
222 dma_addr_t next_config_rom_bus;
223 __be32 next_header;
224
225 __le32 *self_id_cpu;
226 dma_addr_t self_id_bus;
227 struct tasklet_struct bus_reset_tasklet;
228
229 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500230};
231
Adrian Bunk95688e92007-01-22 19:17:37 +0100232static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500233{
234 return container_of(card, struct fw_ohci, card);
235}
236
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500237#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
238#define IR_CONTEXT_BUFFER_FILL 0x80000000
239#define IR_CONTEXT_ISOCH_HEADER 0x40000000
240#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
241#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
242#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500243
244#define CONTEXT_RUN 0x8000
245#define CONTEXT_WAKE 0x1000
246#define CONTEXT_DEAD 0x0800
247#define CONTEXT_ACTIVE 0x0400
248
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100249#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500250#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
251#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
252
Kristian Høgsberged568912006-12-19 19:58:35 -0500253#define OHCI1394_REGISTER_SIZE 0x800
254#define OHCI_LOOP_COUNT 500
255#define OHCI1394_PCI_HCI_Control 0x40
256#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500257#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500258#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500259
Kristian Høgsberged568912006-12-19 19:58:35 -0500260static char ohci_driver_name[] = KBUILD_MODNAME;
261
Stefan Richter9993e0f2010-12-07 20:32:40 +0100262#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladisch262444e2010-06-05 12:31:25 +0200263#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100264#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
265
Stefan Richter4a635592010-02-21 17:58:01 +0100266#define QUIRK_CYCLE_TIMER 1
267#define QUIRK_RESET_PACKET 2
268#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200269#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200270#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100271
272/* In case of multiple matches in ohci_quirks[], only the first one is used. */
273static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100274 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100275} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100276 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
277 QUIRK_CYCLE_TIMER},
278
279 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
280 QUIRK_BE_HEADERS},
281
282 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
283 QUIRK_NO_MSI},
284
285 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
286 QUIRK_NO_MSI},
287
288 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
289 QUIRK_CYCLE_TIMER},
290
291 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
292 QUIRK_CYCLE_TIMER},
293
294 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
295 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
296
297 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
298 QUIRK_RESET_PACKET},
299
300 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
301 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100302};
303
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100304/* This overrides anything that was found in ohci_quirks[]. */
305static int param_quirks;
306module_param_named(quirks, param_quirks, int, 0644);
307MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
308 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
309 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
310 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200311 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200312 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100313 ")");
314
Stefan Richtera007bb82008-04-07 22:33:35 +0200315#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100316#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200317#define OHCI_PARAM_DEBUG_IRQS 4
318#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100319
Stefan Richter5da3dac2010-04-02 14:05:02 +0200320#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
321
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100322static int param_debug;
323module_param_named(debug, param_debug, int, 0644);
324MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100325 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200326 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
327 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
328 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100329 ", or a combination, or all = -1)");
330
331static void log_irqs(u32 evt)
332{
Stefan Richtera007bb82008-04-07 22:33:35 +0200333 if (likely(!(param_debug &
334 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100335 return;
336
Stefan Richtera007bb82008-04-07 22:33:35 +0200337 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
338 !(evt & OHCI1394_busReset))
339 return;
340
Clemens Ladischa48777e2010-06-10 08:33:07 +0200341 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200342 evt & OHCI1394_selfIDComplete ? " selfID" : "",
343 evt & OHCI1394_RQPkt ? " AR_req" : "",
344 evt & OHCI1394_RSPkt ? " AR_resp" : "",
345 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
346 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
347 evt & OHCI1394_isochRx ? " IR" : "",
348 evt & OHCI1394_isochTx ? " IT" : "",
349 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
350 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200351 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500352 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200353 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
354 evt & OHCI1394_busReset ? " busReset" : "",
355 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
356 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
357 OHCI1394_respTxComplete | OHCI1394_isochRx |
358 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200359 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
360 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200361 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100362 ? " ?" : "");
363}
364
365static const char *speed[] = {
366 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
367};
368static const char *power[] = {
369 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
370 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
371};
372static const char port[] = { '.', '-', 'p', 'c', };
373
374static char _p(u32 *s, int shift)
375{
376 return port[*s >> shift & 3];
377}
378
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200379static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100380{
381 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
382 return;
383
Stefan Richter161b96e2008-06-14 14:23:43 +0200384 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
385 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100386
387 for (; self_id_count--; ++s)
388 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200389 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
390 "%s gc=%d %s %s%s%s\n",
391 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
392 speed[*s >> 14 & 3], *s >> 16 & 63,
393 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
394 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100395 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200396 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
397 *s, *s >> 24 & 63,
398 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
399 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100400}
401
402static const char *evts[] = {
403 [0x00] = "evt_no_status", [0x01] = "-reserved-",
404 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
405 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
406 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
407 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
408 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
409 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
410 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
411 [0x10] = "-reserved-", [0x11] = "ack_complete",
412 [0x12] = "ack_pending ", [0x13] = "-reserved-",
413 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
414 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
415 [0x18] = "-reserved-", [0x19] = "-reserved-",
416 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
417 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
418 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
419 [0x20] = "pending/cancelled",
420};
421static const char *tcodes[] = {
422 [0x0] = "QW req", [0x1] = "BW req",
423 [0x2] = "W resp", [0x3] = "-reserved-",
424 [0x4] = "QR req", [0x5] = "BR req",
425 [0x6] = "QR resp", [0x7] = "BR resp",
426 [0x8] = "cycle start", [0x9] = "Lk req",
427 [0xa] = "async stream packet", [0xb] = "Lk resp",
428 [0xc] = "-reserved-", [0xd] = "-reserved-",
429 [0xe] = "link internal", [0xf] = "-reserved-",
430};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100431
432static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
433{
434 int tcode = header[0] >> 4 & 0xf;
435 char specific[12];
436
437 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
438 return;
439
440 if (unlikely(evt >= ARRAY_SIZE(evts)))
441 evt = 0x1f;
442
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200443 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200444 fw_notify("A%c evt_bus_reset, generation %d\n",
445 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200446 return;
447 }
448
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100449 switch (tcode) {
450 case 0x0: case 0x6: case 0x8:
451 snprintf(specific, sizeof(specific), " = %08x",
452 be32_to_cpu((__force __be32)header[3]));
453 break;
454 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
455 snprintf(specific, sizeof(specific), " %x,%x",
456 header[3] >> 16, header[3] & 0xffff);
457 break;
458 default:
459 specific[0] = '\0';
460 }
461
462 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100463 case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200464 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100465 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100466 case 0xe:
467 fw_notify("A%c %s, PHY %08x %08x\n",
468 dir, evts[evt], header[1], header[2]);
469 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100470 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200471 fw_notify("A%c spd %x tl %02x, "
472 "%04x -> %04x, %s, "
473 "%s, %04x%08x%s\n",
474 dir, speed, header[0] >> 10 & 0x3f,
475 header[1] >> 16, header[0] >> 16, evts[evt],
476 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100477 break;
478 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200479 fw_notify("A%c spd %x tl %02x, "
480 "%04x -> %04x, %s, "
481 "%s%s\n",
482 dir, speed, header[0] >> 10 & 0x3f,
483 header[1] >> 16, header[0] >> 16, evts[evt],
484 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100485 }
486}
487
488#else
489
Stefan Richter5da3dac2010-04-02 14:05:02 +0200490#define param_debug 0
491static inline void log_irqs(u32 evt) {}
492static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
493static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100494
495#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
496
Adrian Bunk95688e92007-01-22 19:17:37 +0100497static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500498{
499 writel(data, ohci->registers + offset);
500}
501
Adrian Bunk95688e92007-01-22 19:17:37 +0100502static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500503{
504 return readl(ohci->registers + offset);
505}
506
Adrian Bunk95688e92007-01-22 19:17:37 +0100507static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500508{
509 /* Do a dummy read to flush writes. */
510 reg_read(ohci, OHCI1394_Version);
511}
512
Stefan Richter35d999b2010-04-10 16:04:56 +0200513static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500514{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200515 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200516 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500517
518 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200519 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200520 val = reg_read(ohci, OHCI1394_PhyControl);
521 if (val & OHCI1394_PhyControl_ReadDone)
522 return OHCI1394_PhyControl_ReadData(val);
523
Clemens Ladisch153e3972010-06-10 08:22:07 +0200524 /*
525 * Try a few times without waiting. Sleeping is necessary
526 * only when the link/PHY interface is busy.
527 */
528 if (i >= 3)
529 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500530 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200531 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500532
Stefan Richter35d999b2010-04-10 16:04:56 +0200533 return -EBUSY;
534}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200535
Stefan Richter35d999b2010-04-10 16:04:56 +0200536static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
537{
538 int i;
539
540 reg_write(ohci, OHCI1394_PhyControl,
541 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200542 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200543 val = reg_read(ohci, OHCI1394_PhyControl);
544 if (!(val & OHCI1394_PhyControl_WritePending))
545 return 0;
546
Clemens Ladisch153e3972010-06-10 08:22:07 +0200547 if (i >= 3)
548 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200549 }
550 fw_error("failed to write phy reg\n");
551
552 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200553}
554
Stefan Richter02d37be2010-07-08 16:09:06 +0200555static int update_phy_reg(struct fw_ohci *ohci, int addr,
556 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500557{
Stefan Richter02d37be2010-07-08 16:09:06 +0200558 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200559 if (ret < 0)
560 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500561
Clemens Ladische7014da2010-04-01 16:40:18 +0200562 /*
563 * The interrupt status bits are cleared by writing a one bit.
564 * Avoid clearing them unless explicitly requested in set_bits.
565 */
566 if (addr == 5)
567 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500568
Stefan Richter35d999b2010-04-10 16:04:56 +0200569 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500570}
571
Stefan Richter35d999b2010-04-10 16:04:56 +0200572static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200573{
Stefan Richter35d999b2010-04-10 16:04:56 +0200574 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200575
Stefan Richter02d37be2010-07-08 16:09:06 +0200576 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200577 if (ret < 0)
578 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200579
Stefan Richter35d999b2010-04-10 16:04:56 +0200580 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500581}
582
Stefan Richter02d37be2010-07-08 16:09:06 +0200583static int ohci_read_phy_reg(struct fw_card *card, int addr)
584{
585 struct fw_ohci *ohci = fw_ohci(card);
586 int ret;
587
588 mutex_lock(&ohci->phy_reg_mutex);
589 ret = read_phy_reg(ohci, addr);
590 mutex_unlock(&ohci->phy_reg_mutex);
591
592 return ret;
593}
594
Kristian Høgsberged568912006-12-19 19:58:35 -0500595static int ohci_update_phy_reg(struct fw_card *card, int addr,
596 int clear_bits, int set_bits)
597{
598 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200599 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500600
Stefan Richter02d37be2010-07-08 16:09:06 +0200601 mutex_lock(&ohci->phy_reg_mutex);
602 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
603 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500604
Stefan Richter02d37be2010-07-08 16:09:06 +0200605 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500606}
607
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100608static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500609{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100610 return page_private(ctx->pages[i]);
611}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500612
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100613static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
614{
615 struct descriptor *d;
616
617 d = &ctx->descriptors[index];
618 d->branch_address &= cpu_to_le32(~0xf);
619 d->res_count = cpu_to_le16(PAGE_SIZE);
620 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500621
Stefan Richter071595e2010-07-27 13:20:33 +0200622 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100623 d = &ctx->descriptors[ctx->last_buffer_index];
624 d->branch_address |= cpu_to_le32(1);
625
626 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500627
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400628 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500629 flush_writes(ctx->ohci);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200630}
631
Jay Fenlasona55709b2008-10-22 15:59:42 -0400632static void ar_context_release(struct ar_context *ctx)
633{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100634 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400635
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100636 if (ctx->buffer)
637 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
638
639 for (i = 0; i < AR_BUFFERS; i++)
640 if (ctx->pages[i]) {
641 dma_unmap_page(ctx->ohci->card.device,
642 ar_buffer_bus(ctx, i),
643 PAGE_SIZE, DMA_FROM_DEVICE);
644 __free_page(ctx->pages[i]);
645 }
646}
647
648static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
649{
650 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
651 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
652 flush_writes(ctx->ohci);
653
654 fw_error("AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400655 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100656 /* FIXME: restart? */
657}
658
659static inline unsigned int ar_next_buffer_index(unsigned int index)
660{
661 return (index + 1) % AR_BUFFERS;
662}
663
664static inline unsigned int ar_prev_buffer_index(unsigned int index)
665{
666 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
667}
668
669static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
670{
671 return ar_next_buffer_index(ctx->last_buffer_index);
672}
673
674/*
675 * We search for the buffer that contains the last AR packet DMA data written
676 * by the controller.
677 */
678static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
679 unsigned int *buffer_offset)
680{
681 unsigned int i, next_i, last = ctx->last_buffer_index;
682 __le16 res_count, next_res_count;
683
684 i = ar_first_buffer_index(ctx);
685 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
686
687 /* A buffer that is not yet completely filled must be the last one. */
688 while (i != last && res_count == 0) {
689
690 /* Peek at the next descriptor. */
691 next_i = ar_next_buffer_index(i);
692 rmb(); /* read descriptors in order */
693 next_res_count = ACCESS_ONCE(
694 ctx->descriptors[next_i].res_count);
695 /*
696 * If the next descriptor is still empty, we must stop at this
697 * descriptor.
698 */
699 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
700 /*
701 * The exception is when the DMA data for one packet is
702 * split over three buffers; in this case, the middle
703 * buffer's descriptor might be never updated by the
704 * controller and look still empty, and we have to peek
705 * at the third one.
706 */
707 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
708 next_i = ar_next_buffer_index(next_i);
709 rmb();
710 next_res_count = ACCESS_ONCE(
711 ctx->descriptors[next_i].res_count);
712 if (next_res_count != cpu_to_le16(PAGE_SIZE))
713 goto next_buffer_is_active;
714 }
715
716 break;
717 }
718
719next_buffer_is_active:
720 i = next_i;
721 res_count = next_res_count;
722 }
723
724 rmb(); /* read res_count before the DMA data */
725
726 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
727 if (*buffer_offset > PAGE_SIZE) {
728 *buffer_offset = 0;
729 ar_context_abort(ctx, "corrupted descriptor");
730 }
731
732 return i;
733}
734
735static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
736 unsigned int end_buffer_index,
737 unsigned int end_buffer_offset)
738{
739 unsigned int i;
740
741 i = ar_first_buffer_index(ctx);
742 while (i != end_buffer_index) {
743 dma_sync_single_for_cpu(ctx->ohci->card.device,
744 ar_buffer_bus(ctx, i),
745 PAGE_SIZE, DMA_FROM_DEVICE);
746 i = ar_next_buffer_index(i);
747 }
748 if (end_buffer_offset > 0)
749 dma_sync_single_for_cpu(ctx->ohci->card.device,
750 ar_buffer_bus(ctx, i),
751 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400752}
753
Stefan Richter11bf20a2008-03-01 02:47:15 +0100754#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
755#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100756 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100757#else
758#define cond_le32_to_cpu(v) le32_to_cpu(v)
759#endif
760
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500761static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500762{
Kristian Høgsberged568912006-12-19 19:58:35 -0500763 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500764 struct fw_packet p;
765 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100766 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500767
Stefan Richter11bf20a2008-03-01 02:47:15 +0100768 p.header[0] = cond_le32_to_cpu(buffer[0]);
769 p.header[1] = cond_le32_to_cpu(buffer[1]);
770 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500771
772 tcode = (p.header[0] >> 4) & 0x0f;
773 switch (tcode) {
774 case TCODE_WRITE_QUADLET_REQUEST:
775 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500776 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500777 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500778 p.payload_length = 0;
779 break;
780
781 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100782 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500783 p.header_length = 16;
784 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500785 break;
786
787 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500788 case TCODE_READ_BLOCK_RESPONSE:
789 case TCODE_LOCK_REQUEST:
790 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100791 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500792 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500793 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100794 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
795 ar_context_abort(ctx, "invalid packet length");
796 return NULL;
797 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500798 break;
799
800 case TCODE_WRITE_RESPONSE:
801 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500802 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500803 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500804 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500805 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200806
807 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100808 ar_context_abort(ctx, "invalid tcode");
809 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500810 }
811
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500812 p.payload = (void *) buffer + p.header_length;
813
814 /* FIXME: What to do about evt_* errors? */
815 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100816 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100817 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500818
Stefan Richter43286562008-03-11 21:22:26 +0100819 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500820 p.speed = (status >> 21) & 0x7;
821 p.timestamp = status & 0xffff;
822 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500823
Stefan Richter43286562008-03-11 21:22:26 +0100824 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100825
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400826 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200827 * Several controllers, notably from NEC and VIA, forget to
828 * write ack_complete status at PHY packet reception.
829 */
830 if (evt == OHCI1394_evt_no_status &&
831 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
832 p.ack = ACK_COMPLETE;
833
834 /*
835 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500836 * the new generation number when a bus reset happens (see
837 * section 8.4.2.3). This helps us determine when a request
838 * was received and make sure we send the response in the same
839 * generation. We only need this for requests; for responses
840 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400841 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200842 *
843 * Alas some chips sometimes emit bus reset packets with a
844 * wrong generation. We set the correct generation for these
845 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400846 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200847 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100848 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200849 ohci->request_generation = (p.header[2] >> 16) & 0xff;
850 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500851 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200852 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200854 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500855
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500856 return buffer + length + 1;
857}
Kristian Høgsberged568912006-12-19 19:58:35 -0500858
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100859static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
860{
861 void *next;
862
863 while (p < end) {
864 next = handle_ar_packet(ctx, p);
865 if (!next)
866 return p;
867 p = next;
868 }
869
870 return p;
871}
872
873static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
874{
875 unsigned int i;
876
877 i = ar_first_buffer_index(ctx);
878 while (i != end_buffer) {
879 dma_sync_single_for_device(ctx->ohci->card.device,
880 ar_buffer_bus(ctx, i),
881 PAGE_SIZE, DMA_FROM_DEVICE);
882 ar_context_link_page(ctx, i);
883 i = ar_next_buffer_index(i);
884 }
885}
886
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500887static void ar_context_tasklet(unsigned long data)
888{
889 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100890 unsigned int end_buffer_index, end_buffer_offset;
891 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500892
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100893 p = ctx->pointer;
894 if (!p)
895 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500896
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100897 end_buffer_index = ar_search_last_active_buffer(ctx,
898 &end_buffer_offset);
899 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
900 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500901
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100902 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400903 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100904 * The filled part of the overall buffer wraps around; handle
905 * all packets up to the buffer end here. If the last packet
906 * wraps around, its tail will be visible after the buffer end
907 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400908 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100909 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
910 p = handle_ar_packets(ctx, p, buffer_end);
911 if (p < buffer_end)
912 goto error;
913 /* adjust p to point back into the actual buffer */
914 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500915 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100916
917 p = handle_ar_packets(ctx, p, end);
918 if (p != end) {
919 if (p > end)
920 ar_context_abort(ctx, "inconsistent descriptor");
921 goto error;
922 }
923
924 ctx->pointer = p;
925 ar_recycle_buffers(ctx, end_buffer_index);
926
927 return;
928
929error:
930 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500931}
932
Clemens Ladischec766a72010-11-30 08:25:17 +0100933static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
934 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500935{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100936 unsigned int i;
937 dma_addr_t dma_addr;
938 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
939 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500940
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500941 ctx->regs = regs;
942 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500943 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
944
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100945 for (i = 0; i < AR_BUFFERS; i++) {
946 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
947 if (!ctx->pages[i])
948 goto out_of_memory;
949 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
950 0, PAGE_SIZE, DMA_FROM_DEVICE);
951 if (dma_mapping_error(ohci->card.device, dma_addr)) {
952 __free_page(ctx->pages[i]);
953 ctx->pages[i] = NULL;
954 goto out_of_memory;
955 }
956 set_page_private(ctx->pages[i], dma_addr);
957 }
958
959 for (i = 0; i < AR_BUFFERS; i++)
960 pages[i] = ctx->pages[i];
961 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
962 pages[AR_BUFFERS + i] = ctx->pages[i];
963 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
964 -1, PAGE_KERNEL_RO);
965 if (!ctx->buffer)
966 goto out_of_memory;
967
Clemens Ladischec766a72010-11-30 08:25:17 +0100968 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
969 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100970
971 for (i = 0; i < AR_BUFFERS; i++) {
972 d = &ctx->descriptors[i];
973 d->req_count = cpu_to_le16(PAGE_SIZE);
974 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
975 DESCRIPTOR_STATUS |
976 DESCRIPTOR_BRANCH_ALWAYS);
977 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
978 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
979 ar_next_buffer_index(i) * sizeof(struct descriptor));
980 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500981
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400982 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100983
984out_of_memory:
985 ar_context_release(ctx);
986
987 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400988}
989
990static void ar_context_run(struct ar_context *ctx)
991{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100992 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400993
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100994 for (i = 0; i < AR_BUFFERS; i++)
995 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400996
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100997 ctx->pointer = ctx->buffer;
998
999 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001000 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001001 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001002}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001003
Stefan Richter53dca512008-12-14 21:47:04 +01001004static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001005{
1006 int b, key;
1007
1008 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
1009 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
1010
1011 /* figure out which descriptor the branch address goes in */
1012 if (z == 2 && (b == 3 || key == 2))
1013 return d;
1014 else
1015 return d + z - 1;
1016}
1017
Kristian Høgsberg30200732007-02-16 17:34:39 -05001018static void context_tasklet(unsigned long data)
1019{
1020 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001021 struct descriptor *d, *last;
1022 u32 address;
1023 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001024 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001025
David Moorefe5ca632008-01-06 17:21:41 -05001026 desc = list_entry(ctx->buffer_list.next,
1027 struct descriptor_buffer, list);
1028 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001029 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001030 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001031 address = le32_to_cpu(last->branch_address);
1032 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001033 address &= ~0xf;
1034
1035 /* If the branch address points to a buffer outside of the
1036 * current buffer, advance to the next buffer. */
1037 if (address < desc->buffer_bus ||
1038 address >= desc->buffer_bus + desc->used)
1039 desc = list_entry(desc->list.next,
1040 struct descriptor_buffer, list);
1041 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001042 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001043
1044 if (!ctx->callback(ctx, d, last))
1045 break;
1046
David Moorefe5ca632008-01-06 17:21:41 -05001047 if (old_desc != desc) {
1048 /* If we've advanced to the next buffer, move the
1049 * previous buffer to the free list. */
1050 unsigned long flags;
1051 old_desc->used = 0;
1052 spin_lock_irqsave(&ctx->ohci->lock, flags);
1053 list_move_tail(&old_desc->list, &ctx->buffer_list);
1054 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1055 }
1056 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001057 }
1058}
1059
David Moorefe5ca632008-01-06 17:21:41 -05001060/*
1061 * Allocate a new buffer and add it to the list of free buffers for this
1062 * context. Must be called with ohci->lock held.
1063 */
Stefan Richter53dca512008-12-14 21:47:04 +01001064static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001065{
1066 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001067 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001068 int offset;
1069
1070 /*
1071 * 16MB of descriptors should be far more than enough for any DMA
1072 * program. This will catch run-away userspace or DoS attacks.
1073 */
1074 if (ctx->total_allocation >= 16*1024*1024)
1075 return -ENOMEM;
1076
1077 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1078 &bus_addr, GFP_ATOMIC);
1079 if (!desc)
1080 return -ENOMEM;
1081
1082 offset = (void *)&desc->buffer - (void *)desc;
1083 desc->buffer_size = PAGE_SIZE - offset;
1084 desc->buffer_bus = bus_addr + offset;
1085 desc->used = 0;
1086
1087 list_add_tail(&desc->list, &ctx->buffer_list);
1088 ctx->total_allocation += PAGE_SIZE;
1089
1090 return 0;
1091}
1092
Stefan Richter53dca512008-12-14 21:47:04 +01001093static int context_init(struct context *ctx, struct fw_ohci *ohci,
1094 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001095{
1096 ctx->ohci = ohci;
1097 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001098 ctx->total_allocation = 0;
1099
1100 INIT_LIST_HEAD(&ctx->buffer_list);
1101 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001102 return -ENOMEM;
1103
David Moorefe5ca632008-01-06 17:21:41 -05001104 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1105 struct descriptor_buffer, list);
1106
Kristian Høgsberg30200732007-02-16 17:34:39 -05001107 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1108 ctx->callback = callback;
1109
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001110 /*
1111 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001112 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001113 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001114 */
David Moorefe5ca632008-01-06 17:21:41 -05001115 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1116 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1117 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1118 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1119 ctx->last = ctx->buffer_tail->buffer;
1120 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001121
1122 return 0;
1123}
1124
Stefan Richter53dca512008-12-14 21:47:04 +01001125static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001126{
1127 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001128 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001129
David Moorefe5ca632008-01-06 17:21:41 -05001130 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1131 dma_free_coherent(card->device, PAGE_SIZE, desc,
1132 desc->buffer_bus -
1133 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001134}
1135
David Moorefe5ca632008-01-06 17:21:41 -05001136/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001137static struct descriptor *context_get_descriptors(struct context *ctx,
1138 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001139{
David Moorefe5ca632008-01-06 17:21:41 -05001140 struct descriptor *d = NULL;
1141 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001142
David Moorefe5ca632008-01-06 17:21:41 -05001143 if (z * sizeof(*d) > desc->buffer_size)
1144 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001145
David Moorefe5ca632008-01-06 17:21:41 -05001146 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1147 /* No room for the descriptor in this buffer, so advance to the
1148 * next one. */
1149
1150 if (desc->list.next == &ctx->buffer_list) {
1151 /* If there is no free buffer next in the list,
1152 * allocate one. */
1153 if (context_add_buffer(ctx) < 0)
1154 return NULL;
1155 }
1156 desc = list_entry(desc->list.next,
1157 struct descriptor_buffer, list);
1158 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001159 }
1160
David Moorefe5ca632008-01-06 17:21:41 -05001161 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001162 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001163 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001164
1165 return d;
1166}
1167
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001168static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001169{
1170 struct fw_ohci *ohci = ctx->ohci;
1171
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001172 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001173 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001174 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1175 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001176 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001177 flush_writes(ohci);
1178}
1179
1180static void context_append(struct context *ctx,
1181 struct descriptor *d, int z, int extra)
1182{
1183 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001184 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001185
David Moorefe5ca632008-01-06 17:21:41 -05001186 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001187
David Moorefe5ca632008-01-06 17:21:41 -05001188 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001189
1190 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001191 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1192 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001193
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001194 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001195 flush_writes(ctx->ohci);
1196}
1197
1198static void context_stop(struct context *ctx)
1199{
1200 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001201 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001202
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001203 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001204 ctx->running = false;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001205 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001206
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001207 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001208 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001209 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001210 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001211
Stefan Richterb980f5a2007-07-12 22:25:14 +02001212 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001213 }
Stefan Richterb0068542009-01-05 20:43:23 +01001214 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001215}
Kristian Høgsberged568912006-12-19 19:58:35 -05001216
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001217struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -05001218 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001219};
1220
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001221/*
1222 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001223 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001224 * generation handling and locking around packet queue manipulation.
1225 */
Stefan Richter53dca512008-12-14 21:47:04 +01001226static int at_context_queue_packet(struct context *ctx,
1227 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001228{
Kristian Høgsberged568912006-12-19 19:58:35 -05001229 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001230 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001231 struct driver_data *driver_data;
1232 struct descriptor *d, *last;
1233 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001234 int z, tcode;
1235
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001236 d = context_get_descriptors(ctx, 4, &d_bus);
1237 if (d == NULL) {
1238 packet->ack = RCODE_SEND_ERROR;
1239 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001240 }
1241
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001242 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001243 d[0].res_count = cpu_to_le16(packet->timestamp);
1244
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001245 /*
1246 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001247 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001248 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001249 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001250
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001251 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001252 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001253 switch (tcode) {
1254 case TCODE_WRITE_QUADLET_REQUEST:
1255 case TCODE_WRITE_BLOCK_REQUEST:
1256 case TCODE_WRITE_RESPONSE:
1257 case TCODE_READ_QUADLET_REQUEST:
1258 case TCODE_READ_BLOCK_REQUEST:
1259 case TCODE_READ_QUADLET_RESPONSE:
1260 case TCODE_READ_BLOCK_RESPONSE:
1261 case TCODE_LOCK_REQUEST:
1262 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001263 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1264 (packet->speed << 16));
1265 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1266 (packet->header[0] & 0xffff0000));
1267 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001268
Kristian Høgsberged568912006-12-19 19:58:35 -05001269 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001270 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001271 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001272 header[3] = (__force __le32) packet->header[3];
1273
1274 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001275 break;
1276
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001277 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001278 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1279 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001280 header[1] = cpu_to_le32(packet->header[1]);
1281 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001282 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001283
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001284 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001285 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001286 break;
1287
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001288 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001289 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1290 (packet->speed << 16));
1291 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1292 d[0].req_count = cpu_to_le16(8);
1293 break;
1294
1295 default:
1296 /* BUG(); */
1297 packet->ack = RCODE_SEND_ERROR;
1298 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001299 }
1300
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001301 driver_data = (struct driver_data *) &d[3];
1302 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001303 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001304
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001305 if (packet->payload_length > 0) {
1306 payload_bus =
1307 dma_map_single(ohci->card.device, packet->payload,
1308 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001309 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001310 packet->ack = RCODE_SEND_ERROR;
1311 return -1;
1312 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001313 packet->payload_bus = payload_bus;
1314 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001315
1316 d[2].req_count = cpu_to_le16(packet->payload_length);
1317 d[2].data_address = cpu_to_le32(payload_bus);
1318 last = &d[2];
1319 z = 3;
1320 } else {
1321 last = &d[0];
1322 z = 2;
1323 }
1324
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001325 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1326 DESCRIPTOR_IRQ_ALWAYS |
1327 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001328
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001329 /*
1330 * If the controller and packet generations don't match, we need to
1331 * bail out and try again. If IntEvent.busReset is set, the AT context
1332 * is halted, so appending to the context and trying to run it is
1333 * futile. Most controllers do the right thing and just flush the AT
1334 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1335 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1336 * up stalling out. So we just bail out in software and try again
1337 * later, and everyone is happy.
Stefan Richter78dec562011-01-01 15:15:40 +01001338 * FIXME: Test of IntEvent.busReset may no longer be necessary since we
1339 * flush AT queues in bus_reset_tasklet.
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001340 * FIXME: Document how the locking works.
1341 */
1342 if (ohci->generation != packet->generation ||
1343 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001344 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001345 dma_unmap_single(ohci->card.device, payload_bus,
1346 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001347 packet->ack = RCODE_GENERATION;
1348 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001349 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001350
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001351 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001352
Clemens Ladisch386a4152010-12-24 14:42:46 +01001353 if (!ctx->running)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001354 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001355
1356 return 0;
1357}
1358
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001359static void at_context_flush(struct context *ctx)
1360{
1361 tasklet_disable(&ctx->tasklet);
1362
1363 ctx->flushing = true;
1364 context_tasklet((unsigned long)ctx);
1365 ctx->flushing = false;
1366
1367 tasklet_enable(&ctx->tasklet);
1368}
1369
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001370static int handle_at_packet(struct context *context,
1371 struct descriptor *d,
1372 struct descriptor *last)
1373{
1374 struct driver_data *driver_data;
1375 struct fw_packet *packet;
1376 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001377 int evt;
1378
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001379 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001380 /* This descriptor isn't done yet, stop iteration. */
1381 return 0;
1382
1383 driver_data = (struct driver_data *) &d[3];
1384 packet = driver_data->packet;
1385 if (packet == NULL)
1386 /* This packet was cancelled, just continue. */
1387 return 1;
1388
Stefan Richter19593ff2009-10-14 20:40:10 +02001389 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001390 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001391 packet->payload_length, DMA_TO_DEVICE);
1392
1393 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1394 packet->timestamp = le16_to_cpu(last->res_count);
1395
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001396 log_ar_at_event('T', packet->speed, packet->header, evt);
1397
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001398 switch (evt) {
1399 case OHCI1394_evt_timeout:
1400 /* Async response transmit timed out. */
1401 packet->ack = RCODE_CANCELLED;
1402 break;
1403
1404 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001405 /*
1406 * The packet was flushed should give same error as
1407 * when we try to use a stale generation count.
1408 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001409 packet->ack = RCODE_GENERATION;
1410 break;
1411
1412 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001413 if (context->flushing)
1414 packet->ack = RCODE_GENERATION;
1415 else {
1416 /*
1417 * Using a valid (current) generation count, but the
1418 * node is not on the bus or not sending acks.
1419 */
1420 packet->ack = RCODE_NO_ACK;
1421 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001422 break;
1423
1424 case ACK_COMPLETE + 0x10:
1425 case ACK_PENDING + 0x10:
1426 case ACK_BUSY_X + 0x10:
1427 case ACK_BUSY_A + 0x10:
1428 case ACK_BUSY_B + 0x10:
1429 case ACK_DATA_ERROR + 0x10:
1430 case ACK_TYPE_ERROR + 0x10:
1431 packet->ack = evt - 0x10;
1432 break;
1433
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001434 case OHCI1394_evt_no_status:
1435 if (context->flushing) {
1436 packet->ack = RCODE_GENERATION;
1437 break;
1438 }
1439 /* fall through */
1440
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001441 default:
1442 packet->ack = RCODE_SEND_ERROR;
1443 break;
1444 }
1445
1446 packet->callback(packet, &ohci->card, packet->ack);
1447
1448 return 1;
1449}
1450
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001451#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1452#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1453#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1454#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1455#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001456
Stefan Richter53dca512008-12-14 21:47:04 +01001457static void handle_local_rom(struct fw_ohci *ohci,
1458 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001459{
1460 struct fw_packet response;
1461 int tcode, length, i;
1462
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001463 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001464 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001465 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001466 else
1467 length = 4;
1468
1469 i = csr - CSR_CONFIG_ROM;
1470 if (i + length > CONFIG_ROM_SIZE) {
1471 fw_fill_response(&response, packet->header,
1472 RCODE_ADDRESS_ERROR, NULL, 0);
1473 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1474 fw_fill_response(&response, packet->header,
1475 RCODE_TYPE_ERROR, NULL, 0);
1476 } else {
1477 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1478 (void *) ohci->config_rom + i, length);
1479 }
1480
1481 fw_core_handle_response(&ohci->card, &response);
1482}
1483
Stefan Richter53dca512008-12-14 21:47:04 +01001484static void handle_local_lock(struct fw_ohci *ohci,
1485 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001486{
1487 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001488 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001489 __be32 *payload, lock_old;
1490 u32 lock_arg, lock_data;
1491
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001492 tcode = HEADER_GET_TCODE(packet->header[0]);
1493 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001494 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001495 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001496
1497 if (tcode == TCODE_LOCK_REQUEST &&
1498 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1499 lock_arg = be32_to_cpu(payload[0]);
1500 lock_data = be32_to_cpu(payload[1]);
1501 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1502 lock_arg = 0;
1503 lock_data = 0;
1504 } else {
1505 fw_fill_response(&response, packet->header,
1506 RCODE_TYPE_ERROR, NULL, 0);
1507 goto out;
1508 }
1509
1510 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1511 reg_write(ohci, OHCI1394_CSRData, lock_data);
1512 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1513 reg_write(ohci, OHCI1394_CSRControl, sel);
1514
Clemens Ladische1393662010-04-12 10:35:44 +02001515 for (try = 0; try < 20; try++)
1516 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1517 lock_old = cpu_to_be32(reg_read(ohci,
1518 OHCI1394_CSRData));
1519 fw_fill_response(&response, packet->header,
1520 RCODE_COMPLETE,
1521 &lock_old, sizeof(lock_old));
1522 goto out;
1523 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001524
Clemens Ladische1393662010-04-12 10:35:44 +02001525 fw_error("swap not done (CSR lock timeout)\n");
1526 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1527
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001528 out:
1529 fw_core_handle_response(&ohci->card, &response);
1530}
1531
Stefan Richter53dca512008-12-14 21:47:04 +01001532static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001533{
Clemens Ladisch26082032010-04-12 10:35:30 +02001534 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001535
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001536 if (ctx == &ctx->ohci->at_request_ctx) {
1537 packet->ack = ACK_PENDING;
1538 packet->callback(packet, &ctx->ohci->card, packet->ack);
1539 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001540
1541 offset =
1542 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001543 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001544 packet->header[2];
1545 csr = offset - CSR_REGISTER_BASE;
1546
1547 /* Handle config rom reads. */
1548 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1549 handle_local_rom(ctx->ohci, packet, csr);
1550 else switch (csr) {
1551 case CSR_BUS_MANAGER_ID:
1552 case CSR_BANDWIDTH_AVAILABLE:
1553 case CSR_CHANNELS_AVAILABLE_HI:
1554 case CSR_CHANNELS_AVAILABLE_LO:
1555 handle_local_lock(ctx->ohci, packet, csr);
1556 break;
1557 default:
1558 if (ctx == &ctx->ohci->at_request_ctx)
1559 fw_core_handle_request(&ctx->ohci->card, packet);
1560 else
1561 fw_core_handle_response(&ctx->ohci->card, packet);
1562 break;
1563 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001564
1565 if (ctx == &ctx->ohci->at_response_ctx) {
1566 packet->ack = ACK_COMPLETE;
1567 packet->callback(packet, &ctx->ohci->card, packet->ack);
1568 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001569}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001570
Stefan Richter53dca512008-12-14 21:47:04 +01001571static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001572{
Kristian Høgsberged568912006-12-19 19:58:35 -05001573 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001574 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001575
1576 spin_lock_irqsave(&ctx->ohci->lock, flags);
1577
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001578 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001579 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001580 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1581 handle_local_request(ctx, packet);
1582 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001583 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001584
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001585 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001586 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1587
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001588 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001589 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001590
Kristian Høgsberged568912006-12-19 19:58:35 -05001591}
1592
Clemens Ladischa48777e2010-06-10 08:33:07 +02001593static u32 cycle_timer_ticks(u32 cycle_timer)
1594{
1595 u32 ticks;
1596
1597 ticks = cycle_timer & 0xfff;
1598 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1599 ticks += (3072 * 8000) * (cycle_timer >> 25);
1600
1601 return ticks;
1602}
1603
1604/*
1605 * Some controllers exhibit one or more of the following bugs when updating the
1606 * iso cycle timer register:
1607 * - When the lowest six bits are wrapping around to zero, a read that happens
1608 * at the same time will return garbage in the lowest ten bits.
1609 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1610 * not incremented for about 60 ns.
1611 * - Occasionally, the entire register reads zero.
1612 *
1613 * To catch these, we read the register three times and ensure that the
1614 * difference between each two consecutive reads is approximately the same, i.e.
1615 * less than twice the other. Furthermore, any negative difference indicates an
1616 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1617 * execute, so we have enough precision to compute the ratio of the differences.)
1618 */
1619static u32 get_cycle_time(struct fw_ohci *ohci)
1620{
1621 u32 c0, c1, c2;
1622 u32 t0, t1, t2;
1623 s32 diff01, diff12;
1624 int i;
1625
1626 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1627
1628 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1629 i = 0;
1630 c1 = c2;
1631 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1632 do {
1633 c0 = c1;
1634 c1 = c2;
1635 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1636 t0 = cycle_timer_ticks(c0);
1637 t1 = cycle_timer_ticks(c1);
1638 t2 = cycle_timer_ticks(c2);
1639 diff01 = t1 - t0;
1640 diff12 = t2 - t1;
1641 } while ((diff01 <= 0 || diff12 <= 0 ||
1642 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1643 && i++ < 20);
1644 }
1645
1646 return c2;
1647}
1648
1649/*
1650 * This function has to be called at least every 64 seconds. The bus_time
1651 * field stores not only the upper 25 bits of the BUS_TIME register but also
1652 * the most significant bit of the cycle timer in bit 6 so that we can detect
1653 * changes in this bit.
1654 */
1655static u32 update_bus_time(struct fw_ohci *ohci)
1656{
1657 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1658
1659 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1660 ohci->bus_time += 0x40;
1661
1662 return ohci->bus_time | cycle_time_seconds;
1663}
1664
Kristian Høgsberged568912006-12-19 19:58:35 -05001665static void bus_reset_tasklet(unsigned long data)
1666{
1667 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001668 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001669 int generation, new_generation;
1670 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001671 void *free_rom = NULL;
1672 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001673 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001674
1675 reg = reg_read(ohci, OHCI1394_NodeID);
1676 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001677 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001678 return;
1679 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001680 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1681 fw_notify("malconfigured bus\n");
1682 return;
1683 }
1684 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1685 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001686
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001687 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1688 if (!(ohci->is_root && is_new_root))
1689 reg_write(ohci, OHCI1394_LinkControlSet,
1690 OHCI1394_LinkControl_cycleMaster);
1691 ohci->is_root = is_new_root;
1692
Stefan Richterc8a9a492008-03-19 21:40:32 +01001693 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1694 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1695 fw_notify("inconsistent self IDs\n");
1696 return;
1697 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001698 /*
1699 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001700 * bytes in the self ID receive buffer. Since we also receive
1701 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001702 * bit extra to get the actual number of self IDs.
1703 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001704 self_id_count = (reg >> 3) & 0xff;
1705 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001706 fw_notify("inconsistent self IDs\n");
1707 return;
1708 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001709 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001710 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001711
1712 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001713 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1714 fw_notify("inconsistent self IDs\n");
1715 return;
1716 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001717 ohci->self_id_buffer[j] =
1718 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001719 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001720 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001721
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001722 /*
1723 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001724 * problem we face is that a new bus reset can start while we
1725 * read out the self IDs from the DMA buffer. If this happens,
1726 * the DMA buffer will be overwritten with new self IDs and we
1727 * will read out inconsistent data. The OHCI specification
1728 * (section 11.2) recommends a technique similar to
1729 * linux/seqlock.h, where we remember the generation of the
1730 * self IDs in the buffer before reading them out and compare
1731 * it to the current generation after reading them out. If
1732 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001733 * of self IDs.
1734 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001735
1736 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1737 if (new_generation != generation) {
1738 fw_notify("recursive bus reset detected, "
1739 "discarding self ids\n");
1740 return;
1741 }
1742
1743 /* FIXME: Document how the locking works. */
1744 spin_lock_irqsave(&ohci->lock, flags);
1745
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001746 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001747 context_stop(&ohci->at_request_ctx);
1748 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001749
1750 spin_unlock_irqrestore(&ohci->lock, flags);
1751
Stefan Richter78dec562011-01-01 15:15:40 +01001752 /*
1753 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1754 * packets in the AT queues and software needs to drain them.
1755 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1756 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001757 at_context_flush(&ohci->at_request_ctx);
1758 at_context_flush(&ohci->at_response_ctx);
1759
1760 spin_lock_irqsave(&ohci->lock, flags);
1761
1762 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001763 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1764
Stefan Richter4a635592010-02-21 17:58:01 +01001765 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001766 ohci->request_generation = generation;
1767
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001768 /*
1769 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001770 * have to do it under the spinlock also. If a new config rom
1771 * was set up before this reset, the old one is now no longer
1772 * in use and we can free it. Update the config rom pointers
1773 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001774 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001775 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001776
1777 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001778 if (ohci->next_config_rom != ohci->config_rom) {
1779 free_rom = ohci->config_rom;
1780 free_rom_bus = ohci->config_rom_bus;
1781 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001782 ohci->config_rom = ohci->next_config_rom;
1783 ohci->config_rom_bus = ohci->next_config_rom_bus;
1784 ohci->next_config_rom = NULL;
1785
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001786 /*
1787 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001788 * config_rom registers. Writing the header quadlet
1789 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001790 * do that last.
1791 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001792 reg_write(ohci, OHCI1394_BusOptions,
1793 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001794 ohci->config_rom[0] = ohci->next_header;
1795 reg_write(ohci, OHCI1394_ConfigROMhdr,
1796 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001797 }
1798
Stefan Richter080de8c2008-02-28 20:54:43 +01001799#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1800 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1801 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1802#endif
1803
Kristian Høgsberged568912006-12-19 19:58:35 -05001804 spin_unlock_irqrestore(&ohci->lock, flags);
1805
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001806 if (free_rom)
1807 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1808 free_rom, free_rom_bus);
1809
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001810 log_selfids(ohci->node_id, generation,
1811 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001812
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001813 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001814 self_id_count, ohci->self_id_buffer,
1815 ohci->csr_state_setclear_abdicate);
1816 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001817}
1818
1819static irqreturn_t irq_handler(int irq, void *data)
1820{
1821 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001822 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001823 int i;
1824
1825 event = reg_read(ohci, OHCI1394_IntEventClear);
1826
Stefan Richtera5159582007-06-09 19:31:14 +02001827 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001828 return IRQ_NONE;
1829
Clemens Ladisch8327b372010-11-30 08:24:32 +01001830 /*
1831 * busReset and postedWriteErr must not be cleared yet
1832 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1833 */
1834 reg_write(ohci, OHCI1394_IntEventClear,
1835 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001836 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001837
1838 if (event & OHCI1394_selfIDComplete)
1839 tasklet_schedule(&ohci->bus_reset_tasklet);
1840
1841 if (event & OHCI1394_RQPkt)
1842 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1843
1844 if (event & OHCI1394_RSPkt)
1845 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1846
1847 if (event & OHCI1394_reqTxComplete)
1848 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1849
1850 if (event & OHCI1394_respTxComplete)
1851 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1852
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001853 if (event & OHCI1394_isochRx) {
1854 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1855 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001856
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001857 while (iso_event) {
1858 i = ffs(iso_event) - 1;
1859 tasklet_schedule(
1860 &ohci->ir_context_list[i].context.tasklet);
1861 iso_event &= ~(1 << i);
1862 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001863 }
1864
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001865 if (event & OHCI1394_isochTx) {
1866 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1867 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001868
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001869 while (iso_event) {
1870 i = ffs(iso_event) - 1;
1871 tasklet_schedule(
1872 &ohci->it_context_list[i].context.tasklet);
1873 iso_event &= ~(1 << i);
1874 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001875 }
1876
Jarod Wilson75f78322008-04-03 17:18:23 -04001877 if (unlikely(event & OHCI1394_regAccessFail))
1878 fw_error("Register access failure - "
1879 "please notify linux1394-devel@lists.sf.net\n");
1880
Clemens Ladisch8327b372010-11-30 08:24:32 +01001881 if (unlikely(event & OHCI1394_postedWriteErr)) {
1882 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1883 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1884 reg_write(ohci, OHCI1394_IntEventClear,
1885 OHCI1394_postedWriteErr);
Stefan Richtere524f6162007-08-20 21:58:30 +02001886 fw_error("PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01001887 }
Stefan Richtere524f6162007-08-20 21:58:30 +02001888
Stefan Richterbb9f2202007-12-22 22:14:52 +01001889 if (unlikely(event & OHCI1394_cycleTooLong)) {
1890 if (printk_ratelimit())
1891 fw_notify("isochronous cycle too long\n");
1892 reg_write(ohci, OHCI1394_LinkControlSet,
1893 OHCI1394_LinkControl_cycleMaster);
1894 }
1895
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001896 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1897 /*
1898 * We need to clear this event bit in order to make
1899 * cycleMatch isochronous I/O work. In theory we should
1900 * stop active cycleMatch iso contexts now and restart
1901 * them at least two cycles later. (FIXME?)
1902 */
1903 if (printk_ratelimit())
1904 fw_notify("isochronous cycle inconsistent\n");
1905 }
1906
Clemens Ladischa48777e2010-06-10 08:33:07 +02001907 if (event & OHCI1394_cycle64Seconds) {
1908 spin_lock(&ohci->lock);
1909 update_bus_time(ohci);
1910 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01001911 } else
1912 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001913
Kristian Høgsberged568912006-12-19 19:58:35 -05001914 return IRQ_HANDLED;
1915}
1916
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001917static int software_reset(struct fw_ohci *ohci)
1918{
1919 int i;
1920
1921 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1922
1923 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1924 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1925 OHCI1394_HCControl_softReset) == 0)
1926 return 0;
1927 msleep(1);
1928 }
1929
1930 return -EBUSY;
1931}
1932
Stefan Richter8e859732009-10-08 00:41:59 +02001933static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1934{
1935 size_t size = length * 4;
1936
1937 memcpy(dest, src, size);
1938 if (size < CONFIG_ROM_SIZE)
1939 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1940}
1941
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001942static int configure_1394a_enhancements(struct fw_ohci *ohci)
1943{
1944 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001945 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001946
1947 /* Check if the driver should configure link and PHY. */
1948 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1949 OHCI1394_HCControl_programPhyEnable))
1950 return 0;
1951
1952 /* Paranoia: check whether the PHY supports 1394a, too. */
1953 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001954 ret = read_phy_reg(ohci, 2);
1955 if (ret < 0)
1956 return ret;
1957 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1958 ret = read_paged_phy_reg(ohci, 1, 8);
1959 if (ret < 0)
1960 return ret;
1961 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001962 enable_1394a = true;
1963 }
1964
1965 if (ohci->quirks & QUIRK_NO_1394A)
1966 enable_1394a = false;
1967
1968 /* Configure PHY and link consistently. */
1969 if (enable_1394a) {
1970 clear = 0;
1971 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1972 } else {
1973 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1974 set = 0;
1975 }
Stefan Richter02d37be2010-07-08 16:09:06 +02001976 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02001977 if (ret < 0)
1978 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001979
1980 if (enable_1394a)
1981 offset = OHCI1394_HCControlSet;
1982 else
1983 offset = OHCI1394_HCControlClear;
1984 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1985
1986 /* Clean up: configuration has been taken care of. */
1987 reg_write(ohci, OHCI1394_HCControlClear,
1988 OHCI1394_HCControl_programPhyEnable);
1989
1990 return 0;
1991}
1992
Stefan Richter8e859732009-10-08 00:41:59 +02001993static int ohci_enable(struct fw_card *card,
1994 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001995{
1996 struct fw_ohci *ohci = fw_ohci(card);
1997 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02001998 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001999 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002000
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002001 if (software_reset(ohci)) {
2002 fw_error("Failed to reset ohci card.\n");
2003 return -EBUSY;
2004 }
2005
2006 /*
2007 * Now enable LPS, which we need in order to start accessing
2008 * most of the registers. In fact, on some cards (ALI M5251),
2009 * accessing registers in the SClk domain without LPS enabled
2010 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002011 * full link enabled. However, with some cards (well, at least
2012 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002013 */
2014 reg_write(ohci, OHCI1394_HCControlSet,
2015 OHCI1394_HCControl_LPS |
2016 OHCI1394_HCControl_postedWriteEnable);
2017 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002018
2019 for (lps = 0, i = 0; !lps && i < 3; i++) {
2020 msleep(50);
2021 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2022 OHCI1394_HCControl_LPS;
2023 }
2024
2025 if (!lps) {
2026 fw_error("Failed to set Link Power Status\n");
2027 return -EIO;
2028 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002029
2030 reg_write(ohci, OHCI1394_HCControlClear,
2031 OHCI1394_HCControl_noByteSwapData);
2032
Stefan Richteraffc9c22008-06-05 20:50:53 +02002033 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002034 reg_write(ohci, OHCI1394_LinkControlSet,
2035 OHCI1394_LinkControl_rcvSelfID |
Stefan Richterbf54e142010-07-16 22:25:51 +02002036 OHCI1394_LinkControl_rcvPhyPkt |
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002037 OHCI1394_LinkControl_cycleTimerEnable |
2038 OHCI1394_LinkControl_cycleMaster);
2039
2040 reg_write(ohci, OHCI1394_ATRetries,
2041 OHCI1394_MAX_AT_REQ_RETRIES |
2042 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002043 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2044 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002045
Clemens Ladischa48777e2010-06-10 08:33:07 +02002046 seconds = lower_32_bits(get_seconds());
2047 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2048 ohci->bus_time = seconds & ~0x3f;
2049
Clemens Ladische91b2782010-06-10 08:40:49 +02002050 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2051 if (version >= OHCI_VERSION_1_1) {
2052 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2053 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002054 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002055 }
2056
Clemens Ladischa1a11322010-06-10 08:35:06 +02002057 /* Get implemented bits of the priority arbitration request counter. */
2058 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2059 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2060 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002061 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002062
2063 ar_context_run(&ohci->ar_request_ctx);
2064 ar_context_run(&ohci->ar_response_ctx);
2065
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002066 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2067 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2068 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002069
Stefan Richter35d999b2010-04-10 16:04:56 +02002070 ret = configure_1394a_enhancements(ohci);
2071 if (ret < 0)
2072 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002073
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002074 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002075 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2076 if (ret < 0)
2077 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002078
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002079 /*
2080 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002081 * update mechanism described below in ohci_set_config_rom()
2082 * is not active. We have to update ConfigRomHeader and
2083 * BusOptions manually, and the write to ConfigROMmap takes
2084 * effect immediately. We tie this to the enabling of the
2085 * link, so we have a valid config rom before enabling - the
2086 * OHCI requires that ConfigROMhdr and BusOptions have valid
2087 * values before enabling.
2088 *
2089 * However, when the ConfigROMmap is written, some controllers
2090 * always read back quadlets 0 and 2 from the config rom to
2091 * the ConfigRomHeader and BusOptions registers on bus reset.
2092 * They shouldn't do that in this initial case where the link
2093 * isn't enabled. This means we have to use the same
2094 * workaround here, setting the bus header to 0 and then write
2095 * the right values in the bus reset tasklet.
2096 */
2097
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002098 if (config_rom) {
2099 ohci->next_config_rom =
2100 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2101 &ohci->next_config_rom_bus,
2102 GFP_KERNEL);
2103 if (ohci->next_config_rom == NULL)
2104 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002105
Stefan Richter8e859732009-10-08 00:41:59 +02002106 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002107 } else {
2108 /*
2109 * In the suspend case, config_rom is NULL, which
2110 * means that we just reuse the old config rom.
2111 */
2112 ohci->next_config_rom = ohci->config_rom;
2113 ohci->next_config_rom_bus = ohci->config_rom_bus;
2114 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002115
Stefan Richter8e859732009-10-08 00:41:59 +02002116 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002117 ohci->next_config_rom[0] = 0;
2118 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002119 reg_write(ohci, OHCI1394_BusOptions,
2120 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002121 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2122
2123 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2124
Clemens Ladisch262444e2010-06-05 12:31:25 +02002125 if (!(ohci->quirks & QUIRK_NO_MSI))
2126 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002127 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002128 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2129 ohci_driver_name, ohci)) {
2130 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2131 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002132 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2133 ohci->config_rom, ohci->config_rom_bus);
2134 return -EIO;
2135 }
2136
Stefan Richter148c7862010-06-05 11:46:49 +02002137 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2138 OHCI1394_RQPkt | OHCI1394_RSPkt |
2139 OHCI1394_isochTx | OHCI1394_isochRx |
2140 OHCI1394_postedWriteErr |
2141 OHCI1394_selfIDComplete |
2142 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02002143 OHCI1394_cycle64Seconds |
Stefan Richter148c7862010-06-05 11:46:49 +02002144 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
2145 OHCI1394_masterIntEnable;
2146 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2147 irqs |= OHCI1394_busReset;
2148 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2149
Kristian Høgsberged568912006-12-19 19:58:35 -05002150 reg_write(ohci, OHCI1394_HCControlSet,
2151 OHCI1394_HCControl_linkEnable |
2152 OHCI1394_HCControl_BIBimageValid);
2153 flush_writes(ohci);
2154
Stefan Richter02d37be2010-07-08 16:09:06 +02002155 /* We are ready to go, reset bus to finish initialization. */
2156 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002157
2158 return 0;
2159}
2160
Stefan Richter53dca512008-12-14 21:47:04 +01002161static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002162 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002163{
2164 struct fw_ohci *ohci;
2165 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002166 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002167 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002168 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002169
2170 ohci = fw_ohci(card);
2171
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002172 /*
2173 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002174 * mechanism is a bit tricky, but easy enough to use. See
2175 * section 5.5.6 in the OHCI specification.
2176 *
2177 * The OHCI controller caches the new config rom address in a
2178 * shadow register (ConfigROMmapNext) and needs a bus reset
2179 * for the changes to take place. When the bus reset is
2180 * detected, the controller loads the new values for the
2181 * ConfigRomHeader and BusOptions registers from the specified
2182 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2183 * shadow register. All automatically and atomically.
2184 *
2185 * Now, there's a twist to this story. The automatic load of
2186 * ConfigRomHeader and BusOptions doesn't honor the
2187 * noByteSwapData bit, so with a be32 config rom, the
2188 * controller will load be32 values in to these registers
2189 * during the atomic update, even on litte endian
2190 * architectures. The workaround we use is to put a 0 in the
2191 * header quadlet; 0 is endian agnostic and means that the
2192 * config rom isn't ready yet. In the bus reset tasklet we
2193 * then set up the real values for the two registers.
2194 *
2195 * We use ohci->lock to avoid racing with the code that sets
2196 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2197 */
2198
2199 next_config_rom =
2200 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2201 &next_config_rom_bus, GFP_KERNEL);
2202 if (next_config_rom == NULL)
2203 return -ENOMEM;
2204
2205 spin_lock_irqsave(&ohci->lock, flags);
2206
2207 if (ohci->next_config_rom == NULL) {
2208 ohci->next_config_rom = next_config_rom;
2209 ohci->next_config_rom_bus = next_config_rom_bus;
2210
Stefan Richter8e859732009-10-08 00:41:59 +02002211 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05002212
2213 ohci->next_header = config_rom[0];
2214 ohci->next_config_rom[0] = 0;
2215
2216 reg_write(ohci, OHCI1394_ConfigROMmap,
2217 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002218 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002219 }
2220
2221 spin_unlock_irqrestore(&ohci->lock, flags);
2222
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002223 /*
2224 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002225 * effect. We clean up the old config rom memory and DMA
2226 * mappings in the bus reset tasklet, since the OHCI
2227 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002228 * takes effect.
2229 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002230 if (ret == 0)
Stefan Richter02d37be2010-07-08 16:09:06 +02002231 fw_schedule_bus_reset(&ohci->card, true, true);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002232 else
2233 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2234 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002235
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002236 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002237}
2238
2239static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2240{
2241 struct fw_ohci *ohci = fw_ohci(card);
2242
2243 at_context_transmit(&ohci->at_request_ctx, packet);
2244}
2245
2246static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2247{
2248 struct fw_ohci *ohci = fw_ohci(card);
2249
2250 at_context_transmit(&ohci->at_response_ctx, packet);
2251}
2252
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002253static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2254{
2255 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002256 struct context *ctx = &ohci->at_request_ctx;
2257 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002258 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002259
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002260 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002261
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002262 if (packet->ack != 0)
2263 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002264
Stefan Richter19593ff2009-10-14 20:40:10 +02002265 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002266 dma_unmap_single(ohci->card.device, packet->payload_bus,
2267 packet->payload_length, DMA_TO_DEVICE);
2268
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002269 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002270 driver_data->packet = NULL;
2271 packet->ack = RCODE_CANCELLED;
2272 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002273 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002274 out:
2275 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002276
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002277 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002278}
2279
Stefan Richter53dca512008-12-14 21:47:04 +01002280static int ohci_enable_phys_dma(struct fw_card *card,
2281 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002282{
Stefan Richter080de8c2008-02-28 20:54:43 +01002283#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2284 return 0;
2285#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002286 struct fw_ohci *ohci = fw_ohci(card);
2287 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002288 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002289
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002290 /*
2291 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2292 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2293 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002294
2295 spin_lock_irqsave(&ohci->lock, flags);
2296
2297 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002298 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002299 goto out;
2300 }
2301
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002302 /*
2303 * Note, if the node ID contains a non-local bus ID, physical DMA is
2304 * enabled for _all_ nodes on remote buses.
2305 */
Stefan Richter907293d2007-01-23 21:11:43 +01002306
2307 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2308 if (n < 32)
2309 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2310 else
2311 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2312
Kristian Høgsberged568912006-12-19 19:58:35 -05002313 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002314 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002315 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002316
2317 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002318#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002319}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002320
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002321static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002322{
2323 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002324 unsigned long flags;
2325 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002326
Clemens Ladisch60d32972010-06-10 08:24:35 +02002327 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002328 case CSR_STATE_CLEAR:
2329 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002330 if (ohci->is_root &&
2331 (reg_read(ohci, OHCI1394_LinkControlSet) &
2332 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002333 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002334 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002335 value = 0;
2336 if (ohci->csr_state_setclear_abdicate)
2337 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002338
Stefan Richterc8a94de2010-06-12 20:34:50 +02002339 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002340
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002341 case CSR_NODE_IDS:
2342 return reg_read(ohci, OHCI1394_NodeID) << 16;
2343
Clemens Ladisch60d32972010-06-10 08:24:35 +02002344 case CSR_CYCLE_TIME:
2345 return get_cycle_time(ohci);
2346
Clemens Ladischa48777e2010-06-10 08:33:07 +02002347 case CSR_BUS_TIME:
2348 /*
2349 * We might be called just after the cycle timer has wrapped
2350 * around but just before the cycle64Seconds handler, so we
2351 * better check here, too, if the bus time needs to be updated.
2352 */
2353 spin_lock_irqsave(&ohci->lock, flags);
2354 value = update_bus_time(ohci);
2355 spin_unlock_irqrestore(&ohci->lock, flags);
2356 return value;
2357
Clemens Ladisch27a23292010-06-10 08:34:13 +02002358 case CSR_BUSY_TIMEOUT:
2359 value = reg_read(ohci, OHCI1394_ATRetries);
2360 return (value >> 4) & 0x0ffff00f;
2361
Clemens Ladischa1a11322010-06-10 08:35:06 +02002362 case CSR_PRIORITY_BUDGET:
2363 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2364 (ohci->pri_req_max << 8);
2365
Clemens Ladisch60d32972010-06-10 08:24:35 +02002366 default:
2367 WARN_ON(1);
2368 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002369 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002370}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002371
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002372static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002373{
2374 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002375 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002376
2377 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002378 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002379 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2380 reg_write(ohci, OHCI1394_LinkControlClear,
2381 OHCI1394_LinkControl_cycleMaster);
2382 flush_writes(ohci);
2383 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002384 if (value & CSR_STATE_BIT_ABDICATE)
2385 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002386 break;
2387
2388 case CSR_STATE_SET:
2389 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2390 reg_write(ohci, OHCI1394_LinkControlSet,
2391 OHCI1394_LinkControl_cycleMaster);
2392 flush_writes(ohci);
2393 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002394 if (value & CSR_STATE_BIT_ABDICATE)
2395 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002396 break;
2397
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002398 case CSR_NODE_IDS:
2399 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2400 flush_writes(ohci);
2401 break;
2402
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002403 case CSR_CYCLE_TIME:
2404 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2405 reg_write(ohci, OHCI1394_IntEventSet,
2406 OHCI1394_cycleInconsistent);
2407 flush_writes(ohci);
2408 break;
2409
Clemens Ladischa48777e2010-06-10 08:33:07 +02002410 case CSR_BUS_TIME:
2411 spin_lock_irqsave(&ohci->lock, flags);
2412 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2413 spin_unlock_irqrestore(&ohci->lock, flags);
2414 break;
2415
Clemens Ladisch27a23292010-06-10 08:34:13 +02002416 case CSR_BUSY_TIMEOUT:
2417 value = (value & 0xf) | ((value & 0xf) << 4) |
2418 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2419 reg_write(ohci, OHCI1394_ATRetries, value);
2420 flush_writes(ohci);
2421 break;
2422
Clemens Ladischa1a11322010-06-10 08:35:06 +02002423 case CSR_PRIORITY_BUDGET:
2424 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2425 flush_writes(ohci);
2426 break;
2427
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002428 default:
2429 WARN_ON(1);
2430 break;
2431 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002432}
2433
David Moore1aa292b2008-07-22 23:23:40 -07002434static void copy_iso_headers(struct iso_context *ctx, void *p)
2435{
2436 int i = ctx->header_length;
2437
2438 if (i + ctx->base.header_size > PAGE_SIZE)
2439 return;
2440
2441 /*
2442 * The iso header is byteswapped to little endian by
2443 * the controller, but the remaining header quadlets
2444 * are big endian. We want to present all the headers
2445 * as big endian, so we have to swap the first quadlet.
2446 */
2447 if (ctx->base.header_size > 0)
2448 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2449 if (ctx->base.header_size > 4)
2450 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2451 if (ctx->base.header_size > 8)
2452 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2453 ctx->header_length += ctx->base.header_size;
2454}
2455
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002456static int handle_ir_packet_per_buffer(struct context *context,
2457 struct descriptor *d,
2458 struct descriptor *last)
2459{
2460 struct iso_context *ctx =
2461 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002462 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002463 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002464 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002465
Stefan Richter872e3302010-07-29 18:19:22 +02002466 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002467 if (pd->transfer_status)
2468 break;
David Moorebcee8932007-12-19 15:26:38 -05002469 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002470 /* Descriptor(s) not done yet, stop iteration */
2471 return 0;
2472
David Moore1aa292b2008-07-22 23:23:40 -07002473 p = last + 1;
2474 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002475
David Moorebcee8932007-12-19 15:26:38 -05002476 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2477 ir_header = (__le32 *) p;
Stefan Richter872e3302010-07-29 18:19:22 +02002478 ctx->base.callback.sc(&ctx->base,
2479 le32_to_cpu(ir_header[0]) & 0xffff,
2480 ctx->header_length, ctx->header,
2481 ctx->base.callback_data);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002482 ctx->header_length = 0;
2483 }
2484
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002485 return 1;
2486}
2487
Stefan Richter872e3302010-07-29 18:19:22 +02002488/* d == last because each descriptor block is only a single descriptor. */
2489static int handle_ir_buffer_fill(struct context *context,
2490 struct descriptor *d,
2491 struct descriptor *last)
2492{
2493 struct iso_context *ctx =
2494 container_of(context, struct iso_context, context);
2495
2496 if (!last->transfer_status)
2497 /* Descriptor(s) not done yet, stop iteration */
2498 return 0;
2499
2500 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2501 ctx->base.callback.mc(&ctx->base,
2502 le32_to_cpu(last->data_address) +
2503 le16_to_cpu(last->req_count) -
2504 le16_to_cpu(last->res_count),
2505 ctx->base.callback_data);
2506
2507 return 1;
2508}
2509
Kristian Høgsberg30200732007-02-16 17:34:39 -05002510static int handle_it_packet(struct context *context,
2511 struct descriptor *d,
2512 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002513{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002514 struct iso_context *ctx =
2515 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002516 int i;
2517 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002518
Jay Fenlason31769ce2009-11-21 00:05:56 +01002519 for (pd = d; pd <= last; pd++)
2520 if (pd->transfer_status)
2521 break;
2522 if (pd > last)
2523 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002524 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002525
Jay Fenlason31769ce2009-11-21 00:05:56 +01002526 i = ctx->header_length;
2527 if (i + 4 < PAGE_SIZE) {
2528 /* Present this value as big-endian to match the receive code */
2529 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2530 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2531 le16_to_cpu(pd->res_count));
2532 ctx->header_length += 4;
2533 }
2534 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Stefan Richter872e3302010-07-29 18:19:22 +02002535 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2536 ctx->header_length, ctx->header,
2537 ctx->base.callback_data);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002538 ctx->header_length = 0;
2539 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002540 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002541}
2542
Stefan Richter872e3302010-07-29 18:19:22 +02002543static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2544{
2545 u32 hi = channels >> 32, lo = channels;
2546
2547 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2548 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2549 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2550 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2551 mmiowb();
2552 ohci->mc_channels = channels;
2553}
2554
Stefan Richter53dca512008-12-14 21:47:04 +01002555static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002556 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002557{
2558 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002559 struct iso_context *uninitialized_var(ctx);
2560 descriptor_callback_t uninitialized_var(callback);
2561 u64 *uninitialized_var(channels);
2562 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002563 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002564 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002565
2566 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002567
2568 switch (type) {
2569 case FW_ISO_CONTEXT_TRANSMIT:
2570 mask = &ohci->it_context_mask;
2571 callback = handle_it_packet;
2572 index = ffs(*mask) - 1;
2573 if (index >= 0) {
2574 *mask &= ~(1 << index);
2575 regs = OHCI1394_IsoXmitContextBase(index);
2576 ctx = &ohci->it_context_list[index];
2577 }
2578 break;
2579
2580 case FW_ISO_CONTEXT_RECEIVE:
2581 channels = &ohci->ir_context_channels;
2582 mask = &ohci->ir_context_mask;
2583 callback = handle_ir_packet_per_buffer;
2584 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2585 if (index >= 0) {
2586 *channels &= ~(1ULL << channel);
2587 *mask &= ~(1 << index);
2588 regs = OHCI1394_IsoRcvContextBase(index);
2589 ctx = &ohci->ir_context_list[index];
2590 }
2591 break;
2592
2593 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2594 mask = &ohci->ir_context_mask;
2595 callback = handle_ir_buffer_fill;
2596 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2597 if (index >= 0) {
2598 ohci->mc_allocated = true;
2599 *mask &= ~(1 << index);
2600 regs = OHCI1394_IsoRcvContextBase(index);
2601 ctx = &ohci->ir_context_list[index];
2602 }
2603 break;
2604
2605 default:
2606 index = -1;
2607 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002608 }
Stefan Richter872e3302010-07-29 18:19:22 +02002609
Kristian Høgsberged568912006-12-19 19:58:35 -05002610 spin_unlock_irqrestore(&ohci->lock, flags);
2611
2612 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002613 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002614
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002615 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002616 ctx->header_length = 0;
2617 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002618 if (ctx->header == NULL) {
2619 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002620 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002621 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002622 ret = context_init(&ctx->context, ohci, regs, callback);
2623 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002624 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002625
Stefan Richter872e3302010-07-29 18:19:22 +02002626 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2627 set_multichannel_mask(ohci, 0);
2628
Kristian Høgsberged568912006-12-19 19:58:35 -05002629 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002630
2631 out_with_header:
2632 free_page((unsigned long)ctx->header);
2633 out:
2634 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002635
2636 switch (type) {
2637 case FW_ISO_CONTEXT_RECEIVE:
2638 *channels |= 1ULL << channel;
2639 break;
2640
2641 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2642 ohci->mc_allocated = false;
2643 break;
2644 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002645 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002646
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002647 spin_unlock_irqrestore(&ohci->lock, flags);
2648
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002649 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002650}
2651
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002652static int ohci_start_iso(struct fw_iso_context *base,
2653 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002654{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002655 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002656 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002657 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002658 int index;
2659
Stefan Richter872e3302010-07-29 18:19:22 +02002660 switch (ctx->base.type) {
2661 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002662 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002663 match = 0;
2664 if (cycle >= 0)
2665 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002666 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002667
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002668 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2669 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002670 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002671 break;
2672
2673 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2674 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2675 /* fall through */
2676 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002677 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002678 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2679 if (cycle >= 0) {
2680 match |= (cycle & 0x07fff) << 12;
2681 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2682 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002683
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002684 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2685 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002686 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002687 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02002688
2689 ctx->sync = sync;
2690 ctx->tags = tags;
2691
Stefan Richter872e3302010-07-29 18:19:22 +02002692 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002693 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002694
2695 return 0;
2696}
2697
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002698static int ohci_stop_iso(struct fw_iso_context *base)
2699{
2700 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002701 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002702 int index;
2703
Stefan Richter872e3302010-07-29 18:19:22 +02002704 switch (ctx->base.type) {
2705 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002706 index = ctx - ohci->it_context_list;
2707 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002708 break;
2709
2710 case FW_ISO_CONTEXT_RECEIVE:
2711 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002712 index = ctx - ohci->ir_context_list;
2713 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002714 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002715 }
2716 flush_writes(ohci);
2717 context_stop(&ctx->context);
2718
2719 return 0;
2720}
2721
Kristian Høgsberged568912006-12-19 19:58:35 -05002722static void ohci_free_iso_context(struct fw_iso_context *base)
2723{
2724 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002725 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002726 unsigned long flags;
2727 int index;
2728
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002729 ohci_stop_iso(base);
2730 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002731 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002732
Kristian Høgsberged568912006-12-19 19:58:35 -05002733 spin_lock_irqsave(&ohci->lock, flags);
2734
Stefan Richter872e3302010-07-29 18:19:22 +02002735 switch (base->type) {
2736 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05002737 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002738 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002739 break;
2740
2741 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05002742 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002743 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002744 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02002745 break;
2746
2747 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2748 index = ctx - ohci->ir_context_list;
2749 ohci->ir_context_mask |= 1 << index;
2750 ohci->ir_context_channels |= ohci->mc_channels;
2751 ohci->mc_channels = 0;
2752 ohci->mc_allocated = false;
2753 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05002754 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002755
2756 spin_unlock_irqrestore(&ohci->lock, flags);
2757}
2758
Stefan Richter872e3302010-07-29 18:19:22 +02002759static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05002760{
Stefan Richter872e3302010-07-29 18:19:22 +02002761 struct fw_ohci *ohci = fw_ohci(base->card);
2762 unsigned long flags;
2763 int ret;
2764
2765 switch (base->type) {
2766 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2767
2768 spin_lock_irqsave(&ohci->lock, flags);
2769
2770 /* Don't allow multichannel to grab other contexts' channels. */
2771 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2772 *channels = ohci->ir_context_channels;
2773 ret = -EBUSY;
2774 } else {
2775 set_multichannel_mask(ohci, *channels);
2776 ret = 0;
2777 }
2778
2779 spin_unlock_irqrestore(&ohci->lock, flags);
2780
2781 break;
2782 default:
2783 ret = -EINVAL;
2784 }
2785
2786 return ret;
2787}
2788
Maxim Levitskydd237362010-11-29 04:09:50 +02002789#ifdef CONFIG_PM
2790static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2791{
2792 int i;
2793 struct iso_context *ctx;
2794
2795 for (i = 0 ; i < ohci->n_ir ; i++) {
2796 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002797 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002798 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2799 }
2800
2801 for (i = 0 ; i < ohci->n_it ; i++) {
2802 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002803 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002804 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2805 }
2806}
2807#endif
2808
Stefan Richter872e3302010-07-29 18:19:22 +02002809static int queue_iso_transmit(struct iso_context *ctx,
2810 struct fw_iso_packet *packet,
2811 struct fw_iso_buffer *buffer,
2812 unsigned long payload)
2813{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002814 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002815 struct fw_iso_packet *p;
2816 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002817 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002818 u32 z, header_z, payload_z, irq;
2819 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002820 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002821
Kristian Høgsberged568912006-12-19 19:58:35 -05002822 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002823 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002824
2825 if (p->skip)
2826 z = 1;
2827 else
2828 z = 2;
2829 if (p->header_length > 0)
2830 z++;
2831
2832 /* Determine the first page the payload isn't contained in. */
2833 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2834 if (p->payload_length > 0)
2835 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2836 else
2837 payload_z = 0;
2838
2839 z += payload_z;
2840
2841 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002842 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002843
Kristian Høgsberg30200732007-02-16 17:34:39 -05002844 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2845 if (d == NULL)
2846 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002847
2848 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002849 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002850 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002851 /*
2852 * Link the skip address to this descriptor itself. This causes
2853 * a context to skip a cycle whenever lost cycles or FIFO
2854 * overruns occur, without dropping the data. The application
2855 * should then decide whether this is an error condition or not.
2856 * FIXME: Make the context's cycle-lost behaviour configurable?
2857 */
2858 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002859
2860 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002861 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2862 IT_HEADER_TAG(p->tag) |
2863 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2864 IT_HEADER_CHANNEL(ctx->base.channel) |
2865 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002866 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002867 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002868 p->payload_length));
2869 }
2870
2871 if (p->header_length > 0) {
2872 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002873 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002874 memcpy(&d[z], p->header, p->header_length);
2875 }
2876
2877 pd = d + z - payload_z;
2878 payload_end_index = payload_index + p->payload_length;
2879 for (i = 0; i < payload_z; i++) {
2880 page = payload_index >> PAGE_SHIFT;
2881 offset = payload_index & ~PAGE_MASK;
2882 next_page_index = (page + 1) << PAGE_SHIFT;
2883 length =
2884 min(next_page_index, payload_end_index) - payload_index;
2885 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002886
2887 page_bus = page_private(buffer->pages[page]);
2888 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002889
2890 payload_index += length;
2891 }
2892
Kristian Høgsberged568912006-12-19 19:58:35 -05002893 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002894 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002895 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002896 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002897
Kristian Høgsberg30200732007-02-16 17:34:39 -05002898 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002899 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2900 DESCRIPTOR_STATUS |
2901 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002902 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002903
Kristian Høgsberg30200732007-02-16 17:34:39 -05002904 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002905
2906 return 0;
2907}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002908
Stefan Richter872e3302010-07-29 18:19:22 +02002909static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2910 struct fw_iso_packet *packet,
2911 struct fw_iso_buffer *buffer,
2912 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002913{
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002914 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002915 dma_addr_t d_bus, page_bus;
2916 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002917 int i, j, length;
2918 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002919
2920 /*
David Moore1aa292b2008-07-22 23:23:40 -07002921 * The OHCI controller puts the isochronous header and trailer in the
2922 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002923 */
Stefan Richter872e3302010-07-29 18:19:22 +02002924 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002925 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002926
2927 /* Get header size in number of descriptors. */
2928 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2929 page = payload >> PAGE_SHIFT;
2930 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02002931 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002932
2933 for (i = 0; i < packet_count; i++) {
2934 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002935 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002936 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002937 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002938 if (d == NULL)
2939 return -ENOMEM;
2940
David Moorebcee8932007-12-19 15:26:38 -05002941 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2942 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02002943 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05002944 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002945 d->req_count = cpu_to_le16(header_size);
2946 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002947 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002948 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2949
David Moorebcee8932007-12-19 15:26:38 -05002950 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002951 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002952 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002953 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002954 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2955 DESCRIPTOR_INPUT_MORE);
2956
2957 if (offset + rest < PAGE_SIZE)
2958 length = rest;
2959 else
2960 length = PAGE_SIZE - offset;
2961 pd->req_count = cpu_to_le16(length);
2962 pd->res_count = pd->req_count;
2963 pd->transfer_status = 0;
2964
2965 page_bus = page_private(buffer->pages[page]);
2966 pd->data_address = cpu_to_le32(page_bus + offset);
2967
2968 offset = (offset + length) & ~PAGE_MASK;
2969 rest -= length;
2970 if (offset == 0)
2971 page++;
2972 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002973 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2974 DESCRIPTOR_INPUT_LAST |
2975 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02002976 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002977 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2978
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002979 context_append(&ctx->context, d, z, header_z);
2980 }
2981
2982 return 0;
2983}
2984
Stefan Richter872e3302010-07-29 18:19:22 +02002985static int queue_iso_buffer_fill(struct iso_context *ctx,
2986 struct fw_iso_packet *packet,
2987 struct fw_iso_buffer *buffer,
2988 unsigned long payload)
2989{
2990 struct descriptor *d;
2991 dma_addr_t d_bus, page_bus;
2992 int page, offset, rest, z, i, length;
2993
2994 page = payload >> PAGE_SHIFT;
2995 offset = payload & ~PAGE_MASK;
2996 rest = packet->payload_length;
2997
2998 /* We need one descriptor for each page in the buffer. */
2999 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3000
3001 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3002 return -EFAULT;
3003
3004 for (i = 0; i < z; i++) {
3005 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3006 if (d == NULL)
3007 return -ENOMEM;
3008
3009 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3010 DESCRIPTOR_BRANCH_ALWAYS);
3011 if (packet->skip && i == 0)
3012 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3013 if (packet->interrupt && i == z - 1)
3014 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3015
3016 if (offset + rest < PAGE_SIZE)
3017 length = rest;
3018 else
3019 length = PAGE_SIZE - offset;
3020 d->req_count = cpu_to_le16(length);
3021 d->res_count = d->req_count;
3022 d->transfer_status = 0;
3023
3024 page_bus = page_private(buffer->pages[page]);
3025 d->data_address = cpu_to_le32(page_bus + offset);
3026
3027 rest -= length;
3028 offset = 0;
3029 page++;
3030
3031 context_append(&ctx->context, d, 1, 0);
3032 }
3033
3034 return 0;
3035}
3036
Stefan Richter53dca512008-12-14 21:47:04 +01003037static int ohci_queue_iso(struct fw_iso_context *base,
3038 struct fw_iso_packet *packet,
3039 struct fw_iso_buffer *buffer,
3040 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003041{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003042 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003043 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003044 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003045
David Moorefe5ca632008-01-06 17:21:41 -05003046 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003047 switch (base->type) {
3048 case FW_ISO_CONTEXT_TRANSMIT:
3049 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3050 break;
3051 case FW_ISO_CONTEXT_RECEIVE:
3052 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3053 break;
3054 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3055 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3056 break;
3057 }
David Moorefe5ca632008-01-06 17:21:41 -05003058 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3059
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003060 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003061}
3062
Stefan Richter21ebcd12007-01-14 15:29:07 +01003063static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003064 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003065 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003066 .update_phy_reg = ohci_update_phy_reg,
3067 .set_config_rom = ohci_set_config_rom,
3068 .send_request = ohci_send_request,
3069 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003070 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003071 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003072 .read_csr = ohci_read_csr,
3073 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003074
3075 .allocate_iso_context = ohci_allocate_iso_context,
3076 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003077 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003078 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003079 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003080 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003081};
3082
Stefan Richter2ed0f182008-03-01 12:35:29 +01003083#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003084static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003085{
3086 if (machine_is(powermac)) {
3087 struct device_node *ofn = pci_device_to_OF_node(dev);
3088
3089 if (ofn) {
3090 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3091 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3092 }
3093 }
3094}
3095
Stefan Richter5da3dac2010-04-02 14:05:02 +02003096static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003097{
3098 if (machine_is(powermac)) {
3099 struct device_node *ofn = pci_device_to_OF_node(dev);
3100
3101 if (ofn) {
3102 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3103 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3104 }
3105 }
3106}
3107#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003108static inline void pmac_ohci_on(struct pci_dev *dev) {}
3109static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003110#endif /* CONFIG_PPC_PMAC */
3111
Stefan Richter53dca512008-12-14 21:47:04 +01003112static int __devinit pci_probe(struct pci_dev *dev,
3113 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003114{
3115 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003116 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003117 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003118 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003119 size_t size;
3120
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003121 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003122 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003123 err = -ENOMEM;
3124 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003125 }
3126
3127 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3128
Stefan Richter5da3dac2010-04-02 14:05:02 +02003129 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003130
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003131 err = pci_enable_device(dev);
3132 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01003133 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003134 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003135 }
3136
3137 pci_set_master(dev);
3138 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3139 pci_set_drvdata(dev, ohci);
3140
3141 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003142 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003143
3144 tasklet_init(&ohci->bus_reset_tasklet,
3145 bus_reset_tasklet, (unsigned long)ohci);
3146
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003147 err = pci_request_region(dev, 0, ohci_driver_name);
3148 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05003149 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003150 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003151 }
3152
3153 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3154 if (ohci->registers == NULL) {
3155 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003156 err = -ENXIO;
3157 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003158 }
3159
Stefan Richter4a635592010-02-21 17:58:01 +01003160 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003161 if ((ohci_quirks[i].vendor == dev->vendor) &&
3162 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3163 ohci_quirks[i].device == dev->device) &&
3164 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3165 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003166 ohci->quirks = ohci_quirks[i].flags;
3167 break;
3168 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003169 if (param_quirks)
3170 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003171
Clemens Ladischec766a72010-11-30 08:25:17 +01003172 /*
3173 * Because dma_alloc_coherent() allocates at least one page,
3174 * we save space by using a common buffer for the AR request/
3175 * response descriptors and the self IDs buffer.
3176 */
3177 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3178 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3179 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3180 PAGE_SIZE,
3181 &ohci->misc_buffer_bus,
3182 GFP_KERNEL);
3183 if (!ohci->misc_buffer) {
3184 err = -ENOMEM;
3185 goto fail_iounmap;
3186 }
3187
3188 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003189 OHCI1394_AsReqRcvContextControlSet);
3190 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003191 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003192
Clemens Ladischec766a72010-11-30 08:25:17 +01003193 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003194 OHCI1394_AsRspRcvContextControlSet);
3195 if (err < 0)
3196 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003197
Clemens Ladischc088ab302010-11-30 08:24:01 +01003198 err = context_init(&ohci->at_request_ctx, ohci,
3199 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3200 if (err < 0)
3201 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003202
Clemens Ladischc088ab302010-11-30 08:24:01 +01003203 err = context_init(&ohci->at_response_ctx, ohci,
3204 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3205 if (err < 0)
3206 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003207
Kristian Høgsberged568912006-12-19 19:58:35 -05003208 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003209 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01003210 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
3211 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003212 ohci->n_ir = hweight32(ohci->ir_context_mask);
3213 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003214 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3215
Stefan Richter4802f162010-02-21 17:58:52 +01003216 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
3217 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
3218 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003219 ohci->n_it = hweight32(ohci->it_context_mask);
3220 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003221 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3222
Kristian Høgsberged568912006-12-19 19:58:35 -05003223 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003224 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003225 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003226 }
3227
Clemens Ladischec766a72010-11-30 08:25:17 +01003228 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3229 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003230
Kristian Høgsberged568912006-12-19 19:58:35 -05003231 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3232 max_receive = (bus_options >> 12) & 0xf;
3233 link_speed = bus_options & 0x7;
3234 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3235 reg_read(ohci, OHCI1394_GUIDLo);
3236
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003237 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003238 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003239 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003240
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003241 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3242 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3243 "%d IR + %d IT contexts, quirks 0x%x\n",
3244 dev_name(&dev->dev), version >> 16, version & 0xff,
Maxim Levitskydd237362010-11-29 04:09:50 +02003245 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003246
Kristian Høgsberged568912006-12-19 19:58:35 -05003247 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003248
Stefan Richter7007a072008-10-26 09:50:31 +01003249 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003250 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003251 kfree(ohci->it_context_list);
3252 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003253 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003254 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003255 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003256 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003257 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003258 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003259 fail_misc_buf:
3260 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3261 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003262 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003263 pci_iounmap(dev, ohci->registers);
3264 fail_iomem:
3265 pci_release_region(dev, 0);
3266 fail_disable:
3267 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003268 fail_free:
3269 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003270 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003271 fail:
3272 if (err == -ENOMEM)
3273 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003274
3275 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003276}
3277
3278static void pci_remove(struct pci_dev *dev)
3279{
3280 struct fw_ohci *ohci;
3281
3282 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003283 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3284 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05003285 fw_core_remove_card(&ohci->card);
3286
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003287 /*
3288 * FIXME: Fail all pending packets here, now that the upper
3289 * layers can't queue any more.
3290 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003291
3292 software_reset(ohci);
3293 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003294
3295 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3296 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3297 ohci->next_config_rom, ohci->next_config_rom_bus);
3298 if (ohci->config_rom)
3299 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3300 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003301 ar_context_release(&ohci->ar_request_ctx);
3302 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003303 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3304 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003305 context_release(&ohci->at_request_ctx);
3306 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003307 kfree(ohci->it_context_list);
3308 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003309 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003310 pci_iounmap(dev, ohci->registers);
3311 pci_release_region(dev, 0);
3312 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003313 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003314 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003315
Kristian Høgsberged568912006-12-19 19:58:35 -05003316 fw_notify("Removed fw-ohci device.\n");
3317}
3318
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003319#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003320static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003321{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003322 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003323 int err;
3324
3325 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003326 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003327 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003328 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003329 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003330 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003331 return err;
3332 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003333 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003334 if (err)
3335 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003336 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003337
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003338 return 0;
3339}
3340
Stefan Richter2ed0f182008-03-01 12:35:29 +01003341static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003342{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003343 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003344 int err;
3345
Stefan Richter5da3dac2010-04-02 14:05:02 +02003346 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003347 pci_set_power_state(dev, PCI_D0);
3348 pci_restore_state(dev);
3349 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003350 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003351 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003352 return err;
3353 }
3354
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003355 /* Some systems don't setup GUID register on resume from ram */
3356 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3357 !reg_read(ohci, OHCI1394_GUIDHi)) {
3358 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3359 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3360 }
3361
Maxim Levitskydd237362010-11-29 04:09:50 +02003362 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003363 if (err)
3364 return err;
3365
3366 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003367
Maxim Levitskydd237362010-11-29 04:09:50 +02003368 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003369}
3370#endif
3371
Németh Mártona67483d2010-01-10 13:14:26 +01003372static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003373 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3374 { }
3375};
3376
3377MODULE_DEVICE_TABLE(pci, pci_table);
3378
3379static struct pci_driver fw_ohci_pci_driver = {
3380 .name = ohci_driver_name,
3381 .id_table = pci_table,
3382 .probe = pci_probe,
3383 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003384#ifdef CONFIG_PM
3385 .resume = pci_resume,
3386 .suspend = pci_suspend,
3387#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003388};
3389
3390MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3391MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3392MODULE_LICENSE("GPL");
3393
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003394/* Provide a module alias so root-on-sbp2 initrds don't break. */
3395#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3396MODULE_ALIAS("ohci1394");
3397#endif
3398
Kristian Høgsberged568912006-12-19 19:58:35 -05003399static int __init fw_ohci_init(void)
3400{
3401 return pci_register_driver(&fw_ohci_pci_driver);
3402}
3403
3404static void __exit fw_ohci_cleanup(void)
3405{
3406 pci_unregister_driver(&fw_ohci_pci_driver);
3407}
3408
3409module_init(fw_ohci_init);
3410module_exit(fw_ohci_cleanup);