blob: e30c43b693dbcd4774f08c6090a40fa2a6a0d30a [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
Michael Chan5049e332016-05-15 03:04:50 -040081 BCM57314,
Michael Chanc0c050c2015-10-22 16:01:17 -040082 BCM57304_VF,
83 BCM57404_VF,
84};
85
86/* indexed by enum above */
87static const struct {
88 char *name;
89} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050090 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
91 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040092 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050093 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040094 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050095 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chan5049e332016-05-15 03:04:50 -040096 { "Broadcom BCM57314 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040097 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
98 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
99};
100
101static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500102 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400103 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
104 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500105 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400106 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
107 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan5049e332016-05-15 03:04:50 -0400108 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400109#ifdef CONFIG_BNXT_SRIOV
110 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
111 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
112#endif
113 { 0 }
114};
115
116MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
117
118static const u16 bnxt_vf_req_snif[] = {
119 HWRM_FUNC_CFG,
120 HWRM_PORT_PHY_QCFG,
121 HWRM_CFA_L2_FILTER_ALLOC,
122};
123
Michael Chan25be8622016-04-05 14:09:00 -0400124static const u16 bnxt_async_events_arr[] = {
125 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
126 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400127 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chan8cbde112016-04-11 04:11:14 -0400128 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400129};
130
Michael Chanc0c050c2015-10-22 16:01:17 -0400131static bool bnxt_vf_pciid(enum board_idx idx)
132{
133 return (idx == BCM57304_VF || idx == BCM57404_VF);
134}
135
136#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
137#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
138#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
139
140#define BNXT_CP_DB_REARM(db, raw_cons) \
141 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
142
143#define BNXT_CP_DB(db, raw_cons) \
144 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
145
146#define BNXT_CP_DB_IRQ_DIS(db) \
147 writel(DB_CP_IRQ_DIS_FLAGS, db)
148
149static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
150{
151 /* Tell compiler to fetch tx indices from memory. */
152 barrier();
153
154 return bp->tx_ring_size -
155 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
156}
157
158static const u16 bnxt_lhint_arr[] = {
159 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
160 TX_BD_FLAGS_LHINT_512_TO_1023,
161 TX_BD_FLAGS_LHINT_1024_TO_2047,
162 TX_BD_FLAGS_LHINT_1024_TO_2047,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
176 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
177 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
178};
179
180static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
181{
182 struct bnxt *bp = netdev_priv(dev);
183 struct tx_bd *txbd;
184 struct tx_bd_ext *txbd1;
185 struct netdev_queue *txq;
186 int i;
187 dma_addr_t mapping;
188 unsigned int length, pad = 0;
189 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
190 u16 prod, last_frag;
191 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400192 struct bnxt_tx_ring_info *txr;
193 struct bnxt_sw_tx_bd *tx_buf;
194
195 i = skb_get_queue_mapping(skb);
196 if (unlikely(i >= bp->tx_nr_rings)) {
197 dev_kfree_skb_any(skb);
198 return NETDEV_TX_OK;
199 }
200
Michael Chanb6ab4b02016-01-02 23:44:59 -0500201 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400202 txq = netdev_get_tx_queue(dev, i);
203 prod = txr->tx_prod;
204
205 free_size = bnxt_tx_avail(bp, txr);
206 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
207 netif_tx_stop_queue(txq);
208 return NETDEV_TX_BUSY;
209 }
210
211 length = skb->len;
212 len = skb_headlen(skb);
213 last_frag = skb_shinfo(skb)->nr_frags;
214
215 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
216
217 txbd->tx_bd_opaque = prod;
218
219 tx_buf = &txr->tx_buf_ring[prod];
220 tx_buf->skb = skb;
221 tx_buf->nr_frags = last_frag;
222
223 vlan_tag_flags = 0;
224 cfa_action = 0;
225 if (skb_vlan_tag_present(skb)) {
226 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
227 skb_vlan_tag_get(skb);
228 /* Currently supports 8021Q, 8021AD vlan offloads
229 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
230 */
231 if (skb->vlan_proto == htons(ETH_P_8021Q))
232 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
233 }
234
235 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500236 struct tx_push_buffer *tx_push_buf = txr->tx_push;
237 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
238 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
239 void *pdata = tx_push_buf->data;
240 u64 *end;
241 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400242
243 /* Set COAL_NOW to be ready quickly for the next push */
244 tx_push->tx_bd_len_flags_type =
245 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
246 TX_BD_TYPE_LONG_TX_BD |
247 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
248 TX_BD_FLAGS_COAL_NOW |
249 TX_BD_FLAGS_PACKET_END |
250 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
251
252 if (skb->ip_summed == CHECKSUM_PARTIAL)
253 tx_push1->tx_bd_hsize_lflags =
254 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
255 else
256 tx_push1->tx_bd_hsize_lflags = 0;
257
258 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
259 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
260
Michael Chanfbb0fa82016-02-22 02:10:26 -0500261 end = pdata + length;
262 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500263 *end = 0;
264
Michael Chanc0c050c2015-10-22 16:01:17 -0400265 skb_copy_from_linear_data(skb, pdata, len);
266 pdata += len;
267 for (j = 0; j < last_frag; j++) {
268 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
269 void *fptr;
270
271 fptr = skb_frag_address_safe(frag);
272 if (!fptr)
273 goto normal_tx;
274
275 memcpy(pdata, fptr, skb_frag_size(frag));
276 pdata += skb_frag_size(frag);
277 }
278
Michael Chan4419dbe2016-02-10 17:33:49 -0500279 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
280 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400281 prod = NEXT_TX(prod);
282 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
283 memcpy(txbd, tx_push1, sizeof(*txbd));
284 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500285 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400286 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
287 txr->tx_prod = prod;
288
Michael Chanb9a84602016-06-06 02:37:14 -0400289 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400290 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400291 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400292
Michael Chan4419dbe2016-02-10 17:33:49 -0500293 push_len = (length + sizeof(*tx_push) + 7) / 8;
294 if (push_len > 16) {
295 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
296 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
297 push_len - 16);
298 } else {
299 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
300 push_len);
301 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400302
Michael Chanc0c050c2015-10-22 16:01:17 -0400303 goto tx_done;
304 }
305
306normal_tx:
307 if (length < BNXT_MIN_PKT_SIZE) {
308 pad = BNXT_MIN_PKT_SIZE - length;
309 if (skb_pad(skb, pad)) {
310 /* SKB already freed. */
311 tx_buf->skb = NULL;
312 return NETDEV_TX_OK;
313 }
314 length = BNXT_MIN_PKT_SIZE;
315 }
316
317 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
318
319 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
320 dev_kfree_skb_any(skb);
321 tx_buf->skb = NULL;
322 return NETDEV_TX_OK;
323 }
324
325 dma_unmap_addr_set(tx_buf, mapping, mapping);
326 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
327 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
328
329 txbd->tx_bd_haddr = cpu_to_le64(mapping);
330
331 prod = NEXT_TX(prod);
332 txbd1 = (struct tx_bd_ext *)
333 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
334
335 txbd1->tx_bd_hsize_lflags = 0;
336 if (skb_is_gso(skb)) {
337 u32 hdr_len;
338
339 if (skb->encapsulation)
340 hdr_len = skb_inner_network_offset(skb) +
341 skb_inner_network_header_len(skb) +
342 inner_tcp_hdrlen(skb);
343 else
344 hdr_len = skb_transport_offset(skb) +
345 tcp_hdrlen(skb);
346
347 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
348 TX_BD_FLAGS_T_IPID |
349 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
350 length = skb_shinfo(skb)->gso_size;
351 txbd1->tx_bd_mss = cpu_to_le32(length);
352 length += hdr_len;
353 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
354 txbd1->tx_bd_hsize_lflags =
355 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
356 txbd1->tx_bd_mss = 0;
357 }
358
359 length >>= 9;
360 flags |= bnxt_lhint_arr[length];
361 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
362
363 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
364 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
365 for (i = 0; i < last_frag; i++) {
366 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
367
368 prod = NEXT_TX(prod);
369 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
370
371 len = skb_frag_size(frag);
372 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
373 DMA_TO_DEVICE);
374
375 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
376 goto tx_dma_error;
377
378 tx_buf = &txr->tx_buf_ring[prod];
379 dma_unmap_addr_set(tx_buf, mapping, mapping);
380
381 txbd->tx_bd_haddr = cpu_to_le64(mapping);
382
383 flags = len << TX_BD_LEN_SHIFT;
384 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
385 }
386
387 flags &= ~TX_BD_LEN;
388 txbd->tx_bd_len_flags_type =
389 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
390 TX_BD_FLAGS_PACKET_END);
391
392 netdev_tx_sent_queue(txq, skb->len);
393
394 /* Sync BD data before updating doorbell */
395 wmb();
396
397 prod = NEXT_TX(prod);
398 txr->tx_prod = prod;
399
400 writel(DB_KEY_TX | prod, txr->tx_doorbell);
401 writel(DB_KEY_TX | prod, txr->tx_doorbell);
402
403tx_done:
404
405 mmiowb();
406
407 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
408 netif_tx_stop_queue(txq);
409
410 /* netif_tx_stop_queue() must be done before checking
411 * tx index in bnxt_tx_avail() below, because in
412 * bnxt_tx_int(), we update tx index before checking for
413 * netif_tx_queue_stopped().
414 */
415 smp_mb();
416 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
417 netif_tx_wake_queue(txq);
418 }
419 return NETDEV_TX_OK;
420
421tx_dma_error:
422 last_frag = i;
423
424 /* start back at beginning and unmap skb */
425 prod = txr->tx_prod;
426 tx_buf = &txr->tx_buf_ring[prod];
427 tx_buf->skb = NULL;
428 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
429 skb_headlen(skb), PCI_DMA_TODEVICE);
430 prod = NEXT_TX(prod);
431
432 /* unmap remaining mapped pages */
433 for (i = 0; i < last_frag; i++) {
434 prod = NEXT_TX(prod);
435 tx_buf = &txr->tx_buf_ring[prod];
436 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
437 skb_frag_size(&skb_shinfo(skb)->frags[i]),
438 PCI_DMA_TODEVICE);
439 }
440
441 dev_kfree_skb_any(skb);
442 return NETDEV_TX_OK;
443}
444
445static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
446{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500447 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500448 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400449 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
450 u16 cons = txr->tx_cons;
451 struct pci_dev *pdev = bp->pdev;
452 int i;
453 unsigned int tx_bytes = 0;
454
455 for (i = 0; i < nr_pkts; i++) {
456 struct bnxt_sw_tx_bd *tx_buf;
457 struct sk_buff *skb;
458 int j, last;
459
460 tx_buf = &txr->tx_buf_ring[cons];
461 cons = NEXT_TX(cons);
462 skb = tx_buf->skb;
463 tx_buf->skb = NULL;
464
465 if (tx_buf->is_push) {
466 tx_buf->is_push = 0;
467 goto next_tx_int;
468 }
469
470 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
471 skb_headlen(skb), PCI_DMA_TODEVICE);
472 last = tx_buf->nr_frags;
473
474 for (j = 0; j < last; j++) {
475 cons = NEXT_TX(cons);
476 tx_buf = &txr->tx_buf_ring[cons];
477 dma_unmap_page(
478 &pdev->dev,
479 dma_unmap_addr(tx_buf, mapping),
480 skb_frag_size(&skb_shinfo(skb)->frags[j]),
481 PCI_DMA_TODEVICE);
482 }
483
484next_tx_int:
485 cons = NEXT_TX(cons);
486
487 tx_bytes += skb->len;
488 dev_kfree_skb_any(skb);
489 }
490
491 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
492 txr->tx_cons = cons;
493
494 /* Need to make the tx_cons update visible to bnxt_start_xmit()
495 * before checking for netif_tx_queue_stopped(). Without the
496 * memory barrier, there is a small possibility that bnxt_start_xmit()
497 * will miss it and cause the queue to be stopped forever.
498 */
499 smp_mb();
500
501 if (unlikely(netif_tx_queue_stopped(txq)) &&
502 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
503 __netif_tx_lock(txq, smp_processor_id());
504 if (netif_tx_queue_stopped(txq) &&
505 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
506 txr->dev_state != BNXT_DEV_STATE_CLOSING)
507 netif_tx_wake_queue(txq);
508 __netif_tx_unlock(txq);
509 }
510}
511
512static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
513 gfp_t gfp)
514{
515 u8 *data;
516 struct pci_dev *pdev = bp->pdev;
517
518 data = kmalloc(bp->rx_buf_size, gfp);
519 if (!data)
520 return NULL;
521
522 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
523 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
524
525 if (dma_mapping_error(&pdev->dev, *mapping)) {
526 kfree(data);
527 data = NULL;
528 }
529 return data;
530}
531
532static inline int bnxt_alloc_rx_data(struct bnxt *bp,
533 struct bnxt_rx_ring_info *rxr,
534 u16 prod, gfp_t gfp)
535{
536 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
537 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
538 u8 *data;
539 dma_addr_t mapping;
540
541 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
542 if (!data)
543 return -ENOMEM;
544
545 rx_buf->data = data;
546 dma_unmap_addr_set(rx_buf, mapping, mapping);
547
548 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
549
550 return 0;
551}
552
553static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
554 u8 *data)
555{
556 u16 prod = rxr->rx_prod;
557 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
558 struct rx_bd *cons_bd, *prod_bd;
559
560 prod_rx_buf = &rxr->rx_buf_ring[prod];
561 cons_rx_buf = &rxr->rx_buf_ring[cons];
562
563 prod_rx_buf->data = data;
564
565 dma_unmap_addr_set(prod_rx_buf, mapping,
566 dma_unmap_addr(cons_rx_buf, mapping));
567
568 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
569 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
570
571 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
572}
573
574static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
575{
576 u16 next, max = rxr->rx_agg_bmap_size;
577
578 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
579 if (next >= max)
580 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
581 return next;
582}
583
584static inline int bnxt_alloc_rx_page(struct bnxt *bp,
585 struct bnxt_rx_ring_info *rxr,
586 u16 prod, gfp_t gfp)
587{
588 struct rx_bd *rxbd =
589 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
590 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
591 struct pci_dev *pdev = bp->pdev;
592 struct page *page;
593 dma_addr_t mapping;
594 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400595 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400596
Michael Chan89d0a062016-04-25 02:30:51 -0400597 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
598 page = rxr->rx_page;
599 if (!page) {
600 page = alloc_page(gfp);
601 if (!page)
602 return -ENOMEM;
603 rxr->rx_page = page;
604 rxr->rx_page_offset = 0;
605 }
606 offset = rxr->rx_page_offset;
607 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
608 if (rxr->rx_page_offset == PAGE_SIZE)
609 rxr->rx_page = NULL;
610 else
611 get_page(page);
612 } else {
613 page = alloc_page(gfp);
614 if (!page)
615 return -ENOMEM;
616 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400617
Michael Chan89d0a062016-04-25 02:30:51 -0400618 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400619 PCI_DMA_FROMDEVICE);
620 if (dma_mapping_error(&pdev->dev, mapping)) {
621 __free_page(page);
622 return -EIO;
623 }
624
625 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
626 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
627
628 __set_bit(sw_prod, rxr->rx_agg_bmap);
629 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
630 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
631
632 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400633 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400634 rx_agg_buf->mapping = mapping;
635 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
636 rxbd->rx_bd_opaque = sw_prod;
637 return 0;
638}
639
640static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
641 u32 agg_bufs)
642{
643 struct bnxt *bp = bnapi->bp;
644 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500645 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400646 u16 prod = rxr->rx_agg_prod;
647 u16 sw_prod = rxr->rx_sw_agg_prod;
648 u32 i;
649
650 for (i = 0; i < agg_bufs; i++) {
651 u16 cons;
652 struct rx_agg_cmp *agg;
653 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
654 struct rx_bd *prod_bd;
655 struct page *page;
656
657 agg = (struct rx_agg_cmp *)
658 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
659 cons = agg->rx_agg_cmp_opaque;
660 __clear_bit(cons, rxr->rx_agg_bmap);
661
662 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
663 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
664
665 __set_bit(sw_prod, rxr->rx_agg_bmap);
666 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
667 cons_rx_buf = &rxr->rx_agg_ring[cons];
668
669 /* It is possible for sw_prod to be equal to cons, so
670 * set cons_rx_buf->page to NULL first.
671 */
672 page = cons_rx_buf->page;
673 cons_rx_buf->page = NULL;
674 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400675 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400676
677 prod_rx_buf->mapping = cons_rx_buf->mapping;
678
679 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
680
681 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
682 prod_bd->rx_bd_opaque = sw_prod;
683
684 prod = NEXT_RX_AGG(prod);
685 sw_prod = NEXT_RX_AGG(sw_prod);
686 cp_cons = NEXT_CMP(cp_cons);
687 }
688 rxr->rx_agg_prod = prod;
689 rxr->rx_sw_agg_prod = sw_prod;
690}
691
692static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
693 struct bnxt_rx_ring_info *rxr, u16 cons,
694 u16 prod, u8 *data, dma_addr_t dma_addr,
695 unsigned int len)
696{
697 int err;
698 struct sk_buff *skb;
699
700 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
701 if (unlikely(err)) {
702 bnxt_reuse_rx_data(rxr, cons, data);
703 return NULL;
704 }
705
706 skb = build_skb(data, 0);
707 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
708 PCI_DMA_FROMDEVICE);
709 if (!skb) {
710 kfree(data);
711 return NULL;
712 }
713
714 skb_reserve(skb, BNXT_RX_OFFSET);
715 skb_put(skb, len);
716 return skb;
717}
718
719static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
720 struct sk_buff *skb, u16 cp_cons,
721 u32 agg_bufs)
722{
723 struct pci_dev *pdev = bp->pdev;
724 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500725 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400726 u16 prod = rxr->rx_agg_prod;
727 u32 i;
728
729 for (i = 0; i < agg_bufs; i++) {
730 u16 cons, frag_len;
731 struct rx_agg_cmp *agg;
732 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
733 struct page *page;
734 dma_addr_t mapping;
735
736 agg = (struct rx_agg_cmp *)
737 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
738 cons = agg->rx_agg_cmp_opaque;
739 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
740 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
741
742 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400743 skb_fill_page_desc(skb, i, cons_rx_buf->page,
744 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400745 __clear_bit(cons, rxr->rx_agg_bmap);
746
747 /* It is possible for bnxt_alloc_rx_page() to allocate
748 * a sw_prod index that equals the cons index, so we
749 * need to clear the cons entry now.
750 */
751 mapping = dma_unmap_addr(cons_rx_buf, mapping);
752 page = cons_rx_buf->page;
753 cons_rx_buf->page = NULL;
754
755 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
756 struct skb_shared_info *shinfo;
757 unsigned int nr_frags;
758
759 shinfo = skb_shinfo(skb);
760 nr_frags = --shinfo->nr_frags;
761 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
762
763 dev_kfree_skb(skb);
764
765 cons_rx_buf->page = page;
766
767 /* Update prod since possibly some pages have been
768 * allocated already.
769 */
770 rxr->rx_agg_prod = prod;
771 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
772 return NULL;
773 }
774
Michael Chan2839f282016-04-25 02:30:50 -0400775 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400776 PCI_DMA_FROMDEVICE);
777
778 skb->data_len += frag_len;
779 skb->len += frag_len;
780 skb->truesize += PAGE_SIZE;
781
782 prod = NEXT_RX_AGG(prod);
783 cp_cons = NEXT_CMP(cp_cons);
784 }
785 rxr->rx_agg_prod = prod;
786 return skb;
787}
788
789static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
790 u8 agg_bufs, u32 *raw_cons)
791{
792 u16 last;
793 struct rx_agg_cmp *agg;
794
795 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
796 last = RING_CMP(*raw_cons);
797 agg = (struct rx_agg_cmp *)
798 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
799 return RX_AGG_CMP_VALID(agg, *raw_cons);
800}
801
802static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
803 unsigned int len,
804 dma_addr_t mapping)
805{
806 struct bnxt *bp = bnapi->bp;
807 struct pci_dev *pdev = bp->pdev;
808 struct sk_buff *skb;
809
810 skb = napi_alloc_skb(&bnapi->napi, len);
811 if (!skb)
812 return NULL;
813
814 dma_sync_single_for_cpu(&pdev->dev, mapping,
815 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
816
817 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
818
819 dma_sync_single_for_device(&pdev->dev, mapping,
820 bp->rx_copy_thresh,
821 PCI_DMA_FROMDEVICE);
822
823 skb_put(skb, len);
824 return skb;
825}
826
Michael Chanfa7e2812016-05-10 19:18:00 -0400827static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
828 u32 *raw_cons, void *cmp)
829{
830 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
831 struct rx_cmp *rxcmp = cmp;
832 u32 tmp_raw_cons = *raw_cons;
833 u8 cmp_type, agg_bufs = 0;
834
835 cmp_type = RX_CMP_TYPE(rxcmp);
836
837 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
838 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
839 RX_CMP_AGG_BUFS) >>
840 RX_CMP_AGG_BUFS_SHIFT;
841 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
842 struct rx_tpa_end_cmp *tpa_end = cmp;
843
844 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
845 RX_TPA_END_CMP_AGG_BUFS) >>
846 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
847 }
848
849 if (agg_bufs) {
850 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
851 return -EBUSY;
852 }
853 *raw_cons = tmp_raw_cons;
854 return 0;
855}
856
857static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
858{
859 if (!rxr->bnapi->in_reset) {
860 rxr->bnapi->in_reset = true;
861 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
862 schedule_work(&bp->sp_task);
863 }
864 rxr->rx_next_cons = 0xffff;
865}
866
Michael Chanc0c050c2015-10-22 16:01:17 -0400867static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
868 struct rx_tpa_start_cmp *tpa_start,
869 struct rx_tpa_start_cmp_ext *tpa_start1)
870{
871 u8 agg_id = TPA_START_AGG_ID(tpa_start);
872 u16 cons, prod;
873 struct bnxt_tpa_info *tpa_info;
874 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
875 struct rx_bd *prod_bd;
876 dma_addr_t mapping;
877
878 cons = tpa_start->rx_tpa_start_cmp_opaque;
879 prod = rxr->rx_prod;
880 cons_rx_buf = &rxr->rx_buf_ring[cons];
881 prod_rx_buf = &rxr->rx_buf_ring[prod];
882 tpa_info = &rxr->rx_tpa[agg_id];
883
Michael Chanfa7e2812016-05-10 19:18:00 -0400884 if (unlikely(cons != rxr->rx_next_cons)) {
885 bnxt_sched_reset(bp, rxr);
886 return;
887 }
888
Michael Chanc0c050c2015-10-22 16:01:17 -0400889 prod_rx_buf->data = tpa_info->data;
890
891 mapping = tpa_info->mapping;
892 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
893
894 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
895
896 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
897
898 tpa_info->data = cons_rx_buf->data;
899 cons_rx_buf->data = NULL;
900 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
901
902 tpa_info->len =
903 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
904 RX_TPA_START_CMP_LEN_SHIFT;
905 if (likely(TPA_START_HASH_VALID(tpa_start))) {
906 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
907
908 tpa_info->hash_type = PKT_HASH_TYPE_L4;
909 tpa_info->gso_type = SKB_GSO_TCPV4;
910 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
911 if (hash_type == 3)
912 tpa_info->gso_type = SKB_GSO_TCPV6;
913 tpa_info->rss_hash =
914 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
915 } else {
916 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
917 tpa_info->gso_type = 0;
918 if (netif_msg_rx_err(bp))
919 netdev_warn(bp->dev, "TPA packet without valid hash\n");
920 }
921 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
922 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
923
924 rxr->rx_prod = NEXT_RX(prod);
925 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400926 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400927 cons_rx_buf = &rxr->rx_buf_ring[cons];
928
929 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
930 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
931 cons_rx_buf->data = NULL;
932}
933
934static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
935 u16 cp_cons, u32 agg_bufs)
936{
937 if (agg_bufs)
938 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
939}
940
941#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
942#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
943
944static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
945 struct rx_tpa_end_cmp *tpa_end,
946 struct rx_tpa_end_cmp_ext *tpa_end1,
947 struct sk_buff *skb)
948{
Michael Chand1611c32015-10-25 22:27:57 -0400949#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400950 struct tcphdr *th;
951 int payload_off, tcp_opt_len = 0;
952 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500953 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400954
Michael Chan27e24182015-12-27 18:19:23 -0500955 segs = TPA_END_TPA_SEGS(tpa_end);
956 if (segs == 1)
957 return skb;
958
959 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400960 skb_shinfo(skb)->gso_size =
961 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
962 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
963 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
964 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
965 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
966 if (TPA_END_GRO_TS(tpa_end))
967 tcp_opt_len = 12;
968
Michael Chanc0c050c2015-10-22 16:01:17 -0400969 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
970 struct iphdr *iph;
971
972 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
973 ETH_HLEN;
974 skb_set_network_header(skb, nw_off);
975 iph = ip_hdr(skb);
976 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
977 len = skb->len - skb_transport_offset(skb);
978 th = tcp_hdr(skb);
979 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
980 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
981 struct ipv6hdr *iph;
982
983 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
984 ETH_HLEN;
985 skb_set_network_header(skb, nw_off);
986 iph = ipv6_hdr(skb);
987 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
988 len = skb->len - skb_transport_offset(skb);
989 th = tcp_hdr(skb);
990 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
991 } else {
992 dev_kfree_skb_any(skb);
993 return NULL;
994 }
995 tcp_gro_complete(skb);
996
997 if (nw_off) { /* tunnel */
998 struct udphdr *uh = NULL;
999
1000 if (skb->protocol == htons(ETH_P_IP)) {
1001 struct iphdr *iph = (struct iphdr *)skb->data;
1002
1003 if (iph->protocol == IPPROTO_UDP)
1004 uh = (struct udphdr *)(iph + 1);
1005 } else {
1006 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1007
1008 if (iph->nexthdr == IPPROTO_UDP)
1009 uh = (struct udphdr *)(iph + 1);
1010 }
1011 if (uh) {
1012 if (uh->check)
1013 skb_shinfo(skb)->gso_type |=
1014 SKB_GSO_UDP_TUNNEL_CSUM;
1015 else
1016 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1017 }
1018 }
1019#endif
1020 return skb;
1021}
1022
1023static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1024 struct bnxt_napi *bnapi,
1025 u32 *raw_cons,
1026 struct rx_tpa_end_cmp *tpa_end,
1027 struct rx_tpa_end_cmp_ext *tpa_end1,
1028 bool *agg_event)
1029{
1030 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001031 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001032 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1033 u8 *data, agg_bufs;
1034 u16 cp_cons = RING_CMP(*raw_cons);
1035 unsigned int len;
1036 struct bnxt_tpa_info *tpa_info;
1037 dma_addr_t mapping;
1038 struct sk_buff *skb;
1039
Michael Chanfa7e2812016-05-10 19:18:00 -04001040 if (unlikely(bnapi->in_reset)) {
1041 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1042
1043 if (rc < 0)
1044 return ERR_PTR(-EBUSY);
1045 return NULL;
1046 }
1047
Michael Chanc0c050c2015-10-22 16:01:17 -04001048 tpa_info = &rxr->rx_tpa[agg_id];
1049 data = tpa_info->data;
1050 prefetch(data);
1051 len = tpa_info->len;
1052 mapping = tpa_info->mapping;
1053
1054 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1055 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1056
1057 if (agg_bufs) {
1058 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1059 return ERR_PTR(-EBUSY);
1060
1061 *agg_event = true;
1062 cp_cons = NEXT_CMP(cp_cons);
1063 }
1064
1065 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1066 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1067 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1068 agg_bufs, (int)MAX_SKB_FRAGS);
1069 return NULL;
1070 }
1071
1072 if (len <= bp->rx_copy_thresh) {
1073 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1074 if (!skb) {
1075 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1076 return NULL;
1077 }
1078 } else {
1079 u8 *new_data;
1080 dma_addr_t new_mapping;
1081
1082 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1083 if (!new_data) {
1084 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1085 return NULL;
1086 }
1087
1088 tpa_info->data = new_data;
1089 tpa_info->mapping = new_mapping;
1090
1091 skb = build_skb(data, 0);
1092 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1093 PCI_DMA_FROMDEVICE);
1094
1095 if (!skb) {
1096 kfree(data);
1097 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1098 return NULL;
1099 }
1100 skb_reserve(skb, BNXT_RX_OFFSET);
1101 skb_put(skb, len);
1102 }
1103
1104 if (agg_bufs) {
1105 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1106 if (!skb) {
1107 /* Page reuse already handled by bnxt_rx_pages(). */
1108 return NULL;
1109 }
1110 }
1111 skb->protocol = eth_type_trans(skb, bp->dev);
1112
1113 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1114 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1115
Michael Chan8852ddb2016-06-06 02:37:16 -04001116 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1117 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001118 u16 vlan_proto = tpa_info->metadata >>
1119 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001120 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001121
Michael Chan8852ddb2016-06-06 02:37:16 -04001122 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001123 }
1124
1125 skb_checksum_none_assert(skb);
1126 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1127 skb->ip_summed = CHECKSUM_UNNECESSARY;
1128 skb->csum_level =
1129 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1130 }
1131
1132 if (TPA_END_GRO(tpa_end))
1133 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1134
1135 return skb;
1136}
1137
1138/* returns the following:
1139 * 1 - 1 packet successfully received
1140 * 0 - successful TPA_START, packet not completed yet
1141 * -EBUSY - completion ring does not have all the agg buffers yet
1142 * -ENOMEM - packet aborted due to out of memory
1143 * -EIO - packet aborted due to hw error indicated in BD
1144 */
1145static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1146 bool *agg_event)
1147{
1148 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001149 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001150 struct net_device *dev = bp->dev;
1151 struct rx_cmp *rxcmp;
1152 struct rx_cmp_ext *rxcmp1;
1153 u32 tmp_raw_cons = *raw_cons;
1154 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1155 struct bnxt_sw_rx_bd *rx_buf;
1156 unsigned int len;
1157 u8 *data, agg_bufs, cmp_type;
1158 dma_addr_t dma_addr;
1159 struct sk_buff *skb;
1160 int rc = 0;
1161
1162 rxcmp = (struct rx_cmp *)
1163 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1164
1165 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1166 cp_cons = RING_CMP(tmp_raw_cons);
1167 rxcmp1 = (struct rx_cmp_ext *)
1168 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1169
1170 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1171 return -EBUSY;
1172
1173 cmp_type = RX_CMP_TYPE(rxcmp);
1174
1175 prod = rxr->rx_prod;
1176
1177 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1178 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1179 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1180
1181 goto next_rx_no_prod;
1182
1183 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1184 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1185 (struct rx_tpa_end_cmp *)rxcmp,
1186 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1187 agg_event);
1188
1189 if (unlikely(IS_ERR(skb)))
1190 return -EBUSY;
1191
1192 rc = -ENOMEM;
1193 if (likely(skb)) {
1194 skb_record_rx_queue(skb, bnapi->index);
1195 skb_mark_napi_id(skb, &bnapi->napi);
1196 if (bnxt_busy_polling(bnapi))
1197 netif_receive_skb(skb);
1198 else
1199 napi_gro_receive(&bnapi->napi, skb);
1200 rc = 1;
1201 }
1202 goto next_rx_no_prod;
1203 }
1204
1205 cons = rxcmp->rx_cmp_opaque;
1206 rx_buf = &rxr->rx_buf_ring[cons];
1207 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001208 if (unlikely(cons != rxr->rx_next_cons)) {
1209 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1210
1211 bnxt_sched_reset(bp, rxr);
1212 return rc1;
1213 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001214 prefetch(data);
1215
1216 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1217 RX_CMP_AGG_BUFS_SHIFT;
1218
1219 if (agg_bufs) {
1220 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1221 return -EBUSY;
1222
1223 cp_cons = NEXT_CMP(cp_cons);
1224 *agg_event = true;
1225 }
1226
1227 rx_buf->data = NULL;
1228 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1229 bnxt_reuse_rx_data(rxr, cons, data);
1230 if (agg_bufs)
1231 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1232
1233 rc = -EIO;
1234 goto next_rx;
1235 }
1236
1237 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1238 dma_addr = dma_unmap_addr(rx_buf, mapping);
1239
1240 if (len <= bp->rx_copy_thresh) {
1241 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1242 bnxt_reuse_rx_data(rxr, cons, data);
1243 if (!skb) {
1244 rc = -ENOMEM;
1245 goto next_rx;
1246 }
1247 } else {
1248 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1249 if (!skb) {
1250 rc = -ENOMEM;
1251 goto next_rx;
1252 }
1253 }
1254
1255 if (agg_bufs) {
1256 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1257 if (!skb) {
1258 rc = -ENOMEM;
1259 goto next_rx;
1260 }
1261 }
1262
1263 if (RX_CMP_HASH_VALID(rxcmp)) {
1264 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1265 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1266
1267 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1268 if (hash_type != 1 && hash_type != 3)
1269 type = PKT_HASH_TYPE_L3;
1270 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1271 }
1272
1273 skb->protocol = eth_type_trans(skb, dev);
1274
Michael Chan8852ddb2016-06-06 02:37:16 -04001275 if ((rxcmp1->rx_cmp_flags2 &
1276 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1277 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001278 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001279 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001280 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1281
Michael Chan8852ddb2016-06-06 02:37:16 -04001282 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001283 }
1284
1285 skb_checksum_none_assert(skb);
1286 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1287 if (dev->features & NETIF_F_RXCSUM) {
1288 skb->ip_summed = CHECKSUM_UNNECESSARY;
1289 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1290 }
1291 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001292 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1293 if (dev->features & NETIF_F_RXCSUM)
1294 cpr->rx_l4_csum_errors++;
1295 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001296 }
1297
1298 skb_record_rx_queue(skb, bnapi->index);
1299 skb_mark_napi_id(skb, &bnapi->napi);
1300 if (bnxt_busy_polling(bnapi))
1301 netif_receive_skb(skb);
1302 else
1303 napi_gro_receive(&bnapi->napi, skb);
1304 rc = 1;
1305
1306next_rx:
1307 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001308 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001309
1310next_rx_no_prod:
1311 *raw_cons = tmp_raw_cons;
1312
1313 return rc;
1314}
1315
Michael Chan4bb13ab2016-04-05 14:09:01 -04001316#define BNXT_GET_EVENT_PORT(data) \
1317 ((data) & \
1318 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1319
Michael Chanc0c050c2015-10-22 16:01:17 -04001320static int bnxt_async_event_process(struct bnxt *bp,
1321 struct hwrm_async_event_cmpl *cmpl)
1322{
1323 u16 event_id = le16_to_cpu(cmpl->event_id);
1324
1325 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1326 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001327 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1328 u32 data1 = le32_to_cpu(cmpl->event_data1);
1329 struct bnxt_link_info *link_info = &bp->link_info;
1330
1331 if (BNXT_VF(bp))
1332 goto async_event_process_exit;
1333 if (data1 & 0x20000) {
1334 u16 fw_speed = link_info->force_link_speed;
1335 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1336
1337 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1338 speed);
1339 }
1340 /* fall thru */
1341 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001342 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1343 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001344 break;
1345 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1346 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001347 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001348 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1349 u32 data1 = le32_to_cpu(cmpl->event_data1);
1350 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1351
1352 if (BNXT_VF(bp))
1353 break;
1354
1355 if (bp->pf.port_id != port_id)
1356 break;
1357
Michael Chan4bb13ab2016-04-05 14:09:01 -04001358 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1359 break;
1360 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001361 default:
1362 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1363 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001364 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001365 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001366 schedule_work(&bp->sp_task);
1367async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001368 return 0;
1369}
1370
1371static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1372{
1373 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1374 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1375 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1376 (struct hwrm_fwd_req_cmpl *)txcmp;
1377
1378 switch (cmpl_type) {
1379 case CMPL_BASE_TYPE_HWRM_DONE:
1380 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1381 if (seq_id == bp->hwrm_intr_seq_id)
1382 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1383 else
1384 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1385 break;
1386
1387 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1388 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1389
1390 if ((vf_id < bp->pf.first_vf_id) ||
1391 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1392 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1393 vf_id);
1394 return -EINVAL;
1395 }
1396
1397 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1398 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1399 schedule_work(&bp->sp_task);
1400 break;
1401
1402 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1403 bnxt_async_event_process(bp,
1404 (struct hwrm_async_event_cmpl *)txcmp);
1405
1406 default:
1407 break;
1408 }
1409
1410 return 0;
1411}
1412
1413static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1414{
1415 struct bnxt_napi *bnapi = dev_instance;
1416 struct bnxt *bp = bnapi->bp;
1417 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1418 u32 cons = RING_CMP(cpr->cp_raw_cons);
1419
1420 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1421 napi_schedule(&bnapi->napi);
1422 return IRQ_HANDLED;
1423}
1424
1425static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1426{
1427 u32 raw_cons = cpr->cp_raw_cons;
1428 u16 cons = RING_CMP(raw_cons);
1429 struct tx_cmp *txcmp;
1430
1431 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1432
1433 return TX_CMP_VALID(txcmp, raw_cons);
1434}
1435
Michael Chanc0c050c2015-10-22 16:01:17 -04001436static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1437{
1438 struct bnxt_napi *bnapi = dev_instance;
1439 struct bnxt *bp = bnapi->bp;
1440 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1441 u32 cons = RING_CMP(cpr->cp_raw_cons);
1442 u32 int_status;
1443
1444 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1445
1446 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001447 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001448 /* return if erroneous interrupt */
1449 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1450 return IRQ_NONE;
1451 }
1452
1453 /* disable ring IRQ */
1454 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1455
1456 /* Return here if interrupt is shared and is disabled. */
1457 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1458 return IRQ_HANDLED;
1459
1460 napi_schedule(&bnapi->napi);
1461 return IRQ_HANDLED;
1462}
1463
1464static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1465{
1466 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1467 u32 raw_cons = cpr->cp_raw_cons;
1468 u32 cons;
1469 int tx_pkts = 0;
1470 int rx_pkts = 0;
1471 bool rx_event = false;
1472 bool agg_event = false;
1473 struct tx_cmp *txcmp;
1474
1475 while (1) {
1476 int rc;
1477
1478 cons = RING_CMP(raw_cons);
1479 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1480
1481 if (!TX_CMP_VALID(txcmp, raw_cons))
1482 break;
1483
Michael Chan67a95e22016-05-04 16:56:43 -04001484 /* The valid test of the entry must be done first before
1485 * reading any further.
1486 */
Michael Chanb67daab2016-05-15 03:04:51 -04001487 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001488 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1489 tx_pkts++;
1490 /* return full budget so NAPI will complete. */
1491 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1492 rx_pkts = budget;
1493 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1494 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1495 if (likely(rc >= 0))
1496 rx_pkts += rc;
1497 else if (rc == -EBUSY) /* partial completion */
1498 break;
1499 rx_event = true;
1500 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1501 CMPL_BASE_TYPE_HWRM_DONE) ||
1502 (TX_CMP_TYPE(txcmp) ==
1503 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1504 (TX_CMP_TYPE(txcmp) ==
1505 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1506 bnxt_hwrm_handler(bp, txcmp);
1507 }
1508 raw_cons = NEXT_RAW_CMP(raw_cons);
1509
1510 if (rx_pkts == budget)
1511 break;
1512 }
1513
1514 cpr->cp_raw_cons = raw_cons;
1515 /* ACK completion ring before freeing tx ring and producing new
1516 * buffers in rx/agg rings to prevent overflowing the completion
1517 * ring.
1518 */
1519 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1520
1521 if (tx_pkts)
1522 bnxt_tx_int(bp, bnapi, tx_pkts);
1523
1524 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001525 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001526
1527 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1528 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1529 if (agg_event) {
1530 writel(DB_KEY_RX | rxr->rx_agg_prod,
1531 rxr->rx_agg_doorbell);
1532 writel(DB_KEY_RX | rxr->rx_agg_prod,
1533 rxr->rx_agg_doorbell);
1534 }
1535 }
1536 return rx_pkts;
1537}
1538
1539static int bnxt_poll(struct napi_struct *napi, int budget)
1540{
1541 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1542 struct bnxt *bp = bnapi->bp;
1543 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1544 int work_done = 0;
1545
1546 if (!bnxt_lock_napi(bnapi))
1547 return budget;
1548
1549 while (1) {
1550 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1551
1552 if (work_done >= budget)
1553 break;
1554
1555 if (!bnxt_has_work(bp, cpr)) {
1556 napi_complete(napi);
1557 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1558 break;
1559 }
1560 }
1561 mmiowb();
1562 bnxt_unlock_napi(bnapi);
1563 return work_done;
1564}
1565
1566#ifdef CONFIG_NET_RX_BUSY_POLL
1567static int bnxt_busy_poll(struct napi_struct *napi)
1568{
1569 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1570 struct bnxt *bp = bnapi->bp;
1571 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1572 int rx_work, budget = 4;
1573
1574 if (atomic_read(&bp->intr_sem) != 0)
1575 return LL_FLUSH_FAILED;
1576
1577 if (!bnxt_lock_poll(bnapi))
1578 return LL_FLUSH_BUSY;
1579
1580 rx_work = bnxt_poll_work(bp, bnapi, budget);
1581
1582 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1583
1584 bnxt_unlock_poll(bnapi);
1585 return rx_work;
1586}
1587#endif
1588
1589static void bnxt_free_tx_skbs(struct bnxt *bp)
1590{
1591 int i, max_idx;
1592 struct pci_dev *pdev = bp->pdev;
1593
Michael Chanb6ab4b02016-01-02 23:44:59 -05001594 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001595 return;
1596
1597 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1598 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001599 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001600 int j;
1601
Michael Chanc0c050c2015-10-22 16:01:17 -04001602 for (j = 0; j < max_idx;) {
1603 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1604 struct sk_buff *skb = tx_buf->skb;
1605 int k, last;
1606
1607 if (!skb) {
1608 j++;
1609 continue;
1610 }
1611
1612 tx_buf->skb = NULL;
1613
1614 if (tx_buf->is_push) {
1615 dev_kfree_skb(skb);
1616 j += 2;
1617 continue;
1618 }
1619
1620 dma_unmap_single(&pdev->dev,
1621 dma_unmap_addr(tx_buf, mapping),
1622 skb_headlen(skb),
1623 PCI_DMA_TODEVICE);
1624
1625 last = tx_buf->nr_frags;
1626 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001627 for (k = 0; k < last; k++, j++) {
1628 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001629 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1630
Michael Chand612a572016-01-28 03:11:22 -05001631 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001632 dma_unmap_page(
1633 &pdev->dev,
1634 dma_unmap_addr(tx_buf, mapping),
1635 skb_frag_size(frag), PCI_DMA_TODEVICE);
1636 }
1637 dev_kfree_skb(skb);
1638 }
1639 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1640 }
1641}
1642
1643static void bnxt_free_rx_skbs(struct bnxt *bp)
1644{
1645 int i, max_idx, max_agg_idx;
1646 struct pci_dev *pdev = bp->pdev;
1647
Michael Chanb6ab4b02016-01-02 23:44:59 -05001648 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001649 return;
1650
1651 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1652 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1653 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001654 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001655 int j;
1656
Michael Chanc0c050c2015-10-22 16:01:17 -04001657 if (rxr->rx_tpa) {
1658 for (j = 0; j < MAX_TPA; j++) {
1659 struct bnxt_tpa_info *tpa_info =
1660 &rxr->rx_tpa[j];
1661 u8 *data = tpa_info->data;
1662
1663 if (!data)
1664 continue;
1665
1666 dma_unmap_single(
1667 &pdev->dev,
1668 dma_unmap_addr(tpa_info, mapping),
1669 bp->rx_buf_use_size,
1670 PCI_DMA_FROMDEVICE);
1671
1672 tpa_info->data = NULL;
1673
1674 kfree(data);
1675 }
1676 }
1677
1678 for (j = 0; j < max_idx; j++) {
1679 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1680 u8 *data = rx_buf->data;
1681
1682 if (!data)
1683 continue;
1684
1685 dma_unmap_single(&pdev->dev,
1686 dma_unmap_addr(rx_buf, mapping),
1687 bp->rx_buf_use_size,
1688 PCI_DMA_FROMDEVICE);
1689
1690 rx_buf->data = NULL;
1691
1692 kfree(data);
1693 }
1694
1695 for (j = 0; j < max_agg_idx; j++) {
1696 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1697 &rxr->rx_agg_ring[j];
1698 struct page *page = rx_agg_buf->page;
1699
1700 if (!page)
1701 continue;
1702
1703 dma_unmap_page(&pdev->dev,
1704 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001705 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001706
1707 rx_agg_buf->page = NULL;
1708 __clear_bit(j, rxr->rx_agg_bmap);
1709
1710 __free_page(page);
1711 }
Michael Chan89d0a062016-04-25 02:30:51 -04001712 if (rxr->rx_page) {
1713 __free_page(rxr->rx_page);
1714 rxr->rx_page = NULL;
1715 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001716 }
1717}
1718
1719static void bnxt_free_skbs(struct bnxt *bp)
1720{
1721 bnxt_free_tx_skbs(bp);
1722 bnxt_free_rx_skbs(bp);
1723}
1724
1725static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1726{
1727 struct pci_dev *pdev = bp->pdev;
1728 int i;
1729
1730 for (i = 0; i < ring->nr_pages; i++) {
1731 if (!ring->pg_arr[i])
1732 continue;
1733
1734 dma_free_coherent(&pdev->dev, ring->page_size,
1735 ring->pg_arr[i], ring->dma_arr[i]);
1736
1737 ring->pg_arr[i] = NULL;
1738 }
1739 if (ring->pg_tbl) {
1740 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1741 ring->pg_tbl, ring->pg_tbl_map);
1742 ring->pg_tbl = NULL;
1743 }
1744 if (ring->vmem_size && *ring->vmem) {
1745 vfree(*ring->vmem);
1746 *ring->vmem = NULL;
1747 }
1748}
1749
1750static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1751{
1752 int i;
1753 struct pci_dev *pdev = bp->pdev;
1754
1755 if (ring->nr_pages > 1) {
1756 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1757 ring->nr_pages * 8,
1758 &ring->pg_tbl_map,
1759 GFP_KERNEL);
1760 if (!ring->pg_tbl)
1761 return -ENOMEM;
1762 }
1763
1764 for (i = 0; i < ring->nr_pages; i++) {
1765 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1766 ring->page_size,
1767 &ring->dma_arr[i],
1768 GFP_KERNEL);
1769 if (!ring->pg_arr[i])
1770 return -ENOMEM;
1771
1772 if (ring->nr_pages > 1)
1773 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1774 }
1775
1776 if (ring->vmem_size) {
1777 *ring->vmem = vzalloc(ring->vmem_size);
1778 if (!(*ring->vmem))
1779 return -ENOMEM;
1780 }
1781 return 0;
1782}
1783
1784static void bnxt_free_rx_rings(struct bnxt *bp)
1785{
1786 int i;
1787
Michael Chanb6ab4b02016-01-02 23:44:59 -05001788 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001789 return;
1790
1791 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001792 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001793 struct bnxt_ring_struct *ring;
1794
Michael Chanc0c050c2015-10-22 16:01:17 -04001795 kfree(rxr->rx_tpa);
1796 rxr->rx_tpa = NULL;
1797
1798 kfree(rxr->rx_agg_bmap);
1799 rxr->rx_agg_bmap = NULL;
1800
1801 ring = &rxr->rx_ring_struct;
1802 bnxt_free_ring(bp, ring);
1803
1804 ring = &rxr->rx_agg_ring_struct;
1805 bnxt_free_ring(bp, ring);
1806 }
1807}
1808
1809static int bnxt_alloc_rx_rings(struct bnxt *bp)
1810{
1811 int i, rc, agg_rings = 0, tpa_rings = 0;
1812
Michael Chanb6ab4b02016-01-02 23:44:59 -05001813 if (!bp->rx_ring)
1814 return -ENOMEM;
1815
Michael Chanc0c050c2015-10-22 16:01:17 -04001816 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1817 agg_rings = 1;
1818
1819 if (bp->flags & BNXT_FLAG_TPA)
1820 tpa_rings = 1;
1821
1822 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001823 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001824 struct bnxt_ring_struct *ring;
1825
Michael Chanc0c050c2015-10-22 16:01:17 -04001826 ring = &rxr->rx_ring_struct;
1827
1828 rc = bnxt_alloc_ring(bp, ring);
1829 if (rc)
1830 return rc;
1831
1832 if (agg_rings) {
1833 u16 mem_size;
1834
1835 ring = &rxr->rx_agg_ring_struct;
1836 rc = bnxt_alloc_ring(bp, ring);
1837 if (rc)
1838 return rc;
1839
1840 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1841 mem_size = rxr->rx_agg_bmap_size / 8;
1842 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1843 if (!rxr->rx_agg_bmap)
1844 return -ENOMEM;
1845
1846 if (tpa_rings) {
1847 rxr->rx_tpa = kcalloc(MAX_TPA,
1848 sizeof(struct bnxt_tpa_info),
1849 GFP_KERNEL);
1850 if (!rxr->rx_tpa)
1851 return -ENOMEM;
1852 }
1853 }
1854 }
1855 return 0;
1856}
1857
1858static void bnxt_free_tx_rings(struct bnxt *bp)
1859{
1860 int i;
1861 struct pci_dev *pdev = bp->pdev;
1862
Michael Chanb6ab4b02016-01-02 23:44:59 -05001863 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001864 return;
1865
1866 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001867 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001868 struct bnxt_ring_struct *ring;
1869
Michael Chanc0c050c2015-10-22 16:01:17 -04001870 if (txr->tx_push) {
1871 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1872 txr->tx_push, txr->tx_push_mapping);
1873 txr->tx_push = NULL;
1874 }
1875
1876 ring = &txr->tx_ring_struct;
1877
1878 bnxt_free_ring(bp, ring);
1879 }
1880}
1881
1882static int bnxt_alloc_tx_rings(struct bnxt *bp)
1883{
1884 int i, j, rc;
1885 struct pci_dev *pdev = bp->pdev;
1886
1887 bp->tx_push_size = 0;
1888 if (bp->tx_push_thresh) {
1889 int push_size;
1890
1891 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1892 bp->tx_push_thresh);
1893
Michael Chan4419dbe2016-02-10 17:33:49 -05001894 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001895 push_size = 0;
1896 bp->tx_push_thresh = 0;
1897 }
1898
1899 bp->tx_push_size = push_size;
1900 }
1901
1902 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001903 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001904 struct bnxt_ring_struct *ring;
1905
Michael Chanc0c050c2015-10-22 16:01:17 -04001906 ring = &txr->tx_ring_struct;
1907
1908 rc = bnxt_alloc_ring(bp, ring);
1909 if (rc)
1910 return rc;
1911
1912 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001913 dma_addr_t mapping;
1914
1915 /* One pre-allocated DMA buffer to backup
1916 * TX push operation
1917 */
1918 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1919 bp->tx_push_size,
1920 &txr->tx_push_mapping,
1921 GFP_KERNEL);
1922
1923 if (!txr->tx_push)
1924 return -ENOMEM;
1925
Michael Chanc0c050c2015-10-22 16:01:17 -04001926 mapping = txr->tx_push_mapping +
1927 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001928 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001929
Michael Chan4419dbe2016-02-10 17:33:49 -05001930 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001931 }
1932 ring->queue_id = bp->q_info[j].queue_id;
1933 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1934 j++;
1935 }
1936 return 0;
1937}
1938
1939static void bnxt_free_cp_rings(struct bnxt *bp)
1940{
1941 int i;
1942
1943 if (!bp->bnapi)
1944 return;
1945
1946 for (i = 0; i < bp->cp_nr_rings; i++) {
1947 struct bnxt_napi *bnapi = bp->bnapi[i];
1948 struct bnxt_cp_ring_info *cpr;
1949 struct bnxt_ring_struct *ring;
1950
1951 if (!bnapi)
1952 continue;
1953
1954 cpr = &bnapi->cp_ring;
1955 ring = &cpr->cp_ring_struct;
1956
1957 bnxt_free_ring(bp, ring);
1958 }
1959}
1960
1961static int bnxt_alloc_cp_rings(struct bnxt *bp)
1962{
1963 int i, rc;
1964
1965 for (i = 0; i < bp->cp_nr_rings; i++) {
1966 struct bnxt_napi *bnapi = bp->bnapi[i];
1967 struct bnxt_cp_ring_info *cpr;
1968 struct bnxt_ring_struct *ring;
1969
1970 if (!bnapi)
1971 continue;
1972
1973 cpr = &bnapi->cp_ring;
1974 ring = &cpr->cp_ring_struct;
1975
1976 rc = bnxt_alloc_ring(bp, ring);
1977 if (rc)
1978 return rc;
1979 }
1980 return 0;
1981}
1982
1983static void bnxt_init_ring_struct(struct bnxt *bp)
1984{
1985 int i;
1986
1987 for (i = 0; i < bp->cp_nr_rings; i++) {
1988 struct bnxt_napi *bnapi = bp->bnapi[i];
1989 struct bnxt_cp_ring_info *cpr;
1990 struct bnxt_rx_ring_info *rxr;
1991 struct bnxt_tx_ring_info *txr;
1992 struct bnxt_ring_struct *ring;
1993
1994 if (!bnapi)
1995 continue;
1996
1997 cpr = &bnapi->cp_ring;
1998 ring = &cpr->cp_ring_struct;
1999 ring->nr_pages = bp->cp_nr_pages;
2000 ring->page_size = HW_CMPD_RING_SIZE;
2001 ring->pg_arr = (void **)cpr->cp_desc_ring;
2002 ring->dma_arr = cpr->cp_desc_mapping;
2003 ring->vmem_size = 0;
2004
Michael Chanb6ab4b02016-01-02 23:44:59 -05002005 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002006 if (!rxr)
2007 goto skip_rx;
2008
Michael Chanc0c050c2015-10-22 16:01:17 -04002009 ring = &rxr->rx_ring_struct;
2010 ring->nr_pages = bp->rx_nr_pages;
2011 ring->page_size = HW_RXBD_RING_SIZE;
2012 ring->pg_arr = (void **)rxr->rx_desc_ring;
2013 ring->dma_arr = rxr->rx_desc_mapping;
2014 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2015 ring->vmem = (void **)&rxr->rx_buf_ring;
2016
2017 ring = &rxr->rx_agg_ring_struct;
2018 ring->nr_pages = bp->rx_agg_nr_pages;
2019 ring->page_size = HW_RXBD_RING_SIZE;
2020 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2021 ring->dma_arr = rxr->rx_agg_desc_mapping;
2022 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2023 ring->vmem = (void **)&rxr->rx_agg_ring;
2024
Michael Chan3b2b7d92016-01-02 23:45:00 -05002025skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002026 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002027 if (!txr)
2028 continue;
2029
Michael Chanc0c050c2015-10-22 16:01:17 -04002030 ring = &txr->tx_ring_struct;
2031 ring->nr_pages = bp->tx_nr_pages;
2032 ring->page_size = HW_RXBD_RING_SIZE;
2033 ring->pg_arr = (void **)txr->tx_desc_ring;
2034 ring->dma_arr = txr->tx_desc_mapping;
2035 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2036 ring->vmem = (void **)&txr->tx_buf_ring;
2037 }
2038}
2039
2040static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2041{
2042 int i;
2043 u32 prod;
2044 struct rx_bd **rx_buf_ring;
2045
2046 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2047 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2048 int j;
2049 struct rx_bd *rxbd;
2050
2051 rxbd = rx_buf_ring[i];
2052 if (!rxbd)
2053 continue;
2054
2055 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2056 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2057 rxbd->rx_bd_opaque = prod;
2058 }
2059 }
2060}
2061
2062static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2063{
2064 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002065 struct bnxt_rx_ring_info *rxr;
2066 struct bnxt_ring_struct *ring;
2067 u32 prod, type;
2068 int i;
2069
Michael Chanc0c050c2015-10-22 16:01:17 -04002070 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2071 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2072
2073 if (NET_IP_ALIGN == 2)
2074 type |= RX_BD_FLAGS_SOP;
2075
Michael Chanb6ab4b02016-01-02 23:44:59 -05002076 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002077 ring = &rxr->rx_ring_struct;
2078 bnxt_init_rxbd_pages(ring, type);
2079
2080 prod = rxr->rx_prod;
2081 for (i = 0; i < bp->rx_ring_size; i++) {
2082 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2083 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2084 ring_nr, i, bp->rx_ring_size);
2085 break;
2086 }
2087 prod = NEXT_RX(prod);
2088 }
2089 rxr->rx_prod = prod;
2090 ring->fw_ring_id = INVALID_HW_RING_ID;
2091
Michael Chanedd0c2c2015-12-27 18:19:19 -05002092 ring = &rxr->rx_agg_ring_struct;
2093 ring->fw_ring_id = INVALID_HW_RING_ID;
2094
Michael Chanc0c050c2015-10-22 16:01:17 -04002095 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2096 return 0;
2097
Michael Chan2839f282016-04-25 02:30:50 -04002098 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002099 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2100
2101 bnxt_init_rxbd_pages(ring, type);
2102
2103 prod = rxr->rx_agg_prod;
2104 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2105 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2106 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2107 ring_nr, i, bp->rx_ring_size);
2108 break;
2109 }
2110 prod = NEXT_RX_AGG(prod);
2111 }
2112 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002113
2114 if (bp->flags & BNXT_FLAG_TPA) {
2115 if (rxr->rx_tpa) {
2116 u8 *data;
2117 dma_addr_t mapping;
2118
2119 for (i = 0; i < MAX_TPA; i++) {
2120 data = __bnxt_alloc_rx_data(bp, &mapping,
2121 GFP_KERNEL);
2122 if (!data)
2123 return -ENOMEM;
2124
2125 rxr->rx_tpa[i].data = data;
2126 rxr->rx_tpa[i].mapping = mapping;
2127 }
2128 } else {
2129 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2130 return -ENOMEM;
2131 }
2132 }
2133
2134 return 0;
2135}
2136
2137static int bnxt_init_rx_rings(struct bnxt *bp)
2138{
2139 int i, rc = 0;
2140
2141 for (i = 0; i < bp->rx_nr_rings; i++) {
2142 rc = bnxt_init_one_rx_ring(bp, i);
2143 if (rc)
2144 break;
2145 }
2146
2147 return rc;
2148}
2149
2150static int bnxt_init_tx_rings(struct bnxt *bp)
2151{
2152 u16 i;
2153
2154 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2155 MAX_SKB_FRAGS + 1);
2156
2157 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002158 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002159 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2160
2161 ring->fw_ring_id = INVALID_HW_RING_ID;
2162 }
2163
2164 return 0;
2165}
2166
2167static void bnxt_free_ring_grps(struct bnxt *bp)
2168{
2169 kfree(bp->grp_info);
2170 bp->grp_info = NULL;
2171}
2172
2173static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2174{
2175 int i;
2176
2177 if (irq_re_init) {
2178 bp->grp_info = kcalloc(bp->cp_nr_rings,
2179 sizeof(struct bnxt_ring_grp_info),
2180 GFP_KERNEL);
2181 if (!bp->grp_info)
2182 return -ENOMEM;
2183 }
2184 for (i = 0; i < bp->cp_nr_rings; i++) {
2185 if (irq_re_init)
2186 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2187 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2188 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2189 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2190 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2191 }
2192 return 0;
2193}
2194
2195static void bnxt_free_vnics(struct bnxt *bp)
2196{
2197 kfree(bp->vnic_info);
2198 bp->vnic_info = NULL;
2199 bp->nr_vnics = 0;
2200}
2201
2202static int bnxt_alloc_vnics(struct bnxt *bp)
2203{
2204 int num_vnics = 1;
2205
2206#ifdef CONFIG_RFS_ACCEL
2207 if (bp->flags & BNXT_FLAG_RFS)
2208 num_vnics += bp->rx_nr_rings;
2209#endif
2210
2211 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2212 GFP_KERNEL);
2213 if (!bp->vnic_info)
2214 return -ENOMEM;
2215
2216 bp->nr_vnics = num_vnics;
2217 return 0;
2218}
2219
2220static void bnxt_init_vnics(struct bnxt *bp)
2221{
2222 int i;
2223
2224 for (i = 0; i < bp->nr_vnics; i++) {
2225 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2226
2227 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2228 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2229 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2230
2231 if (bp->vnic_info[i].rss_hash_key) {
2232 if (i == 0)
2233 prandom_bytes(vnic->rss_hash_key,
2234 HW_HASH_KEY_SIZE);
2235 else
2236 memcpy(vnic->rss_hash_key,
2237 bp->vnic_info[0].rss_hash_key,
2238 HW_HASH_KEY_SIZE);
2239 }
2240 }
2241}
2242
2243static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2244{
2245 int pages;
2246
2247 pages = ring_size / desc_per_pg;
2248
2249 if (!pages)
2250 return 1;
2251
2252 pages++;
2253
2254 while (pages & (pages - 1))
2255 pages++;
2256
2257 return pages;
2258}
2259
2260static void bnxt_set_tpa_flags(struct bnxt *bp)
2261{
2262 bp->flags &= ~BNXT_FLAG_TPA;
2263 if (bp->dev->features & NETIF_F_LRO)
2264 bp->flags |= BNXT_FLAG_LRO;
2265 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2266 bp->flags |= BNXT_FLAG_GRO;
2267}
2268
2269/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2270 * be set on entry.
2271 */
2272void bnxt_set_ring_params(struct bnxt *bp)
2273{
2274 u32 ring_size, rx_size, rx_space;
2275 u32 agg_factor = 0, agg_ring_size = 0;
2276
2277 /* 8 for CRC and VLAN */
2278 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2279
2280 rx_space = rx_size + NET_SKB_PAD +
2281 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2282
2283 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2284 ring_size = bp->rx_ring_size;
2285 bp->rx_agg_ring_size = 0;
2286 bp->rx_agg_nr_pages = 0;
2287
2288 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002289 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002290
2291 bp->flags &= ~BNXT_FLAG_JUMBO;
2292 if (rx_space > PAGE_SIZE) {
2293 u32 jumbo_factor;
2294
2295 bp->flags |= BNXT_FLAG_JUMBO;
2296 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2297 if (jumbo_factor > agg_factor)
2298 agg_factor = jumbo_factor;
2299 }
2300 agg_ring_size = ring_size * agg_factor;
2301
2302 if (agg_ring_size) {
2303 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2304 RX_DESC_CNT);
2305 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2306 u32 tmp = agg_ring_size;
2307
2308 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2309 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2310 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2311 tmp, agg_ring_size);
2312 }
2313 bp->rx_agg_ring_size = agg_ring_size;
2314 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2315 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2316 rx_space = rx_size + NET_SKB_PAD +
2317 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2318 }
2319
2320 bp->rx_buf_use_size = rx_size;
2321 bp->rx_buf_size = rx_space;
2322
2323 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2324 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2325
2326 ring_size = bp->tx_ring_size;
2327 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2328 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2329
2330 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2331 bp->cp_ring_size = ring_size;
2332
2333 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2334 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2335 bp->cp_nr_pages = MAX_CP_PAGES;
2336 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2337 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2338 ring_size, bp->cp_ring_size);
2339 }
2340 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2341 bp->cp_ring_mask = bp->cp_bit - 1;
2342}
2343
2344static void bnxt_free_vnic_attributes(struct bnxt *bp)
2345{
2346 int i;
2347 struct bnxt_vnic_info *vnic;
2348 struct pci_dev *pdev = bp->pdev;
2349
2350 if (!bp->vnic_info)
2351 return;
2352
2353 for (i = 0; i < bp->nr_vnics; i++) {
2354 vnic = &bp->vnic_info[i];
2355
2356 kfree(vnic->fw_grp_ids);
2357 vnic->fw_grp_ids = NULL;
2358
2359 kfree(vnic->uc_list);
2360 vnic->uc_list = NULL;
2361
2362 if (vnic->mc_list) {
2363 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2364 vnic->mc_list, vnic->mc_list_mapping);
2365 vnic->mc_list = NULL;
2366 }
2367
2368 if (vnic->rss_table) {
2369 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2370 vnic->rss_table,
2371 vnic->rss_table_dma_addr);
2372 vnic->rss_table = NULL;
2373 }
2374
2375 vnic->rss_hash_key = NULL;
2376 vnic->flags = 0;
2377 }
2378}
2379
2380static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2381{
2382 int i, rc = 0, size;
2383 struct bnxt_vnic_info *vnic;
2384 struct pci_dev *pdev = bp->pdev;
2385 int max_rings;
2386
2387 for (i = 0; i < bp->nr_vnics; i++) {
2388 vnic = &bp->vnic_info[i];
2389
2390 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2391 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2392
2393 if (mem_size > 0) {
2394 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2395 if (!vnic->uc_list) {
2396 rc = -ENOMEM;
2397 goto out;
2398 }
2399 }
2400 }
2401
2402 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2403 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2404 vnic->mc_list =
2405 dma_alloc_coherent(&pdev->dev,
2406 vnic->mc_list_size,
2407 &vnic->mc_list_mapping,
2408 GFP_KERNEL);
2409 if (!vnic->mc_list) {
2410 rc = -ENOMEM;
2411 goto out;
2412 }
2413 }
2414
2415 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2416 max_rings = bp->rx_nr_rings;
2417 else
2418 max_rings = 1;
2419
2420 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2421 if (!vnic->fw_grp_ids) {
2422 rc = -ENOMEM;
2423 goto out;
2424 }
2425
2426 /* Allocate rss table and hash key */
2427 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2428 &vnic->rss_table_dma_addr,
2429 GFP_KERNEL);
2430 if (!vnic->rss_table) {
2431 rc = -ENOMEM;
2432 goto out;
2433 }
2434
2435 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2436
2437 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2438 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2439 }
2440 return 0;
2441
2442out:
2443 return rc;
2444}
2445
2446static void bnxt_free_hwrm_resources(struct bnxt *bp)
2447{
2448 struct pci_dev *pdev = bp->pdev;
2449
2450 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2451 bp->hwrm_cmd_resp_dma_addr);
2452
2453 bp->hwrm_cmd_resp_addr = NULL;
2454 if (bp->hwrm_dbg_resp_addr) {
2455 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2456 bp->hwrm_dbg_resp_addr,
2457 bp->hwrm_dbg_resp_dma_addr);
2458
2459 bp->hwrm_dbg_resp_addr = NULL;
2460 }
2461}
2462
2463static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2464{
2465 struct pci_dev *pdev = bp->pdev;
2466
2467 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2468 &bp->hwrm_cmd_resp_dma_addr,
2469 GFP_KERNEL);
2470 if (!bp->hwrm_cmd_resp_addr)
2471 return -ENOMEM;
2472 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2473 HWRM_DBG_REG_BUF_SIZE,
2474 &bp->hwrm_dbg_resp_dma_addr,
2475 GFP_KERNEL);
2476 if (!bp->hwrm_dbg_resp_addr)
2477 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2478
2479 return 0;
2480}
2481
2482static void bnxt_free_stats(struct bnxt *bp)
2483{
2484 u32 size, i;
2485 struct pci_dev *pdev = bp->pdev;
2486
Michael Chan3bdf56c2016-03-07 15:38:45 -05002487 if (bp->hw_rx_port_stats) {
2488 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2489 bp->hw_rx_port_stats,
2490 bp->hw_rx_port_stats_map);
2491 bp->hw_rx_port_stats = NULL;
2492 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2493 }
2494
Michael Chanc0c050c2015-10-22 16:01:17 -04002495 if (!bp->bnapi)
2496 return;
2497
2498 size = sizeof(struct ctx_hw_stats);
2499
2500 for (i = 0; i < bp->cp_nr_rings; i++) {
2501 struct bnxt_napi *bnapi = bp->bnapi[i];
2502 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2503
2504 if (cpr->hw_stats) {
2505 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2506 cpr->hw_stats_map);
2507 cpr->hw_stats = NULL;
2508 }
2509 }
2510}
2511
2512static int bnxt_alloc_stats(struct bnxt *bp)
2513{
2514 u32 size, i;
2515 struct pci_dev *pdev = bp->pdev;
2516
2517 size = sizeof(struct ctx_hw_stats);
2518
2519 for (i = 0; i < bp->cp_nr_rings; i++) {
2520 struct bnxt_napi *bnapi = bp->bnapi[i];
2521 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2522
2523 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2524 &cpr->hw_stats_map,
2525 GFP_KERNEL);
2526 if (!cpr->hw_stats)
2527 return -ENOMEM;
2528
2529 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2530 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002531
2532 if (BNXT_PF(bp)) {
2533 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2534 sizeof(struct tx_port_stats) + 1024;
2535
2536 bp->hw_rx_port_stats =
2537 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2538 &bp->hw_rx_port_stats_map,
2539 GFP_KERNEL);
2540 if (!bp->hw_rx_port_stats)
2541 return -ENOMEM;
2542
2543 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2544 512;
2545 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2546 sizeof(struct rx_port_stats) + 512;
2547 bp->flags |= BNXT_FLAG_PORT_STATS;
2548 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002549 return 0;
2550}
2551
2552static void bnxt_clear_ring_indices(struct bnxt *bp)
2553{
2554 int i;
2555
2556 if (!bp->bnapi)
2557 return;
2558
2559 for (i = 0; i < bp->cp_nr_rings; i++) {
2560 struct bnxt_napi *bnapi = bp->bnapi[i];
2561 struct bnxt_cp_ring_info *cpr;
2562 struct bnxt_rx_ring_info *rxr;
2563 struct bnxt_tx_ring_info *txr;
2564
2565 if (!bnapi)
2566 continue;
2567
2568 cpr = &bnapi->cp_ring;
2569 cpr->cp_raw_cons = 0;
2570
Michael Chanb6ab4b02016-01-02 23:44:59 -05002571 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002572 if (txr) {
2573 txr->tx_prod = 0;
2574 txr->tx_cons = 0;
2575 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002576
Michael Chanb6ab4b02016-01-02 23:44:59 -05002577 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002578 if (rxr) {
2579 rxr->rx_prod = 0;
2580 rxr->rx_agg_prod = 0;
2581 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002582 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002583 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002584 }
2585}
2586
2587static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2588{
2589#ifdef CONFIG_RFS_ACCEL
2590 int i;
2591
2592 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2593 * safe to delete the hash table.
2594 */
2595 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2596 struct hlist_head *head;
2597 struct hlist_node *tmp;
2598 struct bnxt_ntuple_filter *fltr;
2599
2600 head = &bp->ntp_fltr_hash_tbl[i];
2601 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2602 hlist_del(&fltr->hash);
2603 kfree(fltr);
2604 }
2605 }
2606 if (irq_reinit) {
2607 kfree(bp->ntp_fltr_bmap);
2608 bp->ntp_fltr_bmap = NULL;
2609 }
2610 bp->ntp_fltr_count = 0;
2611#endif
2612}
2613
2614static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2615{
2616#ifdef CONFIG_RFS_ACCEL
2617 int i, rc = 0;
2618
2619 if (!(bp->flags & BNXT_FLAG_RFS))
2620 return 0;
2621
2622 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2623 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2624
2625 bp->ntp_fltr_count = 0;
2626 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2627 GFP_KERNEL);
2628
2629 if (!bp->ntp_fltr_bmap)
2630 rc = -ENOMEM;
2631
2632 return rc;
2633#else
2634 return 0;
2635#endif
2636}
2637
2638static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2639{
2640 bnxt_free_vnic_attributes(bp);
2641 bnxt_free_tx_rings(bp);
2642 bnxt_free_rx_rings(bp);
2643 bnxt_free_cp_rings(bp);
2644 bnxt_free_ntp_fltrs(bp, irq_re_init);
2645 if (irq_re_init) {
2646 bnxt_free_stats(bp);
2647 bnxt_free_ring_grps(bp);
2648 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002649 kfree(bp->tx_ring);
2650 bp->tx_ring = NULL;
2651 kfree(bp->rx_ring);
2652 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002653 kfree(bp->bnapi);
2654 bp->bnapi = NULL;
2655 } else {
2656 bnxt_clear_ring_indices(bp);
2657 }
2658}
2659
2660static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2661{
Michael Chan01657bc2016-01-02 23:45:03 -05002662 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002663 void *bnapi;
2664
2665 if (irq_re_init) {
2666 /* Allocate bnapi mem pointer array and mem block for
2667 * all queues
2668 */
2669 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2670 bp->cp_nr_rings);
2671 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2672 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2673 if (!bnapi)
2674 return -ENOMEM;
2675
2676 bp->bnapi = bnapi;
2677 bnapi += arr_size;
2678 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2679 bp->bnapi[i] = bnapi;
2680 bp->bnapi[i]->index = i;
2681 bp->bnapi[i]->bp = bp;
2682 }
2683
Michael Chanb6ab4b02016-01-02 23:44:59 -05002684 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2685 sizeof(struct bnxt_rx_ring_info),
2686 GFP_KERNEL);
2687 if (!bp->rx_ring)
2688 return -ENOMEM;
2689
2690 for (i = 0; i < bp->rx_nr_rings; i++) {
2691 bp->rx_ring[i].bnapi = bp->bnapi[i];
2692 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2693 }
2694
2695 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2696 sizeof(struct bnxt_tx_ring_info),
2697 GFP_KERNEL);
2698 if (!bp->tx_ring)
2699 return -ENOMEM;
2700
Michael Chan01657bc2016-01-02 23:45:03 -05002701 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2702 j = 0;
2703 else
2704 j = bp->rx_nr_rings;
2705
2706 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2707 bp->tx_ring[i].bnapi = bp->bnapi[j];
2708 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002709 }
2710
Michael Chanc0c050c2015-10-22 16:01:17 -04002711 rc = bnxt_alloc_stats(bp);
2712 if (rc)
2713 goto alloc_mem_err;
2714
2715 rc = bnxt_alloc_ntp_fltrs(bp);
2716 if (rc)
2717 goto alloc_mem_err;
2718
2719 rc = bnxt_alloc_vnics(bp);
2720 if (rc)
2721 goto alloc_mem_err;
2722 }
2723
2724 bnxt_init_ring_struct(bp);
2725
2726 rc = bnxt_alloc_rx_rings(bp);
2727 if (rc)
2728 goto alloc_mem_err;
2729
2730 rc = bnxt_alloc_tx_rings(bp);
2731 if (rc)
2732 goto alloc_mem_err;
2733
2734 rc = bnxt_alloc_cp_rings(bp);
2735 if (rc)
2736 goto alloc_mem_err;
2737
2738 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2739 BNXT_VNIC_UCAST_FLAG;
2740 rc = bnxt_alloc_vnic_attributes(bp);
2741 if (rc)
2742 goto alloc_mem_err;
2743 return 0;
2744
2745alloc_mem_err:
2746 bnxt_free_mem(bp, true);
2747 return rc;
2748}
2749
2750void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2751 u16 cmpl_ring, u16 target_id)
2752{
Michael Chana8643e12016-02-26 04:00:05 -05002753 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002754
Michael Chana8643e12016-02-26 04:00:05 -05002755 req->req_type = cpu_to_le16(req_type);
2756 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2757 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002758 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2759}
2760
Michael Chanfbfbc482016-02-26 04:00:07 -05002761static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2762 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002763{
Michael Chana11fa2b2016-05-15 03:04:47 -04002764 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05002765 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002766 u32 *data = msg;
2767 __le32 *resp_len, *valid;
2768 u16 cp_ring_id, len = 0;
2769 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2770
Michael Chana8643e12016-02-26 04:00:05 -05002771 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002772 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002773 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002774 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2775
2776 /* Write request msg to hwrm channel */
2777 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2778
Michael Chane6ef2692016-03-28 19:46:05 -04002779 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002780 writel(0, bp->bar0 + i);
2781
Michael Chanc0c050c2015-10-22 16:01:17 -04002782 /* currently supports only one outstanding message */
2783 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002784 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002785
2786 /* Ring channel doorbell */
2787 writel(1, bp->bar0 + 0x100);
2788
Michael Chanff4fe812016-02-26 04:00:04 -05002789 if (!timeout)
2790 timeout = DFLT_HWRM_CMD_TIMEOUT;
2791
Michael Chanc0c050c2015-10-22 16:01:17 -04002792 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04002793 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04002794 if (intr_process) {
2795 /* Wait until hwrm response cmpl interrupt is processed */
2796 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04002797 i++ < tmo_count) {
2798 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002799 }
2800
2801 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2802 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002803 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002804 return -1;
2805 }
2806 } else {
2807 /* Check if response len is updated */
2808 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04002809 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002810 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2811 HWRM_RESP_LEN_SFT;
2812 if (len)
2813 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002814 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002815 }
2816
Michael Chana11fa2b2016-05-15 03:04:47 -04002817 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002818 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002819 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04002820 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002821 return -1;
2822 }
2823
2824 /* Last word of resp contains valid bit */
2825 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04002826 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002827 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2828 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002829 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04002830 }
2831
Michael Chana11fa2b2016-05-15 03:04:47 -04002832 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002833 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002834 timeout, le16_to_cpu(req->req_type),
2835 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002836 return -1;
2837 }
2838 }
2839
2840 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002841 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002842 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2843 le16_to_cpu(resp->req_type),
2844 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002845 return rc;
2846}
2847
2848int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2849{
2850 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002851}
2852
2853int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2854{
2855 int rc;
2856
2857 mutex_lock(&bp->hwrm_cmd_lock);
2858 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2859 mutex_unlock(&bp->hwrm_cmd_lock);
2860 return rc;
2861}
2862
Michael Chan90e209212016-02-26 04:00:08 -05002863int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2864 int timeout)
2865{
2866 int rc;
2867
2868 mutex_lock(&bp->hwrm_cmd_lock);
2869 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2870 mutex_unlock(&bp->hwrm_cmd_lock);
2871 return rc;
2872}
2873
Michael Chanc0c050c2015-10-22 16:01:17 -04002874static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2875{
2876 struct hwrm_func_drv_rgtr_input req = {0};
2877 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002878 DECLARE_BITMAP(async_events_bmap, 256);
2879 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002880
2881 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2882
2883 req.enables =
2884 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2885 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2886 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2887
Michael Chan25be8622016-04-05 14:09:00 -04002888 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2889 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2890 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2891
2892 for (i = 0; i < 8; i++)
2893 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2894
Michael Chan11f15ed2016-04-05 14:08:55 -04002895 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002896 req.ver_maj = DRV_VER_MAJ;
2897 req.ver_min = DRV_VER_MIN;
2898 req.ver_upd = DRV_VER_UPD;
2899
2900 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002901 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002902 u32 *data = (u32 *)vf_req_snif_bmap;
2903
Michael Chande68f5de2015-12-09 19:35:41 -05002904 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002905 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2906 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2907
Michael Chande68f5de2015-12-09 19:35:41 -05002908 for (i = 0; i < 8; i++)
2909 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2910
Michael Chanc0c050c2015-10-22 16:01:17 -04002911 req.enables |=
2912 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2913 }
2914
2915 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2916}
2917
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002918static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2919{
2920 struct hwrm_func_drv_unrgtr_input req = {0};
2921
2922 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2923 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2924}
2925
Michael Chanc0c050c2015-10-22 16:01:17 -04002926static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2927{
2928 u32 rc = 0;
2929 struct hwrm_tunnel_dst_port_free_input req = {0};
2930
2931 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2932 req.tunnel_type = tunnel_type;
2933
2934 switch (tunnel_type) {
2935 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2936 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2937 break;
2938 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2939 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2940 break;
2941 default:
2942 break;
2943 }
2944
2945 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2946 if (rc)
2947 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2948 rc);
2949 return rc;
2950}
2951
2952static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2953 u8 tunnel_type)
2954{
2955 u32 rc = 0;
2956 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2957 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2958
2959 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2960
2961 req.tunnel_type = tunnel_type;
2962 req.tunnel_dst_port_val = port;
2963
2964 mutex_lock(&bp->hwrm_cmd_lock);
2965 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2966 if (rc) {
2967 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2968 rc);
2969 goto err_out;
2970 }
2971
2972 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2973 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2974
2975 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2976 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2977err_out:
2978 mutex_unlock(&bp->hwrm_cmd_lock);
2979 return rc;
2980}
2981
2982static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2983{
2984 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2985 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2986
2987 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002988 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002989
2990 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
2991 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
2992 req.mask = cpu_to_le32(vnic->rx_mask);
2993 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2994}
2995
2996#ifdef CONFIG_RFS_ACCEL
2997static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
2998 struct bnxt_ntuple_filter *fltr)
2999{
3000 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3001
3002 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3003 req.ntuple_filter_id = fltr->filter_id;
3004 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3005}
3006
3007#define BNXT_NTP_FLTR_FLAGS \
3008 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3009 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3010 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3011 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3012 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3013 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3014 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3015 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3016 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3017 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3018 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3019 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3020 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003021 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003022
3023static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3024 struct bnxt_ntuple_filter *fltr)
3025{
3026 int rc = 0;
3027 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3028 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3029 bp->hwrm_cmd_resp_addr;
3030 struct flow_keys *keys = &fltr->fkeys;
3031 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3032
3033 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3034 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3035
3036 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3037
3038 req.ethertype = htons(ETH_P_IP);
3039 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003040 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003041 req.ip_protocol = keys->basic.ip_proto;
3042
3043 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3044 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3045 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3046 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3047
3048 req.src_port = keys->ports.src;
3049 req.src_port_mask = cpu_to_be16(0xffff);
3050 req.dst_port = keys->ports.dst;
3051 req.dst_port_mask = cpu_to_be16(0xffff);
3052
Michael Chanc1935542015-12-27 18:19:28 -05003053 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003054 mutex_lock(&bp->hwrm_cmd_lock);
3055 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3056 if (!rc)
3057 fltr->filter_id = resp->ntuple_filter_id;
3058 mutex_unlock(&bp->hwrm_cmd_lock);
3059 return rc;
3060}
3061#endif
3062
3063static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3064 u8 *mac_addr)
3065{
3066 u32 rc = 0;
3067 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3068 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3069
3070 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3071 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3072 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003073 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003074 req.enables =
3075 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003076 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003077 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3078 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3079 req.l2_addr_mask[0] = 0xff;
3080 req.l2_addr_mask[1] = 0xff;
3081 req.l2_addr_mask[2] = 0xff;
3082 req.l2_addr_mask[3] = 0xff;
3083 req.l2_addr_mask[4] = 0xff;
3084 req.l2_addr_mask[5] = 0xff;
3085
3086 mutex_lock(&bp->hwrm_cmd_lock);
3087 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3088 if (!rc)
3089 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3090 resp->l2_filter_id;
3091 mutex_unlock(&bp->hwrm_cmd_lock);
3092 return rc;
3093}
3094
3095static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3096{
3097 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3098 int rc = 0;
3099
3100 /* Any associated ntuple filters will also be cleared by firmware. */
3101 mutex_lock(&bp->hwrm_cmd_lock);
3102 for (i = 0; i < num_of_vnics; i++) {
3103 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3104
3105 for (j = 0; j < vnic->uc_filter_count; j++) {
3106 struct hwrm_cfa_l2_filter_free_input req = {0};
3107
3108 bnxt_hwrm_cmd_hdr_init(bp, &req,
3109 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3110
3111 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3112
3113 rc = _hwrm_send_message(bp, &req, sizeof(req),
3114 HWRM_CMD_TIMEOUT);
3115 }
3116 vnic->uc_filter_count = 0;
3117 }
3118 mutex_unlock(&bp->hwrm_cmd_lock);
3119
3120 return rc;
3121}
3122
3123static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3124{
3125 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3126 struct hwrm_vnic_tpa_cfg_input req = {0};
3127
3128 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3129
3130 if (tpa_flags) {
3131 u16 mss = bp->dev->mtu - 40;
3132 u32 nsegs, n, segs = 0, flags;
3133
3134 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3135 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3136 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3137 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3138 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3139 if (tpa_flags & BNXT_FLAG_GRO)
3140 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3141
3142 req.flags = cpu_to_le32(flags);
3143
3144 req.enables =
3145 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003146 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3147 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003148
3149 /* Number of segs are log2 units, and first packet is not
3150 * included as part of this units.
3151 */
Michael Chan2839f282016-04-25 02:30:50 -04003152 if (mss <= BNXT_RX_PAGE_SIZE) {
3153 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003154 nsegs = (MAX_SKB_FRAGS - 1) * n;
3155 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003156 n = mss / BNXT_RX_PAGE_SIZE;
3157 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003158 n++;
3159 nsegs = (MAX_SKB_FRAGS - n) / n;
3160 }
3161
3162 segs = ilog2(nsegs);
3163 req.max_agg_segs = cpu_to_le16(segs);
3164 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003165
3166 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003167 }
3168 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3169
3170 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3171}
3172
3173static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3174{
3175 u32 i, j, max_rings;
3176 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3177 struct hwrm_vnic_rss_cfg_input req = {0};
3178
3179 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3180 return 0;
3181
3182 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3183 if (set_rss) {
3184 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3185 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3186 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3187 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3188
3189 req.hash_type = cpu_to_le32(vnic->hash_type);
3190
3191 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3192 max_rings = bp->rx_nr_rings;
3193 else
3194 max_rings = 1;
3195
3196 /* Fill the RSS indirection table with ring group ids */
3197 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3198 if (j == max_rings)
3199 j = 0;
3200 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3201 }
3202
3203 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3204 req.hash_key_tbl_addr =
3205 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3206 }
3207 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3208 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3209}
3210
3211static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3212{
3213 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3214 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3215
3216 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3217 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3218 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3219 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3220 req.enables =
3221 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3222 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3223 /* thresholds not implemented in firmware yet */
3224 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3225 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3226 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3227 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3228}
3229
3230static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3231{
3232 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3233
3234 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3235 req.rss_cos_lb_ctx_id =
3236 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3237
3238 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3239 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3240}
3241
3242static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3243{
3244 int i;
3245
3246 for (i = 0; i < bp->nr_vnics; i++) {
3247 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3248
3249 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3250 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3251 }
3252 bp->rsscos_nr_ctxs = 0;
3253}
3254
3255static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3256{
3257 int rc;
3258 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3259 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3260 bp->hwrm_cmd_resp_addr;
3261
3262 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3263 -1);
3264
3265 mutex_lock(&bp->hwrm_cmd_lock);
3266 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3267 if (!rc)
3268 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3269 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3270 mutex_unlock(&bp->hwrm_cmd_lock);
3271
3272 return rc;
3273}
3274
3275static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3276{
Michael Chanb81a90d2016-01-02 23:45:01 -05003277 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003278 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3279 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003280 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003281
3282 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3283 /* Only RSS support for now TBD: COS & LB */
3284 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3285 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3286 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3287 req.cos_rule = cpu_to_le16(0xffff);
3288 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003289 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003290 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003291 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003292
Michael Chanb81a90d2016-01-02 23:45:01 -05003293 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003294 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3295 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3296
3297 req.lb_rule = cpu_to_le16(0xffff);
3298 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3299 VLAN_HLEN);
3300
Michael Chancf6645f2016-06-13 02:25:28 -04003301#ifdef CONFIG_BNXT_SRIOV
3302 if (BNXT_VF(bp))
3303 def_vlan = bp->vf.vlan;
3304#endif
3305 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003306 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3307
3308 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3309}
3310
3311static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3312{
3313 u32 rc = 0;
3314
3315 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3316 struct hwrm_vnic_free_input req = {0};
3317
3318 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3319 req.vnic_id =
3320 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3321
3322 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3323 if (rc)
3324 return rc;
3325 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3326 }
3327 return rc;
3328}
3329
3330static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3331{
3332 u16 i;
3333
3334 for (i = 0; i < bp->nr_vnics; i++)
3335 bnxt_hwrm_vnic_free_one(bp, i);
3336}
3337
Michael Chanb81a90d2016-01-02 23:45:01 -05003338static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3339 unsigned int start_rx_ring_idx,
3340 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003341{
Michael Chanb81a90d2016-01-02 23:45:01 -05003342 int rc = 0;
3343 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003344 struct hwrm_vnic_alloc_input req = {0};
3345 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3346
3347 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003348 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3349 grp_idx = bp->rx_ring[i].bnapi->index;
3350 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003351 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003352 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003353 break;
3354 }
3355 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003356 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003357 }
3358
3359 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3360 if (vnic_id == 0)
3361 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3362
3363 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3364
3365 mutex_lock(&bp->hwrm_cmd_lock);
3366 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3367 if (!rc)
3368 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3369 mutex_unlock(&bp->hwrm_cmd_lock);
3370 return rc;
3371}
3372
3373static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3374{
3375 u16 i;
3376 u32 rc = 0;
3377
3378 mutex_lock(&bp->hwrm_cmd_lock);
3379 for (i = 0; i < bp->rx_nr_rings; i++) {
3380 struct hwrm_ring_grp_alloc_input req = {0};
3381 struct hwrm_ring_grp_alloc_output *resp =
3382 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003383 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003384
3385 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3386
Michael Chanb81a90d2016-01-02 23:45:01 -05003387 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3388 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3389 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3390 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003391
3392 rc = _hwrm_send_message(bp, &req, sizeof(req),
3393 HWRM_CMD_TIMEOUT);
3394 if (rc)
3395 break;
3396
Michael Chanb81a90d2016-01-02 23:45:01 -05003397 bp->grp_info[grp_idx].fw_grp_id =
3398 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003399 }
3400 mutex_unlock(&bp->hwrm_cmd_lock);
3401 return rc;
3402}
3403
3404static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3405{
3406 u16 i;
3407 u32 rc = 0;
3408 struct hwrm_ring_grp_free_input req = {0};
3409
3410 if (!bp->grp_info)
3411 return 0;
3412
3413 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3414
3415 mutex_lock(&bp->hwrm_cmd_lock);
3416 for (i = 0; i < bp->cp_nr_rings; i++) {
3417 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3418 continue;
3419 req.ring_group_id =
3420 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3421
3422 rc = _hwrm_send_message(bp, &req, sizeof(req),
3423 HWRM_CMD_TIMEOUT);
3424 if (rc)
3425 break;
3426 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3427 }
3428 mutex_unlock(&bp->hwrm_cmd_lock);
3429 return rc;
3430}
3431
3432static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3433 struct bnxt_ring_struct *ring,
3434 u32 ring_type, u32 map_index,
3435 u32 stats_ctx_id)
3436{
3437 int rc = 0, err = 0;
3438 struct hwrm_ring_alloc_input req = {0};
3439 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3440 u16 ring_id;
3441
3442 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3443
3444 req.enables = 0;
3445 if (ring->nr_pages > 1) {
3446 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3447 /* Page size is in log2 units */
3448 req.page_size = BNXT_PAGE_SHIFT;
3449 req.page_tbl_depth = 1;
3450 } else {
3451 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3452 }
3453 req.fbo = 0;
3454 /* Association of ring index with doorbell index and MSIX number */
3455 req.logical_id = cpu_to_le16(map_index);
3456
3457 switch (ring_type) {
3458 case HWRM_RING_ALLOC_TX:
3459 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3460 /* Association of transmit ring with completion ring */
3461 req.cmpl_ring_id =
3462 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3463 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3464 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3465 req.queue_id = cpu_to_le16(ring->queue_id);
3466 break;
3467 case HWRM_RING_ALLOC_RX:
3468 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3469 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3470 break;
3471 case HWRM_RING_ALLOC_AGG:
3472 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3473 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3474 break;
3475 case HWRM_RING_ALLOC_CMPL:
3476 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3477 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3478 if (bp->flags & BNXT_FLAG_USING_MSIX)
3479 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3480 break;
3481 default:
3482 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3483 ring_type);
3484 return -1;
3485 }
3486
3487 mutex_lock(&bp->hwrm_cmd_lock);
3488 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3489 err = le16_to_cpu(resp->error_code);
3490 ring_id = le16_to_cpu(resp->ring_id);
3491 mutex_unlock(&bp->hwrm_cmd_lock);
3492
3493 if (rc || err) {
3494 switch (ring_type) {
3495 case RING_FREE_REQ_RING_TYPE_CMPL:
3496 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3497 rc, err);
3498 return -1;
3499
3500 case RING_FREE_REQ_RING_TYPE_RX:
3501 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3502 rc, err);
3503 return -1;
3504
3505 case RING_FREE_REQ_RING_TYPE_TX:
3506 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3507 rc, err);
3508 return -1;
3509
3510 default:
3511 netdev_err(bp->dev, "Invalid ring\n");
3512 return -1;
3513 }
3514 }
3515 ring->fw_ring_id = ring_id;
3516 return rc;
3517}
3518
3519static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3520{
3521 int i, rc = 0;
3522
Michael Chanedd0c2c2015-12-27 18:19:19 -05003523 for (i = 0; i < bp->cp_nr_rings; i++) {
3524 struct bnxt_napi *bnapi = bp->bnapi[i];
3525 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3526 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003527
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003528 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003529 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3530 INVALID_STATS_CTX_ID);
3531 if (rc)
3532 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003533 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3534 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003535 }
3536
Michael Chanedd0c2c2015-12-27 18:19:19 -05003537 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003538 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003539 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003540 u32 map_idx = txr->bnapi->index;
3541 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003542
Michael Chanb81a90d2016-01-02 23:45:01 -05003543 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3544 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003545 if (rc)
3546 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003547 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003548 }
3549
Michael Chanedd0c2c2015-12-27 18:19:19 -05003550 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003551 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003552 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003553 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003554
Michael Chanb81a90d2016-01-02 23:45:01 -05003555 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3556 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003557 if (rc)
3558 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003559 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003560 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003561 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003562 }
3563
3564 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3565 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003566 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003567 struct bnxt_ring_struct *ring =
3568 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003569 u32 grp_idx = rxr->bnapi->index;
3570 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003571
3572 rc = hwrm_ring_alloc_send_msg(bp, ring,
3573 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003574 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003575 INVALID_STATS_CTX_ID);
3576 if (rc)
3577 goto err_out;
3578
Michael Chanb81a90d2016-01-02 23:45:01 -05003579 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003580 writel(DB_KEY_RX | rxr->rx_agg_prod,
3581 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003582 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003583 }
3584 }
3585err_out:
3586 return rc;
3587}
3588
3589static int hwrm_ring_free_send_msg(struct bnxt *bp,
3590 struct bnxt_ring_struct *ring,
3591 u32 ring_type, int cmpl_ring_id)
3592{
3593 int rc;
3594 struct hwrm_ring_free_input req = {0};
3595 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3596 u16 error_code;
3597
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003598 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003599 req.ring_type = ring_type;
3600 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3601
3602 mutex_lock(&bp->hwrm_cmd_lock);
3603 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3604 error_code = le16_to_cpu(resp->error_code);
3605 mutex_unlock(&bp->hwrm_cmd_lock);
3606
3607 if (rc || error_code) {
3608 switch (ring_type) {
3609 case RING_FREE_REQ_RING_TYPE_CMPL:
3610 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3611 rc);
3612 return rc;
3613 case RING_FREE_REQ_RING_TYPE_RX:
3614 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3615 rc);
3616 return rc;
3617 case RING_FREE_REQ_RING_TYPE_TX:
3618 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3619 rc);
3620 return rc;
3621 default:
3622 netdev_err(bp->dev, "Invalid ring\n");
3623 return -1;
3624 }
3625 }
3626 return 0;
3627}
3628
Michael Chanedd0c2c2015-12-27 18:19:19 -05003629static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003630{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003631 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003632
3633 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003634 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003635
Michael Chanedd0c2c2015-12-27 18:19:19 -05003636 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003637 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003638 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003639 u32 grp_idx = txr->bnapi->index;
3640 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003641
Michael Chanedd0c2c2015-12-27 18:19:19 -05003642 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3643 hwrm_ring_free_send_msg(bp, ring,
3644 RING_FREE_REQ_RING_TYPE_TX,
3645 close_path ? cmpl_ring_id :
3646 INVALID_HW_RING_ID);
3647 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003648 }
3649 }
3650
Michael Chanedd0c2c2015-12-27 18:19:19 -05003651 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003652 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003653 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003654 u32 grp_idx = rxr->bnapi->index;
3655 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003656
Michael Chanedd0c2c2015-12-27 18:19:19 -05003657 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3658 hwrm_ring_free_send_msg(bp, ring,
3659 RING_FREE_REQ_RING_TYPE_RX,
3660 close_path ? cmpl_ring_id :
3661 INVALID_HW_RING_ID);
3662 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003663 bp->grp_info[grp_idx].rx_fw_ring_id =
3664 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003665 }
3666 }
3667
Michael Chanedd0c2c2015-12-27 18:19:19 -05003668 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003669 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003670 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003671 u32 grp_idx = rxr->bnapi->index;
3672 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003673
Michael Chanedd0c2c2015-12-27 18:19:19 -05003674 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3675 hwrm_ring_free_send_msg(bp, ring,
3676 RING_FREE_REQ_RING_TYPE_RX,
3677 close_path ? cmpl_ring_id :
3678 INVALID_HW_RING_ID);
3679 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003680 bp->grp_info[grp_idx].agg_fw_ring_id =
3681 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003682 }
3683 }
3684
Michael Chanedd0c2c2015-12-27 18:19:19 -05003685 for (i = 0; i < bp->cp_nr_rings; i++) {
3686 struct bnxt_napi *bnapi = bp->bnapi[i];
3687 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3688 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003689
Michael Chanedd0c2c2015-12-27 18:19:19 -05003690 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3691 hwrm_ring_free_send_msg(bp, ring,
3692 RING_FREE_REQ_RING_TYPE_CMPL,
3693 INVALID_HW_RING_ID);
3694 ring->fw_ring_id = INVALID_HW_RING_ID;
3695 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003696 }
3697 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003698}
3699
Michael Chanbb053f52016-02-26 04:00:02 -05003700static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3701 u32 buf_tmrs, u16 flags,
3702 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3703{
3704 req->flags = cpu_to_le16(flags);
3705 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3706 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3707 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3708 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3709 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3710 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3711 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3712 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3713}
3714
Michael Chanc0c050c2015-10-22 16:01:17 -04003715int bnxt_hwrm_set_coal(struct bnxt *bp)
3716{
3717 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003718 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3719 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003720 u16 max_buf, max_buf_irq;
3721 u16 buf_tmr, buf_tmr_irq;
3722 u32 flags;
3723
Michael Chandfc9c942016-02-26 04:00:03 -05003724 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3725 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3726 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3727 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003728
Michael Chandfb5b892016-02-26 04:00:01 -05003729 /* Each rx completion (2 records) should be DMAed immediately.
3730 * DMA 1/4 of the completion buffers at a time.
3731 */
3732 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003733 /* max_buf must not be zero */
3734 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003735 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3736 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3737 /* buf timer set to 1/4 of interrupt timer */
3738 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3739 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3740 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003741
3742 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3743
3744 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3745 * if coal_ticks is less than 25 us.
3746 */
Michael Chandfb5b892016-02-26 04:00:01 -05003747 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003748 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3749
Michael Chanbb053f52016-02-26 04:00:02 -05003750 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003751 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3752
3753 /* max_buf must not be zero */
3754 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3755 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3756 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3757 /* buf timer set to 1/4 of interrupt timer */
3758 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3759 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3760 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3761
3762 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3763 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3764 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003765
3766 mutex_lock(&bp->hwrm_cmd_lock);
3767 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003768 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003769
Michael Chandfc9c942016-02-26 04:00:03 -05003770 req = &req_rx;
3771 if (!bnapi->rx_ring)
3772 req = &req_tx;
3773 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3774
3775 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003776 HWRM_CMD_TIMEOUT);
3777 if (rc)
3778 break;
3779 }
3780 mutex_unlock(&bp->hwrm_cmd_lock);
3781 return rc;
3782}
3783
3784static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3785{
3786 int rc = 0, i;
3787 struct hwrm_stat_ctx_free_input req = {0};
3788
3789 if (!bp->bnapi)
3790 return 0;
3791
3792 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3793
3794 mutex_lock(&bp->hwrm_cmd_lock);
3795 for (i = 0; i < bp->cp_nr_rings; i++) {
3796 struct bnxt_napi *bnapi = bp->bnapi[i];
3797 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3798
3799 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3800 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3801
3802 rc = _hwrm_send_message(bp, &req, sizeof(req),
3803 HWRM_CMD_TIMEOUT);
3804 if (rc)
3805 break;
3806
3807 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3808 }
3809 }
3810 mutex_unlock(&bp->hwrm_cmd_lock);
3811 return rc;
3812}
3813
3814static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3815{
3816 int rc = 0, i;
3817 struct hwrm_stat_ctx_alloc_input req = {0};
3818 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3819
3820 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3821
3822 req.update_period_ms = cpu_to_le32(1000);
3823
3824 mutex_lock(&bp->hwrm_cmd_lock);
3825 for (i = 0; i < bp->cp_nr_rings; i++) {
3826 struct bnxt_napi *bnapi = bp->bnapi[i];
3827 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3828
3829 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3830
3831 rc = _hwrm_send_message(bp, &req, sizeof(req),
3832 HWRM_CMD_TIMEOUT);
3833 if (rc)
3834 break;
3835
3836 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3837
3838 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3839 }
3840 mutex_unlock(&bp->hwrm_cmd_lock);
3841 return 0;
3842}
3843
Michael Chancf6645f2016-06-13 02:25:28 -04003844static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
3845{
3846 struct hwrm_func_qcfg_input req = {0};
3847 int rc;
3848
3849 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
3850 req.fid = cpu_to_le16(0xffff);
3851 mutex_lock(&bp->hwrm_cmd_lock);
3852 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3853 if (rc)
3854 goto func_qcfg_exit;
3855
3856#ifdef CONFIG_BNXT_SRIOV
3857 if (BNXT_VF(bp)) {
3858 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
3859 struct bnxt_vf_info *vf = &bp->vf;
3860
3861 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
3862 }
3863#endif
3864
3865func_qcfg_exit:
3866 mutex_unlock(&bp->hwrm_cmd_lock);
3867 return rc;
3868}
3869
Michael Chan4a21b492015-12-27 18:19:26 -05003870int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003871{
3872 int rc = 0;
3873 struct hwrm_func_qcaps_input req = {0};
3874 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3875
3876 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3877 req.fid = cpu_to_le16(0xffff);
3878
3879 mutex_lock(&bp->hwrm_cmd_lock);
3880 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3881 if (rc)
3882 goto hwrm_func_qcaps_exit;
3883
3884 if (BNXT_PF(bp)) {
3885 struct bnxt_pf_info *pf = &bp->pf;
3886
3887 pf->fw_fid = le16_to_cpu(resp->fid);
3888 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003889 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003890 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003891 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3892 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3893 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003894 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003895 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3896 if (!pf->max_hw_ring_grps)
3897 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003898 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3899 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3900 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3901 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3902 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3903 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3904 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3905 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3906 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3907 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3908 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3909 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003910#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003911 struct bnxt_vf_info *vf = &bp->vf;
3912
3913 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003914 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003915 if (is_valid_ether_addr(vf->mac_addr))
3916 /* overwrite netdev dev_adr with admin VF MAC */
3917 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3918 else
3919 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003920
3921 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3922 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3923 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3924 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003925 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3926 if (!vf->max_hw_ring_grps)
3927 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003928 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3929 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3930 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003931#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003932 }
3933
3934 bp->tx_push_thresh = 0;
3935 if (resp->flags &
3936 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3937 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3938
3939hwrm_func_qcaps_exit:
3940 mutex_unlock(&bp->hwrm_cmd_lock);
3941 return rc;
3942}
3943
3944static int bnxt_hwrm_func_reset(struct bnxt *bp)
3945{
3946 struct hwrm_func_reset_input req = {0};
3947
3948 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3949 req.enables = 0;
3950
3951 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3952}
3953
3954static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3955{
3956 int rc = 0;
3957 struct hwrm_queue_qportcfg_input req = {0};
3958 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3959 u8 i, *qptr;
3960
3961 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3962
3963 mutex_lock(&bp->hwrm_cmd_lock);
3964 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3965 if (rc)
3966 goto qportcfg_exit;
3967
3968 if (!resp->max_configurable_queues) {
3969 rc = -EINVAL;
3970 goto qportcfg_exit;
3971 }
3972 bp->max_tc = resp->max_configurable_queues;
3973 if (bp->max_tc > BNXT_MAX_QUEUE)
3974 bp->max_tc = BNXT_MAX_QUEUE;
3975
3976 qptr = &resp->queue_id0;
3977 for (i = 0; i < bp->max_tc; i++) {
3978 bp->q_info[i].queue_id = *qptr++;
3979 bp->q_info[i].queue_profile = *qptr++;
3980 }
3981
3982qportcfg_exit:
3983 mutex_unlock(&bp->hwrm_cmd_lock);
3984 return rc;
3985}
3986
3987static int bnxt_hwrm_ver_get(struct bnxt *bp)
3988{
3989 int rc;
3990 struct hwrm_ver_get_input req = {0};
3991 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3992
Michael Chane6ef2692016-03-28 19:46:05 -04003993 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04003994 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3995 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3996 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3997 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3998 mutex_lock(&bp->hwrm_cmd_lock);
3999 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4000 if (rc)
4001 goto hwrm_ver_get_exit;
4002
4003 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4004
Michael Chan11f15ed2016-04-05 14:08:55 -04004005 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4006 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004007 if (resp->hwrm_intf_maj < 1) {
4008 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004009 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004010 resp->hwrm_intf_upd);
4011 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004012 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004013 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004014 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4015 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4016
Michael Chanff4fe812016-02-26 04:00:04 -05004017 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4018 if (!bp->hwrm_cmd_timeout)
4019 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4020
Michael Chane6ef2692016-03-28 19:46:05 -04004021 if (resp->hwrm_intf_maj >= 1)
4022 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4023
Michael Chanc0c050c2015-10-22 16:01:17 -04004024hwrm_ver_get_exit:
4025 mutex_unlock(&bp->hwrm_cmd_lock);
4026 return rc;
4027}
4028
Michael Chan3bdf56c2016-03-07 15:38:45 -05004029static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4030{
4031 int rc;
4032 struct bnxt_pf_info *pf = &bp->pf;
4033 struct hwrm_port_qstats_input req = {0};
4034
4035 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4036 return 0;
4037
4038 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4039 req.port_id = cpu_to_le16(pf->port_id);
4040 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4041 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4042 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4043 return rc;
4044}
4045
Michael Chanc0c050c2015-10-22 16:01:17 -04004046static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4047{
4048 if (bp->vxlan_port_cnt) {
4049 bnxt_hwrm_tunnel_dst_port_free(
4050 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4051 }
4052 bp->vxlan_port_cnt = 0;
4053 if (bp->nge_port_cnt) {
4054 bnxt_hwrm_tunnel_dst_port_free(
4055 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4056 }
4057 bp->nge_port_cnt = 0;
4058}
4059
4060static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4061{
4062 int rc, i;
4063 u32 tpa_flags = 0;
4064
4065 if (set_tpa)
4066 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4067 for (i = 0; i < bp->nr_vnics; i++) {
4068 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4069 if (rc) {
4070 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4071 rc, i);
4072 return rc;
4073 }
4074 }
4075 return 0;
4076}
4077
4078static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4079{
4080 int i;
4081
4082 for (i = 0; i < bp->nr_vnics; i++)
4083 bnxt_hwrm_vnic_set_rss(bp, i, false);
4084}
4085
4086static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4087 bool irq_re_init)
4088{
4089 if (bp->vnic_info) {
4090 bnxt_hwrm_clear_vnic_filter(bp);
4091 /* clear all RSS setting before free vnic ctx */
4092 bnxt_hwrm_clear_vnic_rss(bp);
4093 bnxt_hwrm_vnic_ctx_free(bp);
4094 /* before free the vnic, undo the vnic tpa settings */
4095 if (bp->flags & BNXT_FLAG_TPA)
4096 bnxt_set_tpa(bp, false);
4097 bnxt_hwrm_vnic_free(bp);
4098 }
4099 bnxt_hwrm_ring_free(bp, close_path);
4100 bnxt_hwrm_ring_grp_free(bp);
4101 if (irq_re_init) {
4102 bnxt_hwrm_stat_ctx_free(bp);
4103 bnxt_hwrm_free_tunnel_ports(bp);
4104 }
4105}
4106
4107static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4108{
4109 int rc;
4110
4111 /* allocate context for vnic */
4112 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4113 if (rc) {
4114 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4115 vnic_id, rc);
4116 goto vnic_setup_err;
4117 }
4118 bp->rsscos_nr_ctxs++;
4119
4120 /* configure default vnic, ring grp */
4121 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4122 if (rc) {
4123 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4124 vnic_id, rc);
4125 goto vnic_setup_err;
4126 }
4127
4128 /* Enable RSS hashing on vnic */
4129 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4130 if (rc) {
4131 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4132 vnic_id, rc);
4133 goto vnic_setup_err;
4134 }
4135
4136 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4137 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4138 if (rc) {
4139 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4140 vnic_id, rc);
4141 }
4142 }
4143
4144vnic_setup_err:
4145 return rc;
4146}
4147
4148static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4149{
4150#ifdef CONFIG_RFS_ACCEL
4151 int i, rc = 0;
4152
4153 for (i = 0; i < bp->rx_nr_rings; i++) {
4154 u16 vnic_id = i + 1;
4155 u16 ring_id = i;
4156
4157 if (vnic_id >= bp->nr_vnics)
4158 break;
4159
4160 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004161 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004162 if (rc) {
4163 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4164 vnic_id, rc);
4165 break;
4166 }
4167 rc = bnxt_setup_vnic(bp, vnic_id);
4168 if (rc)
4169 break;
4170 }
4171 return rc;
4172#else
4173 return 0;
4174#endif
4175}
4176
Michael Chanb664f002015-12-02 01:54:08 -05004177static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004178static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004179
Michael Chanc0c050c2015-10-22 16:01:17 -04004180static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4181{
Michael Chan7d2837d2016-05-04 16:56:44 -04004182 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004183 int rc = 0;
4184
4185 if (irq_re_init) {
4186 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4187 if (rc) {
4188 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4189 rc);
4190 goto err_out;
4191 }
4192 }
4193
4194 rc = bnxt_hwrm_ring_alloc(bp);
4195 if (rc) {
4196 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4197 goto err_out;
4198 }
4199
4200 rc = bnxt_hwrm_ring_grp_alloc(bp);
4201 if (rc) {
4202 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4203 goto err_out;
4204 }
4205
4206 /* default vnic 0 */
4207 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4208 if (rc) {
4209 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4210 goto err_out;
4211 }
4212
4213 rc = bnxt_setup_vnic(bp, 0);
4214 if (rc)
4215 goto err_out;
4216
4217 if (bp->flags & BNXT_FLAG_RFS) {
4218 rc = bnxt_alloc_rfs_vnics(bp);
4219 if (rc)
4220 goto err_out;
4221 }
4222
4223 if (bp->flags & BNXT_FLAG_TPA) {
4224 rc = bnxt_set_tpa(bp, true);
4225 if (rc)
4226 goto err_out;
4227 }
4228
4229 if (BNXT_VF(bp))
4230 bnxt_update_vf_mac(bp);
4231
4232 /* Filter for default vnic 0 */
4233 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4234 if (rc) {
4235 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4236 goto err_out;
4237 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004238 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004239
Michael Chan7d2837d2016-05-04 16:56:44 -04004240 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004241
4242 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004243 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4244
4245 if (bp->dev->flags & IFF_ALLMULTI) {
4246 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4247 vnic->mc_list_count = 0;
4248 } else {
4249 u32 mask = 0;
4250
4251 bnxt_mc_list_updated(bp, &mask);
4252 vnic->rx_mask |= mask;
4253 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004254
Michael Chanb664f002015-12-02 01:54:08 -05004255 rc = bnxt_cfg_rx_mode(bp);
4256 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004257 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004258
4259 rc = bnxt_hwrm_set_coal(bp);
4260 if (rc)
4261 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4262 rc);
4263
Michael Chancf6645f2016-06-13 02:25:28 -04004264 if (BNXT_VF(bp)) {
4265 bnxt_hwrm_func_qcfg(bp);
4266 netdev_update_features(bp->dev);
4267 }
4268
Michael Chanc0c050c2015-10-22 16:01:17 -04004269 return 0;
4270
4271err_out:
4272 bnxt_hwrm_resource_free(bp, 0, true);
4273
4274 return rc;
4275}
4276
4277static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4278{
4279 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4280 return 0;
4281}
4282
4283static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4284{
4285 bnxt_init_rx_rings(bp);
4286 bnxt_init_tx_rings(bp);
4287 bnxt_init_ring_grps(bp, irq_re_init);
4288 bnxt_init_vnics(bp);
4289
4290 return bnxt_init_chip(bp, irq_re_init);
4291}
4292
4293static void bnxt_disable_int(struct bnxt *bp)
4294{
4295 int i;
4296
4297 if (!bp->bnapi)
4298 return;
4299
4300 for (i = 0; i < bp->cp_nr_rings; i++) {
4301 struct bnxt_napi *bnapi = bp->bnapi[i];
4302 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4303
4304 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4305 }
4306}
4307
4308static void bnxt_enable_int(struct bnxt *bp)
4309{
4310 int i;
4311
4312 atomic_set(&bp->intr_sem, 0);
4313 for (i = 0; i < bp->cp_nr_rings; i++) {
4314 struct bnxt_napi *bnapi = bp->bnapi[i];
4315 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4316
4317 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4318 }
4319}
4320
4321static int bnxt_set_real_num_queues(struct bnxt *bp)
4322{
4323 int rc;
4324 struct net_device *dev = bp->dev;
4325
4326 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4327 if (rc)
4328 return rc;
4329
4330 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4331 if (rc)
4332 return rc;
4333
4334#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004335 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004336 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004337#endif
4338
4339 return rc;
4340}
4341
Michael Chan6e6c5a52016-01-02 23:45:02 -05004342static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4343 bool shared)
4344{
4345 int _rx = *rx, _tx = *tx;
4346
4347 if (shared) {
4348 *rx = min_t(int, _rx, max);
4349 *tx = min_t(int, _tx, max);
4350 } else {
4351 if (max < 2)
4352 return -ENOMEM;
4353
4354 while (_rx + _tx > max) {
4355 if (_rx > _tx && _rx > 1)
4356 _rx--;
4357 else if (_tx > 1)
4358 _tx--;
4359 }
4360 *rx = _rx;
4361 *tx = _tx;
4362 }
4363 return 0;
4364}
4365
Michael Chanc0c050c2015-10-22 16:01:17 -04004366static int bnxt_setup_msix(struct bnxt *bp)
4367{
4368 struct msix_entry *msix_ent;
4369 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004370 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004371 const int len = sizeof(bp->irq_tbl[0].name);
4372
4373 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4374 total_vecs = bp->cp_nr_rings;
4375
4376 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4377 if (!msix_ent)
4378 return -ENOMEM;
4379
4380 for (i = 0; i < total_vecs; i++) {
4381 msix_ent[i].entry = i;
4382 msix_ent[i].vector = 0;
4383 }
4384
Michael Chan01657bc2016-01-02 23:45:03 -05004385 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4386 min = 2;
4387
4388 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004389 if (total_vecs < 0) {
4390 rc = -ENODEV;
4391 goto msix_setup_exit;
4392 }
4393
4394 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4395 if (bp->irq_tbl) {
4396 int tcs;
4397
4398 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004399 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004400 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004401 if (rc)
4402 goto msix_setup_exit;
4403
Michael Chanc0c050c2015-10-22 16:01:17 -04004404 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4405 tcs = netdev_get_num_tc(dev);
4406 if (tcs > 1) {
4407 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4408 if (bp->tx_nr_rings_per_tc == 0) {
4409 netdev_reset_tc(dev);
4410 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4411 } else {
4412 int i, off, count;
4413
4414 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4415 for (i = 0; i < tcs; i++) {
4416 count = bp->tx_nr_rings_per_tc;
4417 off = i * count;
4418 netdev_set_tc_queue(dev, i, count, off);
4419 }
4420 }
4421 }
Michael Chan01657bc2016-01-02 23:45:03 -05004422 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004423
4424 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004425 char *attr;
4426
Michael Chanc0c050c2015-10-22 16:01:17 -04004427 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004428 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4429 attr = "TxRx";
4430 else if (i < bp->rx_nr_rings)
4431 attr = "rx";
4432 else
4433 attr = "tx";
4434
Michael Chanc0c050c2015-10-22 16:01:17 -04004435 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004436 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004437 bp->irq_tbl[i].handler = bnxt_msix;
4438 }
4439 rc = bnxt_set_real_num_queues(bp);
4440 if (rc)
4441 goto msix_setup_exit;
4442 } else {
4443 rc = -ENOMEM;
4444 goto msix_setup_exit;
4445 }
4446 bp->flags |= BNXT_FLAG_USING_MSIX;
4447 kfree(msix_ent);
4448 return 0;
4449
4450msix_setup_exit:
4451 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4452 pci_disable_msix(bp->pdev);
4453 kfree(msix_ent);
4454 return rc;
4455}
4456
4457static int bnxt_setup_inta(struct bnxt *bp)
4458{
4459 int rc;
4460 const int len = sizeof(bp->irq_tbl[0].name);
4461
4462 if (netdev_get_num_tc(bp->dev))
4463 netdev_reset_tc(bp->dev);
4464
4465 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4466 if (!bp->irq_tbl) {
4467 rc = -ENOMEM;
4468 return rc;
4469 }
4470 bp->rx_nr_rings = 1;
4471 bp->tx_nr_rings = 1;
4472 bp->cp_nr_rings = 1;
4473 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004474 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004475 bp->irq_tbl[0].vector = bp->pdev->irq;
4476 snprintf(bp->irq_tbl[0].name, len,
4477 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4478 bp->irq_tbl[0].handler = bnxt_inta;
4479 rc = bnxt_set_real_num_queues(bp);
4480 return rc;
4481}
4482
4483static int bnxt_setup_int_mode(struct bnxt *bp)
4484{
4485 int rc = 0;
4486
4487 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4488 rc = bnxt_setup_msix(bp);
4489
Michael Chan1fa72e22016-04-25 02:30:49 -04004490 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004491 /* fallback to INTA */
4492 rc = bnxt_setup_inta(bp);
4493 }
4494 return rc;
4495}
4496
4497static void bnxt_free_irq(struct bnxt *bp)
4498{
4499 struct bnxt_irq *irq;
4500 int i;
4501
4502#ifdef CONFIG_RFS_ACCEL
4503 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4504 bp->dev->rx_cpu_rmap = NULL;
4505#endif
4506 if (!bp->irq_tbl)
4507 return;
4508
4509 for (i = 0; i < bp->cp_nr_rings; i++) {
4510 irq = &bp->irq_tbl[i];
4511 if (irq->requested)
4512 free_irq(irq->vector, bp->bnapi[i]);
4513 irq->requested = 0;
4514 }
4515 if (bp->flags & BNXT_FLAG_USING_MSIX)
4516 pci_disable_msix(bp->pdev);
4517 kfree(bp->irq_tbl);
4518 bp->irq_tbl = NULL;
4519}
4520
4521static int bnxt_request_irq(struct bnxt *bp)
4522{
Michael Chanb81a90d2016-01-02 23:45:01 -05004523 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004524 unsigned long flags = 0;
4525#ifdef CONFIG_RFS_ACCEL
4526 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4527#endif
4528
4529 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4530 flags = IRQF_SHARED;
4531
Michael Chanb81a90d2016-01-02 23:45:01 -05004532 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004533 struct bnxt_irq *irq = &bp->irq_tbl[i];
4534#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004535 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004536 rc = irq_cpu_rmap_add(rmap, irq->vector);
4537 if (rc)
4538 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004539 j);
4540 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004541 }
4542#endif
4543 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4544 bp->bnapi[i]);
4545 if (rc)
4546 break;
4547
4548 irq->requested = 1;
4549 }
4550 return rc;
4551}
4552
4553static void bnxt_del_napi(struct bnxt *bp)
4554{
4555 int i;
4556
4557 if (!bp->bnapi)
4558 return;
4559
4560 for (i = 0; i < bp->cp_nr_rings; i++) {
4561 struct bnxt_napi *bnapi = bp->bnapi[i];
4562
4563 napi_hash_del(&bnapi->napi);
4564 netif_napi_del(&bnapi->napi);
4565 }
4566}
4567
4568static void bnxt_init_napi(struct bnxt *bp)
4569{
4570 int i;
4571 struct bnxt_napi *bnapi;
4572
4573 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4574 for (i = 0; i < bp->cp_nr_rings; i++) {
4575 bnapi = bp->bnapi[i];
4576 netif_napi_add(bp->dev, &bnapi->napi,
4577 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004578 }
4579 } else {
4580 bnapi = bp->bnapi[0];
4581 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004582 }
4583}
4584
4585static void bnxt_disable_napi(struct bnxt *bp)
4586{
4587 int i;
4588
4589 if (!bp->bnapi)
4590 return;
4591
4592 for (i = 0; i < bp->cp_nr_rings; i++) {
4593 napi_disable(&bp->bnapi[i]->napi);
4594 bnxt_disable_poll(bp->bnapi[i]);
4595 }
4596}
4597
4598static void bnxt_enable_napi(struct bnxt *bp)
4599{
4600 int i;
4601
4602 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004603 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004604 bnxt_enable_poll(bp->bnapi[i]);
4605 napi_enable(&bp->bnapi[i]->napi);
4606 }
4607}
4608
4609static void bnxt_tx_disable(struct bnxt *bp)
4610{
4611 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004612 struct bnxt_tx_ring_info *txr;
4613 struct netdev_queue *txq;
4614
Michael Chanb6ab4b02016-01-02 23:44:59 -05004615 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004616 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004617 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004618 txq = netdev_get_tx_queue(bp->dev, i);
4619 __netif_tx_lock(txq, smp_processor_id());
4620 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4621 __netif_tx_unlock(txq);
4622 }
4623 }
4624 /* Stop all TX queues */
4625 netif_tx_disable(bp->dev);
4626 netif_carrier_off(bp->dev);
4627}
4628
4629static void bnxt_tx_enable(struct bnxt *bp)
4630{
4631 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004632 struct bnxt_tx_ring_info *txr;
4633 struct netdev_queue *txq;
4634
4635 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004636 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004637 txq = netdev_get_tx_queue(bp->dev, i);
4638 txr->dev_state = 0;
4639 }
4640 netif_tx_wake_all_queues(bp->dev);
4641 if (bp->link_info.link_up)
4642 netif_carrier_on(bp->dev);
4643}
4644
4645static void bnxt_report_link(struct bnxt *bp)
4646{
4647 if (bp->link_info.link_up) {
4648 const char *duplex;
4649 const char *flow_ctrl;
4650 u16 speed;
4651
4652 netif_carrier_on(bp->dev);
4653 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4654 duplex = "full";
4655 else
4656 duplex = "half";
4657 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4658 flow_ctrl = "ON - receive & transmit";
4659 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4660 flow_ctrl = "ON - transmit";
4661 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4662 flow_ctrl = "ON - receive";
4663 else
4664 flow_ctrl = "none";
4665 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4666 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4667 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004668 if (bp->flags & BNXT_FLAG_EEE_CAP)
4669 netdev_info(bp->dev, "EEE is %s\n",
4670 bp->eee.eee_active ? "active" :
4671 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004672 } else {
4673 netif_carrier_off(bp->dev);
4674 netdev_err(bp->dev, "NIC Link is Down\n");
4675 }
4676}
4677
Michael Chan170ce012016-04-05 14:08:57 -04004678static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4679{
4680 int rc = 0;
4681 struct hwrm_port_phy_qcaps_input req = {0};
4682 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4683
4684 if (bp->hwrm_spec_code < 0x10201)
4685 return 0;
4686
4687 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4688
4689 mutex_lock(&bp->hwrm_cmd_lock);
4690 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4691 if (rc)
4692 goto hwrm_phy_qcaps_exit;
4693
4694 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4695 struct ethtool_eee *eee = &bp->eee;
4696 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4697
4698 bp->flags |= BNXT_FLAG_EEE_CAP;
4699 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4700 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4701 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4702 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4703 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4704 }
4705
4706hwrm_phy_qcaps_exit:
4707 mutex_unlock(&bp->hwrm_cmd_lock);
4708 return rc;
4709}
4710
Michael Chanc0c050c2015-10-22 16:01:17 -04004711static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4712{
4713 int rc = 0;
4714 struct bnxt_link_info *link_info = &bp->link_info;
4715 struct hwrm_port_phy_qcfg_input req = {0};
4716 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4717 u8 link_up = link_info->link_up;
4718
4719 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4720
4721 mutex_lock(&bp->hwrm_cmd_lock);
4722 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4723 if (rc) {
4724 mutex_unlock(&bp->hwrm_cmd_lock);
4725 return rc;
4726 }
4727
4728 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4729 link_info->phy_link_status = resp->link;
4730 link_info->duplex = resp->duplex;
4731 link_info->pause = resp->pause;
4732 link_info->auto_mode = resp->auto_mode;
4733 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004734 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004735 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004736 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004737 if (link_info->phy_link_status == BNXT_LINK_LINK)
4738 link_info->link_speed = le16_to_cpu(resp->link_speed);
4739 else
4740 link_info->link_speed = 0;
4741 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004742 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4743 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004744 link_info->lp_auto_link_speeds =
4745 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004746 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4747 link_info->phy_ver[0] = resp->phy_maj;
4748 link_info->phy_ver[1] = resp->phy_min;
4749 link_info->phy_ver[2] = resp->phy_bld;
4750 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004751 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004752 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004753 link_info->phy_addr = resp->eee_config_phy_addr &
4754 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04004755 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04004756
Michael Chan170ce012016-04-05 14:08:57 -04004757 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4758 struct ethtool_eee *eee = &bp->eee;
4759 u16 fw_speeds;
4760
4761 eee->eee_active = 0;
4762 if (resp->eee_config_phy_addr &
4763 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4764 eee->eee_active = 1;
4765 fw_speeds = le16_to_cpu(
4766 resp->link_partner_adv_eee_link_speed_mask);
4767 eee->lp_advertised =
4768 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4769 }
4770
4771 /* Pull initial EEE config */
4772 if (!chng_link_state) {
4773 if (resp->eee_config_phy_addr &
4774 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4775 eee->eee_enabled = 1;
4776
4777 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4778 eee->advertised =
4779 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4780
4781 if (resp->eee_config_phy_addr &
4782 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4783 __le32 tmr;
4784
4785 eee->tx_lpi_enabled = 1;
4786 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4787 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4788 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4789 }
4790 }
4791 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004792 /* TODO: need to add more logic to report VF link */
4793 if (chng_link_state) {
4794 if (link_info->phy_link_status == BNXT_LINK_LINK)
4795 link_info->link_up = 1;
4796 else
4797 link_info->link_up = 0;
4798 if (link_up != link_info->link_up)
4799 bnxt_report_link(bp);
4800 } else {
4801 /* alwasy link down if not require to update link state */
4802 link_info->link_up = 0;
4803 }
4804 mutex_unlock(&bp->hwrm_cmd_lock);
4805 return 0;
4806}
4807
Michael Chan10289be2016-05-15 03:04:49 -04004808static void bnxt_get_port_module_status(struct bnxt *bp)
4809{
4810 struct bnxt_link_info *link_info = &bp->link_info;
4811 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
4812 u8 module_status;
4813
4814 if (bnxt_update_link(bp, true))
4815 return;
4816
4817 module_status = link_info->module_status;
4818 switch (module_status) {
4819 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
4820 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
4821 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
4822 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
4823 bp->pf.port_id);
4824 if (bp->hwrm_spec_code >= 0x10201) {
4825 netdev_warn(bp->dev, "Module part number %s\n",
4826 resp->phy_vendor_partnumber);
4827 }
4828 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
4829 netdev_warn(bp->dev, "TX is disabled\n");
4830 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
4831 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
4832 }
4833}
4834
Michael Chanc0c050c2015-10-22 16:01:17 -04004835static void
4836bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4837{
4838 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004839 if (bp->hwrm_spec_code >= 0x10201)
4840 req->auto_pause =
4841 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004842 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4843 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4844 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004845 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004846 req->enables |=
4847 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4848 } else {
4849 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4850 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4851 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4852 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4853 req->enables |=
4854 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004855 if (bp->hwrm_spec_code >= 0x10201) {
4856 req->auto_pause = req->force_pause;
4857 req->enables |= cpu_to_le32(
4858 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4859 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004860 }
4861}
4862
4863static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4864 struct hwrm_port_phy_cfg_input *req)
4865{
4866 u8 autoneg = bp->link_info.autoneg;
4867 u16 fw_link_speed = bp->link_info.req_link_speed;
4868 u32 advertising = bp->link_info.advertising;
4869
4870 if (autoneg & BNXT_AUTONEG_SPEED) {
4871 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004872 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004873
4874 req->enables |= cpu_to_le32(
4875 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4876 req->auto_link_speed_mask = cpu_to_le16(advertising);
4877
4878 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4879 req->flags |=
4880 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4881 } else {
4882 req->force_link_speed = cpu_to_le16(fw_link_speed);
4883 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4884 }
4885
Michael Chanc0c050c2015-10-22 16:01:17 -04004886 /* tell chimp that the setting takes effect immediately */
4887 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4888}
4889
4890int bnxt_hwrm_set_pause(struct bnxt *bp)
4891{
4892 struct hwrm_port_phy_cfg_input req = {0};
4893 int rc;
4894
4895 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4896 bnxt_hwrm_set_pause_common(bp, &req);
4897
4898 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4899 bp->link_info.force_link_chng)
4900 bnxt_hwrm_set_link_common(bp, &req);
4901
4902 mutex_lock(&bp->hwrm_cmd_lock);
4903 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4904 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4905 /* since changing of pause setting doesn't trigger any link
4906 * change event, the driver needs to update the current pause
4907 * result upon successfully return of the phy_cfg command
4908 */
4909 bp->link_info.pause =
4910 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4911 bp->link_info.auto_pause_setting = 0;
4912 if (!bp->link_info.force_link_chng)
4913 bnxt_report_link(bp);
4914 }
4915 bp->link_info.force_link_chng = false;
4916 mutex_unlock(&bp->hwrm_cmd_lock);
4917 return rc;
4918}
4919
Michael Chan939f7f02016-04-05 14:08:58 -04004920static void bnxt_hwrm_set_eee(struct bnxt *bp,
4921 struct hwrm_port_phy_cfg_input *req)
4922{
4923 struct ethtool_eee *eee = &bp->eee;
4924
4925 if (eee->eee_enabled) {
4926 u16 eee_speeds;
4927 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4928
4929 if (eee->tx_lpi_enabled)
4930 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4931 else
4932 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4933
4934 req->flags |= cpu_to_le32(flags);
4935 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4936 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4937 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4938 } else {
4939 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4940 }
4941}
4942
4943int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004944{
4945 struct hwrm_port_phy_cfg_input req = {0};
4946
4947 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4948 if (set_pause)
4949 bnxt_hwrm_set_pause_common(bp, &req);
4950
4951 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004952
4953 if (set_eee)
4954 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004955 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4956}
4957
Michael Chan33f7d552016-04-11 04:11:12 -04004958static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4959{
4960 struct hwrm_port_phy_cfg_input req = {0};
4961
4962 if (BNXT_VF(bp))
4963 return 0;
4964
4965 if (pci_num_vf(bp->pdev))
4966 return 0;
4967
4968 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4969 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4970 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4971}
4972
Michael Chan939f7f02016-04-05 14:08:58 -04004973static bool bnxt_eee_config_ok(struct bnxt *bp)
4974{
4975 struct ethtool_eee *eee = &bp->eee;
4976 struct bnxt_link_info *link_info = &bp->link_info;
4977
4978 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4979 return true;
4980
4981 if (eee->eee_enabled) {
4982 u32 advertising =
4983 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
4984
4985 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4986 eee->eee_enabled = 0;
4987 return false;
4988 }
4989 if (eee->advertised & ~advertising) {
4990 eee->advertised = advertising & eee->supported;
4991 return false;
4992 }
4993 }
4994 return true;
4995}
4996
Michael Chanc0c050c2015-10-22 16:01:17 -04004997static int bnxt_update_phy_setting(struct bnxt *bp)
4998{
4999 int rc;
5000 bool update_link = false;
5001 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005002 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005003 struct bnxt_link_info *link_info = &bp->link_info;
5004
5005 rc = bnxt_update_link(bp, true);
5006 if (rc) {
5007 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5008 rc);
5009 return rc;
5010 }
5011 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005012 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5013 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005014 update_pause = true;
5015 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5016 link_info->force_pause_setting != link_info->req_flow_ctrl)
5017 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005018 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5019 if (BNXT_AUTO_MODE(link_info->auto_mode))
5020 update_link = true;
5021 if (link_info->req_link_speed != link_info->force_link_speed)
5022 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005023 if (link_info->req_duplex != link_info->duplex_setting)
5024 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005025 } else {
5026 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5027 update_link = true;
5028 if (link_info->advertising != link_info->auto_link_speeds)
5029 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005030 }
5031
Michael Chan939f7f02016-04-05 14:08:58 -04005032 if (!bnxt_eee_config_ok(bp))
5033 update_eee = true;
5034
Michael Chanc0c050c2015-10-22 16:01:17 -04005035 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005036 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005037 else if (update_pause)
5038 rc = bnxt_hwrm_set_pause(bp);
5039 if (rc) {
5040 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5041 rc);
5042 return rc;
5043 }
5044
5045 return rc;
5046}
5047
Jeffrey Huang11809492015-11-05 16:25:49 -05005048/* Common routine to pre-map certain register block to different GRC window.
5049 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5050 * in PF and 3 windows in VF that can be customized to map in different
5051 * register blocks.
5052 */
5053static void bnxt_preset_reg_win(struct bnxt *bp)
5054{
5055 if (BNXT_PF(bp)) {
5056 /* CAG registers map to GRC window #4 */
5057 writel(BNXT_CAG_REG_BASE,
5058 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5059 }
5060}
5061
Michael Chanc0c050c2015-10-22 16:01:17 -04005062static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5063{
5064 int rc = 0;
5065
Jeffrey Huang11809492015-11-05 16:25:49 -05005066 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005067 netif_carrier_off(bp->dev);
5068 if (irq_re_init) {
5069 rc = bnxt_setup_int_mode(bp);
5070 if (rc) {
5071 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5072 rc);
5073 return rc;
5074 }
5075 }
5076 if ((bp->flags & BNXT_FLAG_RFS) &&
5077 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5078 /* disable RFS if falling back to INTA */
5079 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5080 bp->flags &= ~BNXT_FLAG_RFS;
5081 }
5082
5083 rc = bnxt_alloc_mem(bp, irq_re_init);
5084 if (rc) {
5085 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5086 goto open_err_free_mem;
5087 }
5088
5089 if (irq_re_init) {
5090 bnxt_init_napi(bp);
5091 rc = bnxt_request_irq(bp);
5092 if (rc) {
5093 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5094 goto open_err;
5095 }
5096 }
5097
5098 bnxt_enable_napi(bp);
5099
5100 rc = bnxt_init_nic(bp, irq_re_init);
5101 if (rc) {
5102 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5103 goto open_err;
5104 }
5105
5106 if (link_re_init) {
5107 rc = bnxt_update_phy_setting(bp);
5108 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005109 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005110 }
5111
5112 if (irq_re_init) {
5113#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
5114 vxlan_get_rx_port(bp->dev);
5115#endif
5116 if (!bnxt_hwrm_tunnel_dst_port_alloc(
5117 bp, htons(0x17c1),
5118 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
5119 bp->nge_port_cnt = 1;
5120 }
5121
Michael Chancaefe522015-12-09 19:35:42 -05005122 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005123 bnxt_enable_int(bp);
5124 /* Enable TX queues */
5125 bnxt_tx_enable(bp);
5126 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005127 /* Poll link status and check for SFP+ module status */
5128 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005129
5130 return 0;
5131
5132open_err:
5133 bnxt_disable_napi(bp);
5134 bnxt_del_napi(bp);
5135
5136open_err_free_mem:
5137 bnxt_free_skbs(bp);
5138 bnxt_free_irq(bp);
5139 bnxt_free_mem(bp, true);
5140 return rc;
5141}
5142
5143/* rtnl_lock held */
5144int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5145{
5146 int rc = 0;
5147
5148 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5149 if (rc) {
5150 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5151 dev_close(bp->dev);
5152 }
5153 return rc;
5154}
5155
5156static int bnxt_open(struct net_device *dev)
5157{
5158 struct bnxt *bp = netdev_priv(dev);
5159 int rc = 0;
5160
5161 rc = bnxt_hwrm_func_reset(bp);
5162 if (rc) {
5163 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5164 rc);
5165 rc = -1;
5166 return rc;
5167 }
5168 return __bnxt_open_nic(bp, true, true);
5169}
5170
5171static void bnxt_disable_int_sync(struct bnxt *bp)
5172{
5173 int i;
5174
5175 atomic_inc(&bp->intr_sem);
5176 if (!netif_running(bp->dev))
5177 return;
5178
5179 bnxt_disable_int(bp);
5180 for (i = 0; i < bp->cp_nr_rings; i++)
5181 synchronize_irq(bp->irq_tbl[i].vector);
5182}
5183
5184int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5185{
5186 int rc = 0;
5187
5188#ifdef CONFIG_BNXT_SRIOV
5189 if (bp->sriov_cfg) {
5190 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5191 !bp->sriov_cfg,
5192 BNXT_SRIOV_CFG_WAIT_TMO);
5193 if (rc)
5194 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5195 }
5196#endif
5197 /* Change device state to avoid TX queue wake up's */
5198 bnxt_tx_disable(bp);
5199
Michael Chancaefe522015-12-09 19:35:42 -05005200 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005201 smp_mb__after_atomic();
5202 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5203 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005204
5205 /* Flush rings before disabling interrupts */
5206 bnxt_shutdown_nic(bp, irq_re_init);
5207
5208 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5209
5210 bnxt_disable_napi(bp);
5211 bnxt_disable_int_sync(bp);
5212 del_timer_sync(&bp->timer);
5213 bnxt_free_skbs(bp);
5214
5215 if (irq_re_init) {
5216 bnxt_free_irq(bp);
5217 bnxt_del_napi(bp);
5218 }
5219 bnxt_free_mem(bp, irq_re_init);
5220 return rc;
5221}
5222
5223static int bnxt_close(struct net_device *dev)
5224{
5225 struct bnxt *bp = netdev_priv(dev);
5226
5227 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005228 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005229 return 0;
5230}
5231
5232/* rtnl_lock held */
5233static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5234{
5235 switch (cmd) {
5236 case SIOCGMIIPHY:
5237 /* fallthru */
5238 case SIOCGMIIREG: {
5239 if (!netif_running(dev))
5240 return -EAGAIN;
5241
5242 return 0;
5243 }
5244
5245 case SIOCSMIIREG:
5246 if (!netif_running(dev))
5247 return -EAGAIN;
5248
5249 return 0;
5250
5251 default:
5252 /* do nothing */
5253 break;
5254 }
5255 return -EOPNOTSUPP;
5256}
5257
5258static struct rtnl_link_stats64 *
5259bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5260{
5261 u32 i;
5262 struct bnxt *bp = netdev_priv(dev);
5263
5264 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5265
5266 if (!bp->bnapi)
5267 return stats;
5268
5269 /* TODO check if we need to synchronize with bnxt_close path */
5270 for (i = 0; i < bp->cp_nr_rings; i++) {
5271 struct bnxt_napi *bnapi = bp->bnapi[i];
5272 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5273 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5274
5275 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5276 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5277 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5278
5279 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5280 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5281 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5282
5283 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5284 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5285 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5286
5287 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5288 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5289 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5290
5291 stats->rx_missed_errors +=
5292 le64_to_cpu(hw_stats->rx_discard_pkts);
5293
5294 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5295
Michael Chanc0c050c2015-10-22 16:01:17 -04005296 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5297 }
5298
Michael Chan9947f832016-03-07 15:38:46 -05005299 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5300 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5301 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5302
5303 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5304 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5305 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5306 le64_to_cpu(rx->rx_ovrsz_frames) +
5307 le64_to_cpu(rx->rx_runt_frames);
5308 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5309 le64_to_cpu(rx->rx_jbr_frames);
5310 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5311 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5312 stats->tx_errors = le64_to_cpu(tx->tx_err);
5313 }
5314
Michael Chanc0c050c2015-10-22 16:01:17 -04005315 return stats;
5316}
5317
5318static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5319{
5320 struct net_device *dev = bp->dev;
5321 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5322 struct netdev_hw_addr *ha;
5323 u8 *haddr;
5324 int mc_count = 0;
5325 bool update = false;
5326 int off = 0;
5327
5328 netdev_for_each_mc_addr(ha, dev) {
5329 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5330 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5331 vnic->mc_list_count = 0;
5332 return false;
5333 }
5334 haddr = ha->addr;
5335 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5336 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5337 update = true;
5338 }
5339 off += ETH_ALEN;
5340 mc_count++;
5341 }
5342 if (mc_count)
5343 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5344
5345 if (mc_count != vnic->mc_list_count) {
5346 vnic->mc_list_count = mc_count;
5347 update = true;
5348 }
5349 return update;
5350}
5351
5352static bool bnxt_uc_list_updated(struct bnxt *bp)
5353{
5354 struct net_device *dev = bp->dev;
5355 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5356 struct netdev_hw_addr *ha;
5357 int off = 0;
5358
5359 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5360 return true;
5361
5362 netdev_for_each_uc_addr(ha, dev) {
5363 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5364 return true;
5365
5366 off += ETH_ALEN;
5367 }
5368 return false;
5369}
5370
5371static void bnxt_set_rx_mode(struct net_device *dev)
5372{
5373 struct bnxt *bp = netdev_priv(dev);
5374 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5375 u32 mask = vnic->rx_mask;
5376 bool mc_update = false;
5377 bool uc_update;
5378
5379 if (!netif_running(dev))
5380 return;
5381
5382 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5383 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5384 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5385
5386 /* Only allow PF to be in promiscuous mode */
5387 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5388 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5389
5390 uc_update = bnxt_uc_list_updated(bp);
5391
5392 if (dev->flags & IFF_ALLMULTI) {
5393 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5394 vnic->mc_list_count = 0;
5395 } else {
5396 mc_update = bnxt_mc_list_updated(bp, &mask);
5397 }
5398
5399 if (mask != vnic->rx_mask || uc_update || mc_update) {
5400 vnic->rx_mask = mask;
5401
5402 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5403 schedule_work(&bp->sp_task);
5404 }
5405}
5406
Michael Chanb664f002015-12-02 01:54:08 -05005407static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005408{
5409 struct net_device *dev = bp->dev;
5410 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5411 struct netdev_hw_addr *ha;
5412 int i, off = 0, rc;
5413 bool uc_update;
5414
5415 netif_addr_lock_bh(dev);
5416 uc_update = bnxt_uc_list_updated(bp);
5417 netif_addr_unlock_bh(dev);
5418
5419 if (!uc_update)
5420 goto skip_uc;
5421
5422 mutex_lock(&bp->hwrm_cmd_lock);
5423 for (i = 1; i < vnic->uc_filter_count; i++) {
5424 struct hwrm_cfa_l2_filter_free_input req = {0};
5425
5426 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5427 -1);
5428
5429 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5430
5431 rc = _hwrm_send_message(bp, &req, sizeof(req),
5432 HWRM_CMD_TIMEOUT);
5433 }
5434 mutex_unlock(&bp->hwrm_cmd_lock);
5435
5436 vnic->uc_filter_count = 1;
5437
5438 netif_addr_lock_bh(dev);
5439 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5440 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5441 } else {
5442 netdev_for_each_uc_addr(ha, dev) {
5443 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5444 off += ETH_ALEN;
5445 vnic->uc_filter_count++;
5446 }
5447 }
5448 netif_addr_unlock_bh(dev);
5449
5450 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5451 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5452 if (rc) {
5453 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5454 rc);
5455 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005456 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005457 }
5458 }
5459
5460skip_uc:
5461 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5462 if (rc)
5463 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5464 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005465
5466 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005467}
5468
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005469static bool bnxt_rfs_capable(struct bnxt *bp)
5470{
5471#ifdef CONFIG_RFS_ACCEL
5472 struct bnxt_pf_info *pf = &bp->pf;
5473 int vnics;
5474
5475 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5476 return false;
5477
5478 vnics = 1 + bp->rx_nr_rings;
5479 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5480 return false;
5481
5482 return true;
5483#else
5484 return false;
5485#endif
5486}
5487
Michael Chanc0c050c2015-10-22 16:01:17 -04005488static netdev_features_t bnxt_fix_features(struct net_device *dev,
5489 netdev_features_t features)
5490{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005491 struct bnxt *bp = netdev_priv(dev);
5492
5493 if (!bnxt_rfs_capable(bp))
5494 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04005495
5496 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
5497 * turned on or off together.
5498 */
5499 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
5500 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
5501 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
5502 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5503 NETIF_F_HW_VLAN_STAG_RX);
5504 else
5505 features |= NETIF_F_HW_VLAN_CTAG_RX |
5506 NETIF_F_HW_VLAN_STAG_RX;
5507 }
Michael Chancf6645f2016-06-13 02:25:28 -04005508#ifdef CONFIG_BNXT_SRIOV
5509 if (BNXT_VF(bp)) {
5510 if (bp->vf.vlan) {
5511 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
5512 NETIF_F_HW_VLAN_STAG_RX);
5513 }
5514 }
5515#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04005516 return features;
5517}
5518
5519static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5520{
5521 struct bnxt *bp = netdev_priv(dev);
5522 u32 flags = bp->flags;
5523 u32 changes;
5524 int rc = 0;
5525 bool re_init = false;
5526 bool update_tpa = false;
5527
5528 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5529 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5530 flags |= BNXT_FLAG_GRO;
5531 if (features & NETIF_F_LRO)
5532 flags |= BNXT_FLAG_LRO;
5533
5534 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5535 flags |= BNXT_FLAG_STRIP_VLAN;
5536
5537 if (features & NETIF_F_NTUPLE)
5538 flags |= BNXT_FLAG_RFS;
5539
5540 changes = flags ^ bp->flags;
5541 if (changes & BNXT_FLAG_TPA) {
5542 update_tpa = true;
5543 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5544 (flags & BNXT_FLAG_TPA) == 0)
5545 re_init = true;
5546 }
5547
5548 if (changes & ~BNXT_FLAG_TPA)
5549 re_init = true;
5550
5551 if (flags != bp->flags) {
5552 u32 old_flags = bp->flags;
5553
5554 bp->flags = flags;
5555
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005556 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005557 if (update_tpa)
5558 bnxt_set_ring_params(bp);
5559 return rc;
5560 }
5561
5562 if (re_init) {
5563 bnxt_close_nic(bp, false, false);
5564 if (update_tpa)
5565 bnxt_set_ring_params(bp);
5566
5567 return bnxt_open_nic(bp, false, false);
5568 }
5569 if (update_tpa) {
5570 rc = bnxt_set_tpa(bp,
5571 (flags & BNXT_FLAG_TPA) ?
5572 true : false);
5573 if (rc)
5574 bp->flags = old_flags;
5575 }
5576 }
5577 return rc;
5578}
5579
Michael Chan9f554592016-01-02 23:44:58 -05005580static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5581{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005582 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005583 int i = bnapi->index;
5584
Michael Chan3b2b7d92016-01-02 23:45:00 -05005585 if (!txr)
5586 return;
5587
Michael Chan9f554592016-01-02 23:44:58 -05005588 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5589 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5590 txr->tx_cons);
5591}
5592
5593static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5594{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005595 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005596 int i = bnapi->index;
5597
Michael Chan3b2b7d92016-01-02 23:45:00 -05005598 if (!rxr)
5599 return;
5600
Michael Chan9f554592016-01-02 23:44:58 -05005601 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5602 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5603 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5604 rxr->rx_sw_agg_prod);
5605}
5606
5607static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5608{
5609 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5610 int i = bnapi->index;
5611
5612 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5613 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5614}
5615
Michael Chanc0c050c2015-10-22 16:01:17 -04005616static void bnxt_dbg_dump_states(struct bnxt *bp)
5617{
5618 int i;
5619 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005620
5621 for (i = 0; i < bp->cp_nr_rings; i++) {
5622 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005623 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005624 bnxt_dump_tx_sw_state(bnapi);
5625 bnxt_dump_rx_sw_state(bnapi);
5626 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005627 }
5628 }
5629}
5630
Michael Chan6988bd92016-06-13 02:25:29 -04005631static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04005632{
Michael Chan6988bd92016-06-13 02:25:29 -04005633 if (!silent)
5634 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005635 if (netif_running(bp->dev)) {
5636 bnxt_close_nic(bp, false, false);
5637 bnxt_open_nic(bp, false, false);
5638 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005639}
5640
5641static void bnxt_tx_timeout(struct net_device *dev)
5642{
5643 struct bnxt *bp = netdev_priv(dev);
5644
5645 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5646 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5647 schedule_work(&bp->sp_task);
5648}
5649
5650#ifdef CONFIG_NET_POLL_CONTROLLER
5651static void bnxt_poll_controller(struct net_device *dev)
5652{
5653 struct bnxt *bp = netdev_priv(dev);
5654 int i;
5655
5656 for (i = 0; i < bp->cp_nr_rings; i++) {
5657 struct bnxt_irq *irq = &bp->irq_tbl[i];
5658
5659 disable_irq(irq->vector);
5660 irq->handler(irq->vector, bp->bnapi[i]);
5661 enable_irq(irq->vector);
5662 }
5663}
5664#endif
5665
5666static void bnxt_timer(unsigned long data)
5667{
5668 struct bnxt *bp = (struct bnxt *)data;
5669 struct net_device *dev = bp->dev;
5670
5671 if (!netif_running(dev))
5672 return;
5673
5674 if (atomic_read(&bp->intr_sem) != 0)
5675 goto bnxt_restart_timer;
5676
Michael Chan3bdf56c2016-03-07 15:38:45 -05005677 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5678 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5679 schedule_work(&bp->sp_task);
5680 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005681bnxt_restart_timer:
5682 mod_timer(&bp->timer, jiffies + bp->current_interval);
5683}
5684
Michael Chan6988bd92016-06-13 02:25:29 -04005685/* Only called from bnxt_sp_task() */
5686static void bnxt_reset(struct bnxt *bp, bool silent)
5687{
5688 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5689 * for BNXT_STATE_IN_SP_TASK to clear.
5690 * If there is a parallel dev_close(), bnxt_close() may be holding
5691 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
5692 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
5693 */
5694 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5695 rtnl_lock();
5696 if (test_bit(BNXT_STATE_OPEN, &bp->state))
5697 bnxt_reset_task(bp, silent);
5698 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5699 rtnl_unlock();
5700}
5701
Michael Chanc0c050c2015-10-22 16:01:17 -04005702static void bnxt_cfg_ntp_filters(struct bnxt *);
5703
5704static void bnxt_sp_task(struct work_struct *work)
5705{
5706 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5707 int rc;
5708
Michael Chan4cebdce2015-12-09 19:35:43 -05005709 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5710 smp_mb__after_atomic();
5711 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5712 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005713 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005714 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005715
5716 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5717 bnxt_cfg_rx_mode(bp);
5718
5719 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5720 bnxt_cfg_ntp_filters(bp);
5721 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5722 rc = bnxt_update_link(bp, true);
5723 if (rc)
5724 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5725 rc);
5726 }
5727 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5728 bnxt_hwrm_exec_fwd_req(bp);
5729 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5730 bnxt_hwrm_tunnel_dst_port_alloc(
5731 bp, bp->vxlan_port,
5732 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5733 }
5734 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5735 bnxt_hwrm_tunnel_dst_port_free(
5736 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5737 }
Michael Chan6988bd92016-06-13 02:25:29 -04005738 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
5739 bnxt_reset(bp, false);
Michael Chan4cebdce2015-12-09 19:35:43 -05005740
Michael Chan4bb13ab2016-04-05 14:09:01 -04005741 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
Michael Chan10289be2016-05-15 03:04:49 -04005742 bnxt_get_port_module_status(bp);
Michael Chan4bb13ab2016-04-05 14:09:01 -04005743
Michael Chan3bdf56c2016-03-07 15:38:45 -05005744 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5745 bnxt_hwrm_port_qstats(bp);
5746
Michael Chan4cebdce2015-12-09 19:35:43 -05005747 smp_mb__before_atomic();
5748 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005749}
5750
5751static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5752{
5753 int rc;
5754 struct bnxt *bp = netdev_priv(dev);
5755
5756 SET_NETDEV_DEV(dev, &pdev->dev);
5757
5758 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5759 rc = pci_enable_device(pdev);
5760 if (rc) {
5761 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5762 goto init_err;
5763 }
5764
5765 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5766 dev_err(&pdev->dev,
5767 "Cannot find PCI device base address, aborting\n");
5768 rc = -ENODEV;
5769 goto init_err_disable;
5770 }
5771
5772 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5773 if (rc) {
5774 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5775 goto init_err_disable;
5776 }
5777
5778 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5779 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5780 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5781 goto init_err_disable;
5782 }
5783
5784 pci_set_master(pdev);
5785
5786 bp->dev = dev;
5787 bp->pdev = pdev;
5788
5789 bp->bar0 = pci_ioremap_bar(pdev, 0);
5790 if (!bp->bar0) {
5791 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5792 rc = -ENOMEM;
5793 goto init_err_release;
5794 }
5795
5796 bp->bar1 = pci_ioremap_bar(pdev, 2);
5797 if (!bp->bar1) {
5798 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5799 rc = -ENOMEM;
5800 goto init_err_release;
5801 }
5802
5803 bp->bar2 = pci_ioremap_bar(pdev, 4);
5804 if (!bp->bar2) {
5805 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5806 rc = -ENOMEM;
5807 goto init_err_release;
5808 }
5809
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005810 pci_enable_pcie_error_reporting(pdev);
5811
Michael Chanc0c050c2015-10-22 16:01:17 -04005812 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5813
5814 spin_lock_init(&bp->ntp_fltr_lock);
5815
5816 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5817 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5818
Michael Chandfb5b892016-02-26 04:00:01 -05005819 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005820 bp->rx_coal_ticks = 12;
5821 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005822 bp->rx_coal_ticks_irq = 1;
5823 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005824
Michael Chandfc9c942016-02-26 04:00:03 -05005825 bp->tx_coal_ticks = 25;
5826 bp->tx_coal_bufs = 30;
5827 bp->tx_coal_ticks_irq = 2;
5828 bp->tx_coal_bufs_irq = 2;
5829
Michael Chanc0c050c2015-10-22 16:01:17 -04005830 init_timer(&bp->timer);
5831 bp->timer.data = (unsigned long)bp;
5832 bp->timer.function = bnxt_timer;
5833 bp->current_interval = BNXT_TIMER_INTERVAL;
5834
Michael Chancaefe522015-12-09 19:35:42 -05005835 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005836
5837 return 0;
5838
5839init_err_release:
5840 if (bp->bar2) {
5841 pci_iounmap(pdev, bp->bar2);
5842 bp->bar2 = NULL;
5843 }
5844
5845 if (bp->bar1) {
5846 pci_iounmap(pdev, bp->bar1);
5847 bp->bar1 = NULL;
5848 }
5849
5850 if (bp->bar0) {
5851 pci_iounmap(pdev, bp->bar0);
5852 bp->bar0 = NULL;
5853 }
5854
5855 pci_release_regions(pdev);
5856
5857init_err_disable:
5858 pci_disable_device(pdev);
5859
5860init_err:
5861 return rc;
5862}
5863
5864/* rtnl_lock held */
5865static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5866{
5867 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005868 struct bnxt *bp = netdev_priv(dev);
5869 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005870
5871 if (!is_valid_ether_addr(addr->sa_data))
5872 return -EADDRNOTAVAIL;
5873
Michael Chan84c33dd2016-04-11 04:11:13 -04005874 rc = bnxt_approve_mac(bp, addr->sa_data);
5875 if (rc)
5876 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005877
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005878 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5879 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005880
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005881 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5882 if (netif_running(dev)) {
5883 bnxt_close_nic(bp, false, false);
5884 rc = bnxt_open_nic(bp, false, false);
5885 }
5886
5887 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005888}
5889
5890/* rtnl_lock held */
5891static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5892{
5893 struct bnxt *bp = netdev_priv(dev);
5894
5895 if (new_mtu < 60 || new_mtu > 9000)
5896 return -EINVAL;
5897
5898 if (netif_running(dev))
5899 bnxt_close_nic(bp, false, false);
5900
5901 dev->mtu = new_mtu;
5902 bnxt_set_ring_params(bp);
5903
5904 if (netif_running(dev))
5905 return bnxt_open_nic(bp, false, false);
5906
5907 return 0;
5908}
5909
John Fastabend16e5cc62016-02-16 21:16:43 -08005910static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5911 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005912{
5913 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005914 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005915
John Fastabend5eb4dce2016-02-29 11:26:13 -08005916 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005917 return -EINVAL;
5918
John Fastabend16e5cc62016-02-16 21:16:43 -08005919 tc = ntc->tc;
5920
Michael Chanc0c050c2015-10-22 16:01:17 -04005921 if (tc > bp->max_tc) {
5922 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5923 tc, bp->max_tc);
5924 return -EINVAL;
5925 }
5926
5927 if (netdev_get_num_tc(dev) == tc)
5928 return 0;
5929
5930 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005931 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005932 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005933
Michael Chan01657bc2016-01-02 23:45:03 -05005934 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5935 sh = true;
5936
5937 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005938 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005939 return -ENOMEM;
5940 }
5941
5942 /* Needs to close the device and do hw resource re-allocations */
5943 if (netif_running(bp->dev))
5944 bnxt_close_nic(bp, true, false);
5945
5946 if (tc) {
5947 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5948 netdev_set_num_tc(dev, tc);
5949 } else {
5950 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5951 netdev_reset_tc(dev);
5952 }
5953 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5954 bp->num_stat_ctxs = bp->cp_nr_rings;
5955
5956 if (netif_running(bp->dev))
5957 return bnxt_open_nic(bp, true, false);
5958
5959 return 0;
5960}
5961
5962#ifdef CONFIG_RFS_ACCEL
5963static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5964 struct bnxt_ntuple_filter *f2)
5965{
5966 struct flow_keys *keys1 = &f1->fkeys;
5967 struct flow_keys *keys2 = &f2->fkeys;
5968
5969 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5970 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5971 keys1->ports.ports == keys2->ports.ports &&
5972 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5973 keys1->basic.n_proto == keys2->basic.n_proto &&
5974 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5975 return true;
5976
5977 return false;
5978}
5979
5980static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5981 u16 rxq_index, u32 flow_id)
5982{
5983 struct bnxt *bp = netdev_priv(dev);
5984 struct bnxt_ntuple_filter *fltr, *new_fltr;
5985 struct flow_keys *fkeys;
5986 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005987 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005988 struct hlist_head *head;
5989
5990 if (skb->encapsulation)
5991 return -EPROTONOSUPPORT;
5992
5993 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5994 if (!new_fltr)
5995 return -ENOMEM;
5996
5997 fkeys = &new_fltr->fkeys;
5998 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5999 rc = -EPROTONOSUPPORT;
6000 goto err_free;
6001 }
6002
6003 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
6004 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6005 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6006 rc = -EPROTONOSUPPORT;
6007 goto err_free;
6008 }
6009
6010 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
6011
6012 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
6013 head = &bp->ntp_fltr_hash_tbl[idx];
6014 rcu_read_lock();
6015 hlist_for_each_entry_rcu(fltr, head, hash) {
6016 if (bnxt_fltr_match(fltr, new_fltr)) {
6017 rcu_read_unlock();
6018 rc = 0;
6019 goto err_free;
6020 }
6021 }
6022 rcu_read_unlock();
6023
6024 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05006025 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6026 BNXT_NTP_FLTR_MAX_FLTR, 0);
6027 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006028 spin_unlock_bh(&bp->ntp_fltr_lock);
6029 rc = -ENOMEM;
6030 goto err_free;
6031 }
6032
Michael Chan84e86b92015-11-05 16:25:50 -05006033 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006034 new_fltr->flow_id = flow_id;
6035 new_fltr->rxq = rxq_index;
6036 hlist_add_head_rcu(&new_fltr->hash, head);
6037 bp->ntp_fltr_count++;
6038 spin_unlock_bh(&bp->ntp_fltr_lock);
6039
6040 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
6041 schedule_work(&bp->sp_task);
6042
6043 return new_fltr->sw_id;
6044
6045err_free:
6046 kfree(new_fltr);
6047 return rc;
6048}
6049
6050static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6051{
6052 int i;
6053
6054 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
6055 struct hlist_head *head;
6056 struct hlist_node *tmp;
6057 struct bnxt_ntuple_filter *fltr;
6058 int rc;
6059
6060 head = &bp->ntp_fltr_hash_tbl[i];
6061 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6062 bool del = false;
6063
6064 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6065 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6066 fltr->flow_id,
6067 fltr->sw_id)) {
6068 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6069 fltr);
6070 del = true;
6071 }
6072 } else {
6073 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6074 fltr);
6075 if (rc)
6076 del = true;
6077 else
6078 set_bit(BNXT_FLTR_VALID, &fltr->state);
6079 }
6080
6081 if (del) {
6082 spin_lock_bh(&bp->ntp_fltr_lock);
6083 hlist_del_rcu(&fltr->hash);
6084 bp->ntp_fltr_count--;
6085 spin_unlock_bh(&bp->ntp_fltr_lock);
6086 synchronize_rcu();
6087 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6088 kfree(fltr);
6089 }
6090 }
6091 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006092 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6093 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006094}
6095
6096#else
6097
6098static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6099{
6100}
6101
6102#endif /* CONFIG_RFS_ACCEL */
6103
6104static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6105 __be16 port)
6106{
6107 struct bnxt *bp = netdev_priv(dev);
6108
6109 if (!netif_running(dev))
6110 return;
6111
6112 if (sa_family != AF_INET6 && sa_family != AF_INET)
6113 return;
6114
6115 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
6116 return;
6117
6118 bp->vxlan_port_cnt++;
6119 if (bp->vxlan_port_cnt == 1) {
6120 bp->vxlan_port = port;
6121 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
6122 schedule_work(&bp->sp_task);
6123 }
6124}
6125
6126static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6127 __be16 port)
6128{
6129 struct bnxt *bp = netdev_priv(dev);
6130
6131 if (!netif_running(dev))
6132 return;
6133
6134 if (sa_family != AF_INET6 && sa_family != AF_INET)
6135 return;
6136
6137 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6138 bp->vxlan_port_cnt--;
6139
6140 if (bp->vxlan_port_cnt == 0) {
6141 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6142 schedule_work(&bp->sp_task);
6143 }
6144 }
6145}
6146
6147static const struct net_device_ops bnxt_netdev_ops = {
6148 .ndo_open = bnxt_open,
6149 .ndo_start_xmit = bnxt_start_xmit,
6150 .ndo_stop = bnxt_close,
6151 .ndo_get_stats64 = bnxt_get_stats64,
6152 .ndo_set_rx_mode = bnxt_set_rx_mode,
6153 .ndo_do_ioctl = bnxt_ioctl,
6154 .ndo_validate_addr = eth_validate_addr,
6155 .ndo_set_mac_address = bnxt_change_mac_addr,
6156 .ndo_change_mtu = bnxt_change_mtu,
6157 .ndo_fix_features = bnxt_fix_features,
6158 .ndo_set_features = bnxt_set_features,
6159 .ndo_tx_timeout = bnxt_tx_timeout,
6160#ifdef CONFIG_BNXT_SRIOV
6161 .ndo_get_vf_config = bnxt_get_vf_config,
6162 .ndo_set_vf_mac = bnxt_set_vf_mac,
6163 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6164 .ndo_set_vf_rate = bnxt_set_vf_bw,
6165 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6166 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6167#endif
6168#ifdef CONFIG_NET_POLL_CONTROLLER
6169 .ndo_poll_controller = bnxt_poll_controller,
6170#endif
6171 .ndo_setup_tc = bnxt_setup_tc,
6172#ifdef CONFIG_RFS_ACCEL
6173 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6174#endif
6175 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6176 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6177#ifdef CONFIG_NET_RX_BUSY_POLL
6178 .ndo_busy_poll = bnxt_busy_poll,
6179#endif
6180};
6181
6182static void bnxt_remove_one(struct pci_dev *pdev)
6183{
6184 struct net_device *dev = pci_get_drvdata(pdev);
6185 struct bnxt *bp = netdev_priv(dev);
6186
6187 if (BNXT_PF(bp))
6188 bnxt_sriov_disable(bp);
6189
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006190 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006191 unregister_netdev(dev);
6192 cancel_work_sync(&bp->sp_task);
6193 bp->sp_event = 0;
6194
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006195 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006196 bnxt_free_hwrm_resources(bp);
6197 pci_iounmap(pdev, bp->bar2);
6198 pci_iounmap(pdev, bp->bar1);
6199 pci_iounmap(pdev, bp->bar0);
6200 free_netdev(dev);
6201
6202 pci_release_regions(pdev);
6203 pci_disable_device(pdev);
6204}
6205
6206static int bnxt_probe_phy(struct bnxt *bp)
6207{
6208 int rc = 0;
6209 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006210
Michael Chan170ce012016-04-05 14:08:57 -04006211 rc = bnxt_hwrm_phy_qcaps(bp);
6212 if (rc) {
6213 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6214 rc);
6215 return rc;
6216 }
6217
Michael Chanc0c050c2015-10-22 16:01:17 -04006218 rc = bnxt_update_link(bp, false);
6219 if (rc) {
6220 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6221 rc);
6222 return rc;
6223 }
6224
6225 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006226 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006227 link_info->autoneg = BNXT_AUTONEG_SPEED;
6228 if (bp->hwrm_spec_code >= 0x10201) {
6229 if (link_info->auto_pause_setting &
6230 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6231 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6232 } else {
6233 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6234 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006235 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006236 } else {
6237 link_info->req_link_speed = link_info->force_link_speed;
6238 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006239 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006240 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6241 link_info->req_flow_ctrl =
6242 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6243 else
6244 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006245 return rc;
6246}
6247
6248static int bnxt_get_max_irq(struct pci_dev *pdev)
6249{
6250 u16 ctrl;
6251
6252 if (!pdev->msix_cap)
6253 return 1;
6254
6255 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6256 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6257}
6258
Michael Chan6e6c5a52016-01-02 23:45:02 -05006259static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6260 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006261{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006262 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006263
Michael Chan379a80a2015-10-23 15:06:19 -04006264#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006265 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006266 *max_tx = bp->vf.max_tx_rings;
6267 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006268 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6269 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006270 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006271 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006272#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006273 {
6274 *max_tx = bp->pf.max_tx_rings;
6275 *max_rx = bp->pf.max_rx_rings;
6276 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6277 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6278 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006279 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006280
Michael Chanc0c050c2015-10-22 16:01:17 -04006281 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6282 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006283 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006284}
6285
6286int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6287{
6288 int rx, tx, cp;
6289
6290 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6291 if (!rx || !tx || !cp)
6292 return -ENOMEM;
6293
6294 *max_rx = rx;
6295 *max_tx = tx;
6296 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6297}
6298
6299static int bnxt_set_dflt_rings(struct bnxt *bp)
6300{
6301 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6302 bool sh = true;
6303
6304 if (sh)
6305 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6306 dflt_rings = netif_get_num_default_rss_queues();
6307 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6308 if (rc)
6309 return rc;
6310 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6311 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6312 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6313 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6314 bp->tx_nr_rings + bp->rx_nr_rings;
6315 bp->num_stat_ctxs = bp->cp_nr_rings;
6316 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006317}
6318
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006319static void bnxt_parse_log_pcie_link(struct bnxt *bp)
6320{
6321 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
6322 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
6323
6324 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
6325 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
6326 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
6327 else
6328 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
6329 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
6330 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
6331 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
6332 "Unknown", width);
6333}
6334
Michael Chanc0c050c2015-10-22 16:01:17 -04006335static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6336{
6337 static int version_printed;
6338 struct net_device *dev;
6339 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006340 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006341
6342 if (version_printed++ == 0)
6343 pr_info("%s", version);
6344
6345 max_irqs = bnxt_get_max_irq(pdev);
6346 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6347 if (!dev)
6348 return -ENOMEM;
6349
6350 bp = netdev_priv(dev);
6351
6352 if (bnxt_vf_pciid(ent->driver_data))
6353 bp->flags |= BNXT_FLAG_VF;
6354
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006355 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006356 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006357
6358 rc = bnxt_init_board(pdev, dev);
6359 if (rc < 0)
6360 goto init_err_free;
6361
6362 dev->netdev_ops = &bnxt_netdev_ops;
6363 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6364 dev->ethtool_ops = &bnxt_ethtool_ops;
6365
6366 pci_set_drvdata(pdev, dev);
6367
6368 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6369 NETIF_F_TSO | NETIF_F_TSO6 |
6370 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07006371 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07006372 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6373 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006374 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6375
Michael Chanc0c050c2015-10-22 16:01:17 -04006376 dev->hw_enc_features =
6377 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6378 NETIF_F_TSO | NETIF_F_TSO6 |
6379 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006380 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07006381 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07006382 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6383 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006384 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6385 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6386 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6387 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6388 dev->priv_flags |= IFF_UNICAST_FLT;
6389
6390#ifdef CONFIG_BNXT_SRIOV
6391 init_waitqueue_head(&bp->sriov_cfg_wait);
6392#endif
6393 rc = bnxt_alloc_hwrm_resources(bp);
6394 if (rc)
6395 goto init_err;
6396
6397 mutex_init(&bp->hwrm_cmd_lock);
6398 bnxt_hwrm_ver_get(bp);
6399
6400 rc = bnxt_hwrm_func_drv_rgtr(bp);
6401 if (rc)
6402 goto init_err;
6403
6404 /* Get the MAX capabilities for this function */
6405 rc = bnxt_hwrm_func_qcaps(bp);
6406 if (rc) {
6407 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6408 rc);
6409 rc = -1;
6410 goto init_err;
6411 }
6412
6413 rc = bnxt_hwrm_queue_qportcfg(bp);
6414 if (rc) {
6415 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6416 rc);
6417 rc = -1;
6418 goto init_err;
6419 }
6420
6421 bnxt_set_tpa_flags(bp);
6422 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006423 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006424 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006425#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006426 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006427 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006428#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006429 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006430
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006431 if (BNXT_PF(bp)) {
6432 dev->hw_features |= NETIF_F_NTUPLE;
6433 if (bnxt_rfs_capable(bp)) {
6434 bp->flags |= BNXT_FLAG_RFS;
6435 dev->features |= NETIF_F_NTUPLE;
6436 }
6437 }
6438
Michael Chanc0c050c2015-10-22 16:01:17 -04006439 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6440 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6441
6442 rc = bnxt_probe_phy(bp);
6443 if (rc)
6444 goto init_err;
6445
6446 rc = register_netdev(dev);
6447 if (rc)
6448 goto init_err;
6449
6450 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6451 board_info[ent->driver_data].name,
6452 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6453
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006454 bnxt_parse_log_pcie_link(bp);
6455
Michael Chanc0c050c2015-10-22 16:01:17 -04006456 return 0;
6457
6458init_err:
6459 pci_iounmap(pdev, bp->bar0);
6460 pci_release_regions(pdev);
6461 pci_disable_device(pdev);
6462
6463init_err_free:
6464 free_netdev(dev);
6465 return rc;
6466}
6467
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006468/**
6469 * bnxt_io_error_detected - called when PCI error is detected
6470 * @pdev: Pointer to PCI device
6471 * @state: The current pci connection state
6472 *
6473 * This function is called after a PCI bus error affecting
6474 * this device has been detected.
6475 */
6476static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6477 pci_channel_state_t state)
6478{
6479 struct net_device *netdev = pci_get_drvdata(pdev);
6480
6481 netdev_info(netdev, "PCI I/O error detected\n");
6482
6483 rtnl_lock();
6484 netif_device_detach(netdev);
6485
6486 if (state == pci_channel_io_perm_failure) {
6487 rtnl_unlock();
6488 return PCI_ERS_RESULT_DISCONNECT;
6489 }
6490
6491 if (netif_running(netdev))
6492 bnxt_close(netdev);
6493
6494 pci_disable_device(pdev);
6495 rtnl_unlock();
6496
6497 /* Request a slot slot reset. */
6498 return PCI_ERS_RESULT_NEED_RESET;
6499}
6500
6501/**
6502 * bnxt_io_slot_reset - called after the pci bus has been reset.
6503 * @pdev: Pointer to PCI device
6504 *
6505 * Restart the card from scratch, as if from a cold-boot.
6506 * At this point, the card has exprienced a hard reset,
6507 * followed by fixups by BIOS, and has its config space
6508 * set up identically to what it was at cold boot.
6509 */
6510static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6511{
6512 struct net_device *netdev = pci_get_drvdata(pdev);
6513 struct bnxt *bp = netdev_priv(netdev);
6514 int err = 0;
6515 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6516
6517 netdev_info(bp->dev, "PCI Slot Reset\n");
6518
6519 rtnl_lock();
6520
6521 if (pci_enable_device(pdev)) {
6522 dev_err(&pdev->dev,
6523 "Cannot re-enable PCI device after reset.\n");
6524 } else {
6525 pci_set_master(pdev);
6526
6527 if (netif_running(netdev))
6528 err = bnxt_open(netdev);
6529
6530 if (!err)
6531 result = PCI_ERS_RESULT_RECOVERED;
6532 }
6533
6534 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6535 dev_close(netdev);
6536
6537 rtnl_unlock();
6538
6539 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6540 if (err) {
6541 dev_err(&pdev->dev,
6542 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6543 err); /* non-fatal, continue */
6544 }
6545
6546 return PCI_ERS_RESULT_RECOVERED;
6547}
6548
6549/**
6550 * bnxt_io_resume - called when traffic can start flowing again.
6551 * @pdev: Pointer to PCI device
6552 *
6553 * This callback is called when the error recovery driver tells
6554 * us that its OK to resume normal operation.
6555 */
6556static void bnxt_io_resume(struct pci_dev *pdev)
6557{
6558 struct net_device *netdev = pci_get_drvdata(pdev);
6559
6560 rtnl_lock();
6561
6562 netif_device_attach(netdev);
6563
6564 rtnl_unlock();
6565}
6566
6567static const struct pci_error_handlers bnxt_err_handler = {
6568 .error_detected = bnxt_io_error_detected,
6569 .slot_reset = bnxt_io_slot_reset,
6570 .resume = bnxt_io_resume
6571};
6572
Michael Chanc0c050c2015-10-22 16:01:17 -04006573static struct pci_driver bnxt_pci_driver = {
6574 .name = DRV_MODULE_NAME,
6575 .id_table = bnxt_pci_tbl,
6576 .probe = bnxt_init_one,
6577 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006578 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006579#if defined(CONFIG_BNXT_SRIOV)
6580 .sriov_configure = bnxt_sriov_configure,
6581#endif
6582};
6583
6584module_pci_driver(bnxt_pci_driver);