blob: f6184f1f13c329e20774df2d35948116f0b00b15 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
Nadav Amit394457a2014-10-03 00:30:52 +030071#define APIC_BROADCAST 0xFF
72#define X2APIC_BROADCAST 0xFFFFFFFFul
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074#define VEC_POS(v) ((v) & (32 - 1))
75#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080076
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030082static inline int apic_test_vector(int vec, void *bitmap)
83{
84 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
Yang Zhang10606912013-04-11 19:21:38 +080087bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
88{
89 struct kvm_lapic *apic = vcpu->arch.apic;
90
91 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
92 apic_test_vector(vector, apic->regs + APIC_IRR);
93}
94
Eddie Dong97222cc2007-09-12 10:58:04 +030095static inline void apic_set_vector(int vec, void *bitmap)
96{
97 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline void apic_clear_vector(int vec, void *bitmap)
101{
102 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300105static inline int __apic_test_and_set_vector(int vec, void *bitmap)
106{
107 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
111{
112 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300115struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300116struct static_key_deferred apic_sw_disabled __read_mostly;
117
Eddie Dong97222cc2007-09-12 10:58:04 +0300118static inline int apic_enabled(struct kvm_lapic *apic)
119{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300120 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300121}
122
Eddie Dong97222cc2007-09-12 10:58:04 +0300123#define LVT_MASK \
124 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
125
126#define LINT_MASK \
127 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
128 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
129
130static inline int kvm_apic_id(struct kvm_lapic *apic)
131{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300132 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300133}
134
Gleb Natapov17d68b72013-12-12 21:20:08 +0100135#define KVM_X2APIC_CID_BITS 0
136
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300137static void recalculate_apic_map(struct kvm *kvm)
138{
139 struct kvm_apic_map *new, *old = NULL;
140 struct kvm_vcpu *vcpu;
141 int i;
142
143 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
144
145 mutex_lock(&kvm->arch.apic_map_lock);
146
147 if (!new)
148 goto out;
149
150 new->ldr_bits = 8;
151 /* flat mode is default */
152 new->cid_shift = 8;
153 new->cid_mask = 0;
154 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300155 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156
157 kvm_for_each_vcpu(i, vcpu, kvm) {
158 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300159
160 if (!kvm_apic_present(vcpu))
161 continue;
162
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300163 if (apic_x2apic_mode(apic)) {
164 new->ldr_bits = 32;
165 new->cid_shift = 16;
Gleb Natapov17d68b72013-12-12 21:20:08 +0100166 new->cid_mask = (1 << KVM_X2APIC_CID_BITS) - 1;
167 new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300168 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100169 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200170 if (kvm_apic_get_reg(apic, APIC_DFR) ==
171 APIC_DFR_CLUSTER) {
172 new->cid_shift = 4;
173 new->cid_mask = 0xf;
174 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100175 } else {
176 new->cid_shift = 8;
177 new->cid_mask = 0;
178 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200179 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100181
182 /*
183 * All APICs have to be configured in the same mode by an OS.
184 * We take advatage of this while building logical id loockup
185 * table. After reset APICs are in software disabled mode, so if
186 * we find apic with different setting we assume this is the mode
187 * OS wants all apics to be in; build lookup table accordingly.
188 */
189 if (kvm_apic_sw_enabled(apic))
190 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200191 }
192
193 kvm_for_each_vcpu(i, vcpu, kvm) {
194 struct kvm_lapic *apic = vcpu->arch.apic;
195 u16 cid, lid;
196 u32 ldr;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197
198 new->phys_map[kvm_apic_id(apic)] = apic;
199
200 ldr = kvm_apic_get_reg(apic, APIC_LDR);
201 cid = apic_cluster_id(new, ldr);
202 lid = apic_logical_id(new, ldr);
203
204 if (lid)
205 new->logical_map[cid][ffs(lid) - 1] = apic;
206 }
207out:
208 old = rcu_dereference_protected(kvm->arch.apic_map,
209 lockdep_is_held(&kvm->arch.apic_map_lock));
210 rcu_assign_pointer(kvm->arch.apic_map, new);
211 mutex_unlock(&kvm->arch.apic_map_lock);
212
213 if (old)
214 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800215
Yang Zhang3d81bc72013-04-11 19:25:13 +0800216 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300217}
218
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300219static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
220{
Radim Krčmáře4627552014-10-30 15:06:45 +0100221 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300222
223 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100224
225 if (enabled != apic->sw_enabled) {
226 apic->sw_enabled = enabled;
227 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300228 static_key_slow_dec_deferred(&apic_sw_disabled);
229 recalculate_apic_map(apic->vcpu->kvm);
230 } else
231 static_key_slow_inc(&apic_sw_disabled.key);
232 }
233}
234
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300235static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
236{
237 apic_set_reg(apic, APIC_ID, id << 24);
238 recalculate_apic_map(apic->vcpu->kvm);
239}
240
241static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
242{
243 apic_set_reg(apic, APIC_LDR, id);
244 recalculate_apic_map(apic->vcpu->kvm);
245}
246
Eddie Dong97222cc2007-09-12 10:58:04 +0300247static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
248{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300249 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300250}
251
252static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
253{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300254 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300255}
256
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800257static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
258{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100259 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260}
261
Eddie Dong97222cc2007-09-12 10:58:04 +0300262static inline int apic_lvtt_period(struct kvm_lapic *apic)
263{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100264 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800265}
266
267static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
268{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100269 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300270}
271
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200272static inline int apic_lvt_nmi_mode(u32 lvt_val)
273{
274 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
275}
276
Gleb Natapovfc61b802009-07-05 17:39:35 +0300277void kvm_apic_set_version(struct kvm_vcpu *vcpu)
278{
279 struct kvm_lapic *apic = vcpu->arch.apic;
280 struct kvm_cpuid_entry2 *feat;
281 u32 v = APIC_VERSION;
282
Gleb Natapovc48f1492012-08-05 15:58:33 +0300283 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300284 return;
285
286 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
287 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
288 v |= APIC_LVR_DIRECTED_EOI;
289 apic_set_reg(apic, APIC_LVR, v);
290}
291
Mathias Krausef1d24832012-08-30 01:30:18 +0200292static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800293 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300294 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
295 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
296 LINT_MASK, LINT_MASK, /* LVT0-1 */
297 LVT_MASK /* LVTERR */
298};
299
300static int find_highest_vector(void *bitmap)
301{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900302 int vec;
303 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300304
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900305 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
306 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
307 reg = bitmap + REG_POS(vec);
308 if (*reg)
309 return fls(*reg) - 1 + vec;
310 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300311
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300313}
314
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300315static u8 count_vectors(void *bitmap)
316{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900317 int vec;
318 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300319 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900320
321 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
322 reg = bitmap + REG_POS(vec);
323 count += hweight32(*reg);
324 }
325
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300326 return count;
327}
328
Yang Zhanga20ed542013-04-11 19:25:15 +0800329void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
330{
331 u32 i, pir_val;
332 struct kvm_lapic *apic = vcpu->arch.apic;
333
334 for (i = 0; i <= 7; i++) {
335 pir_val = xchg(&pir[i], 0);
336 if (pir_val)
337 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
338 }
339}
340EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
341
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200342static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300343{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200344 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200345 /*
346 * irr_pending must be true if any interrupt is pending; set it after
347 * APIC_IRR to avoid race with apic_clear_irr
348 */
349 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300350}
351
Gleb Natapov33e4c682009-06-11 11:06:51 +0300352static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300353{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300354 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300355}
356
357static inline int apic_find_highest_irr(struct kvm_lapic *apic)
358{
359 int result;
360
Yang Zhangc7c9c562013-01-25 10:18:51 +0800361 /*
362 * Note that irr_pending is just a hint. It will be always
363 * true with virtual interrupt delivery enabled.
364 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300365 if (!apic->irr_pending)
366 return -1;
367
Yang Zhang5a717852013-04-11 19:25:16 +0800368 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300369 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300370 ASSERT(result == -1 || result >= 16);
371
372 return result;
373}
374
Gleb Natapov33e4c682009-06-11 11:06:51 +0300375static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
376{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800377 struct kvm_vcpu *vcpu;
378
379 vcpu = apic->vcpu;
380
Nadav Amitf210f752014-11-16 23:49:07 +0200381 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800382 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200383 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800384 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200385 } else {
386 apic->irr_pending = false;
387 apic_clear_vector(vec, apic->regs + APIC_IRR);
388 if (apic_search_irr(apic) != -1)
389 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800390 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300391}
392
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300393static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
394{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800395 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200396
Wanpeng Li56cc2402014-08-05 12:42:24 +0800397 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
398 return;
399
400 vcpu = apic->vcpu;
401
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300402 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800403 * With APIC virtualization enabled, all caching is disabled
404 * because the processor can modify ISR under the hood. Instead
405 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300406 */
Wanpeng Li56cc2402014-08-05 12:42:24 +0800407 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
408 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
409 else {
410 ++apic->isr_count;
411 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
412 /*
413 * ISR (in service register) bit is set when injecting an interrupt.
414 * The highest vector is injected. Thus the latest bit set matches
415 * the highest bit in ISR.
416 */
417 apic->highest_isr_cache = vec;
418 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300419}
420
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200421static inline int apic_find_highest_isr(struct kvm_lapic *apic)
422{
423 int result;
424
425 /*
426 * Note that isr_count is always 1, and highest_isr_cache
427 * is always -1, with APIC virtualization enabled.
428 */
429 if (!apic->isr_count)
430 return -1;
431 if (likely(apic->highest_isr_cache != -1))
432 return apic->highest_isr_cache;
433
434 result = find_highest_vector(apic->regs + APIC_ISR);
435 ASSERT(result == -1 || result >= 16);
436
437 return result;
438}
439
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300440static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
441{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200442 struct kvm_vcpu *vcpu;
443 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
444 return;
445
446 vcpu = apic->vcpu;
447
448 /*
449 * We do get here for APIC virtualization enabled if the guest
450 * uses the Hyper-V APIC enlightenment. In this case we may need
451 * to trigger a new interrupt delivery by writing the SVI field;
452 * on the other hand isr_count and highest_isr_cache are unused
453 * and must be left alone.
454 */
455 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
456 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
457 apic_find_highest_isr(apic));
458 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300459 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200460 BUG_ON(apic->isr_count < 0);
461 apic->highest_isr_cache = -1;
462 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300463}
464
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800465int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
466{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800467 int highest_irr;
468
Gleb Natapov33e4c682009-06-11 11:06:51 +0300469 /* This may race with setting of irr in __apic_accept_irq() and
470 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
471 * will cause vmexit immediately and the value will be recalculated
472 * on the next vmentry.
473 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300474 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800475 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300476 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800477
478 return highest_irr;
479}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800480
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200481static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800482 int vector, int level, int trig_mode,
483 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200484
Yang Zhangb4f22252013-04-11 19:21:37 +0800485int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
486 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300487{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800488 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800489
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200490 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800491 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300492}
493
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300494static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
495{
496
497 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
498 sizeof(val));
499}
500
501static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
502{
503
504 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
505 sizeof(*val));
506}
507
508static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
509{
510 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
511}
512
513static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
514{
515 u8 val;
516 if (pv_eoi_get_user(vcpu, &val) < 0)
517 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800518 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300519 return val & 0x1;
520}
521
522static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
523{
524 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
525 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800526 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300527 return;
528 }
529 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
530}
531
532static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
533{
534 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
535 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800536 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300537 return;
538 }
539 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
540}
541
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800542void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
543{
544 struct kvm_lapic *apic = vcpu->arch.apic;
545 int i;
546
547 for (i = 0; i < 8; i++)
548 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
549}
550
Eddie Dong97222cc2007-09-12 10:58:04 +0300551static void apic_update_ppr(struct kvm_lapic *apic)
552{
Avi Kivity3842d132010-07-27 12:30:24 +0300553 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300554 int isr;
555
Gleb Natapovc48f1492012-08-05 15:58:33 +0300556 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
557 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300558 isr = apic_find_highest_isr(apic);
559 isrv = (isr != -1) ? isr : 0;
560
561 if ((tpr & 0xf0) >= (isrv & 0xf0))
562 ppr = tpr & 0xff;
563 else
564 ppr = isrv & 0xf0;
565
566 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
567 apic, ppr, isr, isrv);
568
Avi Kivity3842d132010-07-27 12:30:24 +0300569 if (old_ppr != ppr) {
570 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200571 if (ppr < old_ppr)
572 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300573 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300574}
575
576static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
577{
578 apic_set_reg(apic, APIC_TASKPRI, tpr);
579 apic_update_ppr(apic);
580}
581
Nadav Amit394457a2014-10-03 00:30:52 +0300582static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300583{
Nadav Amit394457a2014-10-03 00:30:52 +0300584 return dest == (apic_x2apic_mode(apic) ?
585 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300586}
587
Nadav Amit394457a2014-10-03 00:30:52 +0300588int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
589{
590 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
591}
592
593int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300594{
595 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300596 u32 logical_id;
597
Nadav Amit394457a2014-10-03 00:30:52 +0300598 if (kvm_apic_broadcast(apic, mda))
599 return 1;
600
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300601 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300602 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300603 return logical_id & mda;
604 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300605
Gleb Natapovc48f1492012-08-05 15:58:33 +0300606 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300607
Gleb Natapovc48f1492012-08-05 15:58:33 +0300608 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300609 case APIC_DFR_FLAT:
610 if (logical_id & mda)
611 result = 1;
612 break;
613 case APIC_DFR_CLUSTER:
614 if (((logical_id >> 4) == (mda >> 0x4))
615 && (logical_id & mda & 0xf))
616 result = 1;
617 break;
618 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200619 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300620 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300621 break;
622 }
623
624 return result;
625}
626
Gleb Natapov343f94f2009-03-05 16:34:54 +0200627int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300628 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300629{
630 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800631 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300632
633 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200634 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300635 target, source, dest, dest_mode, short_hand);
636
Zachary Amsdenbd371392010-06-14 11:42:15 -1000637 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300638 switch (short_hand) {
639 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200640 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300641 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200642 result = kvm_apic_match_physical_addr(target, dest);
643 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300644 /* Logical mode. */
645 result = kvm_apic_match_logical_addr(target, dest);
646 break;
647 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200648 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300649 break;
650 case APIC_DEST_ALLINC:
651 result = 1;
652 break;
653 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200654 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300655 break;
656 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200657 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
658 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300659 break;
660 }
661
662 return result;
663}
664
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300665bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800666 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300667{
668 struct kvm_apic_map *map;
669 unsigned long bitmap = 1;
670 struct kvm_lapic **dst;
671 int i;
672 bool ret = false;
673
674 *r = -1;
675
676 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800677 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300678 return true;
679 }
680
681 if (irq->shorthand)
682 return false;
683
684 rcu_read_lock();
685 map = rcu_dereference(kvm->arch.apic_map);
686
687 if (!map)
688 goto out;
689
Nadav Amit394457a2014-10-03 00:30:52 +0300690 if (irq->dest_id == map->broadcast)
691 goto out;
692
Radim Krčmář698f9752014-11-27 20:03:14 +0100693 ret = true;
694
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300695 if (irq->dest_mode == 0) { /* physical mode */
Nadav Amit394457a2014-10-03 00:30:52 +0300696 if (irq->delivery_mode == APIC_DM_LOWEST)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300697 goto out;
698 dst = &map->phys_map[irq->dest_id & 0xff];
699 } else {
700 u32 mda = irq->dest_id << (32 - map->ldr_bits);
701
702 dst = map->logical_map[apic_cluster_id(map, mda)];
703
704 bitmap = apic_logical_id(map, mda);
705
706 if (irq->delivery_mode == APIC_DM_LOWEST) {
707 int l = -1;
708 for_each_set_bit(i, &bitmap, 16) {
709 if (!dst[i])
710 continue;
711 if (l < 0)
712 l = i;
713 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
714 l = i;
715 }
716
717 bitmap = (l >= 0) ? 1 << l : 0;
718 }
719 }
720
721 for_each_set_bit(i, &bitmap, 16) {
722 if (!dst[i])
723 continue;
724 if (*r < 0)
725 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800726 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300727 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300728out:
729 rcu_read_unlock();
730 return ret;
731}
732
Eddie Dong97222cc2007-09-12 10:58:04 +0300733/*
734 * Add a pending IRQ into lapic.
735 * Return 1 if successfully added and 0 if discarded.
736 */
737static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800738 int vector, int level, int trig_mode,
739 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300740{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200741 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300742 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300743
Paolo Bonzinia183b632014-09-11 11:51:02 +0200744 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
745 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300746 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300747 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200748 vcpu->arch.apic_arb_prio++;
749 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300750 /* FIXME add logic for vcpu on reset */
751 if (unlikely(!apic_enabled(apic)))
752 break;
753
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200754 result = 1;
755
Yang Zhangb4f22252013-04-11 19:21:37 +0800756 if (dest_map)
757 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200758
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200759 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800760 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200761 else {
762 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800763
764 kvm_make_request(KVM_REQ_EVENT, vcpu);
765 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300766 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300767 break;
768
769 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530770 result = 1;
771 vcpu->arch.pv.pv_unhalted = 1;
772 kvm_make_request(KVM_REQ_EVENT, vcpu);
773 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 break;
775
776 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200777 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300778 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800779
Eddie Dong97222cc2007-09-12 10:58:04 +0300780 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200781 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800782 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200783 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300784 break;
785
786 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100787 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200788 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100789 /* assumes that there are only KVM_APIC_INIT/SIPI */
790 apic->pending_events = (1UL << KVM_APIC_INIT);
791 /* make sure pending_events is visible before sending
792 * the request */
793 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300794 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300795 kvm_vcpu_kick(vcpu);
796 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200797 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
798 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300799 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300800 break;
801
802 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200803 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
804 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100805 result = 1;
806 apic->sipi_vector = vector;
807 /* make sure sipi_vector is visible for the receiver */
808 smp_wmb();
809 set_bit(KVM_APIC_SIPI, &apic->pending_events);
810 kvm_make_request(KVM_REQ_EVENT, vcpu);
811 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300812 break;
813
Jan Kiszka23930f92008-09-26 09:30:52 +0200814 case APIC_DM_EXTINT:
815 /*
816 * Should only be called by kvm_apic_local_deliver() with LVT0,
817 * before NMI watchdog was enabled. Already handled by
818 * kvm_apic_accept_pic_intr().
819 */
820 break;
821
Eddie Dong97222cc2007-09-12 10:58:04 +0300822 default:
823 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
824 delivery_mode);
825 break;
826 }
827 return result;
828}
829
Gleb Natapove1035712009-03-05 16:34:59 +0200830int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300831{
Gleb Natapove1035712009-03-05 16:34:59 +0200832 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800833}
834
Yang Zhangc7c9c562013-01-25 10:18:51 +0800835static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
836{
837 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
838 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
839 int trigger_mode;
840 if (apic_test_vector(vector, apic->regs + APIC_TMR))
841 trigger_mode = IOAPIC_LEVEL_TRIG;
842 else
843 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800844 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800845 }
846}
847
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300848static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300849{
850 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300851
852 trace_kvm_eoi(apic, vector);
853
Eddie Dong97222cc2007-09-12 10:58:04 +0300854 /*
855 * Not every write EOI will has corresponding ISR,
856 * one example is when Kernel check timer on setup_IO_APIC
857 */
858 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300859 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300860
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300861 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300862 apic_update_ppr(apic);
863
Yang Zhangc7c9c562013-01-25 10:18:51 +0800864 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300865 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300866 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300867}
868
Yang Zhangc7c9c562013-01-25 10:18:51 +0800869/*
870 * this interface assumes a trap-like exit, which has already finished
871 * desired side effect including vISR and vPPR update.
872 */
873void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
874{
875 struct kvm_lapic *apic = vcpu->arch.apic;
876
877 trace_kvm_eoi(apic, vector);
878
879 kvm_ioapic_send_eoi(apic, vector);
880 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
881}
882EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
883
Eddie Dong97222cc2007-09-12 10:58:04 +0300884static void apic_send_ipi(struct kvm_lapic *apic)
885{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300886 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
887 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200888 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300889
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200890 irq.vector = icr_low & APIC_VECTOR_MASK;
891 irq.delivery_mode = icr_low & APIC_MODE_MASK;
892 irq.dest_mode = icr_low & APIC_DEST_MASK;
893 irq.level = icr_low & APIC_INT_ASSERT;
894 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
895 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300896 if (apic_x2apic_mode(apic))
897 irq.dest_id = icr_high;
898 else
899 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300900
Gleb Natapov1000ff82009-07-07 16:00:57 +0300901 trace_kvm_apic_ipi(icr_low, irq.dest_id);
902
Eddie Dong97222cc2007-09-12 10:58:04 +0300903 apic_debug("icr_high 0x%x, icr_low 0x%x, "
904 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
905 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400906 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200907 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
908 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300909
Yang Zhangb4f22252013-04-11 19:21:37 +0800910 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300911}
912
913static u32 apic_get_tmcct(struct kvm_lapic *apic)
914{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200915 ktime_t remaining;
916 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200917 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300918
919 ASSERT(apic != NULL);
920
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200921 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800922 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
923 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200924 return 0;
925
Marcelo Tosattiace15462009-10-08 10:55:03 -0300926 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200927 if (ktime_to_ns(remaining) < 0)
928 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300929
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300930 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
931 tmcct = div64_u64(ns,
932 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300933
934 return tmcct;
935}
936
Avi Kivityb209749f2007-10-22 16:50:39 +0200937static void __report_tpr_access(struct kvm_lapic *apic, bool write)
938{
939 struct kvm_vcpu *vcpu = apic->vcpu;
940 struct kvm_run *run = vcpu->run;
941
Avi Kivitya8eeb042010-05-10 12:34:53 +0300942 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300943 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200944 run->tpr_access.is_write = write;
945}
946
947static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
948{
949 if (apic->vcpu->arch.tpr_access_reporting)
950 __report_tpr_access(apic, write);
951}
952
Eddie Dong97222cc2007-09-12 10:58:04 +0300953static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
954{
955 u32 val = 0;
956
957 if (offset >= LAPIC_MMIO_LENGTH)
958 return 0;
959
960 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300961 case APIC_ID:
962 if (apic_x2apic_mode(apic))
963 val = kvm_apic_id(apic);
964 else
965 val = kvm_apic_id(apic) << 24;
966 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300967 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200968 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300969 break;
970
971 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800972 if (apic_lvtt_tscdeadline(apic))
973 return 0;
974
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 val = apic_get_tmcct(apic);
976 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300977 case APIC_PROCPRI:
978 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300979 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300980 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200981 case APIC_TASKPRI:
982 report_tpr_access(apic, false);
983 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300984 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300985 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300986 break;
987 }
988
989 return val;
990}
991
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400992static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
993{
994 return container_of(dev, struct kvm_lapic, dev);
995}
996
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300997static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
998 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300999{
Eddie Dong97222cc2007-09-12 10:58:04 +03001000 unsigned char alignment = offset & 0xf;
1001 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001002 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001003 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001004
1005 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001006 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1007 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001008 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001009 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001010
1011 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001012 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1013 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001014 return 1;
1015 }
1016
Eddie Dong97222cc2007-09-12 10:58:04 +03001017 result = __apic_read(apic, offset & ~0xf);
1018
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001019 trace_kvm_apic_read(offset, result);
1020
Eddie Dong97222cc2007-09-12 10:58:04 +03001021 switch (len) {
1022 case 1:
1023 case 2:
1024 case 4:
1025 memcpy(data, (char *)&result + alignment, len);
1026 break;
1027 default:
1028 printk(KERN_ERR "Local APIC read with len = %x, "
1029 "should be 1,2, or 4 instead\n", len);
1030 break;
1031 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001032 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001033}
1034
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001035static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1036{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001037 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001038 addr >= apic->base_address &&
1039 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1040}
1041
1042static int apic_mmio_read(struct kvm_io_device *this,
1043 gpa_t address, int len, void *data)
1044{
1045 struct kvm_lapic *apic = to_lapic(this);
1046 u32 offset = address - apic->base_address;
1047
1048 if (!apic_mmio_in_range(apic, address))
1049 return -EOPNOTSUPP;
1050
1051 apic_reg_read(apic, offset, len, data);
1052
1053 return 0;
1054}
1055
Eddie Dong97222cc2007-09-12 10:58:04 +03001056static void update_divide_count(struct kvm_lapic *apic)
1057{
1058 u32 tmp1, tmp2, tdcr;
1059
Gleb Natapovc48f1492012-08-05 15:58:33 +03001060 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001061 tmp1 = tdcr & 0xf;
1062 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001063 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001064
1065 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001066 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001067}
1068
Radim Krčmář5d87db72014-10-10 19:15:08 +02001069static void apic_timer_expired(struct kvm_lapic *apic)
1070{
1071 struct kvm_vcpu *vcpu = apic->vcpu;
1072 wait_queue_head_t *q = &vcpu->wq;
1073
1074 /*
1075 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1076 * vcpu_enter_guest.
1077 */
1078 if (atomic_read(&apic->lapic_timer.pending))
1079 return;
1080
1081 atomic_inc(&apic->lapic_timer.pending);
1082 /* FIXME: this code should not know anything about vcpus */
1083 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1084
1085 if (waitqueue_active(q))
1086 wake_up_interruptible(q);
1087}
1088
Eddie Dong97222cc2007-09-12 10:58:04 +03001089static void start_apic_timer(struct kvm_lapic *apic)
1090{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001091 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001092 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001093
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001094 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001095 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001096 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001097 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001098 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001099
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001100 if (!apic->lapic_timer.period)
1101 return;
1102 /*
1103 * Do not allow the guest to program periodic timers with small
1104 * interval, since the hrtimers are not throttled by the host
1105 * scheduler.
1106 */
1107 if (apic_lvtt_period(apic)) {
1108 s64 min_period = min_timer_period_us * 1000LL;
1109
1110 if (apic->lapic_timer.period < min_period) {
1111 pr_info_ratelimited(
1112 "kvm: vcpu %i: requested %lld ns "
1113 "lapic timer period limited to %lld ns\n",
1114 apic->vcpu->vcpu_id,
1115 apic->lapic_timer.period, min_period);
1116 apic->lapic_timer.period = min_period;
1117 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001118 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001119
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001120 hrtimer_start(&apic->lapic_timer.timer,
1121 ktime_add_ns(now, apic->lapic_timer.period),
1122 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001123
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001124 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001125 PRIx64 ", "
1126 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001127 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001128 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001129 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001130 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001131 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001132 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001133 } else if (apic_lvtt_tscdeadline(apic)) {
1134 /* lapic timer in tsc deadline mode */
1135 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1136 u64 ns = 0;
1137 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001138 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001139 unsigned long flags;
1140
1141 if (unlikely(!tscdeadline || !this_tsc_khz))
1142 return;
1143
1144 local_irq_save(flags);
1145
1146 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001147 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001148 if (likely(tscdeadline > guest_tsc)) {
1149 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1150 do_div(ns, this_tsc_khz);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001151 hrtimer_start(&apic->lapic_timer.timer,
1152 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1153 } else
1154 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001155
1156 local_irq_restore(flags);
1157 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001158}
1159
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001160static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1161{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001162 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001163
1164 if (apic_lvt_nmi_mode(lvt0_val)) {
1165 if (!nmi_wd_enabled) {
1166 apic_debug("Receive NMI setting on APIC_LVT0 "
1167 "for cpu %d\n", apic->vcpu->vcpu_id);
1168 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1169 }
1170 } else if (nmi_wd_enabled)
1171 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1172}
1173
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001174static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001175{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001176 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001177
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001178 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001179
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001180 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001181 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001182 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001183 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001184 else
1185 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001186 break;
1187
1188 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001189 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001190 apic_set_tpr(apic, val & 0xff);
1191 break;
1192
1193 case APIC_EOI:
1194 apic_set_eoi(apic);
1195 break;
1196
1197 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001198 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001199 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001200 else
1201 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001202 break;
1203
1204 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001205 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001206 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001207 recalculate_apic_map(apic->vcpu->kvm);
1208 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001209 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001210 break;
1211
Gleb Natapovfc61b802009-07-05 17:39:35 +03001212 case APIC_SPIV: {
1213 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001214 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001215 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001216 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001217 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1218 int i;
1219 u32 lvt_val;
1220
1221 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001222 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001223 APIC_LVTT + 0x10 * i);
1224 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1225 lvt_val | APIC_LVT_MASKED);
1226 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001227 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001228
1229 }
1230 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001231 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001232 case APIC_ICR:
1233 /* No delay here, so we always clear the pending bit */
1234 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1235 apic_send_ipi(apic);
1236 break;
1237
1238 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001239 if (!apic_x2apic_mode(apic))
1240 val &= 0xff000000;
1241 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001242 break;
1243
Jan Kiszka23930f92008-09-26 09:30:52 +02001244 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001245 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001246 case APIC_LVTTHMR:
1247 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001248 case APIC_LVT1:
1249 case APIC_LVTERR:
1250 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001251 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001252 val |= APIC_LVT_MASKED;
1253
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001254 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1255 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001256
1257 break;
1258
Radim Krčmářa323b402014-10-30 15:06:46 +01001259 case APIC_LVTT: {
1260 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1261
1262 if (apic->lapic_timer.timer_mode != timer_mode) {
1263 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001264 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001265 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001266
Gleb Natapovc48f1492012-08-05 15:58:33 +03001267 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001268 val |= APIC_LVT_MASKED;
1269 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1270 apic_set_reg(apic, APIC_LVTT, val);
1271 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001272 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001273
Eddie Dong97222cc2007-09-12 10:58:04 +03001274 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001275 if (apic_lvtt_tscdeadline(apic))
1276 break;
1277
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001278 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001279 apic_set_reg(apic, APIC_TMICT, val);
1280 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001281 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001282
1283 case APIC_TDCR:
1284 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001285 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001286 apic_set_reg(apic, APIC_TDCR, val);
1287 update_divide_count(apic);
1288 break;
1289
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001290 case APIC_ESR:
1291 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001292 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001293 ret = 1;
1294 }
1295 break;
1296
1297 case APIC_SELF_IPI:
1298 if (apic_x2apic_mode(apic)) {
1299 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1300 } else
1301 ret = 1;
1302 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001303 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001304 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001305 break;
1306 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001307 if (ret)
1308 apic_debug("Local APIC Write to read-only register %x\n", reg);
1309 return ret;
1310}
1311
1312static int apic_mmio_write(struct kvm_io_device *this,
1313 gpa_t address, int len, const void *data)
1314{
1315 struct kvm_lapic *apic = to_lapic(this);
1316 unsigned int offset = address - apic->base_address;
1317 u32 val;
1318
1319 if (!apic_mmio_in_range(apic, address))
1320 return -EOPNOTSUPP;
1321
1322 /*
1323 * APIC register must be aligned on 128-bits boundary.
1324 * 32/64/128 bits registers must be accessed thru 32 bits.
1325 * Refer SDM 8.4.1
1326 */
1327 if (len != 4 || (offset & 0xf)) {
1328 /* Don't shout loud, $infamous_os would cause only noise. */
1329 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001330 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001331 }
1332
1333 val = *(u32*)data;
1334
1335 /* too common printing */
1336 if (offset != APIC_EOI)
1337 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1338 "0x%x\n", __func__, offset, len, val);
1339
1340 apic_reg_write(apic, offset & 0xff0, val);
1341
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001342 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001343}
1344
Kevin Tian58fbbf22011-08-30 13:56:17 +03001345void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1346{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001347 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001348 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1349}
1350EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1351
Yang Zhang83d4c282013-01-25 10:18:49 +08001352/* emulate APIC access in a trap manner */
1353void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1354{
1355 u32 val = 0;
1356
1357 /* hw has done the conditional check and inst decode */
1358 offset &= 0xff0;
1359
1360 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1361
1362 /* TODO: optimize to just emulate side effect w/o one more write */
1363 apic_reg_write(vcpu->arch.apic, offset, val);
1364}
1365EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1366
Rusty Russelld5894442007-10-08 10:48:30 +10001367void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001368{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001369 struct kvm_lapic *apic = vcpu->arch.apic;
1370
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001371 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001372 return;
1373
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001374 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001375
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001376 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1377 static_key_slow_dec_deferred(&apic_hw_disabled);
1378
Radim Krčmáře4627552014-10-30 15:06:45 +01001379 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001380 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001381
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001382 if (apic->regs)
1383 free_page((unsigned long)apic->regs);
1384
1385 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001386}
1387
1388/*
1389 *----------------------------------------------------------------------
1390 * LAPIC interface
1391 *----------------------------------------------------------------------
1392 */
1393
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001394u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1395{
1396 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001397
Gleb Natapovc48f1492012-08-05 15:58:33 +03001398 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001399 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001400 return 0;
1401
1402 return apic->lapic_timer.tscdeadline;
1403}
1404
1405void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1406{
1407 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001408
Gleb Natapovc48f1492012-08-05 15:58:33 +03001409 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001410 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001411 return;
1412
1413 hrtimer_cancel(&apic->lapic_timer.timer);
1414 apic->lapic_timer.tscdeadline = data;
1415 start_apic_timer(apic);
1416}
1417
Eddie Dong97222cc2007-09-12 10:58:04 +03001418void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1419{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001420 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001421
Gleb Natapovc48f1492012-08-05 15:58:33 +03001422 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001423 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001424
Avi Kivityb93463a2007-10-25 16:52:32 +02001425 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001426 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001427}
1428
1429u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1430{
Eddie Dong97222cc2007-09-12 10:58:04 +03001431 u64 tpr;
1432
Gleb Natapovc48f1492012-08-05 15:58:33 +03001433 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001434 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001435
Gleb Natapovc48f1492012-08-05 15:58:33 +03001436 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001437
1438 return (tpr & 0xf0) >> 4;
1439}
1440
1441void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1442{
Yang Zhang8d146952013-01-25 10:18:50 +08001443 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001444 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001445
1446 if (!apic) {
1447 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001448 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001449 return;
1450 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001451
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001452 if (!kvm_vcpu_is_bsp(apic->vcpu))
1453 value &= ~MSR_IA32_APICBASE_BSP;
1454 vcpu->arch.apic_base = value;
1455
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001456 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001457 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001458 if (value & MSR_IA32_APICBASE_ENABLE)
1459 static_key_slow_dec_deferred(&apic_hw_disabled);
1460 else
1461 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001462 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001463 }
1464
Yang Zhang8d146952013-01-25 10:18:50 +08001465 if ((old_value ^ value) & X2APIC_ENABLE) {
1466 if (value & X2APIC_ENABLE) {
1467 u32 id = kvm_apic_id(apic);
1468 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1469 kvm_apic_set_ldr(apic, ldr);
1470 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1471 } else
1472 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001473 }
Yang Zhang8d146952013-01-25 10:18:50 +08001474
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001475 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001476 MSR_IA32_APICBASE_BASE;
1477
Nadav Amitdb324fe2014-11-02 11:54:59 +02001478 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1479 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1480 pr_warn_once("APIC base relocation is unsupported by KVM");
1481
Eddie Dong97222cc2007-09-12 10:58:04 +03001482 /* with FSB delivery interrupt, we can restart APIC functionality */
1483 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001484 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001485
1486}
1487
He, Qingc5ec1532007-09-03 17:07:41 +03001488void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001489{
1490 struct kvm_lapic *apic;
1491 int i;
1492
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001493 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001494
1495 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001496 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001497 ASSERT(apic != NULL);
1498
1499 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001500 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001501
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001502 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001503 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001504
1505 for (i = 0; i < APIC_LVT_NUM; i++)
1506 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001507 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001508 apic_set_reg(apic, APIC_LVT0,
1509 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001510
1511 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001512 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001513 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001514 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001515 apic_set_reg(apic, APIC_ESR, 0);
1516 apic_set_reg(apic, APIC_ICR, 0);
1517 apic_set_reg(apic, APIC_ICR2, 0);
1518 apic_set_reg(apic, APIC_TDCR, 0);
1519 apic_set_reg(apic, APIC_TMICT, 0);
1520 for (i = 0; i < 8; i++) {
1521 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1522 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1523 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1524 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001525 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1526 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001527 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001528 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001529 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001530 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001531 kvm_lapic_set_base(vcpu,
1532 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001533 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001534 apic_update_ppr(apic);
1535
Gleb Natapove1035712009-03-05 16:34:59 +02001536 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001537 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001538
Nadav Amit98eff522014-06-29 12:28:51 +03001539 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001540 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001541 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001542 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001543}
1544
Eddie Dong97222cc2007-09-12 10:58:04 +03001545/*
1546 *----------------------------------------------------------------------
1547 * timer interface
1548 *----------------------------------------------------------------------
1549 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001550
Avi Kivity2a6eac92012-07-26 18:01:51 +03001551static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001552{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001553 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001554}
1555
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001556int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1557{
Gleb Natapov54e98182012-08-05 15:58:32 +03001558 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001559
Gleb Natapovc48f1492012-08-05 15:58:33 +03001560 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001561 apic_lvt_enabled(apic, APIC_LVTT))
1562 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001563
1564 return 0;
1565}
1566
Avi Kivity89342082011-11-10 14:57:21 +02001567int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001568{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001569 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001570 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001571
Gleb Natapovc48f1492012-08-05 15:58:33 +03001572 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001573 vector = reg & APIC_VECTOR_MASK;
1574 mode = reg & APIC_MODE_MASK;
1575 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001576 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1577 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001578 }
1579 return 0;
1580}
1581
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001582void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001583{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001584 struct kvm_lapic *apic = vcpu->arch.apic;
1585
1586 if (apic)
1587 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001588}
1589
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001590static const struct kvm_io_device_ops apic_mmio_ops = {
1591 .read = apic_mmio_read,
1592 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001593};
1594
Avi Kivitye9d90d42012-07-26 18:01:50 +03001595static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1596{
1597 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001598 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001599
Radim Krčmář5d87db72014-10-10 19:15:08 +02001600 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001601
Avi Kivity2a6eac92012-07-26 18:01:51 +03001602 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001603 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1604 return HRTIMER_RESTART;
1605 } else
1606 return HRTIMER_NORESTART;
1607}
1608
Eddie Dong97222cc2007-09-12 10:58:04 +03001609int kvm_create_lapic(struct kvm_vcpu *vcpu)
1610{
1611 struct kvm_lapic *apic;
1612
1613 ASSERT(vcpu != NULL);
1614 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1615
1616 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1617 if (!apic)
1618 goto nomem;
1619
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001620 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001621
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001622 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1623 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001624 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1625 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001626 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001627 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001628 apic->vcpu = vcpu;
1629
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001630 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1631 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001632 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001633
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001634 /*
1635 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1636 * thinking that APIC satet has changed.
1637 */
1638 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001639 kvm_lapic_set_base(vcpu,
1640 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001641
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001642 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001643 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001644 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001645
1646 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001647nomem_free_apic:
1648 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001649nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001650 return -ENOMEM;
1651}
Eddie Dong97222cc2007-09-12 10:58:04 +03001652
1653int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1654{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001655 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001656 int highest_irr;
1657
Gleb Natapovc48f1492012-08-05 15:58:33 +03001658 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001659 return -1;
1660
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001661 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001662 highest_irr = apic_find_highest_irr(apic);
1663 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001664 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001665 return -1;
1666 return highest_irr;
1667}
1668
Qing He40487c62007-09-17 14:47:13 +08001669int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1670{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001671 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001672 int r = 0;
1673
Gleb Natapovc48f1492012-08-05 15:58:33 +03001674 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001675 r = 1;
1676 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1677 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1678 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001679 return r;
1680}
1681
Eddie Dong1b9778d2007-09-03 16:56:58 +03001682void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1683{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001684 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001685
Gleb Natapovc48f1492012-08-05 15:58:33 +03001686 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001687 return;
1688
1689 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001690 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001691 if (apic_lvtt_tscdeadline(apic))
1692 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001693 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001694 }
1695}
1696
Eddie Dong97222cc2007-09-12 10:58:04 +03001697int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1698{
1699 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001700 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001701
1702 if (vector == -1)
1703 return -1;
1704
Wanpeng Li56cc2402014-08-05 12:42:24 +08001705 /*
1706 * We get here even with APIC virtualization enabled, if doing
1707 * nested virtualization and L1 runs with the "acknowledge interrupt
1708 * on exit" mode. Then we cannot inject the interrupt via RVI,
1709 * because the process would deliver it through the IDT.
1710 */
1711
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001712 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001713 apic_update_ppr(apic);
1714 apic_clear_irr(vector, apic);
1715 return vector;
1716}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001717
Gleb Natapov64eb0622012-08-08 15:24:36 +03001718void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1719 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001720{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001721 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001722
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001723 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001724 /* set SPIV separately to get count of SW disabled APICs right */
1725 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1726 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001727 /* call kvm_apic_set_id() to put apic into apic_map */
1728 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001729 kvm_apic_set_version(vcpu);
1730
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001731 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001732 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001733 update_divide_count(apic);
1734 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001735 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001736 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1737 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001738 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001739 if (kvm_x86_ops->hwapic_irr_update)
1740 kvm_x86_ops->hwapic_irr_update(vcpu,
1741 apic_find_highest_irr(apic));
Yang Zhangc7c9c562013-01-25 10:18:51 +08001742 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001743 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001744 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001745}
Eddie Donga3d7f852007-09-03 16:15:12 +03001746
Avi Kivity2f52d582008-01-16 12:49:30 +02001747void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001748{
Eddie Donga3d7f852007-09-03 16:15:12 +03001749 struct hrtimer *timer;
1750
Gleb Natapovc48f1492012-08-05 15:58:33 +03001751 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001752 return;
1753
Gleb Natapov54e98182012-08-05 15:58:32 +03001754 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001755 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001756 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001757}
Avi Kivityb93463a2007-10-25 16:52:32 +02001758
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001759/*
1760 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1761 *
1762 * Detect whether guest triggered PV EOI since the
1763 * last entry. If yes, set EOI on guests's behalf.
1764 * Clear PV EOI in guest memory in any case.
1765 */
1766static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1767 struct kvm_lapic *apic)
1768{
1769 bool pending;
1770 int vector;
1771 /*
1772 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1773 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1774 *
1775 * KVM_APIC_PV_EOI_PENDING is unset:
1776 * -> host disabled PV EOI.
1777 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1778 * -> host enabled PV EOI, guest did not execute EOI yet.
1779 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1780 * -> host enabled PV EOI, guest executed EOI.
1781 */
1782 BUG_ON(!pv_eoi_enabled(vcpu));
1783 pending = pv_eoi_get_pending(vcpu);
1784 /*
1785 * Clear pending bit in any case: it will be set again on vmentry.
1786 * While this might not be ideal from performance point of view,
1787 * this makes sure pv eoi is only enabled when we know it's safe.
1788 */
1789 pv_eoi_clr_pending(vcpu);
1790 if (pending)
1791 return;
1792 vector = apic_set_eoi(apic);
1793 trace_kvm_pv_eoi(apic, vector);
1794}
1795
Avi Kivityb93463a2007-10-25 16:52:32 +02001796void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1797{
1798 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001799
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001800 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1801 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1802
Gleb Natapov41383772012-04-19 14:06:29 +03001803 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001804 return;
1805
Andy Honigfda4e2e82013-11-20 10:23:22 -08001806 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1807 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001808
1809 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1810}
1811
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001812/*
1813 * apic_sync_pv_eoi_to_guest - called before vmentry
1814 *
1815 * Detect whether it's safe to enable PV EOI and
1816 * if yes do so.
1817 */
1818static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1819 struct kvm_lapic *apic)
1820{
1821 if (!pv_eoi_enabled(vcpu) ||
1822 /* IRR set or many bits in ISR: could be nested. */
1823 apic->irr_pending ||
1824 /* Cache not set: could be safe but we don't bother. */
1825 apic->highest_isr_cache == -1 ||
1826 /* Need EOI to update ioapic. */
1827 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1828 /*
1829 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1830 * so we need not do anything here.
1831 */
1832 return;
1833 }
1834
1835 pv_eoi_set_pending(apic->vcpu);
1836}
1837
Avi Kivityb93463a2007-10-25 16:52:32 +02001838void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1839{
1840 u32 data, tpr;
1841 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001842 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001843
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001844 apic_sync_pv_eoi_to_guest(vcpu, apic);
1845
Gleb Natapov41383772012-04-19 14:06:29 +03001846 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001847 return;
1848
Gleb Natapovc48f1492012-08-05 15:58:33 +03001849 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001850 max_irr = apic_find_highest_irr(apic);
1851 if (max_irr < 0)
1852 max_irr = 0;
1853 max_isr = apic_find_highest_isr(apic);
1854 if (max_isr < 0)
1855 max_isr = 0;
1856 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1857
Andy Honigfda4e2e82013-11-20 10:23:22 -08001858 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1859 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001860}
1861
Andy Honigfda4e2e82013-11-20 10:23:22 -08001862int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001863{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001864 if (vapic_addr) {
1865 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1866 &vcpu->arch.apic->vapic_cache,
1867 vapic_addr, sizeof(u32)))
1868 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001869 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001870 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001871 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001872 }
1873
1874 vcpu->arch.apic->vapic_addr = vapic_addr;
1875 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001876}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001877
1878int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1879{
1880 struct kvm_lapic *apic = vcpu->arch.apic;
1881 u32 reg = (msr - APIC_BASE_MSR) << 4;
1882
1883 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1884 return 1;
1885
Nadav Amitc69d3d92014-11-26 17:56:25 +02001886 if (reg == APIC_ICR2)
1887 return 1;
1888
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001889 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001890 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001891 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1892 return apic_reg_write(apic, reg, (u32)data);
1893}
1894
1895int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1896{
1897 struct kvm_lapic *apic = vcpu->arch.apic;
1898 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1899
1900 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1901 return 1;
1902
Nadav Amitc69d3d92014-11-26 17:56:25 +02001903 if (reg == APIC_DFR || reg == APIC_ICR2) {
1904 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1905 reg);
1906 return 1;
1907 }
1908
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001909 if (apic_reg_read(apic, reg, 4, &low))
1910 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001911 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001912 apic_reg_read(apic, APIC_ICR2, 4, &high);
1913
1914 *data = (((u64)high) << 32) | low;
1915
1916 return 0;
1917}
Gleb Natapov10388a02010-01-17 15:51:23 +02001918
1919int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1920{
1921 struct kvm_lapic *apic = vcpu->arch.apic;
1922
Gleb Natapovc48f1492012-08-05 15:58:33 +03001923 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001924 return 1;
1925
1926 /* if this is ICR write vector before command */
1927 if (reg == APIC_ICR)
1928 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1929 return apic_reg_write(apic, reg, (u32)data);
1930}
1931
1932int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1933{
1934 struct kvm_lapic *apic = vcpu->arch.apic;
1935 u32 low, high = 0;
1936
Gleb Natapovc48f1492012-08-05 15:58:33 +03001937 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001938 return 1;
1939
1940 if (apic_reg_read(apic, reg, 4, &low))
1941 return 1;
1942 if (reg == APIC_ICR)
1943 apic_reg_read(apic, APIC_ICR2, 4, &high);
1944
1945 *data = (((u64)high) << 32) | low;
1946
1947 return 0;
1948}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001949
1950int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1951{
1952 u64 addr = data & ~KVM_MSR_ENABLED;
1953 if (!IS_ALIGNED(addr, 4))
1954 return 1;
1955
1956 vcpu->arch.pv_eoi.msr_val = data;
1957 if (!pv_eoi_enabled(vcpu))
1958 return 0;
1959 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001960 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001961}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001962
Jan Kiszka66450a22013-03-13 12:42:34 +01001963void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1964{
1965 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01001966 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001967 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001968
Gleb Natapov299018f2013-06-03 11:30:02 +03001969 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001970 return;
1971
Gleb Natapov299018f2013-06-03 11:30:02 +03001972 pe = xchg(&apic->pending_events, 0);
1973
1974 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001975 kvm_lapic_reset(vcpu);
1976 kvm_vcpu_reset(vcpu);
1977 if (kvm_vcpu_is_bsp(apic->vcpu))
1978 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1979 else
1980 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1981 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001982 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001983 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1984 /* evaluate pending_events before reading the vector */
1985 smp_rmb();
1986 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03001987 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01001988 vcpu->vcpu_id, sipi_vector);
1989 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1990 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1991 }
1992}
1993
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001994void kvm_lapic_init(void)
1995{
1996 /* do not patch jump label more than once per second */
1997 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001998 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001999}