blob: d799140e53b6a649b51ace8129b8846ed695a824 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define URXD_CHARRDY (1<<15)
78#define URXD_ERR (1<<14)
79#define URXD_OVRRUN (1<<13)
80#define URXD_FRMERR (1<<12)
81#define URXD_BRK (1<<11)
82#define URXD_PRERR (1<<10)
83#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
84#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
85#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
86#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080087#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053088#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
89#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
90#define UCR1_IREN (1<<7) /* Infrared interface enable */
91#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
92#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
93#define UCR1_SNDBRK (1<<4) /* Send break */
94#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
95#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080096#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053097#define UCR1_DOZE (1<<1) /* Doze */
98#define UCR1_UARTEN (1<<0) /* UART enabled */
99#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
100#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
101#define UCR2_CTSC (1<<13) /* CTS pin control */
102#define UCR2_CTS (1<<12) /* Clear to send */
103#define UCR2_ESCEN (1<<11) /* Escape enable */
104#define UCR2_PREN (1<<8) /* Parity enable */
105#define UCR2_PROE (1<<7) /* Parity odd/even */
106#define UCR2_STPB (1<<6) /* Stop */
107#define UCR2_WS (1<<5) /* Word size */
108#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
109#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
110#define UCR2_TXEN (1<<2) /* Transmitter enabled */
111#define UCR2_RXEN (1<<1) /* Receiver enabled */
112#define UCR2_SRST (1<<0) /* SW reset */
113#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
114#define UCR3_PARERREN (1<<12) /* Parity enable */
115#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
116#define UCR3_DSR (1<<10) /* Data set ready */
117#define UCR3_DCD (1<<9) /* Data carrier detect */
118#define UCR3_RI (1<<8) /* Ring indicator */
119#define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
120#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
121#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
122#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
123#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
124#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
125#define UCR3_BPEN (1<<0) /* Preset registers enable */
126#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
127#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
128#define UCR4_INVR (1<<9) /* Inverted infrared reception */
129#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
130#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
131#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800132#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530133#define UCR4_IRSC (1<<5) /* IR special case */
134#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
135#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
136#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
137#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
138#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
139#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
140#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
141#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
142#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
143#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
144#define USR1_RTSS (1<<14) /* RTS pin status */
145#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
146#define USR1_RTSD (1<<12) /* RTS delta */
147#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
148#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
149#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
150#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
151#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
152#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
153#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
154#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
155#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
156#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
157#define USR2_IDLE (1<<12) /* Idle condition */
158#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
159#define USR2_WAKE (1<<7) /* Wake */
160#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
161#define USR2_TXDC (1<<3) /* Transmitter complete */
162#define USR2_BRCD (1<<2) /* Break condition */
163#define USR2_ORE (1<<1) /* Overrun error */
164#define USR2_RDR (1<<0) /* Recv data ready */
165#define UTS_FRCPERR (1<<13) /* Force parity error */
166#define UTS_LOOP (1<<12) /* Loop tx and rx */
167#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
168#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
169#define UTS_TXFULL (1<<4) /* TxFIFO full */
170#define UTS_RXFULL (1<<3) /* RxFIFO full */
171#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530174#define SERIAL_IMX_MAJOR 207
175#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200176#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * This determines how often we check the modem status signals
180 * for any change. They generally aren't connected to an IRQ
181 * so we have to poll them. We also check immediately before
182 * filling the TX fifo incase CTS has been dropped.
183 */
184#define MCTRL_TIMEOUT (250*HZ/1000)
185
186#define DRIVER_NAME "IMX-uart"
187
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200188#define UART_NR 8
189
Shawn Guofe6b5402011-06-25 02:04:33 +0800190/* i.mx21 type uart runs on all i.mx except i.mx1 */
191enum imx_uart_type {
192 IMX1_UART,
193 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530207 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100208 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800209 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100210 unsigned int use_irda:1;
211 unsigned int irda_inv_rx:1;
212 unsigned int irda_inv_tx:1;
213 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100214 struct clk *clk_ipg;
215 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200216 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800217
218 /* DMA fields */
219 unsigned int dma_is_inited:1;
220 unsigned int dma_is_enabled:1;
221 unsigned int dma_is_rxing:1;
222 unsigned int dma_is_txing:1;
223 struct dma_chan *dma_chan_rx, *dma_chan_tx;
224 struct scatterlist rx_sgl, tx_sgl[2];
225 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800226 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800227 unsigned int dma_tx_nents;
228 wait_queue_head_t dma_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
Dirk Behme0ad5a812011-12-22 09:57:52 +0100231struct imx_port_ucrs {
232 unsigned int ucr1;
233 unsigned int ucr2;
234 unsigned int ucr3;
235};
236
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100237#ifdef CONFIG_IRDA
238#define USE_IRDA(sport) ((sport)->use_irda)
239#else
240#define USE_IRDA(sport) (0)
241#endif
242
Shawn Guofe6b5402011-06-25 02:04:33 +0800243static struct imx_uart_data imx_uart_devdata[] = {
244 [IMX1_UART] = {
245 .uts_reg = IMX1_UTS,
246 .devtype = IMX1_UART,
247 },
248 [IMX21_UART] = {
249 .uts_reg = IMX21_UTS,
250 .devtype = IMX21_UART,
251 },
Huang Shijiea496e622013-07-08 17:14:17 +0800252 [IMX6Q_UART] = {
253 .uts_reg = IMX21_UTS,
254 .devtype = IMX6Q_UART,
255 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800256};
257
258static struct platform_device_id imx_uart_devtype[] = {
259 {
260 .name = "imx1-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
262 }, {
263 .name = "imx21-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
265 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800266 .name = "imx6q-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800269 /* sentinel */
270 }
271};
272MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
273
Shawn Guo22698aa2011-06-25 02:04:34 +0800274static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800275 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800276 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
277 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
278 { /* sentinel */ }
279};
280MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
281
Shawn Guofe6b5402011-06-25 02:04:33 +0800282static inline unsigned uts_reg(struct imx_port *sport)
283{
284 return sport->devdata->uts_reg;
285}
286
287static inline int is_imx1_uart(struct imx_port *sport)
288{
289 return sport->devdata->devtype == IMX1_UART;
290}
291
292static inline int is_imx21_uart(struct imx_port *sport)
293{
294 return sport->devdata->devtype == IMX21_UART;
295}
296
Huang Shijiea496e622013-07-08 17:14:17 +0800297static inline int is_imx6q_uart(struct imx_port *sport)
298{
299 return sport->devdata->devtype == IMX6Q_UART;
300}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200302 * Save and restore functions for UCR1, UCR2 and UCR3 registers
303 */
Fabio Estevame8bfa762013-06-05 00:58:46 -0300304#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200305static void imx_port_ucrs_save(struct uart_port *port,
306 struct imx_port_ucrs *ucr)
307{
308 /* save control registers */
309 ucr->ucr1 = readl(port->membase + UCR1);
310 ucr->ucr2 = readl(port->membase + UCR2);
311 ucr->ucr3 = readl(port->membase + UCR3);
312}
313
314static void imx_port_ucrs_restore(struct uart_port *port,
315 struct imx_port_ucrs *ucr)
316{
317 /* restore control registers */
318 writel(ucr->ucr1, port->membase + UCR1);
319 writel(ucr->ucr2, port->membase + UCR2);
320 writel(ucr->ucr3, port->membase + UCR3);
321}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300322#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200323
324/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 * Handle any change of modem status signal since we were last called.
326 */
327static void imx_mctrl_check(struct imx_port *sport)
328{
329 unsigned int status, changed;
330
331 status = sport->port.ops->get_mctrl(&sport->port);
332 changed = status ^ sport->old_status;
333
334 if (changed == 0)
335 return;
336
337 sport->old_status = status;
338
339 if (changed & TIOCM_RI)
340 sport->port.icount.rng++;
341 if (changed & TIOCM_DSR)
342 sport->port.icount.dsr++;
343 if (changed & TIOCM_CAR)
344 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
345 if (changed & TIOCM_CTS)
346 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
347
Alan Coxbdc04e32009-09-19 13:13:31 -0700348 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349}
350
351/*
352 * This is our per-port timeout handler, for checking the
353 * modem status signals.
354 */
355static void imx_timeout(unsigned long data)
356{
357 struct imx_port *sport = (struct imx_port *)data;
358 unsigned long flags;
359
Alan Coxebd2c8f2009-09-19 13:13:28 -0700360 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 spin_lock_irqsave(&sport->port.lock, flags);
362 imx_mctrl_check(sport);
363 spin_unlock_irqrestore(&sport->port.lock, flags);
364
365 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
366 }
367}
368
369/*
370 * interrupts disabled on entry
371 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100372static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373{
374 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100375 unsigned long temp;
376
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100377 if (USE_IRDA(sport)) {
378 /* half duplex - wait for end of transmission */
379 int n = 256;
380 while ((--n > 0) &&
381 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
382 udelay(5);
383 barrier();
384 }
385 /*
386 * irda transceiver - wait a bit more to avoid
387 * cutoff, hardware dependent
388 */
389 udelay(sport->trcv_delay);
390
391 /*
392 * half duplex - reactivate receive mode,
393 * flush receive pipe echo crap
394 */
395 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
396 temp = readl(sport->port.membase + UCR1);
397 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
398 writel(temp, sport->port.membase + UCR1);
399
400 temp = readl(sport->port.membase + UCR4);
401 temp &= ~(UCR4_TCEN);
402 writel(temp, sport->port.membase + UCR4);
403
404 while (readl(sport->port.membase + URXD0) &
405 URXD_CHARRDY)
406 barrier();
407
408 temp = readl(sport->port.membase + UCR1);
409 temp |= UCR1_RRDYEN;
410 writel(temp, sport->port.membase + UCR1);
411
412 temp = readl(sport->port.membase + UCR4);
413 temp |= UCR4_DREN;
414 writel(temp, sport->port.membase + UCR4);
415 }
416 return;
417 }
418
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800419 /*
420 * We are maybe in the SMP context, so if the DMA TX thread is running
421 * on other cpu, we have to wait for it to finish.
422 */
423 if (sport->dma_is_enabled && sport->dma_is_txing)
424 return;
425
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100426 temp = readl(sport->port.membase + UCR1);
427 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428}
429
430/*
431 * interrupts disabled on entry
432 */
433static void imx_stop_rx(struct uart_port *port)
434{
435 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100436 unsigned long temp;
437
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800438 /*
439 * We are maybe in the SMP context, so if the DMA TX thread is running
440 * on other cpu, we have to wait for it to finish.
441 */
442 if (sport->dma_is_enabled && sport->dma_is_rxing)
443 return;
444
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100445 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530446 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
448
449/*
450 * Set the modem control timer to fire immediately.
451 */
452static void imx_enable_ms(struct uart_port *port)
453{
454 struct imx_port *sport = (struct imx_port *)port;
455
456 mod_timer(&sport->timer, jiffies);
457}
458
459static inline void imx_transmit_buffer(struct imx_port *sport)
460{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700461 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Volker Ernst4e4e6602010-10-13 11:03:57 +0200463 while (!uart_circ_empty(xmit) &&
Shawn Guofe6b5402011-06-25 02:04:33 +0800464 !(readl(sport->port.membase + uts_reg(sport))
465 & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 /* send xmit->buf[xmit->tail]
467 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100468 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100469 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Fabian Godehardt977757312009-06-11 14:37:19 +0100473 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
474 uart_write_wakeup(&sport->port);
475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100477 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478}
479
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800480static void dma_tx_callback(void *data)
481{
482 struct imx_port *sport = data;
483 struct scatterlist *sgl = &sport->tx_sgl[0];
484 struct circ_buf *xmit = &sport->port.state->xmit;
485 unsigned long flags;
486
487 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
488
489 sport->dma_is_txing = 0;
490
491 /* update the stat */
492 spin_lock_irqsave(&sport->port.lock, flags);
493 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
494 sport->port.icount.tx += sport->tx_bytes;
495 spin_unlock_irqrestore(&sport->port.lock, flags);
496
497 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
498
499 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
500 uart_write_wakeup(&sport->port);
501
502 if (waitqueue_active(&sport->dma_wait)) {
503 wake_up(&sport->dma_wait);
504 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
505 return;
506 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800507}
508
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800509static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800510{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800511 struct circ_buf *xmit = &sport->port.state->xmit;
512 struct scatterlist *sgl = sport->tx_sgl;
513 struct dma_async_tx_descriptor *desc;
514 struct dma_chan *chan = sport->dma_chan_tx;
515 struct device *dev = sport->port.dev;
516 enum dma_status status;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800517 int ret;
518
Huang Shijief0ef8832013-10-11 18:31:01 +0800519 status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800520 if (DMA_IN_PROGRESS == status)
521 return;
522
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800523 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800524
Huang Shijie947c74e2013-10-11 18:31:00 +0800525 if (xmit->tail > xmit->head && xmit->head > 0) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800526 sport->dma_tx_nents = 2;
527 sg_init_table(sgl, 2);
528 sg_set_buf(sgl, xmit->buf + xmit->tail,
529 UART_XMIT_SIZE - xmit->tail);
530 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
531 } else {
532 sport->dma_tx_nents = 1;
533 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
534 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800535
536 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
537 if (ret == 0) {
538 dev_err(dev, "DMA mapping error for TX.\n");
539 return;
540 }
541 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
542 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
543 if (!desc) {
544 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
545 return;
546 }
547 desc->callback = dma_tx_callback;
548 desc->callback_param = sport;
549
550 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
551 uart_circ_chars_pending(xmit));
552 /* fire it */
553 sport->dma_is_txing = 1;
554 dmaengine_submit(desc);
555 dma_async_issue_pending(chan);
556 return;
557}
558
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559/*
560 * interrupts disabled on entry
561 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100562static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563{
564 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100565 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100567 if (USE_IRDA(sport)) {
568 /* half duplex in IrDA mode; have to disable receive mode */
569 temp = readl(sport->port.membase + UCR4);
570 temp &= ~(UCR4_DREN);
571 writel(temp, sport->port.membase + UCR4);
572
573 temp = readl(sport->port.membase + UCR1);
574 temp &= ~(UCR1_RRDYEN);
575 writel(temp, sport->port.membase + UCR1);
576 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200577 /* Clear any pending ORE flag before enabling interrupt */
578 temp = readl(sport->port.membase + USR2);
579 writel(temp | USR2_ORE, sport->port.membase + USR2);
580
581 temp = readl(sport->port.membase + UCR4);
582 temp |= UCR4_OREN;
583 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100584
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800585 if (!sport->dma_is_enabled) {
586 temp = readl(sport->port.membase + UCR1);
587 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
588 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100590 if (USE_IRDA(sport)) {
591 temp = readl(sport->port.membase + UCR1);
592 temp |= UCR1_TRDYEN;
593 writel(temp, sport->port.membase + UCR1);
594
595 temp = readl(sport->port.membase + UCR4);
596 temp |= UCR4_TCEN;
597 writel(temp, sport->port.membase + UCR4);
598 }
599
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800600 if (sport->dma_is_enabled) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800601 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800602 return;
603 }
604
Shawn Guofe6b5402011-06-25 02:04:33 +0800605 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100606 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
David Howells7d12e782006-10-05 14:55:46 +0100609static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100610{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800611 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200612 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100613 unsigned long flags;
614
615 spin_lock_irqsave(&sport->port.lock, flags);
616
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100617 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200618 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100619 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700620 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100621
622 spin_unlock_irqrestore(&sport->port.lock, flags);
623 return IRQ_HANDLED;
624}
625
David Howells7d12e782006-10-05 14:55:46 +0100626static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800628 struct imx_port *sport = dev_id;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700629 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 unsigned long flags;
631
Sachin Kamat82313e62013-01-07 10:25:02 +0530632 spin_lock_irqsave(&sport->port.lock, flags);
Sachin Kamat699cbd62013-01-07 10:25:04 +0530633 if (sport->port.x_char) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 /* Send next char */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100635 writel(sport->port.x_char, sport->port.membase + URTX0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 goto out;
637 }
638
639 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100640 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 goto out;
642 }
643
644 imx_transmit_buffer(sport);
645
646 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
647 uart_write_wakeup(&sport->port);
648
649out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530650 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 return IRQ_HANDLED;
652}
653
David Howells7d12e782006-10-05 14:55:46 +0100654static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
656 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530657 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100658 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100659 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Sachin Kamat82313e62013-01-07 10:25:02 +0530661 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100663 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 flg = TTY_NORMAL;
665 sport->port.icount.rx++;
666
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100667 rx = readl(sport->port.membase + URXD0);
668
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100669 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100670 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100671 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100672 if (uart_handle_break(&sport->port))
673 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
675
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100676 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100677 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Hui Wang019dc9e2011-08-24 17:41:47 +0800679 if (unlikely(rx & URXD_ERR)) {
680 if (rx & URXD_BRK)
681 sport->port.icount.brk++;
682 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100683 sport->port.icount.parity++;
684 else if (rx & URXD_FRMERR)
685 sport->port.icount.frame++;
686 if (rx & URXD_OVRRUN)
687 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Sascha Hauer864eeed2008-04-17 08:39:22 +0100689 if (rx & sport->port.ignore_status_mask) {
690 if (++ignored > 100)
691 goto out;
692 continue;
693 }
694
695 rx &= sport->port.read_status_mask;
696
Hui Wang019dc9e2011-08-24 17:41:47 +0800697 if (rx & URXD_BRK)
698 flg = TTY_BREAK;
699 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100700 flg = TTY_PARITY;
701 else if (rx & URXD_FRMERR)
702 flg = TTY_FRAME;
703 if (rx & URXD_OVRRUN)
704 flg = TTY_OVERRUN;
705
706#ifdef SUPPORT_SYSRQ
707 sport->port.sysrq = 0;
708#endif
709 }
710
Jiri Slaby92a19f92013-01-03 15:53:03 +0100711 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530715 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100716 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718}
719
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800720static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800721/*
722 * If the RXFIFO is filled with some data, and then we
723 * arise a DMA operation to receive them.
724 */
725static void imx_dma_rxint(struct imx_port *sport)
726{
727 unsigned long temp;
728
729 temp = readl(sport->port.membase + USR2);
730 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
731 sport->dma_is_rxing = 1;
732
733 /* disable the `Recerver Ready Interrrupt` */
734 temp = readl(sport->port.membase + UCR1);
735 temp &= ~(UCR1_RRDYEN);
736 writel(temp, sport->port.membase + UCR1);
737
738 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800739 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800740 }
741}
742
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200743static irqreturn_t imx_int(int irq, void *dev_id)
744{
745 struct imx_port *sport = dev_id;
746 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200747 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200748
749 sts = readl(sport->port.membase + USR1);
750
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800751 if (sts & USR1_RRDY) {
752 if (sport->dma_is_enabled)
753 imx_dma_rxint(sport);
754 else
755 imx_rxint(irq, dev_id);
756 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200757
758 if (sts & USR1_TRDY &&
759 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
760 imx_txint(irq, dev_id);
761
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200762 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763 imx_rtsint(irq, dev_id);
764
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200765 if (sts & USR1_AWAKE)
766 writel(USR1_AWAKE, sport->port.membase + USR1);
767
Alexander Steinf1f836e2013-05-14 17:06:07 +0200768 sts2 = readl(sport->port.membase + USR2);
769 if (sts2 & USR2_ORE) {
770 dev_err(sport->port.dev, "Rx FIFO overrun\n");
771 sport->port.icount.overrun++;
772 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
773 }
774
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200775 return IRQ_HANDLED;
776}
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778/*
779 * Return TIOCSER_TEMT when transmitter is not busy.
780 */
781static unsigned int imx_tx_empty(struct uart_port *port)
782{
783 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800784 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Huang Shijie1ce43e52013-10-11 18:30:59 +0800786 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
787
788 /* If the TX DMA is working, return 0. */
789 if (sport->dma_is_enabled && sport->dma_is_txing)
790 ret = 0;
791
792 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793}
794
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100795/*
796 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
797 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798static unsigned int imx_get_mctrl(struct uart_port *port)
799{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100800 struct imx_port *sport = (struct imx_port *)port;
801 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100802
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100803 if (readl(sport->port.membase + USR1) & USR1_RTSS)
804 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100805
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100806 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
807 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100808
Huang Shijie6b471a92013-11-29 17:29:24 +0800809 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
810 tmp |= TIOCM_LOOP;
811
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100812 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813}
814
815static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
816{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100817 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100818 unsigned long temp;
819
820 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100821
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100822 if (mctrl & TIOCM_RTS)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800823 if (!sport->dma_is_enabled)
824 temp |= UCR2_CTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100825
826 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800827
828 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
829 if (mctrl & TIOCM_LOOP)
830 temp |= UTS_LOOP;
831 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
835 * Interrupts always disabled.
836 */
837static void imx_break_ctl(struct uart_port *port, int break_state)
838{
839 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100840 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 spin_lock_irqsave(&sport->port.lock, flags);
843
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100844 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
845
Sachin Kamat82313e62013-01-07 10:25:02 +0530846 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100847 temp |= UCR1_SNDBRK;
848
849 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 spin_unlock_irqrestore(&sport->port.lock, flags);
852}
853
854#define TXTL 2 /* reset default */
855#define RXTL 1 /* reset default */
856
Sascha Hauer587897f2005-04-29 22:46:40 +0100857static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
858{
859 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100860
Dirk Behme7be06702012-08-31 10:02:47 +0200861 /* set receiver / transmitter trigger level */
862 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
863 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100864 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100865 return 0;
866}
867
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800868#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800869static void imx_rx_dma_done(struct imx_port *sport)
870{
871 unsigned long temp;
872
873 /* Enable this interrupt when the RXFIFO is empty. */
874 temp = readl(sport->port.membase + UCR1);
875 temp |= UCR1_RRDYEN;
876 writel(temp, sport->port.membase + UCR1);
877
878 sport->dma_is_rxing = 0;
879
880 /* Is the shutdown waiting for us? */
881 if (waitqueue_active(&sport->dma_wait))
882 wake_up(&sport->dma_wait);
883}
884
885/*
886 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
887 * [1] the RX DMA buffer is full.
888 * [2] the Aging timer expires(wait for 8 bytes long)
889 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
890 *
891 * The [2] is trigger when a character was been sitting in the FIFO
892 * meanwhile [3] can wait for 32 bytes long when the RX line is
893 * on IDLE state and RxFIFO is empty.
894 */
895static void dma_rx_callback(void *data)
896{
897 struct imx_port *sport = data;
898 struct dma_chan *chan = sport->dma_chan_rx;
899 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800900 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901 struct dma_tx_state state;
902 enum dma_status status;
903 unsigned int count;
904
905 /* unmap it first */
906 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
907
Huang Shijief0ef8832013-10-11 18:31:01 +0800908 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800909 count = RX_BUF_SIZE - state.residue;
910 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
911
912 if (count) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800913 tty_insert_flip_string(port, sport->rx_buf, count);
914 tty_flip_buffer_push(port);
915
916 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800917 } else
918 imx_rx_dma_done(sport);
919}
920
921static int start_rx_dma(struct imx_port *sport)
922{
923 struct scatterlist *sgl = &sport->rx_sgl;
924 struct dma_chan *chan = sport->dma_chan_rx;
925 struct device *dev = sport->port.dev;
926 struct dma_async_tx_descriptor *desc;
927 int ret;
928
929 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
930 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
931 if (ret == 0) {
932 dev_err(dev, "DMA mapping error for RX.\n");
933 return -EINVAL;
934 }
935 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
936 DMA_PREP_INTERRUPT);
937 if (!desc) {
938 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
939 return -EINVAL;
940 }
941 desc->callback = dma_rx_callback;
942 desc->callback_param = sport;
943
944 dev_dbg(dev, "RX: prepare for the DMA.\n");
945 dmaengine_submit(desc);
946 dma_async_issue_pending(chan);
947 return 0;
948}
949
950static void imx_uart_dma_exit(struct imx_port *sport)
951{
952 if (sport->dma_chan_rx) {
953 dma_release_channel(sport->dma_chan_rx);
954 sport->dma_chan_rx = NULL;
955
956 kfree(sport->rx_buf);
957 sport->rx_buf = NULL;
958 }
959
960 if (sport->dma_chan_tx) {
961 dma_release_channel(sport->dma_chan_tx);
962 sport->dma_chan_tx = NULL;
963 }
964
965 sport->dma_is_inited = 0;
966}
967
968static int imx_uart_dma_init(struct imx_port *sport)
969{
Huang Shijieb09c74a2013-08-29 16:29:25 +0800970 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800971 struct device *dev = sport->port.dev;
972 int ret;
973
974 /* Prepare for RX : */
975 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
976 if (!sport->dma_chan_rx) {
977 dev_dbg(dev, "cannot get the DMA channel.\n");
978 ret = -EINVAL;
979 goto err;
980 }
981
982 slave_config.direction = DMA_DEV_TO_MEM;
983 slave_config.src_addr = sport->port.mapbase + URXD0;
984 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
985 slave_config.src_maxburst = RXTL;
986 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
987 if (ret) {
988 dev_err(dev, "error in RX dma configuration.\n");
989 goto err;
990 }
991
992 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
993 if (!sport->rx_buf) {
994 dev_err(dev, "cannot alloc DMA buffer.\n");
995 ret = -ENOMEM;
996 goto err;
997 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800998
999 /* Prepare for TX : */
1000 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1001 if (!sport->dma_chan_tx) {
1002 dev_err(dev, "cannot get the TX DMA channel!\n");
1003 ret = -EINVAL;
1004 goto err;
1005 }
1006
1007 slave_config.direction = DMA_MEM_TO_DEV;
1008 slave_config.dst_addr = sport->port.mapbase + URTX0;
1009 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1010 slave_config.dst_maxburst = TXTL;
1011 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1012 if (ret) {
1013 dev_err(dev, "error in TX dma configuration.");
1014 goto err;
1015 }
1016
1017 sport->dma_is_inited = 1;
1018
1019 return 0;
1020err:
1021 imx_uart_dma_exit(sport);
1022 return ret;
1023}
1024
1025static void imx_enable_dma(struct imx_port *sport)
1026{
1027 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001028
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001029 init_waitqueue_head(&sport->dma_wait);
1030
1031 /* set UCR1 */
1032 temp = readl(sport->port.membase + UCR1);
1033 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1034 /* wait for 32 idle frames for IDDMA interrupt */
1035 UCR1_ICD_REG(3);
1036 writel(temp, sport->port.membase + UCR1);
1037
1038 /* set UCR4 */
1039 temp = readl(sport->port.membase + UCR4);
1040 temp |= UCR4_IDDMAEN;
1041 writel(temp, sport->port.membase + UCR4);
1042
1043 sport->dma_is_enabled = 1;
1044}
1045
1046static void imx_disable_dma(struct imx_port *sport)
1047{
1048 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001049
1050 /* clear UCR1 */
1051 temp = readl(sport->port.membase + UCR1);
1052 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1053 writel(temp, sport->port.membase + UCR1);
1054
1055 /* clear UCR2 */
1056 temp = readl(sport->port.membase + UCR2);
1057 temp &= ~(UCR2_CTSC | UCR2_CTS);
1058 writel(temp, sport->port.membase + UCR2);
1059
1060 /* clear UCR4 */
1061 temp = readl(sport->port.membase + UCR4);
1062 temp &= ~UCR4_IDDMAEN;
1063 writel(temp, sport->port.membase + UCR4);
1064
1065 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001066}
1067
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001068/* half the RX buffer size */
1069#define CTSTL 16
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071static int imx_startup(struct uart_port *port)
1072{
1073 struct imx_port *sport = (struct imx_port *)port;
1074 int retval;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001075 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
Huang Shijie1cf93e02013-06-28 13:39:42 +08001077 retval = clk_prepare_enable(sport->clk_per);
1078 if (retval)
1079 goto error_out1;
1080 retval = clk_prepare_enable(sport->clk_ipg);
1081 if (retval) {
1082 clk_disable_unprepare(sport->clk_per);
1083 goto error_out1;
Huang Shijie0c375502013-06-09 10:01:19 +08001084 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001085
Sascha Hauer587897f2005-04-29 22:46:40 +01001086 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 /* disable the DREN bit (Data Ready interrupt enable) before
1089 * requesting IRQs
1090 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001091 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001092
1093 if (USE_IRDA(sport))
1094 temp |= UCR4_IRSC;
1095
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001096 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301097 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1098 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001099
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001100 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001102 if (USE_IRDA(sport)) {
1103 /* reset fifo's and state machines */
1104 int i = 100;
1105 temp = readl(sport->port.membase + UCR2);
1106 temp &= ~UCR2_SRST;
1107 writel(temp, sport->port.membase + UCR2);
1108 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
1109 (--i > 0)) {
1110 udelay(1);
1111 }
1112 }
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 /*
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001115 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1116 * chips only have one interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001118 if (sport->txirq > 0) {
1119 retval = request_irq(sport->rxirq, imx_rxint, 0,
1120 DRIVER_NAME, sport);
1121 if (retval)
1122 goto error_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001124 retval = request_irq(sport->txirq, imx_txint, 0,
1125 DRIVER_NAME, sport);
1126 if (retval)
1127 goto error_out2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001129 /* do not use RTS IRQ on IrDA */
1130 if (!USE_IRDA(sport)) {
Shawn Guo1ee8f652012-06-14 10:58:54 +08001131 retval = request_irq(sport->rtsirq, imx_rtsint, 0,
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001132 DRIVER_NAME, sport);
1133 if (retval)
1134 goto error_out3;
1135 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001136 } else {
1137 retval = request_irq(sport->port.irq, imx_int, 0,
1138 DRIVER_NAME, sport);
1139 if (retval) {
1140 free_irq(sport->port.irq, sport);
1141 goto error_out1;
1142 }
1143 }
Sascha Hauerceca6292005-10-12 19:58:08 +01001144
Xinyu Chen9ec18822012-08-27 09:36:51 +02001145 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 /*
1147 * Finally, clear and enable interrupts
1148 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001149 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001151 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001152 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001153
1154 if (USE_IRDA(sport)) {
1155 temp |= UCR1_IREN;
1156 temp &= ~(UCR1_RTSDEN);
1157 }
1158
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001159 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001161 temp = readl(sport->port.membase + UCR2);
1162 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001163 if (!sport->have_rtscts)
1164 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001165 writel(temp, sport->port.membase + UCR2);
1166
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001167 if (USE_IRDA(sport)) {
1168 /* clear RX-FIFO */
1169 int i = 64;
1170 while ((--i > 0) &&
1171 (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
1172 barrier();
1173 }
1174 }
1175
Huang Shijiea496e622013-07-08 17:14:17 +08001176 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001177 temp = readl(sport->port.membase + UCR3);
Shawn Guofe6b5402011-06-25 02:04:33 +08001178 temp |= IMX21_UCR3_RXDMUXSEL;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001179 writel(temp, sport->port.membase + UCR3);
1180 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001181
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001182 if (USE_IRDA(sport)) {
1183 temp = readl(sport->port.membase + UCR4);
1184 if (sport->irda_inv_rx)
1185 temp |= UCR4_INVR;
1186 else
1187 temp &= ~(UCR4_INVR);
1188 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1189
1190 temp = readl(sport->port.membase + UCR3);
1191 if (sport->irda_inv_tx)
1192 temp |= UCR3_INVT;
1193 else
1194 temp &= ~(UCR3_INVT);
1195 writel(temp, sport->port.membase + UCR3);
1196 }
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 /*
1199 * Enable modem status interrupts
1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301202 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001204 if (USE_IRDA(sport)) {
1205 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001206 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001207 sport->irda_inv_rx = pdata->irda_inv_rx;
1208 sport->irda_inv_tx = pdata->irda_inv_tx;
1209 sport->trcv_delay = pdata->transceiver_delay;
1210 if (pdata->irda_enable)
1211 pdata->irda_enable(1);
1212 }
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 return 0;
1215
Sascha Hauerceca6292005-10-12 19:58:08 +01001216error_out3:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001217 if (sport->txirq)
1218 free_irq(sport->txirq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219error_out2:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001220 if (sport->rxirq)
1221 free_irq(sport->rxirq, sport);
Sascha Hauer86371d02005-10-10 10:17:42 +01001222error_out1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 return retval;
1224}
1225
1226static void imx_shutdown(struct uart_port *port)
1227{
1228 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001229 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001230 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001232 if (sport->dma_is_enabled) {
1233 /* We have to wait for the DMA to finish. */
1234 wait_event(sport->dma_wait,
1235 !sport->dma_is_rxing && !sport->dma_is_txing);
1236 imx_stop_rx(port);
1237 imx_disable_dma(sport);
1238 imx_uart_dma_exit(sport);
1239 }
1240
Xinyu Chen9ec18822012-08-27 09:36:51 +02001241 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001242 temp = readl(sport->port.membase + UCR2);
1243 temp &= ~(UCR2_TXEN);
1244 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001245 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001246
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001247 if (USE_IRDA(sport)) {
1248 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001249 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001250 if (pdata->irda_enable)
1251 pdata->irda_enable(0);
1252 }
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 /*
1255 * Stop our timer.
1256 */
1257 del_timer_sync(&sport->timer);
1258
1259 /*
1260 * Free the interrupts
1261 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001262 if (sport->txirq > 0) {
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001263 if (!USE_IRDA(sport))
1264 free_irq(sport->rtsirq, sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001265 free_irq(sport->txirq, sport);
1266 free_irq(sport->rxirq, sport);
1267 } else
1268 free_irq(sport->port.irq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 /*
1271 * Disable all interrupts, port and break condition.
1272 */
1273
Xinyu Chen9ec18822012-08-27 09:36:51 +02001274 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001275 temp = readl(sport->port.membase + UCR1);
1276 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001277 if (USE_IRDA(sport))
1278 temp &= ~(UCR1_IREN);
1279
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001280 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001281 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001282
Huang Shijie1cf93e02013-06-28 13:39:42 +08001283 clk_disable_unprepare(sport->clk_per);
1284 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285}
1286
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001287static void imx_flush_buffer(struct uart_port *port)
1288{
1289 struct imx_port *sport = (struct imx_port *)port;
1290
1291 if (sport->dma_is_enabled) {
1292 sport->tx_bytes = 0;
1293 dmaengine_terminate_all(sport->dma_chan_tx);
1294 }
1295}
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297static void
Alan Cox606d0992006-12-08 02:38:45 -08001298imx_set_termios(struct uart_port *port, struct ktermios *termios,
1299 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
1301 struct imx_port *sport = (struct imx_port *)port;
1302 unsigned long flags;
1303 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1304 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001305 unsigned int div, ufcr;
1306 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001307 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
1309 /*
1310 * If we don't support modem control lines, don't allow
1311 * these to be set.
1312 */
1313 if (0) {
1314 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1315 termios->c_cflag |= CLOCAL;
1316 }
1317
1318 /*
1319 * We only support CS7 and CS8.
1320 */
1321 while ((termios->c_cflag & CSIZE) != CS7 &&
1322 (termios->c_cflag & CSIZE) != CS8) {
1323 termios->c_cflag &= ~CSIZE;
1324 termios->c_cflag |= old_csize;
1325 old_csize = CS8;
1326 }
1327
1328 if ((termios->c_cflag & CSIZE) == CS8)
1329 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1330 else
1331 ucr2 = UCR2_SRST | UCR2_IRTS;
1332
1333 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301334 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001335 ucr2 &= ~UCR2_IRTS;
1336 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001337
1338 /* Can we enable the DMA support? */
1339 if (is_imx6q_uart(sport) && !uart_console(port)
1340 && !sport->dma_is_inited)
1341 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001342 } else {
1343 termios->c_cflag &= ~CRTSCTS;
1344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 }
1346
1347 if (termios->c_cflag & CSTOPB)
1348 ucr2 |= UCR2_STPB;
1349 if (termios->c_cflag & PARENB) {
1350 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001351 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 ucr2 |= UCR2_PROE;
1353 }
1354
Eric Miao995234d2011-12-23 05:39:27 +08001355 del_timer_sync(&sport->timer);
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 /*
1358 * Ask the core to calculate the divisor for us.
1359 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001360 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 quot = uart_get_divisor(port, baud);
1362
1363 spin_lock_irqsave(&sport->port.lock, flags);
1364
1365 sport->port.read_status_mask = 0;
1366 if (termios->c_iflag & INPCK)
1367 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1368 if (termios->c_iflag & (BRKINT | PARMRK))
1369 sport->port.read_status_mask |= URXD_BRK;
1370
1371 /*
1372 * Characters to ignore
1373 */
1374 sport->port.ignore_status_mask = 0;
1375 if (termios->c_iflag & IGNPAR)
1376 sport->port.ignore_status_mask |= URXD_PRERR;
1377 if (termios->c_iflag & IGNBRK) {
1378 sport->port.ignore_status_mask |= URXD_BRK;
1379 /*
1380 * If we're ignoring parity and break indicators,
1381 * ignore overruns too (for real raw support).
1382 */
1383 if (termios->c_iflag & IGNPAR)
1384 sport->port.ignore_status_mask |= URXD_OVRRUN;
1385 }
1386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 /*
1388 * Update the per-port timeout.
1389 */
1390 uart_update_timeout(port, termios->c_cflag, baud);
1391
1392 /*
1393 * disable interrupts and drain transmitter
1394 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001395 old_ucr1 = readl(sport->port.membase + UCR1);
1396 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1397 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Sachin Kamat82313e62013-01-07 10:25:02 +05301399 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 barrier();
1401
1402 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001403 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301404 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001405 sport->port.membase + UCR2);
1406 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001408 if (USE_IRDA(sport)) {
1409 /*
1410 * use maximum available submodule frequency to
1411 * avoid missing short pulses due to low sampling rate
1412 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001413 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001414 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001415 /* custom-baudrate handling */
1416 div = sport->port.uartclk / (baud * 16);
1417 if (baud == 38400 && quot != div)
1418 baud = sport->port.uartclk / (quot * 16);
1419
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001420 div = sport->port.uartclk / (baud * 16);
1421 if (div > 7)
1422 div = 7;
1423 if (!div)
1424 div = 1;
1425 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001426
Oskar Schirmer534fca02009-06-11 14:52:23 +01001427 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1428 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001429
Alan Coxeab4f5a2010-06-01 22:52:52 +02001430 tdiv64 = sport->port.uartclk;
1431 tdiv64 *= num;
1432 do_div(tdiv64, denom * 16 * div);
1433 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001434 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001435
Oskar Schirmer534fca02009-06-11 14:52:23 +01001436 num -= 1;
1437 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001438
1439 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001440 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001441 if (sport->dte_mode)
1442 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001443 writel(ufcr, sport->port.membase + UFCR);
1444
Oskar Schirmer534fca02009-06-11 14:52:23 +01001445 writel(num, sport->port.membase + UBIR);
1446 writel(denom, sport->port.membase + UBMR);
1447
Huang Shijiea496e622013-07-08 17:14:17 +08001448 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001449 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001450 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001452 writel(old_ucr1, sport->port.membase + UCR1);
1453
1454 /* set the parity, stop bits and data size */
1455 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
1457 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1458 imx_enable_ms(&sport->port);
1459
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001460 if (sport->dma_is_inited && !sport->dma_is_enabled)
1461 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 spin_unlock_irqrestore(&sport->port.lock, flags);
1463}
1464
1465static const char *imx_type(struct uart_port *port)
1466{
1467 struct imx_port *sport = (struct imx_port *)port;
1468
1469 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1470}
1471
1472/*
1473 * Release the memory region(s) being used by 'port'.
1474 */
1475static void imx_release_port(struct uart_port *port)
1476{
Sascha Hauer3d454442008-04-17 08:47:32 +01001477 struct platform_device *pdev = to_platform_device(port->dev);
1478 struct resource *mmres;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Sascha Hauer3d454442008-04-17 08:47:32 +01001480 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Joe Perches28f65c112011-06-09 09:13:32 -07001481 release_mem_region(mmres->start, resource_size(mmres));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482}
1483
1484/*
1485 * Request the memory region(s) being used by 'port'.
1486 */
1487static int imx_request_port(struct uart_port *port)
1488{
Sascha Hauer3d454442008-04-17 08:47:32 +01001489 struct platform_device *pdev = to_platform_device(port->dev);
1490 struct resource *mmres;
1491 void *ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Sascha Hauer3d454442008-04-17 08:47:32 +01001493 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1494 if (!mmres)
1495 return -ENODEV;
1496
Joe Perches28f65c112011-06-09 09:13:32 -07001497 ret = request_mem_region(mmres->start, resource_size(mmres), "imx-uart");
Sascha Hauer3d454442008-04-17 08:47:32 +01001498
1499 return ret ? 0 : -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
1502/*
1503 * Configure/autoconfigure the port.
1504 */
1505static void imx_config_port(struct uart_port *port, int flags)
1506{
1507 struct imx_port *sport = (struct imx_port *)port;
1508
1509 if (flags & UART_CONFIG_TYPE &&
1510 imx_request_port(&sport->port) == 0)
1511 sport->port.type = PORT_IMX;
1512}
1513
1514/*
1515 * Verify the new serial_struct (for TIOCSSERIAL).
1516 * The only change we allow are to the flags and type, and
1517 * even then only between PORT_IMX and PORT_UNKNOWN
1518 */
1519static int
1520imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1521{
1522 struct imx_port *sport = (struct imx_port *)port;
1523 int ret = 0;
1524
1525 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1526 ret = -EINVAL;
1527 if (sport->port.irq != ser->irq)
1528 ret = -EINVAL;
1529 if (ser->io_type != UPIO_MEM)
1530 ret = -EINVAL;
1531 if (sport->port.uartclk / 16 != ser->baud_base)
1532 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001533 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 ret = -EINVAL;
1535 if (sport->port.iobase != ser->port)
1536 ret = -EINVAL;
1537 if (ser->hub6 != 0)
1538 ret = -EINVAL;
1539 return ret;
1540}
1541
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001542#if defined(CONFIG_CONSOLE_POLL)
1543static int imx_poll_get_char(struct uart_port *port)
1544{
1545 struct imx_port_ucrs old_ucr;
1546 unsigned int status;
1547 unsigned char c;
1548
1549 /* save control registers */
1550 imx_port_ucrs_save(port, &old_ucr);
1551
1552 /* disable interrupts */
1553 writel(UCR1_UARTEN, port->membase + UCR1);
1554 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1555 port->membase + UCR2);
1556 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1557 port->membase + UCR3);
1558
1559 /* poll */
1560 do {
1561 status = readl(port->membase + USR2);
1562 } while (~status & USR2_RDR);
1563
1564 /* read */
1565 c = readl(port->membase + URXD0);
1566
1567 /* restore control registers */
1568 imx_port_ucrs_restore(port, &old_ucr);
1569
1570 return c;
1571}
1572
1573static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1574{
1575 struct imx_port_ucrs old_ucr;
1576 unsigned int status;
1577
1578 /* save control registers */
1579 imx_port_ucrs_save(port, &old_ucr);
1580
1581 /* disable interrupts */
1582 writel(UCR1_UARTEN, port->membase + UCR1);
1583 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1584 port->membase + UCR2);
1585 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1586 port->membase + UCR3);
1587
1588 /* drain */
1589 do {
1590 status = readl(port->membase + USR1);
1591 } while (~status & USR1_TRDY);
1592
1593 /* write */
1594 writel(c, port->membase + URTX0);
1595
1596 /* flush */
1597 do {
1598 status = readl(port->membase + USR2);
1599 } while (~status & USR2_TXDC);
1600
1601 /* restore control registers */
1602 imx_port_ucrs_restore(port, &old_ucr);
1603}
1604#endif
1605
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606static struct uart_ops imx_pops = {
1607 .tx_empty = imx_tx_empty,
1608 .set_mctrl = imx_set_mctrl,
1609 .get_mctrl = imx_get_mctrl,
1610 .stop_tx = imx_stop_tx,
1611 .start_tx = imx_start_tx,
1612 .stop_rx = imx_stop_rx,
1613 .enable_ms = imx_enable_ms,
1614 .break_ctl = imx_break_ctl,
1615 .startup = imx_startup,
1616 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001617 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 .set_termios = imx_set_termios,
1619 .type = imx_type,
1620 .release_port = imx_release_port,
1621 .request_port = imx_request_port,
1622 .config_port = imx_config_port,
1623 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001624#if defined(CONFIG_CONSOLE_POLL)
1625 .poll_get_char = imx_poll_get_char,
1626 .poll_put_char = imx_poll_put_char,
1627#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628};
1629
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001630static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001633static void imx_console_putchar(struct uart_port *port, int ch)
1634{
1635 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001636
Shawn Guofe6b5402011-06-25 02:04:33 +08001637 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001638 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001639
1640 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001641}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
1643/*
1644 * Interrupts are disabled on entering
1645 */
1646static void
1647imx_console_write(struct console *co, const char *s, unsigned int count)
1648{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001649 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001650 struct imx_port_ucrs old_ucr;
1651 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001652 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001653 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001654 int retval;
1655
1656 retval = clk_enable(sport->clk_per);
1657 if (retval)
1658 return;
1659 retval = clk_enable(sport->clk_ipg);
1660 if (retval) {
1661 clk_disable(sport->clk_per);
1662 return;
1663 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001664
Thomas Gleixner677fe552013-02-14 21:01:06 +01001665 if (sport->port.sysrq)
1666 locked = 0;
1667 else if (oops_in_progress)
1668 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1669 else
1670 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
1672 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001673 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001675 imx_port_ucrs_save(&sport->port, &old_ucr);
1676 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Shawn Guofe6b5402011-06-25 02:04:33 +08001678 if (is_imx1_uart(sport))
1679 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001680 ucr1 |= UCR1_UARTEN;
1681 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1682
1683 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001684
Dirk Behme0ad5a812011-12-22 09:57:52 +01001685 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Russell Kingd3587882006-03-20 20:00:09 +00001687 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
1689 /*
1690 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001691 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001693 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Dirk Behme0ad5a812011-12-22 09:57:52 +01001695 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001696
Thomas Gleixner677fe552013-02-14 21:01:06 +01001697 if (locked)
1698 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001699
1700 clk_disable(sport->clk_ipg);
1701 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702}
1703
1704/*
1705 * If the port was already initialised (eg, by a boot loader),
1706 * try to determine the current setup.
1707 */
1708static void __init
1709imx_console_get_options(struct imx_port *sport, int *baud,
1710 int *parity, int *bits)
1711{
Sascha Hauer587897f2005-04-29 22:46:40 +01001712
Roel Kluin2e2eb502009-12-09 12:31:36 -08001713 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301715 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001716 unsigned int baud_raw;
1717 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001719 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
1721 *parity = 'n';
1722 if (ucr2 & UCR2_PREN) {
1723 if (ucr2 & UCR2_PROE)
1724 *parity = 'o';
1725 else
1726 *parity = 'e';
1727 }
1728
1729 if (ucr2 & UCR2_WS)
1730 *bits = 8;
1731 else
1732 *bits = 7;
1733
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001734 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1735 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001737 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001738 if (ucfr_rfdiv == 6)
1739 ucfr_rfdiv = 7;
1740 else
1741 ucfr_rfdiv = 6 - ucfr_rfdiv;
1742
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001743 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001744 uartclk /= ucfr_rfdiv;
1745
1746 { /*
1747 * The next code provides exact computation of
1748 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1749 * without need of float support or long long division,
1750 * which would be required to prevent 32bit arithmetic overflow
1751 */
1752 unsigned int mul = ubir + 1;
1753 unsigned int div = 16 * (ubmr + 1);
1754 unsigned int rem = uartclk % div;
1755
1756 baud_raw = (uartclk / div) * mul;
1757 baud_raw += (rem * mul + div / 2) / div;
1758 *baud = (baud_raw + 50) / 100 * 100;
1759 }
1760
Sachin Kamat82313e62013-01-07 10:25:02 +05301761 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301762 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001763 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 }
1765}
1766
1767static int __init
1768imx_console_setup(struct console *co, char *options)
1769{
1770 struct imx_port *sport;
1771 int baud = 9600;
1772 int bits = 8;
1773 int parity = 'n';
1774 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001775 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
1777 /*
1778 * Check whether an invalid uart number has been specified, and
1779 * if so, search for the first available port that does have
1780 * console support.
1781 */
1782 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1783 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001784 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301785 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001786 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Huang Shijie1cf93e02013-06-28 13:39:42 +08001788 /* For setting the registers, we only need to enable the ipg clock. */
1789 retval = clk_prepare_enable(sport->clk_ipg);
1790 if (retval)
1791 goto error_console;
1792
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 if (options)
1794 uart_parse_options(options, &baud, &parity, &bits, &flow);
1795 else
1796 imx_console_get_options(sport, &baud, &parity, &bits);
1797
Sascha Hauer587897f2005-04-29 22:46:40 +01001798 imx_setup_ufcr(sport, 0);
1799
Huang Shijie1cf93e02013-06-28 13:39:42 +08001800 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1801
1802 clk_disable(sport->clk_ipg);
1803 if (retval) {
1804 clk_unprepare(sport->clk_ipg);
1805 goto error_console;
1806 }
1807
1808 retval = clk_prepare(sport->clk_per);
1809 if (retval)
1810 clk_disable_unprepare(sport->clk_ipg);
1811
1812error_console:
1813 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814}
1815
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001816static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001818 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 .write = imx_console_write,
1820 .device = uart_console_device,
1821 .setup = imx_console_setup,
1822 .flags = CON_PRINTBUFFER,
1823 .index = -1,
1824 .data = &imx_reg,
1825};
1826
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827#define IMX_CONSOLE &imx_console
1828#else
1829#define IMX_CONSOLE NULL
1830#endif
1831
1832static struct uart_driver imx_reg = {
1833 .owner = THIS_MODULE,
1834 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001835 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 .major = SERIAL_IMX_MAJOR,
1837 .minor = MINOR_START,
1838 .nr = ARRAY_SIZE(imx_ports),
1839 .cons = IMX_CONSOLE,
1840};
1841
Russell King3ae5eae2005-11-09 22:32:44 +00001842static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001844 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001845 unsigned int val;
1846
1847 /* enable wakeup from i.MX UART */
1848 val = readl(sport->port.membase + UCR3);
1849 val |= UCR3_AWAKEN;
1850 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851
Richard Zhao034dc4d2012-09-18 16:14:59 +08001852 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001854 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
Russell King3ae5eae2005-11-09 22:32:44 +00001857static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001859 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001860 unsigned int val;
1861
1862 /* disable wakeup from i.MX UART */
1863 val = readl(sport->port.membase + UCR3);
1864 val &= ~UCR3_AWAKEN;
1865 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Richard Zhao034dc4d2012-09-18 16:14:59 +08001867 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001869 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870}
1871
Shawn Guo22698aa2011-06-25 02:04:34 +08001872#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001873/*
1874 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1875 * could successfully get all information from dt or a negative errno.
1876 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001877static int serial_imx_probe_dt(struct imx_port *sport,
1878 struct platform_device *pdev)
1879{
1880 struct device_node *np = pdev->dev.of_node;
1881 const struct of_device_id *of_id =
1882 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001883 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001884
1885 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001886 /* no device tree device */
1887 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001888
Shawn Guoff059672011-09-22 14:48:13 +08001889 ret = of_alias_get_id(np, "serial");
1890 if (ret < 0) {
1891 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001892 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001893 }
1894 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001895
1896 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1897 sport->have_rtscts = 1;
1898
1899 if (of_get_property(np, "fsl,irda-mode", NULL))
1900 sport->use_irda = 1;
1901
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001902 if (of_get_property(np, "fsl,dte-mode", NULL))
1903 sport->dte_mode = 1;
1904
Shawn Guo22698aa2011-06-25 02:04:34 +08001905 sport->devdata = of_id->data;
1906
1907 return 0;
1908}
1909#else
1910static inline int serial_imx_probe_dt(struct imx_port *sport,
1911 struct platform_device *pdev)
1912{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001913 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001914}
1915#endif
1916
1917static void serial_imx_probe_pdata(struct imx_port *sport,
1918 struct platform_device *pdev)
1919{
Jingoo Han574de552013-07-30 17:06:57 +09001920 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001921
1922 sport->port.line = pdev->id;
1923 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1924
1925 if (!pdata)
1926 return;
1927
1928 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1929 sport->have_rtscts = 1;
1930
1931 if (pdata->flags & IMXUART_IRDA)
1932 sport->use_irda = 1;
1933}
1934
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001935static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001937 struct imx_port *sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001938 struct imxuart_platform_data *pdata;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001939 void __iomem *base;
1940 int ret = 0;
1941 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001942
Sachin Kamat42d34192013-01-07 10:25:06 +05301943 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001944 if (!sport)
1945 return -ENOMEM;
1946
Shawn Guo22698aa2011-06-25 02:04:34 +08001947 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001948 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001949 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001950 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301951 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001952
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001953 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Sachin Kamat42d34192013-01-07 10:25:06 +05301954 if (!res)
1955 return -ENODEV;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001956
Sachin Kamat42d34192013-01-07 10:25:06 +05301957 base = devm_ioremap(&pdev->dev, res->start, PAGE_SIZE);
1958 if (!base)
1959 return -ENOMEM;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001960
1961 sport->port.dev = &pdev->dev;
1962 sport->port.mapbase = res->start;
1963 sport->port.membase = base;
1964 sport->port.type = PORT_IMX,
1965 sport->port.iotype = UPIO_MEM;
1966 sport->port.irq = platform_get_irq(pdev, 0);
1967 sport->rxirq = platform_get_irq(pdev, 0);
1968 sport->txirq = platform_get_irq(pdev, 1);
1969 sport->rtsirq = platform_get_irq(pdev, 2);
1970 sport->port.fifosize = 32;
1971 sport->port.ops = &imx_pops;
1972 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001973 init_timer(&sport->timer);
1974 sport->timer.function = imx_timeout;
1975 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001976
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001977 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1978 if (IS_ERR(sport->clk_ipg)) {
1979 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001980 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301981 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001982 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001983
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001984 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1985 if (IS_ERR(sport->clk_per)) {
1986 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001987 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301988 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001989 }
1990
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001991 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001992
Shawn Guo22698aa2011-06-25 02:04:34 +08001993 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001994
Jingoo Han574de552013-07-30 17:06:57 +09001995 pdata = dev_get_platdata(&pdev->dev);
Baruch Siachbbcd18d2009-12-21 16:26:46 -08001996 if (pdata && pdata->init) {
Darius Augulisc45e7d72008-09-02 10:19:29 +02001997 ret = pdata->init(pdev);
1998 if (ret)
Huang Shijie1cf93e02013-06-28 13:39:42 +08001999 return ret;
Darius Augulisc45e7d72008-09-02 10:19:29 +02002000 }
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002001
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01002002 ret = uart_add_one_port(&imx_reg, &sport->port);
2003 if (ret)
2004 goto deinit;
Richard Zhao0a86a862012-09-18 16:14:58 +08002005 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002006
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 return 0;
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01002008deinit:
Baruch Siachbbcd18d2009-12-21 16:26:46 -08002009 if (pdata && pdata->exit)
Daniel Glöckner9f322ad2009-06-11 14:39:21 +01002010 pdata->exit(pdev);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002011 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012}
2013
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002014static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002016 struct imxuart_platform_data *pdata;
2017 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
Jingoo Han574de552013-07-30 17:06:57 +09002019 pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002020
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002021 uart_remove_one_port(&imx_reg, &sport->port);
2022
Baruch Siachbbcd18d2009-12-21 16:26:46 -08002023 if (pdata && pdata->exit)
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002024 pdata->exit(pdev);
2025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 return 0;
2027}
2028
Russell King3ae5eae2005-11-09 22:32:44 +00002029static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002030 .probe = serial_imx_probe,
2031 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032
2033 .suspend = serial_imx_suspend,
2034 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08002035 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002036 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002037 .name = "imx-uart",
Kay Sieverse169c132008-04-15 14:34:35 -07002038 .owner = THIS_MODULE,
Shawn Guo22698aa2011-06-25 02:04:34 +08002039 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00002040 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041};
2042
2043static int __init imx_serial_init(void)
2044{
2045 int ret;
2046
Sachin Kamat50bbdba2013-01-07 10:25:05 +05302047 pr_info("Serial: IMX driver\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 ret = uart_register_driver(&imx_reg);
2050 if (ret)
2051 return ret;
2052
Russell King3ae5eae2005-11-09 22:32:44 +00002053 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 if (ret != 0)
2055 uart_unregister_driver(&imx_reg);
2056
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002057 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058}
2059
2060static void __exit imx_serial_exit(void)
2061{
Russell Kingc889b892005-11-21 17:05:21 +00002062 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002063 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064}
2065
2066module_init(imx_serial_init);
2067module_exit(imx_serial_exit);
2068
2069MODULE_AUTHOR("Sascha Hauer");
2070MODULE_DESCRIPTION("IMX generic serial port driver");
2071MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002072MODULE_ALIAS("platform:imx-uart");