Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Intel Low Power Subsystem PWM controller driver |
| 3 | * |
| 4 | * Copyright (C) 2014, Intel Corporation |
| 5 | * Author: Mika Westerberg <mika.westerberg@linux.intel.com> |
| 6 | * Author: Chew Kean Ho <kean.ho.chew@intel.com> |
| 7 | * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com> |
| 8 | * Author: Chew Chiau Ee <chiau.ee.chew@intel.com> |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 9 | * Author: Alan Cox <alan@linux.intel.com> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
| 14 | */ |
| 15 | |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 16 | #include <linux/delay.h> |
Thierry Reding | e0c86a3 | 2014-08-23 00:22:45 +0200 | [diff] [blame] | 17 | #include <linux/io.h> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 18 | #include <linux/kernel.h> |
| 19 | #include <linux/module.h> |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 20 | #include <linux/pm_runtime.h> |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 21 | #include <linux/time.h> |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 22 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 23 | #include "pwm-lpss.h" |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 24 | |
| 25 | #define PWM 0x00000000 |
| 26 | #define PWM_ENABLE BIT(31) |
| 27 | #define PWM_SW_UPDATE BIT(30) |
| 28 | #define PWM_BASE_UNIT_SHIFT 8 |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 29 | #define PWM_ON_TIME_DIV_MASK 0x000000ff |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 30 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 31 | /* Size of each PWM register space if multiple */ |
| 32 | #define PWM_SIZE 0x400 |
| 33 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 34 | struct pwm_lpss_chip { |
| 35 | struct pwm_chip chip; |
| 36 | void __iomem *regs; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 37 | const struct pwm_lpss_boardinfo *info; |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 38 | }; |
| 39 | |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 40 | /* BayTrail */ |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 41 | const struct pwm_lpss_boardinfo pwm_lpss_byt_info = { |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 42 | .clk_rate = 25000000, |
| 43 | .npwm = 1, |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 44 | .base_unit_bits = 16, |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 45 | }; |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 46 | EXPORT_SYMBOL_GPL(pwm_lpss_byt_info); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 47 | |
Alan Cox | 373c578 | 2014-08-19 17:18:29 +0300 | [diff] [blame] | 48 | /* Braswell */ |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 49 | const struct pwm_lpss_boardinfo pwm_lpss_bsw_info = { |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 50 | .clk_rate = 19200000, |
| 51 | .npwm = 1, |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 52 | .base_unit_bits = 16, |
Alan Cox | 373c578 | 2014-08-19 17:18:29 +0300 | [diff] [blame] | 53 | }; |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 54 | EXPORT_SYMBOL_GPL(pwm_lpss_bsw_info); |
Alan Cox | 373c578 | 2014-08-19 17:18:29 +0300 | [diff] [blame] | 55 | |
Mika Westerberg | 87219cb | 2015-10-20 16:53:06 +0300 | [diff] [blame] | 56 | /* Broxton */ |
| 57 | const struct pwm_lpss_boardinfo pwm_lpss_bxt_info = { |
| 58 | .clk_rate = 19200000, |
| 59 | .npwm = 4, |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 60 | .base_unit_bits = 22, |
Mika Westerberg | 87219cb | 2015-10-20 16:53:06 +0300 | [diff] [blame] | 61 | }; |
| 62 | EXPORT_SYMBOL_GPL(pwm_lpss_bxt_info); |
| 63 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 64 | static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip) |
| 65 | { |
| 66 | return container_of(chip, struct pwm_lpss_chip, chip); |
| 67 | } |
| 68 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 69 | static inline u32 pwm_lpss_read(const struct pwm_device *pwm) |
| 70 | { |
| 71 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 72 | |
| 73 | return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 74 | } |
| 75 | |
| 76 | static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value) |
| 77 | { |
| 78 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 79 | |
| 80 | writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 81 | } |
| 82 | |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 83 | static void pwm_lpss_update(struct pwm_device *pwm) |
| 84 | { |
| 85 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE); |
| 86 | /* Give it some time to propagate */ |
| 87 | usleep_range(10, 50); |
| 88 | } |
| 89 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 90 | static int pwm_lpss_config(struct pwm_chip *chip, struct pwm_device *pwm, |
| 91 | int duty_ns, int period_ns) |
| 92 | { |
| 93 | struct pwm_lpss_chip *lpwm = to_lpwm(chip); |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 94 | unsigned long long on_time_div; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 95 | unsigned long c = lpwm->info->clk_rate, base_unit_range; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 96 | unsigned long long base_unit, freq = NSEC_PER_SEC; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 97 | u32 ctrl; |
| 98 | |
| 99 | do_div(freq, period_ns); |
| 100 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 101 | /* |
| 102 | * The equation is: |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 103 | * base_unit = round(base_unit_range * freq / c) |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 104 | */ |
| 105 | base_unit_range = BIT(lpwm->info->base_unit_bits); |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 106 | freq *= base_unit_range; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 107 | |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 108 | base_unit = DIV_ROUND_CLOSEST_ULL(freq, c); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 109 | |
| 110 | if (duty_ns <= 0) |
| 111 | duty_ns = 1; |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 112 | on_time_div = 255ULL * duty_ns; |
| 113 | do_div(on_time_div, period_ns); |
| 114 | on_time_div = 255ULL - on_time_div; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 115 | |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 116 | pm_runtime_get_sync(chip->dev); |
| 117 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 118 | ctrl = pwm_lpss_read(pwm); |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 119 | ctrl &= ~PWM_ON_TIME_DIV_MASK; |
| 120 | ctrl &= ~((base_unit_range - 1) << PWM_BASE_UNIT_SHIFT); |
| 121 | base_unit &= (base_unit_range - 1); |
| 122 | ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 123 | ctrl |= on_time_div; |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 124 | pwm_lpss_write(pwm, ctrl); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 125 | |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 126 | /* |
| 127 | * If the PWM is already enabled we need to notify the hardware |
| 128 | * about the change by setting PWM_SW_UPDATE. |
| 129 | */ |
| 130 | if (pwm_is_enabled(pwm)) |
| 131 | pwm_lpss_update(pwm); |
| 132 | |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 133 | pm_runtime_put(chip->dev); |
| 134 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | static int pwm_lpss_enable(struct pwm_chip *chip, struct pwm_device *pwm) |
| 139 | { |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 140 | pm_runtime_get_sync(chip->dev); |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 141 | |
| 142 | /* |
| 143 | * Hardware must first see PWM_SW_UPDATE before the PWM can be |
| 144 | * enabled. |
| 145 | */ |
| 146 | pwm_lpss_update(pwm); |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 147 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 148 | return 0; |
| 149 | } |
| 150 | |
| 151 | static void pwm_lpss_disable(struct pwm_chip *chip, struct pwm_device *pwm) |
| 152 | { |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 153 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 154 | pm_runtime_put(chip->dev); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | static const struct pwm_ops pwm_lpss_ops = { |
| 158 | .config = pwm_lpss_config, |
| 159 | .enable = pwm_lpss_enable, |
| 160 | .disable = pwm_lpss_disable, |
| 161 | .owner = THIS_MODULE, |
| 162 | }; |
| 163 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 164 | struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r, |
| 165 | const struct pwm_lpss_boardinfo *info) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 166 | { |
| 167 | struct pwm_lpss_chip *lpwm; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 168 | unsigned long c; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 169 | int ret; |
| 170 | |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 171 | lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 172 | if (!lpwm) |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 173 | return ERR_PTR(-ENOMEM); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 174 | |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 175 | lpwm->regs = devm_ioremap_resource(dev, r); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 176 | if (IS_ERR(lpwm->regs)) |
Thierry Reding | 89c0339 | 2014-05-07 10:27:57 +0200 | [diff] [blame] | 177 | return ERR_CAST(lpwm->regs); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 178 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 179 | lpwm->info = info; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 180 | |
| 181 | c = lpwm->info->clk_rate; |
| 182 | if (!c) |
| 183 | return ERR_PTR(-EINVAL); |
| 184 | |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 185 | lpwm->chip.dev = dev; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 186 | lpwm->chip.ops = &pwm_lpss_ops; |
| 187 | lpwm->chip.base = -1; |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 188 | lpwm->chip.npwm = info->npwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 189 | |
| 190 | ret = pwmchip_add(&lpwm->chip); |
| 191 | if (ret) { |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 192 | dev_err(dev, "failed to add PWM chip: %d\n", ret); |
| 193 | return ERR_PTR(ret); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 194 | } |
| 195 | |
Alan Cox | 093e00b | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 196 | return lpwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 197 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 198 | EXPORT_SYMBOL_GPL(pwm_lpss_probe); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 199 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 200 | int pwm_lpss_remove(struct pwm_lpss_chip *lpwm) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 201 | { |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 202 | return pwmchip_remove(&lpwm->chip); |
| 203 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 204 | EXPORT_SYMBOL_GPL(pwm_lpss_remove); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 205 | |
| 206 | MODULE_DESCRIPTION("PWM driver for Intel LPSS"); |
| 207 | MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); |
| 208 | MODULE_LICENSE("GPL v2"); |