blob: ca1ba42af5669472a9c12f1aab6cac462d088ab2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Jesse Barnese70236a2009-09-21 10:42:27 -0700156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
Daniel Vetter02e792f2009-09-15 22:57:34 +0200173struct intel_overlay;
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700176 struct drm_device *dev;
177
Dave Airlieac5c4e72008-12-19 15:38:34 +1000178 int has_gem;
179
Eric Anholt3043c602008-10-02 12:24:47 -0700180 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Dave Airlieec2a4c32009-08-04 11:43:41 +1000182 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 drm_i915_ring_buffer_t ring;
184
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000185 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700188 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000189 unsigned int status_gfx_addr;
190 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700191 struct drm_gem_object *hws_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700192 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Jesse Barnesd7658982009-06-05 14:41:29 +0000194 struct resource mch_res;
195
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000196 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 int back_offset;
198 int front_offset;
199 int current_page;
200 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 wait_queue_head_t irq_queue;
203 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700204 /** Protects user_irq_refcount and irq_mask_reg */
205 spinlock_t user_irq_lock;
206 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
207 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100208 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700209 /** Cached value of IMR to avoid reads in updating the bitfield */
210 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800211 u32 pipestat[2];
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800212 /** splitted irq regs for graphics and display engine on IGDNG,
213 irq_mask_reg is still used for display irq. */
214 u32 gt_irq_mask_reg;
215 u32 gt_irq_enable_reg;
216 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000217 u32 pch_irq_mask_reg;
218 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Jesse Barnes5ca58282009-03-31 14:11:15 -0700220 u32 hotplug_supported_mask;
221 struct work_struct hotplug_work;
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 int tex_lru_log_granularity;
224 int allow_batchbuffer;
225 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100226 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000227 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000228
Ben Gamarif65d9422009-09-14 17:48:44 -0400229 /* For hangcheck timer */
230#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
231 struct timer_list hangcheck_timer;
232 int hangcheck_count;
233 uint32_t last_acthd;
234
Jesse Barnes79e53942008-11-07 14:24:08 -0800235 bool cursor_needs_physical;
236
237 struct drm_mm vram;
238
Jesse Barnes80824002009-09-10 15:28:06 -0700239 unsigned long cfb_size;
240 unsigned long cfb_pitch;
241 int cfb_fence;
242 int cfb_plane;
243
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 int irq_enabled;
245
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100246 struct intel_opregion opregion;
247
Daniel Vetter02e792f2009-09-15 22:57:34 +0200248 /* overlay */
249 struct intel_overlay *overlay;
250
Jesse Barnes79e53942008-11-07 14:24:08 -0800251 /* LVDS info */
252 int backlight_duty_cycle; /* restore backlight to this value */
253 bool panel_wants_dither;
254 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800255 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
256 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800257
258 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100259 unsigned int int_tv_support:1;
260 unsigned int lvds_dither:1;
261 unsigned int lvds_vbt:1;
262 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500263 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800264 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500265 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800266
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700267 struct notifier_block lid_notifier;
268
Shaohua Li29874f42009-11-18 15:15:02 +0800269 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800270 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
271 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
272 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
273
Shaohua Li7662c8b2009-06-26 11:23:55 +0800274 unsigned int fsb_freq, mem_freq;
275
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700276 spinlock_t error_lock;
277 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400278 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700279 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700280
Jesse Barnese70236a2009-09-21 10:42:27 -0700281 /* Display functions */
282 struct drm_i915_display_funcs display;
283
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000284 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800285 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000286 u8 saveLBB;
287 u32 saveDSPACNTR;
288 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000289 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800290 u32 saveRENDERSTANDBY;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700291 u32 savePWRCTXA;
Peng Li461cba22008-11-18 12:39:02 +0800292 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000293 u32 savePIPEACONF;
294 u32 savePIPEBCONF;
295 u32 savePIPEASRC;
296 u32 savePIPEBSRC;
297 u32 saveFPA0;
298 u32 saveFPA1;
299 u32 saveDPLL_A;
300 u32 saveDPLL_A_MD;
301 u32 saveHTOTAL_A;
302 u32 saveHBLANK_A;
303 u32 saveHSYNC_A;
304 u32 saveVTOTAL_A;
305 u32 saveVBLANK_A;
306 u32 saveVSYNC_A;
307 u32 saveBCLRPAT_A;
Zhenyu Wang42048782009-10-21 15:27:01 +0800308 u32 saveTRANS_HTOTAL_A;
309 u32 saveTRANS_HBLANK_A;
310 u32 saveTRANS_HSYNC_A;
311 u32 saveTRANS_VTOTAL_A;
312 u32 saveTRANS_VBLANK_A;
313 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000314 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000315 u32 saveDSPASTRIDE;
316 u32 saveDSPASIZE;
317 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700318 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000319 u32 saveDSPASURF;
320 u32 saveDSPATILEOFF;
321 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700322 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000323 u32 saveBLC_PWM_CTL;
324 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800325 u32 saveBLC_CPU_PWM_CTL;
326 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000327 u32 saveFPB0;
328 u32 saveFPB1;
329 u32 saveDPLL_B;
330 u32 saveDPLL_B_MD;
331 u32 saveHTOTAL_B;
332 u32 saveHBLANK_B;
333 u32 saveHSYNC_B;
334 u32 saveVTOTAL_B;
335 u32 saveVBLANK_B;
336 u32 saveVSYNC_B;
337 u32 saveBCLRPAT_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800338 u32 saveTRANS_HTOTAL_B;
339 u32 saveTRANS_HBLANK_B;
340 u32 saveTRANS_HSYNC_B;
341 u32 saveTRANS_VTOTAL_B;
342 u32 saveTRANS_VBLANK_B;
343 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000344 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000345 u32 saveDSPBSTRIDE;
346 u32 saveDSPBSIZE;
347 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700348 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000349 u32 saveDSPBSURF;
350 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700351 u32 saveVGA0;
352 u32 saveVGA1;
353 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000354 u32 saveVGACNTRL;
355 u32 saveADPA;
356 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700357 u32 savePP_ON_DELAYS;
358 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000359 u32 saveDVOA;
360 u32 saveDVOB;
361 u32 saveDVOC;
362 u32 savePP_ON;
363 u32 savePP_OFF;
364 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700365 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000366 u32 savePFIT_CONTROL;
367 u32 save_palette_a[256];
368 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700369 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000370 u32 saveFBC_CFB_BASE;
371 u32 saveFBC_LL_BASE;
372 u32 saveFBC_CONTROL;
373 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000374 u32 saveIER;
375 u32 saveIIR;
376 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800377 u32 saveDEIER;
378 u32 saveDEIMR;
379 u32 saveGTIER;
380 u32 saveGTIMR;
381 u32 saveFDI_RXA_IMR;
382 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800383 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000384 u32 saveD_STATE;
Jesse Barnes652c3932009-08-17 13:31:43 -0700385 u32 saveDSPCLK_GATE_D;
Keith Packard1f84e552008-02-16 19:19:29 -0800386 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 u32 saveSWF0[16];
388 u32 saveSWF1[16];
389 u32 saveSWF2[3];
390 u8 saveMSR;
391 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800392 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000393 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000394 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000395 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000396 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700397 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000398 u32 saveCURACNTR;
399 u32 saveCURAPOS;
400 u32 saveCURABASE;
401 u32 saveCURBCNTR;
402 u32 saveCURBPOS;
403 u32 saveCURBBASE;
404 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 u32 saveDP_B;
406 u32 saveDP_C;
407 u32 saveDP_D;
408 u32 savePIPEA_GMCH_DATA_M;
409 u32 savePIPEB_GMCH_DATA_M;
410 u32 savePIPEA_GMCH_DATA_N;
411 u32 savePIPEB_GMCH_DATA_N;
412 u32 savePIPEA_DP_LINK_M;
413 u32 savePIPEB_DP_LINK_M;
414 u32 savePIPEA_DP_LINK_N;
415 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800416 u32 saveFDI_RXA_CTL;
417 u32 saveFDI_TXA_CTL;
418 u32 saveFDI_RXB_CTL;
419 u32 saveFDI_TXB_CTL;
420 u32 savePFA_CTL_1;
421 u32 savePFB_CTL_1;
422 u32 savePFA_WIN_SZ;
423 u32 savePFB_WIN_SZ;
424 u32 savePFA_WIN_POS;
425 u32 savePFB_WIN_POS;
Eric Anholt673a3942008-07-30 12:06:12 -0700426
427 struct {
428 struct drm_mm gtt_space;
429
Keith Packard0839ccb2008-10-30 19:38:48 -0700430 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800431 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700432
Eric Anholt673a3942008-07-30 12:06:12 -0700433 /**
Chris Wilson31169712009-09-14 16:50:28 +0100434 * Membership on list of all loaded devices, used to evict
435 * inactive buffers under memory pressure.
436 *
437 * Modifications should only be done whilst holding the
438 * shrink_list_lock spinlock.
439 */
440 struct list_head shrink_list;
441
442 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700443 * List of objects currently involved in rendering from the
444 * ringbuffer.
445 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800446 * Includes buffers having the contents of their GPU caches
447 * flushed, not necessarily primitives. last_rendering_seqno
448 * represents when the rendering involved will be completed.
449 *
Eric Anholt673a3942008-07-30 12:06:12 -0700450 * A reference is held on the buffer while on this list.
451 */
Carl Worth5e118f42009-03-20 11:54:25 -0700452 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700453 struct list_head active_list;
454
455 /**
456 * List of objects which are not in the ringbuffer but which
457 * still have a write_domain which needs to be flushed before
458 * unbinding.
459 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800460 * last_rendering_seqno is 0 while an object is in this list.
461 *
Eric Anholt673a3942008-07-30 12:06:12 -0700462 * A reference is held on the buffer while on this list.
463 */
464 struct list_head flushing_list;
465
466 /**
467 * LRU list of objects which are not in the ringbuffer and
468 * are ready to unbind, but are still in the GTT.
469 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800470 * last_rendering_seqno is 0 while an object is in this list.
471 *
Eric Anholt673a3942008-07-30 12:06:12 -0700472 * A reference is not held on the buffer while on this list,
473 * as merely being GTT-bound shouldn't prevent its being
474 * freed, and we'll pull it off the list in the free path.
475 */
476 struct list_head inactive_list;
477
Eric Anholta09ba7f2009-08-29 12:49:51 -0700478 /** LRU list of objects with fence regs on them. */
479 struct list_head fence_list;
480
Eric Anholt673a3942008-07-30 12:06:12 -0700481 /**
482 * List of breadcrumbs associated with GPU requests currently
483 * outstanding.
484 */
485 struct list_head request_list;
486
487 /**
488 * We leave the user IRQ off as much as possible,
489 * but this means that requests will finish and never
490 * be retired once the system goes idle. Set a timer to
491 * fire periodically while the ring is running. When it
492 * fires, go retire requests.
493 */
494 struct delayed_work retire_work;
495
496 uint32_t next_gem_seqno;
497
498 /**
499 * Waiting sequence number, if any
500 */
501 uint32_t waiting_gem_seqno;
502
503 /**
504 * Last seq seen at irq time
505 */
506 uint32_t irq_gem_seqno;
507
508 /**
509 * Flag if the X Server, and thus DRM, is not currently in
510 * control of the device.
511 *
512 * This is set between LeaveVT and EnterVT. It needs to be
513 * replaced with a semaphore. It also needs to be
514 * transitioned away from for kernel modesetting.
515 */
516 int suspended;
517
518 /**
519 * Flag if the hardware appears to be wedged.
520 *
521 * This is set when attempts to idle the device timeout.
522 * It prevents command submission from occuring and makes
523 * every pending request fail
524 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400525 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
527 /** Bit 6 swizzling required for X tiling */
528 uint32_t bit_6_swizzle_x;
529 /** Bit 6 swizzling required for Y tiling */
530 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000531
532 /* storage for physical objects */
533 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700534 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800535 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800536 /* indicate whether the LVDS_BORDER should be enabled or not */
537 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500539 struct drm_crtc *plane_to_crtc_mapping[2];
540 struct drm_crtc *pipe_to_crtc_mapping[2];
541 wait_queue_head_t pending_flip_queue;
542
Jesse Barnes652c3932009-08-17 13:31:43 -0700543 /* Reclocking support */
544 bool render_reclock_avail;
545 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000546 /* indicates the reduced downclock for LVDS*/
547 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700548 struct work_struct idle_work;
549 struct timer_list idle_timer;
550 bool busy;
551 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800552 int child_dev_num;
553 struct child_device_config *child_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554} drm_i915_private_t;
555
Eric Anholt673a3942008-07-30 12:06:12 -0700556/** driver private structure attached to each drm_gem_object */
557struct drm_i915_gem_object {
558 struct drm_gem_object *obj;
559
560 /** Current space allocated to this object in the GTT, if any. */
561 struct drm_mm_node *gtt_space;
562
563 /** This object's place on the active/flushing/inactive lists */
564 struct list_head list;
565
Eric Anholta09ba7f2009-08-29 12:49:51 -0700566 /** This object's place on the fenced object LRU */
567 struct list_head fence_list;
568
Eric Anholt673a3942008-07-30 12:06:12 -0700569 /**
570 * This is set if the object is on the active or flushing lists
571 * (has pending rendering), and is not set if it's on inactive (ready
572 * to be unbound).
573 */
574 int active;
575
576 /**
577 * This is set if the object has been written to since last bound
578 * to the GTT
579 */
580 int dirty;
581
582 /** AGP memory structure for our GTT binding. */
583 DRM_AGP_MEM *agp_mem;
584
Eric Anholt856fa192009-03-19 14:10:50 -0700585 struct page **pages;
586 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
588 /**
589 * Current offset of the object in GTT space.
590 *
591 * This is the same as gtt_space->start
592 */
593 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100594
Jesse Barnesde151cf2008-11-12 10:03:55 -0800595 /**
596 * Fake offset for use by mmap(2)
597 */
598 uint64_t mmap_offset;
599
600 /**
601 * Fence register bits (if any) for this object. Will be set
602 * as needed when mapped into the GTT.
603 * Protected by dev->struct_mutex.
604 */
605 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Eric Anholt673a3942008-07-30 12:06:12 -0700607 /** How many users have pinned this object in GTT space */
608 int pin_count;
609
610 /** Breadcrumb of last rendering to the buffer. */
611 uint32_t last_rendering_seqno;
612
613 /** Current tiling mode for the object. */
614 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800615 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
Eric Anholt280b7132009-03-12 16:56:27 -0700617 /** Record of address bit 17 of each page at last unbind. */
618 long *bit_17;
619
Keith Packardba1eb1d2008-10-14 19:55:10 -0700620 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
621 uint32_t agp_type;
622
Eric Anholt673a3942008-07-30 12:06:12 -0700623 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800624 * If present, while GEM_DOMAIN_CPU is in the read domain this array
625 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700626 */
627 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
629 /** User space pin count and filp owning the pin */
630 uint32_t user_pin_count;
631 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000632
633 /** for phy allocated objects */
634 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500635
636 /**
637 * Used for checking the object doesn't appear more than once
638 * in an execbuffer object list.
639 */
640 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100641
642 /**
643 * Advice: are the backing pages purgeable?
644 */
645 int madv;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500646
647 /**
648 * Number of crtcs where this object is currently the fb, but
649 * will be page flipped away on the next vblank. When it
650 * reaches 0, dev_priv->pending_flip_queue will be woken up.
651 */
652 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700653};
654
655/**
656 * Request queue structure.
657 *
658 * The request queue allows us to note sequence numbers that have been emitted
659 * and may be associated with active buffers to be retired.
660 *
661 * By keeping this list, we can avoid having to do questionable
662 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
663 * an emission time with seqnos for tracking how far ahead of the GPU we are.
664 */
665struct drm_i915_gem_request {
666 /** GEM sequence number associated with this request. */
667 uint32_t seqno;
668
669 /** Time at which this request was emitted, in jiffies. */
670 unsigned long emitted_jiffies;
671
Eric Anholtb9624422009-06-03 07:27:35 +0000672 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700673 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000674
675 /** file_priv list entry for this request */
676 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700677};
678
679struct drm_i915_file_private {
680 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000681 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700682 } mm;
683};
684
Jesse Barnes79e53942008-11-07 14:24:08 -0800685enum intel_chip_family {
686 CHIP_I8XX = 0x01,
687 CHIP_I9XX = 0x02,
688 CHIP_I915 = 0x04,
689 CHIP_I965 = 0x08,
690};
691
Eric Anholtc153f452007-09-03 12:06:45 +1000692extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000693extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700695extern unsigned int i915_powersave;
Dave Airlieb3a83632005-09-30 18:37:36 +1000696
Ben Gamari1341d652009-09-14 17:48:42 -0400697extern void i915_save_display(struct drm_device *dev);
698extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000699extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
700extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000703extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100704extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000705extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700706extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000707extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000708extern void i915_driver_preclose(struct drm_device *dev,
709 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700710extern void i915_driver_postclose(struct drm_device *dev,
711 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000712extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100713extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
714 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700715extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700716 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700717 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400718extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400721void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000722extern int i915_irq_emit(struct drm_device *dev, void *data,
723 struct drm_file *file_priv);
724extern int i915_irq_wait(struct drm_device *dev, void *data,
725 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700726void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100727void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700728void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800729extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
731extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000732extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700733extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000734extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000735extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
736 struct drm_file *file_priv);
737extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
738 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700739extern int i915_enable_vblank(struct drm_device *dev, int crtc);
740extern void i915_disable_vblank(struct drm_device *dev, int crtc);
741extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800742extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000743extern int i915_vblank_swap(struct drm_device *dev, void *data,
744 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100745extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Keith Packard7c463582008-11-04 02:03:27 -0800747void
748i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
749
750void
751i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
752
Zhao Yakui01c66882009-10-28 05:10:00 +0000753void intel_enable_asle (struct drm_device *dev);
754
Keith Packard7c463582008-11-04 02:03:27 -0800755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000757extern int i915_mem_alloc(struct drm_device *dev, void *data,
758 struct drm_file *file_priv);
759extern int i915_mem_free(struct drm_device *dev, void *data,
760 struct drm_file *file_priv);
761extern int i915_mem_init_heap(struct drm_device *dev, void *data,
762 struct drm_file *file_priv);
763extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
764 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000766extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000767 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700768/* i915_gem.c */
769int i915_gem_init_ioctl(struct drm_device *dev, void *data,
770 struct drm_file *file_priv);
771int i915_gem_create_ioctl(struct drm_device *dev, void *data,
772 struct drm_file *file_priv);
773int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
774 struct drm_file *file_priv);
775int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
776 struct drm_file *file_priv);
777int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
778 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800779int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
780 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700781int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
782 struct drm_file *file_priv);
783int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
784 struct drm_file *file_priv);
785int i915_gem_execbuffer(struct drm_device *dev, void *data,
786 struct drm_file *file_priv);
787int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
788 struct drm_file *file_priv);
789int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
790 struct drm_file *file_priv);
791int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
792 struct drm_file *file_priv);
793int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
794 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100795int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
796 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700797int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
798 struct drm_file *file_priv);
799int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
800 struct drm_file *file_priv);
801int i915_gem_set_tiling(struct drm_device *dev, void *data,
802 struct drm_file *file_priv);
803int i915_gem_get_tiling(struct drm_device *dev, void *data,
804 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700805int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
806 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700807void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700808int i915_gem_init_object(struct drm_gem_object *obj);
809void i915_gem_free_object(struct drm_gem_object *obj);
810int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
811void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800812int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700813void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700814void i915_gem_lastclose(struct drm_device *dev);
815uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400816bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100817int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100818int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700819void i915_gem_retire_requests(struct drm_device *dev);
820void i915_gem_retire_work_handler(struct work_struct *work);
821void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800822int i915_gem_object_set_domain(struct drm_gem_object *obj,
823 uint32_t read_domains,
824 uint32_t write_domain);
825int i915_gem_init_ringbuffer(struct drm_device *dev);
826void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
827int i915_gem_do_init(struct drm_device *dev, unsigned long start,
828 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800829int i915_gem_idle(struct drm_device *dev);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200830uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
831 uint32_t flush_domains);
832int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800833int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800834int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
835 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000836int i915_gem_attach_phys_object(struct drm_device *dev,
837 struct drm_gem_object *obj, int id);
838void i915_gem_detach_phys_object(struct drm_device *dev,
839 struct drm_gem_object *obj);
840void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700841int i915_gem_object_get_pages(struct drm_gem_object *obj);
842void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000843void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500844void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700845
Chris Wilson31169712009-09-14 16:50:28 +0100846void i915_gem_shrinker_init(void);
847void i915_gem_shrinker_exit(void);
848
Eric Anholt673a3942008-07-30 12:06:12 -0700849/* i915_gem_tiling.c */
850void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700851void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
852void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700853
854/* i915_gem_debug.c */
855void i915_gem_dump_object(struct drm_gem_object *obj, int len,
856 const char *where, uint32_t mark);
857#if WATCH_INACTIVE
858void i915_verify_inactive(struct drm_device *dev, char *file, int line);
859#else
860#define i915_verify_inactive(dev, file, line)
861#endif
862void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
863void i915_gem_dump_object(struct drm_gem_object *obj, int len,
864 const char *where, uint32_t mark);
865void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Ben Gamari20172632009-02-17 20:08:50 -0500867/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400868int i915_debugfs_init(struct drm_minor *minor);
869void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500870
Jesse Barnes317c35d2008-08-25 15:11:06 -0700871/* i915_suspend.c */
872extern int i915_save_state(struct drm_device *dev);
873extern int i915_restore_state(struct drm_device *dev);
874
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700875/* i915_suspend.c */
876extern int i915_save_state(struct drm_device *dev);
877extern int i915_restore_state(struct drm_device *dev);
878
Len Brown65e082c2008-10-24 17:18:10 -0400879#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100880/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000881extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100882extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100883extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +0000884extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100885extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400886#else
Len Brown03ae61d2009-03-28 01:41:14 -0400887static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100888static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400889static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +0000890static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400891static inline void opregion_enable_asle(struct drm_device *dev) { return; }
892#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100893
Jesse Barnes79e53942008-11-07 14:24:08 -0800894/* modesetting */
895extern void intel_modeset_init(struct drm_device *dev);
896extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +1000897extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -0700898extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -0700899extern void g4x_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800900
Eric Anholt546b0972008-09-01 16:45:29 -0700901/**
902 * Lock test for when it's just for synchronization of ring access.
903 *
904 * In that case, we don't need to do it when GEM is initialized as nobody else
905 * has access to the ring.
906 */
907#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
908 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
909 LOCK_TEST_WITH_RETURN(dev, file_priv); \
910} while (0)
911
Eric Anholt3043c602008-10-02 12:24:47 -0700912#define I915_READ(reg) readl(dev_priv->regs + (reg))
913#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
914#define I915_READ16(reg) readw(dev_priv->regs + (reg))
915#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
916#define I915_READ8(reg) readb(dev_priv->regs + (reg))
917#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800918#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700919#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800920#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922#define I915_VERBOSE 0
923
Chris Wilson0ef82af2009-09-05 18:07:06 +0100924#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Chris Wilson0ef82af2009-09-05 18:07:06 +0100926#define BEGIN_LP_RING(n) do { \
927 int bytes__ = 4*(n); \
928 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
929 /* a wrap must occur between instructions so pad beforehand */ \
930 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
931 i915_wrap_ring(dev); \
932 if (unlikely (dev_priv->ring.space < bytes__)) \
933 i915_wait_ring(dev, bytes__, __func__); \
934 ring_virt__ = (unsigned int *) \
935 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
936 dev_priv->ring.tail += bytes__; \
937 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
938 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939} while (0)
940
Chris Wilson0ef82af2009-09-05 18:07:06 +0100941#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100943 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944} while (0)
945
946#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100947 if (I915_VERBOSE) \
948 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
949 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950} while(0)
951
Jesse Barnes585fb112008-07-29 11:54:06 -0700952/**
953 * Reads a dword out of the status page, which is written to from the command
954 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
955 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000956 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700957 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700958 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
959 * 0x04: ring 0 head pointer
960 * 0x05: ring 1 head pointer (915-class)
961 * 0x06: ring 2 head pointer (915-class)
962 * 0x10-0x1b: Context status DWords (GM45)
963 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700964 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700965 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000966 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000967#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000968#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700969#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000970#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000971
Chris Wilson0ef82af2009-09-05 18:07:06 +0100972extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -0700973extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000974
975#define IS_I830(dev) ((dev)->pci_device == 0x3577)
976#define IS_845G(dev) ((dev)->pci_device == 0x2562)
977#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000978#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Zhenyu Wang103a1962009-11-27 11:44:36 +0800979#define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000980
Carlos Martín4d1f7882008-01-23 16:41:17 +1000981#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000982#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
983#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700984#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
985 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000986#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
987 (dev)->pci_device == 0x2982 || \
988 (dev)->pci_device == 0x2992 || \
989 (dev)->pci_device == 0x29A2 || \
990 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000991 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000992 (dev)->pci_device == 0x2A42 || \
993 (dev)->pci_device == 0x2E02 || \
994 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800995 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800996 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800997 (dev)->pci_device == 0x2E42 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800998 (dev)->pci_device == 0x0042 || \
999 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001000
Ma Lingc9ed4482009-05-13 15:08:27 +08001001#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
1002 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001003
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -07001004#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +10001005
Zhenyu Wangd3adbc02008-06-20 12:12:56 +10001006#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
1007 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -08001008 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +08001009 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +08001010 (dev)->pci_device == 0x2E42 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -08001011 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +10001012
Shaohua Li21778322009-02-23 15:19:16 +08001013#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
1014#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
1015#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
1016
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001017#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
1018 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +08001019 (dev)->pci_device == 0x29D2 || \
1020 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001021
Zhenyu Wang280da222009-06-05 15:38:37 +08001022#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
1023#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
1024#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
1025
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001026#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001027 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
1028 IS_IGDNG(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001029
1030#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +08001031 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001032 IS_IGD(dev) || IS_IGDNG_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001033
Zhenyu Wang280da222009-06-05 15:38:37 +08001034#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
1035 IS_IGDNG(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08001036/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1037 * rows, which changed the alignment requirements and fence programming.
1038 */
1039#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1040 IS_I915GM(dev)))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001041#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_IGD(dev))
Zhenyu Wang280da222009-06-05 15:38:37 +08001042#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001044#define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001045#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
1046 !IS_IGDNG(dev) && !IS_IGD(dev))
Li Pengaf729a22009-08-25 10:43:01 +08001047#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +08001048/* dsparb controlled by hw only */
Zhenyu Wang22bd50c2009-07-06 17:27:52 +08001049#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001050
Jesse Barnes652c3932009-08-17 13:31:43 -07001051#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
1052#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangc03342f2009-09-29 11:01:23 +08001053#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
1054 (IS_I9XX(dev) || IS_GM45(dev)) && \
1055 !IS_IGD(dev) && \
1056 !IS_IGDNG(dev))
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001057#define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IGDNG_M(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07001058
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001059#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061#endif