blob: 56ca589a83f52ad67ee4081b64a4dde50020805d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100747bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800748{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
751 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Chris Wilson4ef69c72010-09-09 15:14:28 +0100753 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
754 if (encoder->base.crtc == crtc && encoder->type == type)
755 return true;
756
757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758}
759
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800760#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761/**
762 * Returns whether the given set of divisors are valid for a given refclk with
763 * the given connectors.
764 */
765
766static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
767{
768 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800769 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800770
771 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
772 INTELPllInvalid ("p1 out of range\n");
773 if (clock->p < limit->p.min || limit->p.max < clock->p)
774 INTELPllInvalid ("p out of range\n");
775 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
776 INTELPllInvalid ("m2 out of range\n");
777 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
778 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500779 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 INTELPllInvalid ("m1 <= m2\n");
781 if (clock->m < limit->m.min || limit->m.max < clock->m)
782 INTELPllInvalid ("m out of range\n");
783 if (clock->n < limit->n.min || limit->n.max < clock->n)
784 INTELPllInvalid ("n out of range\n");
785 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
786 INTELPllInvalid ("vco out of range\n");
787 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
788 * connector, etc., rather than just a single range.
789 */
790 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
791 INTELPllInvalid ("dot out of range\n");
792
793 return true;
794}
795
Ma Lingd4906092009-03-18 20:13:27 +0800796static bool
797intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
798 int target, int refclk, intel_clock_t *best_clock)
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800{
801 struct drm_device *dev = crtc->dev;
802 struct drm_i915_private *dev_priv = dev->dev_private;
803 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804 int err = target;
805
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200806 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800807 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 /*
809 * For LVDS, if the panel is on, just rely on its current
810 * settings for dual-channel. We haven't figured out how to
811 * reliably set up different single/dual channel state, if we
812 * even can.
813 */
814 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
815 LVDS_CLKB_POWER_UP)
816 clock.p2 = limit->p2.p2_fast;
817 else
818 clock.p2 = limit->p2.p2_slow;
819 } else {
820 if (target < limit->p2.dot_limit)
821 clock.p2 = limit->p2.p2_slow;
822 else
823 clock.p2 = limit->p2.p2_fast;
824 }
825
826 memset (best_clock, 0, sizeof (*best_clock));
827
Zhao Yakui42158662009-11-20 11:24:18 +0800828 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
829 clock.m1++) {
830 for (clock.m2 = limit->m2.min;
831 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500832 /* m1 is always 0 in Pineview */
833 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800834 break;
835 for (clock.n = limit->n.min;
836 clock.n <= limit->n.max; clock.n++) {
837 for (clock.p1 = limit->p1.min;
838 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 int this_err;
840
Shaohua Li21778322009-02-23 15:19:16 +0800841 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
843 if (!intel_PLL_is_valid(crtc, &clock))
844 continue;
845
846 this_err = abs(clock.dot - target);
847 if (this_err < err) {
848 *best_clock = clock;
849 err = this_err;
850 }
851 }
852 }
853 }
854 }
855
856 return (err != target);
857}
858
Ma Lingd4906092009-03-18 20:13:27 +0800859static bool
860intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
866 int max_n;
867 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870 found = false;
871
872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800873 int lvds_reg;
874
Eric Anholtc619eed2010-01-28 16:45:52 -0800875 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800876 lvds_reg = PCH_LVDS;
877 else
878 lvds_reg = LVDS;
879 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800880 LVDS_CLKB_POWER_UP)
881 clock.p2 = limit->p2.p2_fast;
882 else
883 clock.p2 = limit->p2.p2_slow;
884 } else {
885 if (target < limit->p2.dot_limit)
886 clock.p2 = limit->p2.p2_slow;
887 else
888 clock.p2 = limit->p2.p2_fast;
889 }
890
891 memset(best_clock, 0, sizeof(*best_clock));
892 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.m1 = limit->m1.max;
897 clock.m1 >= limit->m1.min; clock.m1--) {
898 for (clock.m2 = limit->m2.max;
899 clock.m2 >= limit->m2.min; clock.m2--) {
900 for (clock.p1 = limit->p1.max;
901 clock.p1 >= limit->p1.min; clock.p1--) {
902 int this_err;
903
Shaohua Li21778322009-02-23 15:19:16 +0800904 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800905 if (!intel_PLL_is_valid(crtc, &clock))
906 continue;
907 this_err = abs(clock.dot - target) ;
908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500922intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
923 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800924{
925 struct drm_device *dev = crtc->dev;
926 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800927
928 /* return directly when it is eDP */
929 if (HAS_eDP)
930 return true;
931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932 if (target < 200000) {
933 clock.n = 1;
934 clock.p1 = 2;
935 clock.p2 = 10;
936 clock.m1 = 12;
937 clock.m2 = 9;
938 } else {
939 clock.n = 2;
940 clock.p1 = 1;
941 clock.p2 = 10;
942 clock.m1 = 14;
943 clock.m2 = 8;
944 }
945 intel_clock(dev, refclk, &clock);
946 memcpy(best_clock, &clock, sizeof(intel_clock_t));
947 return true;
948}
949
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950/* DisplayPort has only two frequencies, 162MHz and 270MHz */
951static bool
952intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
953 int target, int refclk, intel_clock_t *best_clock)
954{
955 intel_clock_t clock;
956 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 clock.p1 = 2;
958 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700959 clock.n = 2;
960 clock.m1 = 23;
961 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 clock.p1 = 1;
964 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700965 clock.n = 1;
966 clock.m1 = 14;
967 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Keith Packardb3d25492009-06-24 23:09:15 -0700969 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
970 clock.p = (clock.p1 * clock.p2);
971 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900972 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 memcpy(best_clock, &clock, sizeof(intel_clock_t));
974 return true;
975}
976
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977/**
978 * intel_wait_for_vblank - wait for vblank on a given pipe
979 * @dev: drm device
980 * @pipe: pipe to wait for
981 *
982 * Wait for vblank to occur on a given pipe. Needed for various bits of
983 * mode setting code.
984 */
985void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800986{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
989
Chris Wilson300387c2010-09-05 20:25:43 +0100990 /* Clear existing vblank status. Note this will clear any other
991 * sticky status fields as well.
992 *
993 * This races with i915_driver_irq_handler() with the result
994 * that either function could miss a vblank event. Here it is not
995 * fatal, as we will either wait upon the next vblank interrupt or
996 * timeout. Generally speaking intel_wait_for_vblank() is only
997 * called during modeset at which time the GPU should be idle and
998 * should *not* be performing page flips and thus not waiting on
999 * vblanks...
1000 * Currently, the result of us stealing a vblank from the irq
1001 * handler is that a single frame will be skipped during swapbuffers.
1002 */
1003 I915_WRITE(pipestat_reg,
1004 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1005
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001006 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001007 if (wait_for(I915_READ(pipestat_reg) &
1008 PIPE_VBLANK_INTERRUPT_STATUS,
1009 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 DRM_DEBUG_KMS("vblank wait timed out\n");
1011}
1012
1013/**
1014 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1015 * @dev: drm device
1016 * @pipe: pipe to wait for
1017 *
1018 * After disabling a pipe, we can't wait for vblank in the usual way,
1019 * spinning on the vblank interrupt status bit, since we won't actually
1020 * see an interrupt when the pipe is disabled.
1021 *
1022 * So this function waits for the display line value to settle (it
1023 * usually ends up stopping at the start of the next frame).
1024 */
1025void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1029 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1030 u32 last_line;
1031
1032 /* Wait for the display line to settle */
1033 do {
1034 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1035 mdelay(5);
1036 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1037 time_after(timeout, jiffies));
1038
1039 if (time_after(jiffies, timeout))
1040 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001041}
1042
Jesse Barnes80824002009-09-10 15:28:06 -07001043/* Parameters have changed, update FBC info */
1044static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1045{
1046 struct drm_device *dev = crtc->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_framebuffer *fb = crtc->fb;
1049 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001050 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1052 int plane, i;
1053 u32 fbc_ctl, fbc_ctl2;
1054
1055 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1056
1057 if (fb->pitch < dev_priv->cfb_pitch)
1058 dev_priv->cfb_pitch = fb->pitch;
1059
1060 /* FBC_CTL wants 64B units */
1061 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1062 dev_priv->cfb_fence = obj_priv->fence_reg;
1063 dev_priv->cfb_plane = intel_crtc->plane;
1064 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1065
1066 /* Clear old tags */
1067 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1068 I915_WRITE(FBC_TAG + (i * 4), 0);
1069
1070 /* Set it up... */
1071 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1072 if (obj_priv->tiling_mode != I915_TILING_NONE)
1073 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1074 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1075 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1076
1077 /* enable it... */
1078 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001079 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001080 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001081 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1082 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1083 if (obj_priv->tiling_mode != I915_TILING_NONE)
1084 fbc_ctl |= dev_priv->cfb_fence;
1085 I915_WRITE(FBC_CONTROL, fbc_ctl);
1086
Zhao Yakui28c97732009-10-09 11:39:41 +08001087 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001088 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1089}
1090
1091void i8xx_disable_fbc(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 u32 fbc_ctl;
1095
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001096 if (!I915_HAS_FBC(dev))
1097 return;
1098
Jesse Barnes9517a922010-05-21 09:40:45 -07001099 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1100 return; /* Already off, just return */
1101
Jesse Barnes80824002009-09-10 15:28:06 -07001102 /* Disable compression */
1103 fbc_ctl = I915_READ(FBC_CONTROL);
1104 fbc_ctl &= ~FBC_CTL_EN;
1105 I915_WRITE(FBC_CONTROL, fbc_ctl);
1106
1107 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001108 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001109 DRM_DEBUG_KMS("FBC idle timed out\n");
1110 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001111 }
Jesse Barnes80824002009-09-10 15:28:06 -07001112
Zhao Yakui28c97732009-10-09 11:39:41 +08001113 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001114}
1115
Adam Jacksonee5382a2010-04-23 11:17:39 -04001116static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001117{
Jesse Barnes80824002009-09-10 15:28:06 -07001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
1120 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1121}
1122
Jesse Barnes74dff282009-09-14 15:39:40 -07001123static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1124{
1125 struct drm_device *dev = crtc->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 struct drm_framebuffer *fb = crtc->fb;
1128 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001129 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1131 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1132 DPFC_CTL_PLANEB);
1133 unsigned long stall_watermark = 200;
1134 u32 dpfc_ctl;
1135
1136 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1137 dev_priv->cfb_fence = obj_priv->fence_reg;
1138 dev_priv->cfb_plane = intel_crtc->plane;
1139
1140 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1141 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1142 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1143 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1144 } else {
1145 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1146 }
1147
1148 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1149 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1150 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1151 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1152 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1153
1154 /* enable it... */
1155 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1156
Zhao Yakui28c97732009-10-09 11:39:41 +08001157 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001158}
1159
1160void g4x_disable_fbc(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 u32 dpfc_ctl;
1164
1165 /* Disable compression */
1166 dpfc_ctl = I915_READ(DPFC_CONTROL);
1167 dpfc_ctl &= ~DPFC_CTL_EN;
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001171}
1172
Adam Jacksonee5382a2010-04-23 11:17:39 -04001173static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001174{
Jesse Barnes74dff282009-09-14 15:39:40 -07001175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1178}
1179
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001180static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1181{
1182 struct drm_device *dev = crtc->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 struct drm_framebuffer *fb = crtc->fb;
1185 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1186 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1189 DPFC_CTL_PLANEB;
1190 unsigned long stall_watermark = 200;
1191 u32 dpfc_ctl;
1192
1193 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1194 dev_priv->cfb_fence = obj_priv->fence_reg;
1195 dev_priv->cfb_plane = intel_crtc->plane;
1196
1197 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1198 dpfc_ctl &= DPFC_RESERVED;
1199 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1200 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1201 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1202 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1203 } else {
1204 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1205 }
1206
1207 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1208 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1209 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1210 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1211 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1212 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1213 /* enable it... */
1214 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1215 DPFC_CTL_EN);
1216
1217 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1218}
1219
1220void ironlake_disable_fbc(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 dpfc_ctl;
1224
1225 /* Disable compression */
1226 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1227 dpfc_ctl &= ~DPFC_CTL_EN;
1228 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229
1230 DRM_DEBUG_KMS("disabled FBC\n");
1231}
1232
1233static bool ironlake_fbc_enabled(struct drm_device *dev)
1234{
1235 struct drm_i915_private *dev_priv = dev->dev_private;
1236
1237 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1238}
1239
Adam Jacksonee5382a2010-04-23 11:17:39 -04001240bool intel_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 if (!dev_priv->display.fbc_enabled)
1245 return false;
1246
1247 return dev_priv->display.fbc_enabled(dev);
1248}
1249
1250void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1251{
1252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1253
1254 if (!dev_priv->display.enable_fbc)
1255 return;
1256
1257 dev_priv->display.enable_fbc(crtc, interval);
1258}
1259
1260void intel_disable_fbc(struct drm_device *dev)
1261{
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263
1264 if (!dev_priv->display.disable_fbc)
1265 return;
1266
1267 dev_priv->display.disable_fbc(dev);
1268}
1269
Jesse Barnes80824002009-09-10 15:28:06 -07001270/**
1271 * intel_update_fbc - enable/disable FBC as needed
1272 * @crtc: CRTC to point the compressor at
1273 * @mode: mode in use
1274 *
1275 * Set up the framebuffer compression hardware at mode set time. We
1276 * enable it if possible:
1277 * - plane A only (on pre-965)
1278 * - no pixel mulitply/line duplication
1279 * - no alpha buffer discard
1280 * - no dual wide
1281 * - framebuffer <= 2048 in width, 1536 in height
1282 *
1283 * We can't assume that any compression will take place (worst case),
1284 * so the compressed buffer has to be the same size as the uncompressed
1285 * one. It also must reside (along with the line length buffer) in
1286 * stolen memory.
1287 *
1288 * We need to enable/disable FBC on a global basis.
1289 */
1290static void intel_update_fbc(struct drm_crtc *crtc,
1291 struct drm_display_mode *mode)
1292{
1293 struct drm_device *dev = crtc->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 struct drm_framebuffer *fb = crtc->fb;
1296 struct intel_framebuffer *intel_fb;
1297 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001298 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1300 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 int crtcs_enabled = 0;
1302
1303 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001304
1305 if (!i915_powersave)
1306 return;
1307
Adam Jacksonee5382a2010-04-23 11:17:39 -04001308 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001309 return;
1310
Jesse Barnes80824002009-09-10 15:28:06 -07001311 if (!crtc->fb)
1312 return;
1313
1314 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001315 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001316
1317 /*
1318 * If FBC is already on, we just have to verify that we can
1319 * keep it that way...
1320 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001321 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001322 * - changing FBC params (stride, fence, mode)
1323 * - new fb is too large to fit in compressed buffer
1324 * - going to an unsupported config (interlace, pixel multiply, etc.)
1325 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1327 if (tmp_crtc->enabled)
1328 crtcs_enabled++;
1329 }
1330 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1331 if (crtcs_enabled > 1) {
1332 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1333 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1334 goto out_disable;
1335 }
Jesse Barnes80824002009-09-10 15:28:06 -07001336 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001337 DRM_DEBUG_KMS("framebuffer too large, disabling "
1338 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001339 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001340 goto out_disable;
1341 }
1342 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1343 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("mode incompatible with compression, "
1345 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->hdisplay > 2048) ||
1350 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001352 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001353 goto out_disable;
1354 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001355 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001356 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001357 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001358 goto out_disable;
1359 }
1360 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001361 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001362 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001363 goto out_disable;
1364 }
1365
Jason Wesselc924b932010-08-05 09:22:32 -05001366 /* If the kernel debugger is active, always disable compression */
1367 if (in_dbg_master())
1368 goto out_disable;
1369
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001371 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001372 if ((fb->pitch > dev_priv->cfb_pitch) ||
1373 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1374 (plane != dev_priv->cfb_plane))
1375 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001376 }
1377
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378 /* Now try to turn it back on if possible */
1379 if (!intel_fbc_enabled(dev))
1380 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001381
1382 return;
1383
1384out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001385 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001386 if (intel_fbc_enabled(dev)) {
1387 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001388 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001389 }
Jesse Barnes80824002009-09-10 15:28:06 -07001390}
1391
Chris Wilson127bd2a2010-07-23 23:32:05 +01001392int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001393intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1394{
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396 u32 alignment;
1397 int ret;
1398
1399 switch (obj_priv->tiling_mode) {
1400 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001401 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1402 alignment = 128 * 1024;
1403 else if (IS_I965G(dev))
1404 alignment = 4 * 1024;
1405 else
1406 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001407 break;
1408 case I915_TILING_X:
1409 /* pin() will align the object as required by fence */
1410 alignment = 0;
1411 break;
1412 case I915_TILING_Y:
1413 /* FIXME: Is this true? */
1414 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1415 return -EINVAL;
1416 default:
1417 BUG();
1418 }
1419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420 ret = i915_gem_object_pin(obj, alignment);
1421 if (ret != 0)
1422 return ret;
1423
1424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1425 * fence, whereas 965+ only requires a fence if using
1426 * framebuffer compression. For simplicity, we always install
1427 * a fence as the cost is not that onerous.
1428 */
1429 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1430 obj_priv->tiling_mode != I915_TILING_NONE) {
1431 ret = i915_gem_object_get_fence_reg(obj);
1432 if (ret != 0) {
1433 i915_gem_object_unpin(obj);
1434 return ret;
1435 }
1436 }
1437
1438 return 0;
1439}
1440
Jesse Barnes81255562010-08-02 12:07:50 -07001441/* Assume fb object is pinned & idle & fenced and just update base pointers */
1442static int
1443intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1444 int x, int y)
1445{
1446 struct drm_device *dev = crtc->dev;
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1449 struct intel_framebuffer *intel_fb;
1450 struct drm_i915_gem_object *obj_priv;
1451 struct drm_gem_object *obj;
1452 int plane = intel_crtc->plane;
1453 unsigned long Start, Offset;
1454 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1455 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1456 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1457 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1458 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1459 u32 dspcntr;
1460
1461 switch (plane) {
1462 case 0:
1463 case 1:
1464 break;
1465 default:
1466 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1467 return -EINVAL;
1468 }
1469
1470 intel_fb = to_intel_framebuffer(fb);
1471 obj = intel_fb->obj;
1472 obj_priv = to_intel_bo(obj);
1473
1474 dspcntr = I915_READ(dspcntr_reg);
1475 /* Mask out pixel format bits in case we change it */
1476 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1477 switch (fb->bits_per_pixel) {
1478 case 8:
1479 dspcntr |= DISPPLANE_8BPP;
1480 break;
1481 case 16:
1482 if (fb->depth == 15)
1483 dspcntr |= DISPPLANE_15_16BPP;
1484 else
1485 dspcntr |= DISPPLANE_16BPP;
1486 break;
1487 case 24:
1488 case 32:
1489 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1490 break;
1491 default:
1492 DRM_ERROR("Unknown color depth\n");
1493 return -EINVAL;
1494 }
1495 if (IS_I965G(dev)) {
1496 if (obj_priv->tiling_mode != I915_TILING_NONE)
1497 dspcntr |= DISPPLANE_TILED;
1498 else
1499 dspcntr &= ~DISPPLANE_TILED;
1500 }
1501
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001502 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001503 /* must disable */
1504 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1505
1506 I915_WRITE(dspcntr_reg, dspcntr);
1507
1508 Start = obj_priv->gtt_offset;
1509 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1510
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001511 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1512 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001513 I915_WRITE(dspstride, fb->pitch);
1514 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001515 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001517 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001518 } else {
1519 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001521 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001522
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001523 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001524 intel_update_fbc(crtc, &crtc->mode);
1525
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001526 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001527 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001528
1529 return 0;
1530}
1531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001532static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001533intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535{
1536 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 struct drm_i915_master_private *master_priv;
1538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1539 struct intel_framebuffer *intel_fb;
1540 struct drm_i915_gem_object *obj_priv;
1541 struct drm_gem_object *obj;
1542 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001543 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001544 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* no fb bound */
1547 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001548 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001549 return 0;
1550 }
1551
Jesse Barnes80824002009-09-10 15:28:06 -07001552 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001553 case 0:
1554 case 1:
1555 break;
1556 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001557 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001558 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001559 }
1560
1561 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001566 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 if (ret != 0) {
1568 mutex_unlock(&dev->struct_mutex);
1569 return ret;
1570 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001571
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001572 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001574 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001579 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1580 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001583 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001585
1586 if (old_fb) {
1587 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001589 i915_gem_object_unpin(intel_fb->obj);
1590 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001591
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001593
1594 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 master_priv = dev->primary->master->driver_priv;
1598 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001602 master_priv->sarea_priv->pipeB_x = x;
1603 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 } else {
1605 master_priv->sarea_priv->pipeA_x = x;
1606 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608
1609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610}
1611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001612static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001613{
1614 struct drm_device *dev = crtc->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 u32 dpa_ctl;
1617
Zhao Yakui28c97732009-10-09 11:39:41 +08001618 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619 dpa_ctl = I915_READ(DP_A);
1620 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1621
1622 if (clock < 200000) {
1623 u32 temp;
1624 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1625 /* workaround for 160Mhz:
1626 1) program 0x4600c bits 15:0 = 0x8124
1627 2) program 0x46010 bit 0 = 1
1628 3) program 0x46034 bit 24 = 1
1629 4) program 0x64000 bit 14 = 1
1630 */
1631 temp = I915_READ(0x4600c);
1632 temp &= 0xffff0000;
1633 I915_WRITE(0x4600c, temp | 0x8124);
1634
1635 temp = I915_READ(0x46010);
1636 I915_WRITE(0x46010, temp | 1);
1637
1638 temp = I915_READ(0x46034);
1639 I915_WRITE(0x46034, temp | (1 << 24));
1640 } else {
1641 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1642 }
1643 I915_WRITE(DP_A, dpa_ctl);
1644
1645 udelay(500);
1646}
1647
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001648/* The FDI link training functions for ILK/Ibexpeak. */
1649static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1650{
1651 struct drm_device *dev = crtc->dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1654 int pipe = intel_crtc->pipe;
1655 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1656 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1657 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1658 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1659 u32 temp, tries = 0;
1660
Adam Jacksone1a44742010-06-25 15:32:14 -04001661 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1662 for train result */
1663 temp = I915_READ(fdi_rx_imr_reg);
1664 temp &= ~FDI_RX_SYMBOL_LOCK;
1665 temp &= ~FDI_RX_BIT_LOCK;
1666 I915_WRITE(fdi_rx_imr_reg, temp);
1667 I915_READ(fdi_rx_imr_reg);
1668 udelay(150);
1669
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001670 /* enable CPU FDI TX and PCH FDI RX */
1671 temp = I915_READ(fdi_tx_reg);
1672 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001673 temp &= ~(7 << 19);
1674 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001675 temp &= ~FDI_LINK_TRAIN_NONE;
1676 temp |= FDI_LINK_TRAIN_PATTERN_1;
1677 I915_WRITE(fdi_tx_reg, temp);
1678 I915_READ(fdi_tx_reg);
1679
1680 temp = I915_READ(fdi_rx_reg);
1681 temp &= ~FDI_LINK_TRAIN_NONE;
1682 temp |= FDI_LINK_TRAIN_PATTERN_1;
1683 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1684 I915_READ(fdi_rx_reg);
1685 udelay(150);
1686
Adam Jacksone1a44742010-06-25 15:32:14 -04001687 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001688 temp = I915_READ(fdi_rx_iir_reg);
1689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1690
1691 if ((temp & FDI_RX_BIT_LOCK)) {
1692 DRM_DEBUG_KMS("FDI train 1 done.\n");
1693 I915_WRITE(fdi_rx_iir_reg,
1694 temp | FDI_RX_BIT_LOCK);
1695 break;
1696 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001697 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001698 if (tries == 5)
1699 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001700
1701 /* Train 2 */
1702 temp = I915_READ(fdi_tx_reg);
1703 temp &= ~FDI_LINK_TRAIN_NONE;
1704 temp |= FDI_LINK_TRAIN_PATTERN_2;
1705 I915_WRITE(fdi_tx_reg, temp);
1706
1707 temp = I915_READ(fdi_rx_reg);
1708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_PATTERN_2;
1710 I915_WRITE(fdi_rx_reg, temp);
1711 udelay(150);
1712
1713 tries = 0;
1714
Adam Jacksone1a44742010-06-25 15:32:14 -04001715 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001716 temp = I915_READ(fdi_rx_iir_reg);
1717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1718
1719 if (temp & FDI_RX_SYMBOL_LOCK) {
1720 I915_WRITE(fdi_rx_iir_reg,
1721 temp | FDI_RX_SYMBOL_LOCK);
1722 DRM_DEBUG_KMS("FDI train 2 done.\n");
1723 break;
1724 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001725 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001726 if (tries == 5)
1727 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001728
1729 DRM_DEBUG_KMS("FDI train done\n");
1730}
1731
1732static int snb_b_fdi_train_param [] = {
1733 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1734 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1735 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1736 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1737};
1738
1739/* The FDI link training functions for SNB/Cougarpoint. */
1740static void gen6_fdi_link_train(struct drm_crtc *crtc)
1741{
1742 struct drm_device *dev = crtc->dev;
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1745 int pipe = intel_crtc->pipe;
1746 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1747 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1748 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1749 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1750 u32 temp, i;
1751
Adam Jacksone1a44742010-06-25 15:32:14 -04001752 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1753 for train result */
1754 temp = I915_READ(fdi_rx_imr_reg);
1755 temp &= ~FDI_RX_SYMBOL_LOCK;
1756 temp &= ~FDI_RX_BIT_LOCK;
1757 I915_WRITE(fdi_rx_imr_reg, temp);
1758 I915_READ(fdi_rx_imr_reg);
1759 udelay(150);
1760
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001761 /* enable CPU FDI TX and PCH FDI RX */
1762 temp = I915_READ(fdi_tx_reg);
1763 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001764 temp &= ~(7 << 19);
1765 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001766 temp &= ~FDI_LINK_TRAIN_NONE;
1767 temp |= FDI_LINK_TRAIN_PATTERN_1;
1768 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1769 /* SNB-B */
1770 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1771 I915_WRITE(fdi_tx_reg, temp);
1772 I915_READ(fdi_tx_reg);
1773
1774 temp = I915_READ(fdi_rx_reg);
1775 if (HAS_PCH_CPT(dev)) {
1776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1777 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1778 } else {
1779 temp &= ~FDI_LINK_TRAIN_NONE;
1780 temp |= FDI_LINK_TRAIN_PATTERN_1;
1781 }
1782 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1783 I915_READ(fdi_rx_reg);
1784 udelay(150);
1785
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001786 for (i = 0; i < 4; i++ ) {
1787 temp = I915_READ(fdi_tx_reg);
1788 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1789 temp |= snb_b_fdi_train_param[i];
1790 I915_WRITE(fdi_tx_reg, temp);
1791 udelay(500);
1792
1793 temp = I915_READ(fdi_rx_iir_reg);
1794 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1795
1796 if (temp & FDI_RX_BIT_LOCK) {
1797 I915_WRITE(fdi_rx_iir_reg,
1798 temp | FDI_RX_BIT_LOCK);
1799 DRM_DEBUG_KMS("FDI train 1 done.\n");
1800 break;
1801 }
1802 }
1803 if (i == 4)
1804 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1805
1806 /* Train 2 */
1807 temp = I915_READ(fdi_tx_reg);
1808 temp &= ~FDI_LINK_TRAIN_NONE;
1809 temp |= FDI_LINK_TRAIN_PATTERN_2;
1810 if (IS_GEN6(dev)) {
1811 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1812 /* SNB-B */
1813 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1814 }
1815 I915_WRITE(fdi_tx_reg, temp);
1816
1817 temp = I915_READ(fdi_rx_reg);
1818 if (HAS_PCH_CPT(dev)) {
1819 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1820 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1821 } else {
1822 temp &= ~FDI_LINK_TRAIN_NONE;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2;
1824 }
1825 I915_WRITE(fdi_rx_reg, temp);
1826 udelay(150);
1827
1828 for (i = 0; i < 4; i++ ) {
1829 temp = I915_READ(fdi_tx_reg);
1830 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1831 temp |= snb_b_fdi_train_param[i];
1832 I915_WRITE(fdi_tx_reg, temp);
1833 udelay(500);
1834
1835 temp = I915_READ(fdi_rx_iir_reg);
1836 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1837
1838 if (temp & FDI_RX_SYMBOL_LOCK) {
1839 I915_WRITE(fdi_rx_iir_reg,
1840 temp | FDI_RX_SYMBOL_LOCK);
1841 DRM_DEBUG_KMS("FDI train 2 done.\n");
1842 break;
1843 }
1844 }
1845 if (i == 4)
1846 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1847
1848 DRM_DEBUG_KMS("FDI train done.\n");
1849}
1850
Jesse Barnes6be4a602010-09-10 10:26:01 -07001851static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001852{
1853 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1856 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001857 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001858 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1859 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1860 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1861 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1862 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1863 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001864 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001865 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1866 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1867 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1868 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1869 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1870 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1871 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1872 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1873 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1874 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1875 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1876 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001877 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001878 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001879 u32 pipe_bpc;
1880
1881 temp = I915_READ(pipeconf_reg);
1882 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001883
Jesse Barnes6be4a602010-09-10 10:26:01 -07001884 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1885 temp = I915_READ(PCH_LVDS);
1886 if ((temp & LVDS_PORT_EN) == 0) {
1887 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1888 POSTING_READ(PCH_LVDS);
1889 }
1890 }
1891
1892 if (!HAS_eDP) {
1893 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1894 temp = I915_READ(fdi_rx_reg);
1895 /*
1896 * make the BPC in FDI Rx be consistent with that in
1897 * pipeconf reg.
1898 */
1899 temp &= ~(0x7 << 16);
1900 temp |= (pipe_bpc << 11);
1901 temp &= ~(7 << 19);
1902 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1903 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1904 I915_READ(fdi_rx_reg);
1905 udelay(200);
1906
1907 /* Switch from Rawclk to PCDclk */
1908 temp = I915_READ(fdi_rx_reg);
1909 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1910 I915_READ(fdi_rx_reg);
1911 udelay(200);
1912
1913 /* Enable CPU FDI TX PLL, always on for Ironlake */
1914 temp = I915_READ(fdi_tx_reg);
1915 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1916 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1917 I915_READ(fdi_tx_reg);
1918 udelay(100);
1919 }
1920 }
1921
1922 /* Enable panel fitting for LVDS */
1923 if (dev_priv->pch_pf_size &&
1924 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1925 || HAS_eDP || intel_pch_has_edp(crtc))) {
1926 /* Force use of hard-coded filter coefficients
1927 * as some pre-programmed values are broken,
1928 * e.g. x201.
1929 */
1930 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1931 PF_ENABLE | PF_FILTER_MED_3x3);
1932 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1933 dev_priv->pch_pf_pos);
1934 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1935 dev_priv->pch_pf_size);
1936 }
1937
1938 /* Enable CPU pipe */
1939 temp = I915_READ(pipeconf_reg);
1940 if ((temp & PIPEACONF_ENABLE) == 0) {
1941 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1942 I915_READ(pipeconf_reg);
1943 udelay(100);
1944 }
1945
1946 /* configure and enable CPU plane */
1947 temp = I915_READ(dspcntr_reg);
1948 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1949 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1950 /* Flush the plane changes */
1951 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1952 }
1953
1954 if (!HAS_eDP) {
1955 /* For PCH output, training FDI link */
1956 if (IS_GEN6(dev))
1957 gen6_fdi_link_train(crtc);
1958 else
1959 ironlake_fdi_link_train(crtc);
1960
1961 /* enable PCH DPLL */
1962 temp = I915_READ(pch_dpll_reg);
1963 if ((temp & DPLL_VCO_ENABLE) == 0) {
1964 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1965 I915_READ(pch_dpll_reg);
1966 }
1967 udelay(200);
1968
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Be sure PCH DPLL SEL is set */
1971 temp = I915_READ(PCH_DPLL_SEL);
1972 if (trans_dpll_sel == 0 &&
1973 (temp & TRANSA_DPLL_ENABLE) == 0)
1974 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1975 else if (trans_dpll_sel == 1 &&
1976 (temp & TRANSB_DPLL_ENABLE) == 0)
1977 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1978 I915_WRITE(PCH_DPLL_SEL, temp);
1979 I915_READ(PCH_DPLL_SEL);
1980 }
1981 /* set transcoder timing */
1982 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1983 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1984 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
1985
1986 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1987 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1988 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
1989
1990 /* enable normal train */
1991 temp = I915_READ(fdi_tx_reg);
1992 temp &= ~FDI_LINK_TRAIN_NONE;
1993 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1994 FDI_TX_ENHANCE_FRAME_ENABLE);
1995 I915_READ(fdi_tx_reg);
1996
1997 temp = I915_READ(fdi_rx_reg);
1998 if (HAS_PCH_CPT(dev)) {
1999 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2000 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2001 } else {
2002 temp &= ~FDI_LINK_TRAIN_NONE;
2003 temp |= FDI_LINK_TRAIN_NONE;
2004 }
2005 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2006 I915_READ(fdi_rx_reg);
2007
2008 /* wait one idle pattern time */
2009 udelay(100);
2010
2011 /* For PCH DP, enable TRANS_DP_CTL */
2012 if (HAS_PCH_CPT(dev) &&
2013 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2014 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2015 int reg;
2016
2017 reg = I915_READ(trans_dp_ctl);
2018 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2019 TRANS_DP_SYNC_MASK);
2020 reg |= (TRANS_DP_OUTPUT_ENABLE |
2021 TRANS_DP_ENH_FRAMING);
2022
2023 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2024 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2025 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2026 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2027
2028 switch (intel_trans_dp_port_sel(crtc)) {
2029 case PCH_DP_B:
2030 reg |= TRANS_DP_PORT_SEL_B;
2031 break;
2032 case PCH_DP_C:
2033 reg |= TRANS_DP_PORT_SEL_C;
2034 break;
2035 case PCH_DP_D:
2036 reg |= TRANS_DP_PORT_SEL_D;
2037 break;
2038 default:
2039 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2040 reg |= TRANS_DP_PORT_SEL_B;
2041 break;
2042 }
2043
2044 I915_WRITE(trans_dp_ctl, reg);
2045 POSTING_READ(trans_dp_ctl);
2046 }
2047
2048 /* enable PCH transcoder */
2049 temp = I915_READ(transconf_reg);
2050 /*
2051 * make the BPC in transcoder be consistent with
2052 * that in pipeconf reg.
2053 */
2054 temp &= ~PIPE_BPC_MASK;
2055 temp |= pipe_bpc;
2056 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2057 I915_READ(transconf_reg);
2058
2059 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2060 DRM_ERROR("failed to enable transcoder\n");
2061 }
2062
2063 intel_crtc_load_lut(crtc);
2064
2065 intel_update_fbc(crtc, &crtc->mode);
2066}
2067
2068static void ironlake_crtc_disable(struct drm_crtc *crtc)
2069{
2070 struct drm_device *dev = crtc->dev;
2071 struct drm_i915_private *dev_priv = dev->dev_private;
2072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2073 int pipe = intel_crtc->pipe;
2074 int plane = intel_crtc->plane;
2075 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2076 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2077 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2078 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2079 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2080 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2081 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2082 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2083 u32 temp;
2084 u32 pipe_bpc;
2085
2086 temp = I915_READ(pipeconf_reg);
2087 pipe_bpc = temp & PIPE_BPC_MASK;
2088
2089 drm_vblank_off(dev, pipe);
2090 /* Disable display plane */
2091 temp = I915_READ(dspcntr_reg);
2092 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2093 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2094 /* Flush the plane changes */
2095 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2096 I915_READ(dspbase_reg);
2097 }
2098
2099 if (dev_priv->cfb_plane == plane &&
2100 dev_priv->display.disable_fbc)
2101 dev_priv->display.disable_fbc(dev);
2102
2103 /* disable cpu pipe, disable after all planes disabled */
2104 temp = I915_READ(pipeconf_reg);
2105 if ((temp & PIPEACONF_ENABLE) != 0) {
2106 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2107
2108 /* wait for cpu pipe off, pipe state */
2109 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2110 DRM_ERROR("failed to turn off cpu pipe\n");
2111 } else
2112 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2113
2114 udelay(100);
2115
2116 /* Disable PF */
2117 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2118 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2119
2120 /* disable CPU FDI tx and PCH FDI rx */
2121 temp = I915_READ(fdi_tx_reg);
2122 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2123 I915_READ(fdi_tx_reg);
2124
2125 temp = I915_READ(fdi_rx_reg);
2126 /* BPC in FDI rx is consistent with that in pipeconf */
2127 temp &= ~(0x07 << 16);
2128 temp |= (pipe_bpc << 11);
2129 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2130 I915_READ(fdi_rx_reg);
2131
2132 udelay(100);
2133
2134 /* still set train pattern 1 */
2135 temp = I915_READ(fdi_tx_reg);
2136 temp &= ~FDI_LINK_TRAIN_NONE;
2137 temp |= FDI_LINK_TRAIN_PATTERN_1;
2138 I915_WRITE(fdi_tx_reg, temp);
2139 POSTING_READ(fdi_tx_reg);
2140
2141 temp = I915_READ(fdi_rx_reg);
2142 if (HAS_PCH_CPT(dev)) {
2143 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2144 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2145 } else {
2146 temp &= ~FDI_LINK_TRAIN_NONE;
2147 temp |= FDI_LINK_TRAIN_PATTERN_1;
2148 }
2149 I915_WRITE(fdi_rx_reg, temp);
2150 POSTING_READ(fdi_rx_reg);
2151
2152 udelay(100);
2153
2154 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2155 temp = I915_READ(PCH_LVDS);
2156 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2157 I915_READ(PCH_LVDS);
2158 udelay(100);
2159 }
2160
2161 /* disable PCH transcoder */
2162 temp = I915_READ(transconf_reg);
2163 if ((temp & TRANS_ENABLE) != 0) {
2164 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2165
2166 /* wait for PCH transcoder off, transcoder state */
2167 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2168 DRM_ERROR("failed to disable transcoder\n");
2169 }
2170
2171 temp = I915_READ(transconf_reg);
2172 /* BPC in transcoder is consistent with that in pipeconf */
2173 temp &= ~PIPE_BPC_MASK;
2174 temp |= pipe_bpc;
2175 I915_WRITE(transconf_reg, temp);
2176 I915_READ(transconf_reg);
2177 udelay(100);
2178
2179 if (HAS_PCH_CPT(dev)) {
2180 /* disable TRANS_DP_CTL */
2181 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2182 int reg;
2183
2184 reg = I915_READ(trans_dp_ctl);
2185 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2186 I915_WRITE(trans_dp_ctl, reg);
2187 POSTING_READ(trans_dp_ctl);
2188
2189 /* disable DPLL_SEL */
2190 temp = I915_READ(PCH_DPLL_SEL);
2191 if (trans_dpll_sel == 0)
2192 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2193 else
2194 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2195 I915_WRITE(PCH_DPLL_SEL, temp);
2196 I915_READ(PCH_DPLL_SEL);
2197
2198 }
2199
2200 /* disable PCH DPLL */
2201 temp = I915_READ(pch_dpll_reg);
2202 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2203 I915_READ(pch_dpll_reg);
2204
2205 /* Switch from PCDclk to Rawclk */
2206 temp = I915_READ(fdi_rx_reg);
2207 temp &= ~FDI_SEL_PCDCLK;
2208 I915_WRITE(fdi_rx_reg, temp);
2209 I915_READ(fdi_rx_reg);
2210
2211 /* Disable CPU FDI TX PLL */
2212 temp = I915_READ(fdi_tx_reg);
2213 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2214 I915_READ(fdi_tx_reg);
2215 udelay(100);
2216
2217 temp = I915_READ(fdi_rx_reg);
2218 temp &= ~FDI_RX_PLL_ENABLE;
2219 I915_WRITE(fdi_rx_reg, temp);
2220 I915_READ(fdi_rx_reg);
2221
2222 /* Wait for the clocks to turn off. */
2223 udelay(100);
2224}
2225
2226static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2227{
2228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2229 int pipe = intel_crtc->pipe;
2230 int plane = intel_crtc->plane;
2231
Zhenyu Wang2c072452009-06-05 15:38:42 +08002232 /* XXX: When our outputs are all unaware of DPMS modes other than off
2233 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2234 */
2235 switch (mode) {
2236 case DRM_MODE_DPMS_ON:
2237 case DRM_MODE_DPMS_STANDBY:
2238 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002239 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002240 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002241 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002242
Zhenyu Wang2c072452009-06-05 15:38:42 +08002243 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002244 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002245 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002246 break;
2247 }
2248}
2249
Daniel Vetter02e792f2009-09-15 22:57:34 +02002250static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2251{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002252 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002253 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002254
Chris Wilson23f09ce2010-08-12 13:53:37 +01002255 mutex_lock(&dev->struct_mutex);
2256 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2257 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002258 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002259
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002260 /* Let userspace switch the overlay on again. In most cases userspace
2261 * has to recompute where to put it anyway.
2262 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002263}
2264
Zhenyu Wang2c072452009-06-05 15:38:42 +08002265static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2266{
2267 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002268 struct drm_i915_private *dev_priv = dev->dev_private;
2269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2270 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002271 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002272 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002273 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2274 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002275 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2276 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277
2278 /* XXX: When our outputs are all unaware of DPMS modes other than off
2279 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2280 */
2281 switch (mode) {
2282 case DRM_MODE_DPMS_ON:
2283 case DRM_MODE_DPMS_STANDBY:
2284 case DRM_MODE_DPMS_SUSPEND:
2285 /* Enable the DPLL */
2286 temp = I915_READ(dpll_reg);
2287 if ((temp & DPLL_VCO_ENABLE) == 0) {
2288 I915_WRITE(dpll_reg, temp);
2289 I915_READ(dpll_reg);
2290 /* Wait for the clocks to stabilize. */
2291 udelay(150);
2292 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2293 I915_READ(dpll_reg);
2294 /* Wait for the clocks to stabilize. */
2295 udelay(150);
2296 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2297 I915_READ(dpll_reg);
2298 /* Wait for the clocks to stabilize. */
2299 udelay(150);
2300 }
2301
2302 /* Enable the pipe */
2303 temp = I915_READ(pipeconf_reg);
2304 if ((temp & PIPEACONF_ENABLE) == 0)
2305 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2306
2307 /* Enable the plane */
2308 temp = I915_READ(dspcntr_reg);
2309 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2310 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2311 /* Flush the plane changes */
2312 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2313 }
2314
2315 intel_crtc_load_lut(crtc);
2316
Jesse Barnes74dff282009-09-14 15:39:40 -07002317 if ((IS_I965G(dev) || plane == 0))
2318 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnes80824002009-09-10 15:28:06 -07002319
Jesse Barnes79e53942008-11-07 14:24:08 -08002320 /* Give the overlay scaler a chance to enable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002321 intel_crtc_dpms_overlay(intel_crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08002322 break;
2323 case DRM_MODE_DPMS_OFF:
2324 /* Give the overlay scaler a chance to disable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002325 intel_crtc_dpms_overlay(intel_crtc, false);
Li Peng778c9022009-11-09 12:51:22 +08002326 drm_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002327
Jesse Barnese70236a2009-09-21 10:42:27 -07002328 if (dev_priv->cfb_plane == plane &&
2329 dev_priv->display.disable_fbc)
2330 dev_priv->display.disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07002331
Jesse Barnes79e53942008-11-07 14:24:08 -08002332 /* Disable display plane */
2333 temp = I915_READ(dspcntr_reg);
2334 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2335 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2336 /* Flush the plane changes */
2337 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2338 I915_READ(dspbase_reg);
2339 }
2340
Sitsofe Wheelerefe8c252010-08-24 16:56:16 +01002341 if (!IS_I9XX(dev)) {
2342 /* Wait for vblank for the disable to take effect */
2343 intel_wait_for_vblank_off(dev, pipe);
2344 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002345
Jesse Barnesb690e962010-07-19 13:53:12 -07002346 /* Don't disable pipe A or pipe A PLLs if needed */
2347 if (pipeconf_reg == PIPEACONF &&
2348 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2349 goto skip_pipe_off;
2350
Jesse Barnes79e53942008-11-07 14:24:08 -08002351 /* Next, disable display pipes */
2352 temp = I915_READ(pipeconf_reg);
2353 if ((temp & PIPEACONF_ENABLE) != 0) {
2354 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2355 I915_READ(pipeconf_reg);
2356 }
2357
2358 /* Wait for vblank for the disable to take effect. */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07002359 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002360
2361 temp = I915_READ(dpll_reg);
2362 if ((temp & DPLL_VCO_ENABLE) != 0) {
2363 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2364 I915_READ(dpll_reg);
2365 }
Jesse Barnesb690e962010-07-19 13:53:12 -07002366 skip_pipe_off:
Jesse Barnes79e53942008-11-07 14:24:08 -08002367 /* Wait for the clocks to turn off. */
2368 udelay(150);
2369 break;
2370 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002371}
2372
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002373/*
2374 * When we disable a pipe, we need to clear any pending scanline wait events
2375 * to avoid hanging the ring, which we assume we are waiting on.
2376 */
2377static void intel_clear_scanline_wait(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 u32 tmp;
2381
2382 if (IS_GEN2(dev))
2383 /* Can't break the hang on i8xx */
2384 return;
2385
2386 tmp = I915_READ(PRB0_CTL);
2387 if (tmp & RING_WAIT) {
2388 I915_WRITE(PRB0_CTL, tmp);
2389 POSTING_READ(PRB0_CTL);
2390 }
2391}
2392
Zhenyu Wang2c072452009-06-05 15:38:42 +08002393/**
2394 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002395 */
2396static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2397{
2398 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002399 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002400 struct drm_i915_master_private *master_priv;
2401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2402 int pipe = intel_crtc->pipe;
2403 bool enabled;
2404
Chris Wilson032d2a02010-09-06 16:17:22 +01002405 if (intel_crtc->dpms_mode == mode)
2406 return;
2407
Chris Wilsondebcadd2010-08-07 11:01:33 +01002408 intel_crtc->dpms_mode = mode;
2409 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2410
2411 /* When switching on the display, ensure that SR is disabled
2412 * with multiple pipes prior to enabling to new pipe.
2413 *
2414 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002415 * properly hidden and there are no pending waits prior to
2416 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002417 */
2418 if (mode == DRM_MODE_DPMS_ON)
2419 intel_update_watermarks(dev);
2420 else
2421 intel_crtc_update_cursor(crtc);
2422
Jesse Barnese70236a2009-09-21 10:42:27 -07002423 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002424
Chris Wilsondebcadd2010-08-07 11:01:33 +01002425 if (mode == DRM_MODE_DPMS_ON)
2426 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002427 else {
2428 /* XXX Note that this is not a complete solution, but a hack
2429 * to avoid the most frequently hit hang.
2430 */
2431 intel_clear_scanline_wait(dev);
2432
Chris Wilsondebcadd2010-08-07 11:01:33 +01002433 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002434 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002435
Jesse Barnes79e53942008-11-07 14:24:08 -08002436 if (!dev->primary->master)
2437 return;
2438
2439 master_priv = dev->primary->master->driver_priv;
2440 if (!master_priv->sarea_priv)
2441 return;
2442
2443 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2444
2445 switch (pipe) {
2446 case 0:
2447 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2448 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2449 break;
2450 case 1:
2451 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2452 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2453 break;
2454 default:
2455 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2456 break;
2457 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002458}
2459
2460static void intel_crtc_prepare (struct drm_crtc *crtc)
2461{
2462 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2463 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2464}
2465
2466static void intel_crtc_commit (struct drm_crtc *crtc)
2467{
2468 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2469 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2470}
2471
2472void intel_encoder_prepare (struct drm_encoder *encoder)
2473{
2474 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2475 /* lvds has its own version of prepare see intel_lvds_prepare */
2476 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2477}
2478
2479void intel_encoder_commit (struct drm_encoder *encoder)
2480{
2481 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2482 /* lvds has its own version of commit see intel_lvds_commit */
2483 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2484}
2485
Chris Wilsonea5b2132010-08-04 13:50:23 +01002486void intel_encoder_destroy(struct drm_encoder *encoder)
2487{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002488 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002489
2490 if (intel_encoder->ddc_bus)
2491 intel_i2c_destroy(intel_encoder->ddc_bus);
2492
2493 if (intel_encoder->i2c_bus)
2494 intel_i2c_destroy(intel_encoder->i2c_bus);
2495
2496 drm_encoder_cleanup(encoder);
2497 kfree(intel_encoder);
2498}
2499
Jesse Barnes79e53942008-11-07 14:24:08 -08002500static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2501 struct drm_display_mode *mode,
2502 struct drm_display_mode *adjusted_mode)
2503{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002504 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002505 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002506 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002507 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2508 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002509 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002510 return true;
2511}
2512
Jesse Barnese70236a2009-09-21 10:42:27 -07002513static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002514{
Jesse Barnese70236a2009-09-21 10:42:27 -07002515 return 400000;
2516}
Jesse Barnes79e53942008-11-07 14:24:08 -08002517
Jesse Barnese70236a2009-09-21 10:42:27 -07002518static int i915_get_display_clock_speed(struct drm_device *dev)
2519{
2520 return 333000;
2521}
Jesse Barnes79e53942008-11-07 14:24:08 -08002522
Jesse Barnese70236a2009-09-21 10:42:27 -07002523static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2524{
2525 return 200000;
2526}
Jesse Barnes79e53942008-11-07 14:24:08 -08002527
Jesse Barnese70236a2009-09-21 10:42:27 -07002528static int i915gm_get_display_clock_speed(struct drm_device *dev)
2529{
2530 u16 gcfgc = 0;
2531
2532 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2533
2534 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002535 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002536 else {
2537 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2538 case GC_DISPLAY_CLOCK_333_MHZ:
2539 return 333000;
2540 default:
2541 case GC_DISPLAY_CLOCK_190_200_MHZ:
2542 return 190000;
2543 }
2544 }
2545}
Jesse Barnes79e53942008-11-07 14:24:08 -08002546
Jesse Barnese70236a2009-09-21 10:42:27 -07002547static int i865_get_display_clock_speed(struct drm_device *dev)
2548{
2549 return 266000;
2550}
2551
2552static int i855_get_display_clock_speed(struct drm_device *dev)
2553{
2554 u16 hpllcc = 0;
2555 /* Assume that the hardware is in the high speed state. This
2556 * should be the default.
2557 */
2558 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2559 case GC_CLOCK_133_200:
2560 case GC_CLOCK_100_200:
2561 return 200000;
2562 case GC_CLOCK_166_250:
2563 return 250000;
2564 case GC_CLOCK_100_133:
2565 return 133000;
2566 }
2567
2568 /* Shouldn't happen */
2569 return 0;
2570}
2571
2572static int i830_get_display_clock_speed(struct drm_device *dev)
2573{
2574 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575}
2576
Jesse Barnes79e53942008-11-07 14:24:08 -08002577/**
2578 * Return the pipe currently connected to the panel fitter,
2579 * or -1 if the panel fitter is not present or not in use
2580 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002581int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 u32 pfit_control;
2585
2586 /* i830 doesn't have a panel fitter */
2587 if (IS_I830(dev))
2588 return -1;
2589
2590 pfit_control = I915_READ(PFIT_CONTROL);
2591
2592 /* See if the panel fitter is in use */
2593 if ((pfit_control & PFIT_ENABLE) == 0)
2594 return -1;
2595
2596 /* 965 can place panel fitter on either pipe */
2597 if (IS_I965G(dev))
2598 return (pfit_control >> 29) & 0x3;
2599
2600 /* older chips can only use pipe 1 */
2601 return 1;
2602}
2603
Zhenyu Wang2c072452009-06-05 15:38:42 +08002604struct fdi_m_n {
2605 u32 tu;
2606 u32 gmch_m;
2607 u32 gmch_n;
2608 u32 link_m;
2609 u32 link_n;
2610};
2611
2612static void
2613fdi_reduce_ratio(u32 *num, u32 *den)
2614{
2615 while (*num > 0xffffff || *den > 0xffffff) {
2616 *num >>= 1;
2617 *den >>= 1;
2618 }
2619}
2620
2621#define DATA_N 0x800000
2622#define LINK_N 0x80000
2623
2624static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002625ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2626 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002627{
2628 u64 temp;
2629
2630 m_n->tu = 64; /* default size */
2631
2632 temp = (u64) DATA_N * pixel_clock;
2633 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002634 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2635 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002636 m_n->gmch_n = DATA_N;
2637 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2638
2639 temp = (u64) LINK_N * pixel_clock;
2640 m_n->link_m = div_u64(temp, link_clock);
2641 m_n->link_n = LINK_N;
2642 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2643}
2644
2645
Shaohua Li7662c8b2009-06-26 11:23:55 +08002646struct intel_watermark_params {
2647 unsigned long fifo_size;
2648 unsigned long max_wm;
2649 unsigned long default_wm;
2650 unsigned long guard_size;
2651 unsigned long cacheline_size;
2652};
2653
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002654/* Pineview has different values for various configs */
2655static struct intel_watermark_params pineview_display_wm = {
2656 PINEVIEW_DISPLAY_FIFO,
2657 PINEVIEW_MAX_WM,
2658 PINEVIEW_DFT_WM,
2659 PINEVIEW_GUARD_WM,
2660 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002661};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002662static struct intel_watermark_params pineview_display_hplloff_wm = {
2663 PINEVIEW_DISPLAY_FIFO,
2664 PINEVIEW_MAX_WM,
2665 PINEVIEW_DFT_HPLLOFF_WM,
2666 PINEVIEW_GUARD_WM,
2667 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002668};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002669static struct intel_watermark_params pineview_cursor_wm = {
2670 PINEVIEW_CURSOR_FIFO,
2671 PINEVIEW_CURSOR_MAX_WM,
2672 PINEVIEW_CURSOR_DFT_WM,
2673 PINEVIEW_CURSOR_GUARD_WM,
2674 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002675};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002676static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2677 PINEVIEW_CURSOR_FIFO,
2678 PINEVIEW_CURSOR_MAX_WM,
2679 PINEVIEW_CURSOR_DFT_WM,
2680 PINEVIEW_CURSOR_GUARD_WM,
2681 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002682};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002683static struct intel_watermark_params g4x_wm_info = {
2684 G4X_FIFO_SIZE,
2685 G4X_MAX_WM,
2686 G4X_MAX_WM,
2687 2,
2688 G4X_FIFO_LINE_SIZE,
2689};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002690static struct intel_watermark_params g4x_cursor_wm_info = {
2691 I965_CURSOR_FIFO,
2692 I965_CURSOR_MAX_WM,
2693 I965_CURSOR_DFT_WM,
2694 2,
2695 G4X_FIFO_LINE_SIZE,
2696};
2697static struct intel_watermark_params i965_cursor_wm_info = {
2698 I965_CURSOR_FIFO,
2699 I965_CURSOR_MAX_WM,
2700 I965_CURSOR_DFT_WM,
2701 2,
2702 I915_FIFO_LINE_SIZE,
2703};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002704static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002705 I945_FIFO_SIZE,
2706 I915_MAX_WM,
2707 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002708 2,
2709 I915_FIFO_LINE_SIZE
2710};
2711static struct intel_watermark_params i915_wm_info = {
2712 I915_FIFO_SIZE,
2713 I915_MAX_WM,
2714 1,
2715 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002716 I915_FIFO_LINE_SIZE
2717};
2718static struct intel_watermark_params i855_wm_info = {
2719 I855GM_FIFO_SIZE,
2720 I915_MAX_WM,
2721 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002722 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002723 I830_FIFO_LINE_SIZE
2724};
2725static struct intel_watermark_params i830_wm_info = {
2726 I830_FIFO_SIZE,
2727 I915_MAX_WM,
2728 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002729 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002730 I830_FIFO_LINE_SIZE
2731};
2732
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002733static struct intel_watermark_params ironlake_display_wm_info = {
2734 ILK_DISPLAY_FIFO,
2735 ILK_DISPLAY_MAXWM,
2736 ILK_DISPLAY_DFTWM,
2737 2,
2738 ILK_FIFO_LINE_SIZE
2739};
2740
Zhao Yakuic936f442010-06-12 14:32:26 +08002741static struct intel_watermark_params ironlake_cursor_wm_info = {
2742 ILK_CURSOR_FIFO,
2743 ILK_CURSOR_MAXWM,
2744 ILK_CURSOR_DFTWM,
2745 2,
2746 ILK_FIFO_LINE_SIZE
2747};
2748
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002749static struct intel_watermark_params ironlake_display_srwm_info = {
2750 ILK_DISPLAY_SR_FIFO,
2751 ILK_DISPLAY_MAX_SRWM,
2752 ILK_DISPLAY_DFT_SRWM,
2753 2,
2754 ILK_FIFO_LINE_SIZE
2755};
2756
2757static struct intel_watermark_params ironlake_cursor_srwm_info = {
2758 ILK_CURSOR_SR_FIFO,
2759 ILK_CURSOR_MAX_SRWM,
2760 ILK_CURSOR_DFT_SRWM,
2761 2,
2762 ILK_FIFO_LINE_SIZE
2763};
2764
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002765/**
2766 * intel_calculate_wm - calculate watermark level
2767 * @clock_in_khz: pixel clock
2768 * @wm: chip FIFO params
2769 * @pixel_size: display pixel size
2770 * @latency_ns: memory latency for the platform
2771 *
2772 * Calculate the watermark level (the level at which the display plane will
2773 * start fetching from memory again). Each chip has a different display
2774 * FIFO size and allocation, so the caller needs to figure that out and pass
2775 * in the correct intel_watermark_params structure.
2776 *
2777 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2778 * on the pixel size. When it reaches the watermark level, it'll start
2779 * fetching FIFO line sized based chunks from memory until the FIFO fills
2780 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2781 * will occur, and a display engine hang could result.
2782 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002783static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2784 struct intel_watermark_params *wm,
2785 int pixel_size,
2786 unsigned long latency_ns)
2787{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002788 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002789
Jesse Barnesd6604672009-09-11 12:25:56 -07002790 /*
2791 * Note: we need to make sure we don't overflow for various clock &
2792 * latency values.
2793 * clocks go from a few thousand to several hundred thousand.
2794 * latency is usually a few thousand
2795 */
2796 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2797 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002798 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002799
Zhao Yakui28c97732009-10-09 11:39:41 +08002800 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002801
2802 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2803
Zhao Yakui28c97732009-10-09 11:39:41 +08002804 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002805
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002806 /* Don't promote wm_size to unsigned... */
2807 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002808 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002809 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002810 wm_size = wm->default_wm;
2811 return wm_size;
2812}
2813
2814struct cxsr_latency {
2815 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002816 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002817 unsigned long fsb_freq;
2818 unsigned long mem_freq;
2819 unsigned long display_sr;
2820 unsigned long display_hpll_disable;
2821 unsigned long cursor_sr;
2822 unsigned long cursor_hpll_disable;
2823};
2824
Chris Wilson403c89f2010-08-04 15:25:31 +01002825static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002826 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2827 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2828 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2829 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2830 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002831
Li Peng95534262010-05-18 18:58:44 +08002832 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2833 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2834 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2835 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2836 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002837
Li Peng95534262010-05-18 18:58:44 +08002838 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2839 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2840 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2841 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2842 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002843
Li Peng95534262010-05-18 18:58:44 +08002844 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2845 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2846 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2847 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2848 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002849
Li Peng95534262010-05-18 18:58:44 +08002850 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2851 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2852 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2853 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2854 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002855
Li Peng95534262010-05-18 18:58:44 +08002856 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2857 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2858 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2859 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2860 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002861};
2862
Chris Wilson403c89f2010-08-04 15:25:31 +01002863static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2864 int is_ddr3,
2865 int fsb,
2866 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002867{
Chris Wilson403c89f2010-08-04 15:25:31 +01002868 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002869 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002870
2871 if (fsb == 0 || mem == 0)
2872 return NULL;
2873
2874 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2875 latency = &cxsr_latency_table[i];
2876 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002877 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302878 fsb == latency->fsb_freq && mem == latency->mem_freq)
2879 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002880 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302881
Zhao Yakui28c97732009-10-09 11:39:41 +08002882 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302883
2884 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002885}
2886
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002887static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002888{
2889 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002890
2891 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002892 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002893}
2894
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002895/*
2896 * Latency for FIFO fetches is dependent on several factors:
2897 * - memory configuration (speed, channels)
2898 * - chipset
2899 * - current MCH state
2900 * It can be fairly high in some situations, so here we assume a fairly
2901 * pessimal value. It's a tradeoff between extra memory fetches (if we
2902 * set this value too high, the FIFO will fetch frequently to stay full)
2903 * and power consumption (set it too low to save power and we might see
2904 * FIFO underruns and display "flicker").
2905 *
2906 * A value of 5us seems to be a good balance; safe for very low end
2907 * platforms but not overly aggressive on lower latency configs.
2908 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002909static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002910
Jesse Barnese70236a2009-09-21 10:42:27 -07002911static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002912{
2913 struct drm_i915_private *dev_priv = dev->dev_private;
2914 uint32_t dsparb = I915_READ(DSPARB);
2915 int size;
2916
Chris Wilson8de9b312010-07-19 19:59:52 +01002917 size = dsparb & 0x7f;
2918 if (plane)
2919 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002920
Zhao Yakui28c97732009-10-09 11:39:41 +08002921 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2922 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002923
2924 return size;
2925}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002926
Jesse Barnese70236a2009-09-21 10:42:27 -07002927static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2928{
2929 struct drm_i915_private *dev_priv = dev->dev_private;
2930 uint32_t dsparb = I915_READ(DSPARB);
2931 int size;
2932
Chris Wilson8de9b312010-07-19 19:59:52 +01002933 size = dsparb & 0x1ff;
2934 if (plane)
2935 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002936 size >>= 1; /* Convert to cachelines */
2937
Zhao Yakui28c97732009-10-09 11:39:41 +08002938 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2939 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002940
2941 return size;
2942}
2943
2944static int i845_get_fifo_size(struct drm_device *dev, int plane)
2945{
2946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 uint32_t dsparb = I915_READ(DSPARB);
2948 int size;
2949
2950 size = dsparb & 0x7f;
2951 size >>= 2; /* Convert to cachelines */
2952
Zhao Yakui28c97732009-10-09 11:39:41 +08002953 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2954 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07002955 size);
2956
2957 return size;
2958}
2959
2960static int i830_get_fifo_size(struct drm_device *dev, int plane)
2961{
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 uint32_t dsparb = I915_READ(DSPARB);
2964 int size;
2965
2966 size = dsparb & 0x7f;
2967 size >>= 1; /* Convert to cachelines */
2968
Zhao Yakui28c97732009-10-09 11:39:41 +08002969 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2970 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002971
2972 return size;
2973}
2974
Zhao Yakuid4294342010-03-22 22:45:36 +08002975static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08002976 int planeb_clock, int sr_hdisplay, int unused,
2977 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08002978{
2979 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01002980 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08002981 u32 reg;
2982 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08002983 int sr_clock;
2984
Chris Wilson403c89f2010-08-04 15:25:31 +01002985 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08002986 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08002987 if (!latency) {
2988 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2989 pineview_disable_cxsr(dev);
2990 return;
2991 }
2992
2993 if (!planea_clock || !planeb_clock) {
2994 sr_clock = planea_clock ? planea_clock : planeb_clock;
2995
2996 /* Display SR */
2997 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
2998 pixel_size, latency->display_sr);
2999 reg = I915_READ(DSPFW1);
3000 reg &= ~DSPFW_SR_MASK;
3001 reg |= wm << DSPFW_SR_SHIFT;
3002 I915_WRITE(DSPFW1, reg);
3003 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3004
3005 /* cursor SR */
3006 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3007 pixel_size, latency->cursor_sr);
3008 reg = I915_READ(DSPFW3);
3009 reg &= ~DSPFW_CURSOR_SR_MASK;
3010 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3011 I915_WRITE(DSPFW3, reg);
3012
3013 /* Display HPLL off SR */
3014 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3015 pixel_size, latency->display_hpll_disable);
3016 reg = I915_READ(DSPFW3);
3017 reg &= ~DSPFW_HPLL_SR_MASK;
3018 reg |= wm & DSPFW_HPLL_SR_MASK;
3019 I915_WRITE(DSPFW3, reg);
3020
3021 /* cursor HPLL off SR */
3022 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3023 pixel_size, latency->cursor_hpll_disable);
3024 reg = I915_READ(DSPFW3);
3025 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3026 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3027 I915_WRITE(DSPFW3, reg);
3028 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3029
3030 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003031 I915_WRITE(DSPFW3,
3032 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003033 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3034 } else {
3035 pineview_disable_cxsr(dev);
3036 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3037 }
3038}
3039
Jesse Barnes0e442c62009-10-19 10:09:33 +09003040static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003041 int planeb_clock, int sr_hdisplay, int sr_htotal,
3042 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003043{
3044 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003045 int total_size, cacheline_size;
3046 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3047 struct intel_watermark_params planea_params, planeb_params;
3048 unsigned long line_time_us;
3049 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003050
Jesse Barnes0e442c62009-10-19 10:09:33 +09003051 /* Create copies of the base settings for each pipe */
3052 planea_params = planeb_params = g4x_wm_info;
3053
3054 /* Grab a couple of global values before we overwrite them */
3055 total_size = planea_params.fifo_size;
3056 cacheline_size = planea_params.cacheline_size;
3057
3058 /*
3059 * Note: we need to make sure we don't overflow for various clock &
3060 * latency values.
3061 * clocks go from a few thousand to several hundred thousand.
3062 * latency is usually a few thousand
3063 */
3064 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3065 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003066 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003067 planea_wm = entries_required + planea_params.guard_size;
3068
3069 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3070 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003071 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003072 planeb_wm = entries_required + planeb_params.guard_size;
3073
3074 cursora_wm = cursorb_wm = 16;
3075 cursor_sr = 32;
3076
3077 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3078
3079 /* Calc sr entries for one plane configs */
3080 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3081 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003082 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003083
3084 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003085 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003086
3087 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003088 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3089 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003090 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003091
3092 entries_required = (((sr_latency_ns / line_time_us) +
3093 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003094 entries_required = DIV_ROUND_UP(entries_required,
3095 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003096 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3097
3098 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3099 cursor_sr = g4x_cursor_wm_info.max_wm;
3100 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3101 "cursor %d\n", sr_entries, cursor_sr);
3102
Jesse Barnes0e442c62009-10-19 10:09:33 +09003103 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303104 } else {
3105 /* Turn off self refresh if both pipes are enabled */
3106 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3107 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003108 }
3109
3110 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3111 planea_wm, planeb_wm, sr_entries);
3112
3113 planea_wm &= 0x3f;
3114 planeb_wm &= 0x3f;
3115
3116 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3117 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3118 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3119 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3120 (cursora_wm << DSPFW_CURSORA_SHIFT));
3121 /* HPLL off in SR has some issues on G4x... disable it */
3122 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3123 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003124}
3125
Jesse Barnes1dc75462009-10-19 10:08:17 +09003126static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003127 int planeb_clock, int sr_hdisplay, int sr_htotal,
3128 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003131 unsigned long line_time_us;
3132 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003133 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003134
Jesse Barnes1dc75462009-10-19 10:08:17 +09003135 /* Calc sr entries for one plane configs */
3136 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3137 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003138 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003139
3140 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003141 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003142
3143 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003144 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3145 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003146 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003147 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003148 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003149 if (srwm < 0)
3150 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003151 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003152
3153 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3154 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003155 sr_entries = DIV_ROUND_UP(sr_entries,
3156 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003157 cursor_sr = i965_cursor_wm_info.fifo_size -
3158 (sr_entries + i965_cursor_wm_info.guard_size);
3159
3160 if (cursor_sr > i965_cursor_wm_info.max_wm)
3161 cursor_sr = i965_cursor_wm_info.max_wm;
3162
3163 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3164 "cursor %d\n", srwm, cursor_sr);
3165
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003166 if (IS_I965GM(dev))
3167 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303168 } else {
3169 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003170 if (IS_I965GM(dev))
3171 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3172 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003173 }
3174
3175 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3176 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003177
3178 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003179 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3180 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003181 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003182 /* update cursor SR watermark */
3183 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003184}
3185
3186static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003187 int planeb_clock, int sr_hdisplay, int sr_htotal,
3188 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003189{
3190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003191 uint32_t fwater_lo;
3192 uint32_t fwater_hi;
3193 int total_size, cacheline_size, cwm, srwm = 1;
3194 int planea_wm, planeb_wm;
3195 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003196 unsigned long line_time_us;
3197 int sr_clock, sr_entries = 0;
3198
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003199 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003200 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003201 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003202 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003203 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003204 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003205 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003206
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003207 /* Grab a couple of global values before we overwrite them */
3208 total_size = planea_params.fifo_size;
3209 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003210
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003211 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003212 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3213 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003214
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003215 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3216 pixel_size, latency_ns);
3217 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3218 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003219 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003220
3221 /*
3222 * Overlay gets an aggressive default since video jitter is bad.
3223 */
3224 cwm = 2;
3225
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003226 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003227 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3228 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003229 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003230 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003231
Shaohua Li7662c8b2009-06-26 11:23:55 +08003232 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003233 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003234
3235 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003236 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3237 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003238 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003239 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003240 srwm = total_size - sr_entries;
3241 if (srwm < 0)
3242 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003243
3244 if (IS_I945G(dev) || IS_I945GM(dev))
3245 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3246 else if (IS_I915GM(dev)) {
3247 /* 915M has a smaller SRWM field */
3248 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3249 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3250 }
David John33c5fd12010-01-27 15:19:08 +05303251 } else {
3252 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003253 if (IS_I945G(dev) || IS_I945GM(dev)) {
3254 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3255 & ~FW_BLC_SELF_EN);
3256 } else if (IS_I915GM(dev)) {
3257 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3258 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003259 }
3260
Zhao Yakui28c97732009-10-09 11:39:41 +08003261 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003262 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003263
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3265 fwater_hi = (cwm & 0x1f);
3266
3267 /* Set request length to 8 cachelines per fetch */
3268 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3269 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003270
3271 I915_WRITE(FW_BLC, fwater_lo);
3272 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003273}
3274
Jesse Barnese70236a2009-09-21 10:42:27 -07003275static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003276 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003277{
3278 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003279 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003280 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281
Jesse Barnese70236a2009-09-21 10:42:27 -07003282 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003283
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003284 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3285 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003286 fwater_lo |= (3<<8) | planea_wm;
3287
Zhao Yakui28c97732009-10-09 11:39:41 +08003288 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003289
3290 I915_WRITE(FW_BLC, fwater_lo);
3291}
3292
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003293#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003294#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003295
3296static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003297 int planeb_clock, int sr_hdisplay, int sr_htotal,
3298 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003299{
3300 struct drm_i915_private *dev_priv = dev->dev_private;
3301 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3302 int sr_wm, cursor_wm;
3303 unsigned long line_time_us;
3304 int sr_clock, entries_required;
3305 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003306 int line_count;
3307 int planea_htotal = 0, planeb_htotal = 0;
3308 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003309
3310 /* Need htotal for all active display plane */
3311 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3313 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003314 if (intel_crtc->plane == 0)
3315 planea_htotal = crtc->mode.htotal;
3316 else
3317 planeb_htotal = crtc->mode.htotal;
3318 }
3319 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003320
3321 /* Calculate and update the watermark for plane A */
3322 if (planea_clock) {
3323 entries_required = ((planea_clock / 1000) * pixel_size *
3324 ILK_LP0_PLANE_LATENCY) / 1000;
3325 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003326 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003327 planea_wm = entries_required +
3328 ironlake_display_wm_info.guard_size;
3329
3330 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3331 planea_wm = ironlake_display_wm_info.max_wm;
3332
Zhao Yakuic936f442010-06-12 14:32:26 +08003333 /* Use the large buffer method to calculate cursor watermark */
3334 line_time_us = (planea_htotal * 1000) / planea_clock;
3335
3336 /* Use ns/us then divide to preserve precision */
3337 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3338
3339 /* calculate the cursor watermark for cursor A */
3340 entries_required = line_count * 64 * pixel_size;
3341 entries_required = DIV_ROUND_UP(entries_required,
3342 ironlake_cursor_wm_info.cacheline_size);
3343 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3344 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3345 cursora_wm = ironlake_cursor_wm_info.max_wm;
3346
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003347 reg_value = I915_READ(WM0_PIPEA_ILK);
3348 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3349 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3350 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3351 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3352 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3353 "cursor: %d\n", planea_wm, cursora_wm);
3354 }
3355 /* Calculate and update the watermark for plane B */
3356 if (planeb_clock) {
3357 entries_required = ((planeb_clock / 1000) * pixel_size *
3358 ILK_LP0_PLANE_LATENCY) / 1000;
3359 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003360 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003361 planeb_wm = entries_required +
3362 ironlake_display_wm_info.guard_size;
3363
3364 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3365 planeb_wm = ironlake_display_wm_info.max_wm;
3366
Zhao Yakuic936f442010-06-12 14:32:26 +08003367 /* Use the large buffer method to calculate cursor watermark */
3368 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3369
3370 /* Use ns/us then divide to preserve precision */
3371 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3372
3373 /* calculate the cursor watermark for cursor B */
3374 entries_required = line_count * 64 * pixel_size;
3375 entries_required = DIV_ROUND_UP(entries_required,
3376 ironlake_cursor_wm_info.cacheline_size);
3377 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3378 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3379 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3380
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003381 reg_value = I915_READ(WM0_PIPEB_ILK);
3382 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3383 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3384 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3385 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3386 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3387 "cursor: %d\n", planeb_wm, cursorb_wm);
3388 }
3389
3390 /*
3391 * Calculate and update the self-refresh watermark only when one
3392 * display plane is used.
3393 */
3394 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003395
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003396 /* Read the self-refresh latency. The unit is 0.5us */
3397 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3398
3399 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003400 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003401
3402 /* Use ns/us then divide to preserve precision */
3403 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3404 / 1000;
3405
3406 /* calculate the self-refresh watermark for display plane */
3407 entries_required = line_count * sr_hdisplay * pixel_size;
3408 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003409 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410 sr_wm = entries_required +
3411 ironlake_display_srwm_info.guard_size;
3412
3413 /* calculate the self-refresh watermark for display cursor */
3414 entries_required = line_count * pixel_size * 64;
3415 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003416 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003417 cursor_wm = entries_required +
3418 ironlake_cursor_srwm_info.guard_size;
3419
3420 /* configure watermark and enable self-refresh */
3421 reg_value = I915_READ(WM1_LP_ILK);
3422 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3423 WM1_LP_CURSOR_MASK);
3424 reg_value |= WM1_LP_SR_EN |
3425 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3426 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3427
3428 I915_WRITE(WM1_LP_ILK, reg_value);
3429 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3430 "cursor %d\n", sr_wm, cursor_wm);
3431
3432 } else {
3433 /* Turn off self refresh if both pipes are enabled */
3434 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3435 }
3436}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003437/**
3438 * intel_update_watermarks - update FIFO watermark values based on current modes
3439 *
3440 * Calculate watermark values for the various WM regs based on current mode
3441 * and plane configuration.
3442 *
3443 * There are several cases to deal with here:
3444 * - normal (i.e. non-self-refresh)
3445 * - self-refresh (SR) mode
3446 * - lines are large relative to FIFO size (buffer can hold up to 2)
3447 * - lines are small relative to FIFO size (buffer can hold more than 2
3448 * lines), so need to account for TLB latency
3449 *
3450 * The normal calculation is:
3451 * watermark = dotclock * bytes per pixel * latency
3452 * where latency is platform & configuration dependent (we assume pessimal
3453 * values here).
3454 *
3455 * The SR calculation is:
3456 * watermark = (trunc(latency/line time)+1) * surface width *
3457 * bytes per pixel
3458 * where
3459 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003460 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003461 * and latency is assumed to be high, as above.
3462 *
3463 * The final value programmed to the register should always be rounded up,
3464 * and include an extra 2 entries to account for clock crossings.
3465 *
3466 * We don't use the sprite, so we can ignore that. And on Crestline we have
3467 * to set the non-SR watermarks to 8.
3468 */
3469static void intel_update_watermarks(struct drm_device *dev)
3470{
Jesse Barnese70236a2009-09-21 10:42:27 -07003471 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003472 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003473 int sr_hdisplay = 0;
3474 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3475 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003476 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003477
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003478 if (!dev_priv->display.update_wm)
3479 return;
3480
Shaohua Li7662c8b2009-06-26 11:23:55 +08003481 /* Get the clock config from both planes */
3482 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3484 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003485 enabled++;
3486 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003487 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003488 intel_crtc->pipe, crtc->mode.clock);
3489 planea_clock = crtc->mode.clock;
3490 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003491 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003492 intel_crtc->pipe, crtc->mode.clock);
3493 planeb_clock = crtc->mode.clock;
3494 }
3495 sr_hdisplay = crtc->mode.hdisplay;
3496 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003497 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003498 if (crtc->fb)
3499 pixel_size = crtc->fb->bits_per_pixel / 8;
3500 else
3501 pixel_size = 4; /* by default */
3502 }
3503 }
3504
3505 if (enabled <= 0)
3506 return;
3507
Jesse Barnese70236a2009-09-21 10:42:27 -07003508 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003509 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003510}
3511
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003512static int intel_crtc_mode_set(struct drm_crtc *crtc,
3513 struct drm_display_mode *mode,
3514 struct drm_display_mode *adjusted_mode,
3515 int x, int y,
3516 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003517{
3518 struct drm_device *dev = crtc->dev;
3519 struct drm_i915_private *dev_priv = dev->dev_private;
3520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3521 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003522 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003523 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3524 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3525 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003526 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003527 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3528 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3529 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3530 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3531 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3532 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3533 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003534 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3535 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003536 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003537 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003538 intel_clock_t clock, reduced_clock;
3539 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3540 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003541 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003542 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003543 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003544 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003545 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003546 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003547 struct fdi_m_n m_n = {0};
3548 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3549 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3550 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3551 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3552 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3553 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3554 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3556 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003557 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003558 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003559 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003560
3561 drm_vblank_pre_modeset(dev, pipe);
3562
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003563 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003564 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003565
Chris Wilson8e647a22010-08-22 10:54:23 +01003566 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003567 continue;
3568
Chris Wilson4ef69c72010-09-09 15:14:28 +01003569 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003570 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003571 case INTEL_OUTPUT_LVDS:
3572 is_lvds = true;
3573 break;
3574 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003575 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003576 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003577 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003578 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003579 break;
3580 case INTEL_OUTPUT_DVO:
3581 is_dvo = true;
3582 break;
3583 case INTEL_OUTPUT_TVOUT:
3584 is_tv = true;
3585 break;
3586 case INTEL_OUTPUT_ANALOG:
3587 is_crt = true;
3588 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003589 case INTEL_OUTPUT_DISPLAYPORT:
3590 is_dp = true;
3591 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003592 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003593 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003594 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003595 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003596
Eric Anholtc751ce42010-03-25 11:48:48 -07003597 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003598 }
3599
Eric Anholtc751ce42010-03-25 11:48:48 -07003600 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003601 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003602 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3603 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003604 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003605 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003606 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003607 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003608 } else {
3609 refclk = 48000;
3610 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611
Jesse Barnes79e53942008-11-07 14:24:08 -08003612
Ma Lingd4906092009-03-18 20:13:27 +08003613 /*
3614 * Returns a set of divisors for the desired target clock with the given
3615 * refclk, or FALSE. The returned values represent the clock equation:
3616 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3617 */
3618 limit = intel_limit(crtc);
3619 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003620 if (!ok) {
3621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003622 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003623 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 }
3625
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003626 /* Ensure that the cursor is valid for the new mode before changing... */
3627 intel_crtc_update_cursor(crtc);
3628
Zhao Yakuiddc90032010-01-06 22:05:56 +08003629 if (is_lvds && dev_priv->lvds_downclock_avail) {
3630 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003631 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003632 refclk,
3633 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003634 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3635 /*
3636 * If the different P is found, it means that we can't
3637 * switch the display clock by using the FP0/FP1.
3638 * In such case we will disable the LVDS downclock
3639 * feature.
3640 */
3641 DRM_DEBUG_KMS("Different P is found for "
3642 "LVDS clock/downclock\n");
3643 has_reduced_clock = 0;
3644 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003645 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003646 /* SDVO TV has fixed PLL values depend on its clock range,
3647 this mirrors vbios setting. */
3648 if (is_sdvo && is_tv) {
3649 if (adjusted_mode->clock >= 100000
3650 && adjusted_mode->clock < 140500) {
3651 clock.p1 = 2;
3652 clock.p2 = 10;
3653 clock.n = 3;
3654 clock.m1 = 16;
3655 clock.m2 = 8;
3656 } else if (adjusted_mode->clock >= 140500
3657 && adjusted_mode->clock <= 200000) {
3658 clock.p1 = 1;
3659 clock.p2 = 10;
3660 clock.n = 6;
3661 clock.m1 = 12;
3662 clock.m2 = 8;
3663 }
3664 }
3665
Zhenyu Wang2c072452009-06-05 15:38:42 +08003666 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003667 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003668 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003669 /* eDP doesn't require FDI link, so just set DP M/N
3670 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003671 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003672 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003673 intel_edp_link_config(has_edp_encoder,
3674 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003675 } else {
3676 /* DP over FDI requires target mode clock
3677 instead of link clock */
3678 if (is_dp)
3679 target_clock = mode->clock;
3680 else
3681 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003682 link_bw = 270000;
3683 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003684
3685 /* determine panel color depth */
3686 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003687 temp &= ~PIPE_BPC_MASK;
3688 if (is_lvds) {
3689 int lvds_reg = I915_READ(PCH_LVDS);
3690 /* the BPC will be 6 if it is 18-bit LVDS panel */
3691 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3692 temp |= PIPE_8BPC;
3693 else
3694 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003695 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003696 switch (dev_priv->edp_bpp/3) {
3697 case 8:
3698 temp |= PIPE_8BPC;
3699 break;
3700 case 10:
3701 temp |= PIPE_10BPC;
3702 break;
3703 case 6:
3704 temp |= PIPE_6BPC;
3705 break;
3706 case 12:
3707 temp |= PIPE_12BPC;
3708 break;
3709 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003710 } else
3711 temp |= PIPE_8BPC;
3712 I915_WRITE(pipeconf_reg, temp);
3713 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003714
3715 switch (temp & PIPE_BPC_MASK) {
3716 case PIPE_8BPC:
3717 bpp = 24;
3718 break;
3719 case PIPE_10BPC:
3720 bpp = 30;
3721 break;
3722 case PIPE_6BPC:
3723 bpp = 18;
3724 break;
3725 case PIPE_12BPC:
3726 bpp = 36;
3727 break;
3728 default:
3729 DRM_ERROR("unknown pipe bpc value\n");
3730 bpp = 24;
3731 }
3732
Adam Jackson77ffb592010-04-12 11:38:44 -04003733 if (!lane) {
3734 /*
3735 * Account for spread spectrum to avoid
3736 * oversubscribing the link. Max center spread
3737 * is 2.5%; use 5% for safety's sake.
3738 */
3739 u32 bps = target_clock * bpp * 21 / 20;
3740 lane = bps / (link_bw * 8) + 1;
3741 }
3742
3743 intel_crtc->fdi_lanes = lane;
3744
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003745 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003746 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003747
Zhenyu Wangc038e512009-10-19 15:43:48 +08003748 /* Ironlake: try to setup display ref clock before DPLL
3749 * enabling. This is only under driver's control after
3750 * PCH B stepping, previous chipset stepping should be
3751 * ignoring this setting.
3752 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003753 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003754 temp = I915_READ(PCH_DREF_CONTROL);
3755 /* Always enable nonspread source */
3756 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3757 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3758 I915_WRITE(PCH_DREF_CONTROL, temp);
3759 POSTING_READ(PCH_DREF_CONTROL);
3760
3761 temp &= ~DREF_SSC_SOURCE_MASK;
3762 temp |= DREF_SSC_SOURCE_ENABLE;
3763 I915_WRITE(PCH_DREF_CONTROL, temp);
3764 POSTING_READ(PCH_DREF_CONTROL);
3765
3766 udelay(200);
3767
Chris Wilson8e647a22010-08-22 10:54:23 +01003768 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003769 if (dev_priv->lvds_use_ssc) {
3770 temp |= DREF_SSC1_ENABLE;
3771 I915_WRITE(PCH_DREF_CONTROL, temp);
3772 POSTING_READ(PCH_DREF_CONTROL);
3773
3774 udelay(200);
3775
3776 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3777 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3778 I915_WRITE(PCH_DREF_CONTROL, temp);
3779 POSTING_READ(PCH_DREF_CONTROL);
3780 } else {
3781 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3782 I915_WRITE(PCH_DREF_CONTROL, temp);
3783 POSTING_READ(PCH_DREF_CONTROL);
3784 }
3785 }
3786 }
3787
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003788 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003789 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003790 if (has_reduced_clock)
3791 fp2 = (1 << reduced_clock.n) << 16 |
3792 reduced_clock.m1 << 8 | reduced_clock.m2;
3793 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003794 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003795 if (has_reduced_clock)
3796 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3797 reduced_clock.m2;
3798 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003799
Eric Anholtbad720f2009-10-22 16:11:14 -07003800 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003801 dpll = DPLL_VGA_MODE_DIS;
3802
Jesse Barnes79e53942008-11-07 14:24:08 -08003803 if (IS_I9XX(dev)) {
3804 if (is_lvds)
3805 dpll |= DPLLB_MODE_LVDS;
3806 else
3807 dpll |= DPLLB_MODE_DAC_SERIAL;
3808 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003809 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3810 if (pixel_multiplier > 1) {
3811 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3812 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3813 else if (HAS_PCH_SPLIT(dev))
3814 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3815 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003816 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003817 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818 if (is_dp)
3819 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003820
3821 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003822 if (IS_PINEVIEW(dev))
3823 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003824 else {
Shaohua Li21778322009-02-23 15:19:16 +08003825 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003826 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003827 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003828 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003829 if (IS_G4X(dev) && has_reduced_clock)
3830 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003832 switch (clock.p2) {
3833 case 5:
3834 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3835 break;
3836 case 7:
3837 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3838 break;
3839 case 10:
3840 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3841 break;
3842 case 14:
3843 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3844 break;
3845 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003846 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003847 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3848 } else {
3849 if (is_lvds) {
3850 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3851 } else {
3852 if (clock.p1 == 2)
3853 dpll |= PLL_P1_DIVIDE_BY_TWO;
3854 else
3855 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3856 if (clock.p2 == 4)
3857 dpll |= PLL_P2_DIVIDE_BY_4;
3858 }
3859 }
3860
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003861 if (is_sdvo && is_tv)
3862 dpll |= PLL_REF_INPUT_TVCLKINBC;
3863 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003864 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003865 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003866 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003867 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003868 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003869 else
3870 dpll |= PLL_REF_INPUT_DREFCLK;
3871
3872 /* setup pipeconf */
3873 pipeconf = I915_READ(pipeconf_reg);
3874
3875 /* Set up the display plane register */
3876 dspcntr = DISPPLANE_GAMMA_ENABLE;
3877
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003878 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003879 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003880 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003881 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003882 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003883 else
3884 dspcntr |= DISPPLANE_SEL_PIPE_B;
3885 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003886
3887 if (pipe == 0 && !IS_I965G(dev)) {
3888 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3889 * core speed.
3890 *
3891 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3892 * pipe == 0 check?
3893 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003894 if (mode->clock >
3895 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003896 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3897 else
3898 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3899 }
3900
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003901 dspcntr |= DISPLAY_PLANE_ENABLE;
3902 pipeconf |= PIPEACONF_ENABLE;
3903 dpll |= DPLL_VCO_ENABLE;
3904
3905
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003907 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003908 I915_WRITE(PFIT_CONTROL, 0);
3909
Zhao Yakui28c97732009-10-09 11:39:41 +08003910 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003911 drm_mode_debug_printmodeline(mode);
3912
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003913 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003914 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003915 fp_reg = pch_fp_reg;
3916 dpll_reg = pch_dpll_reg;
3917 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003918
Chris Wilson8e647a22010-08-22 10:54:23 +01003919 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003920 I915_WRITE(fp_reg, fp);
3921 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3922 I915_READ(dpll_reg);
3923 udelay(150);
3924 }
3925
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 /* enable transcoder DPLL */
3927 if (HAS_PCH_CPT(dev)) {
3928 temp = I915_READ(PCH_DPLL_SEL);
3929 if (trans_dpll_sel == 0)
3930 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3931 else
3932 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3933 I915_WRITE(PCH_DPLL_SEL, temp);
3934 I915_READ(PCH_DPLL_SEL);
3935 udelay(150);
3936 }
3937
Jesse Barnes79e53942008-11-07 14:24:08 -08003938 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3939 * This is an exception to the general rule that mode_set doesn't turn
3940 * things on.
3941 */
3942 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08003943 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08003944
Eric Anholtbad720f2009-10-22 16:11:14 -07003945 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08003946 lvds_reg = PCH_LVDS;
3947
3948 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04003949 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003950 if (pipe == 1) {
3951 if (HAS_PCH_CPT(dev))
3952 lvds |= PORT_TRANS_B_SEL_CPT;
3953 else
3954 lvds |= LVDS_PIPEB_SELECT;
3955 } else {
3956 if (HAS_PCH_CPT(dev))
3957 lvds &= ~PORT_TRANS_SEL_MASK;
3958 else
3959 lvds &= ~LVDS_PIPEB_SELECT;
3960 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003961 /* set the corresponsding LVDS_BORDER bit */
3962 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003963 /* Set the B0-B3 data pairs corresponding to whether we're going to
3964 * set the DPLLs for dual-channel mode or not.
3965 */
3966 if (clock.p2 == 7)
3967 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3968 else
3969 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3970
3971 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3972 * appropriately here, but we need to look more thoroughly into how
3973 * panels behave in the two modes.
3974 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003975 /* set the dithering flag on non-PCH LVDS as needed */
3976 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
3977 if (dev_priv->lvds_dither)
3978 lvds |= LVDS_ENABLE_DITHER;
3979 else
3980 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08003981 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08003982 I915_WRITE(lvds_reg, lvds);
3983 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 }
Jesse Barnes434ed092010-09-07 14:48:06 -07003985
3986 /* set the dithering flag and clear for anything other than a panel. */
3987 if (HAS_PCH_SPLIT(dev)) {
3988 pipeconf &= ~PIPECONF_DITHER_EN;
3989 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
3990 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
3991 pipeconf |= PIPECONF_DITHER_EN;
3992 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
3993 }
3994 }
3995
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003996 if (is_dp)
3997 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998 else if (HAS_PCH_SPLIT(dev)) {
3999 /* For non-DP output, clear any trans DP clock recovery setting.*/
4000 if (pipe == 0) {
4001 I915_WRITE(TRANSA_DATA_M1, 0);
4002 I915_WRITE(TRANSA_DATA_N1, 0);
4003 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4004 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4005 } else {
4006 I915_WRITE(TRANSB_DATA_M1, 0);
4007 I915_WRITE(TRANSB_DATA_N1, 0);
4008 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4009 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4010 }
4011 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004012
Chris Wilson8e647a22010-08-22 10:54:23 +01004013 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004014 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004015 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004016 I915_READ(dpll_reg);
4017 /* Wait for the clocks to stabilize. */
4018 udelay(150);
4019
Eric Anholtbad720f2009-10-22 16:11:14 -07004020 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004021 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004022 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4023 if (pixel_multiplier > 1)
4024 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4025 else
4026 pixel_multiplier = 0;
4027
4028 I915_WRITE(dpll_md_reg,
4029 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4030 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004031 } else
4032 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004033 } else {
4034 /* write it again -- the BIOS does, after all */
4035 I915_WRITE(dpll_reg, dpll);
4036 }
4037 I915_READ(dpll_reg);
4038 /* Wait for the clocks to stabilize. */
4039 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004040 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004041
Jesse Barnes652c3932009-08-17 13:31:43 -07004042 if (is_lvds && has_reduced_clock && i915_powersave) {
4043 I915_WRITE(fp_reg + 4, fp2);
4044 intel_crtc->lowfreq_avail = true;
4045 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004046 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004047 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4048 }
4049 } else {
4050 I915_WRITE(fp_reg + 4, fp);
4051 intel_crtc->lowfreq_avail = false;
4052 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004053 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004054 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4055 }
4056 }
4057
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004058 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4059 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4060 /* the chip adds 2 halflines automatically */
4061 adjusted_mode->crtc_vdisplay -= 1;
4062 adjusted_mode->crtc_vtotal -= 1;
4063 adjusted_mode->crtc_vblank_start -= 1;
4064 adjusted_mode->crtc_vblank_end -= 1;
4065 adjusted_mode->crtc_vsync_end -= 1;
4066 adjusted_mode->crtc_vsync_start -= 1;
4067 } else
4068 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4069
Jesse Barnes79e53942008-11-07 14:24:08 -08004070 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4071 ((adjusted_mode->crtc_htotal - 1) << 16));
4072 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4073 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4074 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4075 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4076 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4077 ((adjusted_mode->crtc_vtotal - 1) << 16));
4078 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4079 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4080 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4081 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4082 /* pipesrc and dspsize control the size that is scaled from, which should
4083 * always be the user's requested size.
4084 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004085 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004086 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4087 (mode->hdisplay - 1));
4088 I915_WRITE(dsppos_reg, 0);
4089 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004090 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004091
Eric Anholtbad720f2009-10-22 16:11:14 -07004092 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004093 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4094 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4095 I915_WRITE(link_m1_reg, m_n.link_m);
4096 I915_WRITE(link_n1_reg, m_n.link_n);
4097
Chris Wilson8e647a22010-08-22 10:54:23 +01004098 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004099 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004100 } else {
4101 /* enable FDI RX PLL too */
4102 temp = I915_READ(fdi_rx_reg);
4103 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004104 I915_READ(fdi_rx_reg);
4105 udelay(200);
4106
4107 /* enable FDI TX PLL too */
4108 temp = I915_READ(fdi_tx_reg);
4109 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4110 I915_READ(fdi_tx_reg);
4111
4112 /* enable FDI RX PCDCLK */
4113 temp = I915_READ(fdi_rx_reg);
4114 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4115 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004116 udelay(200);
4117 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004118 }
4119
Jesse Barnes79e53942008-11-07 14:24:08 -08004120 I915_WRITE(pipeconf_reg, pipeconf);
4121 I915_READ(pipeconf_reg);
4122
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004123 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004124
Eric Anholtc2416fc2009-11-05 15:30:35 -08004125 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004126 /* enable address swizzle for tiling buffer */
4127 temp = I915_READ(DISP_ARB_CTL);
4128 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4129 }
4130
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 I915_WRITE(dspcntr_reg, dspcntr);
4132
4133 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004134 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004135
4136 intel_update_watermarks(dev);
4137
Jesse Barnes79e53942008-11-07 14:24:08 -08004138 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004139
Chris Wilson1f803ee2009-06-06 09:45:59 +01004140 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004141}
4142
4143/** Loads the palette/gamma unit for the CRTC with the prepared values */
4144void intel_crtc_load_lut(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4149 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4150 int i;
4151
4152 /* The clocks have to be on to load the palette. */
4153 if (!crtc->enabled)
4154 return;
4155
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004156 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004157 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004158 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4159 LGC_PALETTE_B;
4160
Jesse Barnes79e53942008-11-07 14:24:08 -08004161 for (i = 0; i < 256; i++) {
4162 I915_WRITE(palreg + 4 * i,
4163 (intel_crtc->lut_r[i] << 16) |
4164 (intel_crtc->lut_g[i] << 8) |
4165 intel_crtc->lut_b[i]);
4166 }
4167}
4168
Chris Wilson560b85b2010-08-07 11:01:38 +01004169static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4170{
4171 struct drm_device *dev = crtc->dev;
4172 struct drm_i915_private *dev_priv = dev->dev_private;
4173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4174 bool visible = base != 0;
4175 u32 cntl;
4176
4177 if (intel_crtc->cursor_visible == visible)
4178 return;
4179
4180 cntl = I915_READ(CURACNTR);
4181 if (visible) {
4182 /* On these chipsets we can only modify the base whilst
4183 * the cursor is disabled.
4184 */
4185 I915_WRITE(CURABASE, base);
4186
4187 cntl &= ~(CURSOR_FORMAT_MASK);
4188 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4189 cntl |= CURSOR_ENABLE |
4190 CURSOR_GAMMA_ENABLE |
4191 CURSOR_FORMAT_ARGB;
4192 } else
4193 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4194 I915_WRITE(CURACNTR, cntl);
4195
4196 intel_crtc->cursor_visible = visible;
4197}
4198
4199static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 int pipe = intel_crtc->pipe;
4205 bool visible = base != 0;
4206
4207 if (intel_crtc->cursor_visible != visible) {
4208 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4209 if (base) {
4210 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4211 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4212 cntl |= pipe << 28; /* Connect to correct pipe */
4213 } else {
4214 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4215 cntl |= CURSOR_MODE_DISABLE;
4216 }
4217 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4218
4219 intel_crtc->cursor_visible = visible;
4220 }
4221 /* and commit changes on next vblank */
4222 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4223}
4224
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004225/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4226static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4227{
4228 struct drm_device *dev = crtc->dev;
4229 struct drm_i915_private *dev_priv = dev->dev_private;
4230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4231 int pipe = intel_crtc->pipe;
4232 int x = intel_crtc->cursor_x;
4233 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004234 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004235 bool visible;
4236
4237 pos = 0;
4238
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004239 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004240 base = intel_crtc->cursor_addr;
4241 if (x > (int) crtc->fb->width)
4242 base = 0;
4243
4244 if (y > (int) crtc->fb->height)
4245 base = 0;
4246 } else
4247 base = 0;
4248
4249 if (x < 0) {
4250 if (x + intel_crtc->cursor_width < 0)
4251 base = 0;
4252
4253 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4254 x = -x;
4255 }
4256 pos |= x << CURSOR_X_SHIFT;
4257
4258 if (y < 0) {
4259 if (y + intel_crtc->cursor_height < 0)
4260 base = 0;
4261
4262 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4263 y = -y;
4264 }
4265 pos |= y << CURSOR_Y_SHIFT;
4266
4267 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004268 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004269 return;
4270
4271 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004272 if (IS_845G(dev) || IS_I865G(dev))
4273 i845_update_cursor(crtc, base);
4274 else
4275 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004276
4277 if (visible)
4278 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4279}
4280
Jesse Barnes79e53942008-11-07 14:24:08 -08004281static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4282 struct drm_file *file_priv,
4283 uint32_t handle,
4284 uint32_t width, uint32_t height)
4285{
4286 struct drm_device *dev = crtc->dev;
4287 struct drm_i915_private *dev_priv = dev->dev_private;
4288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4289 struct drm_gem_object *bo;
4290 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004291 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004292 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004293
Zhao Yakui28c97732009-10-09 11:39:41 +08004294 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004295
4296 /* if we want to turn off the cursor ignore width and height */
4297 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004298 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004299 addr = 0;
4300 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004301 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004302 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004303 }
4304
4305 /* Currently we only support 64x64 cursors */
4306 if (width != 64 || height != 64) {
4307 DRM_ERROR("we currently only support 64x64 cursors\n");
4308 return -EINVAL;
4309 }
4310
4311 bo = drm_gem_object_lookup(dev, file_priv, handle);
4312 if (!bo)
4313 return -ENOENT;
4314
Daniel Vetter23010e42010-03-08 13:35:02 +01004315 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004316
4317 if (bo->size < width * height * 4) {
4318 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004319 ret = -ENOMEM;
4320 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004321 }
4322
Dave Airlie71acb5e2008-12-30 20:31:46 +10004323 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004324 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004325 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004326 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4327 if (ret) {
4328 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004329 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004331
4332 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4333 if (ret) {
4334 DRM_ERROR("failed to move cursor bo into the GTT\n");
4335 goto fail_unpin;
4336 }
4337
Jesse Barnes79e53942008-11-07 14:24:08 -08004338 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004339 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004340 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004341 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004342 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4343 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004344 if (ret) {
4345 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004346 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004347 }
4348 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004349 }
4350
Jesse Barnes14b60392009-05-20 16:47:08 -04004351 if (!IS_I9XX(dev))
4352 I915_WRITE(CURSIZE, (height << 12) | width);
4353
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004354 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004355 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004356 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004357 if (intel_crtc->cursor_bo != bo)
4358 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4359 } else
4360 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004361 drm_gem_object_unreference(intel_crtc->cursor_bo);
4362 }
Jesse Barnes80824002009-09-10 15:28:06 -07004363
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004364 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004365
4366 intel_crtc->cursor_addr = addr;
4367 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004368 intel_crtc->cursor_width = width;
4369 intel_crtc->cursor_height = height;
4370
4371 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004372
Jesse Barnes79e53942008-11-07 14:24:08 -08004373 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004374fail_unpin:
4375 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004376fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004377 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004378fail:
4379 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004380 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004381}
4382
4383static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4384{
Jesse Barnes79e53942008-11-07 14:24:08 -08004385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004386
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004387 intel_crtc->cursor_x = x;
4388 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004389
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004390 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004391
4392 return 0;
4393}
4394
4395/** Sets the color ramps on behalf of RandR */
4396void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4397 u16 blue, int regno)
4398{
4399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4400
4401 intel_crtc->lut_r[regno] = red >> 8;
4402 intel_crtc->lut_g[regno] = green >> 8;
4403 intel_crtc->lut_b[regno] = blue >> 8;
4404}
4405
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004406void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4407 u16 *blue, int regno)
4408{
4409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4410
4411 *red = intel_crtc->lut_r[regno] << 8;
4412 *green = intel_crtc->lut_g[regno] << 8;
4413 *blue = intel_crtc->lut_b[regno] << 8;
4414}
4415
Jesse Barnes79e53942008-11-07 14:24:08 -08004416static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004417 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004418{
James Simmons72034252010-08-03 01:33:19 +01004419 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004421
James Simmons72034252010-08-03 01:33:19 +01004422 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004423 intel_crtc->lut_r[i] = red[i] >> 8;
4424 intel_crtc->lut_g[i] = green[i] >> 8;
4425 intel_crtc->lut_b[i] = blue[i] >> 8;
4426 }
4427
4428 intel_crtc_load_lut(crtc);
4429}
4430
4431/**
4432 * Get a pipe with a simple mode set on it for doing load-based monitor
4433 * detection.
4434 *
4435 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004436 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004437 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004438 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004439 * configured for it. In the future, it could choose to temporarily disable
4440 * some outputs to free up a pipe for its use.
4441 *
4442 * \return crtc, or NULL if no pipes are available.
4443 */
4444
4445/* VESA 640x480x72Hz mode to set on the pipe */
4446static struct drm_display_mode load_detect_mode = {
4447 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4448 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4449};
4450
Eric Anholt21d40d32010-03-25 11:11:14 -07004451struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004452 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004453 struct drm_display_mode *mode,
4454 int *dpms_mode)
4455{
4456 struct intel_crtc *intel_crtc;
4457 struct drm_crtc *possible_crtc;
4458 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004459 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004460 struct drm_crtc *crtc = NULL;
4461 struct drm_device *dev = encoder->dev;
4462 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4463 struct drm_crtc_helper_funcs *crtc_funcs;
4464 int i = -1;
4465
4466 /*
4467 * Algorithm gets a little messy:
4468 * - if the connector already has an assigned crtc, use it (but make
4469 * sure it's on first)
4470 * - try to find the first unused crtc that can drive this connector,
4471 * and use that if we find one
4472 * - if there are no unused crtcs available, try to use the first
4473 * one we found that supports the connector
4474 */
4475
4476 /* See if we already have a CRTC for this connector */
4477 if (encoder->crtc) {
4478 crtc = encoder->crtc;
4479 /* Make sure the crtc and connector are running */
4480 intel_crtc = to_intel_crtc(crtc);
4481 *dpms_mode = intel_crtc->dpms_mode;
4482 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4483 crtc_funcs = crtc->helper_private;
4484 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4485 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4486 }
4487 return crtc;
4488 }
4489
4490 /* Find an unused one (if possible) */
4491 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4492 i++;
4493 if (!(encoder->possible_crtcs & (1 << i)))
4494 continue;
4495 if (!possible_crtc->enabled) {
4496 crtc = possible_crtc;
4497 break;
4498 }
4499 if (!supported_crtc)
4500 supported_crtc = possible_crtc;
4501 }
4502
4503 /*
4504 * If we didn't find an unused CRTC, don't use any.
4505 */
4506 if (!crtc) {
4507 return NULL;
4508 }
4509
4510 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004511 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004512 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004513
4514 intel_crtc = to_intel_crtc(crtc);
4515 *dpms_mode = intel_crtc->dpms_mode;
4516
4517 if (!crtc->enabled) {
4518 if (!mode)
4519 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004520 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 } else {
4522 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4523 crtc_funcs = crtc->helper_private;
4524 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4525 }
4526
4527 /* Add this connector to the crtc */
4528 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4529 encoder_funcs->commit(encoder);
4530 }
4531 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004532 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004533
4534 return crtc;
4535}
4536
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004537void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4538 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004539{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004540 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 struct drm_device *dev = encoder->dev;
4542 struct drm_crtc *crtc = encoder->crtc;
4543 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4544 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4545
Eric Anholt21d40d32010-03-25 11:11:14 -07004546 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004547 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004548 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004549 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 crtc->enabled = drm_helper_crtc_in_use(crtc);
4551 drm_helper_disable_unused_functions(dev);
4552 }
4553
Eric Anholtc751ce42010-03-25 11:48:48 -07004554 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4556 if (encoder->crtc == crtc)
4557 encoder_funcs->dpms(encoder, dpms_mode);
4558 crtc_funcs->dpms(crtc, dpms_mode);
4559 }
4560}
4561
4562/* Returns the clock of the currently programmed mode of the given pipe. */
4563static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4564{
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4567 int pipe = intel_crtc->pipe;
4568 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4569 u32 fp;
4570 intel_clock_t clock;
4571
4572 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4573 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4574 else
4575 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4576
4577 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004578 if (IS_PINEVIEW(dev)) {
4579 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4580 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004581 } else {
4582 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4583 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4584 }
4585
Jesse Barnes79e53942008-11-07 14:24:08 -08004586 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004587 if (IS_PINEVIEW(dev))
4588 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4589 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004590 else
4591 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004592 DPLL_FPA01_P1_POST_DIV_SHIFT);
4593
4594 switch (dpll & DPLL_MODE_MASK) {
4595 case DPLLB_MODE_DAC_SERIAL:
4596 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4597 5 : 10;
4598 break;
4599 case DPLLB_MODE_LVDS:
4600 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4601 7 : 14;
4602 break;
4603 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004604 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004605 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4606 return 0;
4607 }
4608
4609 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004610 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004611 } else {
4612 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4613
4614 if (is_lvds) {
4615 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4616 DPLL_FPA01_P1_POST_DIV_SHIFT);
4617 clock.p2 = 14;
4618
4619 if ((dpll & PLL_REF_INPUT_MASK) ==
4620 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4621 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004622 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004623 } else
Shaohua Li21778322009-02-23 15:19:16 +08004624 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004625 } else {
4626 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4627 clock.p1 = 2;
4628 else {
4629 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4630 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4631 }
4632 if (dpll & PLL_P2_DIVIDE_BY_4)
4633 clock.p2 = 4;
4634 else
4635 clock.p2 = 2;
4636
Shaohua Li21778322009-02-23 15:19:16 +08004637 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 }
4639 }
4640
4641 /* XXX: It would be nice to validate the clocks, but we can't reuse
4642 * i830PllIsValid() because it relies on the xf86_config connector
4643 * configuration being accurate, which it isn't necessarily.
4644 */
4645
4646 return clock.dot;
4647}
4648
4649/** Returns the currently programmed mode of the given pipe. */
4650struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4651 struct drm_crtc *crtc)
4652{
4653 struct drm_i915_private *dev_priv = dev->dev_private;
4654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4655 int pipe = intel_crtc->pipe;
4656 struct drm_display_mode *mode;
4657 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4658 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4659 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4660 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4661
4662 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4663 if (!mode)
4664 return NULL;
4665
4666 mode->clock = intel_crtc_clock_get(dev, crtc);
4667 mode->hdisplay = (htot & 0xffff) + 1;
4668 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4669 mode->hsync_start = (hsync & 0xffff) + 1;
4670 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4671 mode->vdisplay = (vtot & 0xffff) + 1;
4672 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4673 mode->vsync_start = (vsync & 0xffff) + 1;
4674 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4675
4676 drm_mode_set_name(mode);
4677 drm_mode_set_crtcinfo(mode, 0);
4678
4679 return mode;
4680}
4681
Jesse Barnes652c3932009-08-17 13:31:43 -07004682#define GPU_IDLE_TIMEOUT 500 /* ms */
4683
4684/* When this timer fires, we've been idle for awhile */
4685static void intel_gpu_idle_timer(unsigned long arg)
4686{
4687 struct drm_device *dev = (struct drm_device *)arg;
4688 drm_i915_private_t *dev_priv = dev->dev_private;
4689
Zhao Yakui44d98a62009-10-09 11:39:40 +08004690 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004691
4692 dev_priv->busy = false;
4693
Eric Anholt01dfba92009-09-06 15:18:53 -07004694 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004695}
4696
Jesse Barnes652c3932009-08-17 13:31:43 -07004697#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4698
4699static void intel_crtc_idle_timer(unsigned long arg)
4700{
4701 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4702 struct drm_crtc *crtc = &intel_crtc->base;
4703 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4704
Zhao Yakui44d98a62009-10-09 11:39:40 +08004705 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004706
4707 intel_crtc->busy = false;
4708
Eric Anholt01dfba92009-09-06 15:18:53 -07004709 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004710}
4711
Daniel Vetter3dec0092010-08-20 21:40:52 +02004712static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004713{
4714 struct drm_device *dev = crtc->dev;
4715 drm_i915_private_t *dev_priv = dev->dev_private;
4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4717 int pipe = intel_crtc->pipe;
4718 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4719 int dpll = I915_READ(dpll_reg);
4720
Eric Anholtbad720f2009-10-22 16:11:14 -07004721 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004722 return;
4723
4724 if (!dev_priv->lvds_downclock_avail)
4725 return;
4726
4727 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004728 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004729
4730 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004731 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4732 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004733
4734 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4735 I915_WRITE(dpll_reg, dpll);
4736 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004737 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004738 dpll = I915_READ(dpll_reg);
4739 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004740 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004741
4742 /* ...and lock them again */
4743 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4744 }
4745
4746 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004747 mod_timer(&intel_crtc->idle_timer, jiffies +
4748 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004749}
4750
4751static void intel_decrease_pllclock(struct drm_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->dev;
4754 drm_i915_private_t *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
4757 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4758 int dpll = I915_READ(dpll_reg);
4759
Eric Anholtbad720f2009-10-22 16:11:14 -07004760 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004761 return;
4762
4763 if (!dev_priv->lvds_downclock_avail)
4764 return;
4765
4766 /*
4767 * Since this is called by a timer, we should never get here in
4768 * the manual case.
4769 */
4770 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004771 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004772
4773 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004774 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4775 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004776
4777 dpll |= DISPLAY_RATE_SELECT_FPA1;
4778 I915_WRITE(dpll_reg, dpll);
4779 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004780 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004781 dpll = I915_READ(dpll_reg);
4782 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004783 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004784
4785 /* ...and lock them again */
4786 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4787 }
4788
4789}
4790
4791/**
4792 * intel_idle_update - adjust clocks for idleness
4793 * @work: work struct
4794 *
4795 * Either the GPU or display (or both) went idle. Check the busy status
4796 * here and adjust the CRTC and GPU clocks as necessary.
4797 */
4798static void intel_idle_update(struct work_struct *work)
4799{
4800 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4801 idle_work);
4802 struct drm_device *dev = dev_priv->dev;
4803 struct drm_crtc *crtc;
4804 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004805 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004806
4807 if (!i915_powersave)
4808 return;
4809
4810 mutex_lock(&dev->struct_mutex);
4811
Jesse Barnes7648fa92010-05-20 14:28:11 -07004812 i915_update_gfx_val(dev_priv);
4813
Jesse Barnes652c3932009-08-17 13:31:43 -07004814 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4815 /* Skip inactive CRTCs */
4816 if (!crtc->fb)
4817 continue;
4818
Li Peng45ac22c2010-06-12 23:38:35 +08004819 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004820 intel_crtc = to_intel_crtc(crtc);
4821 if (!intel_crtc->busy)
4822 intel_decrease_pllclock(crtc);
4823 }
4824
Li Peng45ac22c2010-06-12 23:38:35 +08004825 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4826 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4827 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4828 }
4829
Jesse Barnes652c3932009-08-17 13:31:43 -07004830 mutex_unlock(&dev->struct_mutex);
4831}
4832
4833/**
4834 * intel_mark_busy - mark the GPU and possibly the display busy
4835 * @dev: drm device
4836 * @obj: object we're operating on
4837 *
4838 * Callers can use this function to indicate that the GPU is busy processing
4839 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4840 * buffer), we'll also mark the display as busy, so we know to increase its
4841 * clock frequency.
4842 */
4843void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4844{
4845 drm_i915_private_t *dev_priv = dev->dev_private;
4846 struct drm_crtc *crtc = NULL;
4847 struct intel_framebuffer *intel_fb;
4848 struct intel_crtc *intel_crtc;
4849
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004850 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4851 return;
4852
Li Peng060e6452010-02-10 01:54:24 +08004853 if (!dev_priv->busy) {
4854 if (IS_I945G(dev) || IS_I945GM(dev)) {
4855 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004856
Li Peng060e6452010-02-10 01:54:24 +08004857 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4858 fw_blc_self = I915_READ(FW_BLC_SELF);
4859 fw_blc_self &= ~FW_BLC_SELF_EN;
4860 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4861 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004862 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004863 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004864 mod_timer(&dev_priv->idle_timer, jiffies +
4865 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004866
4867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4868 if (!crtc->fb)
4869 continue;
4870
4871 intel_crtc = to_intel_crtc(crtc);
4872 intel_fb = to_intel_framebuffer(crtc->fb);
4873 if (intel_fb->obj == obj) {
4874 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004875 if (IS_I945G(dev) || IS_I945GM(dev)) {
4876 u32 fw_blc_self;
4877
4878 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4879 fw_blc_self = I915_READ(FW_BLC_SELF);
4880 fw_blc_self &= ~FW_BLC_SELF_EN;
4881 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4882 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004883 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004884 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004885 intel_crtc->busy = true;
4886 } else {
4887 /* Busy -> busy, put off timer */
4888 mod_timer(&intel_crtc->idle_timer, jiffies +
4889 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4890 }
4891 }
4892 }
4893}
4894
Jesse Barnes79e53942008-11-07 14:24:08 -08004895static void intel_crtc_destroy(struct drm_crtc *crtc)
4896{
4897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004898 struct drm_device *dev = crtc->dev;
4899 struct intel_unpin_work *work;
4900 unsigned long flags;
4901
4902 spin_lock_irqsave(&dev->event_lock, flags);
4903 work = intel_crtc->unpin_work;
4904 intel_crtc->unpin_work = NULL;
4905 spin_unlock_irqrestore(&dev->event_lock, flags);
4906
4907 if (work) {
4908 cancel_work_sync(&work->work);
4909 kfree(work);
4910 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004911
4912 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004913
Jesse Barnes79e53942008-11-07 14:24:08 -08004914 kfree(intel_crtc);
4915}
4916
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004917static void intel_unpin_work_fn(struct work_struct *__work)
4918{
4919 struct intel_unpin_work *work =
4920 container_of(__work, struct intel_unpin_work, work);
4921
4922 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004923 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004924 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004925 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004926 mutex_unlock(&work->dev->struct_mutex);
4927 kfree(work);
4928}
4929
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004930static void do_intel_finish_page_flip(struct drm_device *dev,
4931 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004932{
4933 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4935 struct intel_unpin_work *work;
4936 struct drm_i915_gem_object *obj_priv;
4937 struct drm_pending_vblank_event *e;
4938 struct timeval now;
4939 unsigned long flags;
4940
4941 /* Ignore early vblank irqs */
4942 if (intel_crtc == NULL)
4943 return;
4944
4945 spin_lock_irqsave(&dev->event_lock, flags);
4946 work = intel_crtc->unpin_work;
4947 if (work == NULL || !work->pending) {
4948 spin_unlock_irqrestore(&dev->event_lock, flags);
4949 return;
4950 }
4951
4952 intel_crtc->unpin_work = NULL;
4953 drm_vblank_put(dev, intel_crtc->pipe);
4954
4955 if (work->event) {
4956 e = work->event;
4957 do_gettimeofday(&now);
4958 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4959 e->event.tv_sec = now.tv_sec;
4960 e->event.tv_usec = now.tv_usec;
4961 list_add_tail(&e->base.link,
4962 &e->base.file_priv->event_list);
4963 wake_up_interruptible(&e->base.file_priv->event_wait);
4964 }
4965
4966 spin_unlock_irqrestore(&dev->event_lock, flags);
4967
Daniel Vetter23010e42010-03-08 13:35:02 +01004968 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004969
4970 /* Initial scanout buffer will have a 0 pending flip count */
4971 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4972 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004973 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4974 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004975
4976 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004977}
4978
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004979void intel_finish_page_flip(struct drm_device *dev, int pipe)
4980{
4981 drm_i915_private_t *dev_priv = dev->dev_private;
4982 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4983
4984 do_intel_finish_page_flip(dev, crtc);
4985}
4986
4987void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4988{
4989 drm_i915_private_t *dev_priv = dev->dev_private;
4990 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4991
4992 do_intel_finish_page_flip(dev, crtc);
4993}
4994
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004995void intel_prepare_page_flip(struct drm_device *dev, int plane)
4996{
4997 drm_i915_private_t *dev_priv = dev->dev_private;
4998 struct intel_crtc *intel_crtc =
4999 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5000 unsigned long flags;
5001
5002 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005003 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005004 if ((++intel_crtc->unpin_work->pending) > 1)
5005 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005006 } else {
5007 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5008 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005009 spin_unlock_irqrestore(&dev->event_lock, flags);
5010}
5011
5012static int intel_crtc_page_flip(struct drm_crtc *crtc,
5013 struct drm_framebuffer *fb,
5014 struct drm_pending_vblank_event *event)
5015{
5016 struct drm_device *dev = crtc->dev;
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018 struct intel_framebuffer *intel_fb;
5019 struct drm_i915_gem_object *obj_priv;
5020 struct drm_gem_object *obj;
5021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5022 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005023 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005024 int pipe = intel_crtc->pipe;
5025 u32 pf, pipesrc;
5026 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005027
5028 work = kzalloc(sizeof *work, GFP_KERNEL);
5029 if (work == NULL)
5030 return -ENOMEM;
5031
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005032 work->event = event;
5033 work->dev = crtc->dev;
5034 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005035 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005036 INIT_WORK(&work->work, intel_unpin_work_fn);
5037
5038 /* We borrow the event spin lock for protecting unpin_work */
5039 spin_lock_irqsave(&dev->event_lock, flags);
5040 if (intel_crtc->unpin_work) {
5041 spin_unlock_irqrestore(&dev->event_lock, flags);
5042 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005043
5044 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005045 return -EBUSY;
5046 }
5047 intel_crtc->unpin_work = work;
5048 spin_unlock_irqrestore(&dev->event_lock, flags);
5049
5050 intel_fb = to_intel_framebuffer(fb);
5051 obj = intel_fb->obj;
5052
Chris Wilson468f0b42010-05-27 13:18:13 +01005053 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005054 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005055 if (ret)
5056 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005057
Jesse Barnes75dfca82010-02-10 15:09:44 -08005058 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005059 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005060 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005061
5062 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005063 ret = i915_gem_object_flush_write_domain(obj);
5064 if (ret)
5065 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005066
5067 ret = drm_vblank_get(dev, intel_crtc->pipe);
5068 if (ret)
5069 goto cleanup_objs;
5070
Daniel Vetter23010e42010-03-08 13:35:02 +01005071 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005072 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005073 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005074
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005075 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005076 u32 flip_mask;
5077
5078 if (intel_crtc->plane)
5079 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5080 else
5081 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5082
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005083 BEGIN_LP_RING(2);
5084 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5085 OUT_RING(0);
5086 ADVANCE_LP_RING();
5087 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005088
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005089 work->enable_stall_check = true;
5090
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005091 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005092 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005094 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005095 switch(INTEL_INFO(dev)->gen) {
5096 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005097 OUT_RING(MI_DISPLAY_FLIP |
5098 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5099 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005100 OUT_RING(obj_priv->gtt_offset + offset);
5101 OUT_RING(MI_NOOP);
5102 break;
5103
5104 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005105 OUT_RING(MI_DISPLAY_FLIP_I915 |
5106 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5107 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005108 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005109 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005110 break;
5111
5112 case 4:
5113 case 5:
5114 /* i965+ uses the linear or tiled offsets from the
5115 * Display Registers (which do not change across a page-flip)
5116 * so we need only reprogram the base address.
5117 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005118 OUT_RING(MI_DISPLAY_FLIP |
5119 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5120 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005121 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5122
5123 /* XXX Enabling the panel-fitter across page-flip is so far
5124 * untested on non-native modes, so ignore it for now.
5125 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5126 */
5127 pf = 0;
5128 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5129 OUT_RING(pf | pipesrc);
5130 break;
5131
5132 case 6:
5133 OUT_RING(MI_DISPLAY_FLIP |
5134 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5135 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5136 OUT_RING(obj_priv->gtt_offset);
5137
5138 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5139 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5140 OUT_RING(pf | pipesrc);
5141 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005142 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005143 ADVANCE_LP_RING();
5144
5145 mutex_unlock(&dev->struct_mutex);
5146
Jesse Barnese5510fa2010-07-01 16:48:37 -07005147 trace_i915_flip_request(intel_crtc->plane, obj);
5148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005149 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005150
5151cleanup_objs:
5152 drm_gem_object_unreference(work->old_fb_obj);
5153 drm_gem_object_unreference(obj);
5154cleanup_work:
5155 mutex_unlock(&dev->struct_mutex);
5156
5157 spin_lock_irqsave(&dev->event_lock, flags);
5158 intel_crtc->unpin_work = NULL;
5159 spin_unlock_irqrestore(&dev->event_lock, flags);
5160
5161 kfree(work);
5162
5163 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005164}
5165
Jesse Barnes79e53942008-11-07 14:24:08 -08005166static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5167 .dpms = intel_crtc_dpms,
5168 .mode_fixup = intel_crtc_mode_fixup,
5169 .mode_set = intel_crtc_mode_set,
5170 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005171 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Jesse Barnes79e53942008-11-07 14:24:08 -08005172 .prepare = intel_crtc_prepare,
5173 .commit = intel_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10005174 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005175};
5176
5177static const struct drm_crtc_funcs intel_crtc_funcs = {
5178 .cursor_set = intel_crtc_cursor_set,
5179 .cursor_move = intel_crtc_cursor_move,
5180 .gamma_set = intel_crtc_gamma_set,
5181 .set_config = drm_crtc_helper_set_config,
5182 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005183 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005184};
5185
5186
Hannes Ederb358d0a2008-12-18 21:18:47 +01005187static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005188{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005189 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005190 struct intel_crtc *intel_crtc;
5191 int i;
5192
5193 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5194 if (intel_crtc == NULL)
5195 return;
5196
5197 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5198
5199 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5200 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005201 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005202 for (i = 0; i < 256; i++) {
5203 intel_crtc->lut_r[i] = i;
5204 intel_crtc->lut_g[i] = i;
5205 intel_crtc->lut_b[i] = i;
5206 }
5207
Jesse Barnes80824002009-09-10 15:28:06 -07005208 /* Swap pipes & planes for FBC on pre-965 */
5209 intel_crtc->pipe = pipe;
5210 intel_crtc->plane = pipe;
5211 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005212 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005213 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5214 }
5215
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005216 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5217 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5218 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5219 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5220
Jesse Barnes79e53942008-11-07 14:24:08 -08005221 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005222 intel_crtc->dpms_mode = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5224
Jesse Barnes652c3932009-08-17 13:31:43 -07005225 intel_crtc->busy = false;
5226
5227 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5228 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005229}
5230
Carl Worth08d7b3d2009-04-29 14:43:54 -07005231int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5232 struct drm_file *file_priv)
5233{
5234 drm_i915_private_t *dev_priv = dev->dev_private;
5235 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005236 struct drm_mode_object *drmmode_obj;
5237 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005238
5239 if (!dev_priv) {
5240 DRM_ERROR("called with no initialization\n");
5241 return -EINVAL;
5242 }
5243
Daniel Vetterc05422d2009-08-11 16:05:30 +02005244 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5245 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005246
Daniel Vetterc05422d2009-08-11 16:05:30 +02005247 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005248 DRM_ERROR("no such CRTC id\n");
5249 return -EINVAL;
5250 }
5251
Daniel Vetterc05422d2009-08-11 16:05:30 +02005252 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5253 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005254
Daniel Vetterc05422d2009-08-11 16:05:30 +02005255 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005256}
5257
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005258static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005259{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005260 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005261 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005262 int entry = 0;
5263
Chris Wilson4ef69c72010-09-09 15:14:28 +01005264 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5265 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005266 index_mask |= (1 << entry);
5267 entry++;
5268 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005269
Jesse Barnes79e53942008-11-07 14:24:08 -08005270 return index_mask;
5271}
5272
Jesse Barnes79e53942008-11-07 14:24:08 -08005273static void intel_setup_outputs(struct drm_device *dev)
5274{
Eric Anholt725e30a2009-01-22 13:01:02 -08005275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005276 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005277 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005278
Zhenyu Wang541998a2009-06-05 15:38:44 +08005279 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005280 intel_lvds_init(dev);
5281
Eric Anholtbad720f2009-10-22 16:11:14 -07005282 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005283 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005284
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005285 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5286 intel_dp_init(dev, DP_A);
5287
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005288 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5289 intel_dp_init(dev, PCH_DP_D);
5290 }
5291
5292 intel_crt_init(dev);
5293
5294 if (HAS_PCH_SPLIT(dev)) {
5295 int found;
5296
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005297 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005298 /* PCH SDVOB multiplex with HDMIB */
5299 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005300 if (!found)
5301 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005302 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5303 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005304 }
5305
5306 if (I915_READ(HDMIC) & PORT_DETECTED)
5307 intel_hdmi_init(dev, HDMIC);
5308
5309 if (I915_READ(HDMID) & PORT_DETECTED)
5310 intel_hdmi_init(dev, HDMID);
5311
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005312 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5313 intel_dp_init(dev, PCH_DP_C);
5314
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005315 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005316 intel_dp_init(dev, PCH_DP_D);
5317
Zhenyu Wang103a1962009-11-27 11:44:36 +08005318 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005319 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005320
Eric Anholt725e30a2009-01-22 13:01:02 -08005321 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005322 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005323 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005324 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5325 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005326 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005327 }
Ma Ling27185ae2009-08-24 13:50:23 +08005328
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005329 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5330 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005331 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005332 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005333 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005334
5335 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005336
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005337 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5338 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005339 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005340 }
Ma Ling27185ae2009-08-24 13:50:23 +08005341
5342 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5343
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005344 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5345 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005346 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005347 }
5348 if (SUPPORTS_INTEGRATED_DP(dev)) {
5349 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005350 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005351 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005352 }
Ma Ling27185ae2009-08-24 13:50:23 +08005353
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005354 if (SUPPORTS_INTEGRATED_DP(dev) &&
5355 (I915_READ(DP_D) & DP_DETECTED)) {
5356 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005357 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005358 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005359 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005360 intel_dvo_init(dev);
5361
Zhenyu Wang103a1962009-11-27 11:44:36 +08005362 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005363 intel_tv_init(dev);
5364
Chris Wilson4ef69c72010-09-09 15:14:28 +01005365 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5366 encoder->base.possible_crtcs = encoder->crtc_mask;
5367 encoder->base.possible_clones =
5368 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 }
5370}
5371
5372static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5373{
5374 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005375
5376 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005377 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005378
5379 kfree(intel_fb);
5380}
5381
5382static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5383 struct drm_file *file_priv,
5384 unsigned int *handle)
5385{
5386 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5387 struct drm_gem_object *object = intel_fb->obj;
5388
5389 return drm_gem_handle_create(file_priv, object, handle);
5390}
5391
5392static const struct drm_framebuffer_funcs intel_fb_funcs = {
5393 .destroy = intel_user_framebuffer_destroy,
5394 .create_handle = intel_user_framebuffer_create_handle,
5395};
5396
Dave Airlie38651672010-03-30 05:34:13 +00005397int intel_framebuffer_init(struct drm_device *dev,
5398 struct intel_framebuffer *intel_fb,
5399 struct drm_mode_fb_cmd *mode_cmd,
5400 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005401{
Chris Wilson57cd6502010-08-08 12:34:44 +01005402 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005403 int ret;
5404
Chris Wilson57cd6502010-08-08 12:34:44 +01005405 if (obj_priv->tiling_mode == I915_TILING_Y)
5406 return -EINVAL;
5407
5408 if (mode_cmd->pitch & 63)
5409 return -EINVAL;
5410
5411 switch (mode_cmd->bpp) {
5412 case 8:
5413 case 16:
5414 case 24:
5415 case 32:
5416 break;
5417 default:
5418 return -EINVAL;
5419 }
5420
Jesse Barnes79e53942008-11-07 14:24:08 -08005421 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5422 if (ret) {
5423 DRM_ERROR("framebuffer init failed %d\n", ret);
5424 return ret;
5425 }
5426
5427 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005428 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005429 return 0;
5430}
5431
Jesse Barnes79e53942008-11-07 14:24:08 -08005432static struct drm_framebuffer *
5433intel_user_framebuffer_create(struct drm_device *dev,
5434 struct drm_file *filp,
5435 struct drm_mode_fb_cmd *mode_cmd)
5436{
5437 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005438 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005439 int ret;
5440
5441 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5442 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005443 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005444
Dave Airlie38651672010-03-30 05:34:13 +00005445 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5446 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005447 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005448
5449 ret = intel_framebuffer_init(dev, intel_fb,
5450 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005452 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005453 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005454 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005455 }
5456
Dave Airlie38651672010-03-30 05:34:13 +00005457 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005458}
5459
Jesse Barnes79e53942008-11-07 14:24:08 -08005460static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005461 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005462 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005463};
5464
Chris Wilson9ea8d052010-01-04 18:57:56 +00005465static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005466intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005467{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005468 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005469 int ret;
5470
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005471 ctx = i915_gem_alloc_object(dev, 4096);
5472 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005473 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5474 return NULL;
5475 }
5476
5477 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005478 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005479 if (ret) {
5480 DRM_ERROR("failed to pin power context: %d\n", ret);
5481 goto err_unref;
5482 }
5483
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005484 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005485 if (ret) {
5486 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5487 goto err_unpin;
5488 }
5489 mutex_unlock(&dev->struct_mutex);
5490
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005491 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005492
5493err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005494 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005495err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005496 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005497 mutex_unlock(&dev->struct_mutex);
5498 return NULL;
5499}
5500
Jesse Barnes7648fa92010-05-20 14:28:11 -07005501bool ironlake_set_drps(struct drm_device *dev, u8 val)
5502{
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504 u16 rgvswctl;
5505
5506 rgvswctl = I915_READ16(MEMSWCTL);
5507 if (rgvswctl & MEMCTL_CMD_STS) {
5508 DRM_DEBUG("gpu busy, RCS change rejected\n");
5509 return false; /* still busy with another command */
5510 }
5511
5512 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5513 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5514 I915_WRITE16(MEMSWCTL, rgvswctl);
5515 POSTING_READ16(MEMSWCTL);
5516
5517 rgvswctl |= MEMCTL_CMD_STS;
5518 I915_WRITE16(MEMSWCTL, rgvswctl);
5519
5520 return true;
5521}
5522
Jesse Barnesf97108d2010-01-29 11:27:07 -08005523void ironlake_enable_drps(struct drm_device *dev)
5524{
5525 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005526 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005527 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005528
5529 /* 100ms RC evaluation intervals */
5530 I915_WRITE(RCUPEI, 100000);
5531 I915_WRITE(RCDNEI, 100000);
5532
5533 /* Set max/min thresholds to 90ms and 80ms respectively */
5534 I915_WRITE(RCBMAXAVG, 90000);
5535 I915_WRITE(RCBMINAVG, 80000);
5536
5537 I915_WRITE(MEMIHYST, 1);
5538
5539 /* Set up min, max, and cur for interrupt handling */
5540 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5541 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5542 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5543 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005544 fstart = fmax;
5545
Jesse Barnesf97108d2010-01-29 11:27:07 -08005546 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5547 PXVFREQ_PX_SHIFT;
5548
Jesse Barnes7648fa92010-05-20 14:28:11 -07005549 dev_priv->fmax = fstart; /* IPS callback will increase this */
5550 dev_priv->fstart = fstart;
5551
5552 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005553 dev_priv->min_delay = fmin;
5554 dev_priv->cur_delay = fstart;
5555
Jesse Barnes7648fa92010-05-20 14:28:11 -07005556 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5557 fstart);
5558
Jesse Barnesf97108d2010-01-29 11:27:07 -08005559 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5560
5561 /*
5562 * Interrupts will be enabled in ironlake_irq_postinstall
5563 */
5564
5565 I915_WRITE(VIDSTART, vstart);
5566 POSTING_READ(VIDSTART);
5567
5568 rgvmodectl |= MEMMODE_SWMODE_EN;
5569 I915_WRITE(MEMMODECTL, rgvmodectl);
5570
Chris Wilson481b6af2010-08-23 17:43:35 +01005571 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005572 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005573 msleep(1);
5574
Jesse Barnes7648fa92010-05-20 14:28:11 -07005575 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005576
Jesse Barnes7648fa92010-05-20 14:28:11 -07005577 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5578 I915_READ(0x112e0);
5579 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5580 dev_priv->last_count2 = I915_READ(0x112f4);
5581 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005582}
5583
5584void ironlake_disable_drps(struct drm_device *dev)
5585{
5586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005587 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005588
5589 /* Ack interrupts, disable EFC interrupt */
5590 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5591 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5592 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5593 I915_WRITE(DEIIR, DE_PCU_EVENT);
5594 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5595
5596 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005597 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005598 msleep(1);
5599 rgvswctl |= MEMCTL_CMD_STS;
5600 I915_WRITE(MEMSWCTL, rgvswctl);
5601 msleep(1);
5602
5603}
5604
Jesse Barnes7648fa92010-05-20 14:28:11 -07005605static unsigned long intel_pxfreq(u32 vidfreq)
5606{
5607 unsigned long freq;
5608 int div = (vidfreq & 0x3f0000) >> 16;
5609 int post = (vidfreq & 0x3000) >> 12;
5610 int pre = (vidfreq & 0x7);
5611
5612 if (!pre)
5613 return 0;
5614
5615 freq = ((div * 133333) / ((1<<post) * pre));
5616
5617 return freq;
5618}
5619
5620void intel_init_emon(struct drm_device *dev)
5621{
5622 struct drm_i915_private *dev_priv = dev->dev_private;
5623 u32 lcfuse;
5624 u8 pxw[16];
5625 int i;
5626
5627 /* Disable to program */
5628 I915_WRITE(ECR, 0);
5629 POSTING_READ(ECR);
5630
5631 /* Program energy weights for various events */
5632 I915_WRITE(SDEW, 0x15040d00);
5633 I915_WRITE(CSIEW0, 0x007f0000);
5634 I915_WRITE(CSIEW1, 0x1e220004);
5635 I915_WRITE(CSIEW2, 0x04000004);
5636
5637 for (i = 0; i < 5; i++)
5638 I915_WRITE(PEW + (i * 4), 0);
5639 for (i = 0; i < 3; i++)
5640 I915_WRITE(DEW + (i * 4), 0);
5641
5642 /* Program P-state weights to account for frequency power adjustment */
5643 for (i = 0; i < 16; i++) {
5644 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5645 unsigned long freq = intel_pxfreq(pxvidfreq);
5646 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5647 PXVFREQ_PX_SHIFT;
5648 unsigned long val;
5649
5650 val = vid * vid;
5651 val *= (freq / 1000);
5652 val *= 255;
5653 val /= (127*127*900);
5654 if (val > 0xff)
5655 DRM_ERROR("bad pxval: %ld\n", val);
5656 pxw[i] = val;
5657 }
5658 /* Render standby states get 0 weight */
5659 pxw[14] = 0;
5660 pxw[15] = 0;
5661
5662 for (i = 0; i < 4; i++) {
5663 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5664 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5665 I915_WRITE(PXW + (i * 4), val);
5666 }
5667
5668 /* Adjust magic regs to magic values (more experimental results) */
5669 I915_WRITE(OGW0, 0);
5670 I915_WRITE(OGW1, 0);
5671 I915_WRITE(EG0, 0x00007f00);
5672 I915_WRITE(EG1, 0x0000000e);
5673 I915_WRITE(EG2, 0x000e0000);
5674 I915_WRITE(EG3, 0x68000300);
5675 I915_WRITE(EG4, 0x42000000);
5676 I915_WRITE(EG5, 0x00140031);
5677 I915_WRITE(EG6, 0);
5678 I915_WRITE(EG7, 0);
5679
5680 for (i = 0; i < 8; i++)
5681 I915_WRITE(PXWL + (i * 4), 0);
5682
5683 /* Enable PMON + select events */
5684 I915_WRITE(ECR, 0x80000019);
5685
5686 lcfuse = I915_READ(LCFUSE02);
5687
5688 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5689}
5690
Jesse Barnes652c3932009-08-17 13:31:43 -07005691void intel_init_clock_gating(struct drm_device *dev)
5692{
5693 struct drm_i915_private *dev_priv = dev->dev_private;
5694
5695 /*
5696 * Disable clock gating reported to work incorrectly according to the
5697 * specs, but enable as much else as we can.
5698 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005699 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005700 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5701
5702 if (IS_IRONLAKE(dev)) {
5703 /* Required for FBC */
5704 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5705 /* Required for CxSR */
5706 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5707
5708 I915_WRITE(PCH_3DCGDIS0,
5709 MARIUNIT_CLOCK_GATE_DISABLE |
5710 SVSMUNIT_CLOCK_GATE_DISABLE);
5711 }
5712
5713 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005714
5715 /*
5716 * According to the spec the following bits should be set in
5717 * order to enable memory self-refresh
5718 * The bit 22/21 of 0x42004
5719 * The bit 5 of 0x42020
5720 * The bit 15 of 0x45000
5721 */
5722 if (IS_IRONLAKE(dev)) {
5723 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5724 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5725 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5726 I915_WRITE(ILK_DSPCLK_GATE,
5727 (I915_READ(ILK_DSPCLK_GATE) |
5728 ILK_DPARB_CLK_GATE));
5729 I915_WRITE(DISP_ARB_CTL,
5730 (I915_READ(DISP_ARB_CTL) |
5731 DISP_FBC_WM_DIS));
5732 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005733 /*
5734 * Based on the document from hardware guys the following bits
5735 * should be set unconditionally in order to enable FBC.
5736 * The bit 22 of 0x42000
5737 * The bit 22 of 0x42004
5738 * The bit 7,8,9 of 0x42020.
5739 */
5740 if (IS_IRONLAKE_M(dev)) {
5741 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5742 I915_READ(ILK_DISPLAY_CHICKEN1) |
5743 ILK_FBCQ_DIS);
5744 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5745 I915_READ(ILK_DISPLAY_CHICKEN2) |
5746 ILK_DPARB_GATE);
5747 I915_WRITE(ILK_DSPCLK_GATE,
5748 I915_READ(ILK_DSPCLK_GATE) |
5749 ILK_DPFC_DIS1 |
5750 ILK_DPFC_DIS2 |
5751 ILK_CLK_FBC);
5752 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005753 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005754 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005755 uint32_t dspclk_gate;
5756 I915_WRITE(RENCLK_GATE_D1, 0);
5757 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5758 GS_UNIT_CLOCK_GATE_DISABLE |
5759 CL_UNIT_CLOCK_GATE_DISABLE);
5760 I915_WRITE(RAMCLK_GATE_D, 0);
5761 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5762 OVRUNIT_CLOCK_GATE_DISABLE |
5763 OVCUNIT_CLOCK_GATE_DISABLE;
5764 if (IS_GM45(dev))
5765 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5766 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5767 } else if (IS_I965GM(dev)) {
5768 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5769 I915_WRITE(RENCLK_GATE_D2, 0);
5770 I915_WRITE(DSPCLK_GATE_D, 0);
5771 I915_WRITE(RAMCLK_GATE_D, 0);
5772 I915_WRITE16(DEUC, 0);
5773 } else if (IS_I965G(dev)) {
5774 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5775 I965_RCC_CLOCK_GATE_DISABLE |
5776 I965_RCPB_CLOCK_GATE_DISABLE |
5777 I965_ISC_CLOCK_GATE_DISABLE |
5778 I965_FBC_CLOCK_GATE_DISABLE);
5779 I915_WRITE(RENCLK_GATE_D2, 0);
5780 } else if (IS_I9XX(dev)) {
5781 u32 dstate = I915_READ(D_STATE);
5782
5783 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5784 DSTATE_DOT_CLOCK_GATING;
5785 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005786 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005787 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5788 } else if (IS_I830(dev)) {
5789 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5790 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005791
5792 /*
5793 * GPU can automatically power down the render unit if given a page
5794 * to save state.
5795 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005796 if (IS_IRONLAKE_M(dev)) {
5797 if (dev_priv->renderctx == NULL)
5798 dev_priv->renderctx = intel_alloc_context_page(dev);
5799 if (dev_priv->renderctx) {
5800 struct drm_i915_gem_object *obj_priv;
5801 obj_priv = to_intel_bo(dev_priv->renderctx);
5802 if (obj_priv) {
5803 BEGIN_LP_RING(4);
5804 OUT_RING(MI_SET_CONTEXT);
5805 OUT_RING(obj_priv->gtt_offset |
5806 MI_MM_SPACE_GTT |
5807 MI_SAVE_EXT_STATE_EN |
5808 MI_RESTORE_EXT_STATE_EN |
5809 MI_RESTORE_INHIBIT);
5810 OUT_RING(MI_NOOP);
5811 OUT_RING(MI_FLUSH);
5812 ADVANCE_LP_RING();
5813 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005814 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005815 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005816 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005817 }
5818
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005819 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005820 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005821
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005822 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005823 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005824 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005825 struct drm_gem_object *pwrctx;
5826
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005827 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005828 if (pwrctx) {
5829 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005830 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005831 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005832 }
5833
Chris Wilson9ea8d052010-01-04 18:57:56 +00005834 if (obj_priv) {
5835 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5836 I915_WRITE(MCHBAR_RENDER_STANDBY,
5837 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5838 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005839 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005840}
5841
Jesse Barnese70236a2009-09-21 10:42:27 -07005842/* Set up chip specific display functions */
5843static void intel_init_display(struct drm_device *dev)
5844{
5845 struct drm_i915_private *dev_priv = dev->dev_private;
5846
5847 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005848 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005849 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005850 else
5851 dev_priv->display.dpms = i9xx_crtc_dpms;
5852
Adam Jacksonee5382a2010-04-23 11:17:39 -04005853 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005854 if (IS_IRONLAKE_M(dev)) {
5855 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5856 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5857 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5858 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005859 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5860 dev_priv->display.enable_fbc = g4x_enable_fbc;
5861 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005862 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005863 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5864 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5865 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5866 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005867 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005868 }
5869
5870 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005871 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005872 dev_priv->display.get_display_clock_speed =
5873 i945_get_display_clock_speed;
5874 else if (IS_I915G(dev))
5875 dev_priv->display.get_display_clock_speed =
5876 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005877 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005878 dev_priv->display.get_display_clock_speed =
5879 i9xx_misc_get_display_clock_speed;
5880 else if (IS_I915GM(dev))
5881 dev_priv->display.get_display_clock_speed =
5882 i915gm_get_display_clock_speed;
5883 else if (IS_I865G(dev))
5884 dev_priv->display.get_display_clock_speed =
5885 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005886 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005887 dev_priv->display.get_display_clock_speed =
5888 i855_get_display_clock_speed;
5889 else /* 852, 830 */
5890 dev_priv->display.get_display_clock_speed =
5891 i830_get_display_clock_speed;
5892
5893 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005894 if (HAS_PCH_SPLIT(dev)) {
5895 if (IS_IRONLAKE(dev)) {
5896 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5897 dev_priv->display.update_wm = ironlake_update_wm;
5898 else {
5899 DRM_DEBUG_KMS("Failed to get proper latency. "
5900 "Disable CxSR\n");
5901 dev_priv->display.update_wm = NULL;
5902 }
5903 } else
5904 dev_priv->display.update_wm = NULL;
5905 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005906 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005907 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005908 dev_priv->fsb_freq,
5909 dev_priv->mem_freq)) {
5910 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005911 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005912 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005913 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005914 dev_priv->fsb_freq, dev_priv->mem_freq);
5915 /* Disable CxSR and never update its watermark again */
5916 pineview_disable_cxsr(dev);
5917 dev_priv->display.update_wm = NULL;
5918 } else
5919 dev_priv->display.update_wm = pineview_update_wm;
5920 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005921 dev_priv->display.update_wm = g4x_update_wm;
5922 else if (IS_I965G(dev))
5923 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005924 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005925 dev_priv->display.update_wm = i9xx_update_wm;
5926 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005927 } else if (IS_I85X(dev)) {
5928 dev_priv->display.update_wm = i9xx_update_wm;
5929 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005930 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005931 dev_priv->display.update_wm = i830_update_wm;
5932 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005933 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5934 else
5935 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005936 }
5937}
5938
Jesse Barnesb690e962010-07-19 13:53:12 -07005939/*
5940 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5941 * resume, or other times. This quirk makes sure that's the case for
5942 * affected systems.
5943 */
5944static void quirk_pipea_force (struct drm_device *dev)
5945{
5946 struct drm_i915_private *dev_priv = dev->dev_private;
5947
5948 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5949 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5950}
5951
5952struct intel_quirk {
5953 int device;
5954 int subsystem_vendor;
5955 int subsystem_device;
5956 void (*hook)(struct drm_device *dev);
5957};
5958
5959struct intel_quirk intel_quirks[] = {
5960 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5961 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5962 /* HP Mini needs pipe A force quirk (LP: #322104) */
5963 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5964
5965 /* Thinkpad R31 needs pipe A force quirk */
5966 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5967 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5968 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5969
5970 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5971 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5972 /* ThinkPad X40 needs pipe A force quirk */
5973
5974 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5975 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5976
5977 /* 855 & before need to leave pipe A & dpll A up */
5978 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5979 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5980};
5981
5982static void intel_init_quirks(struct drm_device *dev)
5983{
5984 struct pci_dev *d = dev->pdev;
5985 int i;
5986
5987 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
5988 struct intel_quirk *q = &intel_quirks[i];
5989
5990 if (d->device == q->device &&
5991 (d->subsystem_vendor == q->subsystem_vendor ||
5992 q->subsystem_vendor == PCI_ANY_ID) &&
5993 (d->subsystem_device == q->subsystem_device ||
5994 q->subsystem_device == PCI_ANY_ID))
5995 q->hook(dev);
5996 }
5997}
5998
Jesse Barnes9cce37f2010-08-13 15:11:26 -07005999/* Disable the VGA plane that we never use */
6000static void i915_disable_vga(struct drm_device *dev)
6001{
6002 struct drm_i915_private *dev_priv = dev->dev_private;
6003 u8 sr1;
6004 u32 vga_reg;
6005
6006 if (HAS_PCH_SPLIT(dev))
6007 vga_reg = CPU_VGACNTRL;
6008 else
6009 vga_reg = VGACNTRL;
6010
6011 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6012 outb(1, VGA_SR_INDEX);
6013 sr1 = inb(VGA_SR_DATA);
6014 outb(sr1 | 1<<5, VGA_SR_DATA);
6015 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6016 udelay(300);
6017
6018 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6019 POSTING_READ(vga_reg);
6020}
6021
Jesse Barnes79e53942008-11-07 14:24:08 -08006022void intel_modeset_init(struct drm_device *dev)
6023{
Jesse Barnes652c3932009-08-17 13:31:43 -07006024 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006025 int i;
6026
6027 drm_mode_config_init(dev);
6028
6029 dev->mode_config.min_width = 0;
6030 dev->mode_config.min_height = 0;
6031
6032 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6033
Jesse Barnesb690e962010-07-19 13:53:12 -07006034 intel_init_quirks(dev);
6035
Jesse Barnese70236a2009-09-21 10:42:27 -07006036 intel_init_display(dev);
6037
Jesse Barnes79e53942008-11-07 14:24:08 -08006038 if (IS_I965G(dev)) {
6039 dev->mode_config.max_width = 8192;
6040 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006041 } else if (IS_I9XX(dev)) {
6042 dev->mode_config.max_width = 4096;
6043 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006044 } else {
6045 dev->mode_config.max_width = 2048;
6046 dev->mode_config.max_height = 2048;
6047 }
6048
6049 /* set memory base */
6050 if (IS_I9XX(dev))
6051 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6052 else
6053 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6054
6055 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006056 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006057 else
Dave Airliea3524f12010-06-06 18:59:41 +10006058 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006059 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006060 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006061
Dave Airliea3524f12010-06-06 18:59:41 +10006062 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006063 intel_crtc_init(dev, i);
6064 }
6065
6066 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006067
6068 intel_init_clock_gating(dev);
6069
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006070 /* Just disable it once at startup */
6071 i915_disable_vga(dev);
6072
Jesse Barnes7648fa92010-05-20 14:28:11 -07006073 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006074 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006075 intel_init_emon(dev);
6076 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006077
Jesse Barnes652c3932009-08-17 13:31:43 -07006078 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6079 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6080 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006081
6082 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006083}
6084
6085void intel_modeset_cleanup(struct drm_device *dev)
6086{
Jesse Barnes652c3932009-08-17 13:31:43 -07006087 struct drm_i915_private *dev_priv = dev->dev_private;
6088 struct drm_crtc *crtc;
6089 struct intel_crtc *intel_crtc;
6090
6091 mutex_lock(&dev->struct_mutex);
6092
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006093 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006094 intel_fbdev_fini(dev);
6095
Jesse Barnes652c3932009-08-17 13:31:43 -07006096 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6097 /* Skip inactive CRTCs */
6098 if (!crtc->fb)
6099 continue;
6100
6101 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006102 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006103 }
6104
Jesse Barnese70236a2009-09-21 10:42:27 -07006105 if (dev_priv->display.disable_fbc)
6106 dev_priv->display.disable_fbc(dev);
6107
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006108 if (dev_priv->renderctx) {
6109 struct drm_i915_gem_object *obj_priv;
6110
6111 obj_priv = to_intel_bo(dev_priv->renderctx);
6112 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6113 I915_READ(CCID);
6114 i915_gem_object_unpin(dev_priv->renderctx);
6115 drm_gem_object_unreference(dev_priv->renderctx);
6116 }
6117
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006118 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006119 struct drm_i915_gem_object *obj_priv;
6120
Daniel Vetter23010e42010-03-08 13:35:02 +01006121 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006122 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6123 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006124 i915_gem_object_unpin(dev_priv->pwrctx);
6125 drm_gem_object_unreference(dev_priv->pwrctx);
6126 }
6127
Jesse Barnesf97108d2010-01-29 11:27:07 -08006128 if (IS_IRONLAKE_M(dev))
6129 ironlake_disable_drps(dev);
6130
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006131 mutex_unlock(&dev->struct_mutex);
6132
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006133 /* Disable the irq before mode object teardown, for the irq might
6134 * enqueue unpin/hotplug work. */
6135 drm_irq_uninstall(dev);
6136 cancel_work_sync(&dev_priv->hotplug_work);
6137
Daniel Vetter3dec0092010-08-20 21:40:52 +02006138 /* Shut off idle work before the crtcs get freed. */
6139 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6140 intel_crtc = to_intel_crtc(crtc);
6141 del_timer_sync(&intel_crtc->idle_timer);
6142 }
6143 del_timer_sync(&dev_priv->idle_timer);
6144 cancel_work_sync(&dev_priv->idle_work);
6145
Jesse Barnes79e53942008-11-07 14:24:08 -08006146 drm_mode_config_cleanup(dev);
6147}
6148
Dave Airlie28d52042009-09-21 14:33:58 +10006149/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006150 * Return which encoder is currently attached for connector.
6151 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006152struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006153{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006154 return &intel_attached_encoder(connector)->base;
6155}
Jesse Barnes79e53942008-11-07 14:24:08 -08006156
Chris Wilsondf0e9242010-09-09 16:20:55 +01006157void intel_connector_attach_encoder(struct intel_connector *connector,
6158 struct intel_encoder *encoder)
6159{
6160 connector->encoder = encoder;
6161 drm_mode_connector_attach_encoder(&connector->base,
6162 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006163}
Dave Airlie28d52042009-09-21 14:33:58 +10006164
6165/*
6166 * set vga decode state - true == enable VGA decode
6167 */
6168int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6169{
6170 struct drm_i915_private *dev_priv = dev->dev_private;
6171 u16 gmch_ctrl;
6172
6173 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6174 if (state)
6175 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6176 else
6177 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6178 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6179 return 0;
6180}