blob: f94b730540e240334e5fe631bd9f60997f0b2dbc [file] [log] [blame]
Sreedhara DS9a58a332010-04-26 18:13:05 +01001/*
2 * intel_scu_ipc.c: Driver for the Intel SCU IPC mechanism
3 *
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +02004 * (C) Copyright 2008-2010,2015 Intel Corporation
Sreedhara DS9a58a332010-04-26 18:13:05 +01005 * Author: Sreedhara DS (sreedhara.ds@intel.com)
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
Lucas De Marchic8440332011-03-17 17:18:22 -030012 * SCU running in ARC processor communicates with other entity running in IA
Sreedhara DS9a58a332010-04-26 18:13:05 +010013 * core through IPC mechanism which in turn messaging between IA core ad SCU.
14 * SCU has two IPC mechanism IPC-1 and IPC-2. IPC-1 is used between IA32 and
15 * SCU where IPC-2 is used between P-Unit and SCU. This driver delas with
16 * IPC-1 Driver provides an API for power control unit registers (e.g. MSIC)
17 * along with other APIs.
18 */
19#include <linux/delay.h>
20#include <linux/errno.h>
21#include <linux/init.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080022#include <linux/device.h>
Sreedhara DS9a58a332010-04-26 18:13:05 +010023#include <linux/pm.h>
24#include <linux/pci.h>
25#include <linux/interrupt.h>
Alan Cox209009b2010-09-13 15:55:05 +010026#include <linux/sfi.h>
Paul Gortmaker7c52d552011-05-27 12:33:10 -040027#include <linux/module.h>
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -070028#include <asm/intel-mid.h>
Sreedhara DS9a58a332010-04-26 18:13:05 +010029#include <asm/intel_scu_ipc.h>
30
31/* IPC defines the following message types */
32#define IPCMSG_WATCHDOG_TIMER 0xF8 /* Set Kernel Watchdog Threshold */
33#define IPCMSG_BATTERY 0xEF /* Coulomb Counter Accumulator */
34#define IPCMSG_FW_UPDATE 0xFE /* Firmware update */
35#define IPCMSG_PCNTRL 0xFF /* Power controller unit read/write */
36#define IPCMSG_FW_REVISION 0xF4 /* Get firmware revision */
37
38/* Command id associated with message IPCMSG_PCNTRL */
39#define IPC_CMD_PCNTRL_W 0 /* Register write */
40#define IPC_CMD_PCNTRL_R 1 /* Register read */
41#define IPC_CMD_PCNTRL_M 2 /* Register read-modify-write */
42
Sreedhara DS9a58a332010-04-26 18:13:05 +010043/*
44 * IPC register summary
45 *
Andy Shevchenko32d0e4a2015-01-21 21:38:11 +020046 * IPC register blocks are memory mapped at fixed address of PCI BAR 0.
Sreedhara DS9a58a332010-04-26 18:13:05 +010047 * To read or write information to the SCU, driver writes to IPC-1 memory
Andy Shevchenko32d0e4a2015-01-21 21:38:11 +020048 * mapped registers. The following is the IPC mechanism
Sreedhara DS9a58a332010-04-26 18:13:05 +010049 *
50 * 1. IA core cDMI interface claims this transaction and converts it to a
51 * Transaction Layer Packet (TLP) message which is sent across the cDMI.
52 *
53 * 2. South Complex cDMI block receives this message and writes it to
54 * the IPC-1 register block, causing an interrupt to the SCU
55 *
56 * 3. SCU firmware decodes this interrupt and IPC message and the appropriate
57 * message handler is called within firmware.
58 */
59
Arjan van de Ven51cd5252010-07-26 10:04:24 +010060#define IPC_WWBUF_SIZE 20 /* IPC Write buffer Size */
61#define IPC_RWBUF_SIZE 20 /* IPC Read buffer Size */
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -080062#define IPC_IOC 0x100 /* IPC command register IOC bit */
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080063
David Cohenb4b0b4a2013-12-02 16:20:01 -080064#define PCI_DEVICE_ID_LINCROFT 0x082a
65#define PCI_DEVICE_ID_PENWELL 0x080e
66#define PCI_DEVICE_ID_CLOVERVIEW 0x08ea
67#define PCI_DEVICE_ID_TANGIER 0x11a0
68
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +020069/* intel scu ipc driver data */
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080070struct intel_scu_ipc_pdata_t {
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080071 u32 i2c_base;
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080072 u32 i2c_len;
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -080073 u8 irq_mode;
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080074};
75
David Cohen694e5232013-12-02 16:20:00 -080076static struct intel_scu_ipc_pdata_t intel_scu_ipc_lincroft_pdata = {
David Cohen694e5232013-12-02 16:20:00 -080077 .i2c_base = 0xff12b000,
David Cohen694e5232013-12-02 16:20:00 -080078 .i2c_len = 0x10,
79 .irq_mode = 0,
80};
81
82/* Penwell and Cloverview */
83static struct intel_scu_ipc_pdata_t intel_scu_ipc_penwell_pdata = {
David Cohen694e5232013-12-02 16:20:00 -080084 .i2c_base = 0xff12b000,
David Cohen694e5232013-12-02 16:20:00 -080085 .i2c_len = 0x10,
86 .irq_mode = 1,
87};
88
89static struct intel_scu_ipc_pdata_t intel_scu_ipc_tangier_pdata = {
David Cohen694e5232013-12-02 16:20:00 -080090 .i2c_base = 0xff00d000,
David Cohen694e5232013-12-02 16:20:00 -080091 .i2c_len = 0x10,
92 .irq_mode = 0,
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -080093};
Sreedhara DS9a58a332010-04-26 18:13:05 +010094
Sreedhara DS9a58a332010-04-26 18:13:05 +010095struct intel_scu_ipc_dev {
Andy Shevchenko20903162015-10-12 14:19:46 +030096 struct device *dev;
Sreedhara DS9a58a332010-04-26 18:13:05 +010097 void __iomem *ipc_base;
98 void __iomem *i2c_base;
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -080099 struct completion cmd_complete;
100 u8 irq_mode;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100101};
102
103static struct intel_scu_ipc_dev ipcdev; /* Only one for now */
104
Sreedhara DS9a58a332010-04-26 18:13:05 +0100105/*
106 * IPC Read Buffer (Read Only):
107 * 16 byte buffer for receiving data from SCU, if IPC command
108 * processing results in response data
109 */
110#define IPC_READ_BUFFER 0x90
111
112#define IPC_I2C_CNTRL_ADDR 0
113#define I2C_DATA_ADDR 0x04
114
115static DEFINE_MUTEX(ipclock); /* lock used to prevent multiple call to SCU */
116
117/*
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300118 * Send ipc command
Sreedhara DS9a58a332010-04-26 18:13:05 +0100119 * Command Register (Write Only):
120 * A write to this register results in an interrupt to the SCU core processor
121 * Format:
122 * |rfu2(8) | size(8) | command id(4) | rfu1(3) | ioc(1) | command(8)|
123 */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300124static inline void ipc_command(struct intel_scu_ipc_dev *scu, u32 cmd)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100125{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300126 if (scu->irq_mode) {
127 reinit_completion(&scu->cmd_complete);
128 writel(cmd | IPC_IOC, scu->ipc_base);
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800129 }
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300130 writel(cmd, scu->ipc_base);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100131}
132
133/*
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300134 * Write ipc data
Sreedhara DS9a58a332010-04-26 18:13:05 +0100135 * IPC Write Buffer (Write Only):
136 * 16-byte buffer for sending data associated with IPC command to
137 * SCU. Size of the data is specified in the IPC_COMMAND_REG register
138 */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300139static inline void ipc_data_writel(struct intel_scu_ipc_dev *scu, u32 data, u32 offset)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100140{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300141 writel(data, scu->ipc_base + 0x80 + offset);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100142}
143
144/*
Sreedhara DS9a58a332010-04-26 18:13:05 +0100145 * Status Register (Read Only):
146 * Driver will read this register to get the ready/busy status of the IPC
147 * block and error status of the IPC command that was just processed by SCU
148 * Format:
149 * |rfu3(8)|error code(8)|initiator id(8)|cmd id(4)|rfu1(2)|error(1)|busy(1)|
150 */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300151static inline u8 ipc_read_status(struct intel_scu_ipc_dev *scu)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100152{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300153 return __raw_readl(scu->ipc_base + 0x04);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100154}
155
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300156/* Read ipc byte data */
157static inline u8 ipc_data_readb(struct intel_scu_ipc_dev *scu, u32 offset)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100158{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300159 return readb(scu->ipc_base + IPC_READ_BUFFER + offset);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100160}
161
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300162/* Read ipc u32 data */
163static inline u32 ipc_data_readl(struct intel_scu_ipc_dev *scu, u32 offset)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100164{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300165 return readl(scu->ipc_base + IPC_READ_BUFFER + offset);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100166}
167
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +0200168/* Wait till scu status is busy */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300169static inline int busy_loop(struct intel_scu_ipc_dev *scu)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100170{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300171 u32 status = ipc_read_status(scu);
Andy Shevchenkof0295a32015-01-21 21:38:10 +0200172 u32 loop_count = 100000;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100173
Andy Shevchenkof0295a32015-01-21 21:38:10 +0200174 /* break if scu doesn't reset busy bit after huge retry */
175 while ((status & BIT(0)) && --loop_count) {
Sreedhara DS9a58a332010-04-26 18:13:05 +0100176 udelay(1); /* scu processing time is in few u secods */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300177 status = ipc_read_status(scu);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100178 }
Andy Shevchenkof0295a32015-01-21 21:38:10 +0200179
180 if (status & BIT(0)) {
Andy Shevchenko20903162015-10-12 14:19:46 +0300181 dev_err(scu->dev, "IPC timed out");
Andy Shevchenkof0295a32015-01-21 21:38:10 +0200182 return -ETIMEDOUT;
183 }
184
185 if (status & BIT(1))
Hong Liu77e01d62010-07-26 10:06:12 +0100186 return -EIO;
187
188 return 0;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100189}
190
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800191/* Wait till ipc ioc interrupt is received or timeout in 3 HZ */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300192static inline int ipc_wait_for_interrupt(struct intel_scu_ipc_dev *scu)
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800193{
194 int status;
195
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300196 if (!wait_for_completion_timeout(&scu->cmd_complete, 3 * HZ)) {
Andy Shevchenko20903162015-10-12 14:19:46 +0300197 dev_err(scu->dev, "IPC timed out\n");
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800198 return -ETIMEDOUT;
199 }
200
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300201 status = ipc_read_status(scu);
Andy Shevchenkof0295a32015-01-21 21:38:10 +0200202 if (status & BIT(1))
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800203 return -EIO;
204
205 return 0;
206}
207
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300208static int intel_scu_ipc_check_status(struct intel_scu_ipc_dev *scu)
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800209{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300210 return scu->irq_mode ? ipc_wait_for_interrupt(scu) : busy_loop(scu);
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800211}
212
Sreedhara DS9a58a332010-04-26 18:13:05 +0100213/* Read/Write power control(PMIC in Langwell, MSIC in PenWell) registers */
214static int pwr_reg_rdwr(u16 *addr, u8 *data, u32 count, u32 op, u32 id)
215{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300216 struct intel_scu_ipc_dev *scu = &ipcdev;
Alan Cox47073752012-03-05 15:01:02 -0800217 int nc;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100218 u32 offset = 0;
Axel Linecb56462011-01-25 14:12:12 +0000219 int err;
Christophe JAILLET8642d7f2015-07-13 16:44:54 +0200220 u8 cbuf[IPC_WWBUF_SIZE];
Sreedhara DS9a58a332010-04-26 18:13:05 +0100221 u32 *wbuf = (u32 *)&cbuf;
222
Arjan van de Vened6f2b42010-07-26 10:04:37 +0100223 memset(cbuf, 0, sizeof(cbuf));
224
Christophe JAILLET8642d7f2015-07-13 16:44:54 +0200225 mutex_lock(&ipclock);
226
Andy Shevchenko20903162015-10-12 14:19:46 +0300227 if (scu->dev == NULL) {
Sreedhara DS9a58a332010-04-26 18:13:05 +0100228 mutex_unlock(&ipclock);
229 return -ENODEV;
230 }
231
Alan Cox47073752012-03-05 15:01:02 -0800232 for (nc = 0; nc < count; nc++, offset += 2) {
233 cbuf[offset] = addr[nc];
234 cbuf[offset + 1] = addr[nc] >> 8;
235 }
Sreedhara DSe3359fd2010-07-26 10:02:46 +0100236
Alan Cox47073752012-03-05 15:01:02 -0800237 if (id == IPC_CMD_PCNTRL_R) {
238 for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300239 ipc_data_writel(scu, wbuf[nc], offset);
240 ipc_command(scu, (count * 2) << 16 | id << 12 | 0 << 8 | op);
Alan Cox47073752012-03-05 15:01:02 -0800241 } else if (id == IPC_CMD_PCNTRL_W) {
242 for (nc = 0; nc < count; nc++, offset += 1)
243 cbuf[offset] = data[nc];
244 for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300245 ipc_data_writel(scu, wbuf[nc], offset);
246 ipc_command(scu, (count * 3) << 16 | id << 12 | 0 << 8 | op);
Alan Cox47073752012-03-05 15:01:02 -0800247 } else if (id == IPC_CMD_PCNTRL_M) {
248 cbuf[offset] = data[0];
249 cbuf[offset + 1] = data[1];
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300250 ipc_data_writel(scu, wbuf[0], 0); /* Write wbuff */
251 ipc_command(scu, 4 << 16 | id << 12 | 0 << 8 | op);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100252 }
253
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300254 err = intel_scu_ipc_check_status(scu);
Kuppuswamy Sathyanarayananc7094d12013-11-14 14:15:06 -0800255 if (!err && id == IPC_CMD_PCNTRL_R) { /* Read rbuf */
Sreedhara DS9a58a332010-04-26 18:13:05 +0100256 /* Workaround: values are read as 0 without memcpy_fromio */
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300257 memcpy_fromio(cbuf, scu->ipc_base + 0x90, 16);
Alan Cox47073752012-03-05 15:01:02 -0800258 for (nc = 0; nc < count; nc++)
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300259 data[nc] = ipc_data_readb(scu, nc);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100260 }
261 mutex_unlock(&ipclock);
262 return err;
263}
264
265/**
266 * intel_scu_ipc_ioread8 - read a word via the SCU
267 * @addr: register on SCU
268 * @data: return pointer for read byte
269 *
270 * Read a single register. Returns 0 on success or an error code. All
271 * locking between SCU accesses is handled for the caller.
272 *
273 * This function may sleep.
274 */
275int intel_scu_ipc_ioread8(u16 addr, u8 *data)
276{
277 return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
278}
279EXPORT_SYMBOL(intel_scu_ipc_ioread8);
280
281/**
282 * intel_scu_ipc_ioread16 - read a word via the SCU
283 * @addr: register on SCU
284 * @data: return pointer for read word
285 *
286 * Read a register pair. Returns 0 on success or an error code. All
287 * locking between SCU accesses is handled for the caller.
288 *
289 * This function may sleep.
290 */
291int intel_scu_ipc_ioread16(u16 addr, u16 *data)
292{
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +0200293 u16 x[2] = {addr, addr + 1};
Sreedhara DS9a58a332010-04-26 18:13:05 +0100294 return pwr_reg_rdwr(x, (u8 *)data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
295}
296EXPORT_SYMBOL(intel_scu_ipc_ioread16);
297
298/**
299 * intel_scu_ipc_ioread32 - read a dword via the SCU
300 * @addr: register on SCU
301 * @data: return pointer for read dword
302 *
303 * Read four registers. Returns 0 on success or an error code. All
304 * locking between SCU accesses is handled for the caller.
305 *
306 * This function may sleep.
307 */
308int intel_scu_ipc_ioread32(u16 addr, u32 *data)
309{
310 u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
311 return pwr_reg_rdwr(x, (u8 *)data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
312}
313EXPORT_SYMBOL(intel_scu_ipc_ioread32);
314
315/**
316 * intel_scu_ipc_iowrite8 - write a byte via the SCU
317 * @addr: register on SCU
318 * @data: byte to write
319 *
320 * Write a single register. Returns 0 on success or an error code. All
321 * locking between SCU accesses is handled for the caller.
322 *
323 * This function may sleep.
324 */
325int intel_scu_ipc_iowrite8(u16 addr, u8 data)
326{
327 return pwr_reg_rdwr(&addr, &data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
328}
329EXPORT_SYMBOL(intel_scu_ipc_iowrite8);
330
331/**
332 * intel_scu_ipc_iowrite16 - write a word via the SCU
333 * @addr: register on SCU
334 * @data: word to write
335 *
336 * Write two registers. Returns 0 on success or an error code. All
337 * locking between SCU accesses is handled for the caller.
338 *
339 * This function may sleep.
340 */
341int intel_scu_ipc_iowrite16(u16 addr, u16 data)
342{
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +0200343 u16 x[2] = {addr, addr + 1};
Sreedhara DS9a58a332010-04-26 18:13:05 +0100344 return pwr_reg_rdwr(x, (u8 *)&data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
345}
346EXPORT_SYMBOL(intel_scu_ipc_iowrite16);
347
348/**
349 * intel_scu_ipc_iowrite32 - write a dword via the SCU
350 * @addr: register on SCU
351 * @data: dword to write
352 *
353 * Write four registers. Returns 0 on success or an error code. All
354 * locking between SCU accesses is handled for the caller.
355 *
356 * This function may sleep.
357 */
358int intel_scu_ipc_iowrite32(u16 addr, u32 data)
359{
360 u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
361 return pwr_reg_rdwr(x, (u8 *)&data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
362}
363EXPORT_SYMBOL(intel_scu_ipc_iowrite32);
364
365/**
366 * intel_scu_ipc_readvv - read a set of registers
367 * @addr: register list
368 * @data: bytes to return
369 * @len: length of array
370 *
371 * Read registers. Returns 0 on success or an error code. All
372 * locking between SCU accesses is handled for the caller.
373 *
374 * The largest array length permitted by the hardware is 5 items.
375 *
376 * This function may sleep.
377 */
378int intel_scu_ipc_readv(u16 *addr, u8 *data, int len)
379{
380 return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
381}
382EXPORT_SYMBOL(intel_scu_ipc_readv);
383
384/**
385 * intel_scu_ipc_writev - write a set of registers
386 * @addr: register list
387 * @data: bytes to write
388 * @len: length of array
389 *
390 * Write registers. Returns 0 on success or an error code. All
391 * locking between SCU accesses is handled for the caller.
392 *
393 * The largest array length permitted by the hardware is 5 items.
394 *
395 * This function may sleep.
396 *
397 */
398int intel_scu_ipc_writev(u16 *addr, u8 *data, int len)
399{
400 return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
401}
402EXPORT_SYMBOL(intel_scu_ipc_writev);
403
Sreedhara DS9a58a332010-04-26 18:13:05 +0100404/**
405 * intel_scu_ipc_update_register - r/m/w a register
406 * @addr: register address
407 * @bits: bits to update
408 * @mask: mask of bits to update
409 *
410 * Read-modify-write power control unit register. The first data argument
411 * must be register value and second is mask value
412 * mask is a bitmap that indicates which bits to update.
413 * 0 = masked. Don't modify this bit, 1 = modify this bit.
414 * returns 0 on success or an error code.
415 *
416 * This function may sleep. Locking between SCU accesses is handled
417 * for the caller.
418 */
419int intel_scu_ipc_update_register(u16 addr, u8 bits, u8 mask)
420{
421 u8 data[2] = { bits, mask };
422 return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_M);
423}
424EXPORT_SYMBOL(intel_scu_ipc_update_register);
425
426/**
Sreedhara DS9a58a332010-04-26 18:13:05 +0100427 * intel_scu_ipc_simple_command - send a simple command
428 * @cmd: command
429 * @sub: sub type
430 *
431 * Issue a simple command to the SCU. Do not use this interface if
432 * you must then access data as any data values may be overwritten
433 * by another SCU access by the time this function returns.
434 *
435 * This function may sleep. Locking for SCU accesses is handled for
436 * the caller.
437 */
438int intel_scu_ipc_simple_command(int cmd, int sub)
439{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300440 struct intel_scu_ipc_dev *scu = &ipcdev;
Axel Linecb56462011-01-25 14:12:12 +0000441 int err;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100442
443 mutex_lock(&ipclock);
Andy Shevchenko20903162015-10-12 14:19:46 +0300444 if (scu->dev == NULL) {
Sreedhara DS9a58a332010-04-26 18:13:05 +0100445 mutex_unlock(&ipclock);
446 return -ENODEV;
447 }
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300448 ipc_command(scu, sub << 12 | cmd);
449 err = intel_scu_ipc_check_status(scu);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100450 mutex_unlock(&ipclock);
451 return err;
452}
453EXPORT_SYMBOL(intel_scu_ipc_simple_command);
454
455/**
456 * intel_scu_ipc_command - command with data
457 * @cmd: command
458 * @sub: sub type
459 * @in: input data
Sreedhara DSb4fd4f82010-07-19 09:37:42 +0100460 * @inlen: input length in dwords
Sreedhara DS9a58a332010-04-26 18:13:05 +0100461 * @out: output data
Sreedhara DSb4fd4f82010-07-19 09:37:42 +0100462 * @outlein: output length in dwords
Sreedhara DS9a58a332010-04-26 18:13:05 +0100463 *
464 * Issue a command to the SCU which involves data transfers. Do the
465 * data copies under the lock but leave it for the caller to interpret
466 */
Sreedhara DS9a58a332010-04-26 18:13:05 +0100467int intel_scu_ipc_command(int cmd, int sub, u32 *in, int inlen,
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +0200468 u32 *out, int outlen)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100469{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300470 struct intel_scu_ipc_dev *scu = &ipcdev;
Axel Linecb56462011-01-25 14:12:12 +0000471 int i, err;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100472
473 mutex_lock(&ipclock);
Andy Shevchenko20903162015-10-12 14:19:46 +0300474 if (scu->dev == NULL) {
Sreedhara DS9a58a332010-04-26 18:13:05 +0100475 mutex_unlock(&ipclock);
476 return -ENODEV;
477 }
478
479 for (i = 0; i < inlen; i++)
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300480 ipc_data_writel(scu, *in++, 4 * i);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100481
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300482 ipc_command(scu, (inlen << 16) | (sub << 12) | cmd);
483 err = intel_scu_ipc_check_status(scu);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100484
Kuppuswamy Sathyanarayananc7094d12013-11-14 14:15:06 -0800485 if (!err) {
486 for (i = 0; i < outlen; i++)
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300487 *out++ = ipc_data_readl(scu, 4 * i);
Kuppuswamy Sathyanarayananc7094d12013-11-14 14:15:06 -0800488 }
Sreedhara DS9a58a332010-04-26 18:13:05 +0100489
490 mutex_unlock(&ipclock);
491 return err;
492}
493EXPORT_SYMBOL(intel_scu_ipc_command);
494
Andy Shevchenko7c2e3c72015-01-21 21:38:09 +0200495/* I2C commands */
Sreedhara DS9a58a332010-04-26 18:13:05 +0100496#define IPC_I2C_WRITE 1 /* I2C Write command */
497#define IPC_I2C_READ 2 /* I2C Read command */
498
499/**
500 * intel_scu_ipc_i2c_cntrl - I2C read/write operations
501 * @addr: I2C address + command bits
502 * @data: data to read/write
503 *
504 * Perform an an I2C read/write operation via the SCU. All locking is
505 * handled for the caller. This function may sleep.
506 *
507 * Returns an error code or 0 on success.
508 *
509 * This has to be in the IPC driver for the locking.
510 */
511int intel_scu_ipc_i2c_cntrl(u32 addr, u32 *data)
512{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300513 struct intel_scu_ipc_dev *scu = &ipcdev;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100514 u32 cmd = 0;
515
516 mutex_lock(&ipclock);
Andy Shevchenko20903162015-10-12 14:19:46 +0300517 if (scu->dev == NULL) {
Sreedhara DSb4fd4f82010-07-19 09:37:42 +0100518 mutex_unlock(&ipclock);
519 return -ENODEV;
520 }
Sreedhara DS9a58a332010-04-26 18:13:05 +0100521 cmd = (addr >> 24) & 0xFF;
522 if (cmd == IPC_I2C_READ) {
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300523 writel(addr, scu->i2c_base + IPC_I2C_CNTRL_ADDR);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100524 /* Write not getting updated without delay */
525 mdelay(1);
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300526 *data = readl(scu->i2c_base + I2C_DATA_ADDR);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100527 } else if (cmd == IPC_I2C_WRITE) {
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300528 writel(*data, scu->i2c_base + I2C_DATA_ADDR);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100529 mdelay(1);
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300530 writel(addr, scu->i2c_base + IPC_I2C_CNTRL_ADDR);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100531 } else {
Andy Shevchenko20903162015-10-12 14:19:46 +0300532 dev_err(scu->dev,
Sreedhara DS9a58a332010-04-26 18:13:05 +0100533 "intel_scu_ipc: I2C INVALID_CMD = 0x%x\n", cmd);
534
535 mutex_unlock(&ipclock);
Sreedhara DS5369c02d2010-10-22 15:43:55 +0100536 return -EIO;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100537 }
538 mutex_unlock(&ipclock);
539 return 0;
540}
541EXPORT_SYMBOL(intel_scu_ipc_i2c_cntrl);
542
Sreedhara DS9a58a332010-04-26 18:13:05 +0100543/*
544 * Interrupt handler gets called when ioc bit of IPC_COMMAND_REG set to 1
545 * When ioc bit is set to 1, caller api must wait for interrupt handler called
546 * which in turn unlocks the caller api. Currently this is not used
547 *
548 * This is edge triggered so we need take no action to clear anything
549 */
550static irqreturn_t ioc(int irq, void *dev_id)
551{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300552 struct intel_scu_ipc_dev *scu = dev_id;
553
554 if (scu->irq_mode)
555 complete(&scu->cmd_complete);
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800556
Sreedhara DS9a58a332010-04-26 18:13:05 +0100557 return IRQ_HANDLED;
558}
559
560/**
561 * ipc_probe - probe an Intel SCU IPC
Andy Shevchenko20903162015-10-12 14:19:46 +0300562 * @pdev: the PCI device matching
Sreedhara DS9a58a332010-04-26 18:13:05 +0100563 * @id: entry in the match table
564 *
565 * Enable and install an intel SCU IPC. This appears in the PCI space
566 * but uses some hard coded addresses as well.
567 */
Andy Shevchenko20903162015-10-12 14:19:46 +0300568static int ipc_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100569{
Andy Shevchenko51c58f22015-10-12 14:19:47 +0300570 int platform; /* Platform type */
David Cohen694e5232013-12-02 16:20:00 -0800571 int err;
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300572 struct intel_scu_ipc_dev *scu = &ipcdev;
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -0800573 struct intel_scu_ipc_pdata_t *pdata;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100574
Andy Shevchenko51c58f22015-10-12 14:19:47 +0300575 platform = intel_mid_identify_cpu();
576 if (platform == 0)
577 return -ENODEV;
578
Andy Shevchenko20903162015-10-12 14:19:46 +0300579 if (scu->dev) /* We support only one SCU */
Sreedhara DS9a58a332010-04-26 18:13:05 +0100580 return -EBUSY;
581
David Cohen694e5232013-12-02 16:20:00 -0800582 pdata = (struct intel_scu_ipc_pdata_t *)id->driver_data;
Kuppuswamy Sathyanarayanane97a1c92013-11-14 14:15:04 -0800583
Andy Shevchenko20903162015-10-12 14:19:46 +0300584 scu->dev = &pdev->dev;
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300585 scu->irq_mode = pdata->irq_mode;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100586
Andy Shevchenko20903162015-10-12 14:19:46 +0300587 err = pcim_enable_device(pdev);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100588 if (err)
589 return err;
590
Andy Shevchenko20903162015-10-12 14:19:46 +0300591 err = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
Sreedhara DS9a58a332010-04-26 18:13:05 +0100592 if (err)
593 return err;
594
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300595 init_completion(&scu->cmd_complete);
Kuppuswamy Sathyanarayananed12f292013-11-15 16:21:54 -0800596
Andy Shevchenko20903162015-10-12 14:19:46 +0300597 err = devm_request_irq(&pdev->dev, pdev->irq, ioc, 0, "intel_scu_ipc",
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300598 scu);
Andy Shevchenkof63fbce2015-10-12 14:19:44 +0300599 if (err)
600 return err;
Sreedhara DS9a58a332010-04-26 18:13:05 +0100601
Andy Shevchenko20903162015-10-12 14:19:46 +0300602 scu->ipc_base = pcim_iomap_table(pdev)[0];
Sreedhara DS9a58a332010-04-26 18:13:05 +0100603
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300604 scu->i2c_base = ioremap_nocache(pdata->i2c_base, pdata->i2c_len);
605 if (!scu->i2c_base)
Sreedhara DS9a58a332010-04-26 18:13:05 +0100606 return -ENOMEM;
Feng Tang1da4b1c2010-11-09 11:22:58 +0000607
608 intel_scu_devices_create();
609
Andy Shevchenko20903162015-10-12 14:19:46 +0300610 pci_set_drvdata(pdev, scu);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100611 return 0;
612}
613
614/**
615 * ipc_remove - remove a bound IPC device
616 * @pdev: PCI device
617 *
618 * In practice the SCU is not removable but this function is also
619 * called for each device on a module unload or cleanup which is the
620 * path that will get used.
621 *
622 * Free up the mappings and release the PCI resources
623 */
624static void ipc_remove(struct pci_dev *pdev)
625{
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300626 struct intel_scu_ipc_dev *scu = pci_get_drvdata(pdev);
627
Andy Shevchenko9d1d4592015-10-12 14:19:48 +0300628 mutex_lock(&ipclock);
Andy Shevchenko20903162015-10-12 14:19:46 +0300629 scu->dev = NULL;
Andy Shevchenko9d1d4592015-10-12 14:19:48 +0300630 mutex_unlock(&ipclock);
631
Andy Shevchenkob0b3f5782015-10-12 14:19:45 +0300632 iounmap(scu->i2c_base);
Feng Tang1da4b1c2010-11-09 11:22:58 +0000633 intel_scu_devices_destroy();
Sreedhara DS9a58a332010-04-26 18:13:05 +0100634}
635
Benoit Taine9baa3c32014-08-08 15:56:03 +0200636static const struct pci_device_id pci_ids[] = {
David Cohen694e5232013-12-02 16:20:00 -0800637 {
David Cohenb4b0b4a2013-12-02 16:20:01 -0800638 PCI_VDEVICE(INTEL, PCI_DEVICE_ID_LINCROFT),
David Cohen694e5232013-12-02 16:20:00 -0800639 (kernel_ulong_t)&intel_scu_ipc_lincroft_pdata,
640 }, {
David Cohenb4b0b4a2013-12-02 16:20:01 -0800641 PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PENWELL),
David Cohen694e5232013-12-02 16:20:00 -0800642 (kernel_ulong_t)&intel_scu_ipc_penwell_pdata,
643 }, {
David Cohenb4b0b4a2013-12-02 16:20:01 -0800644 PCI_VDEVICE(INTEL, PCI_DEVICE_ID_CLOVERVIEW),
David Cohen694e5232013-12-02 16:20:00 -0800645 (kernel_ulong_t)&intel_scu_ipc_penwell_pdata,
646 }, {
David Cohenb4b0b4a2013-12-02 16:20:01 -0800647 PCI_VDEVICE(INTEL, PCI_DEVICE_ID_TANGIER),
David Cohen694e5232013-12-02 16:20:00 -0800648 (kernel_ulong_t)&intel_scu_ipc_tangier_pdata,
649 }, {
650 0,
651 }
Sreedhara DS9a58a332010-04-26 18:13:05 +0100652};
653MODULE_DEVICE_TABLE(pci, pci_ids);
654
655static struct pci_driver ipc_driver = {
656 .name = "intel_scu_ipc",
657 .id_table = pci_ids,
658 .probe = ipc_probe,
659 .remove = ipc_remove,
660};
661
Andy Shevchenko51c58f22015-10-12 14:19:47 +0300662module_pci_driver(ipc_driver);
Sreedhara DS9a58a332010-04-26 18:13:05 +0100663
664MODULE_AUTHOR("Sreedhara DS <sreedhara.ds@intel.com>");
665MODULE_DESCRIPTION("Intel SCU IPC driver");
666MODULE_LICENSE("GPL");