blob: 08b91c6ac70a125d1a1b214a7189c8c6af60b5ae [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02004/*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13#define I915_RING_FREE_SPACE 64
14
Zou Nan hai8187a2b2010-05-21 09:08:55 +080015struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020016 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080017 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000018 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080019};
20
Ben Widawskyb7287d82011-04-25 11:22:22 -070021#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080023
Ben Widawskyb7287d82011-04-25 11:22:22 -070024#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080026
Ben Widawskyb7287d82011-04-25 11:22:22 -070027#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080029
Ben Widawskyb7287d82011-04-25 11:22:22 -070030#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080032
Ben Widawskyb7287d82011-04-25 11:22:22 -070033#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020035
Jani Nikulaf2f4d822013-08-11 12:44:01 +030036enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030037 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030038 HANGCHECK_WAIT,
39 HANGCHECK_ACTIVE,
40 HANGCHECK_KICK,
41 HANGCHECK_HUNG,
42};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030043
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020044#define HANGCHECK_SCORE_RING_HUNG 31
45
Mika Kuoppala92cab732013-05-24 17:16:07 +030046struct intel_ring_hangcheck {
Chris Wilson6274f212013-06-10 11:20:21 +010047 bool deadlock;
Mika Kuoppala92cab732013-05-24 17:16:07 +030048 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030049 u32 acthd;
50 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030051 enum intel_ring_hangcheck_action action;
Mika Kuoppala92cab732013-05-24 17:16:07 +030052};
53
Zou Nan hai8187a2b2010-05-21 09:08:55 +080054struct intel_ring_buffer {
55 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010056 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +010057 RCS = 0x0,
58 VCS,
59 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -070060 VECS,
Chris Wilson92204342010-09-18 11:02:01 +010061 } id;
Ben Widawsky4a3dd192013-05-28 19:22:19 -070062#define I915_NUM_RINGS 4
Daniel Vetter333e9fe2010-08-02 16:24:01 +020063 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000064 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080065 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000066 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080067
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000068 u32 head;
69 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010070 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010071 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000072 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080073 struct intel_hw_status_page status_page;
74
Chris Wilsona71d8d92012-02-15 11:25:36 +000075 /** We track the position of the requests in the ring buffer, and
76 * when each is retired we increment last_retired_head as the GPU
77 * must have finished processing the request and so we know we
78 * can advance the ringbuffer up to that position.
79 *
80 * last_retired_head is set to -1 after the value is consumed so
81 * we can detect new retirements.
82 */
83 u32 last_retired_head;
84
Daniel Vetterc7113cc2013-07-04 23:35:29 +020085 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +020086 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsondb53a302011-02-03 11:57:46 +000087 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000089 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080091
Chris Wilson78501ea2010-10-27 12:18:21 +010092 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080093
Chris Wilson78501ea2010-10-27 12:18:21 +010094 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010095 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000096 int __must_check (*flush)(struct intel_ring_buffer *ring,
97 u32 invalidate_domains,
98 u32 flush_domains);
Chris Wilson9d7730912012-11-27 16:22:52 +000099 int (*add_request)(struct intel_ring_buffer *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100100 /* Some chipsets are not quite as coherent as advertised and need
101 * an expensive kick to force a true read of the up-to-date seqno.
102 * However, the up-to-date seqno is not always required and the last
103 * seen value is good enough. Note that the seqno will always be
104 * monotonic, even if not coherent.
105 */
106 u32 (*get_seqno)(struct intel_ring_buffer *ring,
107 bool lazy_coherency);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200108 void (*set_seqno)(struct intel_ring_buffer *ring,
109 u32 seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +0100110 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100111 u32 offset, u32 length,
112 unsigned flags);
113#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100114#define I915_DISPATCH_PINNED 0x2
Zou Nan hai8d192152010-11-02 16:31:01 +0800115 void (*cleanup)(struct intel_ring_buffer *ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700116 int (*sync_to)(struct intel_ring_buffer *ring,
117 struct intel_ring_buffer *to,
118 u32 seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700119
Ben Widawsky55861812013-05-28 19:22:17 -0700120 /* our mbox written by others */
121 u32 semaphore_register[I915_NUM_RINGS];
Ben Widawskyad776f82013-05-28 19:22:18 -0700122 /* mboxes this ring signals to */
123 u32 signal_mbox[I915_NUM_RINGS];
124
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800125 /**
126 * List of objects currently involved in rendering from the
127 * ringbuffer.
128 *
129 * Includes buffers having the contents of their GPU caches
130 * flushed, not necessarily primitives. last_rendering_seqno
131 * represents when the rendering involved will be completed.
132 *
133 * A reference is held on the buffer while on this list.
134 */
135 struct list_head active_list;
136
137 /**
138 * List of breadcrumbs associated with GPU requests currently
139 * outstanding.
140 */
141 struct list_head request_list;
142
Chris Wilsona56ba562010-09-28 10:07:56 +0100143 /**
144 * Do we have some not yet emitted requests outstanding?
145 */
Chris Wilson3c0e2342013-09-04 10:45:52 +0100146 struct drm_i915_gem_request *preallocated_lazy_request;
Chris Wilson18235212013-09-04 10:45:51 +0100147 u32 outstanding_lazy_seqno;
Daniel Vettercc889e02012-06-13 20:45:19 +0200148 bool gpu_caches_dirty;
Chris Wilsonc65355b2013-06-06 16:53:41 -0300149 bool fbc_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100150
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800151 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800152
Ben Widawsky12b02862012-06-04 14:42:50 -0700153 /**
154 * Do an explicit TLB flush before MI_SET_CONTEXT
155 */
156 bool itlb_before_ctx_switch;
Ben Widawsky40521052012-06-04 14:42:43 -0700157 struct i915_hw_context *default_context;
Chris Wilson112522f2013-05-02 16:48:07 +0300158 struct i915_hw_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700159
Mika Kuoppala92cab732013-05-24 17:16:07 +0300160 struct intel_ring_hangcheck hangcheck;
161
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100162 struct {
163 struct drm_i915_gem_object *obj;
164 u32 gtt_offset;
165 volatile u32 *cpu_page;
166 } scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800167};
168
Chris Wilsonb4519512012-05-11 14:29:30 +0100169static inline bool
170intel_ring_initialized(struct intel_ring_buffer *ring)
171{
172 return ring->obj != NULL;
173}
174
Daniel Vetter96154f22011-12-14 13:57:00 +0100175static inline unsigned
176intel_ring_flag(struct intel_ring_buffer *ring)
177{
178 return 1 << ring->id;
179}
180
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800181static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000182intel_ring_sync_index(struct intel_ring_buffer *ring,
183 struct intel_ring_buffer *other)
184{
185 int idx;
186
187 /*
188 * cs -> 0 = vcs, 1 = bcs
189 * vcs -> 0 = bcs, 1 = cs,
190 * bcs -> 0 = cs, 1 = vcs.
191 */
192
193 idx = (other - ring) - 1;
194 if (idx < 0)
195 idx += I915_NUM_RINGS;
196
197 return idx;
198}
199
200static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800201intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100202 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800203{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200204 /* Ensure that the compiler doesn't optimize away the load. */
205 barrier();
206 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800207}
208
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200209static inline void
210intel_write_status_page(struct intel_ring_buffer *ring,
211 int reg, u32 value)
212{
213 ring->status_page.page_addr[reg] = value;
214}
215
Chris Wilson311bd682011-01-13 19:06:50 +0000216/**
217 * Reads a dword out of the status page, which is written to from the command
218 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
219 * MI_STORE_DATA_IMM.
220 *
221 * The following dwords have a reserved meaning:
222 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
223 * 0x04: ring 0 head pointer
224 * 0x05: ring 1 head pointer (915-class)
225 * 0x06: ring 2 head pointer (915-class)
226 * 0x10-0x1b: Context status DWords (GM45)
227 * 0x1f: Last written status offset. (GM45)
228 *
229 * The area from dword 0x20 to 0x3ff is available for driver usage.
230 */
Chris Wilson311bd682011-01-13 19:06:50 +0000231#define I915_GEM_HWS_INDEX 0x20
Jesse Barnes9a289772012-10-26 09:42:42 -0700232#define I915_GEM_HWS_SCRATCH_INDEX 0x30
233#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000234
Chris Wilson78501ea2010-10-27 12:18:21 +0100235void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700236
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100237int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +0200238int __must_check intel_ring_cacheline_align(struct intel_ring_buffer *ring);
Chris Wilson78501ea2010-10-27 12:18:21 +0100239static inline void intel_ring_emit(struct intel_ring_buffer *ring,
240 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100241{
Chris Wilson78501ea2010-10-27 12:18:21 +0100242 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100243 ring->tail += 4;
244}
Chris Wilson09246732013-08-10 22:16:32 +0100245static inline void intel_ring_advance(struct intel_ring_buffer *ring)
246{
247 ring->tail &= ring->size - 1;
248}
249void __intel_ring_advance(struct intel_ring_buffer *ring);
250
Chris Wilson3e960502012-11-27 16:22:54 +0000251int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +0200252void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
Chris Wilsona7b97612012-07-20 12:41:08 +0100253int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
254int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800256int intel_init_render_ring_buffer(struct drm_device *dev);
257int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100258int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700259int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800260
Chris Wilson78501ea2010-10-27 12:18:21 +0100261u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
262void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200263
Chris Wilsona71d8d92012-02-15 11:25:36 +0000264static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
265{
266 return ring->tail;
267}
268
Chris Wilson9d7730912012-11-27 16:22:52 +0000269static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
270{
Chris Wilson18235212013-09-04 10:45:51 +0100271 BUG_ON(ring->outstanding_lazy_seqno == 0);
272 return ring->outstanding_lazy_seqno;
Chris Wilson9d7730912012-11-27 16:22:52 +0000273}
274
Chris Wilsondb53a302011-02-03 11:57:46 +0000275static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
276{
277 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
278 ring->trace_irq_seqno = seqno;
279}
280
Chris Wilsone8616b62011-01-20 09:57:11 +0000281/* DRI warts */
282int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
283
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800284#endif /* _INTEL_RINGBUFFER_H_ */