blob: 0de0e4127d6600743d7a8d453b4fd1278939e428 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010012 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
David Daney95affdd2009-05-20 11:40:59 -070023#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/string.h>
28#include <linux/init.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010032#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000033
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010034static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070035{
36 /* XXX: We should probe for the presence of this bug, but we don't. */
37 return 0;
38}
39
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010040static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041{
42 /* XXX: We should probe for the presence of this bug, but we don't. */
43 return 0;
44}
45
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010046static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047{
48 return BCM1250_M3_WAR;
49}
50
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010051static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
53 return R10000_LLSC_WAR;
54}
55
56/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010057 * Found by experiment: At least some revisions of the 4kc throw under
58 * some circumstances a machine check exception, triggered by invalid
59 * values in the index register. Delaying the tlbp instruction until
60 * after the next branch, plus adding an additional nop in front of
61 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
62 * why; it's not an issue caused by the core RTL.
63 *
64 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000065static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010066{
67 return (current_cpu_data.processor_id & 0xffff00) ==
68 (PRID_COMP_MIPS | PRID_IMP_4KC);
69}
70
Thiemo Seufere30ec452008-01-28 20:05:38 +000071/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000073 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 label_leave,
75 label_vmalloc,
76 label_vmalloc_done,
77 label_tlbw_hazard,
78 label_split,
David Daney6dd93442010-02-10 15:12:47 -080079 label_tlbl_goaround1,
80 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 label_nopage_tlbl,
82 label_nopage_tlbs,
83 label_nopage_tlbm,
84 label_smp_pgtable_change,
85 label_r3000_write_probe_fail,
David Daneyfd062c82009-05-27 17:47:44 -070086#ifdef CONFIG_HUGETLB_PAGE
87 label_tlb_huge_update,
88#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070089};
90
Thiemo Seufere30ec452008-01-28 20:05:38 +000091UASM_L_LA(_second_part)
92UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +000093UASM_L_LA(_vmalloc)
94UASM_L_LA(_vmalloc_done)
95UASM_L_LA(_tlbw_hazard)
96UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -080097UASM_L_LA(_tlbl_goaround1)
98UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +000099UASM_L_LA(_nopage_tlbl)
100UASM_L_LA(_nopage_tlbs)
101UASM_L_LA(_nopage_tlbm)
102UASM_L_LA(_smp_pgtable_change)
103UASM_L_LA(_r3000_write_probe_fail)
David Daneyfd062c82009-05-27 17:47:44 -0700104#ifdef CONFIG_HUGETLB_PAGE
105UASM_L_LA(_tlb_huge_update)
106#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900107
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200108/*
109 * For debug purposes.
110 */
111static inline void dump_handler(const u32 *handler, int count)
112{
113 int i;
114
115 pr_debug("\t.set push\n");
116 pr_debug("\t.set noreorder\n");
117
118 for (i = 0; i < count; i++)
119 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
120
121 pr_debug("\t.set pop\n");
122}
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124/* The only general purpose registers allowed in TLB handlers. */
125#define K0 26
126#define K1 27
127
128/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100129#define C0_INDEX 0, 0
130#define C0_ENTRYLO0 2, 0
131#define C0_TCBIND 2, 2
132#define C0_ENTRYLO1 3, 0
133#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700134#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100135#define C0_BADVADDR 8, 0
136#define C0_ENTRYHI 10, 0
137#define C0_EPC 14, 0
138#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Ralf Baechle875d43e2005-09-03 15:56:16 -0700140#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000141# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000143# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#endif
145
146/* The worst case length of the handler is around 18 instructions for
147 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
148 * Maximum space available is 32 instructions for R3000 and 64
149 * instructions for R4000.
150 *
151 * We deliberately chose a buffer size of 128, so we won't scribble
152 * over anything important on overflow before we panic.
153 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000154static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000157static struct uasm_label labels[128] __cpuinitdata;
158static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
David Daney826222842009-10-14 12:16:56 -0700160#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
161/*
162 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
163 * we cannot do r3000 under these circumstances.
164 */
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/*
167 * The R3000 TLB handler is simple.
168 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000169static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
171 long pgdc = (long)pgd_current;
172 u32 *p;
173
174 memset(tlb_handler, 0, sizeof(tlb_handler));
175 p = tlb_handler;
176
Thiemo Seufere30ec452008-01-28 20:05:38 +0000177 uasm_i_mfc0(&p, K0, C0_BADVADDR);
178 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
179 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
180 uasm_i_srl(&p, K0, K0, 22); /* load delay */
181 uasm_i_sll(&p, K0, K0, 2);
182 uasm_i_addu(&p, K1, K1, K0);
183 uasm_i_mfc0(&p, K0, C0_CONTEXT);
184 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
185 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
186 uasm_i_addu(&p, K1, K1, K0);
187 uasm_i_lw(&p, K0, 0, K1);
188 uasm_i_nop(&p); /* load delay */
189 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
190 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
191 uasm_i_tlbwr(&p); /* cp0 delay */
192 uasm_i_jr(&p, K1);
193 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 if (p > tlb_handler + 32)
196 panic("TLB refill handler space exceeded");
197
Thiemo Seufere30ec452008-01-28 20:05:38 +0000198 pr_debug("Wrote TLB refill handler (%u instructions).\n",
199 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Ralf Baechle91b05e62006-03-29 18:53:00 +0100201 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200202
203 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
David Daney826222842009-10-14 12:16:56 -0700205#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207/*
208 * The R4000 TLB handler is much more complicated. We have two
209 * consecutive handler areas with 32 instructions space each.
210 * Since they aren't used at the same time, we can overflow in the
211 * other one.To keep things simple, we first assume linear space,
212 * then we relocate it to the final handler layout as needed.
213 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000214static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/*
217 * Hazards
218 *
219 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
220 * 2. A timing hazard exists for the TLBP instruction.
221 *
222 * stalling_instruction
223 * TLBP
224 *
225 * The JTLB is being read for the TLBP throughout the stall generated by the
226 * previous instruction. This is not really correct as the stalling instruction
227 * can modify the address used to access the JTLB. The failure symptom is that
228 * the TLBP instruction will use an address created for the stalling instruction
229 * and not the address held in C0_ENHI and thus report the wrong results.
230 *
231 * The software work-around is to not allow the instruction preceding the TLBP
232 * to stall - make it an NOP or some other instruction guaranteed not to stall.
233 *
234 * Errata 2 will not be fixed. This errata is also on the R5000.
235 *
236 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
237 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000238static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100240 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200241 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000242 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200243 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 case CPU_R5000:
245 case CPU_R5000A:
246 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000247 uasm_i_nop(p);
248 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 break;
250
251 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000252 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 break;
254 }
255}
256
257/*
258 * Write random or indexed TLB entry, and care about the hazards from
259 * the preceeding mtc0 and for the following eret.
260 */
261enum tlb_write_entry { tlb_random, tlb_indexed };
262
Ralf Baechle234fcd12008-03-08 09:56:28 +0000263static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000264 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 enum tlb_write_entry wmode)
266{
267 void(*tlbw)(u32 **) = NULL;
268
269 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000270 case tlb_random: tlbw = uasm_i_tlbwr; break;
271 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
273
Ralf Baechle161548b2008-01-29 10:14:54 +0000274 if (cpu_has_mips_r2) {
David Daney41f0e4d2009-05-12 12:41:53 -0700275 if (cpu_has_mips_r2_exec_hazard)
276 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000277 tlbw(p);
278 return;
279 }
280
Ralf Baechle10cc3522007-10-11 23:46:15 +0100281 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 case CPU_R4000PC:
283 case CPU_R4000SC:
284 case CPU_R4000MC:
285 case CPU_R4400PC:
286 case CPU_R4400SC:
287 case CPU_R4400MC:
288 /*
289 * This branch uses up a mtc0 hazard nop slot and saves
290 * two nops after the tlbw instruction.
291 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000292 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294 uasm_l_tlbw_hazard(l, *p);
295 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 case CPU_R4600:
299 case CPU_R4700:
300 case CPU_R5000:
301 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000302 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000303 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000304 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000305 break;
306
307 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 case CPU_5KC:
309 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000310 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000311 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 tlbw(p);
313 break;
314
315 case CPU_R10000:
316 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400317 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100319 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700321 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 case CPU_4KSC:
323 case CPU_20KC:
324 case CPU_25KF:
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200325 case CPU_BCM3302:
326 case CPU_BCM4710:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800327 case CPU_LOONGSON2:
Maxime Bizon0de663e2009-08-18 13:23:37 +0100328 case CPU_BCM6338:
329 case CPU_BCM6345:
330 case CPU_BCM6348:
331 case CPU_BCM6358:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900332 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100333 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000334 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100335 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 tlbw(p);
337 break;
338
339 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000340 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 /*
342 * This branch uses up a mtc0 hazard nop slot and saves
343 * a nop after the tlbw instruction.
344 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000345 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000347 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 break;
349
350 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000351 uasm_i_nop(p);
352 uasm_i_nop(p);
353 uasm_i_nop(p);
354 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 tlbw(p);
356 break;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 case CPU_RM9000:
359 /*
360 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
361 * use of the JTLB for instructions should not occur for 4
362 * cpu cycles and use for data translations should not occur
363 * for 3 cpu cycles.
364 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000365 uasm_i_ssnop(p);
366 uasm_i_ssnop(p);
367 uasm_i_ssnop(p);
368 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000370 uasm_i_ssnop(p);
371 uasm_i_ssnop(p);
372 uasm_i_ssnop(p);
373 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 break;
375
376 case CPU_VR4111:
377 case CPU_VR4121:
378 case CPU_VR4122:
379 case CPU_VR4181:
380 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000381 uasm_i_nop(p);
382 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000384 uasm_i_nop(p);
385 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 break;
387
388 case CPU_VR4131:
389 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000390 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000391 uasm_i_nop(p);
392 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 tlbw(p);
394 break;
395
396 default:
397 panic("No TLB refill handler yet (CPU type: %d)",
398 current_cpu_data.cputype);
399 break;
400 }
401}
402
David Daney6dd93442010-02-10 15:12:47 -0800403static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
404 unsigned int reg)
405{
406 if (kernel_uses_smartmips_rixi) {
407 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
408 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
409 } else {
410#ifdef CONFIG_64BIT_PHYS_ADDR
411 uasm_i_dsrl(p, reg, reg, ilog2(_PAGE_GLOBAL));
412#else
413 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
414#endif
415 }
416}
417
David Daneyfd062c82009-05-27 17:47:44 -0700418#ifdef CONFIG_HUGETLB_PAGE
David Daney6dd93442010-02-10 15:12:47 -0800419
420static __cpuinit void build_restore_pagemask(u32 **p,
421 struct uasm_reloc **r,
422 unsigned int tmp,
423 enum label_id lid)
424{
425 /* Reset default page size */
426 if (PM_DEFAULT_MASK >> 16) {
427 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
428 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
429 uasm_il_b(p, r, lid);
430 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
431 } else if (PM_DEFAULT_MASK) {
432 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
433 uasm_il_b(p, r, lid);
434 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
435 } else {
436 uasm_il_b(p, r, lid);
437 uasm_i_mtc0(p, 0, C0_PAGEMASK);
438 }
439}
440
David Daneyfd062c82009-05-27 17:47:44 -0700441static __cpuinit void build_huge_tlb_write_entry(u32 **p,
442 struct uasm_label **l,
443 struct uasm_reloc **r,
444 unsigned int tmp,
445 enum tlb_write_entry wmode)
446{
447 /* Set huge page tlb entry size */
448 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
449 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
450 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
451
452 build_tlb_write_entry(p, l, r, wmode);
453
David Daney6dd93442010-02-10 15:12:47 -0800454 build_restore_pagemask(p, r, tmp, label_leave);
David Daneyfd062c82009-05-27 17:47:44 -0700455}
456
457/*
458 * Check if Huge PTE is present, if so then jump to LABEL.
459 */
460static void __cpuinit
461build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
462 unsigned int pmd, int lid)
463{
464 UASM_i_LW(p, tmp, 0, pmd);
465 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
466 uasm_il_bnez(p, r, tmp, lid);
467}
468
469static __cpuinit void build_huge_update_entries(u32 **p,
470 unsigned int pte,
471 unsigned int tmp)
472{
473 int small_sequence;
474
475 /*
476 * A huge PTE describes an area the size of the
477 * configured huge page size. This is twice the
478 * of the large TLB entry size we intend to use.
479 * A TLB entry half the size of the configured
480 * huge page size is configured into entrylo0
481 * and entrylo1 to cover the contiguous huge PTE
482 * address space.
483 */
484 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
485
486 /* We can clobber tmp. It isn't used after this.*/
487 if (!small_sequence)
488 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
489
David Daney6dd93442010-02-10 15:12:47 -0800490 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800491 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700492 /* convert to entrylo1 */
493 if (small_sequence)
494 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
495 else
496 UASM_i_ADDU(p, pte, pte, tmp);
497
David Daney9b8c3892010-02-10 15:12:44 -0800498 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700499}
500
501static __cpuinit void build_huge_handler_tail(u32 **p,
502 struct uasm_reloc **r,
503 struct uasm_label **l,
504 unsigned int pte,
505 unsigned int ptr)
506{
507#ifdef CONFIG_SMP
508 UASM_i_SC(p, pte, 0, ptr);
509 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
510 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
511#else
512 UASM_i_SW(p, pte, 0, ptr);
513#endif
514 build_huge_update_entries(p, pte, ptr);
515 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
516}
517#endif /* CONFIG_HUGETLB_PAGE */
518
Ralf Baechle875d43e2005-09-03 15:56:16 -0700519#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520/*
521 * TMP and PTR are scratch.
522 * TMP will be clobbered, PTR will hold the pmd entry.
523 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000524static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000525build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 unsigned int tmp, unsigned int ptr)
527{
David Daney826222842009-10-14 12:16:56 -0700528#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700530#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 /*
532 * The vmalloc handling is not in the hotpath.
533 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000534 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535 uasm_il_bltz(p, r, tmp, label_vmalloc);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000536 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
David Daney826222842009-10-14 12:16:56 -0700538#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
539 /*
540 * &pgd << 11 stored in CONTEXT [23..63].
541 */
542 UASM_i_MFC0(p, ptr, C0_CONTEXT);
543 uasm_i_dins(p, ptr, 0, 0, 23); /* Clear lower 23 bits of context. */
544 uasm_i_ori(p, ptr, ptr, 0x540); /* 1 0 1 0 1 << 6 xkphys cached */
545 uasm_i_drotr(p, ptr, ptr, 11);
546#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100547# ifdef CONFIG_MIPS_MT_SMTC
548 /*
549 * SMTC uses TCBind value as "CPU" index
550 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000551 uasm_i_mfc0(p, ptr, C0_TCBIND);
552 uasm_i_dsrl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100553# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000555 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 * stored in CONTEXT.
557 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000558 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
559 uasm_i_dsrl(p, ptr, ptr, 23);
David Daney826222842009-10-14 12:16:56 -0700560# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000561 UASM_i_LA_mostly(p, tmp, pgdc);
562 uasm_i_daddu(p, ptr, ptr, tmp);
563 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
564 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000566 UASM_i_LA_mostly(p, ptr, pgdc);
567 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568#endif
569
Thiemo Seufere30ec452008-01-28 20:05:38 +0000570 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100571
572 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000573 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100574 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000575 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
Ralf Baechle242954b2006-10-24 02:29:01 +0100576
Thiemo Seufere30ec452008-01-28 20:05:38 +0000577 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
578 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800579#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000580 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
581 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
582 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
583 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
584 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800585#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586}
587
588/*
589 * BVADDR is the faulting address, PTR is scratch.
590 * PTR will hold the pgd for vmalloc.
591 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000592static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000593build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 unsigned int bvaddr, unsigned int ptr)
595{
596 long swpd = (long)swapper_pg_dir;
597
Thiemo Seufere30ec452008-01-28 20:05:38 +0000598 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Thiemo Seufere30ec452008-01-28 20:05:38 +0000600 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
601 uasm_il_b(p, r, label_vmalloc_done);
602 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000604 UASM_i_LA_mostly(p, ptr, swpd);
605 uasm_il_b(p, r, label_vmalloc_done);
606 if (uasm_in_compat_space_p(swpd))
607 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100608 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000609 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 }
611}
612
Ralf Baechle875d43e2005-09-03 15:56:16 -0700613#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615/*
616 * TMP and PTR are scratch.
617 * TMP will be clobbered, PTR will hold the pgd entry.
618 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000619static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
621{
622 long pgdc = (long)pgd_current;
623
624 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
625#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100626#ifdef CONFIG_MIPS_MT_SMTC
627 /*
628 * SMTC uses TCBind value as "CPU" index
629 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000630 uasm_i_mfc0(p, ptr, C0_TCBIND);
631 UASM_i_LA_mostly(p, tmp, pgdc);
632 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100633#else
634 /*
635 * smp_processor_id() << 3 is stored in CONTEXT.
636 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000637 uasm_i_mfc0(p, ptr, C0_CONTEXT);
638 UASM_i_LA_mostly(p, tmp, pgdc);
639 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100640#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000641 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000643 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000645 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
646 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
647 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
648 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
649 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650}
651
Ralf Baechle875d43e2005-09-03 15:56:16 -0700652#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Ralf Baechle234fcd12008-03-08 09:56:28 +0000654static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
Ralf Baechle242954b2006-10-24 02:29:01 +0100656 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
658
Ralf Baechle10cc3522007-10-11 23:46:15 +0100659 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 case CPU_VR41XX:
661 case CPU_VR4111:
662 case CPU_VR4121:
663 case CPU_VR4122:
664 case CPU_VR4131:
665 case CPU_VR4181:
666 case CPU_VR4181A:
667 case CPU_VR4133:
668 shift += 2;
669 break;
670
671 default:
672 break;
673 }
674
675 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000676 UASM_i_SRL(p, ctx, ctx, shift);
677 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678}
679
Ralf Baechle234fcd12008-03-08 09:56:28 +0000680static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
682 /*
683 * Bug workaround for the Nevada. It seems as if under certain
684 * circumstances the move from cp0_context might produce a
685 * bogus result when the mfc0 instruction and its consumer are
686 * in a different cacheline or a load instruction, probably any
687 * memory reference, is between them.
688 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100689 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000691 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 GET_CONTEXT(p, tmp); /* get context reg */
693 break;
694
695 default:
696 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000697 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 break;
699 }
700
701 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000702 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703}
704
Ralf Baechle234fcd12008-03-08 09:56:28 +0000705static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 unsigned int ptep)
707{
708 /*
709 * 64bit address support (36bit on a 32bit CPU) in a 32bit
710 * Kernel is a special case. Only a few CPUs use it.
711 */
712#ifdef CONFIG_64BIT_PHYS_ADDR
713 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000714 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
715 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
David Daney6dd93442010-02-10 15:12:47 -0800716 if (kernel_uses_smartmips_rixi) {
717 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
718 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
719 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
720 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
721 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
722 } else {
723 uasm_i_dsrl(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
724 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
725 uasm_i_dsrl(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
726 }
David Daney9b8c3892010-02-10 15:12:44 -0800727 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 } else {
729 int pte_off_even = sizeof(pte_t) / 2;
730 int pte_off_odd = pte_off_even + sizeof(pte_t);
731
732 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000733 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -0800734 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000735 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -0800736 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 }
738#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000739 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
740 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (r45k_bvahwbug())
742 build_tlb_probe_entry(p);
David Daney6dd93442010-02-10 15:12:47 -0800743 if (kernel_uses_smartmips_rixi) {
744 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
745 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
746 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
747 if (r4k_250MHZhwbug())
748 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
749 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
750 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
751 } else {
752 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
753 if (r4k_250MHZhwbug())
754 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
755 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
756 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
757 if (r45k_bvahwbug())
758 uasm_i_mfc0(p, tmp, C0_INDEX);
759 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -0800761 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
762 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763#endif
764}
765
David Daneye6f72d32009-05-20 11:40:58 -0700766/*
767 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
768 * because EXL == 0. If we wrap, we can also use the 32 instruction
769 * slots before the XTLB refill exception handler which belong to the
770 * unused TLB refill exception.
771 */
772#define MIPS64_REFILL_INSNS 32
773
Ralf Baechle234fcd12008-03-08 09:56:28 +0000774static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775{
776 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000777 struct uasm_label *l = labels;
778 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 u32 *f;
780 unsigned int final_len;
781
782 memset(tlb_handler, 0, sizeof(tlb_handler));
783 memset(labels, 0, sizeof(labels));
784 memset(relocs, 0, sizeof(relocs));
785 memset(final_handler, 0, sizeof(final_handler));
786
787 /*
788 * create the plain linear handler
789 */
790 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000791 UASM_i_MFC0(&p, K0, C0_BADVADDR);
792 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
793 uasm_i_xor(&p, K0, K0, K1);
794 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
795 uasm_il_bnez(&p, &r, K0, label_leave);
796 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 }
798
Ralf Baechle875d43e2005-09-03 15:56:16 -0700799#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
801#else
802 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
803#endif
804
David Daneyfd062c82009-05-27 17:47:44 -0700805#ifdef CONFIG_HUGETLB_PAGE
806 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
807#endif
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 build_get_ptep(&p, K0, K1);
810 build_update_entries(&p, K0, K1);
811 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000812 uasm_l_leave(&l, p);
813 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
David Daneyfd062c82009-05-27 17:47:44 -0700815#ifdef CONFIG_HUGETLB_PAGE
816 uasm_l_tlb_huge_update(&l, p);
817 UASM_i_LW(&p, K0, 0, K1);
818 build_huge_update_entries(&p, K0, K1);
819 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
820#endif
821
Ralf Baechle875d43e2005-09-03 15:56:16 -0700822#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
824#endif
825
826 /*
827 * Overflow check: For the 64bit handler, we need at least one
828 * free instruction slot for the wrap-around branch. In worst
829 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200830 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 * unused.
832 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800833 /* Loongson2 ebase is different than r4k, we have more space */
834#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if ((p - tlb_handler) > 64)
836 panic("TLB refill handler space exceeded");
837#else
David Daneye6f72d32009-05-20 11:40:58 -0700838 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
839 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
840 && uasm_insn_has_bdelay(relocs,
841 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 panic("TLB refill handler space exceeded");
843#endif
844
845 /*
846 * Now fold the handler in the TLB refill handler space.
847 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800848#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 f = final_handler;
850 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000851 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700853#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -0700854 f = final_handler + MIPS64_REFILL_INSNS;
855 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000857 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 final_len = p - tlb_handler;
859 } else {
David Daneyfd062c82009-05-27 17:47:44 -0700860#if defined(CONFIG_HUGETLB_PAGE)
861 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -0700862#else
863 const enum label_id ls = label_vmalloc;
864#endif
865 u32 *split;
866 int ov = 0;
867 int i;
868
869 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
870 ;
871 BUG_ON(i == ARRAY_SIZE(labels));
872 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
874 /*
David Daney95affdd2009-05-20 11:40:59 -0700875 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 */
David Daney95affdd2009-05-20 11:40:59 -0700877 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
878 split < p - MIPS64_REFILL_INSNS)
879 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
David Daney95affdd2009-05-20 11:40:59 -0700881 if (ov) {
882 /*
883 * Split two instructions before the end. One
884 * for the branch and one for the instruction
885 * in the delay slot.
886 */
887 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
888
889 /*
890 * If the branch would fall in a delay slot,
891 * we must back up an additional instruction
892 * so that it is no longer in a delay slot.
893 */
894 if (uasm_insn_has_bdelay(relocs, split - 1))
895 split--;
896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000898 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 f += split - tlb_handler;
900
David Daney95affdd2009-05-20 11:40:59 -0700901 if (ov) {
902 /* Insert branch. */
903 uasm_l_split(&l, final_handler);
904 uasm_il_b(&f, &r, label_split);
905 if (uasm_insn_has_bdelay(relocs, split))
906 uasm_i_nop(&f);
907 else {
908 uasm_copy_handler(relocs, labels,
909 split, split + 1, f);
910 uasm_move_labels(labels, f, f + 1, -1);
911 f++;
912 split++;
913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 }
915
916 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000917 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -0700918 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
919 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
Ralf Baechle875d43e2005-09-03 15:56:16 -0700921#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
Thiemo Seufere30ec452008-01-28 20:05:38 +0000923 uasm_resolve_relocs(relocs, labels);
924 pr_debug("Wrote TLB refill handler (%u instructions).\n",
925 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
Ralf Baechle91b05e62006-03-29 18:53:00 +0100927 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200928
929 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930}
931
932/*
933 * TLB load/store/modify handlers.
934 *
935 * Only the fastpath gets synthesized at runtime, the slowpath for
936 * do_page_fault remains normal asm.
937 */
938extern void tlb_do_page_fault_0(void);
939extern void tlb_do_page_fault_1(void);
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941/*
942 * 128 instructions for the fastpath handler is generous and should
943 * never be exceeded.
944 */
945#define FASTPATH_SIZE 128
946
Franck Bui-Huucbdbe072007-10-18 09:11:16 +0200947u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
948u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
949u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Ralf Baechle234fcd12008-03-08 09:56:28 +0000951static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -0700952iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954#ifdef CONFIG_SMP
955# ifdef CONFIG_64BIT_PHYS_ADDR
956 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000957 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 else
959# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000960 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961#else
962# ifdef CONFIG_64BIT_PHYS_ADDR
963 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000964 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 else
966# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000967 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968#endif
969}
970
Ralf Baechle234fcd12008-03-08 09:56:28 +0000971static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000972iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000973 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000975#ifdef CONFIG_64BIT_PHYS_ADDR
976 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
977#endif
978
Thiemo Seufere30ec452008-01-28 20:05:38 +0000979 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980#ifdef CONFIG_SMP
981# ifdef CONFIG_64BIT_PHYS_ADDR
982 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000983 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 else
985# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000986 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
988 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000989 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000991 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993# ifdef CONFIG_64BIT_PHYS_ADDR
994 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000995 /* no uasm_i_nop needed */
996 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
997 uasm_i_ori(p, pte, pte, hwmode);
998 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
999 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1000 /* no uasm_i_nop needed */
1001 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001003 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001005 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006# endif
1007#else
1008# ifdef CONFIG_64BIT_PHYS_ADDR
1009 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001010 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 else
1012# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001013 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015# ifdef CONFIG_64BIT_PHYS_ADDR
1016 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001017 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1018 uasm_i_ori(p, pte, pte, hwmode);
1019 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1020 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 }
1022# endif
1023#endif
1024}
1025
1026/*
1027 * Check if PTE is present, if not then jump to LABEL. PTR points to
1028 * the page table where this PTE is located, PTE will be re-loaded
1029 * with it's original value.
1030 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001031static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001032build_pte_present(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 unsigned int pte, unsigned int ptr, enum label_id lid)
1034{
David Daney6dd93442010-02-10 15:12:47 -08001035 if (kernel_uses_smartmips_rixi) {
1036 uasm_i_andi(p, pte, pte, _PAGE_PRESENT);
1037 uasm_il_beqz(p, r, pte, lid);
1038 } else {
1039 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1040 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1041 uasm_il_bnez(p, r, pte, lid);
1042 }
David Daneybd1437e2009-05-08 15:10:50 -07001043 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044}
1045
1046/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001047static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001048build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 unsigned int ptr)
1050{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001051 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1052
1053 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054}
1055
1056/*
1057 * Check if PTE can be written to, if not branch to LABEL. Regardless
1058 * restore PTE with value from PTR when done.
1059 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001060static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001061build_pte_writable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 unsigned int pte, unsigned int ptr, enum label_id lid)
1063{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001064 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1065 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1066 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001067 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068}
1069
1070/* Make PTE writable, update software status bits as well, then store
1071 * at PTR.
1072 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001073static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001074build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 unsigned int ptr)
1076{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001077 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1078 | _PAGE_DIRTY);
1079
1080 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081}
1082
1083/*
1084 * Check if PTE can be modified, if not branch to LABEL. Regardless
1085 * restore PTE with value from PTR when done.
1086 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001087static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001088build_pte_modifiable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 unsigned int pte, unsigned int ptr, enum label_id lid)
1090{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001091 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1092 uasm_il_beqz(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001093 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094}
1095
David Daney826222842009-10-14 12:16:56 -07001096#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097/*
1098 * R3000 style TLB load/store/modify handlers.
1099 */
1100
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001101/*
1102 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1103 * Then it returns.
1104 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001105static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001106build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001108 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1109 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1110 uasm_i_tlbwi(p);
1111 uasm_i_jr(p, tmp);
1112 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
1114
1115/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001116 * This places the pte into ENTRYLO0 and writes it with tlbwi
1117 * or tlbwr as appropriate. This is because the index register
1118 * may have the probe fail bit set as a result of a trap on a
1119 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001121static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001122build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1123 struct uasm_reloc **r, unsigned int pte,
1124 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001126 uasm_i_mfc0(p, tmp, C0_INDEX);
1127 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1128 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1129 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1130 uasm_i_tlbwi(p); /* cp0 delay */
1131 uasm_i_jr(p, tmp);
1132 uasm_i_rfe(p); /* branch delay */
1133 uasm_l_r3000_write_probe_fail(l, *p);
1134 uasm_i_tlbwr(p); /* cp0 delay */
1135 uasm_i_jr(p, tmp);
1136 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137}
1138
Ralf Baechle234fcd12008-03-08 09:56:28 +00001139static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1141 unsigned int ptr)
1142{
1143 long pgdc = (long)pgd_current;
1144
Thiemo Seufere30ec452008-01-28 20:05:38 +00001145 uasm_i_mfc0(p, pte, C0_BADVADDR);
1146 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1147 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1148 uasm_i_srl(p, pte, pte, 22); /* load delay */
1149 uasm_i_sll(p, pte, pte, 2);
1150 uasm_i_addu(p, ptr, ptr, pte);
1151 uasm_i_mfc0(p, pte, C0_CONTEXT);
1152 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1153 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1154 uasm_i_addu(p, ptr, ptr, pte);
1155 uasm_i_lw(p, pte, 0, ptr);
1156 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157}
1158
Ralf Baechle234fcd12008-03-08 09:56:28 +00001159static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
1161 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001162 struct uasm_label *l = labels;
1163 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
1165 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1166 memset(labels, 0, sizeof(labels));
1167 memset(relocs, 0, sizeof(relocs));
1168
1169 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001170 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001171 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001173 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Thiemo Seufere30ec452008-01-28 20:05:38 +00001175 uasm_l_nopage_tlbl(&l, p);
1176 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1177 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179 if ((p - handle_tlbl) > FASTPATH_SIZE)
1180 panic("TLB load handler fastpath space exceeded");
1181
Thiemo Seufere30ec452008-01-28 20:05:38 +00001182 uasm_resolve_relocs(relocs, labels);
1183 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1184 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001186 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187}
1188
Ralf Baechle234fcd12008-03-08 09:56:28 +00001189static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
1191 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001192 struct uasm_label *l = labels;
1193 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
1195 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1196 memset(labels, 0, sizeof(labels));
1197 memset(relocs, 0, sizeof(relocs));
1198
1199 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001200 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001201 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001203 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Thiemo Seufere30ec452008-01-28 20:05:38 +00001205 uasm_l_nopage_tlbs(&l, p);
1206 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1207 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 if ((p - handle_tlbs) > FASTPATH_SIZE)
1210 panic("TLB store handler fastpath space exceeded");
1211
Thiemo Seufere30ec452008-01-28 20:05:38 +00001212 uasm_resolve_relocs(relocs, labels);
1213 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1214 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001216 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217}
1218
Ralf Baechle234fcd12008-03-08 09:56:28 +00001219static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
1221 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001222 struct uasm_label *l = labels;
1223 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1226 memset(labels, 0, sizeof(labels));
1227 memset(relocs, 0, sizeof(relocs));
1228
1229 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001230 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001231 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001233 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Thiemo Seufere30ec452008-01-28 20:05:38 +00001235 uasm_l_nopage_tlbm(&l, p);
1236 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1237 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
1239 if ((p - handle_tlbm) > FASTPATH_SIZE)
1240 panic("TLB modify handler fastpath space exceeded");
1241
Thiemo Seufere30ec452008-01-28 20:05:38 +00001242 uasm_resolve_relocs(relocs, labels);
1243 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1244 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001246 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247}
David Daney826222842009-10-14 12:16:56 -07001248#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250/*
1251 * R4000 style TLB load/store/modify handlers.
1252 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001253static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001254build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1255 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 unsigned int ptr)
1257{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001258#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1260#else
1261 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1262#endif
1263
David Daneyfd062c82009-05-27 17:47:44 -07001264#ifdef CONFIG_HUGETLB_PAGE
1265 /*
1266 * For huge tlb entries, pmd doesn't contain an address but
1267 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1268 * see if we need to jump to huge tlb processing.
1269 */
1270 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1271#endif
1272
Thiemo Seufere30ec452008-01-28 20:05:38 +00001273 UASM_i_MFC0(p, pte, C0_BADVADDR);
1274 UASM_i_LW(p, ptr, 0, ptr);
1275 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1276 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1277 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
1279#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001280 uasm_l_smp_pgtable_change(l, *p);
1281#endif
David Daneybd1437e2009-05-08 15:10:50 -07001282 iPTE_LW(p, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001283 if (!m4kc_tlbp_war())
1284 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285}
1286
Ralf Baechle234fcd12008-03-08 09:56:28 +00001287static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001288build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1289 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 unsigned int ptr)
1291{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001292 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1293 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 build_update_entries(p, tmp, ptr);
1295 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001296 uasm_l_leave(l, *p);
1297 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Ralf Baechle875d43e2005-09-03 15:56:16 -07001299#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1301#endif
1302}
1303
Ralf Baechle234fcd12008-03-08 09:56:28 +00001304static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305{
1306 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001307 struct uasm_label *l = labels;
1308 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1311 memset(labels, 0, sizeof(labels));
1312 memset(relocs, 0, sizeof(relocs));
1313
1314 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001315 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1316 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1317 uasm_i_xor(&p, K0, K0, K1);
1318 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1319 uasm_il_bnez(&p, &r, K0, label_leave);
1320 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 }
1322
1323 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001324 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001325 if (m4kc_tlbp_war())
1326 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001327
1328 if (kernel_uses_smartmips_rixi) {
1329 /*
1330 * If the page is not _PAGE_VALID, RI or XI could not
1331 * have triggered it. Skip the expensive test..
1332 */
1333 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1334 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround1);
1335 uasm_i_nop(&p);
1336
1337 uasm_i_tlbr(&p);
1338 /* Examine entrylo 0 or 1 based on ptr. */
1339 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1340 uasm_i_beqz(&p, K0, 8);
1341
1342 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1343 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1344 /*
1345 * If the entryLo (now in K0) is valid (bit 1), RI or
1346 * XI must have triggered it.
1347 */
1348 uasm_i_andi(&p, K0, K0, 2);
1349 uasm_il_bnez(&p, &r, K0, label_nopage_tlbl);
1350
1351 uasm_l_tlbl_goaround1(&l, p);
1352 /* Reload the PTE value */
1353 iPTE_LW(&p, K0, K1);
1354 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 build_make_valid(&p, &r, K0, K1);
1356 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1357
David Daneyfd062c82009-05-27 17:47:44 -07001358#ifdef CONFIG_HUGETLB_PAGE
1359 /*
1360 * This is the entry point when build_r4000_tlbchange_handler_head
1361 * spots a huge page.
1362 */
1363 uasm_l_tlb_huge_update(&l, p);
1364 iPTE_LW(&p, K0, K1);
1365 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1366 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001367
1368 if (kernel_uses_smartmips_rixi) {
1369 /*
1370 * If the page is not _PAGE_VALID, RI or XI could not
1371 * have triggered it. Skip the expensive test..
1372 */
1373 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1374 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1375 uasm_i_nop(&p);
1376
1377 uasm_i_tlbr(&p);
1378 /* Examine entrylo 0 or 1 based on ptr. */
1379 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1380 uasm_i_beqz(&p, K0, 8);
1381
1382 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1383 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1384 /*
1385 * If the entryLo (now in K0) is valid (bit 1), RI or
1386 * XI must have triggered it.
1387 */
1388 uasm_i_andi(&p, K0, K0, 2);
1389 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1390 /* Reload the PTE value */
1391 iPTE_LW(&p, K0, K1);
1392
1393 /*
1394 * We clobbered C0_PAGEMASK, restore it. On the other branch
1395 * it is restored in build_huge_tlb_write_entry.
1396 */
1397 build_restore_pagemask(&p, &r, K0, label_nopage_tlbl);
1398
1399 uasm_l_tlbl_goaround2(&l, p);
1400 }
David Daneyfd062c82009-05-27 17:47:44 -07001401 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1402 build_huge_handler_tail(&p, &r, &l, K0, K1);
1403#endif
1404
Thiemo Seufere30ec452008-01-28 20:05:38 +00001405 uasm_l_nopage_tlbl(&l, p);
1406 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1407 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
1409 if ((p - handle_tlbl) > FASTPATH_SIZE)
1410 panic("TLB load handler fastpath space exceeded");
1411
Thiemo Seufere30ec452008-01-28 20:05:38 +00001412 uasm_resolve_relocs(relocs, labels);
1413 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1414 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001416 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417}
1418
Ralf Baechle234fcd12008-03-08 09:56:28 +00001419static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
1421 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001422 struct uasm_label *l = labels;
1423 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1426 memset(labels, 0, sizeof(labels));
1427 memset(relocs, 0, sizeof(relocs));
1428
1429 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001430 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001431 if (m4kc_tlbp_war())
1432 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 build_make_write(&p, &r, K0, K1);
1434 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1435
David Daneyfd062c82009-05-27 17:47:44 -07001436#ifdef CONFIG_HUGETLB_PAGE
1437 /*
1438 * This is the entry point when
1439 * build_r4000_tlbchange_handler_head spots a huge page.
1440 */
1441 uasm_l_tlb_huge_update(&l, p);
1442 iPTE_LW(&p, K0, K1);
1443 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1444 build_tlb_probe_entry(&p);
1445 uasm_i_ori(&p, K0, K0,
1446 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1447 build_huge_handler_tail(&p, &r, &l, K0, K1);
1448#endif
1449
Thiemo Seufere30ec452008-01-28 20:05:38 +00001450 uasm_l_nopage_tlbs(&l, p);
1451 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1452 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
1454 if ((p - handle_tlbs) > FASTPATH_SIZE)
1455 panic("TLB store handler fastpath space exceeded");
1456
Thiemo Seufere30ec452008-01-28 20:05:38 +00001457 uasm_resolve_relocs(relocs, labels);
1458 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1459 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001461 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462}
1463
Ralf Baechle234fcd12008-03-08 09:56:28 +00001464static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
1466 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001467 struct uasm_label *l = labels;
1468 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
1470 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1471 memset(labels, 0, sizeof(labels));
1472 memset(relocs, 0, sizeof(relocs));
1473
1474 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001475 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001476 if (m4kc_tlbp_war())
1477 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 /* Present and writable bits set, set accessed and dirty bits. */
1479 build_make_write(&p, &r, K0, K1);
1480 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1481
David Daneyfd062c82009-05-27 17:47:44 -07001482#ifdef CONFIG_HUGETLB_PAGE
1483 /*
1484 * This is the entry point when
1485 * build_r4000_tlbchange_handler_head spots a huge page.
1486 */
1487 uasm_l_tlb_huge_update(&l, p);
1488 iPTE_LW(&p, K0, K1);
1489 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1490 build_tlb_probe_entry(&p);
1491 uasm_i_ori(&p, K0, K0,
1492 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1493 build_huge_handler_tail(&p, &r, &l, K0, K1);
1494#endif
1495
Thiemo Seufere30ec452008-01-28 20:05:38 +00001496 uasm_l_nopage_tlbm(&l, p);
1497 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1498 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 if ((p - handle_tlbm) > FASTPATH_SIZE)
1501 panic("TLB modify handler fastpath space exceeded");
1502
Thiemo Seufere30ec452008-01-28 20:05:38 +00001503 uasm_resolve_relocs(relocs, labels);
1504 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1505 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001507 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}
1509
Ralf Baechle234fcd12008-03-08 09:56:28 +00001510void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
1512 /*
1513 * The refill handler is generated per-CPU, multi-node systems
1514 * may have local storage for it. The other handlers are only
1515 * needed once.
1516 */
1517 static int run_once = 0;
1518
Ralf Baechle10cc3522007-10-11 23:46:15 +01001519 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 case CPU_R2000:
1521 case CPU_R3000:
1522 case CPU_R3000A:
1523 case CPU_R3081E:
1524 case CPU_TX3912:
1525 case CPU_TX3922:
1526 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07001527#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 build_r3000_tlb_refill_handler();
1529 if (!run_once) {
1530 build_r3000_tlb_load_handler();
1531 build_r3000_tlb_store_handler();
1532 build_r3000_tlb_modify_handler();
1533 run_once++;
1534 }
David Daney826222842009-10-14 12:16:56 -07001535#else
1536 panic("No R3000 TLB refill handler");
1537#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 break;
1539
1540 case CPU_R6000:
1541 case CPU_R6000A:
1542 panic("No R6000 TLB refill handler yet");
1543 break;
1544
1545 case CPU_R8000:
1546 panic("No R8000 TLB refill handler yet");
1547 break;
1548
1549 default:
1550 build_r4000_tlb_refill_handler();
1551 if (!run_once) {
1552 build_r4000_tlb_load_handler();
1553 build_r4000_tlb_store_handler();
1554 build_r4000_tlb_modify_handler();
1555 run_once++;
1556 }
1557 }
1558}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001559
Ralf Baechle234fcd12008-03-08 09:56:28 +00001560void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001561{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001562 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001563 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001564 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001565 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001566 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001567 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1568}