blob: a33317754f56ea8303d0145f807181611a298952 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020079 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
Damien Lespiau40935612014-10-29 11:16:59 +0000413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300415 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416 struct intel_encoder *encoder;
417
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000444 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300446 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100450 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000451 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000456 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200461 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800463
464 return limit;
465}
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800468{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800470 const intel_limit_t *limit;
471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800475 else
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 const intel_limit_t *limit;
492
Eric Anholtbad720f2009-10-22 16:11:14 -0700493 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800495 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800496 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800500 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700504 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300505 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200516 else
517 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 }
519 return limit;
520}
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Shaohua Li21778322009-02-23 15:19:16 +0800525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800531}
532
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200538static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800539{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200540 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800546}
547
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
Chris Wilson1b894b52010-12-14 20:04:54 +0000565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400590 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
597 return true;
598}
599
Ma Lingd4906092009-03-18 20:13:27 +0800600static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300605 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 int err = target;
608
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100615 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200640 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300666 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 intel_clock_t clock;
668 int err = target;
669
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 /*
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
675 */
676 if (intel_is_dual_link_lvds(dev))
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
687 memset(best_clock, 0, sizeof(*best_clock));
688
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
699 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ma Lingd4906092009-03-18 20:13:27 +0800720static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800724{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300725 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800726 intel_clock_t clock;
727 int max_n;
728 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800731 found = false;
732
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100734 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200758 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300782 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300787 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700792
793 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300801 unsigned int ppm, diff;
802
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300805
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 vlv_clock(refclk, &clock);
807
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300810 continue;
811
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300816 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300817 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300818 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300819 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300820
Ville Syrjäläc6861222013-09-24 21:26:21 +0300821 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300822 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300823 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300824 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700825 }
826 }
827 }
828 }
829 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300831 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300839 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300894 * as Haswell has gained clock readout/fastboot support.
895 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000896 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300897 * properly reconstruct framebuffers.
898 */
Matt Roperf4510a22014-04-01 15:22:40 -0700899 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200900 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300901}
902
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200909 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200910}
911
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
Keith Packardab7ad7f2010-10-03 00:33:06 -0700931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300933 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100945 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700950 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300952 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200955 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200960 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700961 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200964 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800966}
967
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200981 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200995 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
Jesse Barnesb24e7172011-01-04 15:09:30 -08001013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001029 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033
Jani Nikula23538ef2013-08-27 15:12:22 +03001034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001045 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
Daniel Vetter55607e82013-06-16 21:42:39 +02001052struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001054{
Daniel Vettere2b78262013-06-07 23:10:03 +02001055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001057 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001058 return NULL;
1059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001061}
1062
Jesse Barnesb24e7172011-01-04 15:09:30 -08001063/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001067{
Jesse Barnes040484a2011-01-03 12:14:26 -08001068 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001069 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001072 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074
Daniel Vetter53589012013-06-05 13:34:16 +02001075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001079}
Jesse Barnes040484a2011-01-03 12:14:26 -08001080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
1146 int reg;
1147 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001148 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Daniel Vetterb680c372014-09-19 18:27:27 +02001158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001160{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001165 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 } else {
1185 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 locked = false;
1194
Rob Clarke2c719b2014-12-15 13:56:32 -05001195 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198}
1199
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001208 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220{
1221 int reg;
1222 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001223 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 state = true;
1231
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001232 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001242 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001251 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259}
1260
Chris Wilson931872f2012-01-16 23:01:13 +00001261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001267 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001280 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001281
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001283 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291 }
1292}
1293
Jesse Barnes19332d72013-03-28 09:55:38 -07001294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001297 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001298 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 u32 val;
1300
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001318 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
1324 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 }
1329}
1330
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001334 drm_crtc_vblank_put(crtc);
1335}
1336
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001338{
1339 u32 val;
1340 bool enabled;
1341
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001343
Jesse Barnes92f25842011-01-04 15:09:34 -08001344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001348}
1349
Daniel Vetterab9412b2013-05-03 11:49:46 +02001350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363}
1364
Keith Packard4e634382011-08-06 10:39:45 -07001365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
Keith Packard1519b992011-08-06 10:35:34 -07001386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001389 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001398 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
Jesse Barnes291906f2011-02-02 12:28:03 -08001436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001437 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001438{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001439 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001443
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001445 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001452 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001458 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001467
Keith Packardf0575e92011-07-25 22:12:43 -07001468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001507}
1508
Ville Syrjäläd288f652014-10-28 13:20:22 +02001509static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001510 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511{
Daniel Vetter426115c2013-07-11 22:13:42 +02001512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001515 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001519 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001523 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
Ville Syrjäläd288f652014-10-28 13:20:22 +02001533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
1536 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
1576 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 POSTING_READ(DPLL_MD(pipe));
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595
1596 return count;
1597}
1598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001600{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001604 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
1608 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610
1611 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001634 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643
1644 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
Daniel Vetter50b44a42013-06-05 13:34:33 +02001689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691}
1692
Jesse Barnesf6071162013-10-01 10:41:38 -07001693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001714 u32 val;
1715
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001718
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
Ville Syrjälä61407f62014-05-27 16:32:55 +03001733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749{
1750 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753 switch (dport->port) {
1754 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001755 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 default:
1767 BUG();
1768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001773}
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001781 if (WARN_ON(pll == NULL))
1782 return;
1783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001784 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001795 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001803{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 return;
1810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001811 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Damien Lespiau74dd6922014-07-29 18:06:17 +01001814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001817
Daniel Vettercdbd2312013-06-05 13:34:03 +02001818 if (pll->active++) {
1819 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001820 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 return;
1822 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001830}
1831
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001833{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001837
Jesse Barnes92f25842011-01-04 15:09:34 -08001838 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001840 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 return;
1842
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001843 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001852 return;
1853 }
1854
Daniel Vettere9d69442013-06-05 13:34:15 +02001855 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001856 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001857 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001861 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001865}
1866
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001869{
Daniel Vetter23670b322012-11-01 09:15:30 +01001870 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001876 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877
1878 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001893 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001896 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001897 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001906 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001915 else
1916 val |= TRANS_PROGRESSIVE;
1917
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001921}
1922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001925{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927
1928 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001940 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001945 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Daniel Vetterab9412b2013-05-03 11:49:46 +02001949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001951 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952}
1953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Daniel Vetter23670b322012-11-01 09:15:30 +01001957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
Jesse Barnes291906f2011-02-02 12:28:03 -08001964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001982}
1983
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001985{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 u32 val;
1987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001993 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001998 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001999}
2000
2001/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002002 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002008static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 int reg;
2017 u32 val;
2018
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002021 assert_sprites_disabled(dev_priv, pipe);
2022
Paulo Zanoni681e5812012-12-06 11:12:38 -02002023 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002039 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002040 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002050 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002053 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002054 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002057 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058}
2059
2060/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002061 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002074 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002083 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002084 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
Ville Syrjälä67adc642014-08-15 01:21:57 +03002091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002095 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106}
2107
Keith Packardd74362c2011-07-28 14:47:14 -07002108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002114{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002120}
2121
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002157 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
Matt Roper32b7eee2014-12-24 07:59:06 -08002170 if (WARN_ON(!intel_crtc->active))
2171 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002173 if (!intel_crtc->primary_enabled)
2174 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002175
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002176 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002177
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002191static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2192{
2193 int tile_height;
2194
2195 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2196 return ALIGN(height, tile_height);
2197}
2198
Chris Wilson127bd2a2010-07-23 23:32:05 +01002199int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002200intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2201 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002202 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002204 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002205 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207 u32 alignment;
2208 int ret;
2209
Matt Roperebcdd392014-07-09 16:22:11 -07002210 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2211
Chris Wilson05394f32010-11-08 19:18:58 +00002212 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002214 if (INTEL_INFO(dev)->gen >= 9)
2215 alignment = 256 * 1024;
2216 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002217 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002218 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 4 * 1024;
2220 else
2221 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222 break;
2223 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002224 if (INTEL_INFO(dev)->gen >= 9)
2225 alignment = 256 * 1024;
2226 else {
2227 /* pin() will align the object as required by fence */
2228 alignment = 0;
2229 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 break;
2231 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002232 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233 return -EINVAL;
2234 default:
2235 BUG();
2236 }
2237
Chris Wilson693db182013-03-05 14:52:39 +00002238 /* Note that the w/a also requires 64 PTE of padding following the
2239 * bo. We currently fill all unused PTE with the shadow page and so
2240 * we should always have valid PTE following the scanout preventing
2241 * the VT-d warning.
2242 */
2243 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2244 alignment = 256 * 1024;
2245
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002246 /*
2247 * Global gtt pte registers are special registers which actually forward
2248 * writes to a chunk of system memory. Which means that there is no risk
2249 * that the register values disappear as soon as we call
2250 * intel_runtime_pm_put(), so it is correct to wrap only the
2251 * pin/unpin/fence and not more.
2252 */
2253 intel_runtime_pm_get(dev_priv);
2254
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002256 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002257 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002258 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002259
2260 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2261 * fence, whereas 965+ only requires a fence if using
2262 * framebuffer compression. For simplicity, we always install
2263 * a fence as the cost is not that onerous.
2264 */
Chris Wilson06d98132012-04-17 15:31:24 +01002265 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 if (ret)
2267 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002269 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270
Chris Wilsonce453d82011-02-21 14:43:56 +00002271 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002272 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002273 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002274
2275err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002276 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002277err_interruptible:
2278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002280 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002281}
2282
Chris Wilson1690e1e2011-12-14 13:57:08 +01002283void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2284{
Matt Roperebcdd392014-07-09 16:22:11 -07002285 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2286
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002288 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289}
2290
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2292 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002293unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2294 unsigned int tiling_mode,
2295 unsigned int cpp,
2296 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297{
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 if (tiling_mode != I915_TILING_NONE) {
2299 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tile_rows = *y / 8;
2302 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Chris Wilsonbc752862013-02-21 20:04:31 +00002304 tiles = *x / (512/cpp);
2305 *x %= 512/cpp;
2306
2307 return tile_rows * pitch * 8 + tiles * 4096;
2308 } else {
2309 unsigned int offset;
2310
2311 offset = *y * pitch + *x * cpp;
2312 *y = 0;
2313 *x = (offset & 4095) / cpp;
2314 return offset & -4096;
2315 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316}
2317
Jesse Barnes46f297f2014-03-07 08:57:48 -08002318int intel_format_to_fourcc(int format)
2319{
2320 switch (format) {
2321 case DISPPLANE_8BPP:
2322 return DRM_FORMAT_C8;
2323 case DISPPLANE_BGRX555:
2324 return DRM_FORMAT_XRGB1555;
2325 case DISPPLANE_BGRX565:
2326 return DRM_FORMAT_RGB565;
2327 default:
2328 case DISPPLANE_BGRX888:
2329 return DRM_FORMAT_XRGB8888;
2330 case DISPPLANE_RGBX888:
2331 return DRM_FORMAT_XBGR8888;
2332 case DISPPLANE_BGRX101010:
2333 return DRM_FORMAT_XRGB2101010;
2334 case DISPPLANE_RGBX101010:
2335 return DRM_FORMAT_XBGR2101010;
2336 }
2337}
2338
Jesse Barnes484b41d2014-03-07 08:57:55 -08002339static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 struct intel_plane_config *plane_config)
2341{
2342 struct drm_device *dev = crtc->base.dev;
2343 struct drm_i915_gem_object *obj = NULL;
2344 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2345 u32 base = plane_config->base;
2346
Chris Wilsonff2652e2014-03-10 08:07:02 +00002347 if (plane_config->size == 0)
2348 return false;
2349
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2351 plane_config->size);
2352 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002353 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
2355 if (plane_config->tiled) {
2356 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002358 }
2359
Dave Airlie66e514c2014-04-03 07:51:54 +10002360 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2361 mode_cmd.width = crtc->base.primary->fb->width;
2362 mode_cmd.height = crtc->base.primary->fb->height;
2363 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002364
2365 mutex_lock(&dev->struct_mutex);
2366
Dave Airlie66e514c2014-04-03 07:51:54 +10002367 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 DRM_DEBUG_KMS("intel fb init failed\n");
2370 goto out_unref_obj;
2371 }
2372
Daniel Vettera071fa02014-06-18 23:28:09 +02002373 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002374 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375
2376 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2377 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002378
2379out_unref_obj:
2380 drm_gem_object_unreference(&obj->base);
2381 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002382 return false;
2383}
2384
2385static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2386 struct intel_plane_config *plane_config)
2387{
2388 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390 struct drm_crtc *c;
2391 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002392 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002393
Dave Airlie66e514c2014-04-03 07:51:54 +10002394 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 return;
2396
2397 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2398 return;
2399
Dave Airlie66e514c2014-04-03 07:51:54 +10002400 kfree(intel_crtc->base.primary->fb);
2401 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402
2403 /*
2404 * Failed to alloc the obj, check to see if we should share
2405 * an fb with another CRTC instead
2406 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002407 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002408 i = to_intel_crtc(c);
2409
2410 if (c == &intel_crtc->base)
2411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002414 continue;
2415
Matt Roper2ff8fde2014-07-08 07:50:07 -07002416 obj = intel_fb_obj(c->primary->fb);
2417 if (obj == NULL)
2418 continue;
2419
2420 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002421 if (obj->tiling_mode != I915_TILING_NONE)
2422 dev_priv->preserve_bios_swizzle = true;
2423
Dave Airlie66e514c2014-04-03 07:51:54 +10002424 drm_framebuffer_reference(c->primary->fb);
2425 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002426 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002427 break;
2428 }
2429 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002430}
2431
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002432static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2433 struct drm_framebuffer *fb,
2434 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002439 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002440 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002441 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002442 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002443 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302444 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002445
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002446 if (!intel_crtc->primary_enabled) {
2447 I915_WRITE(reg, 0);
2448 if (INTEL_INFO(dev)->gen >= 4)
2449 I915_WRITE(DSPSURF(plane), 0);
2450 else
2451 I915_WRITE(DSPADDR(plane), 0);
2452 POSTING_READ(reg);
2453 return;
2454 }
2455
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002456 obj = intel_fb_obj(fb);
2457 if (WARN_ON(obj == NULL))
2458 return;
2459
2460 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2461
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462 dspcntr = DISPPLANE_GAMMA_ENABLE;
2463
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002464 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002465
2466 if (INTEL_INFO(dev)->gen < 4) {
2467 if (intel_crtc->pipe == PIPE_B)
2468 dspcntr |= DISPPLANE_SEL_PIPE_B;
2469
2470 /* pipesrc and dspsize control the size that is scaled from,
2471 * which should always be the user's requested size.
2472 */
2473 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002474 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2475 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002476 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002477 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2478 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002479 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2480 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002481 I915_WRITE(PRIMPOS(plane), 0);
2482 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002483 }
2484
Ville Syrjälä57779d02012-10-31 17:50:14 +02002485 switch (fb->pixel_format) {
2486 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002487 dspcntr |= DISPPLANE_8BPP;
2488 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002489 case DRM_FORMAT_XRGB1555:
2490 case DRM_FORMAT_ARGB1555:
2491 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002492 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002493 case DRM_FORMAT_RGB565:
2494 dspcntr |= DISPPLANE_BGRX565;
2495 break;
2496 case DRM_FORMAT_XRGB8888:
2497 case DRM_FORMAT_ARGB8888:
2498 dspcntr |= DISPPLANE_BGRX888;
2499 break;
2500 case DRM_FORMAT_XBGR8888:
2501 case DRM_FORMAT_ABGR8888:
2502 dspcntr |= DISPPLANE_RGBX888;
2503 break;
2504 case DRM_FORMAT_XRGB2101010:
2505 case DRM_FORMAT_ARGB2101010:
2506 dspcntr |= DISPPLANE_BGRX101010;
2507 break;
2508 case DRM_FORMAT_XBGR2101010:
2509 case DRM_FORMAT_ABGR2101010:
2510 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002511 break;
2512 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002513 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002514 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002515
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002516 if (INTEL_INFO(dev)->gen >= 4 &&
2517 obj->tiling_mode != I915_TILING_NONE)
2518 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002519
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002520 if (IS_G4X(dev))
2521 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2522
Ville Syrjäläb98971272014-08-27 16:51:22 +03002523 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002524
Daniel Vetterc2c75132012-07-05 12:17:30 +02002525 if (INTEL_INFO(dev)->gen >= 4) {
2526 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002527 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002528 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002529 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 linear_offset -= intel_crtc->dspaddr_offset;
2531 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002532 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002533 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002534
Sonika Jindal48404c12014-08-22 14:06:04 +05302535 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2536 dspcntr |= DISPPLANE_ROTATE_180;
2537
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002538 x += (intel_crtc->config->pipe_src_w - 1);
2539 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302540
2541 /* Finding the last pixel of the last line of the display
2542 data and adding to linear_offset*/
2543 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002544 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2545 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302546 }
2547
2548 I915_WRITE(reg, dspcntr);
2549
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002550 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2551 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2552 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002553 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002554 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002555 I915_WRITE(DSPSURF(plane),
2556 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002558 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002560 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562}
2563
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002564static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2565 struct drm_framebuffer *fb,
2566 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002571 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002573 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002575 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302576 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002577
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002578 if (!intel_crtc->primary_enabled) {
2579 I915_WRITE(reg, 0);
2580 I915_WRITE(DSPSURF(plane), 0);
2581 POSTING_READ(reg);
2582 return;
2583 }
2584
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002585 obj = intel_fb_obj(fb);
2586 if (WARN_ON(obj == NULL))
2587 return;
2588
2589 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2590
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591 dspcntr = DISPPLANE_GAMMA_ENABLE;
2592
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002593 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002594
2595 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2596 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2597
Ville Syrjälä57779d02012-10-31 17:50:14 +02002598 switch (fb->pixel_format) {
2599 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002600 dspcntr |= DISPPLANE_8BPP;
2601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_RGB565:
2603 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002604 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002605 case DRM_FORMAT_XRGB8888:
2606 case DRM_FORMAT_ARGB8888:
2607 dspcntr |= DISPPLANE_BGRX888;
2608 break;
2609 case DRM_FORMAT_XBGR8888:
2610 case DRM_FORMAT_ABGR8888:
2611 dspcntr |= DISPPLANE_RGBX888;
2612 break;
2613 case DRM_FORMAT_XRGB2101010:
2614 case DRM_FORMAT_ARGB2101010:
2615 dspcntr |= DISPPLANE_BGRX101010;
2616 break;
2617 case DRM_FORMAT_XBGR2101010:
2618 case DRM_FORMAT_ABGR2101010:
2619 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 break;
2621 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002622 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002623 }
2624
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002628 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002629 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002630
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002632 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002633 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002634 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002635 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002636 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302637 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2638 dspcntr |= DISPPLANE_ROTATE_180;
2639
2640 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002641 x += (intel_crtc->config->pipe_src_w - 1);
2642 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302643
2644 /* Finding the last pixel of the last line of the display
2645 data and adding to linear_offset*/
2646 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002647 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2648 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302649 }
2650 }
2651
2652 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002653
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002654 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2655 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2656 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002657 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002658 I915_WRITE(DSPSURF(plane),
2659 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002660 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002661 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2662 } else {
2663 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2664 I915_WRITE(DSPLINOFF(plane), linear_offset);
2665 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002667}
2668
Damien Lespiau70d21f02013-07-03 21:06:04 +01002669static void skylake_update_primary_plane(struct drm_crtc *crtc,
2670 struct drm_framebuffer *fb,
2671 int x, int y)
2672{
2673 struct drm_device *dev = crtc->dev;
2674 struct drm_i915_private *dev_priv = dev->dev_private;
2675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2676 struct intel_framebuffer *intel_fb;
2677 struct drm_i915_gem_object *obj;
2678 int pipe = intel_crtc->pipe;
2679 u32 plane_ctl, stride;
2680
2681 if (!intel_crtc->primary_enabled) {
2682 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2683 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2684 POSTING_READ(PLANE_CTL(pipe, 0));
2685 return;
2686 }
2687
2688 plane_ctl = PLANE_CTL_ENABLE |
2689 PLANE_CTL_PIPE_GAMMA_ENABLE |
2690 PLANE_CTL_PIPE_CSC_ENABLE;
2691
2692 switch (fb->pixel_format) {
2693 case DRM_FORMAT_RGB565:
2694 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2695 break;
2696 case DRM_FORMAT_XRGB8888:
2697 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2698 break;
2699 case DRM_FORMAT_XBGR8888:
2700 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2702 break;
2703 case DRM_FORMAT_XRGB2101010:
2704 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2705 break;
2706 case DRM_FORMAT_XBGR2101010:
2707 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2708 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2709 break;
2710 default:
2711 BUG();
2712 }
2713
2714 intel_fb = to_intel_framebuffer(fb);
2715 obj = intel_fb->obj;
2716
2717 /*
2718 * The stride is either expressed as a multiple of 64 bytes chunks for
2719 * linear buffers or in number of tiles for tiled buffers.
2720 */
2721 switch (obj->tiling_mode) {
2722 case I915_TILING_NONE:
2723 stride = fb->pitches[0] >> 6;
2724 break;
2725 case I915_TILING_X:
2726 plane_ctl |= PLANE_CTL_TILED_X;
2727 stride = fb->pitches[0] >> 9;
2728 break;
2729 default:
2730 BUG();
2731 }
2732
2733 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002734 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2735 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002736
2737 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2738
2739 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2740 i915_gem_obj_ggtt_offset(obj),
2741 x, y, fb->width, fb->height,
2742 fb->pitches[0]);
2743
2744 I915_WRITE(PLANE_POS(pipe, 0), 0);
2745 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2746 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002747 (intel_crtc->config->pipe_src_h - 1) << 16 |
2748 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002749 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2750 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2751
2752 POSTING_READ(PLANE_SURF(pipe, 0));
2753}
2754
Jesse Barnes17638cd2011-06-24 12:19:23 -07002755/* Assume fb object is pinned & idle & fenced and just update base pointers */
2756static int
2757intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2758 int x, int y, enum mode_set_atomic state)
2759{
2760 struct drm_device *dev = crtc->dev;
2761 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002762
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002763 if (dev_priv->display.disable_fbc)
2764 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2767
2768 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002769}
2770
Ville Syrjälä75147472014-11-24 18:28:11 +02002771static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002772{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002773 struct drm_crtc *crtc;
2774
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2777 enum plane plane = intel_crtc->plane;
2778
2779 intel_prepare_page_flip(dev, plane);
2780 intel_finish_page_flip_plane(dev, plane);
2781 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002782}
2783
2784static void intel_update_primary_planes(struct drm_device *dev)
2785{
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002788
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002789 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2791
Rob Clark51fd3712013-11-19 12:10:12 -05002792 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002793 /*
2794 * FIXME: Once we have proper support for primary planes (and
2795 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002796 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002797 */
Matt Roperf4510a22014-04-01 15:22:40 -07002798 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002799 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002800 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002801 crtc->x,
2802 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002803 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002804 }
2805}
2806
Ville Syrjälä75147472014-11-24 18:28:11 +02002807void intel_prepare_reset(struct drm_device *dev)
2808{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002809 struct drm_i915_private *dev_priv = to_i915(dev);
2810 struct intel_crtc *crtc;
2811
Ville Syrjälä75147472014-11-24 18:28:11 +02002812 /* no reset support for gen2 */
2813 if (IS_GEN2(dev))
2814 return;
2815
2816 /* reset doesn't touch the display */
2817 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2818 return;
2819
2820 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002821
2822 /*
2823 * Disabling the crtcs gracefully seems nicer. Also the
2824 * g33 docs say we should at least disable all the planes.
2825 */
2826 for_each_intel_crtc(dev, crtc) {
2827 if (crtc->active)
2828 dev_priv->display.crtc_disable(&crtc->base);
2829 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002830}
2831
2832void intel_finish_reset(struct drm_device *dev)
2833{
2834 struct drm_i915_private *dev_priv = to_i915(dev);
2835
2836 /*
2837 * Flips in the rings will be nuked by the reset,
2838 * so complete all pending flips so that user space
2839 * will get its events and not get stuck.
2840 */
2841 intel_complete_page_flips(dev);
2842
2843 /* no reset support for gen2 */
2844 if (IS_GEN2(dev))
2845 return;
2846
2847 /* reset doesn't touch the display */
2848 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2849 /*
2850 * Flips in the rings have been nuked by the reset,
2851 * so update the base address of all primary
2852 * planes to the the last fb to make sure we're
2853 * showing the correct fb after a reset.
2854 */
2855 intel_update_primary_planes(dev);
2856 return;
2857 }
2858
2859 /*
2860 * The display has been reset as well,
2861 * so need a full re-initialization.
2862 */
2863 intel_runtime_pm_disable_interrupts(dev_priv);
2864 intel_runtime_pm_enable_interrupts(dev_priv);
2865
2866 intel_modeset_init_hw(dev);
2867
2868 spin_lock_irq(&dev_priv->irq_lock);
2869 if (dev_priv->display.hpd_irq_setup)
2870 dev_priv->display.hpd_irq_setup(dev);
2871 spin_unlock_irq(&dev_priv->irq_lock);
2872
2873 intel_modeset_setup_hw_state(dev, true);
2874
2875 intel_hpd_init(dev_priv);
2876
2877 drm_modeset_unlock_all(dev);
2878}
2879
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002880static int
Chris Wilson14667a42012-04-03 17:58:35 +01002881intel_finish_fb(struct drm_framebuffer *old_fb)
2882{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002883 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002884 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2885 bool was_interruptible = dev_priv->mm.interruptible;
2886 int ret;
2887
Chris Wilson14667a42012-04-03 17:58:35 +01002888 /* Big Hammer, we also need to ensure that any pending
2889 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2890 * current scanout is retired before unpinning the old
2891 * framebuffer.
2892 *
2893 * This should only fail upon a hung GPU, in which case we
2894 * can safely continue.
2895 */
2896 dev_priv->mm.interruptible = false;
2897 ret = i915_gem_object_finish_gpu(obj);
2898 dev_priv->mm.interruptible = was_interruptible;
2899
2900 return ret;
2901}
2902
Chris Wilson7d5e3792014-03-04 13:15:08 +00002903static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2904{
2905 struct drm_device *dev = crtc->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002908 bool pending;
2909
2910 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2911 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2912 return false;
2913
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002914 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002915 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002916 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002917
2918 return pending;
2919}
2920
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002921static void intel_update_pipe_size(struct intel_crtc *crtc)
2922{
2923 struct drm_device *dev = crtc->base.dev;
2924 struct drm_i915_private *dev_priv = dev->dev_private;
2925 const struct drm_display_mode *adjusted_mode;
2926
2927 if (!i915.fastboot)
2928 return;
2929
2930 /*
2931 * Update pipe size and adjust fitter if needed: the reason for this is
2932 * that in compute_mode_changes we check the native mode (not the pfit
2933 * mode) to see if we can flip rather than do a full mode set. In the
2934 * fastboot case, we'll flip, but if we don't update the pipesrc and
2935 * pfit state, we'll end up with a big fb scanned out into the wrong
2936 * sized surface.
2937 *
2938 * To fix this properly, we need to hoist the checks up into
2939 * compute_mode_changes (or above), check the actual pfit state and
2940 * whether the platform allows pfit disable with pipe active, and only
2941 * then update the pipesrc and pfit state, even on the flip path.
2942 */
2943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002944 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002945
2946 I915_WRITE(PIPESRC(crtc->pipe),
2947 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2948 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002949 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002950 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2951 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002952 I915_WRITE(PF_CTL(crtc->pipe), 0);
2953 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2954 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2955 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002956 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2957 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002958}
2959
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002960static void intel_fdi_normal_train(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2965 int pipe = intel_crtc->pipe;
2966 u32 reg, temp;
2967
2968 /* enable normal train */
2969 reg = FDI_TX_CTL(pipe);
2970 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002971 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002972 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2973 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002977 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_NONE;
2988 }
2989 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2990
2991 /* wait one idle pattern time */
2992 POSTING_READ(reg);
2993 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002994
2995 /* IVB wants error correction enabled */
2996 if (IS_IVYBRIDGE(dev))
2997 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2998 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002999}
3000
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003001static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003002{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003003 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003004 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003005}
3006
Daniel Vetter01a415f2012-10-27 15:58:40 +02003007static void ivb_modeset_global_resources(struct drm_device *dev)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *pipe_B_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3012 struct intel_crtc *pipe_C_crtc =
3013 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3014 uint32_t temp;
3015
Daniel Vetter1e833f42013-02-19 22:31:57 +01003016 /*
3017 * When everything is off disable fdi C so that we could enable fdi B
3018 * with all lanes. Note that we don't care about enabled pipes without
3019 * an enabled pch encoder.
3020 */
3021 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3022 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3025
3026 temp = I915_READ(SOUTH_CHICKEN1);
3027 temp &= ~FDI_BC_BIFURCATION_SELECT;
3028 DRM_DEBUG_KMS("disabling fdi C rx\n");
3029 I915_WRITE(SOUTH_CHICKEN1, temp);
3030 }
3031}
3032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033/* The FDI link training functions for ILK/Ibexpeak. */
3034static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003042 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003044
Adam Jacksone1a44742010-06-25 15:32:14 -04003045 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3046 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 reg = FDI_RX_IMR(pipe);
3048 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003049 temp &= ~FDI_RX_SYMBOL_LOCK;
3050 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
3052 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003053 udelay(150);
3054
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 reg = FDI_TX_CTL(pipe);
3057 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003058 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3069
3070 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003071 udelay(150);
3072
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003073 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3075 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3076 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003077
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003079 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003080 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3082
3083 if ((temp & FDI_RX_BIT_LOCK)) {
3084 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 break;
3087 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003089 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
3092 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 reg = FDI_TX_CTL(pipe);
3094 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095 temp &= ~FDI_LINK_TRAIN_NONE;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003098
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 reg = FDI_RX_CTL(pipe);
3100 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003101 temp &= ~FDI_LINK_TRAIN_NONE;
3102 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(reg, temp);
3104
3105 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003106 udelay(150);
3107
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003109 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112
3113 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003115 DRM_DEBUG_KMS("FDI train 2 done.\n");
3116 break;
3117 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003119 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121
3122 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003123
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124}
3125
Akshay Joshi0206e352011-08-16 15:34:10 -04003126static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3128 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3129 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3130 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3131};
3132
3133/* The FDI link training functions for SNB/Cougarpoint. */
3134static void gen6_fdi_link_train(struct drm_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003140 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141
Adam Jacksone1a44742010-06-25 15:32:14 -04003142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3143 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003144 reg = FDI_RX_IMR(pipe);
3145 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003146 temp &= ~FDI_RX_SYMBOL_LOCK;
3147 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp);
3149
3150 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 udelay(150);
3152
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003156 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003157 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_1;
3160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3161 /* SNB-B */
3162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003164
Daniel Vetterd74cf322012-10-26 10:58:13 +02003165 I915_WRITE(FDI_RX_MISC(pipe),
3166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3167
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 if (HAS_PCH_CPT(dev)) {
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3173 } else {
3174 temp &= ~FDI_LINK_TRAIN_NONE;
3175 temp |= FDI_LINK_TRAIN_PATTERN_1;
3176 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3178
3179 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 udelay(150);
3181
Akshay Joshi0206e352011-08-16 15:34:10 -04003182 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 reg = FDI_TX_CTL(pipe);
3184 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3186 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
3188
3189 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003190 udelay(500);
3191
Sean Paulfa37d392012-03-02 12:53:39 -05003192 for (retry = 0; retry < 5; retry++) {
3193 reg = FDI_RX_IIR(pipe);
3194 temp = I915_READ(reg);
3195 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3196 if (temp & FDI_RX_BIT_LOCK) {
3197 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3198 DRM_DEBUG_KMS("FDI train 1 done.\n");
3199 break;
3200 }
3201 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 }
Sean Paulfa37d392012-03-02 12:53:39 -05003203 if (retry < 5)
3204 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003205 }
3206 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208
3209 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003212 temp &= ~FDI_LINK_TRAIN_NONE;
3213 temp |= FDI_LINK_TRAIN_PATTERN_2;
3214 if (IS_GEN6(dev)) {
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3218 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 reg = FDI_RX_CTL(pipe);
3222 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 if (HAS_PCH_CPT(dev)) {
3224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3226 } else {
3227 temp &= ~FDI_LINK_TRAIN_NONE;
3228 temp |= FDI_LINK_TRAIN_PATTERN_2;
3229 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp);
3231
3232 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 udelay(150);
3234
Akshay Joshi0206e352011-08-16 15:34:10 -04003235 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3239 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 I915_WRITE(reg, temp);
3241
3242 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003243 udelay(500);
3244
Sean Paulfa37d392012-03-02 12:53:39 -05003245 for (retry = 0; retry < 5; retry++) {
3246 reg = FDI_RX_IIR(pipe);
3247 temp = I915_READ(reg);
3248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
3250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
3254 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255 }
Sean Paulfa37d392012-03-02 12:53:39 -05003256 if (retry < 5)
3257 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258 }
3259 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003261
3262 DRM_DEBUG_KMS("FDI train done.\n");
3263}
3264
Jesse Barnes357555c2011-04-28 15:09:55 -07003265/* Manual link training for Ivy Bridge A0 parts */
3266static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3271 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003272 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003273
3274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3275 for train result */
3276 reg = FDI_RX_IMR(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_RX_SYMBOL_LOCK;
3279 temp &= ~FDI_RX_BIT_LOCK;
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(150);
3284
Daniel Vetter01a415f2012-10-27 15:58:40 +02003285 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3286 I915_READ(FDI_RX_IIR(pipe)));
3287
Jesse Barnes139ccd32013-08-19 11:04:55 -07003288 /* Try each vswing and preemphasis setting twice before moving on */
3289 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3290 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003293 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3294 temp &= ~FDI_TX_ENABLE;
3295 I915_WRITE(reg, temp);
3296
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 temp &= ~FDI_LINK_TRAIN_AUTO;
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp &= ~FDI_RX_ENABLE;
3302 I915_WRITE(reg, temp);
3303
3304 /* enable CPU FDI TX and PCH FDI RX */
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
3307 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003308 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003309 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003311 temp |= snb_b_fdi_train_param[j/2];
3312 temp |= FDI_COMPOSITE_SYNC;
3313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3314
3315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3317
3318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 temp |= FDI_COMPOSITE_SYNC;
3322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3323
3324 POSTING_READ(reg);
3325 udelay(1); /* should be 0.5us */
3326
3327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3331
3332 if (temp & FDI_RX_BIT_LOCK ||
3333 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3335 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3336 i);
3337 break;
3338 }
3339 udelay(1); /* should be 0.5us */
3340 }
3341 if (i == 4) {
3342 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3343 continue;
3344 }
3345
3346 /* Train 2 */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3351 I915_WRITE(reg, temp);
3352
3353 reg = FDI_RX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 I915_WRITE(reg, temp);
3358
3359 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003360 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003361
Jesse Barnes139ccd32013-08-19 11:04:55 -07003362 for (i = 0; i < 4; i++) {
3363 reg = FDI_RX_IIR(pipe);
3364 temp = I915_READ(reg);
3365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
Jesse Barnes139ccd32013-08-19 11:04:55 -07003367 if (temp & FDI_RX_SYMBOL_LOCK ||
3368 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3369 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3370 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3371 i);
3372 goto train_done;
3373 }
3374 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003375 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003376 if (i == 4)
3377 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003378 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003379
Jesse Barnes139ccd32013-08-19 11:04:55 -07003380train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 DRM_DEBUG_KMS("FDI train done.\n");
3382}
3383
Daniel Vetter88cefb62012-08-12 19:27:14 +02003384static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003386 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003388 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003390
Jesse Barnesc64e3112010-09-10 11:27:03 -07003391
Jesse Barnes0e23b992010-09-10 11:10:00 -07003392 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003395 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003396 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003397 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3399
3400 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003401 udelay(200);
3402
3403 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 temp = I915_READ(reg);
3405 I915_WRITE(reg, temp | FDI_PCDCLK);
3406
3407 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003408 udelay(200);
3409
Paulo Zanoni20749732012-11-23 15:30:38 -02003410 /* Enable CPU FDI TX PLL, always on for Ironlake */
3411 reg = FDI_TX_CTL(pipe);
3412 temp = I915_READ(reg);
3413 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3414 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003415
Paulo Zanoni20749732012-11-23 15:30:38 -02003416 POSTING_READ(reg);
3417 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003418 }
3419}
3420
Daniel Vetter88cefb62012-08-12 19:27:14 +02003421static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3422{
3423 struct drm_device *dev = intel_crtc->base.dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 int pipe = intel_crtc->pipe;
3426 u32 reg, temp;
3427
3428 /* Switch from PCDclk to Rawclk */
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3432
3433 /* Disable CPU FDI TX PLL */
3434 reg = FDI_TX_CTL(pipe);
3435 temp = I915_READ(reg);
3436 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3444
3445 /* Wait for the clocks to turn off. */
3446 POSTING_READ(reg);
3447 udelay(100);
3448}
3449
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003450static void ironlake_fdi_disable(struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456 u32 reg, temp;
3457
3458 /* disable CPU FDI tx and PCH FDI rx */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3462 POSTING_READ(reg);
3463
3464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
3466 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003467 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003468 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3469
3470 POSTING_READ(reg);
3471 udelay(100);
3472
3473 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003474 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003475 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003476
3477 /* still set train pattern 1 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 if (HAS_PCH_CPT(dev)) {
3487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3488 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3489 } else {
3490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_1;
3492 }
3493 /* BPC in FDI rx is consistent with that in PIPECONF */
3494 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003496 I915_WRITE(reg, temp);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500}
3501
Chris Wilson5dce5b932014-01-20 10:17:36 +00003502bool intel_has_pending_fb_unpin(struct drm_device *dev)
3503{
3504 struct intel_crtc *crtc;
3505
3506 /* Note that we don't need to be called with mode_config.lock here
3507 * as our list of CRTC objects is static for the lifetime of the
3508 * device and so cannot disappear as we iterate. Similarly, we can
3509 * happily treat the predicates as racy, atomic checks as userspace
3510 * cannot claim and pin a new fb without at least acquring the
3511 * struct_mutex and so serialising with us.
3512 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003513 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003514 if (atomic_read(&crtc->unpin_work_count) == 0)
3515 continue;
3516
3517 if (crtc->unpin_work)
3518 intel_wait_for_vblank(dev, crtc->pipe);
3519
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003526static void page_flip_completed(struct intel_crtc *intel_crtc)
3527{
3528 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3529 struct intel_unpin_work *work = intel_crtc->unpin_work;
3530
3531 /* ensure that the unpin work is consistent wrt ->pending. */
3532 smp_rmb();
3533 intel_crtc->unpin_work = NULL;
3534
3535 if (work->event)
3536 drm_send_vblank_event(intel_crtc->base.dev,
3537 intel_crtc->pipe,
3538 work->event);
3539
3540 drm_crtc_vblank_put(&intel_crtc->base);
3541
3542 wake_up_all(&dev_priv->pending_flip_queue);
3543 queue_work(dev_priv->wq, &work->work);
3544
3545 trace_i915_flip_complete(intel_crtc->plane,
3546 work->pending_flip_obj);
3547}
3548
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003549void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003550{
Chris Wilson0f911282012-04-17 10:05:38 +01003551 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003552 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003553
Daniel Vetter2c10d572012-12-20 21:24:07 +01003554 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003555 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3556 !intel_crtc_has_pending_flip(crtc),
3557 60*HZ) == 0)) {
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003559
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003560 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003561 if (intel_crtc->unpin_work) {
3562 WARN_ONCE(1, "Removing stuck page flip\n");
3563 page_flip_completed(intel_crtc);
3564 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003565 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003566 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003567
Chris Wilson975d5682014-08-20 13:13:34 +01003568 if (crtc->primary->fb) {
3569 mutex_lock(&dev->struct_mutex);
3570 intel_finish_fb(crtc->primary->fb);
3571 mutex_unlock(&dev->struct_mutex);
3572 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003573}
3574
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003575/* Program iCLKIP clock to the desired frequency */
3576static void lpt_program_iclkip(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003580 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003581 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3582 u32 temp;
3583
Daniel Vetter09153002012-12-12 14:06:44 +01003584 mutex_lock(&dev_priv->dpio_lock);
3585
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003586 /* It is necessary to ungate the pixclk gate prior to programming
3587 * the divisors, and gate it back when it is done.
3588 */
3589 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3590
3591 /* Disable SSCCTL */
3592 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003593 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3594 SBI_SSCCTL_DISABLE,
3595 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003596
3597 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003598 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003599 auxdiv = 1;
3600 divsel = 0x41;
3601 phaseinc = 0x20;
3602 } else {
3603 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003604 * but the adjusted_mode->crtc_clock in in KHz. To get the
3605 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003606 * convert the virtual clock precision to KHz here for higher
3607 * precision.
3608 */
3609 u32 iclk_virtual_root_freq = 172800 * 1000;
3610 u32 iclk_pi_range = 64;
3611 u32 desired_divisor, msb_divisor_value, pi_value;
3612
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003613 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003614 msb_divisor_value = desired_divisor / iclk_pi_range;
3615 pi_value = desired_divisor % iclk_pi_range;
3616
3617 auxdiv = 0;
3618 divsel = msb_divisor_value - 2;
3619 phaseinc = pi_value;
3620 }
3621
3622 /* This should not happen with any sane values */
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3624 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3625 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3626 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3627
3628 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003629 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630 auxdiv,
3631 divsel,
3632 phasedir,
3633 phaseinc);
3634
3635 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003636 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3639 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3640 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3641 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3642 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003643 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003644
3645 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003646 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003647 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3648 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003649 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003650
3651 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003652 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003654 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003655
3656 /* Wait for initialization time */
3657 udelay(24);
3658
3659 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003660
3661 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003662}
3663
Daniel Vetter275f01b22013-05-03 11:49:47 +02003664static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3665 enum pipe pch_transcoder)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003669 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003670
3671 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3672 I915_READ(HTOTAL(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3674 I915_READ(HBLANK(cpu_transcoder)));
3675 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3676 I915_READ(HSYNC(cpu_transcoder)));
3677
3678 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3679 I915_READ(VTOTAL(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3681 I915_READ(VBLANK(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3683 I915_READ(VSYNC(cpu_transcoder)));
3684 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3685 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3686}
3687
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003688static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 uint32_t temp;
3692
3693 temp = I915_READ(SOUTH_CHICKEN1);
3694 if (temp & FDI_BC_BIFURCATION_SELECT)
3695 return;
3696
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3698 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3699
3700 temp |= FDI_BC_BIFURCATION_SELECT;
3701 DRM_DEBUG_KMS("enabling fdi C rx\n");
3702 I915_WRITE(SOUTH_CHICKEN1, temp);
3703 POSTING_READ(SOUTH_CHICKEN1);
3704}
3705
3706static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3707{
3708 struct drm_device *dev = intel_crtc->base.dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710
3711 switch (intel_crtc->pipe) {
3712 case PIPE_A:
3713 break;
3714 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003715 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003716 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3717 else
3718 cpt_enable_fdi_bc_bifurcation(dev);
3719
3720 break;
3721 case PIPE_C:
3722 cpt_enable_fdi_bc_bifurcation(dev);
3723
3724 break;
3725 default:
3726 BUG();
3727 }
3728}
3729
Jesse Barnesf67a5592011-01-05 10:31:48 -08003730/*
3731 * Enable PCH resources required for PCH ports:
3732 * - PCH PLLs
3733 * - FDI training & RX/TX
3734 * - update transcoder timings
3735 * - DP transcoding bits
3736 * - transcoder
3737 */
3738static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003739{
3740 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003744 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003745
Daniel Vetterab9412b2013-05-03 11:49:46 +02003746 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003747
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003748 if (IS_IVYBRIDGE(dev))
3749 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3750
Daniel Vettercd986ab2012-10-26 10:58:12 +02003751 /* Write the TU size bits before fdi link training, so that error
3752 * detection works. */
3753 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3754 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3755
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003756 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003757 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003758
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003759 /* We need to program the right clock selection before writing the pixel
3760 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003761 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003762 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003763
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003764 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003765 temp |= TRANS_DPLL_ENABLE(pipe);
3766 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003767 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768 temp |= sel;
3769 else
3770 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003774 /* XXX: pch pll's can be enabled any time before we enable the PCH
3775 * transcoder, and we actually should do this to not upset any PCH
3776 * transcoder that already use the clock when we share it.
3777 *
3778 * Note that enable_shared_dpll tries to do the right thing, but
3779 * get_shared_dpll unconditionally resets the pll - we need that to have
3780 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003781 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003782
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003783 /* set transcoder timing, panel must allow it */
3784 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003785 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003786
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003787 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003788
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003789 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003790 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003791 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = TRANS_DP_CTL(pipe);
3793 temp = I915_READ(reg);
3794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003795 TRANS_DP_SYNC_MASK |
3796 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 temp |= (TRANS_DP_OUTPUT_ENABLE |
3798 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003799 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003800
3801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003805
3806 switch (intel_trans_dp_port_sel(crtc)) {
3807 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003809 break;
3810 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003812 break;
3813 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003815 break;
3816 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003817 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 }
3819
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821 }
3822
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003823 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003824}
3825
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003826static void lpt_pch_enable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003831 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003832
Daniel Vetterab9412b2013-05-03 11:49:46 +02003833 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003834
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003835 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003836
Paulo Zanoni0540e482012-10-31 18:12:40 -02003837 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003838 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003839
Paulo Zanoni937bb612012-10-31 18:12:47 -02003840 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003841}
3842
Daniel Vetter716c2e52014-06-25 22:02:02 +03003843void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844{
Daniel Vettere2b78262013-06-07 23:10:03 +02003845 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003846
3847 if (pll == NULL)
3848 return;
3849
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003850 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003851 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003852 return;
3853 }
3854
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003855 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3856 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003857 WARN_ON(pll->on);
3858 WARN_ON(pll->active);
3859 }
3860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003861 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003862}
3863
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003864struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3865 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003866{
Daniel Vettere2b78262013-06-07 23:10:03 +02003867 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003868 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003869 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003871 if (HAS_PCH_IBX(dev_priv->dev)) {
3872 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003873 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003874 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003875
Daniel Vetter46edb022013-06-05 13:34:12 +02003876 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3877 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003878
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003879 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003880
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003881 goto found;
3882 }
3883
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003884 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3885 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003886
3887 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003888 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003889 continue;
3890
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003891 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003892 &pll->new_config->hw_state,
3893 sizeof(pll->new_config->hw_state)) == 0) {
3894 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003895 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003896 pll->new_config->crtc_mask,
3897 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898 goto found;
3899 }
3900 }
3901
3902 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003903 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3904 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003905 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003906 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3907 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908 goto found;
3909 }
3910 }
3911
3912 return NULL;
3913
3914found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003915 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003916 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003917
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003918 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003919 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3920 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003921
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003922 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003923
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924 return pll;
3925}
3926
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003927/**
3928 * intel_shared_dpll_start_config - start a new PLL staged config
3929 * @dev_priv: DRM device
3930 * @clear_pipes: mask of pipes that will have their PLLs freed
3931 *
3932 * Starts a new PLL staged config, copying the current config but
3933 * releasing the references of pipes specified in clear_pipes.
3934 */
3935static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3936 unsigned clear_pipes)
3937{
3938 struct intel_shared_dpll *pll;
3939 enum intel_dpll_id i;
3940
3941 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3942 pll = &dev_priv->shared_dplls[i];
3943
3944 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3945 GFP_KERNEL);
3946 if (!pll->new_config)
3947 goto cleanup;
3948
3949 pll->new_config->crtc_mask &= ~clear_pipes;
3950 }
3951
3952 return 0;
3953
3954cleanup:
3955 while (--i >= 0) {
3956 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003957 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003958 pll->new_config = NULL;
3959 }
3960
3961 return -ENOMEM;
3962}
3963
3964static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3965{
3966 struct intel_shared_dpll *pll;
3967 enum intel_dpll_id i;
3968
3969 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3970 pll = &dev_priv->shared_dplls[i];
3971
3972 WARN_ON(pll->new_config == &pll->config);
3973
3974 pll->config = *pll->new_config;
3975 kfree(pll->new_config);
3976 pll->new_config = NULL;
3977 }
3978}
3979
3980static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3981{
3982 struct intel_shared_dpll *pll;
3983 enum intel_dpll_id i;
3984
3985 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3986 pll = &dev_priv->shared_dplls[i];
3987
3988 WARN_ON(pll->new_config == &pll->config);
3989
3990 kfree(pll->new_config);
3991 pll->new_config = NULL;
3992 }
3993}
3994
Daniel Vettera1520312013-05-03 11:49:50 +02003995static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003996{
3997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003998 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003999 u32 temp;
4000
4001 temp = I915_READ(dslreg);
4002 udelay(500);
4003 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004004 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004005 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004006 }
4007}
4008
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004009static void skylake_pfit_enable(struct intel_crtc *crtc)
4010{
4011 struct drm_device *dev = crtc->base.dev;
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 int pipe = crtc->pipe;
4014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004015 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004016 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004017 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4018 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004019 }
4020}
4021
Jesse Barnesb074cec2013-04-25 12:55:02 -07004022static void ironlake_pfit_enable(struct intel_crtc *crtc)
4023{
4024 struct drm_device *dev = crtc->base.dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 int pipe = crtc->pipe;
4027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004028 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004029 /* Force use of hard-coded filter coefficients
4030 * as some pre-programmed values are broken,
4031 * e.g. x201.
4032 */
4033 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4034 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4035 PF_PIPE_SEL_IVB(pipe));
4036 else
4037 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004038 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4039 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004040 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004041}
4042
Matt Roper4a3b8762014-12-23 10:41:51 -08004043static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004044{
4045 struct drm_device *dev = crtc->dev;
4046 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004047 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004048 struct intel_plane *intel_plane;
4049
Matt Roperaf2b6532014-04-01 15:22:32 -07004050 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4051 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004052 if (intel_plane->pipe == pipe)
4053 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004054 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004055}
4056
Matt Roper4a3b8762014-12-23 10:41:51 -08004057static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004058{
4059 struct drm_device *dev = crtc->dev;
4060 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004061 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004062 struct intel_plane *intel_plane;
4063
Matt Roperaf2b6532014-04-01 15:22:32 -07004064 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4065 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004066 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004067 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004068 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004069}
4070
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004071void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004072{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004075
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004076 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004077 return;
4078
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004079 /* We can only enable IPS after we enable a plane and wait for a vblank */
4080 intel_wait_for_vblank(dev, crtc->pipe);
4081
Paulo Zanonid77e4532013-09-24 13:52:55 -03004082 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004083 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004084 mutex_lock(&dev_priv->rps.hw_lock);
4085 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4086 mutex_unlock(&dev_priv->rps.hw_lock);
4087 /* Quoting Art Runyan: "its not safe to expect any particular
4088 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004089 * mailbox." Moreover, the mailbox may return a bogus state,
4090 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004091 */
4092 } else {
4093 I915_WRITE(IPS_CTL, IPS_ENABLE);
4094 /* The bit only becomes 1 in the next vblank, so this wait here
4095 * is essentially intel_wait_for_vblank. If we don't have this
4096 * and don't wait for vblanks until the end of crtc_enable, then
4097 * the HW state readout code will complain that the expected
4098 * IPS_CTL value is not the one we read. */
4099 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4100 DRM_ERROR("Timed out waiting for IPS enable\n");
4101 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004102}
4103
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004104void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004105{
4106 struct drm_device *dev = crtc->base.dev;
4107 struct drm_i915_private *dev_priv = dev->dev_private;
4108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004109 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004110 return;
4111
4112 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004113 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004114 mutex_lock(&dev_priv->rps.hw_lock);
4115 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4116 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004117 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4118 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4119 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004120 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004121 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004122 POSTING_READ(IPS_CTL);
4123 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004124
4125 /* We need to wait for a vblank before we can disable the plane. */
4126 intel_wait_for_vblank(dev, crtc->pipe);
4127}
4128
4129/** Loads the palette/gamma unit for the CRTC with the prepared values */
4130static void intel_crtc_load_lut(struct drm_crtc *crtc)
4131{
4132 struct drm_device *dev = crtc->dev;
4133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4135 enum pipe pipe = intel_crtc->pipe;
4136 int palreg = PALETTE(pipe);
4137 int i;
4138 bool reenable_ips = false;
4139
4140 /* The clocks have to be on to load the palette. */
4141 if (!crtc->enabled || !intel_crtc->active)
4142 return;
4143
4144 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004145 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004146 assert_dsi_pll_enabled(dev_priv);
4147 else
4148 assert_pll_enabled(dev_priv, pipe);
4149 }
4150
4151 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304152 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004153 palreg = LGC_PALETTE(pipe);
4154
4155 /* Workaround : Do not read or write the pipe palette/gamma data while
4156 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4157 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004158 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004159 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4160 GAMMA_MODE_MODE_SPLIT)) {
4161 hsw_disable_ips(intel_crtc);
4162 reenable_ips = true;
4163 }
4164
4165 for (i = 0; i < 256; i++) {
4166 I915_WRITE(palreg + 4 * i,
4167 (intel_crtc->lut_r[i] << 16) |
4168 (intel_crtc->lut_g[i] << 8) |
4169 intel_crtc->lut_b[i]);
4170 }
4171
4172 if (reenable_ips)
4173 hsw_enable_ips(intel_crtc);
4174}
4175
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004176static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4177{
4178 if (!enable && intel_crtc->overlay) {
4179 struct drm_device *dev = intel_crtc->base.dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181
4182 mutex_lock(&dev->struct_mutex);
4183 dev_priv->mm.interruptible = false;
4184 (void) intel_overlay_switch_off(intel_crtc->overlay);
4185 dev_priv->mm.interruptible = true;
4186 mutex_unlock(&dev->struct_mutex);
4187 }
4188
4189 /* Let userspace switch the overlay on again. In most cases userspace
4190 * has to recompute where to put it anyway.
4191 */
4192}
4193
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004194static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004195{
4196 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4198 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004199
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004200 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004201 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004202 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004203 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004204
4205 hsw_enable_ips(intel_crtc);
4206
4207 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004208 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004209 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004210
4211 /*
4212 * FIXME: Once we grow proper nuclear flip support out of this we need
4213 * to compute the mask of flip planes precisely. For the time being
4214 * consider this a flip from a NULL plane.
4215 */
4216 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004217}
4218
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004219static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004220{
4221 struct drm_device *dev = crtc->dev;
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4224 int pipe = intel_crtc->pipe;
4225 int plane = intel_crtc->plane;
4226
4227 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004228
4229 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004230 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004231
4232 hsw_disable_ips(intel_crtc);
4233
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004234 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004235 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004236 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004237 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004238
Daniel Vetterf99d7062014-06-19 16:01:59 +02004239 /*
4240 * FIXME: Once we grow proper nuclear flip support out of this we need
4241 * to compute the mask of flip planes precisely. For the time being
4242 * consider this a flip to a NULL plane.
4243 */
4244 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004245}
4246
Jesse Barnesf67a5592011-01-05 10:31:48 -08004247static void ironlake_crtc_enable(struct drm_crtc *crtc)
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004252 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004253 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004254
Daniel Vetter08a48462012-07-02 11:43:47 +02004255 WARN_ON(!crtc->enabled);
4256
Jesse Barnesf67a5592011-01-05 10:31:48 -08004257 if (intel_crtc->active)
4258 return;
4259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004260 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004261 intel_prepare_shared_dpll(intel_crtc);
4262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004263 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004264 intel_dp_set_m_n(intel_crtc);
4265
4266 intel_set_pipe_timings(intel_crtc);
4267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004268 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004269 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004270 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004271 }
4272
4273 ironlake_set_pipeconf(crtc);
4274
Jesse Barnesf67a5592011-01-05 10:31:48 -08004275 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004276
Daniel Vettera72e4c92014-09-30 10:56:47 +02004277 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4278 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004279
Daniel Vetterf6736a12013-06-05 13:34:30 +02004280 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004281 if (encoder->pre_enable)
4282 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004284 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004285 /* Note: FDI PLL enabling _must_ be done before we enable the
4286 * cpu pipes, hence this is separate from all the other fdi/pch
4287 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004288 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004289 } else {
4290 assert_fdi_tx_disabled(dev_priv, pipe);
4291 assert_fdi_rx_disabled(dev_priv, pipe);
4292 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004293
Jesse Barnesb074cec2013-04-25 12:55:02 -07004294 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004295
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004296 /*
4297 * On ILK+ LUT must be loaded before the pipe is running but with
4298 * clocks enabled
4299 */
4300 intel_crtc_load_lut(crtc);
4301
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004302 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004303 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004304
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004305 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004306 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004307
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004308 assert_vblank_disabled(crtc);
4309 drm_crtc_vblank_on(crtc);
4310
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004311 for_each_encoder_on_crtc(dev, crtc, encoder)
4312 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004313
4314 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004315 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004316
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004317 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004318}
4319
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004320/* IPS only exists on ULT machines and is tied to pipe A. */
4321static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4322{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004323 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004324}
4325
Paulo Zanonie4916942013-09-20 16:21:19 -03004326/*
4327 * This implements the workaround described in the "notes" section of the mode
4328 * set sequence documentation. When going from no pipes or single pipe to
4329 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4330 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4331 */
4332static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4333{
4334 struct drm_device *dev = crtc->base.dev;
4335 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4336
4337 /* We want to get the other_active_crtc only if there's only 1 other
4338 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004339 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004340 if (!crtc_it->active || crtc_it == crtc)
4341 continue;
4342
4343 if (other_active_crtc)
4344 return;
4345
4346 other_active_crtc = crtc_it;
4347 }
4348 if (!other_active_crtc)
4349 return;
4350
4351 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4352 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4353}
4354
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004355static void haswell_crtc_enable(struct drm_crtc *crtc)
4356{
4357 struct drm_device *dev = crtc->dev;
4358 struct drm_i915_private *dev_priv = dev->dev_private;
4359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4360 struct intel_encoder *encoder;
4361 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004362
4363 WARN_ON(!crtc->enabled);
4364
4365 if (intel_crtc->active)
4366 return;
4367
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004368 if (intel_crtc_to_shared_dpll(intel_crtc))
4369 intel_enable_shared_dpll(intel_crtc);
4370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004371 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004372 intel_dp_set_m_n(intel_crtc);
4373
4374 intel_set_pipe_timings(intel_crtc);
4375
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004376 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4377 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4378 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004379 }
4380
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004381 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004382 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004383 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004384 }
4385
4386 haswell_set_pipeconf(crtc);
4387
4388 intel_set_pipe_csc(crtc);
4389
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004390 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004391
Daniel Vettera72e4c92014-09-30 10:56:47 +02004392 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004393 for_each_encoder_on_crtc(dev, crtc, encoder)
4394 if (encoder->pre_enable)
4395 encoder->pre_enable(encoder);
4396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004397 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004398 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4399 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004400 dev_priv->display.fdi_link_train(crtc);
4401 }
4402
Paulo Zanoni1f544382012-10-24 11:32:00 -02004403 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004404
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004405 if (IS_SKYLAKE(dev))
4406 skylake_pfit_enable(intel_crtc);
4407 else
4408 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004409
4410 /*
4411 * On ILK+ LUT must be loaded before the pipe is running but with
4412 * clocks enabled
4413 */
4414 intel_crtc_load_lut(crtc);
4415
Paulo Zanoni1f544382012-10-24 11:32:00 -02004416 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004417 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004418
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004419 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004420 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004423 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004424
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004425 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004426 intel_ddi_set_vc_payload_alloc(crtc, true);
4427
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004428 assert_vblank_disabled(crtc);
4429 drm_crtc_vblank_on(crtc);
4430
Jani Nikula8807e552013-08-30 19:40:32 +03004431 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004432 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004433 intel_opregion_notify_encoder(encoder, true);
4434 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004435
Paulo Zanonie4916942013-09-20 16:21:19 -03004436 /* If we change the relative order between pipe/planes enabling, we need
4437 * to change the workaround. */
4438 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004439 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004440}
4441
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004442static void skylake_pfit_disable(struct intel_crtc *crtc)
4443{
4444 struct drm_device *dev = crtc->base.dev;
4445 struct drm_i915_private *dev_priv = dev->dev_private;
4446 int pipe = crtc->pipe;
4447
4448 /* To avoid upsetting the power well on haswell only disable the pfit if
4449 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004450 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004451 I915_WRITE(PS_CTL(pipe), 0);
4452 I915_WRITE(PS_WIN_POS(pipe), 0);
4453 I915_WRITE(PS_WIN_SZ(pipe), 0);
4454 }
4455}
4456
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004457static void ironlake_pfit_disable(struct intel_crtc *crtc)
4458{
4459 struct drm_device *dev = crtc->base.dev;
4460 struct drm_i915_private *dev_priv = dev->dev_private;
4461 int pipe = crtc->pipe;
4462
4463 /* To avoid upsetting the power well on haswell only disable the pfit if
4464 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004465 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004466 I915_WRITE(PF_CTL(pipe), 0);
4467 I915_WRITE(PF_WIN_POS(pipe), 0);
4468 I915_WRITE(PF_WIN_SZ(pipe), 0);
4469 }
4470}
4471
Jesse Barnes6be4a602010-09-10 10:26:01 -07004472static void ironlake_crtc_disable(struct drm_crtc *crtc)
4473{
4474 struct drm_device *dev = crtc->dev;
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004477 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004478 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004479 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004480
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004481 if (!intel_crtc->active)
4482 return;
4483
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004484 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004485
Daniel Vetterea9d7582012-07-10 10:42:52 +02004486 for_each_encoder_on_crtc(dev, crtc, encoder)
4487 encoder->disable(encoder);
4488
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004489 drm_crtc_vblank_off(crtc);
4490 assert_vblank_disabled(crtc);
4491
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004492 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004493 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004494
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004495 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004496
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004497 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004498
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004499 for_each_encoder_on_crtc(dev, crtc, encoder)
4500 if (encoder->post_disable)
4501 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004503 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004504 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004505
Daniel Vetterd925c592013-06-05 13:34:04 +02004506 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004507
Daniel Vetterd925c592013-06-05 13:34:04 +02004508 if (HAS_PCH_CPT(dev)) {
4509 /* disable TRANS_DP_CTL */
4510 reg = TRANS_DP_CTL(pipe);
4511 temp = I915_READ(reg);
4512 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4513 TRANS_DP_PORT_SEL_MASK);
4514 temp |= TRANS_DP_PORT_SEL_NONE;
4515 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004516
Daniel Vetterd925c592013-06-05 13:34:04 +02004517 /* disable DPLL_SEL */
4518 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004519 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004520 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004521 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004522
4523 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004524 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004525
4526 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004527 }
4528
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004529 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004530 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004531
4532 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004533 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004534 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004535}
4536
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004537static void haswell_crtc_disable(struct drm_crtc *crtc)
4538{
4539 struct drm_device *dev = crtc->dev;
4540 struct drm_i915_private *dev_priv = dev->dev_private;
4541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4542 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004543 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004544
4545 if (!intel_crtc->active)
4546 return;
4547
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004548 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004549
Jani Nikula8807e552013-08-30 19:40:32 +03004550 for_each_encoder_on_crtc(dev, crtc, encoder) {
4551 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004552 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004553 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004554
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004555 drm_crtc_vblank_off(crtc);
4556 assert_vblank_disabled(crtc);
4557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004558 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004559 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4560 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004561 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004564 intel_ddi_set_vc_payload_alloc(crtc, false);
4565
Paulo Zanoniad80a812012-10-24 16:06:19 -02004566 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004567
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004568 if (IS_SKYLAKE(dev))
4569 skylake_pfit_disable(intel_crtc);
4570 else
4571 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004572
Paulo Zanoni1f544382012-10-24 11:32:00 -02004573 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004575 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004576 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004577 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004578 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004579
Imre Deak97b040a2014-06-25 22:01:50 +03004580 for_each_encoder_on_crtc(dev, crtc, encoder)
4581 if (encoder->post_disable)
4582 encoder->post_disable(encoder);
4583
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004584 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004585 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004586
4587 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004588 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004589 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004590
4591 if (intel_crtc_to_shared_dpll(intel_crtc))
4592 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004593}
4594
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004595static void ironlake_crtc_off(struct drm_crtc *crtc)
4596{
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004598 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004599}
4600
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004601
Jesse Barnes2dd24552013-04-25 12:55:01 -07004602static void i9xx_pfit_enable(struct intel_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->base.dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004607
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004608 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004609 return;
4610
Daniel Vetterc0b03412013-05-28 12:05:54 +02004611 /*
4612 * The panel fitter should only be adjusted whilst the pipe is disabled,
4613 * according to register description and PRM.
4614 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004615 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4616 assert_pipe_disabled(dev_priv, crtc->pipe);
4617
Jesse Barnesb074cec2013-04-25 12:55:02 -07004618 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4619 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004620
4621 /* Border color in case we don't scale up to the full screen. Black by
4622 * default, change to something else for debugging. */
4623 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004624}
4625
Dave Airlied05410f2014-06-05 13:22:59 +10004626static enum intel_display_power_domain port_to_power_domain(enum port port)
4627{
4628 switch (port) {
4629 case PORT_A:
4630 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4631 case PORT_B:
4632 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4633 case PORT_C:
4634 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4635 case PORT_D:
4636 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4637 default:
4638 WARN_ON_ONCE(1);
4639 return POWER_DOMAIN_PORT_OTHER;
4640 }
4641}
4642
Imre Deak77d22dc2014-03-05 16:20:52 +02004643#define for_each_power_domain(domain, mask) \
4644 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4645 if ((1 << (domain)) & (mask))
4646
Imre Deak319be8a2014-03-04 19:22:57 +02004647enum intel_display_power_domain
4648intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004649{
Imre Deak319be8a2014-03-04 19:22:57 +02004650 struct drm_device *dev = intel_encoder->base.dev;
4651 struct intel_digital_port *intel_dig_port;
4652
4653 switch (intel_encoder->type) {
4654 case INTEL_OUTPUT_UNKNOWN:
4655 /* Only DDI platforms should ever use this output type */
4656 WARN_ON_ONCE(!HAS_DDI(dev));
4657 case INTEL_OUTPUT_DISPLAYPORT:
4658 case INTEL_OUTPUT_HDMI:
4659 case INTEL_OUTPUT_EDP:
4660 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004661 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004662 case INTEL_OUTPUT_DP_MST:
4663 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4664 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004665 case INTEL_OUTPUT_ANALOG:
4666 return POWER_DOMAIN_PORT_CRT;
4667 case INTEL_OUTPUT_DSI:
4668 return POWER_DOMAIN_PORT_DSI;
4669 default:
4670 return POWER_DOMAIN_PORT_OTHER;
4671 }
4672}
4673
4674static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4675{
4676 struct drm_device *dev = crtc->dev;
4677 struct intel_encoder *intel_encoder;
4678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4679 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004680 unsigned long mask;
4681 enum transcoder transcoder;
4682
4683 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4684
4685 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4686 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004687 if (intel_crtc->config->pch_pfit.enabled ||
4688 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004689 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4690
Imre Deak319be8a2014-03-04 19:22:57 +02004691 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4692 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4693
Imre Deak77d22dc2014-03-05 16:20:52 +02004694 return mask;
4695}
4696
Imre Deak77d22dc2014-03-05 16:20:52 +02004697static void modeset_update_crtc_power_domains(struct drm_device *dev)
4698{
4699 struct drm_i915_private *dev_priv = dev->dev_private;
4700 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4701 struct intel_crtc *crtc;
4702
4703 /*
4704 * First get all needed power domains, then put all unneeded, to avoid
4705 * any unnecessary toggling of the power wells.
4706 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004707 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004708 enum intel_display_power_domain domain;
4709
4710 if (!crtc->base.enabled)
4711 continue;
4712
Imre Deak319be8a2014-03-04 19:22:57 +02004713 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004714
4715 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4716 intel_display_power_get(dev_priv, domain);
4717 }
4718
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004719 if (dev_priv->display.modeset_global_resources)
4720 dev_priv->display.modeset_global_resources(dev);
4721
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004722 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004723 enum intel_display_power_domain domain;
4724
4725 for_each_power_domain(domain, crtc->enabled_power_domains)
4726 intel_display_power_put(dev_priv, domain);
4727
4728 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4729 }
4730
4731 intel_display_set_init_power(dev_priv, false);
4732}
4733
Ville Syrjälädfcab172014-06-13 13:37:47 +03004734/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004735static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004736{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004737 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004738
Jesse Barnes586f49d2013-11-04 16:06:59 -08004739 /* Obtain SKU information */
4740 mutex_lock(&dev_priv->dpio_lock);
4741 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4742 CCK_FUSE_HPLL_FREQ_MASK;
4743 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004744
Ville Syrjälädfcab172014-06-13 13:37:47 +03004745 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004746}
4747
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004748static void vlv_update_cdclk(struct drm_device *dev)
4749{
4750 struct drm_i915_private *dev_priv = dev->dev_private;
4751
4752 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004753 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004754 dev_priv->vlv_cdclk_freq);
4755
4756 /*
4757 * Program the gmbus_freq based on the cdclk frequency.
4758 * BSpec erroneously claims we should aim for 4MHz, but
4759 * in fact 1MHz is the correct frequency.
4760 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004761 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004762}
4763
Jesse Barnes30a970c2013-11-04 13:48:12 -08004764/* Adjust CDclk dividers to allow high res or save power if possible */
4765static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4766{
4767 struct drm_i915_private *dev_priv = dev->dev_private;
4768 u32 val, cmd;
4769
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004770 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004771
Ville Syrjälädfcab172014-06-13 13:37:47 +03004772 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004773 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004774 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004775 cmd = 1;
4776 else
4777 cmd = 0;
4778
4779 mutex_lock(&dev_priv->rps.hw_lock);
4780 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4781 val &= ~DSPFREQGUAR_MASK;
4782 val |= (cmd << DSPFREQGUAR_SHIFT);
4783 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4784 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4785 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4786 50)) {
4787 DRM_ERROR("timed out waiting for CDclk change\n");
4788 }
4789 mutex_unlock(&dev_priv->rps.hw_lock);
4790
Ville Syrjälädfcab172014-06-13 13:37:47 +03004791 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004792 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004793
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004794 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004795
4796 mutex_lock(&dev_priv->dpio_lock);
4797 /* adjust cdclk divider */
4798 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004799 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004800 val |= divider;
4801 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004802
4803 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4804 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4805 50))
4806 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004807 mutex_unlock(&dev_priv->dpio_lock);
4808 }
4809
4810 mutex_lock(&dev_priv->dpio_lock);
4811 /* adjust self-refresh exit latency value */
4812 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4813 val &= ~0x7f;
4814
4815 /*
4816 * For high bandwidth configs, we set a higher latency in the bunit
4817 * so that the core display fetch happens in time to avoid underruns.
4818 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004819 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004820 val |= 4500 / 250; /* 4.5 usec */
4821 else
4822 val |= 3000 / 250; /* 3.0 usec */
4823 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4824 mutex_unlock(&dev_priv->dpio_lock);
4825
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004826 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004827}
4828
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004829static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4830{
4831 struct drm_i915_private *dev_priv = dev->dev_private;
4832 u32 val, cmd;
4833
4834 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4835
4836 switch (cdclk) {
4837 case 400000:
4838 cmd = 3;
4839 break;
4840 case 333333:
4841 case 320000:
4842 cmd = 2;
4843 break;
4844 case 266667:
4845 cmd = 1;
4846 break;
4847 case 200000:
4848 cmd = 0;
4849 break;
4850 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004851 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004852 return;
4853 }
4854
4855 mutex_lock(&dev_priv->rps.hw_lock);
4856 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4857 val &= ~DSPFREQGUAR_MASK_CHV;
4858 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4859 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4860 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4861 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4862 50)) {
4863 DRM_ERROR("timed out waiting for CDclk change\n");
4864 }
4865 mutex_unlock(&dev_priv->rps.hw_lock);
4866
4867 vlv_update_cdclk(dev);
4868}
4869
Jesse Barnes30a970c2013-11-04 13:48:12 -08004870static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4871 int max_pixclk)
4872{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004873 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004874
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004875 /* FIXME: Punit isn't quite ready yet */
4876 if (IS_CHERRYVIEW(dev_priv->dev))
4877 return 400000;
4878
Jesse Barnes30a970c2013-11-04 13:48:12 -08004879 /*
4880 * Really only a few cases to deal with, as only 4 CDclks are supported:
4881 * 200MHz
4882 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004883 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004884 * 400MHz
4885 * So we check to see whether we're above 90% of the lower bin and
4886 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004887 *
4888 * We seem to get an unstable or solid color picture at 200MHz.
4889 * Not sure what's wrong. For now use 200MHz only when all pipes
4890 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004891 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004892 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004893 return 400000;
4894 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004895 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004896 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004897 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004898 else
4899 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004900}
4901
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004902/* compute the max pixel clock for new configuration */
4903static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004904{
4905 struct drm_device *dev = dev_priv->dev;
4906 struct intel_crtc *intel_crtc;
4907 int max_pixclk = 0;
4908
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004909 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004910 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004911 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004912 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004913 }
4914
4915 return max_pixclk;
4916}
4917
4918static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004919 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004920{
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004923 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004924
Imre Deakd60c4472014-03-27 17:45:10 +02004925 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4926 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004927 return;
4928
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004929 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004930 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004931 if (intel_crtc->base.enabled)
4932 *prepare_pipes |= (1 << intel_crtc->pipe);
4933}
4934
4935static void valleyview_modeset_global_resources(struct drm_device *dev)
4936{
4937 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004938 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004939 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4940
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004941 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004942 /*
4943 * FIXME: We can end up here with all power domains off, yet
4944 * with a CDCLK frequency other than the minimum. To account
4945 * for this take the PIPE-A power domain, which covers the HW
4946 * blocks needed for the following programming. This can be
4947 * removed once it's guaranteed that we get here either with
4948 * the minimum CDCLK set, or the required power domains
4949 * enabled.
4950 */
4951 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4952
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004953 if (IS_CHERRYVIEW(dev))
4954 cherryview_set_cdclk(dev, req_cdclk);
4955 else
4956 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004957
4958 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004959 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004960}
4961
Jesse Barnes89b667f2013-04-18 14:51:36 -07004962static void valleyview_crtc_enable(struct drm_crtc *crtc)
4963{
4964 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004965 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4967 struct intel_encoder *encoder;
4968 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004969 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004970
4971 WARN_ON(!crtc->enabled);
4972
4973 if (intel_crtc->active)
4974 return;
4975
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004976 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304977
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004978 if (!is_dsi) {
4979 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004980 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004981 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004983 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02004986 intel_dp_set_m_n(intel_crtc);
4987
4988 intel_set_pipe_timings(intel_crtc);
4989
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004990 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992
4993 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4994 I915_WRITE(CHV_CANVAS(pipe), 0);
4995 }
4996
Daniel Vetter5b18e572014-04-24 23:55:06 +02004997 i9xx_set_pipeconf(intel_crtc);
4998
Jesse Barnes89b667f2013-04-18 14:51:36 -07004999 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005000
Daniel Vettera72e4c92014-09-30 10:56:47 +02005001 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005002
Jesse Barnes89b667f2013-04-18 14:51:36 -07005003 for_each_encoder_on_crtc(dev, crtc, encoder)
5004 if (encoder->pre_pll_enable)
5005 encoder->pre_pll_enable(encoder);
5006
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005007 if (!is_dsi) {
5008 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005009 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005010 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005011 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005012 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005013
5014 for_each_encoder_on_crtc(dev, crtc, encoder)
5015 if (encoder->pre_enable)
5016 encoder->pre_enable(encoder);
5017
Jesse Barnes2dd24552013-04-25 12:55:01 -07005018 i9xx_pfit_enable(intel_crtc);
5019
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005020 intel_crtc_load_lut(crtc);
5021
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005022 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005023 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005024
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005025 assert_vblank_disabled(crtc);
5026 drm_crtc_vblank_on(crtc);
5027
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005028 for_each_encoder_on_crtc(dev, crtc, encoder)
5029 encoder->enable(encoder);
5030
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005031 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005032
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005033 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005034 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005035}
5036
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005037static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5038{
5039 struct drm_device *dev = crtc->base.dev;
5040 struct drm_i915_private *dev_priv = dev->dev_private;
5041
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005042 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5043 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005044}
5045
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005046static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005047{
5048 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005049 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005051 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005052 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005053
Daniel Vetter08a48462012-07-02 11:43:47 +02005054 WARN_ON(!crtc->enabled);
5055
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005056 if (intel_crtc->active)
5057 return;
5058
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005059 i9xx_set_pll_dividers(intel_crtc);
5060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005061 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005062 intel_dp_set_m_n(intel_crtc);
5063
5064 intel_set_pipe_timings(intel_crtc);
5065
Daniel Vetter5b18e572014-04-24 23:55:06 +02005066 i9xx_set_pipeconf(intel_crtc);
5067
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005068 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005069
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005070 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005071 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005072
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005073 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005074 if (encoder->pre_enable)
5075 encoder->pre_enable(encoder);
5076
Daniel Vetterf6736a12013-06-05 13:34:30 +02005077 i9xx_enable_pll(intel_crtc);
5078
Jesse Barnes2dd24552013-04-25 12:55:01 -07005079 i9xx_pfit_enable(intel_crtc);
5080
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005081 intel_crtc_load_lut(crtc);
5082
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005083 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005084 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005085
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005086 assert_vblank_disabled(crtc);
5087 drm_crtc_vblank_on(crtc);
5088
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005089 for_each_encoder_on_crtc(dev, crtc, encoder)
5090 encoder->enable(encoder);
5091
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005092 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005093
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005094 /*
5095 * Gen2 reports pipe underruns whenever all planes are disabled.
5096 * So don't enable underrun reporting before at least some planes
5097 * are enabled.
5098 * FIXME: Need to fix the logic to work when we turn off all planes
5099 * but leave the pipe running.
5100 */
5101 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005102 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005103
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005104 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005105 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005106}
5107
Daniel Vetter87476d62013-04-11 16:29:06 +02005108static void i9xx_pfit_disable(struct intel_crtc *crtc)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005112
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005113 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005114 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005115
5116 assert_pipe_disabled(dev_priv, crtc->pipe);
5117
Daniel Vetter328d8e82013-05-08 10:36:31 +02005118 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5119 I915_READ(PFIT_CONTROL));
5120 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005121}
5122
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005123static void i9xx_crtc_disable(struct drm_crtc *crtc)
5124{
5125 struct drm_device *dev = crtc->dev;
5126 struct drm_i915_private *dev_priv = dev->dev_private;
5127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005128 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005129 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005130
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005131 if (!intel_crtc->active)
5132 return;
5133
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005134 /*
5135 * Gen2 reports pipe underruns whenever all planes are disabled.
5136 * So diasble underrun reporting before all the planes get disabled.
5137 * FIXME: Need to fix the logic to work when we turn off all planes
5138 * but leave the pipe running.
5139 */
5140 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005141 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005142
Imre Deak564ed192014-06-13 14:54:21 +03005143 /*
5144 * Vblank time updates from the shadow to live plane control register
5145 * are blocked if the memory self-refresh mode is active at that
5146 * moment. So to make sure the plane gets truly disabled, disable
5147 * first the self-refresh mode. The self-refresh enable bit in turn
5148 * will be checked/applied by the HW only at the next frame start
5149 * event which is after the vblank start event, so we need to have a
5150 * wait-for-vblank between disabling the plane and the pipe.
5151 */
5152 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005153 intel_crtc_disable_planes(crtc);
5154
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005155 /*
5156 * On gen2 planes are double buffered but the pipe isn't, so we must
5157 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005158 * We also need to wait on all gmch platforms because of the
5159 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005160 */
Imre Deak564ed192014-06-13 14:54:21 +03005161 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005162
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005163 for_each_encoder_on_crtc(dev, crtc, encoder)
5164 encoder->disable(encoder);
5165
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005166 drm_crtc_vblank_off(crtc);
5167 assert_vblank_disabled(crtc);
5168
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005169 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005170
Daniel Vetter87476d62013-04-11 16:29:06 +02005171 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005172
Jesse Barnes89b667f2013-04-18 14:51:36 -07005173 for_each_encoder_on_crtc(dev, crtc, encoder)
5174 if (encoder->post_disable)
5175 encoder->post_disable(encoder);
5176
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005177 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005178 if (IS_CHERRYVIEW(dev))
5179 chv_disable_pll(dev_priv, pipe);
5180 else if (IS_VALLEYVIEW(dev))
5181 vlv_disable_pll(dev_priv, pipe);
5182 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005183 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005184 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005185
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005186 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005188
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005189 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005190 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005191
Daniel Vetterefa96242014-04-24 23:55:02 +02005192 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005193 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005194 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005195}
5196
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005197static void i9xx_crtc_off(struct drm_crtc *crtc)
5198{
5199}
5200
Borun Fub04c5bd2014-07-12 10:02:27 +05305201/* Master function to enable/disable CRTC and corresponding power wells */
5202void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005203{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005204 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005205 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005207 enum intel_display_power_domain domain;
5208 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005209
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005210 if (enable) {
5211 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005212 domains = get_crtc_power_domains(crtc);
5213 for_each_power_domain(domain, domains)
5214 intel_display_power_get(dev_priv, domain);
5215 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005216
5217 dev_priv->display.crtc_enable(crtc);
5218 }
5219 } else {
5220 if (intel_crtc->active) {
5221 dev_priv->display.crtc_disable(crtc);
5222
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005223 domains = intel_crtc->enabled_power_domains;
5224 for_each_power_domain(domain, domains)
5225 intel_display_power_put(dev_priv, domain);
5226 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005227 }
5228 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305229}
5230
5231/**
5232 * Sets the power management mode of the pipe and plane.
5233 */
5234void intel_crtc_update_dpms(struct drm_crtc *crtc)
5235{
5236 struct drm_device *dev = crtc->dev;
5237 struct intel_encoder *intel_encoder;
5238 bool enable = false;
5239
5240 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5241 enable |= intel_encoder->connectors_active;
5242
5243 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005244}
5245
Daniel Vetter976f8a22012-07-08 22:34:21 +02005246static void intel_crtc_disable(struct drm_crtc *crtc)
5247{
5248 struct drm_device *dev = crtc->dev;
5249 struct drm_connector *connector;
5250 struct drm_i915_private *dev_priv = dev->dev_private;
5251
5252 /* crtc should still be enabled when we disable it. */
5253 WARN_ON(!crtc->enabled);
5254
5255 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005256 dev_priv->display.off(crtc);
5257
Gustavo Padovan455a6802014-12-01 15:40:11 -08005258 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005259
5260 /* Update computed state. */
5261 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5262 if (!connector->encoder || !connector->encoder->crtc)
5263 continue;
5264
5265 if (connector->encoder->crtc != crtc)
5266 continue;
5267
5268 connector->dpms = DRM_MODE_DPMS_OFF;
5269 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005270 }
5271}
5272
Chris Wilsonea5b2132010-08-04 13:50:23 +01005273void intel_encoder_destroy(struct drm_encoder *encoder)
5274{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005275 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005276
Chris Wilsonea5b2132010-08-04 13:50:23 +01005277 drm_encoder_cleanup(encoder);
5278 kfree(intel_encoder);
5279}
5280
Damien Lespiau92373292013-08-08 22:28:57 +01005281/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005282 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5283 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005284static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005285{
5286 if (mode == DRM_MODE_DPMS_ON) {
5287 encoder->connectors_active = true;
5288
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005289 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005290 } else {
5291 encoder->connectors_active = false;
5292
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005293 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005294 }
5295}
5296
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005297/* Cross check the actual hw state with our own modeset state tracking (and it's
5298 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005299static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005300{
5301 if (connector->get_hw_state(connector)) {
5302 struct intel_encoder *encoder = connector->encoder;
5303 struct drm_crtc *crtc;
5304 bool encoder_enabled;
5305 enum pipe pipe;
5306
5307 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5308 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005309 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005310
Dave Airlie0e32b392014-05-02 14:02:48 +10005311 /* there is no real hw state for MST connectors */
5312 if (connector->mst_port)
5313 return;
5314
Rob Clarke2c719b2014-12-15 13:56:32 -05005315 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005316 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005317 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005318 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005319
Dave Airlie36cd7442014-05-02 13:44:18 +10005320 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005321 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005322 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005323
Dave Airlie36cd7442014-05-02 13:44:18 +10005324 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005325 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5326 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005327 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005328
Dave Airlie36cd7442014-05-02 13:44:18 +10005329 crtc = encoder->base.crtc;
5330
Rob Clarke2c719b2014-12-15 13:56:32 -05005331 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5332 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5333 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005334 "encoder active on the wrong pipe\n");
5335 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005336 }
5337}
5338
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005339/* Even simpler default implementation, if there's really no special case to
5340 * consider. */
5341void intel_connector_dpms(struct drm_connector *connector, int mode)
5342{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005343 /* All the simple cases only support two dpms states. */
5344 if (mode != DRM_MODE_DPMS_ON)
5345 mode = DRM_MODE_DPMS_OFF;
5346
5347 if (mode == connector->dpms)
5348 return;
5349
5350 connector->dpms = mode;
5351
5352 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005353 if (connector->encoder)
5354 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005355
Daniel Vetterb9805142012-08-31 17:37:33 +02005356 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005357}
5358
Daniel Vetterf0947c32012-07-02 13:10:34 +02005359/* Simple connector->get_hw_state implementation for encoders that support only
5360 * one connector and no cloning and hence the encoder state determines the state
5361 * of the connector. */
5362bool intel_connector_get_hw_state(struct intel_connector *connector)
5363{
Daniel Vetter24929352012-07-02 20:28:59 +02005364 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005365 struct intel_encoder *encoder = connector->encoder;
5366
5367 return encoder->get_hw_state(encoder, &pipe);
5368}
5369
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005370static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005371 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005372{
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_crtc *pipe_B_crtc =
5375 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5376
5377 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5378 pipe_name(pipe), pipe_config->fdi_lanes);
5379 if (pipe_config->fdi_lanes > 4) {
5380 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5381 pipe_name(pipe), pipe_config->fdi_lanes);
5382 return false;
5383 }
5384
Paulo Zanonibafb6552013-11-02 21:07:44 -07005385 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005386 if (pipe_config->fdi_lanes > 2) {
5387 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5388 pipe_config->fdi_lanes);
5389 return false;
5390 } else {
5391 return true;
5392 }
5393 }
5394
5395 if (INTEL_INFO(dev)->num_pipes == 2)
5396 return true;
5397
5398 /* Ivybridge 3 pipe is really complicated */
5399 switch (pipe) {
5400 case PIPE_A:
5401 return true;
5402 case PIPE_B:
5403 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5404 pipe_config->fdi_lanes > 2) {
5405 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5406 pipe_name(pipe), pipe_config->fdi_lanes);
5407 return false;
5408 }
5409 return true;
5410 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005411 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005412 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005413 if (pipe_config->fdi_lanes > 2) {
5414 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5415 pipe_name(pipe), pipe_config->fdi_lanes);
5416 return false;
5417 }
5418 } else {
5419 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5420 return false;
5421 }
5422 return true;
5423 default:
5424 BUG();
5425 }
5426}
5427
Daniel Vettere29c22c2013-02-21 00:00:16 +01005428#define RETRY 1
5429static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005430 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005431{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005432 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005433 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005434 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005435 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005436
Daniel Vettere29c22c2013-02-21 00:00:16 +01005437retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005438 /* FDI is a binary signal running at ~2.7GHz, encoding
5439 * each output octet as 10 bits. The actual frequency
5440 * is stored as a divider into a 100MHz clock, and the
5441 * mode pixel clock is stored in units of 1KHz.
5442 * Hence the bw of each lane in terms of the mode signal
5443 * is:
5444 */
5445 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5446
Damien Lespiau241bfc32013-09-25 16:45:37 +01005447 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005448
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005449 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005450 pipe_config->pipe_bpp);
5451
5452 pipe_config->fdi_lanes = lane;
5453
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005454 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005455 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005456
Daniel Vettere29c22c2013-02-21 00:00:16 +01005457 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5458 intel_crtc->pipe, pipe_config);
5459 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5460 pipe_config->pipe_bpp -= 2*3;
5461 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5462 pipe_config->pipe_bpp);
5463 needs_recompute = true;
5464 pipe_config->bw_constrained = true;
5465
5466 goto retry;
5467 }
5468
5469 if (needs_recompute)
5470 return RETRY;
5471
5472 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005473}
5474
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005475static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005476 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005477{
Jani Nikulad330a952014-01-21 11:24:25 +02005478 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005479 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005480 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005481}
5482
Daniel Vettera43f6e02013-06-07 23:10:32 +02005483static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005484 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005485{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005486 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005487 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005488 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005489
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005490 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005491 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005492 int clock_limit =
5493 dev_priv->display.get_display_clock_speed(dev);
5494
5495 /*
5496 * Enable pixel doubling when the dot clock
5497 * is > 90% of the (display) core speed.
5498 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005499 * GDG double wide on either pipe,
5500 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005501 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005502 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005503 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005504 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005505 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005506 }
5507
Damien Lespiau241bfc32013-09-25 16:45:37 +01005508 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005509 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005510 }
Chris Wilson89749352010-09-12 18:25:19 +01005511
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005512 /*
5513 * Pipe horizontal size must be even in:
5514 * - DVO ganged mode
5515 * - LVDS dual channel mode
5516 * - Double wide pipe
5517 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005518 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005519 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5520 pipe_config->pipe_src_w &= ~1;
5521
Damien Lespiau8693a822013-05-03 18:48:11 +01005522 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5523 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005524 */
5525 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5526 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005527 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005528
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005529 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005530 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005531 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005532 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5533 * for lvds. */
5534 pipe_config->pipe_bpp = 8*3;
5535 }
5536
Damien Lespiauf5adf942013-06-24 18:29:34 +01005537 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005538 hsw_compute_ips_config(crtc, pipe_config);
5539
Daniel Vetter877d48d2013-04-19 11:24:43 +02005540 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005541 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005542
Daniel Vettere29c22c2013-02-21 00:00:16 +01005543 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005544}
5545
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005546static int valleyview_get_display_clock_speed(struct drm_device *dev)
5547{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005548 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005549 u32 val;
5550 int divider;
5551
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005552 /* FIXME: Punit isn't quite ready yet */
5553 if (IS_CHERRYVIEW(dev))
5554 return 400000;
5555
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005556 if (dev_priv->hpll_freq == 0)
5557 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5558
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005559 mutex_lock(&dev_priv->dpio_lock);
5560 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5561 mutex_unlock(&dev_priv->dpio_lock);
5562
5563 divider = val & DISPLAY_FREQUENCY_VALUES;
5564
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005565 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5566 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5567 "cdclk change in progress\n");
5568
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005569 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005570}
5571
Jesse Barnese70236a2009-09-21 10:42:27 -07005572static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005573{
Jesse Barnese70236a2009-09-21 10:42:27 -07005574 return 400000;
5575}
Jesse Barnes79e53942008-11-07 14:24:08 -08005576
Jesse Barnese70236a2009-09-21 10:42:27 -07005577static int i915_get_display_clock_speed(struct drm_device *dev)
5578{
5579 return 333000;
5580}
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Jesse Barnese70236a2009-09-21 10:42:27 -07005582static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5583{
5584 return 200000;
5585}
Jesse Barnes79e53942008-11-07 14:24:08 -08005586
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005587static int pnv_get_display_clock_speed(struct drm_device *dev)
5588{
5589 u16 gcfgc = 0;
5590
5591 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5592
5593 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5594 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5595 return 267000;
5596 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5597 return 333000;
5598 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5599 return 444000;
5600 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5601 return 200000;
5602 default:
5603 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5604 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5605 return 133000;
5606 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5607 return 167000;
5608 }
5609}
5610
Jesse Barnese70236a2009-09-21 10:42:27 -07005611static int i915gm_get_display_clock_speed(struct drm_device *dev)
5612{
5613 u16 gcfgc = 0;
5614
5615 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5616
5617 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005618 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005619 else {
5620 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5621 case GC_DISPLAY_CLOCK_333_MHZ:
5622 return 333000;
5623 default:
5624 case GC_DISPLAY_CLOCK_190_200_MHZ:
5625 return 190000;
5626 }
5627 }
5628}
Jesse Barnes79e53942008-11-07 14:24:08 -08005629
Jesse Barnese70236a2009-09-21 10:42:27 -07005630static int i865_get_display_clock_speed(struct drm_device *dev)
5631{
5632 return 266000;
5633}
5634
5635static int i855_get_display_clock_speed(struct drm_device *dev)
5636{
5637 u16 hpllcc = 0;
5638 /* Assume that the hardware is in the high speed state. This
5639 * should be the default.
5640 */
5641 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5642 case GC_CLOCK_133_200:
5643 case GC_CLOCK_100_200:
5644 return 200000;
5645 case GC_CLOCK_166_250:
5646 return 250000;
5647 case GC_CLOCK_100_133:
5648 return 133000;
5649 }
5650
5651 /* Shouldn't happen */
5652 return 0;
5653}
5654
5655static int i830_get_display_clock_speed(struct drm_device *dev)
5656{
5657 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005658}
5659
Zhenyu Wang2c072452009-06-05 15:38:42 +08005660static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005661intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005662{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005663 while (*num > DATA_LINK_M_N_MASK ||
5664 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005665 *num >>= 1;
5666 *den >>= 1;
5667 }
5668}
5669
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005670static void compute_m_n(unsigned int m, unsigned int n,
5671 uint32_t *ret_m, uint32_t *ret_n)
5672{
5673 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5674 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5675 intel_reduce_m_n_ratio(ret_m, ret_n);
5676}
5677
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005678void
5679intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5680 int pixel_clock, int link_clock,
5681 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005682{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005683 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005684
5685 compute_m_n(bits_per_pixel * pixel_clock,
5686 link_clock * nlanes * 8,
5687 &m_n->gmch_m, &m_n->gmch_n);
5688
5689 compute_m_n(pixel_clock, link_clock,
5690 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005691}
5692
Chris Wilsona7615032011-01-12 17:04:08 +00005693static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5694{
Jani Nikulad330a952014-01-21 11:24:25 +02005695 if (i915.panel_use_ssc >= 0)
5696 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005697 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005698 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005699}
5700
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005701static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005702{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005703 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005704 struct drm_i915_private *dev_priv = dev->dev_private;
5705 int refclk;
5706
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005707 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005708 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005709 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005710 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005711 refclk = dev_priv->vbt.lvds_ssc_freq;
5712 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005713 } else if (!IS_GEN2(dev)) {
5714 refclk = 96000;
5715 } else {
5716 refclk = 48000;
5717 }
5718
5719 return refclk;
5720}
5721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005722static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005723{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005724 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005725}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005726
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005727static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5728{
5729 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005730}
5731
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005733 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005734 intel_clock_t *reduced_clock)
5735{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005736 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005737 u32 fp, fp2 = 0;
5738
5739 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005740 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005741 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005742 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005743 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005744 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005745 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005746 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005747 }
5748
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005749 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005750
Daniel Vetterf47709a2013-03-28 10:42:02 +01005751 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005752 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005753 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005754 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005755 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005756 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005757 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005758 }
5759}
5760
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005761static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5762 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005763{
5764 u32 reg_val;
5765
5766 /*
5767 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5768 * and set it to a reasonable value instead.
5769 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005770 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771 reg_val &= 0xffffff00;
5772 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005773 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005774
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005775 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776 reg_val &= 0x8cffffff;
5777 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005778 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005779
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005784 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005785 reg_val &= 0x00ffffff;
5786 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005787 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005788}
5789
Daniel Vetterb5518422013-05-03 11:49:48 +02005790static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5791 struct intel_link_m_n *m_n)
5792{
5793 struct drm_device *dev = crtc->base.dev;
5794 struct drm_i915_private *dev_priv = dev->dev_private;
5795 int pipe = crtc->pipe;
5796
Daniel Vettere3b95f12013-05-03 11:49:49 +02005797 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5798 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5799 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5800 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005801}
5802
5803static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005804 struct intel_link_m_n *m_n,
5805 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005806{
5807 struct drm_device *dev = crtc->base.dev;
5808 struct drm_i915_private *dev_priv = dev->dev_private;
5809 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005810 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005811
5812 if (INTEL_INFO(dev)->gen >= 5) {
5813 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5814 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5815 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5816 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005817 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5818 * for gen < 8) and if DRRS is supported (to make sure the
5819 * registers are not unnecessarily accessed).
5820 */
5821 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005822 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005823 I915_WRITE(PIPE_DATA_M2(transcoder),
5824 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5825 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5826 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5827 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5828 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005829 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005830 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5831 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5832 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5833 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005834 }
5835}
5836
Vandana Kannanf769cd22014-08-05 07:51:22 -07005837void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005838{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005839 if (crtc->config->has_pch_encoder)
5840 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005841 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005842 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5843 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005844}
5845
Ville Syrjäläd288f652014-10-28 13:20:22 +02005846static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005847 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005848{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005849 u32 dpll, dpll_md;
5850
5851 /*
5852 * Enable DPIO clock input. We should never disable the reference
5853 * clock for pipe B, since VGA hotplug / manual detection depends
5854 * on it.
5855 */
5856 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5857 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5858 /* We should never disable this, set it here for state tracking */
5859 if (crtc->pipe == PIPE_B)
5860 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5861 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005862 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005863
Ville Syrjäläd288f652014-10-28 13:20:22 +02005864 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005865 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005866 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005867}
5868
Ville Syrjäläd288f652014-10-28 13:20:22 +02005869static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005870 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005871{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005872 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005873 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005874 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005875 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005876 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005877 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005878
Daniel Vetter09153002012-12-12 14:06:44 +01005879 mutex_lock(&dev_priv->dpio_lock);
5880
Ville Syrjäläd288f652014-10-28 13:20:22 +02005881 bestn = pipe_config->dpll.n;
5882 bestm1 = pipe_config->dpll.m1;
5883 bestm2 = pipe_config->dpll.m2;
5884 bestp1 = pipe_config->dpll.p1;
5885 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005886
Jesse Barnes89b667f2013-04-18 14:51:36 -07005887 /* See eDP HDMI DPIO driver vbios notes doc */
5888
5889 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005890 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005891 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005892
5893 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005894 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005895
5896 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005897 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005898 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005899 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005900
5901 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005902 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005903
5904 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005905 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5906 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5907 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005908 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005909
5910 /*
5911 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5912 * but we don't support that).
5913 * Note: don't use the DAC post divider as it seems unstable.
5914 */
5915 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005917
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005918 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005920
Jesse Barnes89b667f2013-04-18 14:51:36 -07005921 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005922 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005923 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5924 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005926 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005927 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005929 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005930
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005931 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005932 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005933 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005935 0x0df40000);
5936 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005937 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005938 0x0df70000);
5939 } else { /* HDMI or VGA */
5940 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005941 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005943 0x0df70000);
5944 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005946 0x0df40000);
5947 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005948
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005949 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005950 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005951 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5952 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005955
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005957 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005958}
5959
Ville Syrjäläd288f652014-10-28 13:20:22 +02005960static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005961 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005962{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005963 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005964 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5965 DPLL_VCO_ENABLE;
5966 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005967 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005968
Ville Syrjäläd288f652014-10-28 13:20:22 +02005969 pipe_config->dpll_hw_state.dpll_md =
5970 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005971}
5972
Ville Syrjäläd288f652014-10-28 13:20:22 +02005973static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005974 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005975{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005976 struct drm_device *dev = crtc->base.dev;
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int pipe = crtc->pipe;
5979 int dpll_reg = DPLL(crtc->pipe);
5980 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005981 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005982 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5983 int refclk;
5984
Ville Syrjäläd288f652014-10-28 13:20:22 +02005985 bestn = pipe_config->dpll.n;
5986 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5987 bestm1 = pipe_config->dpll.m1;
5988 bestm2 = pipe_config->dpll.m2 >> 22;
5989 bestp1 = pipe_config->dpll.p1;
5990 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005991
5992 /*
5993 * Enable Refclk and SSC
5994 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005995 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005996 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005997
5998 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005999
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006000 /* p1 and p2 divider */
6001 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6002 5 << DPIO_CHV_S1_DIV_SHIFT |
6003 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6004 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6005 1 << DPIO_CHV_K_DIV_SHIFT);
6006
6007 /* Feedback post-divider - m2 */
6008 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6009
6010 /* Feedback refclk divider - n and m1 */
6011 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6012 DPIO_CHV_M1_DIV_BY_2 |
6013 1 << DPIO_CHV_N_DIV_SHIFT);
6014
6015 /* M2 fraction division */
6016 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6017
6018 /* M2 fraction division enable */
6019 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6020 DPIO_CHV_FRAC_DIV_EN |
6021 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6022
6023 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006024 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006025 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6026 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6027 if (refclk == 100000)
6028 intcoeff = 11;
6029 else if (refclk == 38400)
6030 intcoeff = 10;
6031 else
6032 intcoeff = 9;
6033 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6034 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6035
6036 /* AFC Recal */
6037 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6038 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6039 DPIO_AFC_RECAL);
6040
6041 mutex_unlock(&dev_priv->dpio_lock);
6042}
6043
Ville Syrjäläd288f652014-10-28 13:20:22 +02006044/**
6045 * vlv_force_pll_on - forcibly enable just the PLL
6046 * @dev_priv: i915 private structure
6047 * @pipe: pipe PLL to enable
6048 * @dpll: PLL configuration
6049 *
6050 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6051 * in cases where we need the PLL enabled even when @pipe is not going to
6052 * be enabled.
6053 */
6054void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6055 const struct dpll *dpll)
6056{
6057 struct intel_crtc *crtc =
6058 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006059 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006060 .pixel_multiplier = 1,
6061 .dpll = *dpll,
6062 };
6063
6064 if (IS_CHERRYVIEW(dev)) {
6065 chv_update_pll(crtc, &pipe_config);
6066 chv_prepare_pll(crtc, &pipe_config);
6067 chv_enable_pll(crtc, &pipe_config);
6068 } else {
6069 vlv_update_pll(crtc, &pipe_config);
6070 vlv_prepare_pll(crtc, &pipe_config);
6071 vlv_enable_pll(crtc, &pipe_config);
6072 }
6073}
6074
6075/**
6076 * vlv_force_pll_off - forcibly disable just the PLL
6077 * @dev_priv: i915 private structure
6078 * @pipe: pipe PLL to disable
6079 *
6080 * Disable the PLL for @pipe. To be used in cases where we need
6081 * the PLL enabled even when @pipe is not going to be enabled.
6082 */
6083void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6084{
6085 if (IS_CHERRYVIEW(dev))
6086 chv_disable_pll(to_i915(dev), pipe);
6087 else
6088 vlv_disable_pll(to_i915(dev), pipe);
6089}
6090
Daniel Vetterf47709a2013-03-28 10:42:02 +01006091static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006092 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006093 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006094 int num_connectors)
6095{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006096 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006097 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006098 u32 dpll;
6099 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006100 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006101
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006102 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306103
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006104 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6105 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006106
6107 dpll = DPLL_VGA_MODE_DIS;
6108
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006109 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006110 dpll |= DPLLB_MODE_LVDS;
6111 else
6112 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006113
Daniel Vetteref1b4602013-06-01 17:17:04 +02006114 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006115 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006116 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006117 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006118
6119 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006120 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006121
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006122 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006123 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006124
6125 /* compute bitmask from p1 value */
6126 if (IS_PINEVIEW(dev))
6127 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6128 else {
6129 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6130 if (IS_G4X(dev) && reduced_clock)
6131 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6132 }
6133 switch (clock->p2) {
6134 case 5:
6135 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6136 break;
6137 case 7:
6138 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6139 break;
6140 case 10:
6141 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6142 break;
6143 case 14:
6144 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6145 break;
6146 }
6147 if (INTEL_INFO(dev)->gen >= 4)
6148 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006150 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006151 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006152 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006153 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6154 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6155 else
6156 dpll |= PLL_REF_INPUT_DREFCLK;
6157
6158 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006159 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006160
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006161 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006162 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006163 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006164 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165 }
6166}
6167
Daniel Vetterf47709a2013-03-28 10:42:02 +01006168static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006169 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006170 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006171 int num_connectors)
6172{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006173 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006174 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006175 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006176 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006177
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006178 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306179
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006180 dpll = DPLL_VGA_MODE_DIS;
6181
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006182 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006183 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6184 } else {
6185 if (clock->p1 == 2)
6186 dpll |= PLL_P1_DIVIDE_BY_TWO;
6187 else
6188 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6189 if (clock->p2 == 4)
6190 dpll |= PLL_P2_DIVIDE_BY_4;
6191 }
6192
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006193 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006194 dpll |= DPLL_DVO_2X_MODE;
6195
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006196 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006197 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6198 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6199 else
6200 dpll |= PLL_REF_INPUT_DREFCLK;
6201
6202 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006203 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006204}
6205
Daniel Vetter8a654f32013-06-01 17:16:22 +02006206static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006207{
6208 struct drm_device *dev = intel_crtc->base.dev;
6209 struct drm_i915_private *dev_priv = dev->dev_private;
6210 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006211 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006212 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006213 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006214 uint32_t crtc_vtotal, crtc_vblank_end;
6215 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006216
6217 /* We need to be careful not to changed the adjusted mode, for otherwise
6218 * the hw state checker will get angry at the mismatch. */
6219 crtc_vtotal = adjusted_mode->crtc_vtotal;
6220 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006221
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006222 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006223 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006224 crtc_vtotal -= 1;
6225 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006226
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006227 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006228 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6229 else
6230 vsyncshift = adjusted_mode->crtc_hsync_start -
6231 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006232 if (vsyncshift < 0)
6233 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006234 }
6235
6236 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006237 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006238
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006239 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006240 (adjusted_mode->crtc_hdisplay - 1) |
6241 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006242 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006243 (adjusted_mode->crtc_hblank_start - 1) |
6244 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006245 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006246 (adjusted_mode->crtc_hsync_start - 1) |
6247 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6248
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006249 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006250 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006251 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006252 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006253 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006254 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006255 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006256 (adjusted_mode->crtc_vsync_start - 1) |
6257 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6258
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006259 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6260 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6261 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6262 * bits. */
6263 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6264 (pipe == PIPE_B || pipe == PIPE_C))
6265 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6266
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006267 /* pipesrc controls the size that is scaled from, which should
6268 * always be the user's requested size.
6269 */
6270 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006271 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6272 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006273}
6274
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006275static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006276 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006277{
6278 struct drm_device *dev = crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6281 uint32_t tmp;
6282
6283 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006284 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6285 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006286 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006287 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6288 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006289 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006290 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6291 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006292
6293 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006294 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6295 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006296 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006297 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6298 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006299 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006300 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6301 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006302
6303 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006304 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6305 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6306 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006307 }
6308
6309 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006310 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6311 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6312
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006313 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6314 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006315}
6316
Daniel Vetterf6a83282014-02-11 15:28:57 -08006317void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006318 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006319{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006320 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6321 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6322 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6323 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006324
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006325 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6326 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6327 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6328 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006329
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006330 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006331
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006332 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6333 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006334}
6335
Daniel Vetter84b046f2013-02-19 18:48:54 +01006336static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6337{
6338 struct drm_device *dev = intel_crtc->base.dev;
6339 struct drm_i915_private *dev_priv = dev->dev_private;
6340 uint32_t pipeconf;
6341
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006342 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006343
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006344 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6345 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6346 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006348 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006349 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006350
Daniel Vetterff9ce462013-04-24 14:57:17 +02006351 /* only g4x and later have fancy bpc/dither controls */
6352 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006353 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006354 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006355 pipeconf |= PIPECONF_DITHER_EN |
6356 PIPECONF_DITHER_TYPE_SP;
6357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006358 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006359 case 18:
6360 pipeconf |= PIPECONF_6BPC;
6361 break;
6362 case 24:
6363 pipeconf |= PIPECONF_8BPC;
6364 break;
6365 case 30:
6366 pipeconf |= PIPECONF_10BPC;
6367 break;
6368 default:
6369 /* Case prevented by intel_choose_pipe_bpp_dither. */
6370 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006371 }
6372 }
6373
6374 if (HAS_PIPE_CXSR(dev)) {
6375 if (intel_crtc->lowfreq_avail) {
6376 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6377 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6378 } else {
6379 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006380 }
6381 }
6382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006383 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006384 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006385 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006386 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6387 else
6388 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6389 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006390 pipeconf |= PIPECONF_PROGRESSIVE;
6391
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006392 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006393 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006394
Daniel Vetter84b046f2013-02-19 18:48:54 +01006395 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6396 POSTING_READ(PIPECONF(intel_crtc->pipe));
6397}
6398
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006399static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6400 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006401{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006402 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006403 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006404 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006405 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006406 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006407 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006408 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006409 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006410
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006411 for_each_intel_encoder(dev, encoder) {
6412 if (encoder->new_crtc != crtc)
6413 continue;
6414
Chris Wilson5eddb702010-09-11 13:48:45 +01006415 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 case INTEL_OUTPUT_LVDS:
6417 is_lvds = true;
6418 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006419 case INTEL_OUTPUT_DSI:
6420 is_dsi = true;
6421 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006422 default:
6423 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006424 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006425
Eric Anholtc751ce42010-03-25 11:48:48 -07006426 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006427 }
6428
Jani Nikulaf2335332013-09-13 11:03:09 +03006429 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006430 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006431
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006432 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006433 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006434
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006435 /*
6436 * Returns a set of divisors for the desired target clock with
6437 * the given refclk, or FALSE. The returned values represent
6438 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6439 * 2) / p1 / p2.
6440 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006441 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006442 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006443 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006444 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006445 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006446 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6447 return -EINVAL;
6448 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006449
Jani Nikulaf2335332013-09-13 11:03:09 +03006450 if (is_lvds && dev_priv->lvds_downclock_avail) {
6451 /*
6452 * Ensure we match the reduced clock's P to the target
6453 * clock. If the clocks don't match, we can't switch
6454 * the display clock by using the FP0/FP1. In such case
6455 * we will disable the LVDS downclock feature.
6456 */
6457 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006458 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006459 dev_priv->lvds_downclock,
6460 refclk, &clock,
6461 &reduced_clock);
6462 }
6463 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006464 crtc_state->dpll.n = clock.n;
6465 crtc_state->dpll.m1 = clock.m1;
6466 crtc_state->dpll.m2 = clock.m2;
6467 crtc_state->dpll.p1 = clock.p1;
6468 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006469 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006470
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006471 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006472 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306473 has_reduced_clock ? &reduced_clock : NULL,
6474 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006475 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006476 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006477 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006478 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006479 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006480 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006481 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006482 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006483 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006484
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006485 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006486}
6487
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006488static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006489 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006490{
6491 struct drm_device *dev = crtc->base.dev;
6492 struct drm_i915_private *dev_priv = dev->dev_private;
6493 uint32_t tmp;
6494
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006495 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6496 return;
6497
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006498 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006499 if (!(tmp & PFIT_ENABLE))
6500 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006501
Daniel Vetter06922822013-07-11 13:35:40 +02006502 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006503 if (INTEL_INFO(dev)->gen < 4) {
6504 if (crtc->pipe != PIPE_B)
6505 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006506 } else {
6507 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6508 return;
6509 }
6510
Daniel Vetter06922822013-07-11 13:35:40 +02006511 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006512 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6513 if (INTEL_INFO(dev)->gen < 5)
6514 pipe_config->gmch_pfit.lvds_border_bits =
6515 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6516}
6517
Jesse Barnesacbec812013-09-20 11:29:32 -07006518static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006519 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006520{
6521 struct drm_device *dev = crtc->base.dev;
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523 int pipe = pipe_config->cpu_transcoder;
6524 intel_clock_t clock;
6525 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006526 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006527
Shobhit Kumarf573de52014-07-30 20:32:37 +05306528 /* In case of MIPI DPLL will not even be used */
6529 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6530 return;
6531
Jesse Barnesacbec812013-09-20 11:29:32 -07006532 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006533 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006534 mutex_unlock(&dev_priv->dpio_lock);
6535
6536 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6537 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6538 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6539 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6540 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6541
Ville Syrjäläf6466282013-10-14 14:50:31 +03006542 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006543
Ville Syrjäläf6466282013-10-14 14:50:31 +03006544 /* clock.dot is the fast clock */
6545 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006546}
6547
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006548static void i9xx_get_plane_config(struct intel_crtc *crtc,
6549 struct intel_plane_config *plane_config)
6550{
6551 struct drm_device *dev = crtc->base.dev;
6552 struct drm_i915_private *dev_priv = dev->dev_private;
6553 u32 val, base, offset;
6554 int pipe = crtc->pipe, plane = crtc->plane;
6555 int fourcc, pixel_format;
6556 int aligned_height;
6557
Dave Airlie66e514c2014-04-03 07:51:54 +10006558 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6559 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006560 DRM_DEBUG_KMS("failed to alloc fb\n");
6561 return;
6562 }
6563
6564 val = I915_READ(DSPCNTR(plane));
6565
6566 if (INTEL_INFO(dev)->gen >= 4)
6567 if (val & DISPPLANE_TILED)
6568 plane_config->tiled = true;
6569
6570 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6571 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006572 crtc->base.primary->fb->pixel_format = fourcc;
6573 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006574 drm_format_plane_cpp(fourcc, 0) * 8;
6575
6576 if (INTEL_INFO(dev)->gen >= 4) {
6577 if (plane_config->tiled)
6578 offset = I915_READ(DSPTILEOFF(plane));
6579 else
6580 offset = I915_READ(DSPLINOFF(plane));
6581 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6582 } else {
6583 base = I915_READ(DSPADDR(plane));
6584 }
6585 plane_config->base = base;
6586
6587 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006588 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6589 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006590
6591 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006592 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006593
Dave Airlie66e514c2014-04-03 07:51:54 +10006594 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006595 plane_config->tiled);
6596
Fabian Frederick1267a262014-07-01 20:39:41 +02006597 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6598 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006599
6600 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006601 pipe, plane, crtc->base.primary->fb->width,
6602 crtc->base.primary->fb->height,
6603 crtc->base.primary->fb->bits_per_pixel, base,
6604 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006605 plane_config->size);
6606
6607}
6608
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006609static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006610 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006611{
6612 struct drm_device *dev = crtc->base.dev;
6613 struct drm_i915_private *dev_priv = dev->dev_private;
6614 int pipe = pipe_config->cpu_transcoder;
6615 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6616 intel_clock_t clock;
6617 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6618 int refclk = 100000;
6619
6620 mutex_lock(&dev_priv->dpio_lock);
6621 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6622 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6623 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6624 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6625 mutex_unlock(&dev_priv->dpio_lock);
6626
6627 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6628 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6629 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6630 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6631 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6632
6633 chv_clock(refclk, &clock);
6634
6635 /* clock.dot is the fast clock */
6636 pipe_config->port_clock = clock.dot / 5;
6637}
6638
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006639static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006640 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006641{
6642 struct drm_device *dev = crtc->base.dev;
6643 struct drm_i915_private *dev_priv = dev->dev_private;
6644 uint32_t tmp;
6645
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006646 if (!intel_display_power_is_enabled(dev_priv,
6647 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006648 return false;
6649
Daniel Vettere143a212013-07-04 12:01:15 +02006650 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006651 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006652
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006653 tmp = I915_READ(PIPECONF(crtc->pipe));
6654 if (!(tmp & PIPECONF_ENABLE))
6655 return false;
6656
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006657 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6658 switch (tmp & PIPECONF_BPC_MASK) {
6659 case PIPECONF_6BPC:
6660 pipe_config->pipe_bpp = 18;
6661 break;
6662 case PIPECONF_8BPC:
6663 pipe_config->pipe_bpp = 24;
6664 break;
6665 case PIPECONF_10BPC:
6666 pipe_config->pipe_bpp = 30;
6667 break;
6668 default:
6669 break;
6670 }
6671 }
6672
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006673 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6674 pipe_config->limited_color_range = true;
6675
Ville Syrjälä282740f2013-09-04 18:30:03 +03006676 if (INTEL_INFO(dev)->gen < 4)
6677 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6678
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006679 intel_get_pipe_timings(crtc, pipe_config);
6680
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006681 i9xx_get_pfit_config(crtc, pipe_config);
6682
Daniel Vetter6c49f242013-06-06 12:45:25 +02006683 if (INTEL_INFO(dev)->gen >= 4) {
6684 tmp = I915_READ(DPLL_MD(crtc->pipe));
6685 pipe_config->pixel_multiplier =
6686 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6687 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006688 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006689 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6690 tmp = I915_READ(DPLL(crtc->pipe));
6691 pipe_config->pixel_multiplier =
6692 ((tmp & SDVO_MULTIPLIER_MASK)
6693 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6694 } else {
6695 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6696 * port and will be fixed up in the encoder->get_config
6697 * function. */
6698 pipe_config->pixel_multiplier = 1;
6699 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006700 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6701 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006702 /*
6703 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6704 * on 830. Filter it out here so that we don't
6705 * report errors due to that.
6706 */
6707 if (IS_I830(dev))
6708 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6709
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006710 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6711 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006712 } else {
6713 /* Mask out read-only status bits. */
6714 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6715 DPLL_PORTC_READY_MASK |
6716 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006717 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006718
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006719 if (IS_CHERRYVIEW(dev))
6720 chv_crtc_clock_get(crtc, pipe_config);
6721 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006722 vlv_crtc_clock_get(crtc, pipe_config);
6723 else
6724 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006725
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006726 return true;
6727}
6728
Paulo Zanonidde86e22012-12-01 12:04:25 -02006729static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006730{
6731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006732 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006733 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006734 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006735 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006736 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006737 bool has_ck505 = false;
6738 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006739
6740 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006741 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006742 switch (encoder->type) {
6743 case INTEL_OUTPUT_LVDS:
6744 has_panel = true;
6745 has_lvds = true;
6746 break;
6747 case INTEL_OUTPUT_EDP:
6748 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006749 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006750 has_cpu_edp = true;
6751 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006752 default:
6753 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006754 }
6755 }
6756
Keith Packard99eb6a02011-09-26 14:29:12 -07006757 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006758 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006759 can_ssc = has_ck505;
6760 } else {
6761 has_ck505 = false;
6762 can_ssc = true;
6763 }
6764
Imre Deak2de69052013-05-08 13:14:04 +03006765 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6766 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006767
6768 /* Ironlake: try to setup display ref clock before DPLL
6769 * enabling. This is only under driver's control after
6770 * PCH B stepping, previous chipset stepping should be
6771 * ignoring this setting.
6772 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006773 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006774
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006775 /* As we must carefully and slowly disable/enable each source in turn,
6776 * compute the final state we want first and check if we need to
6777 * make any changes at all.
6778 */
6779 final = val;
6780 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006781 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006782 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006783 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006784 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6785
6786 final &= ~DREF_SSC_SOURCE_MASK;
6787 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6788 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006789
Keith Packard199e5d72011-09-22 12:01:57 -07006790 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006791 final |= DREF_SSC_SOURCE_ENABLE;
6792
6793 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6794 final |= DREF_SSC1_ENABLE;
6795
6796 if (has_cpu_edp) {
6797 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6798 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6799 else
6800 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6801 } else
6802 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6803 } else {
6804 final |= DREF_SSC_SOURCE_DISABLE;
6805 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6806 }
6807
6808 if (final == val)
6809 return;
6810
6811 /* Always enable nonspread source */
6812 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6813
6814 if (has_ck505)
6815 val |= DREF_NONSPREAD_CK505_ENABLE;
6816 else
6817 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6818
6819 if (has_panel) {
6820 val &= ~DREF_SSC_SOURCE_MASK;
6821 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006822
Keith Packard199e5d72011-09-22 12:01:57 -07006823 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006824 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006825 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006826 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006827 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006828 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006829
6830 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006831 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006832 POSTING_READ(PCH_DREF_CONTROL);
6833 udelay(200);
6834
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006835 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006836
6837 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006838 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006839 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006840 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006841 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006842 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006843 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006844 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006845 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006846
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006847 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006848 POSTING_READ(PCH_DREF_CONTROL);
6849 udelay(200);
6850 } else {
6851 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6852
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006853 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006854
6855 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006856 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006857
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006859 POSTING_READ(PCH_DREF_CONTROL);
6860 udelay(200);
6861
6862 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006863 val &= ~DREF_SSC_SOURCE_MASK;
6864 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006865
6866 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006867 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006868
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006869 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006870 POSTING_READ(PCH_DREF_CONTROL);
6871 udelay(200);
6872 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006873
6874 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006875}
6876
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006877static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006878{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006879 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006880
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006881 tmp = I915_READ(SOUTH_CHICKEN2);
6882 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6883 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006884
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006885 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6886 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6887 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006888
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006889 tmp = I915_READ(SOUTH_CHICKEN2);
6890 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6891 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006892
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006893 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6894 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6895 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006896}
6897
6898/* WaMPhyProgramming:hsw */
6899static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6900{
6901 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006902
6903 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6904 tmp &= ~(0xFF << 24);
6905 tmp |= (0x12 << 24);
6906 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6907
Paulo Zanonidde86e22012-12-01 12:04:25 -02006908 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6909 tmp |= (1 << 11);
6910 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6911
6912 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6913 tmp |= (1 << 11);
6914 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6915
Paulo Zanonidde86e22012-12-01 12:04:25 -02006916 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6917 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6918 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6919
6920 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6921 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6922 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6923
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006924 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6925 tmp &= ~(7 << 13);
6926 tmp |= (5 << 13);
6927 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006928
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006929 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6930 tmp &= ~(7 << 13);
6931 tmp |= (5 << 13);
6932 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006933
6934 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6935 tmp &= ~0xFF;
6936 tmp |= 0x1C;
6937 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6938
6939 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6940 tmp &= ~0xFF;
6941 tmp |= 0x1C;
6942 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6943
6944 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6945 tmp &= ~(0xFF << 16);
6946 tmp |= (0x1C << 16);
6947 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6948
6949 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6950 tmp &= ~(0xFF << 16);
6951 tmp |= (0x1C << 16);
6952 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6953
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006954 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6955 tmp |= (1 << 27);
6956 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006958 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6959 tmp |= (1 << 27);
6960 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006962 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6963 tmp &= ~(0xF << 28);
6964 tmp |= (4 << 28);
6965 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006966
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006967 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6968 tmp &= ~(0xF << 28);
6969 tmp |= (4 << 28);
6970 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006971}
6972
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006973/* Implements 3 different sequences from BSpec chapter "Display iCLK
6974 * Programming" based on the parameters passed:
6975 * - Sequence to enable CLKOUT_DP
6976 * - Sequence to enable CLKOUT_DP without spread
6977 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6978 */
6979static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6980 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006981{
6982 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006983 uint32_t reg, tmp;
6984
6985 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6986 with_spread = true;
6987 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6988 with_fdi, "LP PCH doesn't have FDI\n"))
6989 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006990
6991 mutex_lock(&dev_priv->dpio_lock);
6992
6993 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6994 tmp &= ~SBI_SSCCTL_DISABLE;
6995 tmp |= SBI_SSCCTL_PATHALT;
6996 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6997
6998 udelay(24);
6999
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007000 if (with_spread) {
7001 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7002 tmp &= ~SBI_SSCCTL_PATHALT;
7003 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007004
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007005 if (with_fdi) {
7006 lpt_reset_fdi_mphy(dev_priv);
7007 lpt_program_fdi_mphy(dev_priv);
7008 }
7009 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007010
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007011 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7012 SBI_GEN0 : SBI_DBUFF0;
7013 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7014 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7015 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007016
7017 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007018}
7019
Paulo Zanoni47701c32013-07-23 11:19:25 -03007020/* Sequence to disable CLKOUT_DP */
7021static void lpt_disable_clkout_dp(struct drm_device *dev)
7022{
7023 struct drm_i915_private *dev_priv = dev->dev_private;
7024 uint32_t reg, tmp;
7025
7026 mutex_lock(&dev_priv->dpio_lock);
7027
7028 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7029 SBI_GEN0 : SBI_DBUFF0;
7030 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7031 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7032 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7033
7034 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7035 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7036 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7037 tmp |= SBI_SSCCTL_PATHALT;
7038 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7039 udelay(32);
7040 }
7041 tmp |= SBI_SSCCTL_DISABLE;
7042 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7043 }
7044
7045 mutex_unlock(&dev_priv->dpio_lock);
7046}
7047
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007048static void lpt_init_pch_refclk(struct drm_device *dev)
7049{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007050 struct intel_encoder *encoder;
7051 bool has_vga = false;
7052
Damien Lespiaub2784e12014-08-05 11:29:37 +01007053 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007054 switch (encoder->type) {
7055 case INTEL_OUTPUT_ANALOG:
7056 has_vga = true;
7057 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007058 default:
7059 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007060 }
7061 }
7062
Paulo Zanoni47701c32013-07-23 11:19:25 -03007063 if (has_vga)
7064 lpt_enable_clkout_dp(dev, true, true);
7065 else
7066 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007067}
7068
Paulo Zanonidde86e22012-12-01 12:04:25 -02007069/*
7070 * Initialize reference clocks when the driver loads
7071 */
7072void intel_init_pch_refclk(struct drm_device *dev)
7073{
7074 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7075 ironlake_init_pch_refclk(dev);
7076 else if (HAS_PCH_LPT(dev))
7077 lpt_init_pch_refclk(dev);
7078}
7079
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007080static int ironlake_get_refclk(struct drm_crtc *crtc)
7081{
7082 struct drm_device *dev = crtc->dev;
7083 struct drm_i915_private *dev_priv = dev->dev_private;
7084 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007085 int num_connectors = 0;
7086 bool is_lvds = false;
7087
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007088 for_each_intel_encoder(dev, encoder) {
7089 if (encoder->new_crtc != to_intel_crtc(crtc))
7090 continue;
7091
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007092 switch (encoder->type) {
7093 case INTEL_OUTPUT_LVDS:
7094 is_lvds = true;
7095 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007096 default:
7097 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007098 }
7099 num_connectors++;
7100 }
7101
7102 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007103 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007104 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007105 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007106 }
7107
7108 return 120000;
7109}
7110
Daniel Vetter6ff93602013-04-19 11:24:36 +02007111static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007112{
7113 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7115 int pipe = intel_crtc->pipe;
7116 uint32_t val;
7117
Daniel Vetter78114072013-06-13 00:54:57 +02007118 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007119
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007120 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007121 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007122 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007123 break;
7124 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007125 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007126 break;
7127 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007128 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007129 break;
7130 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007131 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007132 break;
7133 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007134 /* Case prevented by intel_choose_pipe_bpp_dither. */
7135 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007136 }
7137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007138 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007139 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007141 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007142 val |= PIPECONF_INTERLACED_ILK;
7143 else
7144 val |= PIPECONF_PROGRESSIVE;
7145
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007146 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007147 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007148
Paulo Zanonic8203562012-09-12 10:06:29 -03007149 I915_WRITE(PIPECONF(pipe), val);
7150 POSTING_READ(PIPECONF(pipe));
7151}
7152
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007153/*
7154 * Set up the pipe CSC unit.
7155 *
7156 * Currently only full range RGB to limited range RGB conversion
7157 * is supported, but eventually this should handle various
7158 * RGB<->YCbCr scenarios as well.
7159 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007160static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007161{
7162 struct drm_device *dev = crtc->dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7165 int pipe = intel_crtc->pipe;
7166 uint16_t coeff = 0x7800; /* 1.0 */
7167
7168 /*
7169 * TODO: Check what kind of values actually come out of the pipe
7170 * with these coeff/postoff values and adjust to get the best
7171 * accuracy. Perhaps we even need to take the bpc value into
7172 * consideration.
7173 */
7174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007175 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007176 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7177
7178 /*
7179 * GY/GU and RY/RU should be the other way around according
7180 * to BSpec, but reality doesn't agree. Just set them up in
7181 * a way that results in the correct picture.
7182 */
7183 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7184 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7185
7186 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7187 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7188
7189 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7190 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7191
7192 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7193 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7194 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7195
7196 if (INTEL_INFO(dev)->gen > 6) {
7197 uint16_t postoff = 0;
7198
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007199 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007200 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007201
7202 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7203 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7204 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7205
7206 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7207 } else {
7208 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007210 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007211 mode |= CSC_BLACK_SCREEN_OFFSET;
7212
7213 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7214 }
7215}
7216
Daniel Vetter6ff93602013-04-19 11:24:36 +02007217static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007218{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007219 struct drm_device *dev = crtc->dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007222 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007223 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007224 uint32_t val;
7225
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007226 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007228 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007229 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7230
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007231 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007232 val |= PIPECONF_INTERLACED_ILK;
7233 else
7234 val |= PIPECONF_PROGRESSIVE;
7235
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007236 I915_WRITE(PIPECONF(cpu_transcoder), val);
7237 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007238
7239 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7240 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007241
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307242 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007243 val = 0;
7244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007245 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007246 case 18:
7247 val |= PIPEMISC_DITHER_6_BPC;
7248 break;
7249 case 24:
7250 val |= PIPEMISC_DITHER_8_BPC;
7251 break;
7252 case 30:
7253 val |= PIPEMISC_DITHER_10_BPC;
7254 break;
7255 case 36:
7256 val |= PIPEMISC_DITHER_12_BPC;
7257 break;
7258 default:
7259 /* Case prevented by pipe_config_set_bpp. */
7260 BUG();
7261 }
7262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007263 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007264 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7265
7266 I915_WRITE(PIPEMISC(pipe), val);
7267 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007268}
7269
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007270static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007271 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007272 intel_clock_t *clock,
7273 bool *has_reduced_clock,
7274 intel_clock_t *reduced_clock)
7275{
7276 struct drm_device *dev = crtc->dev;
7277 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007279 int refclk;
7280 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007281 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007282
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007283 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007284
7285 refclk = ironlake_get_refclk(crtc);
7286
7287 /*
7288 * Returns a set of divisors for the desired target clock with the given
7289 * refclk, or FALSE. The returned values represent the clock equation:
7290 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7291 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007292 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007293 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007294 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007295 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007296 if (!ret)
7297 return false;
7298
7299 if (is_lvds && dev_priv->lvds_downclock_avail) {
7300 /*
7301 * Ensure we match the reduced clock's P to the target clock.
7302 * If the clocks don't match, we can't switch the display clock
7303 * by using the FP0/FP1. In such case we will disable the LVDS
7304 * downclock feature.
7305 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007306 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007307 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007308 dev_priv->lvds_downclock,
7309 refclk, clock,
7310 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007311 }
7312
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007313 return true;
7314}
7315
Paulo Zanonid4b19312012-11-29 11:29:32 -02007316int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7317{
7318 /*
7319 * Account for spread spectrum to avoid
7320 * oversubscribing the link. Max center spread
7321 * is 2.5%; use 5% for safety's sake.
7322 */
7323 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007324 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007325}
7326
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007327static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007328{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007329 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007330}
7331
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007332static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007333 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007334 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007335 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007336{
7337 struct drm_crtc *crtc = &intel_crtc->base;
7338 struct drm_device *dev = crtc->dev;
7339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 struct intel_encoder *intel_encoder;
7341 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007342 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007343 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007344
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007345 for_each_intel_encoder(dev, intel_encoder) {
7346 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7347 continue;
7348
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007349 switch (intel_encoder->type) {
7350 case INTEL_OUTPUT_LVDS:
7351 is_lvds = true;
7352 break;
7353 case INTEL_OUTPUT_SDVO:
7354 case INTEL_OUTPUT_HDMI:
7355 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007356 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007357 default:
7358 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007359 }
7360
7361 num_connectors++;
7362 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007363
Chris Wilsonc1858122010-12-03 21:35:48 +00007364 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007365 factor = 21;
7366 if (is_lvds) {
7367 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007368 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007369 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007370 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007371 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007372 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007373
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007374 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007375 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007376
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007377 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7378 *fp2 |= FP_CB_TUNE;
7379
Chris Wilson5eddb702010-09-11 13:48:45 +01007380 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007381
Eric Anholta07d6782011-03-30 13:01:08 -07007382 if (is_lvds)
7383 dpll |= DPLLB_MODE_LVDS;
7384 else
7385 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007386
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007387 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007388 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007389
7390 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007391 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007392 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007393 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007394
Eric Anholta07d6782011-03-30 13:01:08 -07007395 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007396 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007397 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007398 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007399
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007400 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007401 case 5:
7402 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7403 break;
7404 case 7:
7405 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7406 break;
7407 case 10:
7408 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7409 break;
7410 case 14:
7411 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7412 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007413 }
7414
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007415 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007416 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007417 else
7418 dpll |= PLL_REF_INPUT_DREFCLK;
7419
Daniel Vetter959e16d2013-06-05 13:34:21 +02007420 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007421}
7422
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007423static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7424 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007425{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007426 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007427 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007428 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007429 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007430 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007431 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007432
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007433 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007434
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007435 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7436 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7437
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007438 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007439 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007440 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007441 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7442 return -EINVAL;
7443 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007444 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007445 if (!crtc_state->clock_set) {
7446 crtc_state->dpll.n = clock.n;
7447 crtc_state->dpll.m1 = clock.m1;
7448 crtc_state->dpll.m2 = clock.m2;
7449 crtc_state->dpll.p1 = clock.p1;
7450 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007451 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007452
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007453 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007454 if (crtc_state->has_pch_encoder) {
7455 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007456 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007457 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007458
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007459 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007460 &fp, &reduced_clock,
7461 has_reduced_clock ? &fp2 : NULL);
7462
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007463 crtc_state->dpll_hw_state.dpll = dpll;
7464 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007465 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007466 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007467 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007468 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007469
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007470 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007471 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007472 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007473 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007474 return -EINVAL;
7475 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007476 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007477
Jani Nikulad330a952014-01-21 11:24:25 +02007478 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007479 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007480 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007481 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007482
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007483 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007484}
7485
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007486static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7487 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007488{
7489 struct drm_device *dev = crtc->base.dev;
7490 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007491 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007492
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007493 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7494 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7495 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7496 & ~TU_SIZE_MASK;
7497 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7498 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7499 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7500}
7501
7502static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7503 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007504 struct intel_link_m_n *m_n,
7505 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007506{
7507 struct drm_device *dev = crtc->base.dev;
7508 struct drm_i915_private *dev_priv = dev->dev_private;
7509 enum pipe pipe = crtc->pipe;
7510
7511 if (INTEL_INFO(dev)->gen >= 5) {
7512 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7513 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7514 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7515 & ~TU_SIZE_MASK;
7516 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7517 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7518 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007519 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7520 * gen < 8) and if DRRS is supported (to make sure the
7521 * registers are not unnecessarily read).
7522 */
7523 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007524 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007525 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7526 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7527 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7528 & ~TU_SIZE_MASK;
7529 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7530 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7531 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7532 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007533 } else {
7534 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7535 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7536 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7537 & ~TU_SIZE_MASK;
7538 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7539 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7540 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7541 }
7542}
7543
7544void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007545 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007546{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007547 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007548 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7549 else
7550 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007551 &pipe_config->dp_m_n,
7552 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007553}
7554
Daniel Vetter72419202013-04-04 13:28:53 +02007555static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007556 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007557{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007558 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007559 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007560}
7561
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007562static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007563 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007564{
7565 struct drm_device *dev = crtc->base.dev;
7566 struct drm_i915_private *dev_priv = dev->dev_private;
7567 uint32_t tmp;
7568
7569 tmp = I915_READ(PS_CTL(crtc->pipe));
7570
7571 if (tmp & PS_ENABLE) {
7572 pipe_config->pch_pfit.enabled = true;
7573 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7574 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7575 }
7576}
7577
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007578static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007579 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007580{
7581 struct drm_device *dev = crtc->base.dev;
7582 struct drm_i915_private *dev_priv = dev->dev_private;
7583 uint32_t tmp;
7584
7585 tmp = I915_READ(PF_CTL(crtc->pipe));
7586
7587 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007588 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007589 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7590 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007591
7592 /* We currently do not free assignements of panel fitters on
7593 * ivb/hsw (since we don't use the higher upscaling modes which
7594 * differentiates them) so just WARN about this case for now. */
7595 if (IS_GEN7(dev)) {
7596 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7597 PF_PIPE_SEL_IVB(crtc->pipe));
7598 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007599 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007600}
7601
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007602static void ironlake_get_plane_config(struct intel_crtc *crtc,
7603 struct intel_plane_config *plane_config)
7604{
7605 struct drm_device *dev = crtc->base.dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 u32 val, base, offset;
7608 int pipe = crtc->pipe, plane = crtc->plane;
7609 int fourcc, pixel_format;
7610 int aligned_height;
7611
Dave Airlie66e514c2014-04-03 07:51:54 +10007612 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7613 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007614 DRM_DEBUG_KMS("failed to alloc fb\n");
7615 return;
7616 }
7617
7618 val = I915_READ(DSPCNTR(plane));
7619
7620 if (INTEL_INFO(dev)->gen >= 4)
7621 if (val & DISPPLANE_TILED)
7622 plane_config->tiled = true;
7623
7624 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7625 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007626 crtc->base.primary->fb->pixel_format = fourcc;
7627 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007628 drm_format_plane_cpp(fourcc, 0) * 8;
7629
7630 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7631 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7632 offset = I915_READ(DSPOFFSET(plane));
7633 } else {
7634 if (plane_config->tiled)
7635 offset = I915_READ(DSPTILEOFF(plane));
7636 else
7637 offset = I915_READ(DSPLINOFF(plane));
7638 }
7639 plane_config->base = base;
7640
7641 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007642 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7643 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007644
7645 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007646 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007647
Dave Airlie66e514c2014-04-03 07:51:54 +10007648 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007649 plane_config->tiled);
7650
Fabian Frederick1267a262014-07-01 20:39:41 +02007651 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7652 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007653
7654 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007655 pipe, plane, crtc->base.primary->fb->width,
7656 crtc->base.primary->fb->height,
7657 crtc->base.primary->fb->bits_per_pixel, base,
7658 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007659 plane_config->size);
7660}
7661
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007662static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007663 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007664{
7665 struct drm_device *dev = crtc->base.dev;
7666 struct drm_i915_private *dev_priv = dev->dev_private;
7667 uint32_t tmp;
7668
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007669 if (!intel_display_power_is_enabled(dev_priv,
7670 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007671 return false;
7672
Daniel Vettere143a212013-07-04 12:01:15 +02007673 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007674 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007675
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007676 tmp = I915_READ(PIPECONF(crtc->pipe));
7677 if (!(tmp & PIPECONF_ENABLE))
7678 return false;
7679
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007680 switch (tmp & PIPECONF_BPC_MASK) {
7681 case PIPECONF_6BPC:
7682 pipe_config->pipe_bpp = 18;
7683 break;
7684 case PIPECONF_8BPC:
7685 pipe_config->pipe_bpp = 24;
7686 break;
7687 case PIPECONF_10BPC:
7688 pipe_config->pipe_bpp = 30;
7689 break;
7690 case PIPECONF_12BPC:
7691 pipe_config->pipe_bpp = 36;
7692 break;
7693 default:
7694 break;
7695 }
7696
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007697 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7698 pipe_config->limited_color_range = true;
7699
Daniel Vetterab9412b2013-05-03 11:49:46 +02007700 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007701 struct intel_shared_dpll *pll;
7702
Daniel Vetter88adfff2013-03-28 10:42:01 +01007703 pipe_config->has_pch_encoder = true;
7704
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007705 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7706 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7707 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007708
7709 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007710
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007711 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007712 pipe_config->shared_dpll =
7713 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007714 } else {
7715 tmp = I915_READ(PCH_DPLL_SEL);
7716 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7717 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7718 else
7719 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7720 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007721
7722 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7723
7724 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7725 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007726
7727 tmp = pipe_config->dpll_hw_state.dpll;
7728 pipe_config->pixel_multiplier =
7729 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7730 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007731
7732 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007733 } else {
7734 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007735 }
7736
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007737 intel_get_pipe_timings(crtc, pipe_config);
7738
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007739 ironlake_get_pfit_config(crtc, pipe_config);
7740
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007741 return true;
7742}
7743
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007744static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7745{
7746 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007747 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007748
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007749 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007750 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007751 pipe_name(crtc->pipe));
7752
Rob Clarke2c719b2014-12-15 13:56:32 -05007753 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7754 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7755 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7756 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7757 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7758 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007759 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007760 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007761 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007762 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007763 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007764 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007765 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007766 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007767 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007768
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007769 /*
7770 * In theory we can still leave IRQs enabled, as long as only the HPD
7771 * interrupts remain enabled. We used to check for that, but since it's
7772 * gen-specific and since we only disable LCPLL after we fully disable
7773 * the interrupts, the check below should be enough.
7774 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007775 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007776}
7777
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007778static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7779{
7780 struct drm_device *dev = dev_priv->dev;
7781
7782 if (IS_HASWELL(dev))
7783 return I915_READ(D_COMP_HSW);
7784 else
7785 return I915_READ(D_COMP_BDW);
7786}
7787
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007788static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7789{
7790 struct drm_device *dev = dev_priv->dev;
7791
7792 if (IS_HASWELL(dev)) {
7793 mutex_lock(&dev_priv->rps.hw_lock);
7794 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7795 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007796 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007797 mutex_unlock(&dev_priv->rps.hw_lock);
7798 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007799 I915_WRITE(D_COMP_BDW, val);
7800 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007801 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007802}
7803
7804/*
7805 * This function implements pieces of two sequences from BSpec:
7806 * - Sequence for display software to disable LCPLL
7807 * - Sequence for display software to allow package C8+
7808 * The steps implemented here are just the steps that actually touch the LCPLL
7809 * register. Callers should take care of disabling all the display engine
7810 * functions, doing the mode unset, fixing interrupts, etc.
7811 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007812static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7813 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814{
7815 uint32_t val;
7816
7817 assert_can_disable_lcpll(dev_priv);
7818
7819 val = I915_READ(LCPLL_CTL);
7820
7821 if (switch_to_fclk) {
7822 val |= LCPLL_CD_SOURCE_FCLK;
7823 I915_WRITE(LCPLL_CTL, val);
7824
7825 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7826 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7827 DRM_ERROR("Switching to FCLK failed\n");
7828
7829 val = I915_READ(LCPLL_CTL);
7830 }
7831
7832 val |= LCPLL_PLL_DISABLE;
7833 I915_WRITE(LCPLL_CTL, val);
7834 POSTING_READ(LCPLL_CTL);
7835
7836 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7837 DRM_ERROR("LCPLL still locked\n");
7838
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007839 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007840 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007841 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007842 ndelay(100);
7843
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007844 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7845 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007846 DRM_ERROR("D_COMP RCOMP still in progress\n");
7847
7848 if (allow_power_down) {
7849 val = I915_READ(LCPLL_CTL);
7850 val |= LCPLL_POWER_DOWN_ALLOW;
7851 I915_WRITE(LCPLL_CTL, val);
7852 POSTING_READ(LCPLL_CTL);
7853 }
7854}
7855
7856/*
7857 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7858 * source.
7859 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007860static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007861{
7862 uint32_t val;
7863
7864 val = I915_READ(LCPLL_CTL);
7865
7866 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7867 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7868 return;
7869
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007870 /*
7871 * Make sure we're not on PC8 state before disabling PC8, otherwise
7872 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7873 *
7874 * The other problem is that hsw_restore_lcpll() is called as part of
7875 * the runtime PM resume sequence, so we can't just call
7876 * gen6_gt_force_wake_get() because that function calls
7877 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7878 * while we are on the resume sequence. So to solve this problem we have
7879 * to call special forcewake code that doesn't touch runtime PM and
7880 * doesn't enable the forcewake delayed work.
7881 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007882 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007883 if (dev_priv->uncore.forcewake_count++ == 0)
7884 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007885 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007886
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007887 if (val & LCPLL_POWER_DOWN_ALLOW) {
7888 val &= ~LCPLL_POWER_DOWN_ALLOW;
7889 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007890 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007891 }
7892
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007893 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007894 val |= D_COMP_COMP_FORCE;
7895 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007896 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007897
7898 val = I915_READ(LCPLL_CTL);
7899 val &= ~LCPLL_PLL_DISABLE;
7900 I915_WRITE(LCPLL_CTL, val);
7901
7902 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7903 DRM_ERROR("LCPLL not locked yet\n");
7904
7905 if (val & LCPLL_CD_SOURCE_FCLK) {
7906 val = I915_READ(LCPLL_CTL);
7907 val &= ~LCPLL_CD_SOURCE_FCLK;
7908 I915_WRITE(LCPLL_CTL, val);
7909
7910 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7911 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7912 DRM_ERROR("Switching back to LCPLL failed\n");
7913 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007914
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007915 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007916 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007917 if (--dev_priv->uncore.forcewake_count == 0)
7918 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007919 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007920}
7921
Paulo Zanoni765dab62014-03-07 20:08:18 -03007922/*
7923 * Package states C8 and deeper are really deep PC states that can only be
7924 * reached when all the devices on the system allow it, so even if the graphics
7925 * device allows PC8+, it doesn't mean the system will actually get to these
7926 * states. Our driver only allows PC8+ when going into runtime PM.
7927 *
7928 * The requirements for PC8+ are that all the outputs are disabled, the power
7929 * well is disabled and most interrupts are disabled, and these are also
7930 * requirements for runtime PM. When these conditions are met, we manually do
7931 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7932 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7933 * hang the machine.
7934 *
7935 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7936 * the state of some registers, so when we come back from PC8+ we need to
7937 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7938 * need to take care of the registers kept by RC6. Notice that this happens even
7939 * if we don't put the device in PCI D3 state (which is what currently happens
7940 * because of the runtime PM support).
7941 *
7942 * For more, read "Display Sequences for Package C8" on the hardware
7943 * documentation.
7944 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007945void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007946{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007947 struct drm_device *dev = dev_priv->dev;
7948 uint32_t val;
7949
Paulo Zanonic67a4702013-08-19 13:18:09 -03007950 DRM_DEBUG_KMS("Enabling package C8+\n");
7951
Paulo Zanonic67a4702013-08-19 13:18:09 -03007952 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7953 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7954 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7955 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7956 }
7957
7958 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007959 hsw_disable_lcpll(dev_priv, true, true);
7960}
7961
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007962void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007963{
7964 struct drm_device *dev = dev_priv->dev;
7965 uint32_t val;
7966
Paulo Zanonic67a4702013-08-19 13:18:09 -03007967 DRM_DEBUG_KMS("Disabling package C8+\n");
7968
7969 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007970 lpt_init_pch_refclk(dev);
7971
7972 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7973 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7974 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7975 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7976 }
7977
7978 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007979}
7980
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007981static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
7982 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007983{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007984 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007985 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007986
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007987 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007988
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007989 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007990}
7991
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007992static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7993 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007994 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007995{
Damien Lespiau3148ade2014-11-21 16:14:56 +00007996 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007997
7998 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7999 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8000
8001 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008002 case SKL_DPLL0:
8003 /*
8004 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8005 * of the shared DPLL framework and thus needs to be read out
8006 * separately
8007 */
8008 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8009 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8010 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008011 case SKL_DPLL1:
8012 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8013 break;
8014 case SKL_DPLL2:
8015 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8016 break;
8017 case SKL_DPLL3:
8018 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8019 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008020 }
8021}
8022
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008023static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8024 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008025 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008026{
8027 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8028
8029 switch (pipe_config->ddi_pll_sel) {
8030 case PORT_CLK_SEL_WRPLL1:
8031 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8032 break;
8033 case PORT_CLK_SEL_WRPLL2:
8034 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8035 break;
8036 }
8037}
8038
Daniel Vetter26804af2014-06-25 22:01:55 +03008039static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008040 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008041{
8042 struct drm_device *dev = crtc->base.dev;
8043 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008044 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008045 enum port port;
8046 uint32_t tmp;
8047
8048 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8049
8050 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8051
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008052 if (IS_SKYLAKE(dev))
8053 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8054 else
8055 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008056
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008057 if (pipe_config->shared_dpll >= 0) {
8058 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8059
8060 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8061 &pipe_config->dpll_hw_state));
8062 }
8063
Daniel Vetter26804af2014-06-25 22:01:55 +03008064 /*
8065 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8066 * DDI E. So just check whether this pipe is wired to DDI E and whether
8067 * the PCH transcoder is on.
8068 */
Damien Lespiauca370452013-12-03 13:56:24 +00008069 if (INTEL_INFO(dev)->gen < 9 &&
8070 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008071 pipe_config->has_pch_encoder = true;
8072
8073 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8074 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8075 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8076
8077 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8078 }
8079}
8080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008081static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008082 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008083{
8084 struct drm_device *dev = crtc->base.dev;
8085 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008086 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087 uint32_t tmp;
8088
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008089 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008090 POWER_DOMAIN_PIPE(crtc->pipe)))
8091 return false;
8092
Daniel Vettere143a212013-07-04 12:01:15 +02008093 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008094 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8095
Daniel Vettereccb1402013-05-22 00:50:22 +02008096 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8097 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8098 enum pipe trans_edp_pipe;
8099 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8100 default:
8101 WARN(1, "unknown pipe linked to edp transcoder\n");
8102 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8103 case TRANS_DDI_EDP_INPUT_A_ON:
8104 trans_edp_pipe = PIPE_A;
8105 break;
8106 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8107 trans_edp_pipe = PIPE_B;
8108 break;
8109 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8110 trans_edp_pipe = PIPE_C;
8111 break;
8112 }
8113
8114 if (trans_edp_pipe == crtc->pipe)
8115 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8116 }
8117
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008118 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008119 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008120 return false;
8121
Daniel Vettereccb1402013-05-22 00:50:22 +02008122 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008123 if (!(tmp & PIPECONF_ENABLE))
8124 return false;
8125
Daniel Vetter26804af2014-06-25 22:01:55 +03008126 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008127
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008128 intel_get_pipe_timings(crtc, pipe_config);
8129
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008130 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008131 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8132 if (IS_SKYLAKE(dev))
8133 skylake_get_pfit_config(crtc, pipe_config);
8134 else
8135 ironlake_get_pfit_config(crtc, pipe_config);
8136 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008137
Jesse Barnese59150d2014-01-07 13:30:45 -08008138 if (IS_HASWELL(dev))
8139 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8140 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008141
Clint Taylorebb69c92014-09-30 10:30:22 -07008142 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8143 pipe_config->pixel_multiplier =
8144 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8145 } else {
8146 pipe_config->pixel_multiplier = 1;
8147 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008148
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008149 return true;
8150}
8151
Chris Wilson560b85b2010-08-07 11:01:38 +01008152static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8153{
8154 struct drm_device *dev = crtc->dev;
8155 struct drm_i915_private *dev_priv = dev->dev_private;
8156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008157 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008158
Ville Syrjälädc41c152014-08-13 11:57:05 +03008159 if (base) {
8160 unsigned int width = intel_crtc->cursor_width;
8161 unsigned int height = intel_crtc->cursor_height;
8162 unsigned int stride = roundup_pow_of_two(width) * 4;
8163
8164 switch (stride) {
8165 default:
8166 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8167 width, stride);
8168 stride = 256;
8169 /* fallthrough */
8170 case 256:
8171 case 512:
8172 case 1024:
8173 case 2048:
8174 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008175 }
8176
Ville Syrjälädc41c152014-08-13 11:57:05 +03008177 cntl |= CURSOR_ENABLE |
8178 CURSOR_GAMMA_ENABLE |
8179 CURSOR_FORMAT_ARGB |
8180 CURSOR_STRIDE(stride);
8181
8182 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008183 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008184
Ville Syrjälädc41c152014-08-13 11:57:05 +03008185 if (intel_crtc->cursor_cntl != 0 &&
8186 (intel_crtc->cursor_base != base ||
8187 intel_crtc->cursor_size != size ||
8188 intel_crtc->cursor_cntl != cntl)) {
8189 /* On these chipsets we can only modify the base/size/stride
8190 * whilst the cursor is disabled.
8191 */
8192 I915_WRITE(_CURACNTR, 0);
8193 POSTING_READ(_CURACNTR);
8194 intel_crtc->cursor_cntl = 0;
8195 }
8196
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008197 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008198 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008199 intel_crtc->cursor_base = base;
8200 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008201
8202 if (intel_crtc->cursor_size != size) {
8203 I915_WRITE(CURSIZE, size);
8204 intel_crtc->cursor_size = size;
8205 }
8206
Chris Wilson4b0e3332014-05-30 16:35:26 +03008207 if (intel_crtc->cursor_cntl != cntl) {
8208 I915_WRITE(_CURACNTR, cntl);
8209 POSTING_READ(_CURACNTR);
8210 intel_crtc->cursor_cntl = cntl;
8211 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008212}
8213
8214static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8215{
8216 struct drm_device *dev = crtc->dev;
8217 struct drm_i915_private *dev_priv = dev->dev_private;
8218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8219 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008220 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008221
Chris Wilson4b0e3332014-05-30 16:35:26 +03008222 cntl = 0;
8223 if (base) {
8224 cntl = MCURSOR_GAMMA_ENABLE;
8225 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308226 case 64:
8227 cntl |= CURSOR_MODE_64_ARGB_AX;
8228 break;
8229 case 128:
8230 cntl |= CURSOR_MODE_128_ARGB_AX;
8231 break;
8232 case 256:
8233 cntl |= CURSOR_MODE_256_ARGB_AX;
8234 break;
8235 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008236 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308237 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008238 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008239 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008240
8241 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8242 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008243 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008244
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008245 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8246 cntl |= CURSOR_ROTATE_180;
8247
Chris Wilson4b0e3332014-05-30 16:35:26 +03008248 if (intel_crtc->cursor_cntl != cntl) {
8249 I915_WRITE(CURCNTR(pipe), cntl);
8250 POSTING_READ(CURCNTR(pipe));
8251 intel_crtc->cursor_cntl = cntl;
8252 }
8253
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008254 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008255 I915_WRITE(CURBASE(pipe), base);
8256 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008257
8258 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008259}
8260
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008261/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008262static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8263 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008264{
8265 struct drm_device *dev = crtc->dev;
8266 struct drm_i915_private *dev_priv = dev->dev_private;
8267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8268 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008269 int x = crtc->cursor_x;
8270 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008271 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008272
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008273 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008274 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008275
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008276 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008277 base = 0;
8278
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008279 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008280 base = 0;
8281
8282 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008283 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008284 base = 0;
8285
8286 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8287 x = -x;
8288 }
8289 pos |= x << CURSOR_X_SHIFT;
8290
8291 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008292 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008293 base = 0;
8294
8295 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8296 y = -y;
8297 }
8298 pos |= y << CURSOR_Y_SHIFT;
8299
Chris Wilson4b0e3332014-05-30 16:35:26 +03008300 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008301 return;
8302
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008303 I915_WRITE(CURPOS(pipe), pos);
8304
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008305 /* ILK+ do this automagically */
8306 if (HAS_GMCH_DISPLAY(dev) &&
8307 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8308 base += (intel_crtc->cursor_height *
8309 intel_crtc->cursor_width - 1) * 4;
8310 }
8311
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008312 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008313 i845_update_cursor(crtc, base);
8314 else
8315 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008316}
8317
Ville Syrjälädc41c152014-08-13 11:57:05 +03008318static bool cursor_size_ok(struct drm_device *dev,
8319 uint32_t width, uint32_t height)
8320{
8321 if (width == 0 || height == 0)
8322 return false;
8323
8324 /*
8325 * 845g/865g are special in that they are only limited by
8326 * the width of their cursors, the height is arbitrary up to
8327 * the precision of the register. Everything else requires
8328 * square cursors, limited to a few power-of-two sizes.
8329 */
8330 if (IS_845G(dev) || IS_I865G(dev)) {
8331 if ((width & 63) != 0)
8332 return false;
8333
8334 if (width > (IS_845G(dev) ? 64 : 512))
8335 return false;
8336
8337 if (height > 1023)
8338 return false;
8339 } else {
8340 switch (width | height) {
8341 case 256:
8342 case 128:
8343 if (IS_GEN2(dev))
8344 return false;
8345 case 64:
8346 break;
8347 default:
8348 return false;
8349 }
8350 }
8351
8352 return true;
8353}
8354
Jesse Barnes79e53942008-11-07 14:24:08 -08008355static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008356 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008357{
James Simmons72034252010-08-03 01:33:19 +01008358 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008360
James Simmons72034252010-08-03 01:33:19 +01008361 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008362 intel_crtc->lut_r[i] = red[i] >> 8;
8363 intel_crtc->lut_g[i] = green[i] >> 8;
8364 intel_crtc->lut_b[i] = blue[i] >> 8;
8365 }
8366
8367 intel_crtc_load_lut(crtc);
8368}
8369
Jesse Barnes79e53942008-11-07 14:24:08 -08008370/* VESA 640x480x72Hz mode to set on the pipe */
8371static struct drm_display_mode load_detect_mode = {
8372 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8373 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8374};
8375
Daniel Vettera8bb6812014-02-10 18:00:39 +01008376struct drm_framebuffer *
8377__intel_framebuffer_create(struct drm_device *dev,
8378 struct drm_mode_fb_cmd2 *mode_cmd,
8379 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008380{
8381 struct intel_framebuffer *intel_fb;
8382 int ret;
8383
8384 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8385 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008386 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008387 return ERR_PTR(-ENOMEM);
8388 }
8389
8390 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008391 if (ret)
8392 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008393
8394 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008395err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008396 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008397 kfree(intel_fb);
8398
8399 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008400}
8401
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008402static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008403intel_framebuffer_create(struct drm_device *dev,
8404 struct drm_mode_fb_cmd2 *mode_cmd,
8405 struct drm_i915_gem_object *obj)
8406{
8407 struct drm_framebuffer *fb;
8408 int ret;
8409
8410 ret = i915_mutex_lock_interruptible(dev);
8411 if (ret)
8412 return ERR_PTR(ret);
8413 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8414 mutex_unlock(&dev->struct_mutex);
8415
8416 return fb;
8417}
8418
Chris Wilsond2dff872011-04-19 08:36:26 +01008419static u32
8420intel_framebuffer_pitch_for_width(int width, int bpp)
8421{
8422 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8423 return ALIGN(pitch, 64);
8424}
8425
8426static u32
8427intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8428{
8429 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008430 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008431}
8432
8433static struct drm_framebuffer *
8434intel_framebuffer_create_for_mode(struct drm_device *dev,
8435 struct drm_display_mode *mode,
8436 int depth, int bpp)
8437{
8438 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008439 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008440
8441 obj = i915_gem_alloc_object(dev,
8442 intel_framebuffer_size_for_mode(mode, bpp));
8443 if (obj == NULL)
8444 return ERR_PTR(-ENOMEM);
8445
8446 mode_cmd.width = mode->hdisplay;
8447 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008448 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8449 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008450 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008451
8452 return intel_framebuffer_create(dev, &mode_cmd, obj);
8453}
8454
8455static struct drm_framebuffer *
8456mode_fits_in_fbdev(struct drm_device *dev,
8457 struct drm_display_mode *mode)
8458{
Daniel Vetter4520f532013-10-09 09:18:51 +02008459#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008460 struct drm_i915_private *dev_priv = dev->dev_private;
8461 struct drm_i915_gem_object *obj;
8462 struct drm_framebuffer *fb;
8463
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008464 if (!dev_priv->fbdev)
8465 return NULL;
8466
8467 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008468 return NULL;
8469
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008470 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008471 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008472
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008473 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008474 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8475 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008476 return NULL;
8477
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008478 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008479 return NULL;
8480
8481 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008482#else
8483 return NULL;
8484#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008485}
8486
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008487bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008488 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008489 struct intel_load_detect_pipe *old,
8490 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008491{
8492 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008493 struct intel_encoder *intel_encoder =
8494 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008495 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008496 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008497 struct drm_crtc *crtc = NULL;
8498 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008499 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008500 struct drm_mode_config *config = &dev->mode_config;
8501 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008502
Chris Wilsond2dff872011-04-19 08:36:26 +01008503 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008504 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008505 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008506
Rob Clark51fd3712013-11-19 12:10:12 -05008507retry:
8508 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8509 if (ret)
8510 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008511
Jesse Barnes79e53942008-11-07 14:24:08 -08008512 /*
8513 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008514 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008515 * - if the connector already has an assigned crtc, use it (but make
8516 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008517 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008518 * - try to find the first unused crtc that can drive this connector,
8519 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008520 */
8521
8522 /* See if we already have a CRTC for this connector */
8523 if (encoder->crtc) {
8524 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008525
Rob Clark51fd3712013-11-19 12:10:12 -05008526 ret = drm_modeset_lock(&crtc->mutex, ctx);
8527 if (ret)
8528 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008529 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8530 if (ret)
8531 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008532
Daniel Vetter24218aa2012-08-12 19:27:11 +02008533 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008534 old->load_detect_temp = false;
8535
8536 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008537 if (connector->dpms != DRM_MODE_DPMS_ON)
8538 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008539
Chris Wilson71731882011-04-19 23:10:58 +01008540 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008541 }
8542
8543 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008544 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008545 i++;
8546 if (!(encoder->possible_crtcs & (1 << i)))
8547 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008548 if (possible_crtc->enabled)
8549 continue;
8550 /* This can occur when applying the pipe A quirk on resume. */
8551 if (to_intel_crtc(possible_crtc)->new_enabled)
8552 continue;
8553
8554 crtc = possible_crtc;
8555 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008556 }
8557
8558 /*
8559 * If we didn't find an unused CRTC, don't use any.
8560 */
8561 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008562 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008563 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008564 }
8565
Rob Clark51fd3712013-11-19 12:10:12 -05008566 ret = drm_modeset_lock(&crtc->mutex, ctx);
8567 if (ret)
8568 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008569 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8570 if (ret)
8571 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008572 intel_encoder->new_crtc = to_intel_crtc(crtc);
8573 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574
8575 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008576 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008577 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008578 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008579 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008580 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008581
Chris Wilson64927112011-04-20 07:25:26 +01008582 if (!mode)
8583 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008584
Chris Wilsond2dff872011-04-19 08:36:26 +01008585 /* We need a framebuffer large enough to accommodate all accesses
8586 * that the plane may generate whilst we perform load detection.
8587 * We can not rely on the fbcon either being present (we get called
8588 * during its initialisation to detect all boot displays, or it may
8589 * not even exist) or that it is large enough to satisfy the
8590 * requested mode.
8591 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008592 fb = mode_fits_in_fbdev(dev, mode);
8593 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008594 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008595 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8596 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008597 } else
8598 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008599 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008600 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008601 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008603
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008604 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008605 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008606 if (old->release_fb)
8607 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008608 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008609 }
Chris Wilson71731882011-04-19 23:10:58 +01008610
Jesse Barnes79e53942008-11-07 14:24:08 -08008611 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008612 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008613 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008614
8615 fail:
8616 intel_crtc->new_enabled = crtc->enabled;
8617 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008618 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008619 else
8620 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008621fail_unlock:
8622 if (ret == -EDEADLK) {
8623 drm_modeset_backoff(ctx);
8624 goto retry;
8625 }
8626
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008627 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008628}
8629
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008630void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008631 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008632{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008633 struct intel_encoder *intel_encoder =
8634 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008635 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008636 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008638
Chris Wilsond2dff872011-04-19 08:36:26 +01008639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008640 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008641 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008642
Chris Wilson8261b192011-04-19 23:18:09 +01008643 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008644 to_intel_connector(connector)->new_encoder = NULL;
8645 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008646 intel_crtc->new_enabled = false;
8647 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008648 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008649
Daniel Vetter36206362012-12-10 20:42:17 +01008650 if (old->release_fb) {
8651 drm_framebuffer_unregister_private(old->release_fb);
8652 drm_framebuffer_unreference(old->release_fb);
8653 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008654
Chris Wilson0622a532011-04-21 09:32:11 +01008655 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 }
8657
Eric Anholtc751ce42010-03-25 11:48:48 -07008658 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008659 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8660 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008661}
8662
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008663static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008664 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008665{
8666 struct drm_i915_private *dev_priv = dev->dev_private;
8667 u32 dpll = pipe_config->dpll_hw_state.dpll;
8668
8669 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008670 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008671 else if (HAS_PCH_SPLIT(dev))
8672 return 120000;
8673 else if (!IS_GEN2(dev))
8674 return 96000;
8675 else
8676 return 48000;
8677}
8678
Jesse Barnes79e53942008-11-07 14:24:08 -08008679/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008680static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008681 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008682{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008683 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008685 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008686 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008687 u32 fp;
8688 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008689 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008690
8691 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008692 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008693 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008694 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008695
8696 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008697 if (IS_PINEVIEW(dev)) {
8698 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8699 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008700 } else {
8701 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8702 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8703 }
8704
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008705 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008706 if (IS_PINEVIEW(dev))
8707 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8708 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008709 else
8710 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008711 DPLL_FPA01_P1_POST_DIV_SHIFT);
8712
8713 switch (dpll & DPLL_MODE_MASK) {
8714 case DPLLB_MODE_DAC_SERIAL:
8715 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8716 5 : 10;
8717 break;
8718 case DPLLB_MODE_LVDS:
8719 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8720 7 : 14;
8721 break;
8722 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008723 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008725 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 }
8727
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008728 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008729 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008730 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008731 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008733 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008734 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008735
8736 if (is_lvds) {
8737 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8738 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008739
8740 if (lvds & LVDS_CLKB_POWER_UP)
8741 clock.p2 = 7;
8742 else
8743 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 } else {
8745 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8746 clock.p1 = 2;
8747 else {
8748 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8749 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8750 }
8751 if (dpll & PLL_P2_DIVIDE_BY_4)
8752 clock.p2 = 4;
8753 else
8754 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008755 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008756
8757 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008758 }
8759
Ville Syrjälä18442d02013-09-13 16:00:08 +03008760 /*
8761 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008762 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008763 * encoder's get_config() function.
8764 */
8765 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008766}
8767
Ville Syrjälä6878da02013-09-13 15:59:11 +03008768int intel_dotclock_calculate(int link_freq,
8769 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008770{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008771 /*
8772 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008773 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008774 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008775 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008776 *
8777 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008778 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008779 */
8780
Ville Syrjälä6878da02013-09-13 15:59:11 +03008781 if (!m_n->link_n)
8782 return 0;
8783
8784 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8785}
8786
Ville Syrjälä18442d02013-09-13 16:00:08 +03008787static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008788 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008789{
8790 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008791
8792 /* read out port_clock from the DPLL */
8793 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008794
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008795 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008796 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008797 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008798 * agree once we know their relationship in the encoder's
8799 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008800 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008801 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008802 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8803 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008804}
8805
8806/** Returns the currently programmed mode of the given pipe. */
8807struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8808 struct drm_crtc *crtc)
8809{
Jesse Barnes548f2452011-02-17 10:40:53 -08008810 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008812 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008814 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008815 int htot = I915_READ(HTOTAL(cpu_transcoder));
8816 int hsync = I915_READ(HSYNC(cpu_transcoder));
8817 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8818 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008819 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820
8821 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8822 if (!mode)
8823 return NULL;
8824
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008825 /*
8826 * Construct a pipe_config sufficient for getting the clock info
8827 * back out of crtc_clock_get.
8828 *
8829 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8830 * to use a real value here instead.
8831 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008832 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008833 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008834 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8835 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8836 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008837 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8838
Ville Syrjälä773ae032013-09-23 17:48:20 +03008839 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008840 mode->hdisplay = (htot & 0xffff) + 1;
8841 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8842 mode->hsync_start = (hsync & 0xffff) + 1;
8843 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8844 mode->vdisplay = (vtot & 0xffff) + 1;
8845 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8846 mode->vsync_start = (vsync & 0xffff) + 1;
8847 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8848
8849 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008850
8851 return mode;
8852}
8853
Jesse Barnes652c3932009-08-17 13:31:43 -07008854static void intel_decrease_pllclock(struct drm_crtc *crtc)
8855{
8856 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008857 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008859
Sonika Jindalbaff2962014-07-22 11:16:35 +05308860 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008861 return;
8862
8863 if (!dev_priv->lvds_downclock_avail)
8864 return;
8865
8866 /*
8867 * Since this is called by a timer, we should never get here in
8868 * the manual case.
8869 */
8870 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008871 int pipe = intel_crtc->pipe;
8872 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008873 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008874
Zhao Yakui44d98a62009-10-09 11:39:40 +08008875 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008876
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008877 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008878
Chris Wilson074b5e12012-05-02 12:07:06 +01008879 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008880 dpll |= DISPLAY_RATE_SELECT_FPA1;
8881 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008882 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008883 dpll = I915_READ(dpll_reg);
8884 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008885 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008886 }
8887
8888}
8889
Chris Wilsonf047e392012-07-21 12:31:41 +01008890void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008891{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008892 struct drm_i915_private *dev_priv = dev->dev_private;
8893
Chris Wilsonf62a0072014-02-21 17:55:39 +00008894 if (dev_priv->mm.busy)
8895 return;
8896
Paulo Zanoni43694d62014-03-07 20:08:08 -03008897 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008898 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008899 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008900}
8901
8902void intel_mark_idle(struct drm_device *dev)
8903{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008904 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008905 struct drm_crtc *crtc;
8906
Chris Wilsonf62a0072014-02-21 17:55:39 +00008907 if (!dev_priv->mm.busy)
8908 return;
8909
8910 dev_priv->mm.busy = false;
8911
Jani Nikulad330a952014-01-21 11:24:25 +02008912 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008913 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008914
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008915 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008916 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008917 continue;
8918
8919 intel_decrease_pllclock(crtc);
8920 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008921
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008922 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008923 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008924
8925out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008926 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008927}
8928
Jesse Barnes79e53942008-11-07 14:24:08 -08008929static void intel_crtc_destroy(struct drm_crtc *crtc)
8930{
8931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008932 struct drm_device *dev = crtc->dev;
8933 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008934
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008935 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008936 work = intel_crtc->unpin_work;
8937 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008938 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008939
8940 if (work) {
8941 cancel_work_sync(&work->work);
8942 kfree(work);
8943 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
8945 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008946
Jesse Barnes79e53942008-11-07 14:24:08 -08008947 kfree(intel_crtc);
8948}
8949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008950static void intel_unpin_work_fn(struct work_struct *__work)
8951{
8952 struct intel_unpin_work *work =
8953 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008954 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008955 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008956
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008957 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008958 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008959 drm_gem_object_unreference(&work->pending_flip_obj->base);
8960 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008961
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008962 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00008963
8964 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00008965 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008966 mutex_unlock(&dev->struct_mutex);
8967
Daniel Vetterf99d7062014-06-19 16:01:59 +02008968 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8969
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008970 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8971 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8972
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008973 kfree(work);
8974}
8975
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008976static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008977 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008978{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8980 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008981 unsigned long flags;
8982
8983 /* Ignore early vblank irqs */
8984 if (intel_crtc == NULL)
8985 return;
8986
Daniel Vetterf3260382014-09-15 14:55:23 +02008987 /*
8988 * This is called both by irq handlers and the reset code (to complete
8989 * lost pageflips) so needs the full irqsave spinlocks.
8990 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008991 spin_lock_irqsave(&dev->event_lock, flags);
8992 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008993
8994 /* Ensure we don't miss a work->pending update ... */
8995 smp_rmb();
8996
8997 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008998 spin_unlock_irqrestore(&dev->event_lock, flags);
8999 return;
9000 }
9001
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009002 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009003
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009004 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009005}
9006
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009007void intel_finish_page_flip(struct drm_device *dev, int pipe)
9008{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009009 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9011
Mario Kleiner49b14a52010-12-09 07:00:07 +01009012 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009013}
9014
9015void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9016{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009017 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009018 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9019
Mario Kleiner49b14a52010-12-09 07:00:07 +01009020 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009021}
9022
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009023/* Is 'a' after or equal to 'b'? */
9024static bool g4x_flip_count_after_eq(u32 a, u32 b)
9025{
9026 return !((a - b) & 0x80000000);
9027}
9028
9029static bool page_flip_finished(struct intel_crtc *crtc)
9030{
9031 struct drm_device *dev = crtc->base.dev;
9032 struct drm_i915_private *dev_priv = dev->dev_private;
9033
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009034 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9035 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9036 return true;
9037
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009038 /*
9039 * The relevant registers doen't exist on pre-ctg.
9040 * As the flip done interrupt doesn't trigger for mmio
9041 * flips on gmch platforms, a flip count check isn't
9042 * really needed there. But since ctg has the registers,
9043 * include it in the check anyway.
9044 */
9045 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9046 return true;
9047
9048 /*
9049 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9050 * used the same base address. In that case the mmio flip might
9051 * have completed, but the CS hasn't even executed the flip yet.
9052 *
9053 * A flip count check isn't enough as the CS might have updated
9054 * the base address just after start of vblank, but before we
9055 * managed to process the interrupt. This means we'd complete the
9056 * CS flip too soon.
9057 *
9058 * Combining both checks should get us a good enough result. It may
9059 * still happen that the CS flip has been executed, but has not
9060 * yet actually completed. But in case the base address is the same
9061 * anyway, we don't really care.
9062 */
9063 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9064 crtc->unpin_work->gtt_offset &&
9065 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9066 crtc->unpin_work->flip_count);
9067}
9068
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009069void intel_prepare_page_flip(struct drm_device *dev, int plane)
9070{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009071 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072 struct intel_crtc *intel_crtc =
9073 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9074 unsigned long flags;
9075
Daniel Vetterf3260382014-09-15 14:55:23 +02009076
9077 /*
9078 * This is called both by irq handlers and the reset code (to complete
9079 * lost pageflips) so needs the full irqsave spinlocks.
9080 *
9081 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009082 * generate a page-flip completion irq, i.e. every modeset
9083 * is also accompanied by a spurious intel_prepare_page_flip().
9084 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009085 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009086 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009087 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009088 spin_unlock_irqrestore(&dev->event_lock, flags);
9089}
9090
Robin Schroereba905b2014-05-18 02:24:50 +02009091static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009092{
9093 /* Ensure that the work item is consistent when activating it ... */
9094 smp_wmb();
9095 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9096 /* and that it is marked active as soon as the irq could fire. */
9097 smp_wmb();
9098}
9099
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009100static int intel_gen2_queue_flip(struct drm_device *dev,
9101 struct drm_crtc *crtc,
9102 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009103 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009104 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009105 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009106{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009108 u32 flip_mask;
9109 int ret;
9110
Daniel Vetter6d90c952012-04-26 23:28:05 +02009111 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009112 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009113 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009114
9115 /* Can't queue multiple flips, so wait for the previous
9116 * one to finish before executing the next.
9117 */
9118 if (intel_crtc->plane)
9119 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9120 else
9121 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009122 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9123 intel_ring_emit(ring, MI_NOOP);
9124 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9125 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9126 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009127 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009128 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009129
9130 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009131 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009132 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009133}
9134
9135static int intel_gen3_queue_flip(struct drm_device *dev,
9136 struct drm_crtc *crtc,
9137 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009138 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009139 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009140 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009141{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009143 u32 flip_mask;
9144 int ret;
9145
Daniel Vetter6d90c952012-04-26 23:28:05 +02009146 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009147 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009148 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009149
9150 if (intel_crtc->plane)
9151 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9152 else
9153 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009154 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9155 intel_ring_emit(ring, MI_NOOP);
9156 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9157 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9158 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009159 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009160 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009161
Chris Wilsone7d841c2012-12-03 11:36:30 +00009162 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009163 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009164 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009165}
9166
9167static int intel_gen4_queue_flip(struct drm_device *dev,
9168 struct drm_crtc *crtc,
9169 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009170 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009171 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009172 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009173{
9174 struct drm_i915_private *dev_priv = dev->dev_private;
9175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9176 uint32_t pf, pipesrc;
9177 int ret;
9178
Daniel Vetter6d90c952012-04-26 23:28:05 +02009179 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009180 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009181 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009182
9183 /* i965+ uses the linear or tiled offsets from the
9184 * Display Registers (which do not change across a page-flip)
9185 * so we need only reprogram the base address.
9186 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009187 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9188 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9189 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009190 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009191 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009192
9193 /* XXX Enabling the panel-fitter across page-flip is so far
9194 * untested on non-native modes, so ignore it for now.
9195 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9196 */
9197 pf = 0;
9198 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009199 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009200
9201 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009202 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009203 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009204}
9205
9206static int intel_gen6_queue_flip(struct drm_device *dev,
9207 struct drm_crtc *crtc,
9208 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009209 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009210 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009211 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212{
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9215 uint32_t pf, pipesrc;
9216 int ret;
9217
Daniel Vetter6d90c952012-04-26 23:28:05 +02009218 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009219 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009220 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009221
Daniel Vetter6d90c952012-04-26 23:28:05 +02009222 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9223 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9224 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009225 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009226
Chris Wilson99d9acd2012-04-17 20:37:00 +01009227 /* Contrary to the suggestions in the documentation,
9228 * "Enable Panel Fitter" does not seem to be required when page
9229 * flipping with a non-native mode, and worse causes a normal
9230 * modeset to fail.
9231 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9232 */
9233 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009234 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009235 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009236
9237 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009238 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009239 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009240}
9241
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009242static int intel_gen7_queue_flip(struct drm_device *dev,
9243 struct drm_crtc *crtc,
9244 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009245 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009246 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009247 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009248{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009250 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009251 int len, ret;
9252
Robin Schroereba905b2014-05-18 02:24:50 +02009253 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009254 case PLANE_A:
9255 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9256 break;
9257 case PLANE_B:
9258 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9259 break;
9260 case PLANE_C:
9261 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9262 break;
9263 default:
9264 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009265 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009266 }
9267
Chris Wilsonffe74d72013-08-26 20:58:12 +01009268 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009269 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009270 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009271 /*
9272 * On Gen 8, SRM is now taking an extra dword to accommodate
9273 * 48bits addresses, and we need a NOOP for the batch size to
9274 * stay even.
9275 */
9276 if (IS_GEN8(dev))
9277 len += 2;
9278 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009279
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009280 /*
9281 * BSpec MI_DISPLAY_FLIP for IVB:
9282 * "The full packet must be contained within the same cache line."
9283 *
9284 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9285 * cacheline, if we ever start emitting more commands before
9286 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9287 * then do the cacheline alignment, and finally emit the
9288 * MI_DISPLAY_FLIP.
9289 */
9290 ret = intel_ring_cacheline_align(ring);
9291 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009292 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009293
Chris Wilsonffe74d72013-08-26 20:58:12 +01009294 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009295 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009296 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009297
Chris Wilsonffe74d72013-08-26 20:58:12 +01009298 /* Unmask the flip-done completion message. Note that the bspec says that
9299 * we should do this for both the BCS and RCS, and that we must not unmask
9300 * more than one flip event at any time (or ensure that one flip message
9301 * can be sent by waiting for flip-done prior to queueing new flips).
9302 * Experimentation says that BCS works despite DERRMR masking all
9303 * flip-done completion events and that unmasking all planes at once
9304 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9305 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9306 */
9307 if (ring->id == RCS) {
9308 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9309 intel_ring_emit(ring, DERRMR);
9310 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9311 DERRMR_PIPEB_PRI_FLIP_DONE |
9312 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009313 if (IS_GEN8(dev))
9314 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9315 MI_SRM_LRM_GLOBAL_GTT);
9316 else
9317 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9318 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009319 intel_ring_emit(ring, DERRMR);
9320 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009321 if (IS_GEN8(dev)) {
9322 intel_ring_emit(ring, 0);
9323 intel_ring_emit(ring, MI_NOOP);
9324 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009325 }
9326
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009327 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009328 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009329 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009330 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009331
9332 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009333 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009334 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009335}
9336
Sourab Gupta84c33a62014-06-02 16:47:17 +05309337static bool use_mmio_flip(struct intel_engine_cs *ring,
9338 struct drm_i915_gem_object *obj)
9339{
9340 /*
9341 * This is not being used for older platforms, because
9342 * non-availability of flip done interrupt forces us to use
9343 * CS flips. Older platforms derive flip done using some clever
9344 * tricks involving the flip_pending status bits and vblank irqs.
9345 * So using MMIO flips there would disrupt this mechanism.
9346 */
9347
Chris Wilson8e09bf82014-07-08 10:40:30 +01009348 if (ring == NULL)
9349 return true;
9350
Sourab Gupta84c33a62014-06-02 16:47:17 +05309351 if (INTEL_INFO(ring->dev)->gen < 5)
9352 return false;
9353
9354 if (i915.use_mmio_flip < 0)
9355 return false;
9356 else if (i915.use_mmio_flip > 0)
9357 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009358 else if (i915.enable_execlists)
9359 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309360 else
John Harrison41c52412014-11-24 18:49:43 +00009361 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309362}
9363
Damien Lespiauff944562014-11-20 14:58:16 +00009364static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9365{
9366 struct drm_device *dev = intel_crtc->base.dev;
9367 struct drm_i915_private *dev_priv = dev->dev_private;
9368 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9369 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9370 struct drm_i915_gem_object *obj = intel_fb->obj;
9371 const enum pipe pipe = intel_crtc->pipe;
9372 u32 ctl, stride;
9373
9374 ctl = I915_READ(PLANE_CTL(pipe, 0));
9375 ctl &= ~PLANE_CTL_TILED_MASK;
9376 if (obj->tiling_mode == I915_TILING_X)
9377 ctl |= PLANE_CTL_TILED_X;
9378
9379 /*
9380 * The stride is either expressed as a multiple of 64 bytes chunks for
9381 * linear buffers or in number of tiles for tiled buffers.
9382 */
9383 stride = fb->pitches[0] >> 6;
9384 if (obj->tiling_mode == I915_TILING_X)
9385 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9386
9387 /*
9388 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9389 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9390 */
9391 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9392 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9393
9394 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9395 POSTING_READ(PLANE_SURF(pipe, 0));
9396}
9397
9398static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309399{
9400 struct drm_device *dev = intel_crtc->base.dev;
9401 struct drm_i915_private *dev_priv = dev->dev_private;
9402 struct intel_framebuffer *intel_fb =
9403 to_intel_framebuffer(intel_crtc->base.primary->fb);
9404 struct drm_i915_gem_object *obj = intel_fb->obj;
9405 u32 dspcntr;
9406 u32 reg;
9407
Sourab Gupta84c33a62014-06-02 16:47:17 +05309408 reg = DSPCNTR(intel_crtc->plane);
9409 dspcntr = I915_READ(reg);
9410
Damien Lespiauc5d97472014-10-25 00:11:11 +01009411 if (obj->tiling_mode != I915_TILING_NONE)
9412 dspcntr |= DISPPLANE_TILED;
9413 else
9414 dspcntr &= ~DISPPLANE_TILED;
9415
Sourab Gupta84c33a62014-06-02 16:47:17 +05309416 I915_WRITE(reg, dspcntr);
9417
9418 I915_WRITE(DSPSURF(intel_crtc->plane),
9419 intel_crtc->unpin_work->gtt_offset);
9420 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009421
Damien Lespiauff944562014-11-20 14:58:16 +00009422}
9423
9424/*
9425 * XXX: This is the temporary way to update the plane registers until we get
9426 * around to using the usual plane update functions for MMIO flips
9427 */
9428static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9429{
9430 struct drm_device *dev = intel_crtc->base.dev;
9431 bool atomic_update;
9432 u32 start_vbl_count;
9433
9434 intel_mark_page_flip_active(intel_crtc);
9435
9436 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9437
9438 if (INTEL_INFO(dev)->gen >= 9)
9439 skl_do_mmio_flip(intel_crtc);
9440 else
9441 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9442 ilk_do_mmio_flip(intel_crtc);
9443
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009444 if (atomic_update)
9445 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309446}
9447
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009448static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309449{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009450 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009451 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009452 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309453
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009454 mmio_flip = &crtc->mmio_flip;
9455 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009456 WARN_ON(__i915_wait_request(mmio_flip->req,
9457 crtc->reset_counter,
9458 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309459
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009460 intel_do_mmio_flip(crtc);
9461 if (mmio_flip->req) {
9462 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009463 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009464 mutex_unlock(&crtc->base.dev->struct_mutex);
9465 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309466}
9467
9468static int intel_queue_mmio_flip(struct drm_device *dev,
9469 struct drm_crtc *crtc,
9470 struct drm_framebuffer *fb,
9471 struct drm_i915_gem_object *obj,
9472 struct intel_engine_cs *ring,
9473 uint32_t flags)
9474{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309476
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009477 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9478 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309479
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009480 schedule_work(&intel_crtc->mmio_flip.work);
9481
Sourab Gupta84c33a62014-06-02 16:47:17 +05309482 return 0;
9483}
9484
Damien Lespiau830c81d2014-11-13 17:51:46 +00009485static int intel_gen9_queue_flip(struct drm_device *dev,
9486 struct drm_crtc *crtc,
9487 struct drm_framebuffer *fb,
9488 struct drm_i915_gem_object *obj,
9489 struct intel_engine_cs *ring,
9490 uint32_t flags)
9491{
9492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9493 uint32_t plane = 0, stride;
9494 int ret;
9495
9496 switch(intel_crtc->pipe) {
9497 case PIPE_A:
9498 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9499 break;
9500 case PIPE_B:
9501 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9502 break;
9503 case PIPE_C:
9504 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9505 break;
9506 default:
9507 WARN_ONCE(1, "unknown plane in flip command\n");
9508 return -ENODEV;
9509 }
9510
9511 switch (obj->tiling_mode) {
9512 case I915_TILING_NONE:
9513 stride = fb->pitches[0] >> 6;
9514 break;
9515 case I915_TILING_X:
9516 stride = fb->pitches[0] >> 9;
9517 break;
9518 default:
9519 WARN_ONCE(1, "unknown tiling in flip command\n");
9520 return -ENODEV;
9521 }
9522
9523 ret = intel_ring_begin(ring, 10);
9524 if (ret)
9525 return ret;
9526
9527 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9528 intel_ring_emit(ring, DERRMR);
9529 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9530 DERRMR_PIPEB_PRI_FLIP_DONE |
9531 DERRMR_PIPEC_PRI_FLIP_DONE));
9532 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9533 MI_SRM_LRM_GLOBAL_GTT);
9534 intel_ring_emit(ring, DERRMR);
9535 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9536 intel_ring_emit(ring, 0);
9537
9538 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9539 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9540 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9541
9542 intel_mark_page_flip_active(intel_crtc);
9543 __intel_ring_advance(ring);
9544
9545 return 0;
9546}
9547
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009548static int intel_default_queue_flip(struct drm_device *dev,
9549 struct drm_crtc *crtc,
9550 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009551 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009552 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009553 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009554{
9555 return -ENODEV;
9556}
9557
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009558static bool __intel_pageflip_stall_check(struct drm_device *dev,
9559 struct drm_crtc *crtc)
9560{
9561 struct drm_i915_private *dev_priv = dev->dev_private;
9562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9563 struct intel_unpin_work *work = intel_crtc->unpin_work;
9564 u32 addr;
9565
9566 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9567 return true;
9568
9569 if (!work->enable_stall_check)
9570 return false;
9571
9572 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009573 if (work->flip_queued_req &&
9574 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009575 return false;
9576
9577 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9578 }
9579
9580 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9581 return false;
9582
9583 /* Potential stall - if we see that the flip has happened,
9584 * assume a missed interrupt. */
9585 if (INTEL_INFO(dev)->gen >= 4)
9586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9587 else
9588 addr = I915_READ(DSPADDR(intel_crtc->plane));
9589
9590 /* There is a potential issue here with a false positive after a flip
9591 * to the same address. We could address this by checking for a
9592 * non-incrementing frame counter.
9593 */
9594 return addr == work->gtt_offset;
9595}
9596
9597void intel_check_page_flip(struct drm_device *dev, int pipe)
9598{
9599 struct drm_i915_private *dev_priv = dev->dev_private;
9600 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009602
9603 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009604
9605 if (crtc == NULL)
9606 return;
9607
Daniel Vetterf3260382014-09-15 14:55:23 +02009608 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009609 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9610 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9611 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9612 page_flip_completed(intel_crtc);
9613 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009614 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009615}
9616
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009617static int intel_crtc_page_flip(struct drm_crtc *crtc,
9618 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009619 struct drm_pending_vblank_event *event,
9620 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009621{
9622 struct drm_device *dev = crtc->dev;
9623 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009624 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009625 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009627 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009628 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009629 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009630 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009631 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009632
Matt Roper2ff8fde2014-07-08 07:50:07 -07009633 /*
9634 * drm_mode_page_flip_ioctl() should already catch this, but double
9635 * check to be safe. In the future we may enable pageflipping from
9636 * a disabled primary plane.
9637 */
9638 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9639 return -EBUSY;
9640
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009641 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009642 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009643 return -EINVAL;
9644
9645 /*
9646 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9647 * Note that pitch changes could also affect these register.
9648 */
9649 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009650 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9651 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009652 return -EINVAL;
9653
Chris Wilsonf900db42014-02-20 09:26:13 +00009654 if (i915_terminally_wedged(&dev_priv->gpu_error))
9655 goto out_hang;
9656
Daniel Vetterb14c5672013-09-19 12:18:32 +02009657 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009658 if (work == NULL)
9659 return -ENOMEM;
9660
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009661 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009662 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009663 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009664 INIT_WORK(&work->work, intel_unpin_work_fn);
9665
Daniel Vetter87b6b102014-05-15 15:33:46 +02009666 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009667 if (ret)
9668 goto free_work;
9669
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009670 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009671 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009672 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009673 /* Before declaring the flip queue wedged, check if
9674 * the hardware completed the operation behind our backs.
9675 */
9676 if (__intel_pageflip_stall_check(dev, crtc)) {
9677 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9678 page_flip_completed(intel_crtc);
9679 } else {
9680 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009681 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009682
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009683 drm_crtc_vblank_put(crtc);
9684 kfree(work);
9685 return -EBUSY;
9686 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009687 }
9688 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009689 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009690
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009691 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9692 flush_workqueue(dev_priv->wq);
9693
Chris Wilson79158102012-05-23 11:13:58 +01009694 ret = i915_mutex_lock_interruptible(dev);
9695 if (ret)
9696 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009697
Jesse Barnes75dfca82010-02-10 15:09:44 -08009698 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009699 drm_gem_object_reference(&work->old_fb_obj->base);
9700 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009701
Matt Roperf4510a22014-04-01 15:22:40 -07009702 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009703
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009704 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009705
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009706 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009707 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009708
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009709 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009710 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009711
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009712 if (IS_VALLEYVIEW(dev)) {
9713 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009714 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9715 /* vlv: DISPLAY_FLIP fails to change tiling */
9716 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009717 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009718 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009719 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009720 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009721 if (ring == NULL || ring->id != RCS)
9722 ring = &dev_priv->ring[BCS];
9723 } else {
9724 ring = &dev_priv->ring[RCS];
9725 }
9726
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009727 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009728 if (ret)
9729 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009730
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009731 work->gtt_offset =
9732 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9733
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009734 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309735 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9736 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009737 if (ret)
9738 goto cleanup_unpin;
9739
John Harrisonf06cc1b2014-11-24 18:49:37 +00009740 i915_gem_request_assign(&work->flip_queued_req,
9741 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009742 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309743 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009744 page_flip_flags);
9745 if (ret)
9746 goto cleanup_unpin;
9747
John Harrisonf06cc1b2014-11-24 18:49:37 +00009748 i915_gem_request_assign(&work->flip_queued_req,
9749 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009750 }
9751
9752 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9753 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009754
Daniel Vettera071fa02014-06-18 23:28:09 +02009755 i915_gem_track_fb(work->old_fb_obj, obj,
9756 INTEL_FRONTBUFFER_PRIMARY(pipe));
9757
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009758 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009759 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009760 mutex_unlock(&dev->struct_mutex);
9761
Jesse Barnese5510fa2010-07-01 16:48:37 -07009762 trace_i915_flip_request(intel_crtc->plane, obj);
9763
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009764 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009765
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009766cleanup_unpin:
9767 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009768cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009769 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009770 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009771 drm_gem_object_unreference(&work->old_fb_obj->base);
9772 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009773 mutex_unlock(&dev->struct_mutex);
9774
Chris Wilson79158102012-05-23 11:13:58 +01009775cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009776 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009777 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009778 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009779
Daniel Vetter87b6b102014-05-15 15:33:46 +02009780 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009781free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009782 kfree(work);
9783
Chris Wilsonf900db42014-02-20 09:26:13 +00009784 if (ret == -EIO) {
9785out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009786 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009787 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009788 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009789 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009790 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009791 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009792 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009793 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009794}
9795
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009796static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009797 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9798 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009799 .atomic_begin = intel_begin_crtc_commit,
9800 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009801};
9802
Daniel Vetter9a935852012-07-05 22:34:27 +02009803/**
9804 * intel_modeset_update_staged_output_state
9805 *
9806 * Updates the staged output configuration state, e.g. after we've read out the
9807 * current hw state.
9808 */
9809static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9810{
Ville Syrjälä76688512014-01-10 11:28:06 +02009811 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009812 struct intel_encoder *encoder;
9813 struct intel_connector *connector;
9814
9815 list_for_each_entry(connector, &dev->mode_config.connector_list,
9816 base.head) {
9817 connector->new_encoder =
9818 to_intel_encoder(connector->base.encoder);
9819 }
9820
Damien Lespiaub2784e12014-08-05 11:29:37 +01009821 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009822 encoder->new_crtc =
9823 to_intel_crtc(encoder->base.crtc);
9824 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009825
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009826 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009827 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009828
9829 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009830 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009831 else
9832 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009833 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009834}
9835
9836/**
9837 * intel_modeset_commit_output_state
9838 *
9839 * This function copies the stage display pipe configuration to the real one.
9840 */
9841static void intel_modeset_commit_output_state(struct drm_device *dev)
9842{
Ville Syrjälä76688512014-01-10 11:28:06 +02009843 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009844 struct intel_encoder *encoder;
9845 struct intel_connector *connector;
9846
9847 list_for_each_entry(connector, &dev->mode_config.connector_list,
9848 base.head) {
9849 connector->base.encoder = &connector->new_encoder->base;
9850 }
9851
Damien Lespiaub2784e12014-08-05 11:29:37 +01009852 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009853 encoder->base.crtc = &encoder->new_crtc->base;
9854 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009855
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009856 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009857 crtc->base.enabled = crtc->new_enabled;
9858 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009859}
9860
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009861static void
Robin Schroereba905b2014-05-18 02:24:50 +02009862connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009863 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009864{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009865 int bpp = pipe_config->pipe_bpp;
9866
9867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9868 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009869 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009870
9871 /* Don't use an invalid EDID bpc value */
9872 if (connector->base.display_info.bpc &&
9873 connector->base.display_info.bpc * 3 < bpp) {
9874 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9875 bpp, connector->base.display_info.bpc*3);
9876 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9877 }
9878
9879 /* Clamp bpp to 8 on screens without EDID 1.4 */
9880 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9881 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9882 bpp);
9883 pipe_config->pipe_bpp = 24;
9884 }
9885}
9886
9887static int
9888compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9889 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009890 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009891{
9892 struct drm_device *dev = crtc->base.dev;
9893 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009894 int bpp;
9895
Daniel Vetterd42264b2013-03-28 16:38:08 +01009896 switch (fb->pixel_format) {
9897 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009898 bpp = 8*3; /* since we go through a colormap */
9899 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009900 case DRM_FORMAT_XRGB1555:
9901 case DRM_FORMAT_ARGB1555:
9902 /* checked in intel_framebuffer_init already */
9903 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9904 return -EINVAL;
9905 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009906 bpp = 6*3; /* min is 18bpp */
9907 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009908 case DRM_FORMAT_XBGR8888:
9909 case DRM_FORMAT_ABGR8888:
9910 /* checked in intel_framebuffer_init already */
9911 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9912 return -EINVAL;
9913 case DRM_FORMAT_XRGB8888:
9914 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009915 bpp = 8*3;
9916 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009917 case DRM_FORMAT_XRGB2101010:
9918 case DRM_FORMAT_ARGB2101010:
9919 case DRM_FORMAT_XBGR2101010:
9920 case DRM_FORMAT_ABGR2101010:
9921 /* checked in intel_framebuffer_init already */
9922 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009923 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009924 bpp = 10*3;
9925 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009926 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009927 default:
9928 DRM_DEBUG_KMS("unsupported depth\n");
9929 return -EINVAL;
9930 }
9931
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009932 pipe_config->pipe_bpp = bpp;
9933
9934 /* Clamp display bpp to EDID value */
9935 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009936 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009937 if (!connector->new_encoder ||
9938 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009939 continue;
9940
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009941 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009942 }
9943
9944 return bpp;
9945}
9946
Daniel Vetter644db712013-09-19 14:53:58 +02009947static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9948{
9949 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9950 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009951 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009952 mode->crtc_hdisplay, mode->crtc_hsync_start,
9953 mode->crtc_hsync_end, mode->crtc_htotal,
9954 mode->crtc_vdisplay, mode->crtc_vsync_start,
9955 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9956}
9957
Daniel Vetterc0b03412013-05-28 12:05:54 +02009958static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009959 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +02009960 const char *context)
9961{
9962 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9963 context, pipe_name(crtc->pipe));
9964
9965 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9966 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9967 pipe_config->pipe_bpp, pipe_config->dither);
9968 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9969 pipe_config->has_pch_encoder,
9970 pipe_config->fdi_lanes,
9971 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9972 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9973 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009974 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9975 pipe_config->has_dp_encoder,
9976 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9977 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9978 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009979
9980 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9981 pipe_config->has_dp_encoder,
9982 pipe_config->dp_m2_n2.gmch_m,
9983 pipe_config->dp_m2_n2.gmch_n,
9984 pipe_config->dp_m2_n2.link_m,
9985 pipe_config->dp_m2_n2.link_n,
9986 pipe_config->dp_m2_n2.tu);
9987
Daniel Vetter55072d12014-11-20 16:10:28 +01009988 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9989 pipe_config->has_audio,
9990 pipe_config->has_infoframe);
9991
Daniel Vetterc0b03412013-05-28 12:05:54 +02009992 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009993 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009994 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009995 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
9996 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009997 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009998 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9999 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010000 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10001 pipe_config->gmch_pfit.control,
10002 pipe_config->gmch_pfit.pgm_ratios,
10003 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010004 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010005 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010006 pipe_config->pch_pfit.size,
10007 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010008 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010009 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010010}
10011
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010012static bool encoders_cloneable(const struct intel_encoder *a,
10013 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010014{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010015 /* masks could be asymmetric, so check both ways */
10016 return a == b || (a->cloneable & (1 << b->type) &&
10017 b->cloneable & (1 << a->type));
10018}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010019
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010020static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10021 struct intel_encoder *encoder)
10022{
10023 struct drm_device *dev = crtc->base.dev;
10024 struct intel_encoder *source_encoder;
10025
Damien Lespiaub2784e12014-08-05 11:29:37 +010010026 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010027 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010028 continue;
10029
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010030 if (!encoders_cloneable(encoder, source_encoder))
10031 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010032 }
10033
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010034 return true;
10035}
10036
10037static bool check_encoder_cloning(struct intel_crtc *crtc)
10038{
10039 struct drm_device *dev = crtc->base.dev;
10040 struct intel_encoder *encoder;
10041
Damien Lespiaub2784e12014-08-05 11:29:37 +010010042 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010043 if (encoder->new_crtc != crtc)
10044 continue;
10045
10046 if (!check_single_encoder_cloning(crtc, encoder))
10047 return false;
10048 }
10049
10050 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010051}
10052
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010053static bool check_digital_port_conflicts(struct drm_device *dev)
10054{
10055 struct intel_connector *connector;
10056 unsigned int used_ports = 0;
10057
10058 /*
10059 * Walk the connector list instead of the encoder
10060 * list to detect the problem on ddi platforms
10061 * where there's just one encoder per digital port.
10062 */
10063 list_for_each_entry(connector,
10064 &dev->mode_config.connector_list, base.head) {
10065 struct intel_encoder *encoder = connector->new_encoder;
10066
10067 if (!encoder)
10068 continue;
10069
10070 WARN_ON(!encoder->new_crtc);
10071
10072 switch (encoder->type) {
10073 unsigned int port_mask;
10074 case INTEL_OUTPUT_UNKNOWN:
10075 if (WARN_ON(!HAS_DDI(dev)))
10076 break;
10077 case INTEL_OUTPUT_DISPLAYPORT:
10078 case INTEL_OUTPUT_HDMI:
10079 case INTEL_OUTPUT_EDP:
10080 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10081
10082 /* the same port mustn't appear more than once */
10083 if (used_ports & port_mask)
10084 return false;
10085
10086 used_ports |= port_mask;
10087 default:
10088 break;
10089 }
10090 }
10091
10092 return true;
10093}
10094
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010095static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010096intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010097 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010098 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010099{
10100 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010101 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010102 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010103 int plane_bpp, ret = -EINVAL;
10104 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010105
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010106 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010107 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10108 return ERR_PTR(-EINVAL);
10109 }
10110
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010111 if (!check_digital_port_conflicts(dev)) {
10112 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10113 return ERR_PTR(-EINVAL);
10114 }
10115
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010116 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10117 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010118 return ERR_PTR(-ENOMEM);
10119
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010120 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10121 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010122
Daniel Vettere143a212013-07-04 12:01:15 +020010123 pipe_config->cpu_transcoder =
10124 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010125 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010126
Imre Deak2960bc92013-07-30 13:36:32 +030010127 /*
10128 * Sanitize sync polarity flags based on requested ones. If neither
10129 * positive or negative polarity is requested, treat this as meaning
10130 * negative polarity.
10131 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010132 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010133 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010134 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010135
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010136 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010137 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010138 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010139
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010140 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10141 * plane pixel format and any sink constraints into account. Returns the
10142 * source plane bpp so that dithering can be selected on mismatches
10143 * after encoders and crtc also have had their say. */
10144 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10145 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010146 if (plane_bpp < 0)
10147 goto fail;
10148
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010149 /*
10150 * Determine the real pipe dimensions. Note that stereo modes can
10151 * increase the actual pipe size due to the frame doubling and
10152 * insertion of additional space for blanks between the frame. This
10153 * is stored in the crtc timings. We use the requested mode to do this
10154 * computation to clearly distinguish it from the adjusted mode, which
10155 * can be changed by the connectors in the below retry loop.
10156 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010157 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010158 &pipe_config->pipe_src_w,
10159 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010160
Daniel Vettere29c22c2013-02-21 00:00:16 +010010161encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010162 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010163 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010164 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010165
Daniel Vetter135c81b2013-07-21 21:37:09 +020010166 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010167 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10168 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010169
Daniel Vetter7758a112012-07-08 19:40:39 +020010170 /* Pass our mode to the connectors and the CRTC to give them a chance to
10171 * adjust it according to limitations or connector properties, and also
10172 * a chance to reject the mode entirely.
10173 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010174 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010175
10176 if (&encoder->new_crtc->base != crtc)
10177 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010178
Daniel Vetterefea6e82013-07-21 21:36:59 +020010179 if (!(encoder->compute_config(encoder, pipe_config))) {
10180 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010181 goto fail;
10182 }
10183 }
10184
Daniel Vetterff9a6752013-06-01 17:16:21 +020010185 /* Set default port clock if not overwritten by the encoder. Needs to be
10186 * done afterwards in case the encoder adjusts the mode. */
10187 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010188 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010189 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010190
Daniel Vettera43f6e02013-06-07 23:10:32 +020010191 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010192 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010193 DRM_DEBUG_KMS("CRTC fixup failed\n");
10194 goto fail;
10195 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010196
10197 if (ret == RETRY) {
10198 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10199 ret = -EINVAL;
10200 goto fail;
10201 }
10202
10203 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10204 retry = false;
10205 goto encoder_retry;
10206 }
10207
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010208 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10209 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10210 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10211
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010212 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010213fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010214 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010215 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010216}
10217
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010218/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10219 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10220static void
10221intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10222 unsigned *prepare_pipes, unsigned *disable_pipes)
10223{
10224 struct intel_crtc *intel_crtc;
10225 struct drm_device *dev = crtc->dev;
10226 struct intel_encoder *encoder;
10227 struct intel_connector *connector;
10228 struct drm_crtc *tmp_crtc;
10229
10230 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10231
10232 /* Check which crtcs have changed outputs connected to them, these need
10233 * to be part of the prepare_pipes mask. We don't (yet) support global
10234 * modeset across multiple crtcs, so modeset_pipes will only have one
10235 * bit set at most. */
10236 list_for_each_entry(connector, &dev->mode_config.connector_list,
10237 base.head) {
10238 if (connector->base.encoder == &connector->new_encoder->base)
10239 continue;
10240
10241 if (connector->base.encoder) {
10242 tmp_crtc = connector->base.encoder->crtc;
10243
10244 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10245 }
10246
10247 if (connector->new_encoder)
10248 *prepare_pipes |=
10249 1 << connector->new_encoder->new_crtc->pipe;
10250 }
10251
Damien Lespiaub2784e12014-08-05 11:29:37 +010010252 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010253 if (encoder->base.crtc == &encoder->new_crtc->base)
10254 continue;
10255
10256 if (encoder->base.crtc) {
10257 tmp_crtc = encoder->base.crtc;
10258
10259 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10260 }
10261
10262 if (encoder->new_crtc)
10263 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10264 }
10265
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010267 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010268 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010269 continue;
10270
Ville Syrjälä76688512014-01-10 11:28:06 +020010271 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010272 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 else
10274 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010275 }
10276
10277
10278 /* set_mode is also used to update properties on life display pipes. */
10279 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010280 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010281 *prepare_pipes |= 1 << intel_crtc->pipe;
10282
Daniel Vetterb6c51642013-04-12 18:48:43 +020010283 /*
10284 * For simplicity do a full modeset on any pipe where the output routing
10285 * changed. We could be more clever, but that would require us to be
10286 * more careful with calling the relevant encoder->mode_set functions.
10287 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010288 if (*prepare_pipes)
10289 *modeset_pipes = *prepare_pipes;
10290
10291 /* ... and mask these out. */
10292 *modeset_pipes &= ~(*disable_pipes);
10293 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010294
10295 /*
10296 * HACK: We don't (yet) fully support global modesets. intel_set_config
10297 * obies this rule, but the modeset restore mode of
10298 * intel_modeset_setup_hw_state does not.
10299 */
10300 *modeset_pipes &= 1 << intel_crtc->pipe;
10301 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010302
10303 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10304 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010305}
10306
Daniel Vetterea9d7582012-07-10 10:42:52 +020010307static bool intel_crtc_in_use(struct drm_crtc *crtc)
10308{
10309 struct drm_encoder *encoder;
10310 struct drm_device *dev = crtc->dev;
10311
10312 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10313 if (encoder->crtc == crtc)
10314 return true;
10315
10316 return false;
10317}
10318
10319static void
10320intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10321{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010322 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010323 struct intel_encoder *intel_encoder;
10324 struct intel_crtc *intel_crtc;
10325 struct drm_connector *connector;
10326
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010327 intel_shared_dpll_commit(dev_priv);
10328
Damien Lespiaub2784e12014-08-05 11:29:37 +010010329 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010330 if (!intel_encoder->base.crtc)
10331 continue;
10332
10333 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10334
10335 if (prepare_pipes & (1 << intel_crtc->pipe))
10336 intel_encoder->connectors_active = false;
10337 }
10338
10339 intel_modeset_commit_output_state(dev);
10340
Ville Syrjälä76688512014-01-10 11:28:06 +020010341 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010342 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010343 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010344 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010345 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010346 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010347 }
10348
10349 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10350 if (!connector->encoder || !connector->encoder->crtc)
10351 continue;
10352
10353 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10354
10355 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010356 struct drm_property *dpms_property =
10357 dev->mode_config.dpms_property;
10358
Daniel Vetterea9d7582012-07-10 10:42:52 +020010359 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010360 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010361 dpms_property,
10362 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010363
10364 intel_encoder = to_intel_encoder(connector->encoder);
10365 intel_encoder->connectors_active = true;
10366 }
10367 }
10368
10369}
10370
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010371static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010372{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010373 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010374
10375 if (clock1 == clock2)
10376 return true;
10377
10378 if (!clock1 || !clock2)
10379 return false;
10380
10381 diff = abs(clock1 - clock2);
10382
10383 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10384 return true;
10385
10386 return false;
10387}
10388
Daniel Vetter25c5b262012-07-08 22:08:04 +020010389#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10390 list_for_each_entry((intel_crtc), \
10391 &(dev)->mode_config.crtc_list, \
10392 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010393 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010394
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010395static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010396intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010397 struct intel_crtc_state *current_config,
10398 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010399{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010400#define PIPE_CONF_CHECK_X(name) \
10401 if (current_config->name != pipe_config->name) { \
10402 DRM_ERROR("mismatch in " #name " " \
10403 "(expected 0x%08x, found 0x%08x)\n", \
10404 current_config->name, \
10405 pipe_config->name); \
10406 return false; \
10407 }
10408
Daniel Vetter08a24032013-04-19 11:25:34 +020010409#define PIPE_CONF_CHECK_I(name) \
10410 if (current_config->name != pipe_config->name) { \
10411 DRM_ERROR("mismatch in " #name " " \
10412 "(expected %i, found %i)\n", \
10413 current_config->name, \
10414 pipe_config->name); \
10415 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010416 }
10417
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010418/* This is required for BDW+ where there is only one set of registers for
10419 * switching between high and low RR.
10420 * This macro can be used whenever a comparison has to be made between one
10421 * hw state and multiple sw state variables.
10422 */
10423#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10424 if ((current_config->name != pipe_config->name) && \
10425 (current_config->alt_name != pipe_config->name)) { \
10426 DRM_ERROR("mismatch in " #name " " \
10427 "(expected %i or %i, found %i)\n", \
10428 current_config->name, \
10429 current_config->alt_name, \
10430 pipe_config->name); \
10431 return false; \
10432 }
10433
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010434#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10435 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010436 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010437 "(expected %i, found %i)\n", \
10438 current_config->name & (mask), \
10439 pipe_config->name & (mask)); \
10440 return false; \
10441 }
10442
Ville Syrjälä5e550652013-09-06 23:29:07 +030010443#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10444 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10445 DRM_ERROR("mismatch in " #name " " \
10446 "(expected %i, found %i)\n", \
10447 current_config->name, \
10448 pipe_config->name); \
10449 return false; \
10450 }
10451
Daniel Vetterbb760062013-06-06 14:55:52 +020010452#define PIPE_CONF_QUIRK(quirk) \
10453 ((current_config->quirks | pipe_config->quirks) & (quirk))
10454
Daniel Vettereccb1402013-05-22 00:50:22 +020010455 PIPE_CONF_CHECK_I(cpu_transcoder);
10456
Daniel Vetter08a24032013-04-19 11:25:34 +020010457 PIPE_CONF_CHECK_I(has_pch_encoder);
10458 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010459 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10460 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10461 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10462 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10463 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010464
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010465 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010466
10467 if (INTEL_INFO(dev)->gen < 8) {
10468 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10469 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10470 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10471 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10472 PIPE_CONF_CHECK_I(dp_m_n.tu);
10473
10474 if (current_config->has_drrs) {
10475 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10476 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10477 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10478 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10479 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10480 }
10481 } else {
10482 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10483 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10484 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10485 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10486 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10487 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010488
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10492 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10493 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10494 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010495
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010496 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10497 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10498 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10499 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010502
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010503 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010504 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010505 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10506 IS_VALLEYVIEW(dev))
10507 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010508 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010509
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010510 PIPE_CONF_CHECK_I(has_audio);
10511
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010512 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010513 DRM_MODE_FLAG_INTERLACE);
10514
Daniel Vetterbb760062013-06-06 14:55:52 +020010515 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010516 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010517 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010518 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010519 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010520 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010521 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010522 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010523 DRM_MODE_FLAG_NVSYNC);
10524 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010525
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010526 PIPE_CONF_CHECK_I(pipe_src_w);
10527 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010528
Daniel Vetter99535992014-04-13 12:00:33 +020010529 /*
10530 * FIXME: BIOS likes to set up a cloned config with lvds+external
10531 * screen. Since we don't yet re-compute the pipe config when moving
10532 * just the lvds port away to another pipe the sw tracking won't match.
10533 *
10534 * Proper atomic modesets with recomputed global state will fix this.
10535 * Until then just don't check gmch state for inherited modes.
10536 */
10537 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10538 PIPE_CONF_CHECK_I(gmch_pfit.control);
10539 /* pfit ratios are autocomputed by the hw on gen4+ */
10540 if (INTEL_INFO(dev)->gen < 4)
10541 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10542 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10543 }
10544
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010545 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10546 if (current_config->pch_pfit.enabled) {
10547 PIPE_CONF_CHECK_I(pch_pfit.pos);
10548 PIPE_CONF_CHECK_I(pch_pfit.size);
10549 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010550
Jesse Barnese59150d2014-01-07 13:30:45 -080010551 /* BDW+ don't expose a synchronous way to read the state */
10552 if (IS_HASWELL(dev))
10553 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010554
Ville Syrjälä282740f2013-09-04 18:30:03 +030010555 PIPE_CONF_CHECK_I(double_wide);
10556
Daniel Vetter26804af2014-06-25 22:01:55 +030010557 PIPE_CONF_CHECK_X(ddi_pll_sel);
10558
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010559 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010560 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010561 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010562 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10563 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010564 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010565 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10566 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10567 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010568
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010569 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10570 PIPE_CONF_CHECK_I(pipe_bpp);
10571
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010572 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010573 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010574
Daniel Vetter66e985c2013-06-05 13:34:20 +020010575#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010576#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010577#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010578#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010579#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010580#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010582 return true;
10583}
10584
Damien Lespiau08db6652014-11-04 17:06:52 +000010585static void check_wm_state(struct drm_device *dev)
10586{
10587 struct drm_i915_private *dev_priv = dev->dev_private;
10588 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10589 struct intel_crtc *intel_crtc;
10590 int plane;
10591
10592 if (INTEL_INFO(dev)->gen < 9)
10593 return;
10594
10595 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10596 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10597
10598 for_each_intel_crtc(dev, intel_crtc) {
10599 struct skl_ddb_entry *hw_entry, *sw_entry;
10600 const enum pipe pipe = intel_crtc->pipe;
10601
10602 if (!intel_crtc->active)
10603 continue;
10604
10605 /* planes */
10606 for_each_plane(pipe, plane) {
10607 hw_entry = &hw_ddb.plane[pipe][plane];
10608 sw_entry = &sw_ddb->plane[pipe][plane];
10609
10610 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10611 continue;
10612
10613 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10614 "(expected (%u,%u), found (%u,%u))\n",
10615 pipe_name(pipe), plane + 1,
10616 sw_entry->start, sw_entry->end,
10617 hw_entry->start, hw_entry->end);
10618 }
10619
10620 /* cursor */
10621 hw_entry = &hw_ddb.cursor[pipe];
10622 sw_entry = &sw_ddb->cursor[pipe];
10623
10624 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10625 continue;
10626
10627 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10628 "(expected (%u,%u), found (%u,%u))\n",
10629 pipe_name(pipe),
10630 sw_entry->start, sw_entry->end,
10631 hw_entry->start, hw_entry->end);
10632 }
10633}
10634
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010635static void
10636check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010637{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010638 struct intel_connector *connector;
10639
10640 list_for_each_entry(connector, &dev->mode_config.connector_list,
10641 base.head) {
10642 /* This also checks the encoder/connector hw state with the
10643 * ->get_hw_state callbacks. */
10644 intel_connector_check_state(connector);
10645
Rob Clarke2c719b2014-12-15 13:56:32 -050010646 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010647 "connector's staged encoder doesn't match current encoder\n");
10648 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010649}
10650
10651static void
10652check_encoder_state(struct drm_device *dev)
10653{
10654 struct intel_encoder *encoder;
10655 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010656
Damien Lespiaub2784e12014-08-05 11:29:37 +010010657 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010658 bool enabled = false;
10659 bool active = false;
10660 enum pipe pipe, tracked_pipe;
10661
10662 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10663 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010664 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010665
Rob Clarke2c719b2014-12-15 13:56:32 -050010666 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010667 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010668 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010669 "encoder's active_connectors set, but no crtc\n");
10670
10671 list_for_each_entry(connector, &dev->mode_config.connector_list,
10672 base.head) {
10673 if (connector->base.encoder != &encoder->base)
10674 continue;
10675 enabled = true;
10676 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10677 active = true;
10678 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010679 /*
10680 * for MST connectors if we unplug the connector is gone
10681 * away but the encoder is still connected to a crtc
10682 * until a modeset happens in response to the hotplug.
10683 */
10684 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10685 continue;
10686
Rob Clarke2c719b2014-12-15 13:56:32 -050010687 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010688 "encoder's enabled state mismatch "
10689 "(expected %i, found %i)\n",
10690 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010691 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010692 "active encoder with no crtc\n");
10693
Rob Clarke2c719b2014-12-15 13:56:32 -050010694 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010695 "encoder's computed active state doesn't match tracked active state "
10696 "(expected %i, found %i)\n", active, encoder->connectors_active);
10697
10698 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010699 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010700 "encoder's hw state doesn't match sw tracking "
10701 "(expected %i, found %i)\n",
10702 encoder->connectors_active, active);
10703
10704 if (!encoder->base.crtc)
10705 continue;
10706
10707 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010708 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010709 "active encoder's pipe doesn't match"
10710 "(expected %i, found %i)\n",
10711 tracked_pipe, pipe);
10712
10713 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010714}
10715
10716static void
10717check_crtc_state(struct drm_device *dev)
10718{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010719 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010720 struct intel_crtc *crtc;
10721 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010722 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010723
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010724 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010725 bool enabled = false;
10726 bool active = false;
10727
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010728 memset(&pipe_config, 0, sizeof(pipe_config));
10729
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010730 DRM_DEBUG_KMS("[CRTC:%d]\n",
10731 crtc->base.base.id);
10732
Rob Clarke2c719b2014-12-15 13:56:32 -050010733 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010734 "active crtc, but not enabled in sw tracking\n");
10735
Damien Lespiaub2784e12014-08-05 11:29:37 +010010736 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010737 if (encoder->base.crtc != &crtc->base)
10738 continue;
10739 enabled = true;
10740 if (encoder->connectors_active)
10741 active = true;
10742 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010743
Rob Clarke2c719b2014-12-15 13:56:32 -050010744 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010745 "crtc's computed active state doesn't match tracked active state "
10746 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010747 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010748 "crtc's computed enabled state doesn't match tracked enabled state "
10749 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10750
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010751 active = dev_priv->display.get_pipe_config(crtc,
10752 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010753
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010754 /* hw state is inconsistent with the pipe quirk */
10755 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10756 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010757 active = crtc->active;
10758
Damien Lespiaub2784e12014-08-05 11:29:37 +010010759 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010760 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010761 if (encoder->base.crtc != &crtc->base)
10762 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010763 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010764 encoder->get_config(encoder, &pipe_config);
10765 }
10766
Rob Clarke2c719b2014-12-15 13:56:32 -050010767 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010768 "crtc active state doesn't match with hw state "
10769 "(expected %i, found %i)\n", crtc->active, active);
10770
Daniel Vetterc0b03412013-05-28 12:05:54 +020010771 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010772 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010773 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010774 intel_dump_pipe_config(crtc, &pipe_config,
10775 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010776 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010777 "[sw state]");
10778 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010779 }
10780}
10781
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010782static void
10783check_shared_dpll_state(struct drm_device *dev)
10784{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010786 struct intel_crtc *crtc;
10787 struct intel_dpll_hw_state dpll_hw_state;
10788 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010789
10790 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10791 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10792 int enabled_crtcs = 0, active_crtcs = 0;
10793 bool active;
10794
10795 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10796
10797 DRM_DEBUG_KMS("%s\n", pll->name);
10798
10799 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10800
Rob Clarke2c719b2014-12-15 13:56:32 -050010801 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010802 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010803 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010804 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010805 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010806 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010807 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010808 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010809 "pll on state mismatch (expected %i, found %i)\n",
10810 pll->on, active);
10811
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010812 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010813 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10814 enabled_crtcs++;
10815 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10816 active_crtcs++;
10817 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010818 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010819 "pll active crtcs mismatch (expected %i, found %i)\n",
10820 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010821 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010822 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010823 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010824
Rob Clarke2c719b2014-12-15 13:56:32 -050010825 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010826 sizeof(dpll_hw_state)),
10827 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010828 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010829}
10830
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010831void
10832intel_modeset_check_state(struct drm_device *dev)
10833{
Damien Lespiau08db6652014-11-04 17:06:52 +000010834 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010835 check_connector_state(dev);
10836 check_encoder_state(dev);
10837 check_crtc_state(dev);
10838 check_shared_dpll_state(dev);
10839}
10840
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010841void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010842 int dotclock)
10843{
10844 /*
10845 * FDI already provided one idea for the dotclock.
10846 * Yell if the encoder disagrees.
10847 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010848 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010849 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010850 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010851}
10852
Ville Syrjälä80715b22014-05-15 20:23:23 +030010853static void update_scanline_offset(struct intel_crtc *crtc)
10854{
10855 struct drm_device *dev = crtc->base.dev;
10856
10857 /*
10858 * The scanline counter increments at the leading edge of hsync.
10859 *
10860 * On most platforms it starts counting from vtotal-1 on the
10861 * first active line. That means the scanline counter value is
10862 * always one less than what we would expect. Ie. just after
10863 * start of vblank, which also occurs at start of hsync (on the
10864 * last active line), the scanline counter will read vblank_start-1.
10865 *
10866 * On gen2 the scanline counter starts counting from 1 instead
10867 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10868 * to keep the value positive), instead of adding one.
10869 *
10870 * On HSW+ the behaviour of the scanline counter depends on the output
10871 * type. For DP ports it behaves like most other platforms, but on HDMI
10872 * there's an extra 1 line difference. So we need to add two instead of
10873 * one to the value.
10874 */
10875 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010876 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010877 int vtotal;
10878
10879 vtotal = mode->crtc_vtotal;
10880 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10881 vtotal /= 2;
10882
10883 crtc->scanline_offset = vtotal - 1;
10884 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010885 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010886 crtc->scanline_offset = 2;
10887 } else
10888 crtc->scanline_offset = 1;
10889}
10890
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010891static struct intel_crtc_state *
Jesse Barnes7f271262014-11-05 14:26:06 -080010892intel_modeset_compute_config(struct drm_crtc *crtc,
10893 struct drm_display_mode *mode,
10894 struct drm_framebuffer *fb,
10895 unsigned *modeset_pipes,
10896 unsigned *prepare_pipes,
10897 unsigned *disable_pipes)
10898{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010899 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f271262014-11-05 14:26:06 -080010900
10901 intel_modeset_affected_pipes(crtc, modeset_pipes,
10902 prepare_pipes, disable_pipes);
10903
10904 if ((*modeset_pipes) == 0)
10905 goto out;
10906
10907 /*
10908 * Note this needs changes when we start tracking multiple modes
10909 * and crtcs. At that point we'll need to compute the whole config
10910 * (i.e. one pipe_config for each crtc) rather than just the one
10911 * for this crtc.
10912 */
10913 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10914 if (IS_ERR(pipe_config)) {
10915 goto out;
10916 }
10917 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10918 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080010919
10920out:
10921 return pipe_config;
10922}
10923
Daniel Vetterf30da182013-04-11 20:22:50 +020010924static int __intel_set_mode(struct drm_crtc *crtc,
10925 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080010926 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010927 struct intel_crtc_state *pipe_config,
Jesse Barnes7f271262014-11-05 14:26:06 -080010928 unsigned modeset_pipes,
10929 unsigned prepare_pipes,
10930 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010931{
10932 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010933 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010934 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010935 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010936 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010937
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010938 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010939 if (!saved_mode)
10940 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010941
Tim Gardner3ac18232012-12-07 07:54:26 -070010942 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010943
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010944 if (modeset_pipes)
10945 to_intel_crtc(crtc)->new_config = pipe_config;
10946
Jesse Barnes30a970c2013-11-04 13:48:12 -080010947 /*
10948 * See if the config requires any additional preparation, e.g.
10949 * to adjust global state with pipes off. We need to do this
10950 * here so we can get the modeset_pipe updated config for the new
10951 * mode set on this crtc. For other crtcs we need to use the
10952 * adjusted_mode bits in the crtc directly.
10953 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010954 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010955 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010956
Ville Syrjäläc164f832013-11-05 22:34:12 +020010957 /* may have added more to prepare_pipes than we should */
10958 prepare_pipes &= ~disable_pipes;
10959 }
10960
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010961 if (dev_priv->display.crtc_compute_clock) {
10962 unsigned clear_pipes = modeset_pipes | disable_pipes;
10963
10964 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10965 if (ret)
10966 goto done;
10967
10968 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010969 struct intel_crtc_state *state = intel_crtc->new_config;
10970 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10971 state);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010972 if (ret) {
10973 intel_shared_dpll_abort_config(dev_priv);
10974 goto done;
10975 }
10976 }
10977 }
10978
Daniel Vetter460da9162013-03-27 00:44:51 +010010979 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10980 intel_crtc_disable(&intel_crtc->base);
10981
Daniel Vetterea9d7582012-07-10 10:42:52 +020010982 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10983 if (intel_crtc->base.enabled)
10984 dev_priv->display.crtc_disable(&intel_crtc->base);
10985 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010986
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010987 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10988 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080010989 *
10990 * Note we'll need to fix this up when we start tracking multiple
10991 * pipes; here we assume a single modeset_pipe and only track the
10992 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010993 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010994 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010995 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010996 /* mode_set/enable/disable functions rely on a correct pipe
10997 * config. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010998 (*(to_intel_crtc(crtc)->config)) = *pipe_config;
10999 to_intel_crtc(crtc)->new_config = to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011000
11001 /*
11002 * Calculate and store various constants which
11003 * are later needed by vblank and swap-completion
11004 * timestamping. They are derived from true hwmode.
11005 */
11006 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011007 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011008 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011009
Daniel Vetterea9d7582012-07-10 10:42:52 +020011010 /* Only after disabling all output pipelines that will be changed can we
11011 * update the the output configuration. */
11012 intel_modeset_update_state(dev, prepare_pipes);
11013
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011014 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011015
Daniel Vettera6778b32012-07-02 09:56:42 +020011016 /* Set up the DPLL and any encoders state that needs to adjust or depend
11017 * on the DPLL.
11018 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011019 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011020 struct drm_plane *primary = intel_crtc->base.primary;
11021 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011022
Gustavo Padovan455a6802014-12-01 15:40:11 -080011023 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11024 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11025 fb, 0, 0,
11026 hdisplay, vdisplay,
11027 x << 16, y << 16,
11028 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011029 }
11030
11031 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011032 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11033 update_scanline_offset(intel_crtc);
11034
Daniel Vetter25c5b262012-07-08 22:08:04 +020011035 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011036 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011037
Daniel Vettera6778b32012-07-02 09:56:42 +020011038 /* FIXME: add subpixel order */
11039done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011040 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011041 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011042
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011043 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011044 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011045 return ret;
11046}
11047
Jesse Barnes7f271262014-11-05 14:26:06 -080011048static int intel_set_mode_pipes(struct drm_crtc *crtc,
11049 struct drm_display_mode *mode,
11050 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011051 struct intel_crtc_state *pipe_config,
Jesse Barnes7f271262014-11-05 14:26:06 -080011052 unsigned modeset_pipes,
11053 unsigned prepare_pipes,
11054 unsigned disable_pipes)
11055{
11056 int ret;
11057
11058 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11059 prepare_pipes, disable_pipes);
11060
11061 if (ret == 0)
11062 intel_modeset_check_state(crtc->dev);
11063
11064 return ret;
11065}
11066
Damien Lespiaue7457a92013-08-08 22:28:59 +010011067static int intel_set_mode(struct drm_crtc *crtc,
11068 struct drm_display_mode *mode,
11069 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011070{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011071 struct intel_crtc_state *pipe_config;
Jesse Barnes7f271262014-11-05 14:26:06 -080011072 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011073
Jesse Barnes7f271262014-11-05 14:26:06 -080011074 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11075 &modeset_pipes,
11076 &prepare_pipes,
11077 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011078
Jesse Barnes7f271262014-11-05 14:26:06 -080011079 if (IS_ERR(pipe_config))
11080 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011081
Jesse Barnes7f271262014-11-05 14:26:06 -080011082 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11083 modeset_pipes, prepare_pipes,
11084 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011085}
11086
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011087void intel_crtc_restore_mode(struct drm_crtc *crtc)
11088{
Matt Roperf4510a22014-04-01 15:22:40 -070011089 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011090}
11091
Daniel Vetter25c5b262012-07-08 22:08:04 +020011092#undef for_each_intel_crtc_masked
11093
Daniel Vetterd9e55602012-07-04 22:16:09 +020011094static void intel_set_config_free(struct intel_set_config *config)
11095{
11096 if (!config)
11097 return;
11098
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011099 kfree(config->save_connector_encoders);
11100 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011101 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011102 kfree(config);
11103}
11104
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011105static int intel_set_config_save_state(struct drm_device *dev,
11106 struct intel_set_config *config)
11107{
Ville Syrjälä76688512014-01-10 11:28:06 +020011108 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011109 struct drm_encoder *encoder;
11110 struct drm_connector *connector;
11111 int count;
11112
Ville Syrjälä76688512014-01-10 11:28:06 +020011113 config->save_crtc_enabled =
11114 kcalloc(dev->mode_config.num_crtc,
11115 sizeof(bool), GFP_KERNEL);
11116 if (!config->save_crtc_enabled)
11117 return -ENOMEM;
11118
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011119 config->save_encoder_crtcs =
11120 kcalloc(dev->mode_config.num_encoder,
11121 sizeof(struct drm_crtc *), GFP_KERNEL);
11122 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011123 return -ENOMEM;
11124
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011125 config->save_connector_encoders =
11126 kcalloc(dev->mode_config.num_connector,
11127 sizeof(struct drm_encoder *), GFP_KERNEL);
11128 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011129 return -ENOMEM;
11130
11131 /* Copy data. Note that driver private data is not affected.
11132 * Should anything bad happen only the expected state is
11133 * restored, not the drivers personal bookkeeping.
11134 */
11135 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011136 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011137 config->save_crtc_enabled[count++] = crtc->enabled;
11138 }
11139
11140 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011141 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011142 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011143 }
11144
11145 count = 0;
11146 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011147 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011148 }
11149
11150 return 0;
11151}
11152
11153static void intel_set_config_restore_state(struct drm_device *dev,
11154 struct intel_set_config *config)
11155{
Ville Syrjälä76688512014-01-10 11:28:06 +020011156 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011157 struct intel_encoder *encoder;
11158 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011159 int count;
11160
11161 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011162 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011163 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011164
11165 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011166 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011167 else
11168 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011169 }
11170
11171 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011172 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011173 encoder->new_crtc =
11174 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011175 }
11176
11177 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011178 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11179 connector->new_encoder =
11180 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011181 }
11182}
11183
Imre Deake3de42b2013-05-03 19:44:07 +020011184static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011185is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011186{
11187 int i;
11188
Chris Wilson2e57f472013-07-17 12:14:40 +010011189 if (set->num_connectors == 0)
11190 return false;
11191
11192 if (WARN_ON(set->connectors == NULL))
11193 return false;
11194
11195 for (i = 0; i < set->num_connectors; i++)
11196 if (set->connectors[i]->encoder &&
11197 set->connectors[i]->encoder->crtc == set->crtc &&
11198 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011199 return true;
11200
11201 return false;
11202}
11203
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011204static void
11205intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11206 struct intel_set_config *config)
11207{
11208
11209 /* We should be able to check here if the fb has the same properties
11210 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011211 if (is_crtc_connector_off(set)) {
11212 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011213 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011214 /*
11215 * If we have no fb, we can only flip as long as the crtc is
11216 * active, otherwise we need a full mode set. The crtc may
11217 * be active if we've only disabled the primary plane, or
11218 * in fastboot situations.
11219 */
Matt Roperf4510a22014-04-01 15:22:40 -070011220 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011221 struct intel_crtc *intel_crtc =
11222 to_intel_crtc(set->crtc);
11223
Matt Roper3b150f02014-05-29 08:06:53 -070011224 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011225 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11226 config->fb_changed = true;
11227 } else {
11228 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11229 config->mode_changed = true;
11230 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011231 } else if (set->fb == NULL) {
11232 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011233 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011234 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011235 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011236 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011237 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011238 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011239 }
11240
Daniel Vetter835c5872012-07-10 18:11:08 +020011241 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011242 config->fb_changed = true;
11243
11244 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11245 DRM_DEBUG_KMS("modes are different, full mode set\n");
11246 drm_mode_debug_printmodeline(&set->crtc->mode);
11247 drm_mode_debug_printmodeline(set->mode);
11248 config->mode_changed = true;
11249 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011250
11251 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11252 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011253}
11254
Daniel Vetter2e431052012-07-04 22:42:15 +020011255static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011256intel_modeset_stage_output_state(struct drm_device *dev,
11257 struct drm_mode_set *set,
11258 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011259{
Daniel Vetter9a935852012-07-05 22:34:27 +020011260 struct intel_connector *connector;
11261 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011262 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011263 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011264
Damien Lespiau9abdda72013-02-13 13:29:23 +000011265 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011266 * of connectors. For paranoia, double-check this. */
11267 WARN_ON(!set->fb && (set->num_connectors != 0));
11268 WARN_ON(set->fb && (set->num_connectors == 0));
11269
Daniel Vetter9a935852012-07-05 22:34:27 +020011270 list_for_each_entry(connector, &dev->mode_config.connector_list,
11271 base.head) {
11272 /* Otherwise traverse passed in connector list and get encoders
11273 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011274 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011275 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011276 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011277 break;
11278 }
11279 }
11280
Daniel Vetter9a935852012-07-05 22:34:27 +020011281 /* If we disable the crtc, disable all its connectors. Also, if
11282 * the connector is on the changing crtc but not on the new
11283 * connector list, disable it. */
11284 if ((!set->fb || ro == set->num_connectors) &&
11285 connector->base.encoder &&
11286 connector->base.encoder->crtc == set->crtc) {
11287 connector->new_encoder = NULL;
11288
11289 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11290 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011291 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011292 }
11293
11294
11295 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011296 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011297 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011298 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011299 }
11300 /* connector->new_encoder is now updated for all connectors. */
11301
11302 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011303 list_for_each_entry(connector, &dev->mode_config.connector_list,
11304 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011305 struct drm_crtc *new_crtc;
11306
Daniel Vetter9a935852012-07-05 22:34:27 +020011307 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011308 continue;
11309
Daniel Vetter9a935852012-07-05 22:34:27 +020011310 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011311
11312 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011313 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011314 new_crtc = set->crtc;
11315 }
11316
11317 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011318 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11319 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011320 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011321 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011322 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011323
11324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11325 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011326 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011327 new_crtc->base.id);
11328 }
11329
11330 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011331 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011332 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011333 list_for_each_entry(connector,
11334 &dev->mode_config.connector_list,
11335 base.head) {
11336 if (connector->new_encoder == encoder) {
11337 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011338 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011339 }
11340 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011341
11342 if (num_connectors == 0)
11343 encoder->new_crtc = NULL;
11344 else if (num_connectors > 1)
11345 return -EINVAL;
11346
Daniel Vetter9a935852012-07-05 22:34:27 +020011347 /* Only now check for crtc changes so we don't miss encoders
11348 * that will be disabled. */
11349 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011350 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011351 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011352 }
11353 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011354 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011355 list_for_each_entry(connector, &dev->mode_config.connector_list,
11356 base.head) {
11357 if (connector->new_encoder)
11358 if (connector->new_encoder != connector->encoder)
11359 connector->encoder = connector->new_encoder;
11360 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011361 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011362 crtc->new_enabled = false;
11363
Damien Lespiaub2784e12014-08-05 11:29:37 +010011364 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011365 if (encoder->new_crtc == crtc) {
11366 crtc->new_enabled = true;
11367 break;
11368 }
11369 }
11370
11371 if (crtc->new_enabled != crtc->base.enabled) {
11372 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11373 crtc->new_enabled ? "en" : "dis");
11374 config->mode_changed = true;
11375 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011376
11377 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011378 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011379 else
11380 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011381 }
11382
Daniel Vetter2e431052012-07-04 22:42:15 +020011383 return 0;
11384}
11385
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011386static void disable_crtc_nofb(struct intel_crtc *crtc)
11387{
11388 struct drm_device *dev = crtc->base.dev;
11389 struct intel_encoder *encoder;
11390 struct intel_connector *connector;
11391
11392 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11393 pipe_name(crtc->pipe));
11394
11395 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11396 if (connector->new_encoder &&
11397 connector->new_encoder->new_crtc == crtc)
11398 connector->new_encoder = NULL;
11399 }
11400
Damien Lespiaub2784e12014-08-05 11:29:37 +010011401 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011402 if (encoder->new_crtc == crtc)
11403 encoder->new_crtc = NULL;
11404 }
11405
11406 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011407 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011408}
11409
Daniel Vetter2e431052012-07-04 22:42:15 +020011410static int intel_crtc_set_config(struct drm_mode_set *set)
11411{
11412 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011413 struct drm_mode_set save_set;
11414 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011415 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011416 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011417 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011418
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011419 BUG_ON(!set);
11420 BUG_ON(!set->crtc);
11421 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011422
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011423 /* Enforce sane interface api - has been abused by the fb helper. */
11424 BUG_ON(!set->mode && set->fb);
11425 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011426
Daniel Vetter2e431052012-07-04 22:42:15 +020011427 if (set->fb) {
11428 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11429 set->crtc->base.id, set->fb->base.id,
11430 (int)set->num_connectors, set->x, set->y);
11431 } else {
11432 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011433 }
11434
11435 dev = set->crtc->dev;
11436
11437 ret = -ENOMEM;
11438 config = kzalloc(sizeof(*config), GFP_KERNEL);
11439 if (!config)
11440 goto out_config;
11441
11442 ret = intel_set_config_save_state(dev, config);
11443 if (ret)
11444 goto out_config;
11445
11446 save_set.crtc = set->crtc;
11447 save_set.mode = &set->crtc->mode;
11448 save_set.x = set->crtc->x;
11449 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011450 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011451
11452 /* Compute whether we need a full modeset, only an fb base update or no
11453 * change at all. In the future we might also check whether only the
11454 * mode changed, e.g. for LVDS where we only change the panel fitter in
11455 * such cases. */
11456 intel_set_config_compute_mode_changes(set, config);
11457
Daniel Vetter9a935852012-07-05 22:34:27 +020011458 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011459 if (ret)
11460 goto fail;
11461
Jesse Barnes50f52752014-11-07 13:11:00 -080011462 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11463 set->fb,
11464 &modeset_pipes,
11465 &prepare_pipes,
11466 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011467 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011468 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011469 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011470 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011471 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011472 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011473 config->mode_changed = true;
11474
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011475 /*
11476 * Note we have an issue here with infoframes: current code
11477 * only updates them on the full mode set path per hw
11478 * requirements. So here we should be checking for any
11479 * required changes and forcing a mode set.
11480 */
Jesse Barnes20664592014-11-05 14:26:09 -080011481 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011482
11483 /* set_mode will free it in the mode_changed case */
11484 if (!config->mode_changed)
11485 kfree(pipe_config);
11486
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011487 intel_update_pipe_size(to_intel_crtc(set->crtc));
11488
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011489 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011490 ret = intel_set_mode_pipes(set->crtc, set->mode,
11491 set->x, set->y, set->fb, pipe_config,
11492 modeset_pipes, prepare_pipes,
11493 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011494 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011495 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011496 struct drm_plane *primary = set->crtc->primary;
11497 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011498
Gustavo Padovan455a6802014-12-01 15:40:11 -080011499 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11500 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11501 0, 0, hdisplay, vdisplay,
11502 set->x << 16, set->y << 16,
11503 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011504
11505 /*
11506 * We need to make sure the primary plane is re-enabled if it
11507 * has previously been turned off.
11508 */
11509 if (!intel_crtc->primary_enabled && ret == 0) {
11510 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011511 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011512 }
11513
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011514 /*
11515 * In the fastboot case this may be our only check of the
11516 * state after boot. It would be better to only do it on
11517 * the first update, but we don't have a nice way of doing that
11518 * (and really, set_config isn't used much for high freq page
11519 * flipping, so increasing its cost here shouldn't be a big
11520 * deal).
11521 */
Jani Nikulad330a952014-01-21 11:24:25 +020011522 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011523 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011524 }
11525
Chris Wilson2d05eae2013-05-03 17:36:25 +010011526 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011527 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11528 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011529fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011530 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011531
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011532 /*
11533 * HACK: if the pipe was on, but we didn't have a framebuffer,
11534 * force the pipe off to avoid oopsing in the modeset code
11535 * due to fb==NULL. This should only happen during boot since
11536 * we don't yet reconstruct the FB from the hardware state.
11537 */
11538 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11539 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11540
Chris Wilson2d05eae2013-05-03 17:36:25 +010011541 /* Try to restore the config */
11542 if (config->mode_changed &&
11543 intel_set_mode(save_set.crtc, save_set.mode,
11544 save_set.x, save_set.y, save_set.fb))
11545 DRM_ERROR("failed to restore config after modeset failure\n");
11546 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011547
Daniel Vetterd9e55602012-07-04 22:16:09 +020011548out_config:
11549 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011550 return ret;
11551}
11552
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011553static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011554 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011555 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011556 .destroy = intel_crtc_destroy,
11557 .page_flip = intel_crtc_page_flip,
11558};
11559
Daniel Vetter53589012013-06-05 13:34:16 +020011560static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11561 struct intel_shared_dpll *pll,
11562 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011563{
Daniel Vetter53589012013-06-05 13:34:16 +020011564 uint32_t val;
11565
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011566 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011567 return false;
11568
Daniel Vetter53589012013-06-05 13:34:16 +020011569 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011570 hw_state->dpll = val;
11571 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11572 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011573
11574 return val & DPLL_VCO_ENABLE;
11575}
11576
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011577static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11578 struct intel_shared_dpll *pll)
11579{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011580 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11581 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011582}
11583
Daniel Vettere7b903d2013-06-05 13:34:14 +020011584static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11585 struct intel_shared_dpll *pll)
11586{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011587 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011588 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011589
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011590 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011591
11592 /* Wait for the clocks to stabilize. */
11593 POSTING_READ(PCH_DPLL(pll->id));
11594 udelay(150);
11595
11596 /* The pixel multiplier can only be updated once the
11597 * DPLL is enabled and the clocks are stable.
11598 *
11599 * So write it again.
11600 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011601 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011602 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011603 udelay(200);
11604}
11605
11606static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11607 struct intel_shared_dpll *pll)
11608{
11609 struct drm_device *dev = dev_priv->dev;
11610 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011611
11612 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011613 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011614 if (intel_crtc_to_shared_dpll(crtc) == pll)
11615 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11616 }
11617
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011618 I915_WRITE(PCH_DPLL(pll->id), 0);
11619 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011620 udelay(200);
11621}
11622
Daniel Vetter46edb022013-06-05 13:34:12 +020011623static char *ibx_pch_dpll_names[] = {
11624 "PCH DPLL A",
11625 "PCH DPLL B",
11626};
11627
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011628static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011629{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011631 int i;
11632
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011633 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011634
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011635 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011636 dev_priv->shared_dplls[i].id = i;
11637 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011638 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011639 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11640 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011641 dev_priv->shared_dplls[i].get_hw_state =
11642 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011643 }
11644}
11645
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011646static void intel_shared_dpll_init(struct drm_device *dev)
11647{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011648 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011649
Daniel Vetter9cd86932014-06-25 22:01:57 +030011650 if (HAS_DDI(dev))
11651 intel_ddi_pll_init(dev);
11652 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011653 ibx_pch_dpll_init(dev);
11654 else
11655 dev_priv->num_shared_dpll = 0;
11656
11657 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011658}
11659
Matt Roper6beb8c232014-12-01 15:40:14 -080011660/**
11661 * intel_prepare_plane_fb - Prepare fb for usage on plane
11662 * @plane: drm plane to prepare for
11663 * @fb: framebuffer to prepare for presentation
11664 *
11665 * Prepares a framebuffer for usage on a display plane. Generally this
11666 * involves pinning the underlying object and updating the frontbuffer tracking
11667 * bits. Some older platforms need special physical address handling for
11668 * cursor planes.
11669 *
11670 * Returns 0 on success, negative error code on failure.
11671 */
11672int
11673intel_prepare_plane_fb(struct drm_plane *plane,
11674 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011675{
11676 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011677 struct intel_plane *intel_plane = to_intel_plane(plane);
11678 enum pipe pipe = intel_plane->pipe;
11679 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11680 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11681 unsigned frontbuffer_bits = 0;
11682 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011683
Matt Roperea2c67b2014-12-23 10:41:52 -080011684 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011685 return 0;
11686
Matt Roper6beb8c232014-12-01 15:40:14 -080011687 switch (plane->type) {
11688 case DRM_PLANE_TYPE_PRIMARY:
11689 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11690 break;
11691 case DRM_PLANE_TYPE_CURSOR:
11692 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11693 break;
11694 case DRM_PLANE_TYPE_OVERLAY:
11695 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11696 break;
11697 }
Matt Roper465c1202014-05-29 08:06:54 -070011698
Matt Roper4c345742014-07-09 16:22:10 -070011699 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011700
Matt Roper6beb8c232014-12-01 15:40:14 -080011701 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11702 INTEL_INFO(dev)->cursor_needs_physical) {
11703 int align = IS_I830(dev) ? 16 * 1024 : 256;
11704 ret = i915_gem_object_attach_phys(obj, align);
11705 if (ret)
11706 DRM_DEBUG_KMS("failed to attach phys object\n");
11707 } else {
11708 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11709 }
11710
11711 if (ret == 0)
11712 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11713
11714 mutex_unlock(&dev->struct_mutex);
11715
11716 return ret;
11717}
11718
Matt Roper38f3ce32014-12-02 07:45:25 -080011719/**
11720 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11721 * @plane: drm plane to clean up for
11722 * @fb: old framebuffer that was on plane
11723 *
11724 * Cleans up a framebuffer that has just been removed from a plane.
11725 */
11726void
11727intel_cleanup_plane_fb(struct drm_plane *plane,
11728 struct drm_framebuffer *fb)
11729{
11730 struct drm_device *dev = plane->dev;
11731 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11732
11733 if (WARN_ON(!obj))
11734 return;
11735
11736 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11737 !INTEL_INFO(dev)->cursor_needs_physical) {
11738 mutex_lock(&dev->struct_mutex);
11739 intel_unpin_fb_obj(obj);
11740 mutex_unlock(&dev->struct_mutex);
11741 }
Matt Roper465c1202014-05-29 08:06:54 -070011742}
11743
11744static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011745intel_check_primary_plane(struct drm_plane *plane,
11746 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011747{
Matt Roper32b7eee2014-12-24 07:59:06 -080011748 struct drm_device *dev = plane->dev;
11749 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011750 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011751 struct intel_crtc *intel_crtc;
Matt Roper32b7eee2014-12-24 07:59:06 -080011752 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080011753 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011754 struct drm_rect *dest = &state->dst;
11755 struct drm_rect *src = &state->src;
11756 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011757 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011758
Matt Roperea2c67b2014-12-23 10:41:52 -080011759 crtc = crtc ? crtc : plane->crtc;
11760 intel_crtc = to_intel_crtc(crtc);
11761
Matt Roperc59cb172014-12-01 15:40:16 -080011762 ret = drm_plane_helper_check_update(plane, crtc, fb,
11763 src, dest, clip,
11764 DRM_PLANE_HELPER_NO_SCALING,
11765 DRM_PLANE_HELPER_NO_SCALING,
11766 false, true, &state->visible);
11767 if (ret)
11768 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011769
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011770 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011771 intel_crtc->atomic.wait_for_flips = true;
11772
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011773 /*
11774 * FBC does not work on some platforms for rotated
11775 * planes, so disable it when rotation is not 0 and
11776 * update it when rotation is set back to 0.
11777 *
11778 * FIXME: This is redundant with the fbc update done in
11779 * the primary plane enable function except that that
11780 * one is done too late. We eventually need to unify
11781 * this.
11782 */
11783 if (intel_crtc->primary_enabled &&
11784 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11785 dev_priv->fbc.plane == intel_crtc->plane &&
11786 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011787 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011788 }
11789
11790 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011791 /*
11792 * BDW signals flip done immediately if the plane
11793 * is disabled, even if the plane enable is already
11794 * armed to occur at the next vblank :(
11795 */
11796 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11797 intel_crtc->atomic.wait_vblank = true;
11798 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011799
Matt Roper32b7eee2014-12-24 07:59:06 -080011800 intel_crtc->atomic.fb_bits |=
11801 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11802
11803 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011804 }
11805
11806 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011807}
11808
Sonika Jindal48404c12014-08-22 14:06:04 +053011809static void
11810intel_commit_primary_plane(struct drm_plane *plane,
11811 struct intel_plane_state *state)
11812{
Matt Roper2b875c22014-12-01 15:40:13 -080011813 struct drm_crtc *crtc = state->base.crtc;
11814 struct drm_framebuffer *fb = state->base.fb;
11815 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011816 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011817 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011818 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011819 struct intel_plane *intel_plane = to_intel_plane(plane);
11820 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011821
Matt Roperea2c67b2014-12-23 10:41:52 -080011822 crtc = crtc ? crtc : plane->crtc;
11823 intel_crtc = to_intel_crtc(crtc);
11824
Matt Ropercf4c7c12014-12-04 10:27:42 -080011825 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011826 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011827 crtc->y = src->y1 >> 16;
11828
Sonika Jindalce54d852014-08-21 11:44:39 +053011829 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011830
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011831 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011832 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011833 /* FIXME: kill this fastboot hack */
11834 intel_update_pipe_size(intel_crtc);
11835
11836 intel_crtc->primary_enabled = true;
11837
11838 dev_priv->display.update_primary_plane(crtc, plane->fb,
11839 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011840 } else {
11841 /*
11842 * If clipping results in a non-visible primary plane,
11843 * we'll disable the primary plane. Note that this is
11844 * a bit different than what happens if userspace
11845 * explicitly disables the plane by passing fb=0
11846 * because plane->fb still gets set and pinned.
11847 */
11848 intel_disable_primary_hw_plane(plane, crtc);
11849 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011850 }
11851}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011852
Matt Roper32b7eee2014-12-24 07:59:06 -080011853static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11854{
11855 struct drm_device *dev = crtc->dev;
11856 struct drm_i915_private *dev_priv = dev->dev_private;
11857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011858 struct intel_plane *intel_plane;
11859 struct drm_plane *p;
11860 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011861
Matt Roperea2c67b2014-12-23 10:41:52 -080011862 /* Track fb's for any planes being disabled */
11863 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11864 intel_plane = to_intel_plane(p);
11865
11866 if (intel_crtc->atomic.disabled_planes &
11867 (1 << drm_plane_index(p))) {
11868 switch (p->type) {
11869 case DRM_PLANE_TYPE_PRIMARY:
11870 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11871 break;
11872 case DRM_PLANE_TYPE_CURSOR:
11873 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11874 break;
11875 case DRM_PLANE_TYPE_OVERLAY:
11876 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11877 break;
11878 }
11879
11880 mutex_lock(&dev->struct_mutex);
11881 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11882 mutex_unlock(&dev->struct_mutex);
11883 }
11884 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011885
Matt Roper32b7eee2014-12-24 07:59:06 -080011886 if (intel_crtc->atomic.wait_for_flips)
11887 intel_crtc_wait_for_pending_flips(crtc);
11888
11889 if (intel_crtc->atomic.disable_fbc)
11890 intel_fbc_disable(dev);
11891
11892 if (intel_crtc->atomic.pre_disable_primary)
11893 intel_pre_disable_primary(crtc);
11894
11895 if (intel_crtc->atomic.update_wm)
11896 intel_update_watermarks(crtc);
11897
11898 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011899
11900 /* Perform vblank evasion around commit operation */
11901 if (intel_crtc->active)
11902 intel_crtc->atomic.evade =
11903 intel_pipe_update_start(intel_crtc,
11904 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080011905}
11906
11907static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11908{
11909 struct drm_device *dev = crtc->dev;
11910 struct drm_i915_private *dev_priv = dev->dev_private;
11911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11912 struct drm_plane *p;
11913
Matt Roperc34c9ee2014-12-23 10:41:50 -080011914 if (intel_crtc->atomic.evade)
11915 intel_pipe_update_end(intel_crtc,
11916 intel_crtc->atomic.start_vbl_count);
11917
Matt Roper32b7eee2014-12-24 07:59:06 -080011918 intel_runtime_pm_put(dev_priv);
11919
11920 if (intel_crtc->atomic.wait_vblank)
11921 intel_wait_for_vblank(dev, intel_crtc->pipe);
11922
11923 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11924
11925 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011926 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011927 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011928 mutex_unlock(&dev->struct_mutex);
11929 }
Matt Roper465c1202014-05-29 08:06:54 -070011930
Matt Roper32b7eee2014-12-24 07:59:06 -080011931 if (intel_crtc->atomic.post_enable_primary)
11932 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011933
Matt Roper32b7eee2014-12-24 07:59:06 -080011934 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11935 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11936 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11937 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011938
Matt Roper32b7eee2014-12-24 07:59:06 -080011939 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011940}
11941
Matt Ropercf4c7c12014-12-04 10:27:42 -080011942/**
Matt Roper4a3b8762014-12-23 10:41:51 -080011943 * intel_plane_destroy - destroy a plane
11944 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080011945 *
Matt Roper4a3b8762014-12-23 10:41:51 -080011946 * Common destruction function for all types of planes (primary, cursor,
11947 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080011948 */
Matt Roper4a3b8762014-12-23 10:41:51 -080011949void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011950{
11951 struct intel_plane *intel_plane = to_intel_plane(plane);
11952 drm_plane_cleanup(plane);
11953 kfree(intel_plane);
11954}
11955
11956static const struct drm_plane_funcs intel_primary_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080011957 .update_plane = drm_plane_helper_update,
11958 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011959 .destroy = intel_plane_destroy,
Matt Roperea2c67b2014-12-23 10:41:52 -080011960 .set_property = intel_plane_set_property,
11961 .atomic_duplicate_state = intel_plane_duplicate_state,
11962 .atomic_destroy_state = intel_plane_destroy_state,
11963
Matt Roper465c1202014-05-29 08:06:54 -070011964};
11965
11966static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11967 int pipe)
11968{
11969 struct intel_plane *primary;
11970 const uint32_t *intel_primary_formats;
11971 int num_formats;
11972
11973 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11974 if (primary == NULL)
11975 return NULL;
11976
Matt Roperea2c67b2014-12-23 10:41:52 -080011977 primary->base.state = intel_plane_duplicate_state(&primary->base);
11978 if (primary->base.state == NULL) {
11979 kfree(primary);
11980 return NULL;
11981 }
11982
Matt Roper465c1202014-05-29 08:06:54 -070011983 primary->can_scale = false;
11984 primary->max_downscale = 1;
11985 primary->pipe = pipe;
11986 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011987 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080011988 primary->check_plane = intel_check_primary_plane;
11989 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070011990 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11991 primary->plane = !pipe;
11992
11993 if (INTEL_INFO(dev)->gen <= 3) {
11994 intel_primary_formats = intel_primary_formats_gen2;
11995 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11996 } else {
11997 intel_primary_formats = intel_primary_formats_gen4;
11998 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11999 }
12000
12001 drm_universal_plane_init(dev, &primary->base, 0,
12002 &intel_primary_plane_funcs,
12003 intel_primary_formats, num_formats,
12004 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012005
12006 if (INTEL_INFO(dev)->gen >= 4) {
12007 if (!dev->mode_config.rotation_property)
12008 dev->mode_config.rotation_property =
12009 drm_mode_create_rotation_property(dev,
12010 BIT(DRM_ROTATE_0) |
12011 BIT(DRM_ROTATE_180));
12012 if (dev->mode_config.rotation_property)
12013 drm_object_attach_property(&primary->base.base,
12014 dev->mode_config.rotation_property,
12015 primary->rotation);
12016 }
12017
Matt Roperea2c67b2014-12-23 10:41:52 -080012018 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12019
Matt Roper465c1202014-05-29 08:06:54 -070012020 return &primary->base;
12021}
12022
Matt Roper3d7d6512014-06-10 08:28:13 -070012023static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012024intel_check_cursor_plane(struct drm_plane *plane,
12025 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012026{
Matt Roper2b875c22014-12-01 15:40:13 -080012027 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012028 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012029 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012030 struct drm_rect *dest = &state->dst;
12031 struct drm_rect *src = &state->src;
12032 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012033 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012034 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012035 unsigned stride;
12036 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012037
Matt Roperea2c67b2014-12-23 10:41:52 -080012038 crtc = crtc ? crtc : plane->crtc;
12039 intel_crtc = to_intel_crtc(crtc);
12040
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012041 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012042 src, dest, clip,
12043 DRM_PLANE_HELPER_NO_SCALING,
12044 DRM_PLANE_HELPER_NO_SCALING,
12045 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012046 if (ret)
12047 return ret;
12048
12049
12050 /* if we want to turn off the cursor ignore width and height */
12051 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012052 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012053
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012054 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012055 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12056 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12057 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012058 return -EINVAL;
12059 }
12060
Matt Roperea2c67b2014-12-23 10:41:52 -080012061 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12062 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012063 DRM_DEBUG_KMS("buffer is too small\n");
12064 return -ENOMEM;
12065 }
12066
Gustavo Padovane391ea82014-09-24 14:20:25 -030012067 if (fb == crtc->cursor->fb)
12068 return 0;
12069
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012070 /* we only need to pin inside GTT if cursor is non-phy */
12071 mutex_lock(&dev->struct_mutex);
12072 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12073 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12074 ret = -EINVAL;
12075 }
12076 mutex_unlock(&dev->struct_mutex);
12077
Matt Roper32b7eee2014-12-24 07:59:06 -080012078finish:
12079 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012080 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012081 intel_crtc->atomic.update_wm = true;
12082
12083 intel_crtc->atomic.fb_bits |=
12084 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12085 }
12086
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012087 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012088}
12089
Matt Roperf4a2cf22014-12-01 15:40:12 -080012090static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012091intel_commit_cursor_plane(struct drm_plane *plane,
12092 struct intel_plane_state *state)
12093{
Matt Roper2b875c22014-12-01 15:40:13 -080012094 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012095 struct drm_device *dev = plane->dev;
12096 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012097 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012098 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012099 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012100
Matt Roperea2c67b2014-12-23 10:41:52 -080012101 crtc = crtc ? crtc : plane->crtc;
12102 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012103
Matt Roperea2c67b2014-12-23 10:41:52 -080012104 plane->fb = state->base.fb;
12105 crtc->cursor_x = state->base.crtc_x;
12106 crtc->cursor_y = state->base.crtc_y;
12107
Sonika Jindala919db92014-10-23 07:41:33 -070012108 intel_plane->obj = obj;
12109
Gustavo Padovana912f122014-12-01 15:40:10 -080012110 if (intel_crtc->cursor_bo == obj)
12111 goto update;
12112
Matt Roperf4a2cf22014-12-01 15:40:12 -080012113 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012114 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012115 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012116 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012117 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012118 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012119
Gustavo Padovana912f122014-12-01 15:40:10 -080012120 intel_crtc->cursor_addr = addr;
12121 intel_crtc->cursor_bo = obj;
12122update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012123 intel_crtc->cursor_width = state->base.crtc_w;
12124 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012125
Matt Roper32b7eee2014-12-24 07:59:06 -080012126 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012127 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012128}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012129
Matt Roper3d7d6512014-06-10 08:28:13 -070012130static const struct drm_plane_funcs intel_cursor_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012131 .update_plane = drm_plane_helper_update,
12132 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012133 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012134 .set_property = intel_plane_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012135 .atomic_duplicate_state = intel_plane_duplicate_state,
12136 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper3d7d6512014-06-10 08:28:13 -070012137};
12138
12139static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12140 int pipe)
12141{
12142 struct intel_plane *cursor;
12143
12144 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12145 if (cursor == NULL)
12146 return NULL;
12147
Matt Roperea2c67b2014-12-23 10:41:52 -080012148 cursor->base.state = intel_plane_duplicate_state(&cursor->base);
12149 if (cursor->base.state == NULL) {
12150 kfree(cursor);
12151 return NULL;
12152 }
12153
Matt Roper3d7d6512014-06-10 08:28:13 -070012154 cursor->can_scale = false;
12155 cursor->max_downscale = 1;
12156 cursor->pipe = pipe;
12157 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012158 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012159 cursor->check_plane = intel_check_cursor_plane;
12160 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012161
12162 drm_universal_plane_init(dev, &cursor->base, 0,
12163 &intel_cursor_plane_funcs,
12164 intel_cursor_formats,
12165 ARRAY_SIZE(intel_cursor_formats),
12166 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012167
12168 if (INTEL_INFO(dev)->gen >= 4) {
12169 if (!dev->mode_config.rotation_property)
12170 dev->mode_config.rotation_property =
12171 drm_mode_create_rotation_property(dev,
12172 BIT(DRM_ROTATE_0) |
12173 BIT(DRM_ROTATE_180));
12174 if (dev->mode_config.rotation_property)
12175 drm_object_attach_property(&cursor->base.base,
12176 dev->mode_config.rotation_property,
12177 cursor->rotation);
12178 }
12179
Matt Roperea2c67b2014-12-23 10:41:52 -080012180 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12181
Matt Roper3d7d6512014-06-10 08:28:13 -070012182 return &cursor->base;
12183}
12184
Hannes Ederb358d0a2008-12-18 21:18:47 +010012185static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012186{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012187 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012188 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012189 struct drm_plane *primary = NULL;
12190 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012191 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012192
Daniel Vetter955382f2013-09-19 14:05:45 +020012193 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012194 if (intel_crtc == NULL)
12195 return;
12196
Matt Roper465c1202014-05-29 08:06:54 -070012197 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012198 if (!primary)
12199 goto fail;
12200
12201 cursor = intel_cursor_plane_create(dev, pipe);
12202 if (!cursor)
12203 goto fail;
12204
Matt Roper465c1202014-05-29 08:06:54 -070012205 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012206 cursor, &intel_crtc_funcs);
12207 if (ret)
12208 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012209
12210 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012211 for (i = 0; i < 256; i++) {
12212 intel_crtc->lut_r[i] = i;
12213 intel_crtc->lut_g[i] = i;
12214 intel_crtc->lut_b[i] = i;
12215 }
12216
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012217 /*
12218 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012219 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012220 */
Jesse Barnes80824002009-09-10 15:28:06 -070012221 intel_crtc->pipe = pipe;
12222 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012223 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012224 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012225 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012226 }
12227
Chris Wilson4b0e3332014-05-30 16:35:26 +030012228 intel_crtc->cursor_base = ~0;
12229 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012230 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012231
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012232 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12233 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12234 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12235 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12236
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012237 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12238
Jesse Barnes79e53942008-11-07 14:24:08 -080012239 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012240
12241 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012242 intel_crtc->config = &intel_crtc->_config;
Matt Roper3d7d6512014-06-10 08:28:13 -070012243 return;
12244
12245fail:
12246 if (primary)
12247 drm_plane_cleanup(primary);
12248 if (cursor)
12249 drm_plane_cleanup(cursor);
12250 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012251}
12252
Jesse Barnes752aa882013-10-31 18:55:49 +020012253enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12254{
12255 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012256 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012257
Rob Clark51fd3712013-11-19 12:10:12 -050012258 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012259
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012260 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012261 return INVALID_PIPE;
12262
12263 return to_intel_crtc(encoder->crtc)->pipe;
12264}
12265
Carl Worth08d7b3d2009-04-29 14:43:54 -070012266int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012267 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012268{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012269 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012270 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012271 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012272
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012273 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12274 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012275
Rob Clark7707e652014-07-17 23:30:04 -040012276 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012277
Rob Clark7707e652014-07-17 23:30:04 -040012278 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012279 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012280 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012281 }
12282
Rob Clark7707e652014-07-17 23:30:04 -040012283 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012284 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012285
Daniel Vetterc05422d2009-08-11 16:05:30 +020012286 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012287}
12288
Daniel Vetter66a92782012-07-12 20:08:18 +020012289static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012290{
Daniel Vetter66a92782012-07-12 20:08:18 +020012291 struct drm_device *dev = encoder->base.dev;
12292 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012293 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012294 int entry = 0;
12295
Damien Lespiaub2784e12014-08-05 11:29:37 +010012296 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012297 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012298 index_mask |= (1 << entry);
12299
Jesse Barnes79e53942008-11-07 14:24:08 -080012300 entry++;
12301 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012302
Jesse Barnes79e53942008-11-07 14:24:08 -080012303 return index_mask;
12304}
12305
Chris Wilson4d302442010-12-14 19:21:29 +000012306static bool has_edp_a(struct drm_device *dev)
12307{
12308 struct drm_i915_private *dev_priv = dev->dev_private;
12309
12310 if (!IS_MOBILE(dev))
12311 return false;
12312
12313 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12314 return false;
12315
Damien Lespiaue3589902014-02-07 19:12:50 +000012316 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012317 return false;
12318
12319 return true;
12320}
12321
Jesse Barnes84b4e042014-06-25 08:24:29 -070012322static bool intel_crt_present(struct drm_device *dev)
12323{
12324 struct drm_i915_private *dev_priv = dev->dev_private;
12325
Damien Lespiau884497e2013-12-03 13:56:23 +000012326 if (INTEL_INFO(dev)->gen >= 9)
12327 return false;
12328
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012329 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012330 return false;
12331
12332 if (IS_CHERRYVIEW(dev))
12333 return false;
12334
12335 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12336 return false;
12337
12338 return true;
12339}
12340
Jesse Barnes79e53942008-11-07 14:24:08 -080012341static void intel_setup_outputs(struct drm_device *dev)
12342{
Eric Anholt725e30a2009-01-22 13:01:02 -080012343 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012344 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012345 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012346
Daniel Vetterc9093352013-06-06 22:22:47 +020012347 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012348
Jesse Barnes84b4e042014-06-25 08:24:29 -070012349 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012350 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012351
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012352 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012353 int found;
12354
12355 /* Haswell uses DDI functions to detect digital outputs */
12356 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12357 /* DDI A only supports eDP */
12358 if (found)
12359 intel_ddi_init(dev, PORT_A);
12360
12361 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12362 * register */
12363 found = I915_READ(SFUSE_STRAP);
12364
12365 if (found & SFUSE_STRAP_DDIB_DETECTED)
12366 intel_ddi_init(dev, PORT_B);
12367 if (found & SFUSE_STRAP_DDIC_DETECTED)
12368 intel_ddi_init(dev, PORT_C);
12369 if (found & SFUSE_STRAP_DDID_DETECTED)
12370 intel_ddi_init(dev, PORT_D);
12371 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012372 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012373 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012374
12375 if (has_edp_a(dev))
12376 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012377
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012378 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012379 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012380 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012381 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012382 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012383 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012384 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012385 }
12386
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012387 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012388 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012389
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012390 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012391 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012392
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012393 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012394 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012395
Daniel Vetter270b3042012-10-27 15:52:05 +020012396 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012397 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012398 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012399 /*
12400 * The DP_DETECTED bit is the latched state of the DDC
12401 * SDA pin at boot. However since eDP doesn't require DDC
12402 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12403 * eDP ports may have been muxed to an alternate function.
12404 * Thus we can't rely on the DP_DETECTED bit alone to detect
12405 * eDP ports. Consult the VBT as well as DP_DETECTED to
12406 * detect eDP ports.
12407 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012408 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12409 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012410 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12411 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012412 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12413 intel_dp_is_edp(dev, PORT_B))
12414 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012415
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012416 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12417 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012418 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12419 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012420 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12421 intel_dp_is_edp(dev, PORT_C))
12422 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012423
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012424 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012425 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012426 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12427 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012428 /* eDP not supported on port D, so don't check VBT */
12429 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12430 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012431 }
12432
Jani Nikula3cfca972013-08-27 15:12:26 +030012433 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012434 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012435 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012436
Paulo Zanonie2debe92013-02-18 19:00:27 -030012437 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012438 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012439 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012440 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12441 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012442 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012443 }
Ma Ling27185ae2009-08-24 13:50:23 +080012444
Imre Deake7281ea2013-05-08 13:14:08 +030012445 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012446 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012447 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012448
12449 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012450
Paulo Zanonie2debe92013-02-18 19:00:27 -030012451 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012452 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012453 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012454 }
Ma Ling27185ae2009-08-24 13:50:23 +080012455
Paulo Zanonie2debe92013-02-18 19:00:27 -030012456 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012457
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012458 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12459 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012460 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012461 }
Imre Deake7281ea2013-05-08 13:14:08 +030012462 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012463 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012464 }
Ma Ling27185ae2009-08-24 13:50:23 +080012465
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012466 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012467 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012468 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012469 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012470 intel_dvo_init(dev);
12471
Zhenyu Wang103a1962009-11-27 11:44:36 +080012472 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012473 intel_tv_init(dev);
12474
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012475 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012476
Damien Lespiaub2784e12014-08-05 11:29:37 +010012477 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012478 encoder->base.possible_crtcs = encoder->crtc_mask;
12479 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012480 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012481 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012482
Paulo Zanonidde86e22012-12-01 12:04:25 -020012483 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012484
12485 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012486}
12487
12488static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12489{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012490 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012491 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012492
Daniel Vetteref2d6332014-02-10 18:00:38 +010012493 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012494 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012495 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012496 drm_gem_object_unreference(&intel_fb->obj->base);
12497 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012498 kfree(intel_fb);
12499}
12500
12501static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012502 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012503 unsigned int *handle)
12504{
12505 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012506 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012507
Chris Wilson05394f32010-11-08 19:18:58 +000012508 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012509}
12510
12511static const struct drm_framebuffer_funcs intel_fb_funcs = {
12512 .destroy = intel_user_framebuffer_destroy,
12513 .create_handle = intel_user_framebuffer_create_handle,
12514};
12515
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012516static int intel_framebuffer_init(struct drm_device *dev,
12517 struct intel_framebuffer *intel_fb,
12518 struct drm_mode_fb_cmd2 *mode_cmd,
12519 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012520{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012521 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012522 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012523 int ret;
12524
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012525 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12526
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012527 if (obj->tiling_mode == I915_TILING_Y) {
12528 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012529 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012530 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012531
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012532 if (mode_cmd->pitches[0] & 63) {
12533 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12534 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012535 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012536 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012537
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012538 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12539 pitch_limit = 32*1024;
12540 } else if (INTEL_INFO(dev)->gen >= 4) {
12541 if (obj->tiling_mode)
12542 pitch_limit = 16*1024;
12543 else
12544 pitch_limit = 32*1024;
12545 } else if (INTEL_INFO(dev)->gen >= 3) {
12546 if (obj->tiling_mode)
12547 pitch_limit = 8*1024;
12548 else
12549 pitch_limit = 16*1024;
12550 } else
12551 /* XXX DSPC is limited to 4k tiled */
12552 pitch_limit = 8*1024;
12553
12554 if (mode_cmd->pitches[0] > pitch_limit) {
12555 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12556 obj->tiling_mode ? "tiled" : "linear",
12557 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012558 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012559 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012560
12561 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012562 mode_cmd->pitches[0] != obj->stride) {
12563 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12564 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012565 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012566 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012567
Ville Syrjälä57779d02012-10-31 17:50:14 +020012568 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012569 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012570 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012571 case DRM_FORMAT_RGB565:
12572 case DRM_FORMAT_XRGB8888:
12573 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012574 break;
12575 case DRM_FORMAT_XRGB1555:
12576 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012577 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012578 DRM_DEBUG("unsupported pixel format: %s\n",
12579 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012580 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012581 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012582 break;
12583 case DRM_FORMAT_XBGR8888:
12584 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012585 case DRM_FORMAT_XRGB2101010:
12586 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012587 case DRM_FORMAT_XBGR2101010:
12588 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012589 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012590 DRM_DEBUG("unsupported pixel format: %s\n",
12591 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012592 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012593 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012594 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012595 case DRM_FORMAT_YUYV:
12596 case DRM_FORMAT_UYVY:
12597 case DRM_FORMAT_YVYU:
12598 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012599 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012600 DRM_DEBUG("unsupported pixel format: %s\n",
12601 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012602 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012603 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012604 break;
12605 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012606 DRM_DEBUG("unsupported pixel format: %s\n",
12607 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012608 return -EINVAL;
12609 }
12610
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012611 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12612 if (mode_cmd->offsets[0] != 0)
12613 return -EINVAL;
12614
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012615 aligned_height = intel_align_height(dev, mode_cmd->height,
12616 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012617 /* FIXME drm helper for size checks (especially planar formats)? */
12618 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12619 return -EINVAL;
12620
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012621 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12622 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012623 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012624
Jesse Barnes79e53942008-11-07 14:24:08 -080012625 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12626 if (ret) {
12627 DRM_ERROR("framebuffer init failed %d\n", ret);
12628 return ret;
12629 }
12630
Jesse Barnes79e53942008-11-07 14:24:08 -080012631 return 0;
12632}
12633
Jesse Barnes79e53942008-11-07 14:24:08 -080012634static struct drm_framebuffer *
12635intel_user_framebuffer_create(struct drm_device *dev,
12636 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012637 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012638{
Chris Wilson05394f32010-11-08 19:18:58 +000012639 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012640
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012641 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12642 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012643 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012644 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012645
Chris Wilsond2dff872011-04-19 08:36:26 +010012646 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012647}
12648
Daniel Vetter4520f532013-10-09 09:18:51 +020012649#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012650static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012651{
12652}
12653#endif
12654
Jesse Barnes79e53942008-11-07 14:24:08 -080012655static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012656 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012657 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012658};
12659
Jesse Barnese70236a2009-09-21 10:42:27 -070012660/* Set up chip specific display functions */
12661static void intel_init_display(struct drm_device *dev)
12662{
12663 struct drm_i915_private *dev_priv = dev->dev_private;
12664
Daniel Vetteree9300b2013-06-03 22:40:22 +020012665 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12666 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012667 else if (IS_CHERRYVIEW(dev))
12668 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012669 else if (IS_VALLEYVIEW(dev))
12670 dev_priv->display.find_dpll = vlv_find_best_dpll;
12671 else if (IS_PINEVIEW(dev))
12672 dev_priv->display.find_dpll = pnv_find_best_dpll;
12673 else
12674 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12675
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012676 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012677 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012678 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012679 dev_priv->display.crtc_compute_clock =
12680 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012681 dev_priv->display.crtc_enable = haswell_crtc_enable;
12682 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012683 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012684 if (INTEL_INFO(dev)->gen >= 9)
12685 dev_priv->display.update_primary_plane =
12686 skylake_update_primary_plane;
12687 else
12688 dev_priv->display.update_primary_plane =
12689 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012690 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012691 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012692 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012693 dev_priv->display.crtc_compute_clock =
12694 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012695 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12696 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012697 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012698 dev_priv->display.update_primary_plane =
12699 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012700 } else if (IS_VALLEYVIEW(dev)) {
12701 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012702 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012703 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012704 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12705 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12706 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012707 dev_priv->display.update_primary_plane =
12708 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012709 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012710 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012711 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012712 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012713 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12714 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012715 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012716 dev_priv->display.update_primary_plane =
12717 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012718 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012719
Jesse Barnese70236a2009-09-21 10:42:27 -070012720 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012721 if (IS_VALLEYVIEW(dev))
12722 dev_priv->display.get_display_clock_speed =
12723 valleyview_get_display_clock_speed;
12724 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012725 dev_priv->display.get_display_clock_speed =
12726 i945_get_display_clock_speed;
12727 else if (IS_I915G(dev))
12728 dev_priv->display.get_display_clock_speed =
12729 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012730 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012731 dev_priv->display.get_display_clock_speed =
12732 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012733 else if (IS_PINEVIEW(dev))
12734 dev_priv->display.get_display_clock_speed =
12735 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012736 else if (IS_I915GM(dev))
12737 dev_priv->display.get_display_clock_speed =
12738 i915gm_get_display_clock_speed;
12739 else if (IS_I865G(dev))
12740 dev_priv->display.get_display_clock_speed =
12741 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012742 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012743 dev_priv->display.get_display_clock_speed =
12744 i855_get_display_clock_speed;
12745 else /* 852, 830 */
12746 dev_priv->display.get_display_clock_speed =
12747 i830_get_display_clock_speed;
12748
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012749 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012750 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012751 } else if (IS_GEN6(dev)) {
12752 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012753 } else if (IS_IVYBRIDGE(dev)) {
12754 /* FIXME: detect B0+ stepping and use auto training */
12755 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012756 dev_priv->display.modeset_global_resources =
12757 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012758 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012759 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012760 } else if (IS_VALLEYVIEW(dev)) {
12761 dev_priv->display.modeset_global_resources =
12762 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012763 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012764
12765 /* Default just returns -ENODEV to indicate unsupported */
12766 dev_priv->display.queue_flip = intel_default_queue_flip;
12767
12768 switch (INTEL_INFO(dev)->gen) {
12769 case 2:
12770 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12771 break;
12772
12773 case 3:
12774 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12775 break;
12776
12777 case 4:
12778 case 5:
12779 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12780 break;
12781
12782 case 6:
12783 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12784 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012785 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012786 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012787 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12788 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012789 case 9:
12790 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12791 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012792 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012793
12794 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012795
12796 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012797}
12798
Jesse Barnesb690e962010-07-19 13:53:12 -070012799/*
12800 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12801 * resume, or other times. This quirk makes sure that's the case for
12802 * affected systems.
12803 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012804static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012805{
12806 struct drm_i915_private *dev_priv = dev->dev_private;
12807
12808 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012809 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012810}
12811
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012812static void quirk_pipeb_force(struct drm_device *dev)
12813{
12814 struct drm_i915_private *dev_priv = dev->dev_private;
12815
12816 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12817 DRM_INFO("applying pipe b force quirk\n");
12818}
12819
Keith Packard435793d2011-07-12 14:56:22 -070012820/*
12821 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12822 */
12823static void quirk_ssc_force_disable(struct drm_device *dev)
12824{
12825 struct drm_i915_private *dev_priv = dev->dev_private;
12826 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012827 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012828}
12829
Carsten Emde4dca20e2012-03-15 15:56:26 +010012830/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012831 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12832 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012833 */
12834static void quirk_invert_brightness(struct drm_device *dev)
12835{
12836 struct drm_i915_private *dev_priv = dev->dev_private;
12837 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012838 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012839}
12840
Scot Doyle9c72cc62014-07-03 23:27:50 +000012841/* Some VBT's incorrectly indicate no backlight is present */
12842static void quirk_backlight_present(struct drm_device *dev)
12843{
12844 struct drm_i915_private *dev_priv = dev->dev_private;
12845 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12846 DRM_INFO("applying backlight present quirk\n");
12847}
12848
Jesse Barnesb690e962010-07-19 13:53:12 -070012849struct intel_quirk {
12850 int device;
12851 int subsystem_vendor;
12852 int subsystem_device;
12853 void (*hook)(struct drm_device *dev);
12854};
12855
Egbert Eich5f85f1762012-10-14 15:46:38 +020012856/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12857struct intel_dmi_quirk {
12858 void (*hook)(struct drm_device *dev);
12859 const struct dmi_system_id (*dmi_id_list)[];
12860};
12861
12862static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12863{
12864 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12865 return 1;
12866}
12867
12868static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12869 {
12870 .dmi_id_list = &(const struct dmi_system_id[]) {
12871 {
12872 .callback = intel_dmi_reverse_brightness,
12873 .ident = "NCR Corporation",
12874 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12875 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12876 },
12877 },
12878 { } /* terminating entry */
12879 },
12880 .hook = quirk_invert_brightness,
12881 },
12882};
12883
Ben Widawskyc43b5632012-04-16 14:07:40 -070012884static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012885 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012886 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012887
Jesse Barnesb690e962010-07-19 13:53:12 -070012888 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12889 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12890
Jesse Barnesb690e962010-07-19 13:53:12 -070012891 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12892 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12893
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012894 /* 830 needs to leave pipe A & dpll A up */
12895 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12896
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012897 /* 830 needs to leave pipe B & dpll B up */
12898 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12899
Keith Packard435793d2011-07-12 14:56:22 -070012900 /* Lenovo U160 cannot use SSC on LVDS */
12901 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012902
12903 /* Sony Vaio Y cannot use SSC on LVDS */
12904 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012905
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012906 /* Acer Aspire 5734Z must invert backlight brightness */
12907 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12908
12909 /* Acer/eMachines G725 */
12910 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12911
12912 /* Acer/eMachines e725 */
12913 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12914
12915 /* Acer/Packard Bell NCL20 */
12916 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12917
12918 /* Acer Aspire 4736Z */
12919 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012920
12921 /* Acer Aspire 5336 */
12922 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012923
12924 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12925 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012926
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012927 /* Acer C720 Chromebook (Core i3 4005U) */
12928 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12929
jens steinb2a96012014-10-28 20:25:53 +010012930 /* Apple Macbook 2,1 (Core 2 T7400) */
12931 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12932
Scot Doyled4967d82014-07-03 23:27:52 +000012933 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12934 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012935
12936 /* HP Chromebook 14 (Celeron 2955U) */
12937 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012938};
12939
12940static void intel_init_quirks(struct drm_device *dev)
12941{
12942 struct pci_dev *d = dev->pdev;
12943 int i;
12944
12945 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12946 struct intel_quirk *q = &intel_quirks[i];
12947
12948 if (d->device == q->device &&
12949 (d->subsystem_vendor == q->subsystem_vendor ||
12950 q->subsystem_vendor == PCI_ANY_ID) &&
12951 (d->subsystem_device == q->subsystem_device ||
12952 q->subsystem_device == PCI_ANY_ID))
12953 q->hook(dev);
12954 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012955 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12956 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12957 intel_dmi_quirks[i].hook(dev);
12958 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012959}
12960
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012961/* Disable the VGA plane that we never use */
12962static void i915_disable_vga(struct drm_device *dev)
12963{
12964 struct drm_i915_private *dev_priv = dev->dev_private;
12965 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012966 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012967
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012968 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012969 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012970 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012971 sr1 = inb(VGA_SR_DATA);
12972 outb(sr1 | 1<<5, VGA_SR_DATA);
12973 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12974 udelay(300);
12975
Ville Syrjälä01f5a622014-12-16 18:38:37 +020012976 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012977 POSTING_READ(vga_reg);
12978}
12979
Daniel Vetterf8175862012-04-10 15:50:11 +020012980void intel_modeset_init_hw(struct drm_device *dev)
12981{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012982 intel_prepare_ddi(dev);
12983
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012984 if (IS_VALLEYVIEW(dev))
12985 vlv_update_cdclk(dev);
12986
Daniel Vetterf8175862012-04-10 15:50:11 +020012987 intel_init_clock_gating(dev);
12988
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012989 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012990}
12991
Jesse Barnes79e53942008-11-07 14:24:08 -080012992void intel_modeset_init(struct drm_device *dev)
12993{
Jesse Barnes652c3932009-08-17 13:31:43 -070012994 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012995 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012996 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012997 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012998
12999 drm_mode_config_init(dev);
13000
13001 dev->mode_config.min_width = 0;
13002 dev->mode_config.min_height = 0;
13003
Dave Airlie019d96c2011-09-29 16:20:42 +010013004 dev->mode_config.preferred_depth = 24;
13005 dev->mode_config.prefer_shadow = 1;
13006
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013007 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013008
Jesse Barnesb690e962010-07-19 13:53:12 -070013009 intel_init_quirks(dev);
13010
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013011 intel_init_pm(dev);
13012
Ben Widawskye3c74752013-04-05 13:12:39 -070013013 if (INTEL_INFO(dev)->num_pipes == 0)
13014 return;
13015
Jesse Barnese70236a2009-09-21 10:42:27 -070013016 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013017 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013018
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013019 if (IS_GEN2(dev)) {
13020 dev->mode_config.max_width = 2048;
13021 dev->mode_config.max_height = 2048;
13022 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013023 dev->mode_config.max_width = 4096;
13024 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013025 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013026 dev->mode_config.max_width = 8192;
13027 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013028 }
Damien Lespiau068be562014-03-28 14:17:49 +000013029
Ville Syrjälädc41c152014-08-13 11:57:05 +030013030 if (IS_845G(dev) || IS_I865G(dev)) {
13031 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13032 dev->mode_config.cursor_height = 1023;
13033 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013034 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13035 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13036 } else {
13037 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13038 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13039 }
13040
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013041 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013042
Zhao Yakui28c97732009-10-09 11:39:41 +080013043 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013044 INTEL_INFO(dev)->num_pipes,
13045 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013046
Damien Lespiau055e3932014-08-18 13:49:10 +010013047 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013048 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013049 for_each_sprite(pipe, sprite) {
13050 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013051 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013052 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013053 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013054 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013055 }
13056
Jesse Barnesf42bb702013-12-16 16:34:23 -080013057 intel_init_dpio(dev);
13058
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013059 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013060
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013061 /* Just disable it once at startup */
13062 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013063 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013064
13065 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013066 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013067
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013068 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013069 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013070 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013071
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013072 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013073 if (!crtc->active)
13074 continue;
13075
Jesse Barnes46f297f2014-03-07 08:57:48 -080013076 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013077 * Note that reserving the BIOS fb up front prevents us
13078 * from stuffing other stolen allocations like the ring
13079 * on top. This prevents some ugliness at boot time, and
13080 * can even allow for smooth boot transitions if the BIOS
13081 * fb is large enough for the active pipe configuration.
13082 */
13083 if (dev_priv->display.get_plane_config) {
13084 dev_priv->display.get_plane_config(crtc,
13085 &crtc->plane_config);
13086 /*
13087 * If the fb is shared between multiple heads, we'll
13088 * just get the first one.
13089 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013090 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013091 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013092 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013093}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013094
Daniel Vetter7fad7982012-07-04 17:51:47 +020013095static void intel_enable_pipe_a(struct drm_device *dev)
13096{
13097 struct intel_connector *connector;
13098 struct drm_connector *crt = NULL;
13099 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013100 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013101
13102 /* We can't just switch on the pipe A, we need to set things up with a
13103 * proper mode and output configuration. As a gross hack, enable pipe A
13104 * by enabling the load detect pipe once. */
13105 list_for_each_entry(connector,
13106 &dev->mode_config.connector_list,
13107 base.head) {
13108 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13109 crt = &connector->base;
13110 break;
13111 }
13112 }
13113
13114 if (!crt)
13115 return;
13116
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013117 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13118 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013119}
13120
Daniel Vetterfa555832012-10-10 23:14:00 +020013121static bool
13122intel_check_plane_mapping(struct intel_crtc *crtc)
13123{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013124 struct drm_device *dev = crtc->base.dev;
13125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013126 u32 reg, val;
13127
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013128 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013129 return true;
13130
13131 reg = DSPCNTR(!crtc->plane);
13132 val = I915_READ(reg);
13133
13134 if ((val & DISPLAY_PLANE_ENABLE) &&
13135 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13136 return false;
13137
13138 return true;
13139}
13140
Daniel Vetter24929352012-07-02 20:28:59 +020013141static void intel_sanitize_crtc(struct intel_crtc *crtc)
13142{
13143 struct drm_device *dev = crtc->base.dev;
13144 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013145 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013146
Daniel Vetter24929352012-07-02 20:28:59 +020013147 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013148 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013149 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13150
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013151 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013152 if (crtc->active) {
13153 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013154 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013155 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013156 drm_vblank_off(dev, crtc->pipe);
13157
Daniel Vetter24929352012-07-02 20:28:59 +020013158 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013159 * disable the crtc (and hence change the state) if it is wrong. Note
13160 * that gen4+ has a fixed plane -> pipe mapping. */
13161 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013162 struct intel_connector *connector;
13163 bool plane;
13164
Daniel Vetter24929352012-07-02 20:28:59 +020013165 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13166 crtc->base.base.id);
13167
13168 /* Pipe has the wrong plane attached and the plane is active.
13169 * Temporarily change the plane mapping and disable everything
13170 * ... */
13171 plane = crtc->plane;
13172 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013173 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013174 dev_priv->display.crtc_disable(&crtc->base);
13175 crtc->plane = plane;
13176
13177 /* ... and break all links. */
13178 list_for_each_entry(connector, &dev->mode_config.connector_list,
13179 base.head) {
13180 if (connector->encoder->base.crtc != &crtc->base)
13181 continue;
13182
Egbert Eich7f1950f2014-04-25 10:56:22 +020013183 connector->base.dpms = DRM_MODE_DPMS_OFF;
13184 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013185 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013186 /* multiple connectors may have the same encoder:
13187 * handle them and break crtc link separately */
13188 list_for_each_entry(connector, &dev->mode_config.connector_list,
13189 base.head)
13190 if (connector->encoder->base.crtc == &crtc->base) {
13191 connector->encoder->base.crtc = NULL;
13192 connector->encoder->connectors_active = false;
13193 }
Daniel Vetter24929352012-07-02 20:28:59 +020013194
13195 WARN_ON(crtc->active);
13196 crtc->base.enabled = false;
13197 }
Daniel Vetter24929352012-07-02 20:28:59 +020013198
Daniel Vetter7fad7982012-07-04 17:51:47 +020013199 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13200 crtc->pipe == PIPE_A && !crtc->active) {
13201 /* BIOS forgot to enable pipe A, this mostly happens after
13202 * resume. Force-enable the pipe to fix this, the update_dpms
13203 * call below we restore the pipe to the right state, but leave
13204 * the required bits on. */
13205 intel_enable_pipe_a(dev);
13206 }
13207
Daniel Vetter24929352012-07-02 20:28:59 +020013208 /* Adjust the state of the output pipe according to whether we
13209 * have active connectors/encoders. */
13210 intel_crtc_update_dpms(&crtc->base);
13211
13212 if (crtc->active != crtc->base.enabled) {
13213 struct intel_encoder *encoder;
13214
13215 /* This can happen either due to bugs in the get_hw_state
13216 * functions or because the pipe is force-enabled due to the
13217 * pipe A quirk. */
13218 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13219 crtc->base.base.id,
13220 crtc->base.enabled ? "enabled" : "disabled",
13221 crtc->active ? "enabled" : "disabled");
13222
13223 crtc->base.enabled = crtc->active;
13224
13225 /* Because we only establish the connector -> encoder ->
13226 * crtc links if something is active, this means the
13227 * crtc is now deactivated. Break the links. connector
13228 * -> encoder links are only establish when things are
13229 * actually up, hence no need to break them. */
13230 WARN_ON(crtc->active);
13231
13232 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13233 WARN_ON(encoder->connectors_active);
13234 encoder->base.crtc = NULL;
13235 }
13236 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013237
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013238 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013239 /*
13240 * We start out with underrun reporting disabled to avoid races.
13241 * For correct bookkeeping mark this on active crtcs.
13242 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013243 * Also on gmch platforms we dont have any hardware bits to
13244 * disable the underrun reporting. Which means we need to start
13245 * out with underrun reporting disabled also on inactive pipes,
13246 * since otherwise we'll complain about the garbage we read when
13247 * e.g. coming up after runtime pm.
13248 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013249 * No protection against concurrent access is required - at
13250 * worst a fifo underrun happens which also sets this to false.
13251 */
13252 crtc->cpu_fifo_underrun_disabled = true;
13253 crtc->pch_fifo_underrun_disabled = true;
13254 }
Daniel Vetter24929352012-07-02 20:28:59 +020013255}
13256
13257static void intel_sanitize_encoder(struct intel_encoder *encoder)
13258{
13259 struct intel_connector *connector;
13260 struct drm_device *dev = encoder->base.dev;
13261
13262 /* We need to check both for a crtc link (meaning that the
13263 * encoder is active and trying to read from a pipe) and the
13264 * pipe itself being active. */
13265 bool has_active_crtc = encoder->base.crtc &&
13266 to_intel_crtc(encoder->base.crtc)->active;
13267
13268 if (encoder->connectors_active && !has_active_crtc) {
13269 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13270 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013271 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013272
13273 /* Connector is active, but has no active pipe. This is
13274 * fallout from our resume register restoring. Disable
13275 * the encoder manually again. */
13276 if (encoder->base.crtc) {
13277 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13278 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013279 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013280 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013281 if (encoder->post_disable)
13282 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013283 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013284 encoder->base.crtc = NULL;
13285 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013286
13287 /* Inconsistent output/port/pipe state happens presumably due to
13288 * a bug in one of the get_hw_state functions. Or someplace else
13289 * in our code, like the register restore mess on resume. Clamp
13290 * things to off as a safer default. */
13291 list_for_each_entry(connector,
13292 &dev->mode_config.connector_list,
13293 base.head) {
13294 if (connector->encoder != encoder)
13295 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013296 connector->base.dpms = DRM_MODE_DPMS_OFF;
13297 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013298 }
13299 }
13300 /* Enabled encoders without active connectors will be fixed in
13301 * the crtc fixup. */
13302}
13303
Imre Deak04098752014-02-18 00:02:16 +020013304void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013305{
13306 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013307 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013308
Imre Deak04098752014-02-18 00:02:16 +020013309 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13310 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13311 i915_disable_vga(dev);
13312 }
13313}
13314
13315void i915_redisable_vga(struct drm_device *dev)
13316{
13317 struct drm_i915_private *dev_priv = dev->dev_private;
13318
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013319 /* This function can be called both from intel_modeset_setup_hw_state or
13320 * at a very early point in our resume sequence, where the power well
13321 * structures are not yet restored. Since this function is at a very
13322 * paranoid "someone might have enabled VGA while we were not looking"
13323 * level, just check if the power well is enabled instead of trying to
13324 * follow the "don't touch the power well if we don't need it" policy
13325 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013326 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013327 return;
13328
Imre Deak04098752014-02-18 00:02:16 +020013329 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013330}
13331
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013332static bool primary_get_hw_state(struct intel_crtc *crtc)
13333{
13334 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13335
13336 if (!crtc->active)
13337 return false;
13338
13339 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13340}
13341
Daniel Vetter30e984d2013-06-05 13:34:17 +020013342static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013343{
13344 struct drm_i915_private *dev_priv = dev->dev_private;
13345 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013346 struct intel_crtc *crtc;
13347 struct intel_encoder *encoder;
13348 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013349 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013350
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013351 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013352 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013353
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013354 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013355
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013356 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013357 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013358
13359 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013360 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013361
13362 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13363 crtc->base.base.id,
13364 crtc->active ? "enabled" : "disabled");
13365 }
13366
Daniel Vetter53589012013-06-05 13:34:16 +020013367 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13368 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13369
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013370 pll->on = pll->get_hw_state(dev_priv, pll,
13371 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013372 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013373 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013374 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013375 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013376 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013377 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013378 }
Daniel Vetter53589012013-06-05 13:34:16 +020013379 }
Daniel Vetter53589012013-06-05 13:34:16 +020013380
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013381 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013382 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013383
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013384 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013385 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013386 }
13387
Damien Lespiaub2784e12014-08-05 11:29:37 +010013388 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013389 pipe = 0;
13390
13391 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013392 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13393 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013394 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013395 } else {
13396 encoder->base.crtc = NULL;
13397 }
13398
13399 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013400 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013401 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013402 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013403 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013404 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013405 }
13406
13407 list_for_each_entry(connector, &dev->mode_config.connector_list,
13408 base.head) {
13409 if (connector->get_hw_state(connector)) {
13410 connector->base.dpms = DRM_MODE_DPMS_ON;
13411 connector->encoder->connectors_active = true;
13412 connector->base.encoder = &connector->encoder->base;
13413 } else {
13414 connector->base.dpms = DRM_MODE_DPMS_OFF;
13415 connector->base.encoder = NULL;
13416 }
13417 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13418 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013419 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013420 connector->base.encoder ? "enabled" : "disabled");
13421 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013422}
13423
13424/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13425 * and i915 state tracking structures. */
13426void intel_modeset_setup_hw_state(struct drm_device *dev,
13427 bool force_restore)
13428{
13429 struct drm_i915_private *dev_priv = dev->dev_private;
13430 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013431 struct intel_crtc *crtc;
13432 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013433 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013434
13435 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013436
Jesse Barnesbabea612013-06-26 18:57:38 +030013437 /*
13438 * Now that we have the config, copy it to each CRTC struct
13439 * Note that this could go away if we move to using crtc_config
13440 * checking everywhere.
13441 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013442 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013443 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013444 intel_mode_from_pipe_config(&crtc->base.mode,
13445 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013446 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13447 crtc->base.base.id);
13448 drm_mode_debug_printmodeline(&crtc->base.mode);
13449 }
13450 }
13451
Daniel Vetter24929352012-07-02 20:28:59 +020013452 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013453 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013454 intel_sanitize_encoder(encoder);
13455 }
13456
Damien Lespiau055e3932014-08-18 13:49:10 +010013457 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013458 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13459 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013460 intel_dump_pipe_config(crtc, crtc->config,
13461 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013462 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013463
Daniel Vetter35c95372013-07-17 06:55:04 +020013464 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13465 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13466
13467 if (!pll->on || pll->active)
13468 continue;
13469
13470 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13471
13472 pll->disable(dev_priv, pll);
13473 pll->on = false;
13474 }
13475
Pradeep Bhat30789992014-11-04 17:06:45 +000013476 if (IS_GEN9(dev))
13477 skl_wm_get_hw_state(dev);
13478 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013479 ilk_wm_get_hw_state(dev);
13480
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013481 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013482 i915_redisable_vga(dev);
13483
Daniel Vetterf30da182013-04-11 20:22:50 +020013484 /*
13485 * We need to use raw interfaces for restoring state to avoid
13486 * checking (bogus) intermediate states.
13487 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013488 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013489 struct drm_crtc *crtc =
13490 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013491
Jesse Barnes7f271262014-11-05 14:26:06 -080013492 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13493 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013494 }
13495 } else {
13496 intel_modeset_update_staged_output_state(dev);
13497 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013498
13499 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013500}
13501
13502void intel_modeset_gem_init(struct drm_device *dev)
13503{
Jesse Barnes92122782014-10-09 12:57:42 -070013504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013505 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013506 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013507
Imre Deakae484342014-03-31 15:10:44 +030013508 mutex_lock(&dev->struct_mutex);
13509 intel_init_gt_powersave(dev);
13510 mutex_unlock(&dev->struct_mutex);
13511
Jesse Barnes92122782014-10-09 12:57:42 -070013512 /*
13513 * There may be no VBT; and if the BIOS enabled SSC we can
13514 * just keep using it to avoid unnecessary flicker. Whereas if the
13515 * BIOS isn't using it, don't assume it will work even if the VBT
13516 * indicates as much.
13517 */
13518 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13519 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13520 DREF_SSC1_ENABLE);
13521
Chris Wilson1833b132012-05-09 11:56:28 +010013522 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013523
13524 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013525
13526 /*
13527 * Make sure any fbs we allocated at startup are properly
13528 * pinned & fenced. When we do the allocation it's too early
13529 * for this.
13530 */
13531 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013532 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013533 obj = intel_fb_obj(c->primary->fb);
13534 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013535 continue;
13536
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013537 if (intel_pin_and_fence_fb_obj(c->primary,
13538 c->primary->fb,
13539 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013540 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13541 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013542 drm_framebuffer_unreference(c->primary->fb);
13543 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013544 }
13545 }
13546 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013547
13548 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013549}
13550
Imre Deak4932e2c2014-02-11 17:12:48 +020013551void intel_connector_unregister(struct intel_connector *intel_connector)
13552{
13553 struct drm_connector *connector = &intel_connector->base;
13554
13555 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013556 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013557}
13558
Jesse Barnes79e53942008-11-07 14:24:08 -080013559void intel_modeset_cleanup(struct drm_device *dev)
13560{
Jesse Barnes652c3932009-08-17 13:31:43 -070013561 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013562 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013563
Imre Deak2eb52522014-11-19 15:30:05 +020013564 intel_disable_gt_powersave(dev);
13565
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013566 intel_backlight_unregister(dev);
13567
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013568 /*
13569 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013570 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013571 * experience fancy races otherwise.
13572 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013573 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013574
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013575 /*
13576 * Due to the hpd irq storm handling the hotplug work can re-arm the
13577 * poll handlers. Hence disable polling after hpd handling is shut down.
13578 */
Keith Packardf87ea762010-10-03 19:36:26 -070013579 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013580
Jesse Barnes652c3932009-08-17 13:31:43 -070013581 mutex_lock(&dev->struct_mutex);
13582
Jesse Barnes723bfd72010-10-07 16:01:13 -070013583 intel_unregister_dsm_handler();
13584
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013585 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013586
Daniel Vetter930ebb42012-06-29 23:32:16 +020013587 ironlake_teardown_rc6(dev);
13588
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013589 mutex_unlock(&dev->struct_mutex);
13590
Chris Wilson1630fe72011-07-08 12:22:42 +010013591 /* flush any delayed tasks or pending work */
13592 flush_scheduled_work();
13593
Jani Nikuladb31af12013-11-08 16:48:53 +020013594 /* destroy the backlight and sysfs files before encoders/connectors */
13595 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013596 struct intel_connector *intel_connector;
13597
13598 intel_connector = to_intel_connector(connector);
13599 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013600 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013601
Jesse Barnes79e53942008-11-07 14:24:08 -080013602 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013603
13604 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013605
13606 mutex_lock(&dev->struct_mutex);
13607 intel_cleanup_gt_powersave(dev);
13608 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013609}
13610
Dave Airlie28d52042009-09-21 14:33:58 +100013611/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013612 * Return which encoder is currently attached for connector.
13613 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013614struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013615{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013616 return &intel_attached_encoder(connector)->base;
13617}
Jesse Barnes79e53942008-11-07 14:24:08 -080013618
Chris Wilsondf0e9242010-09-09 16:20:55 +010013619void intel_connector_attach_encoder(struct intel_connector *connector,
13620 struct intel_encoder *encoder)
13621{
13622 connector->encoder = encoder;
13623 drm_mode_connector_attach_encoder(&connector->base,
13624 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013625}
Dave Airlie28d52042009-09-21 14:33:58 +100013626
13627/*
13628 * set vga decode state - true == enable VGA decode
13629 */
13630int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13631{
13632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013633 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013634 u16 gmch_ctrl;
13635
Chris Wilson75fa0412014-02-07 18:37:02 -020013636 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13637 DRM_ERROR("failed to read control word\n");
13638 return -EIO;
13639 }
13640
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013641 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13642 return 0;
13643
Dave Airlie28d52042009-09-21 14:33:58 +100013644 if (state)
13645 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13646 else
13647 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013648
13649 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13650 DRM_ERROR("failed to write control word\n");
13651 return -EIO;
13652 }
13653
Dave Airlie28d52042009-09-21 14:33:58 +100013654 return 0;
13655}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013656
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013657struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013658
13659 u32 power_well_driver;
13660
Chris Wilson63b66e52013-08-08 15:12:06 +020013661 int num_transcoders;
13662
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013663 struct intel_cursor_error_state {
13664 u32 control;
13665 u32 position;
13666 u32 base;
13667 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013668 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013669
13670 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013671 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013672 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013673 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013674 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013675
13676 struct intel_plane_error_state {
13677 u32 control;
13678 u32 stride;
13679 u32 size;
13680 u32 pos;
13681 u32 addr;
13682 u32 surface;
13683 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013684 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013685
13686 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013687 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013688 enum transcoder cpu_transcoder;
13689
13690 u32 conf;
13691
13692 u32 htotal;
13693 u32 hblank;
13694 u32 hsync;
13695 u32 vtotal;
13696 u32 vblank;
13697 u32 vsync;
13698 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013699};
13700
13701struct intel_display_error_state *
13702intel_display_capture_error_state(struct drm_device *dev)
13703{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013704 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013705 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013706 int transcoders[] = {
13707 TRANSCODER_A,
13708 TRANSCODER_B,
13709 TRANSCODER_C,
13710 TRANSCODER_EDP,
13711 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013712 int i;
13713
Chris Wilson63b66e52013-08-08 15:12:06 +020013714 if (INTEL_INFO(dev)->num_pipes == 0)
13715 return NULL;
13716
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013717 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013718 if (error == NULL)
13719 return NULL;
13720
Imre Deak190be112013-11-25 17:15:31 +020013721 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013722 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13723
Damien Lespiau055e3932014-08-18 13:49:10 +010013724 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013725 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013726 __intel_display_power_is_enabled(dev_priv,
13727 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013728 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013729 continue;
13730
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013731 error->cursor[i].control = I915_READ(CURCNTR(i));
13732 error->cursor[i].position = I915_READ(CURPOS(i));
13733 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013734
13735 error->plane[i].control = I915_READ(DSPCNTR(i));
13736 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013737 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013738 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013739 error->plane[i].pos = I915_READ(DSPPOS(i));
13740 }
Paulo Zanonica291362013-03-06 20:03:14 -030013741 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13742 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013743 if (INTEL_INFO(dev)->gen >= 4) {
13744 error->plane[i].surface = I915_READ(DSPSURF(i));
13745 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13746 }
13747
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013748 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013749
Sonika Jindal3abfce72014-07-21 15:23:43 +053013750 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013751 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013752 }
13753
13754 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13755 if (HAS_DDI(dev_priv->dev))
13756 error->num_transcoders++; /* Account for eDP. */
13757
13758 for (i = 0; i < error->num_transcoders; i++) {
13759 enum transcoder cpu_transcoder = transcoders[i];
13760
Imre Deakddf9c532013-11-27 22:02:02 +020013761 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013762 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013763 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013764 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013765 continue;
13766
Chris Wilson63b66e52013-08-08 15:12:06 +020013767 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13768
13769 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13770 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13771 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13772 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13773 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13774 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13775 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013776 }
13777
13778 return error;
13779}
13780
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013781#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13782
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013783void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013784intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013785 struct drm_device *dev,
13786 struct intel_display_error_state *error)
13787{
Damien Lespiau055e3932014-08-18 13:49:10 +010013788 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013789 int i;
13790
Chris Wilson63b66e52013-08-08 15:12:06 +020013791 if (!error)
13792 return;
13793
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013794 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013795 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013796 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013797 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013798 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013799 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013800 err_printf(m, " Power: %s\n",
13801 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013802 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013803 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013804
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013805 err_printf(m, "Plane [%d]:\n", i);
13806 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13807 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013808 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013809 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13810 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013811 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013812 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013813 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013814 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013815 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13816 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013817 }
13818
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013819 err_printf(m, "Cursor [%d]:\n", i);
13820 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13821 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13822 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013823 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013824
13825 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013826 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013827 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013828 err_printf(m, " Power: %s\n",
13829 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013830 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13831 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13832 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13833 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13834 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13835 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13836 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13837 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013838}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013839
13840void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13841{
13842 struct intel_crtc *crtc;
13843
13844 for_each_intel_crtc(dev, crtc) {
13845 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013846
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013847 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013848
13849 work = crtc->unpin_work;
13850
13851 if (work && work->event &&
13852 work->event->base.file_priv == file) {
13853 kfree(work->event);
13854 work->event = NULL;
13855 }
13856
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013857 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013858 }
13859}