blob: 33c88c4038cfc71d4dfacb919752624a2310a251 [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucherc4917072012-07-31 17:14:35 -040070 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
71 if (rdev->pm.profile == PM_PROFILE_AUTO) {
72 mutex_lock(&rdev->pm.mutex);
73 radeon_pm_update_profile(rdev);
74 radeon_pm_set_clocks(rdev);
75 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040076 }
77 }
Alex Deucherce8f5372010-05-07 15:10:16 -040078}
Alex Deucherce8f5372010-05-07 15:10:16 -040079
80static void radeon_pm_update_profile(struct radeon_device *rdev)
81{
82 switch (rdev->pm.profile) {
83 case PM_PROFILE_DEFAULT:
84 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
85 break;
86 case PM_PROFILE_AUTO:
87 if (power_supply_is_system_supplied() > 0) {
88 if (rdev->pm.active_crtc_count > 1)
89 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
90 else
91 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
92 } else {
93 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -040094 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040095 else
Alex Deucherc9e75b22010-06-02 17:56:01 -040096 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -040097 }
98 break;
99 case PM_PROFILE_LOW:
100 if (rdev->pm.active_crtc_count > 1)
101 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
102 else
103 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
104 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 case PM_PROFILE_MID:
106 if (rdev->pm.active_crtc_count > 1)
107 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
108 else
109 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
110 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400111 case PM_PROFILE_HIGH:
112 if (rdev->pm.active_crtc_count > 1)
113 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
114 else
115 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
116 break;
117 }
118
119 if (rdev->pm.active_crtc_count == 0) {
120 rdev->pm.requested_power_state_index =
121 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
122 rdev->pm.requested_clock_mode_index =
123 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
124 } else {
125 rdev->pm.requested_power_state_index =
126 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
127 rdev->pm.requested_clock_mode_index =
128 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
129 }
130}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100131
Matthew Garrett5876dd22010-04-26 15:52:20 -0400132static void radeon_unmap_vram_bos(struct radeon_device *rdev)
133{
134 struct radeon_bo *bo, *n;
135
136 if (list_empty(&rdev->gem.objects))
137 return;
138
139 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
140 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
141 ttm_bo_unmap_virtual(&bo->tbo);
142 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400143}
144
Alex Deucherce8f5372010-05-07 15:10:16 -0400145static void radeon_sync_with_vblank(struct radeon_device *rdev)
146{
147 if (rdev->pm.active_crtcs) {
148 rdev->pm.vblank_sync = false;
149 wait_event_timeout(
150 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
151 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
152 }
153}
154
155static void radeon_set_power_state(struct radeon_device *rdev)
156{
157 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400158 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400159
160 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
161 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
162 return;
163
164 if (radeon_gui_idle(rdev)) {
165 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500167 if (sclk > rdev->pm.default_sclk)
168 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400169
Alex Deucher27810fb2012-10-01 19:25:11 -0400170 /* starting with BTC, there is one state that is used for both
171 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500172 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400173 */
174 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
175 (rdev->family >= CHIP_BARTS) &&
176 rdev->pm.active_crtc_count &&
177 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
178 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
179 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
180 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
181 else
182 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183 clock_info[rdev->pm.requested_clock_mode_index].mclk;
184
Alex Deucher9ace9f72011-01-06 21:19:26 -0500185 if (mclk > rdev->pm.default_mclk)
186 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400187
Alex Deucher92645872010-05-27 17:01:41 -0400188 /* upvolt before raising clocks, downvolt after lowering clocks */
189 if (sclk < rdev->pm.current_sclk)
190 misc_after = true;
191
192 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400193
194 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400195 if (!radeon_pm_in_vbl(rdev))
196 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 }
198
Alex Deucher92645872010-05-27 17:01:41 -0400199 radeon_pm_prepare(rdev);
200
201 if (!misc_after)
202 /* voltage, pcie lanes, etc.*/
203 radeon_pm_misc(rdev);
204
205 /* set engine clock */
206 if (sclk != rdev->pm.current_sclk) {
207 radeon_pm_debug_check_in_vbl(rdev, false);
208 radeon_set_engine_clock(rdev, sclk);
209 radeon_pm_debug_check_in_vbl(rdev, true);
210 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000211 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400212 }
213
214 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500215 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_memory_clock(rdev, mclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 if (misc_after)
224 /* voltage, pcie lanes, etc.*/
225 radeon_pm_misc(rdev);
226
227 radeon_pm_finish(rdev);
228
Alex Deucherce8f5372010-05-07 15:10:16 -0400229 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
230 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
231 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000232 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400233}
234
235static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400236{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500237 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400238
Alex Deucher4e186b22010-08-13 10:53:35 -0400239 /* no need to take locks, etc. if nothing's going to change */
240 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
241 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
242 return;
243
Matthew Garrett612e06c2010-04-27 17:16:58 -0400244 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200245 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200246 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400247
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400248 /* wait for the rings to drain */
249 for (i = 0; i < RADEON_NUM_RINGS; i++) {
250 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500251 if (!ring->ready) {
252 continue;
253 }
254 r = radeon_fence_wait_empty_locked(rdev, i);
255 if (r) {
256 /* needs a GPU reset dont reset here */
257 mutex_unlock(&rdev->ring_lock);
258 up_write(&rdev->pm.mclk_lock);
259 mutex_unlock(&rdev->ddev->struct_mutex);
260 return;
261 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400262 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400263
Matthew Garrett5876dd22010-04-26 15:52:20 -0400264 radeon_unmap_vram_bos(rdev);
265
Alex Deucherce8f5372010-05-07 15:10:16 -0400266 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400267 for (i = 0; i < rdev->num_crtc; i++) {
268 if (rdev->pm.active_crtcs & (1 << i)) {
269 rdev->pm.req_vblank |= (1 << i);
270 drm_vblank_get(rdev->ddev, i);
271 }
272 }
273 }
Alex Deucher539d2412010-04-29 00:22:43 -0400274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400276
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400278 for (i = 0; i < rdev->num_crtc; i++) {
279 if (rdev->pm.req_vblank & (1 << i)) {
280 rdev->pm.req_vblank &= ~(1 << i);
281 drm_vblank_put(rdev->ddev, i);
282 }
283 }
284 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400285
Alex Deuchera4248162010-04-24 14:50:23 -0400286 /* update display watermarks based on new power state */
287 radeon_update_bandwidth_info(rdev);
288 if (rdev->pm.active_crtc_count)
289 radeon_bandwidth_update(rdev);
290
Alex Deucherce8f5372010-05-07 15:10:16 -0400291 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400292
Christian Königd6999bc2012-05-09 15:34:45 +0200293 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200294 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400295 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400296}
297
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400298static void radeon_pm_print_states(struct radeon_device *rdev)
299{
300 int i, j;
301 struct radeon_power_state *power_state;
302 struct radeon_pm_clock_info *clock_info;
303
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000304 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400305 for (i = 0; i < rdev->pm.num_power_states; i++) {
306 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000307 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400308 radeon_pm_state_type_name[power_state->type]);
309 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000310 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400311 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000312 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400313 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000314 DRM_DEBUG_DRIVER("\tSingle display only\n");
315 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400316 for (j = 0; j < power_state->num_clock_modes; j++) {
317 clock_info = &(power_state->clock_info[j]);
318 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400319 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
320 j,
321 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400323 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
324 j,
325 clock_info->sclk * 10,
326 clock_info->mclk * 10,
327 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400328 }
329 }
330}
331
Alex Deucherce8f5372010-05-07 15:10:16 -0400332static ssize_t radeon_get_pm_profile(struct device *dev,
333 struct device_attribute *attr,
334 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400335{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200336 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400337 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400338 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400339
Alex Deucherce8f5372010-05-07 15:10:16 -0400340 return snprintf(buf, PAGE_SIZE, "%s\n",
341 (cp == PM_PROFILE_AUTO) ? "auto" :
342 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100343 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400344 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400345}
346
Alex Deucherce8f5372010-05-07 15:10:16 -0400347static ssize_t radeon_set_pm_profile(struct device *dev,
348 struct device_attribute *attr,
349 const char *buf,
350 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400351{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200352 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400353 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400354
355 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400356 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
357 if (strncmp("default", buf, strlen("default")) == 0)
358 rdev->pm.profile = PM_PROFILE_DEFAULT;
359 else if (strncmp("auto", buf, strlen("auto")) == 0)
360 rdev->pm.profile = PM_PROFILE_AUTO;
361 else if (strncmp("low", buf, strlen("low")) == 0)
362 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400363 else if (strncmp("mid", buf, strlen("mid")) == 0)
364 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 else if (strncmp("high", buf, strlen("high")) == 0)
366 rdev->pm.profile = PM_PROFILE_HIGH;
367 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000368 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400369 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400370 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400371 radeon_pm_update_profile(rdev);
372 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000373 } else
374 count = -EINVAL;
375
Alex Deucherce8f5372010-05-07 15:10:16 -0400376fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400377 mutex_unlock(&rdev->pm.mutex);
378
379 return count;
380}
381
Alex Deucherce8f5372010-05-07 15:10:16 -0400382static ssize_t radeon_get_pm_method(struct device *dev,
383 struct device_attribute *attr,
384 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400385{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200386 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400387 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400388 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400389
390 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400391 (pm == PM_METHOD_DYNPM) ? "dynpm" :
392 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400393}
394
Alex Deucherce8f5372010-05-07 15:10:16 -0400395static ssize_t radeon_set_pm_method(struct device *dev,
396 struct device_attribute *attr,
397 const char *buf,
398 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400399{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200400 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400401 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400402
Alex Deucherda321c82013-04-12 13:55:22 -0400403 /* we don't support the legacy modes with dpm */
404 if (rdev->pm.pm_method == PM_METHOD_DPM) {
405 count = -EINVAL;
406 goto fail;
407 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400408
409 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400410 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400411 rdev->pm.pm_method = PM_METHOD_DYNPM;
412 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
413 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400414 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400415 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
416 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400417 /* disable dynpm */
418 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
419 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000420 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400421 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100422 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400423 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000424 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400425 goto fail;
426 }
427 radeon_pm_compute_clocks(rdev);
428fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400429 return count;
430}
431
Alex Deucherda321c82013-04-12 13:55:22 -0400432static ssize_t radeon_get_dpm_state(struct device *dev,
433 struct device_attribute *attr,
434 char *buf)
435{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200436 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400437 struct radeon_device *rdev = ddev->dev_private;
438 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
439
440 return snprintf(buf, PAGE_SIZE, "%s\n",
441 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
442 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
443}
444
445static ssize_t radeon_set_dpm_state(struct device *dev,
446 struct device_attribute *attr,
447 const char *buf,
448 size_t count)
449{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200450 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400451 struct radeon_device *rdev = ddev->dev_private;
452
453 mutex_lock(&rdev->pm.mutex);
454 if (strncmp("battery", buf, strlen("battery")) == 0)
455 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
456 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
457 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
458 else if (strncmp("performance", buf, strlen("performance")) == 0)
459 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
460 else {
461 mutex_unlock(&rdev->pm.mutex);
462 count = -EINVAL;
463 goto fail;
464 }
465 mutex_unlock(&rdev->pm.mutex);
466 radeon_pm_compute_clocks(rdev);
467fail:
468 return count;
469}
470
Alex Deucher70d01a52013-07-02 18:38:02 -0400471static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
472 struct device_attribute *attr,
473 char *buf)
474{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200475 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400476 struct radeon_device *rdev = ddev->dev_private;
477 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
478
479 return snprintf(buf, PAGE_SIZE, "%s\n",
480 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
481 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
482}
483
484static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
485 struct device_attribute *attr,
486 const char *buf,
487 size_t count)
488{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200489 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400490 struct radeon_device *rdev = ddev->dev_private;
491 enum radeon_dpm_forced_level level;
492 int ret = 0;
493
494 mutex_lock(&rdev->pm.mutex);
495 if (strncmp("low", buf, strlen("low")) == 0) {
496 level = RADEON_DPM_FORCED_LEVEL_LOW;
497 } else if (strncmp("high", buf, strlen("high")) == 0) {
498 level = RADEON_DPM_FORCED_LEVEL_HIGH;
499 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
500 level = RADEON_DPM_FORCED_LEVEL_AUTO;
501 } else {
502 mutex_unlock(&rdev->pm.mutex);
503 count = -EINVAL;
504 goto fail;
505 }
506 if (rdev->asic->dpm.force_performance_level) {
507 ret = radeon_dpm_force_performance_level(rdev, level);
508 if (ret)
509 count = -EINVAL;
510 }
511 mutex_unlock(&rdev->pm.mutex);
512fail:
513 return count;
514}
515
Alex Deucherce8f5372010-05-07 15:10:16 -0400516static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
517static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400518static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400519static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
520 radeon_get_dpm_forced_performance_level,
521 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400522
Alex Deucher21a81222010-07-02 12:58:16 -0400523static ssize_t radeon_hwmon_show_temp(struct device *dev,
524 struct device_attribute *attr,
525 char *buf)
526{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200527 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher21a81222010-07-02 12:58:16 -0400528 struct radeon_device *rdev = ddev->dev_private;
Alex Deucher20d391d2011-02-01 16:12:34 -0500529 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400530
Alex Deucher6bd1c382013-06-21 14:38:03 -0400531 if (rdev->asic->pm.get_temperature)
532 temp = radeon_get_temperature(rdev);
533 else
Alex Deucher21a81222010-07-02 12:58:16 -0400534 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400535
536 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
537}
538
Jean Delvare6ea4e842013-09-10 10:32:41 +0200539static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
540 struct device_attribute *attr,
541 char *buf)
542{
543 struct drm_device *ddev = dev_get_drvdata(dev);
544 struct radeon_device *rdev = ddev->dev_private;
545 int hyst = to_sensor_dev_attr(attr)->index;
546 int temp;
547
548 if (hyst)
549 temp = rdev->pm.dpm.thermal.min_temp;
550 else
551 temp = rdev->pm.dpm.thermal.max_temp;
552
553 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
554}
555
Alex Deucher21a81222010-07-02 12:58:16 -0400556static ssize_t radeon_hwmon_show_name(struct device *dev,
557 struct device_attribute *attr,
558 char *buf)
559{
560 return sprintf(buf, "radeon\n");
561}
562
563static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200564static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
565static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
Alex Deucher21a81222010-07-02 12:58:16 -0400566static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
567
568static struct attribute *hwmon_attributes[] = {
569 &sensor_dev_attr_temp1_input.dev_attr.attr,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200570 &sensor_dev_attr_temp1_crit.dev_attr.attr,
571 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Alex Deucher21a81222010-07-02 12:58:16 -0400572 &sensor_dev_attr_name.dev_attr.attr,
573 NULL
574};
575
Jean Delvare6ea4e842013-09-10 10:32:41 +0200576static umode_t hwmon_attributes_visible(struct kobject *kobj,
577 struct attribute *attr, int index)
578{
579 struct device *dev = container_of(kobj, struct device, kobj);
580 struct drm_device *ddev = dev_get_drvdata(dev);
581 struct radeon_device *rdev = ddev->dev_private;
582
583 /* Skip limit attributes if DPM is not enabled */
584 if (rdev->pm.pm_method != PM_METHOD_DPM &&
585 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
586 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
587 return 0;
588
589 return attr->mode;
590}
591
Alex Deucher21a81222010-07-02 12:58:16 -0400592static const struct attribute_group hwmon_attrgroup = {
593 .attrs = hwmon_attributes,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200594 .is_visible = hwmon_attributes_visible,
Alex Deucher21a81222010-07-02 12:58:16 -0400595};
596
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200597static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400598{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200599 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400600
601 rdev->pm.int_hwmon_dev = NULL;
602
603 switch (rdev->pm.int_thermal_type) {
604 case THERMAL_TYPE_RV6XX:
605 case THERMAL_TYPE_RV770:
606 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400607 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500608 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400609 case THERMAL_TYPE_SI:
Alex Deucher286d9cc2013-06-21 15:50:47 -0400610 case THERMAL_TYPE_CI:
611 case THERMAL_TYPE_KV:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400612 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400613 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400614 rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200615 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
616 err = PTR_ERR(rdev->pm.int_hwmon_dev);
617 dev_err(rdev->dev,
618 "Unable to register hwmon device: %d\n", err);
619 break;
620 }
Alex Deucher21a81222010-07-02 12:58:16 -0400621 dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
622 err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
623 &hwmon_attrgroup);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200624 if (err) {
625 dev_err(rdev->dev,
626 "Unable to create hwmon sysfs file: %d\n", err);
627 hwmon_device_unregister(rdev->dev);
628 }
Alex Deucher21a81222010-07-02 12:58:16 -0400629 break;
630 default:
631 break;
632 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200633
634 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400635}
636
637static void radeon_hwmon_fini(struct radeon_device *rdev)
638{
639 if (rdev->pm.int_hwmon_dev) {
640 sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
641 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
642 }
643}
644
Alex Deucherda321c82013-04-12 13:55:22 -0400645static void radeon_dpm_thermal_work_handler(struct work_struct *work)
646{
647 struct radeon_device *rdev =
648 container_of(work, struct radeon_device,
649 pm.dpm.thermal.work);
650 /* switch to the thermal state */
651 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
652
653 if (!rdev->pm.dpm_enabled)
654 return;
655
656 if (rdev->asic->pm.get_temperature) {
657 int temp = radeon_get_temperature(rdev);
658
659 if (temp < rdev->pm.dpm.thermal.min_temp)
660 /* switch back the user state */
661 dpm_state = rdev->pm.dpm.user_state;
662 } else {
663 if (rdev->pm.dpm.thermal.high_to_low)
664 /* switch back the user state */
665 dpm_state = rdev->pm.dpm.user_state;
666 }
Alex Deucher60320342013-07-24 14:59:48 -0400667 mutex_lock(&rdev->pm.mutex);
668 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
669 rdev->pm.dpm.thermal_active = true;
670 else
671 rdev->pm.dpm.thermal_active = false;
672 rdev->pm.dpm.state = dpm_state;
673 mutex_unlock(&rdev->pm.mutex);
674
675 radeon_pm_compute_clocks(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400676}
677
678static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
679 enum radeon_pm_state_type dpm_state)
680{
681 int i;
682 struct radeon_ps *ps;
683 u32 ui_class;
Alex Deucher48783062013-07-08 11:35:06 -0400684 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
685 true : false;
686
687 /* check if the vblank period is too short to adjust the mclk */
688 if (single_display && rdev->asic->dpm.vblank_too_short) {
689 if (radeon_dpm_vblank_too_short(rdev))
690 single_display = false;
691 }
Alex Deucherda321c82013-04-12 13:55:22 -0400692
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400693 /* certain older asics have a separare 3D performance state,
694 * so try that first if the user selected performance
695 */
696 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
697 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400698 /* balanced states don't exist at the moment */
699 if (dpm_state == POWER_STATE_TYPE_BALANCED)
700 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
701
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400702restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400703 /* Pick the best power state based on current conditions */
704 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
705 ps = &rdev->pm.dpm.ps[i];
706 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
707 switch (dpm_state) {
708 /* user states */
709 case POWER_STATE_TYPE_BATTERY:
710 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
711 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400712 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400713 return ps;
714 } else
715 return ps;
716 }
717 break;
718 case POWER_STATE_TYPE_BALANCED:
719 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
720 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400721 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400722 return ps;
723 } else
724 return ps;
725 }
726 break;
727 case POWER_STATE_TYPE_PERFORMANCE:
728 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
729 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400730 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400731 return ps;
732 } else
733 return ps;
734 }
735 break;
736 /* internal states */
737 case POWER_STATE_TYPE_INTERNAL_UVD:
Alex Deucherd4d32782013-06-11 17:55:39 -0400738 if (rdev->pm.dpm.uvd_ps)
739 return rdev->pm.dpm.uvd_ps;
740 else
741 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400742 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
743 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
744 return ps;
745 break;
746 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
747 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
748 return ps;
749 break;
750 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
751 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
752 return ps;
753 break;
754 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
755 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
756 return ps;
757 break;
758 case POWER_STATE_TYPE_INTERNAL_BOOT:
759 return rdev->pm.dpm.boot_ps;
760 case POWER_STATE_TYPE_INTERNAL_THERMAL:
761 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
762 return ps;
763 break;
764 case POWER_STATE_TYPE_INTERNAL_ACPI:
765 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
766 return ps;
767 break;
768 case POWER_STATE_TYPE_INTERNAL_ULV:
769 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
770 return ps;
771 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400772 case POWER_STATE_TYPE_INTERNAL_3DPERF:
773 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
774 return ps;
775 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400776 default:
777 break;
778 }
779 }
780 /* use a fallback state if we didn't match */
781 switch (dpm_state) {
782 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
Alex Deucherce3537d2013-07-24 12:12:49 -0400783 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
784 goto restart_search;
Alex Deucherda321c82013-04-12 13:55:22 -0400785 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
786 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
787 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
Alex Deucherd4d32782013-06-11 17:55:39 -0400788 if (rdev->pm.dpm.uvd_ps) {
789 return rdev->pm.dpm.uvd_ps;
790 } else {
791 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
792 goto restart_search;
793 }
Alex Deucherda321c82013-04-12 13:55:22 -0400794 case POWER_STATE_TYPE_INTERNAL_THERMAL:
795 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
796 goto restart_search;
797 case POWER_STATE_TYPE_INTERNAL_ACPI:
798 dpm_state = POWER_STATE_TYPE_BATTERY;
799 goto restart_search;
800 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400801 case POWER_STATE_TYPE_BALANCED:
802 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400803 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
804 goto restart_search;
805 default:
806 break;
807 }
808
809 return NULL;
810}
811
812static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
813{
814 int i;
815 struct radeon_ps *ps;
816 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500817 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400818
819 /* if dpm init failed */
820 if (!rdev->pm.dpm_enabled)
821 return;
822
823 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
824 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400825 if ((!rdev->pm.dpm.thermal_active) &&
826 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400827 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
828 }
829 dpm_state = rdev->pm.dpm.state;
830
831 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
832 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500833 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400834 else
835 return;
836
Alex Deucherd22b7e42012-11-29 19:27:56 -0500837 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400838 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherd22b7e42012-11-29 19:27:56 -0500839 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
840 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
841 * all we need to do is update the display configuration.
842 */
843 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
844 /* update display watermarks based on new power state */
845 radeon_bandwidth_update(rdev);
846 /* update displays */
847 radeon_dpm_display_configuration_changed(rdev);
848 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
849 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
850 }
851 return;
852 } else {
853 /* for BTC+ if the num crtcs hasn't changed and state is the same,
854 * nothing to do, if the num crtcs is > 1 and state is the same,
855 * update display configuration.
856 */
857 if (rdev->pm.dpm.new_active_crtcs ==
858 rdev->pm.dpm.current_active_crtcs) {
859 return;
860 } else {
861 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
862 (rdev->pm.dpm.new_active_crtc_count > 1)) {
863 /* update display watermarks based on new power state */
864 radeon_bandwidth_update(rdev);
865 /* update displays */
866 radeon_dpm_display_configuration_changed(rdev);
867 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
868 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
869 return;
870 }
871 }
Alex Deucherda321c82013-04-12 13:55:22 -0400872 }
Alex Deucherda321c82013-04-12 13:55:22 -0400873 }
874
875 printk("switching from power state:\n");
876 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
877 printk("switching to power state:\n");
878 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
879
880 mutex_lock(&rdev->ddev->struct_mutex);
881 down_write(&rdev->pm.mclk_lock);
882 mutex_lock(&rdev->ring_lock);
883
Alex Deucher89c9bc52013-01-16 14:40:26 -0500884 ret = radeon_dpm_pre_set_power_state(rdev);
885 if (ret)
886 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500887
Alex Deucherda321c82013-04-12 13:55:22 -0400888 /* update display watermarks based on new power state */
889 radeon_bandwidth_update(rdev);
890 /* update displays */
891 radeon_dpm_display_configuration_changed(rdev);
892
893 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
894 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
895
896 /* wait for the rings to drain */
897 for (i = 0; i < RADEON_NUM_RINGS; i++) {
898 struct radeon_ring *ring = &rdev->ring[i];
899 if (ring->ready)
900 radeon_fence_wait_empty_locked(rdev, i);
901 }
902
903 /* program the new power state */
904 radeon_dpm_set_power_state(rdev);
905
906 /* update current power state */
907 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
908
Alex Deucher89c9bc52013-01-16 14:40:26 -0500909 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500910
Alex Deucher60320342013-07-24 14:59:48 -0400911 /* force low perf level for thermal */
912 if (rdev->pm.dpm.thermal_active &&
913 rdev->asic->dpm.force_performance_level) {
914 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
915 }
916
Alex Deucher84dd1922013-01-16 12:52:04 -0500917done:
Alex Deucherda321c82013-04-12 13:55:22 -0400918 mutex_unlock(&rdev->ring_lock);
919 up_write(&rdev->pm.mclk_lock);
920 mutex_unlock(&rdev->ddev->struct_mutex);
921}
922
Alex Deucherce3537d2013-07-24 12:12:49 -0400923void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
924{
925 enum radeon_pm_state_type dpm_state;
926
Alex Deucher9e9d9762013-07-31 18:13:23 -0400927 if (rdev->asic->dpm.powergate_uvd) {
Alex Deucherce3537d2013-07-24 12:12:49 -0400928 mutex_lock(&rdev->pm.mutex);
Alex Deucher9e9d9762013-07-31 18:13:23 -0400929 /* enable/disable UVD */
930 radeon_dpm_powergate_uvd(rdev, !enable);
Alex Deucherce3537d2013-07-24 12:12:49 -0400931 mutex_unlock(&rdev->pm.mutex);
932 } else {
Alex Deucher9e9d9762013-07-31 18:13:23 -0400933 if (enable) {
934 mutex_lock(&rdev->pm.mutex);
935 rdev->pm.dpm.uvd_active = true;
936 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
937 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
938 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
939 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
940 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
941 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
942 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
943 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
944 else
945 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
946 rdev->pm.dpm.state = dpm_state;
947 mutex_unlock(&rdev->pm.mutex);
948 } else {
949 mutex_lock(&rdev->pm.mutex);
950 rdev->pm.dpm.uvd_active = false;
951 mutex_unlock(&rdev->pm.mutex);
952 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400953
Alex Deucher9e9d9762013-07-31 18:13:23 -0400954 radeon_pm_compute_clocks(rdev);
955 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400956}
957
Alex Deucherda321c82013-04-12 13:55:22 -0400958static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -0500959{
Alex Deucherce8f5372010-05-07 15:10:16 -0400960 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000961 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000962 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
963 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000964 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400965 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100966
967 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -0500968}
969
Alex Deucherda321c82013-04-12 13:55:22 -0400970static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
971{
972 mutex_lock(&rdev->pm.mutex);
973 /* disable dpm */
974 radeon_dpm_disable(rdev);
975 /* reset the power state */
976 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
977 rdev->pm.dpm_enabled = false;
978 mutex_unlock(&rdev->pm.mutex);
979}
980
981void radeon_pm_suspend(struct radeon_device *rdev)
982{
983 if (rdev->pm.pm_method == PM_METHOD_DPM)
984 radeon_pm_suspend_dpm(rdev);
985 else
986 radeon_pm_suspend_old(rdev);
987}
988
989static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +0100990{
Alex Deuchered18a362011-01-06 21:19:32 -0500991 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400992 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -0400993 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -0400994 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -0500995 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400996 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
997 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -0400998 if (rdev->pm.default_vddci)
999 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1000 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001001 if (rdev->pm.default_sclk)
1002 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1003 if (rdev->pm.default_mclk)
1004 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1005 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001006 /* asic init will reset the default power state */
1007 mutex_lock(&rdev->pm.mutex);
1008 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1009 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001010 rdev->pm.current_sclk = rdev->pm.default_sclk;
1011 rdev->pm.current_mclk = rdev->pm.default_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -04001012 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001013 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001014 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1015 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1016 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001017 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1018 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001019 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001020 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001021 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001022}
1023
Alex Deucherda321c82013-04-12 13:55:22 -04001024static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001025{
Dave Airlie26481fb2010-05-18 19:00:14 +10001026 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001027
Alex Deucherda321c82013-04-12 13:55:22 -04001028 /* asic init will reset to the boot state */
1029 mutex_lock(&rdev->pm.mutex);
1030 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1031 radeon_dpm_setup_asic(rdev);
1032 ret = radeon_dpm_enable(rdev);
1033 mutex_unlock(&rdev->pm.mutex);
1034 if (ret) {
1035 DRM_ERROR("radeon: dpm resume failed\n");
1036 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001037 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001038 rdev->mc_fw) {
1039 if (rdev->pm.default_vddc)
1040 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1041 SET_VOLTAGE_TYPE_ASIC_VDDC);
1042 if (rdev->pm.default_vddci)
1043 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1044 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1045 if (rdev->pm.default_sclk)
1046 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1047 if (rdev->pm.default_mclk)
1048 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1049 }
1050 } else {
1051 rdev->pm.dpm_enabled = true;
1052 radeon_pm_compute_clocks(rdev);
1053 }
1054}
1055
1056void radeon_pm_resume(struct radeon_device *rdev)
1057{
1058 if (rdev->pm.pm_method == PM_METHOD_DPM)
1059 radeon_pm_resume_dpm(rdev);
1060 else
1061 radeon_pm_resume_old(rdev);
1062}
1063
1064static int radeon_pm_init_old(struct radeon_device *rdev)
1065{
1066 int ret;
1067
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001068 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -04001069 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1070 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1071 rdev->pm.dynpm_can_upclock = true;
1072 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001073 rdev->pm.default_sclk = rdev->clock.default_sclk;
1074 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001075 rdev->pm.current_sclk = rdev->clock.default_sclk;
1076 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001077 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001078
Alex Deucher56278a82009-12-28 13:58:44 -05001079 if (rdev->bios) {
1080 if (rdev->is_atom_bios)
1081 radeon_atombios_get_power_modes(rdev);
1082 else
1083 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001084 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001085 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001086 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001087 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001088 (rdev->family <= CHIP_HAINAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001089 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001090 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001091 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1092 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001093 if (rdev->pm.default_vddci)
1094 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1095 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001096 if (rdev->pm.default_sclk)
1097 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1098 if (rdev->pm.default_mclk)
1099 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1100 }
Alex Deucher56278a82009-12-28 13:58:44 -05001101 }
1102
Alex Deucher21a81222010-07-02 12:58:16 -04001103 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001104 ret = radeon_hwmon_init(rdev);
1105 if (ret)
1106 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001107
1108 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1109
Alex Deucherce8f5372010-05-07 15:10:16 -04001110 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001111 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001112 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1113 if (ret)
1114 DRM_ERROR("failed to create device file for power profile\n");
1115 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1116 if (ret)
1117 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001118
Alex Deucherce8f5372010-05-07 15:10:16 -04001119 if (radeon_debugfs_pm_init(rdev)) {
1120 DRM_ERROR("Failed to register debugfs file for PM!\n");
1121 }
1122
1123 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001124 }
1125
1126 return 0;
1127}
1128
Alex Deucherda321c82013-04-12 13:55:22 -04001129static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1130{
1131 int i;
1132
1133 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1134 printk("== power state %d ==\n", i);
1135 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1136 }
1137}
1138
1139static int radeon_pm_init_dpm(struct radeon_device *rdev)
1140{
1141 int ret;
1142
1143 /* default to performance state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001144 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1145 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucherda321c82013-04-12 13:55:22 -04001146 rdev->pm.default_sclk = rdev->clock.default_sclk;
1147 rdev->pm.default_mclk = rdev->clock.default_mclk;
1148 rdev->pm.current_sclk = rdev->clock.default_sclk;
1149 rdev->pm.current_mclk = rdev->clock.default_mclk;
1150 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1151
1152 if (rdev->bios && rdev->is_atom_bios)
1153 radeon_atombios_get_power_modes(rdev);
1154 else
1155 return -EINVAL;
1156
1157 /* set up the internal thermal sensor if applicable */
1158 ret = radeon_hwmon_init(rdev);
1159 if (ret)
1160 return ret;
1161
1162 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1163 mutex_lock(&rdev->pm.mutex);
1164 radeon_dpm_init(rdev);
1165 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1166 radeon_dpm_print_power_states(rdev);
1167 radeon_dpm_setup_asic(rdev);
1168 ret = radeon_dpm_enable(rdev);
1169 mutex_unlock(&rdev->pm.mutex);
1170 if (ret) {
1171 rdev->pm.dpm_enabled = false;
1172 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucherc6cf7772013-07-05 13:14:30 -04001173 (rdev->family <= CHIP_HAINAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001174 rdev->mc_fw) {
1175 if (rdev->pm.default_vddc)
1176 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1177 SET_VOLTAGE_TYPE_ASIC_VDDC);
1178 if (rdev->pm.default_vddci)
1179 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1180 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1181 if (rdev->pm.default_sclk)
1182 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1183 if (rdev->pm.default_mclk)
1184 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1185 }
1186 DRM_ERROR("radeon: dpm initialization failed\n");
1187 return ret;
1188 }
1189 rdev->pm.dpm_enabled = true;
1190 radeon_pm_compute_clocks(rdev);
1191
1192 if (rdev->pm.num_power_states > 1) {
1193 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1194 if (ret)
1195 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucher70d01a52013-07-02 18:38:02 -04001196 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1197 if (ret)
1198 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001199 /* XXX: these are noops for dpm but are here for backwards compat */
1200 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1201 if (ret)
1202 DRM_ERROR("failed to create device file for power profile\n");
1203 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1204 if (ret)
1205 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001206
1207 if (radeon_debugfs_pm_init(rdev)) {
1208 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1209 }
1210
Alex Deucherda321c82013-04-12 13:55:22 -04001211 DRM_INFO("radeon: dpm initialized\n");
1212 }
1213
1214 return 0;
1215}
1216
1217int radeon_pm_init(struct radeon_device *rdev)
1218{
1219 /* enable dpm on rv6xx+ */
1220 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001221 case CHIP_RV610:
1222 case CHIP_RV630:
1223 case CHIP_RV620:
1224 case CHIP_RV635:
1225 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001226 case CHIP_RS780:
1227 case CHIP_RS880:
Alex Deucher66229b22013-06-26 00:11:19 -04001228 case CHIP_RV770:
1229 case CHIP_RV730:
1230 case CHIP_RV710:
1231 case CHIP_RV740:
Alex Deucherdc50ba72013-06-26 00:33:35 -04001232 case CHIP_CEDAR:
1233 case CHIP_REDWOOD:
1234 case CHIP_JUNIPER:
1235 case CHIP_CYPRESS:
1236 case CHIP_HEMLOCK:
Alex Deucher80ea2c12013-04-12 14:56:21 -04001237 case CHIP_PALM:
1238 case CHIP_SUMO:
1239 case CHIP_SUMO2:
Alex Deucher6596afd2013-06-26 00:15:24 -04001240 case CHIP_BARTS:
1241 case CHIP_TURKS:
1242 case CHIP_CAICOS:
Alex Deucher69e0b572013-04-12 16:42:42 -04001243 case CHIP_CAYMAN:
Alex Deucherd70229f2013-04-12 16:40:41 -04001244 case CHIP_ARUBA:
Alex Deuchera9e61412013-06-25 17:56:16 -04001245 case CHIP_TAHITI:
1246 case CHIP_PITCAIRN:
1247 case CHIP_VERDE:
1248 case CHIP_OLAND:
1249 case CHIP_HAINAN:
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04001250 case CHIP_BONAIRE:
Alex Deucher41a524a2013-08-14 01:01:40 -04001251 case CHIP_KABINI:
1252 case CHIP_KAVERI:
Alex Deucher8a53fa22013-08-07 16:09:08 -04001253 /* DPM requires the RLC, RV770+ dGPU requires SMC */
Alex Deucher761bfb92013-08-06 13:34:00 -04001254 if (!rdev->rlc_fw)
1255 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher8a53fa22013-08-07 16:09:08 -04001256 else if ((rdev->family >= CHIP_RV770) &&
1257 (!(rdev->flags & RADEON_IS_IGP)) &&
1258 (!rdev->smc_fw))
1259 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher761bfb92013-08-06 13:34:00 -04001260 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001261 rdev->pm.pm_method = PM_METHOD_DPM;
1262 else
1263 rdev->pm.pm_method = PM_METHOD_PROFILE;
1264 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001265 default:
1266 /* default to profile method */
1267 rdev->pm.pm_method = PM_METHOD_PROFILE;
1268 break;
1269 }
1270
1271 if (rdev->pm.pm_method == PM_METHOD_DPM)
1272 return radeon_pm_init_dpm(rdev);
1273 else
1274 return radeon_pm_init_old(rdev);
1275}
1276
1277static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001278{
Alex Deucherce8f5372010-05-07 15:10:16 -04001279 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001280 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001281 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1282 rdev->pm.profile = PM_PROFILE_DEFAULT;
1283 radeon_pm_update_profile(rdev);
1284 radeon_pm_set_clocks(rdev);
1285 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001286 /* reset default clocks */
1287 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1288 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1289 radeon_pm_set_clocks(rdev);
1290 }
Alex Deuchera4248162010-04-24 14:50:23 -04001291 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001292
1293 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001294
Alex Deucherce8f5372010-05-07 15:10:16 -04001295 device_remove_file(rdev->dev, &dev_attr_power_profile);
1296 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001297 }
Alex Deuchera4248162010-04-24 14:50:23 -04001298
Alex Deucher0975b162011-02-02 18:42:03 -05001299 if (rdev->pm.power_state)
1300 kfree(rdev->pm.power_state);
1301
Alex Deucher21a81222010-07-02 12:58:16 -04001302 radeon_hwmon_fini(rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001303}
1304
Alex Deucherda321c82013-04-12 13:55:22 -04001305static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1306{
1307 if (rdev->pm.num_power_states > 1) {
1308 mutex_lock(&rdev->pm.mutex);
1309 radeon_dpm_disable(rdev);
1310 mutex_unlock(&rdev->pm.mutex);
1311
1312 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001313 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001314 /* XXX backwards compat */
1315 device_remove_file(rdev->dev, &dev_attr_power_profile);
1316 device_remove_file(rdev->dev, &dev_attr_power_method);
1317 }
1318 radeon_dpm_fini(rdev);
1319
1320 if (rdev->pm.power_state)
1321 kfree(rdev->pm.power_state);
1322
1323 radeon_hwmon_fini(rdev);
1324}
1325
1326void radeon_pm_fini(struct radeon_device *rdev)
1327{
1328 if (rdev->pm.pm_method == PM_METHOD_DPM)
1329 radeon_pm_fini_dpm(rdev);
1330 else
1331 radeon_pm_fini_old(rdev);
1332}
1333
1334static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001335{
1336 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001337 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001338 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001339
Alex Deucherce8f5372010-05-07 15:10:16 -04001340 if (rdev->pm.num_power_states < 2)
1341 return;
1342
Rafał Miłeckic913e232009-12-22 23:02:16 +01001343 mutex_lock(&rdev->pm.mutex);
1344
1345 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001346 rdev->pm.active_crtc_count = 0;
1347 list_for_each_entry(crtc,
1348 &ddev->mode_config.crtc_list, head) {
1349 radeon_crtc = to_radeon_crtc(crtc);
1350 if (radeon_crtc->enabled) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001351 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
Alex Deuchera48b9b42010-04-22 14:03:55 -04001352 rdev->pm.active_crtc_count++;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001353 }
1354 }
1355
Alex Deucherce8f5372010-05-07 15:10:16 -04001356 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1357 radeon_pm_update_profile(rdev);
1358 radeon_pm_set_clocks(rdev);
1359 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1360 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1361 if (rdev->pm.active_crtc_count > 1) {
1362 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1363 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001364
Alex Deucherce8f5372010-05-07 15:10:16 -04001365 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1366 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1367 radeon_pm_get_dynpm_state(rdev);
1368 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001369
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001370 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001371 }
1372 } else if (rdev->pm.active_crtc_count == 1) {
1373 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001374
Alex Deucherce8f5372010-05-07 15:10:16 -04001375 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1376 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1377 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1378 radeon_pm_get_dynpm_state(rdev);
1379 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001380
Tejun Heo32c87fc2011-01-03 14:49:32 +01001381 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1382 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001383 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1384 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001385 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1386 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001387 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001388 }
1389 } else { /* count == 0 */
1390 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1391 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001392
Alex Deucherce8f5372010-05-07 15:10:16 -04001393 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1394 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1395 radeon_pm_get_dynpm_state(rdev);
1396 radeon_pm_set_clocks(rdev);
1397 }
1398 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001399 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001400 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001401
1402 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001403}
1404
Alex Deucherda321c82013-04-12 13:55:22 -04001405static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1406{
1407 struct drm_device *ddev = rdev->ddev;
1408 struct drm_crtc *crtc;
1409 struct radeon_crtc *radeon_crtc;
1410
1411 mutex_lock(&rdev->pm.mutex);
1412
Alex Deucher5ca302f2012-11-30 10:56:57 -05001413 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001414 rdev->pm.dpm.new_active_crtcs = 0;
1415 rdev->pm.dpm.new_active_crtc_count = 0;
1416 list_for_each_entry(crtc,
1417 &ddev->mode_config.crtc_list, head) {
1418 radeon_crtc = to_radeon_crtc(crtc);
1419 if (crtc->enabled) {
1420 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1421 rdev->pm.dpm.new_active_crtc_count++;
1422 }
1423 }
1424
Alex Deucher5ca302f2012-11-30 10:56:57 -05001425 /* update battery/ac status */
1426 if (power_supply_is_system_supplied() > 0)
1427 rdev->pm.dpm.ac_power = true;
1428 else
1429 rdev->pm.dpm.ac_power = false;
1430
Alex Deucherda321c82013-04-12 13:55:22 -04001431 radeon_dpm_change_power_state_locked(rdev);
1432
1433 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001434
Alex Deucherda321c82013-04-12 13:55:22 -04001435}
1436
1437void radeon_pm_compute_clocks(struct radeon_device *rdev)
1438{
1439 if (rdev->pm.pm_method == PM_METHOD_DPM)
1440 radeon_pm_compute_clocks_dpm(rdev);
1441 else
1442 radeon_pm_compute_clocks_old(rdev);
1443}
1444
Alex Deucherce8f5372010-05-07 15:10:16 -04001445static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001446{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001447 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001448 bool in_vbl = true;
1449
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001450 /* Iterate over all active crtc's. All crtc's must be in vblank,
1451 * otherwise return in_vbl == false.
1452 */
1453 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1454 if (rdev->pm.active_crtcs & (1 << crtc)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001455 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1456 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1457 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001458 in_vbl = false;
1459 }
1460 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001461
1462 return in_vbl;
1463}
1464
Alex Deucherce8f5372010-05-07 15:10:16 -04001465static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001466{
1467 u32 stat_crtc = 0;
1468 bool in_vbl = radeon_pm_in_vbl(rdev);
1469
Dave Airlief7352612010-02-18 15:58:36 +10001470 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001471 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001472 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001473 return in_vbl;
1474}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001475
Alex Deucherce8f5372010-05-07 15:10:16 -04001476static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001477{
1478 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001479 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001480 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001481 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001482
Matthew Garrettd9932a32010-04-26 16:02:26 -04001483 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001484 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001485 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001486 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001487 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001488
Alex Deucher74652802011-08-25 13:39:48 -04001489 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001490 struct radeon_ring *ring = &rdev->ring[i];
1491
1492 if (ring->ready) {
1493 not_processed += radeon_fence_count_emitted(rdev, i);
1494 if (not_processed >= 3)
1495 break;
1496 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001497 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001498
1499 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001500 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1501 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1502 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1503 rdev->pm.dynpm_can_upclock) {
1504 rdev->pm.dynpm_planned_action =
1505 DYNPM_ACTION_UPCLOCK;
1506 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001507 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1508 }
1509 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001510 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1511 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1512 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1513 rdev->pm.dynpm_can_downclock) {
1514 rdev->pm.dynpm_planned_action =
1515 DYNPM_ACTION_DOWNCLOCK;
1516 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001517 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1518 }
1519 }
1520
Alex Deucherd7311172010-05-03 01:13:14 -04001521 /* Note, radeon_pm_set_clocks is called with static_switch set
1522 * to false since we want to wait for vbl to avoid flicker.
1523 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001524 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1525 jiffies > rdev->pm.dynpm_action_timeout) {
1526 radeon_pm_get_dynpm_state(rdev);
1527 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001528 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001529
Tejun Heo32c87fc2011-01-03 14:49:32 +01001530 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1531 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001532 }
1533 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001534 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001535}
1536
Rafał Miłecki74338742009-11-03 00:53:02 +01001537/*
1538 * Debugfs info
1539 */
1540#if defined(CONFIG_DEBUG_FS)
1541
1542static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1543{
1544 struct drm_info_node *node = (struct drm_info_node *) m->private;
1545 struct drm_device *dev = node->minor->dev;
1546 struct radeon_device *rdev = dev->dev_private;
1547
Alex Deucher1316b792013-06-28 09:28:39 -04001548 if (rdev->pm.dpm_enabled) {
1549 mutex_lock(&rdev->pm.mutex);
1550 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1551 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1552 else
Alex Deucher71375922013-07-02 09:11:39 -04001553 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001554 mutex_unlock(&rdev->pm.mutex);
1555 } else {
1556 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1557 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1558 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1559 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1560 else
1561 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1562 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1563 if (rdev->asic->pm.get_memory_clock)
1564 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1565 if (rdev->pm.current_vddc)
1566 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1567 if (rdev->asic->pm.get_pcie_lanes)
1568 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1569 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001570
1571 return 0;
1572}
1573
1574static struct drm_info_list radeon_pm_info_list[] = {
1575 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1576};
1577#endif
1578
Rafał Miłeckic913e232009-12-22 23:02:16 +01001579static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001580{
1581#if defined(CONFIG_DEBUG_FS)
1582 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1583#else
1584 return 0;
1585#endif
1586}