blob: 86609c15726f4bf2e52f5f4e5d9ab6bddd766939 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300136static void recalculate_apic_map(struct kvm *kvm)
137{
138 struct kvm_apic_map *new, *old = NULL;
139 struct kvm_vcpu *vcpu;
140 int i;
141
142 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
143
144 mutex_lock(&kvm->arch.apic_map_lock);
145
146 if (!new)
147 goto out;
148
149 new->ldr_bits = 8;
150 /* flat mode is default */
151 new->cid_shift = 8;
152 new->cid_mask = 0;
153 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300154 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300155
156 kvm_for_each_vcpu(i, vcpu, kvm) {
157 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158
159 if (!kvm_apic_present(vcpu))
160 continue;
161
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300162 if (apic_x2apic_mode(apic)) {
163 new->ldr_bits = 32;
164 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100165 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300166 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100167 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200168 if (kvm_apic_get_reg(apic, APIC_DFR) ==
169 APIC_DFR_CLUSTER) {
170 new->cid_shift = 4;
171 new->cid_mask = 0xf;
172 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100173 } else {
174 new->cid_shift = 8;
175 new->cid_mask = 0;
176 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200177 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300178 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100179
180 /*
181 * All APICs have to be configured in the same mode by an OS.
182 * We take advatage of this while building logical id loockup
183 * table. After reset APICs are in software disabled mode, so if
184 * we find apic with different setting we assume this is the mode
185 * OS wants all apics to be in; build lookup table accordingly.
186 */
187 if (kvm_apic_sw_enabled(apic))
188 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200189 }
190
191 kvm_for_each_vcpu(i, vcpu, kvm) {
192 struct kvm_lapic *apic = vcpu->arch.apic;
193 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100194 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmář25995e52014-11-27 23:30:19 +0100196 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197 ldr = kvm_apic_get_reg(apic, APIC_LDR);
198 cid = apic_cluster_id(new, ldr);
199 lid = apic_logical_id(new, ldr);
200
Radim Krčmář25995e52014-11-27 23:30:19 +0100201 if (aid < ARRAY_SIZE(new->phys_map))
202 new->phys_map[aid] = apic;
203 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300204 new->logical_map[cid][ffs(lid) - 1] = apic;
205 }
206out:
207 old = rcu_dereference_protected(kvm->arch.apic_map,
208 lockdep_is_held(&kvm->arch.apic_map_lock));
209 rcu_assign_pointer(kvm->arch.apic_map, new);
210 mutex_unlock(&kvm->arch.apic_map_lock);
211
212 if (old)
213 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800214
Yang Zhang3d81bc72013-04-11 19:25:13 +0800215 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300216}
217
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
219{
Radim Krčmáře4627552014-10-30 15:06:45 +0100220 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300221
222 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100223
224 if (enabled != apic->sw_enabled) {
225 apic->sw_enabled = enabled;
226 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300227 static_key_slow_dec_deferred(&apic_sw_disabled);
228 recalculate_apic_map(apic->vcpu->kvm);
229 } else
230 static_key_slow_inc(&apic_sw_disabled.key);
231 }
232}
233
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300234static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
235{
236 apic_set_reg(apic, APIC_ID, id << 24);
237 recalculate_apic_map(apic->vcpu->kvm);
238}
239
240static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
241{
242 apic_set_reg(apic, APIC_LDR, id);
243 recalculate_apic_map(apic->vcpu->kvm);
244}
245
Eddie Dong97222cc2007-09-12 10:58:04 +0300246static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
247{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300248 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300249}
250
251static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300254}
255
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800256static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
257{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100258 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800259}
260
Eddie Dong97222cc2007-09-12 10:58:04 +0300261static inline int apic_lvtt_period(struct kvm_lapic *apic)
262{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100263 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800264}
265
266static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
267{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100268 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300269}
270
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200271static inline int apic_lvt_nmi_mode(u32 lvt_val)
272{
273 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
274}
275
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276void kvm_apic_set_version(struct kvm_vcpu *vcpu)
277{
278 struct kvm_lapic *apic = vcpu->arch.apic;
279 struct kvm_cpuid_entry2 *feat;
280 u32 v = APIC_VERSION;
281
Gleb Natapovc48f1492012-08-05 15:58:33 +0300282 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300283 return;
284
285 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
286 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
287 v |= APIC_LVR_DIRECTED_EOI;
288 apic_set_reg(apic, APIC_LVR, v);
289}
290
Mathias Krausef1d24832012-08-30 01:30:18 +0200291static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300293 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
294 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
295 LINT_MASK, LINT_MASK, /* LVT0-1 */
296 LVT_MASK /* LVTERR */
297};
298
299static int find_highest_vector(void *bitmap)
300{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900301 int vec;
302 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
305 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
306 reg = bitmap + REG_POS(vec);
307 if (*reg)
308 return fls(*reg) - 1 + vec;
309 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300310
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900311 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300312}
313
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300314static u8 count_vectors(void *bitmap)
315{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900316 int vec;
317 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900319
320 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
321 reg = bitmap + REG_POS(vec);
322 count += hweight32(*reg);
323 }
324
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300325 return count;
326}
327
Wincy Van705699a2015-02-03 23:58:17 +0800328void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800329{
330 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800331
332 for (i = 0; i <= 7; i++) {
333 pir_val = xchg(&pir[i], 0);
334 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800335 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800336 }
337}
Wincy Van705699a2015-02-03 23:58:17 +0800338EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
339
340void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
341{
342 struct kvm_lapic *apic = vcpu->arch.apic;
343
344 __kvm_apic_update_irr(pir, apic->regs);
345}
Yang Zhanga20ed542013-04-11 19:25:15 +0800346EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
347
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200348static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300349{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200350 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200351 /*
352 * irr_pending must be true if any interrupt is pending; set it after
353 * APIC_IRR to avoid race with apic_clear_irr
354 */
355 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300356}
357
Gleb Natapov33e4c682009-06-11 11:06:51 +0300358static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300359{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300360 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300361}
362
363static inline int apic_find_highest_irr(struct kvm_lapic *apic)
364{
365 int result;
366
Yang Zhangc7c9c562013-01-25 10:18:51 +0800367 /*
368 * Note that irr_pending is just a hint. It will be always
369 * true with virtual interrupt delivery enabled.
370 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300371 if (!apic->irr_pending)
372 return -1;
373
Yang Zhang5a717852013-04-11 19:25:16 +0800374 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300375 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300376 ASSERT(result == -1 || result >= 16);
377
378 return result;
379}
380
Gleb Natapov33e4c682009-06-11 11:06:51 +0300381static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
382{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800383 struct kvm_vcpu *vcpu;
384
385 vcpu = apic->vcpu;
386
Nadav Amitf210f752014-11-16 23:49:07 +0200387 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800388 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200389 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800390 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200391 } else {
392 apic->irr_pending = false;
393 apic_clear_vector(vec, apic->regs + APIC_IRR);
394 if (apic_search_irr(apic) != -1)
395 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800396 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300397}
398
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300399static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
400{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800401 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200402
Wanpeng Li56cc2402014-08-05 12:42:24 +0800403 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
404 return;
405
406 vcpu = apic->vcpu;
407
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300408 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800409 * With APIC virtualization enabled, all caching is disabled
410 * because the processor can modify ISR under the hood. Instead
411 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300412 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100413 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800414 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
415 else {
416 ++apic->isr_count;
417 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
418 /*
419 * ISR (in service register) bit is set when injecting an interrupt.
420 * The highest vector is injected. Thus the latest bit set matches
421 * the highest bit in ISR.
422 */
423 apic->highest_isr_cache = vec;
424 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300425}
426
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200427static inline int apic_find_highest_isr(struct kvm_lapic *apic)
428{
429 int result;
430
431 /*
432 * Note that isr_count is always 1, and highest_isr_cache
433 * is always -1, with APIC virtualization enabled.
434 */
435 if (!apic->isr_count)
436 return -1;
437 if (likely(apic->highest_isr_cache != -1))
438 return apic->highest_isr_cache;
439
440 result = find_highest_vector(apic->regs + APIC_ISR);
441 ASSERT(result == -1 || result >= 16);
442
443 return result;
444}
445
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300446static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
447{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200448 struct kvm_vcpu *vcpu;
449 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
450 return;
451
452 vcpu = apic->vcpu;
453
454 /*
455 * We do get here for APIC virtualization enabled if the guest
456 * uses the Hyper-V APIC enlightenment. In this case we may need
457 * to trigger a new interrupt delivery by writing the SVI field;
458 * on the other hand isr_count and highest_isr_cache are unused
459 * and must be left alone.
460 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100461 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200462 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
463 apic_find_highest_isr(apic));
464 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300465 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200466 BUG_ON(apic->isr_count < 0);
467 apic->highest_isr_cache = -1;
468 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300469}
470
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800471int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
472{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800473 int highest_irr;
474
Gleb Natapov33e4c682009-06-11 11:06:51 +0300475 /* This may race with setting of irr in __apic_accept_irq() and
476 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
477 * will cause vmexit immediately and the value will be recalculated
478 * on the next vmentry.
479 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300480 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800481 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300482 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800483
484 return highest_irr;
485}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800486
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200487static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800488 int vector, int level, int trig_mode,
489 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200490
Yang Zhangb4f22252013-04-11 19:21:37 +0800491int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
492 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300493{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800494 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800495
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200496 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800497 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300498}
499
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300500static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
501{
502
503 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
504 sizeof(val));
505}
506
507static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
508{
509
510 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
511 sizeof(*val));
512}
513
514static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
515{
516 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
517}
518
519static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
520{
521 u8 val;
522 if (pv_eoi_get_user(vcpu, &val) < 0)
523 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800524 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300525 return val & 0x1;
526}
527
528static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
529{
530 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
531 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800532 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300533 return;
534 }
535 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
536}
537
538static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
539{
540 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
541 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800542 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300543 return;
544 }
545 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
546}
547
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800548void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
549{
550 struct kvm_lapic *apic = vcpu->arch.apic;
551 int i;
552
553 for (i = 0; i < 8; i++)
554 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
555}
556
Eddie Dong97222cc2007-09-12 10:58:04 +0300557static void apic_update_ppr(struct kvm_lapic *apic)
558{
Avi Kivity3842d132010-07-27 12:30:24 +0300559 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300560 int isr;
561
Gleb Natapovc48f1492012-08-05 15:58:33 +0300562 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
563 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300564 isr = apic_find_highest_isr(apic);
565 isrv = (isr != -1) ? isr : 0;
566
567 if ((tpr & 0xf0) >= (isrv & 0xf0))
568 ppr = tpr & 0xff;
569 else
570 ppr = isrv & 0xf0;
571
572 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
573 apic, ppr, isr, isrv);
574
Avi Kivity3842d132010-07-27 12:30:24 +0300575 if (old_ppr != ppr) {
576 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200577 if (ppr < old_ppr)
578 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300579 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300580}
581
582static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
583{
584 apic_set_reg(apic, APIC_TASKPRI, tpr);
585 apic_update_ppr(apic);
586}
587
Radim Krčmář52c233a2015-01-29 22:48:48 +0100588static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300589{
Nadav Amit394457a2014-10-03 00:30:52 +0300590 return dest == (apic_x2apic_mode(apic) ?
591 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300592}
593
Radim Krčmář52c233a2015-01-29 22:48:48 +0100594static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
Nadav Amit394457a2014-10-03 00:30:52 +0300595{
596 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
597}
598
Radim Krčmář52c233a2015-01-29 22:48:48 +0100599static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300600{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300601 u32 logical_id;
602
Nadav Amit394457a2014-10-03 00:30:52 +0300603 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100604 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300605
Radim Krčmář9368b562015-01-29 22:48:49 +0100606 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300607
Radim Krčmář9368b562015-01-29 22:48:49 +0100608 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100609 return ((logical_id >> 16) == (mda >> 16))
610 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100611
612 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300613
Gleb Natapovc48f1492012-08-05 15:58:33 +0300614 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300615 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100616 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300617 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100618 return ((logical_id >> 4) == (mda >> 4))
619 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300620 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200621 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300622 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100623 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300624 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300625}
626
Radim Krčmář52c233a2015-01-29 22:48:48 +0100627bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300628 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300629{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800630 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300631
632 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200633 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300634 target, source, dest, dest_mode, short_hand);
635
Zachary Amsdenbd371392010-06-14 11:42:15 -1000636 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300637 switch (short_hand) {
638 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100639 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář9368b562015-01-29 22:48:49 +0100640 return kvm_apic_match_physical_addr(target, dest);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200641 else
Radim Krčmář9368b562015-01-29 22:48:49 +0100642 return kvm_apic_match_logical_addr(target, dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300643 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100644 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300645 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100646 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300647 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100648 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300649 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200650 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
651 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100652 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300653 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300654}
655
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300656bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800657 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300658{
659 struct kvm_apic_map *map;
660 unsigned long bitmap = 1;
661 struct kvm_lapic **dst;
662 int i;
663 bool ret = false;
664
665 *r = -1;
666
667 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800668 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300669 return true;
670 }
671
672 if (irq->shorthand)
673 return false;
674
675 rcu_read_lock();
676 map = rcu_dereference(kvm->arch.apic_map);
677
678 if (!map)
679 goto out;
680
Nadav Amit394457a2014-10-03 00:30:52 +0300681 if (irq->dest_id == map->broadcast)
682 goto out;
683
Radim Krčmář698f9752014-11-27 20:03:14 +0100684 ret = true;
685
Radim Krčmář3697f302015-01-29 22:48:50 +0100686 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100687 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
688 goto out;
689
690 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300691 } else {
692 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100693 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300694
Radim Krčmář45c30942014-11-27 20:03:13 +0100695 if (cid >= ARRAY_SIZE(map->logical_map))
696 goto out;
697
698 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300699
700 bitmap = apic_logical_id(map, mda);
701
702 if (irq->delivery_mode == APIC_DM_LOWEST) {
703 int l = -1;
704 for_each_set_bit(i, &bitmap, 16) {
705 if (!dst[i])
706 continue;
707 if (l < 0)
708 l = i;
709 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
710 l = i;
711 }
712
713 bitmap = (l >= 0) ? 1 << l : 0;
714 }
715 }
716
717 for_each_set_bit(i, &bitmap, 16) {
718 if (!dst[i])
719 continue;
720 if (*r < 0)
721 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800722 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300723 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300724out:
725 rcu_read_unlock();
726 return ret;
727}
728
Eddie Dong97222cc2007-09-12 10:58:04 +0300729/*
730 * Add a pending IRQ into lapic.
731 * Return 1 if successfully added and 0 if discarded.
732 */
733static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800734 int vector, int level, int trig_mode,
735 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300736{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200737 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300738 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300739
Paolo Bonzinia183b632014-09-11 11:51:02 +0200740 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
741 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300742 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300743 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200744 vcpu->arch.apic_arb_prio++;
745 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300746 /* FIXME add logic for vcpu on reset */
747 if (unlikely(!apic_enabled(apic)))
748 break;
749
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200750 result = 1;
751
Yang Zhangb4f22252013-04-11 19:21:37 +0800752 if (dest_map)
753 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200754
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200755 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800756 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200757 else {
758 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800759
760 kvm_make_request(KVM_REQ_EVENT, vcpu);
761 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300762 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300763 break;
764
765 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530766 result = 1;
767 vcpu->arch.pv.pv_unhalted = 1;
768 kvm_make_request(KVM_REQ_EVENT, vcpu);
769 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300770 break;
771
772 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200773 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300774 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800775
Eddie Dong97222cc2007-09-12 10:58:04 +0300776 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200777 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800778 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200779 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300780 break;
781
782 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100783 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200784 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100785 /* assumes that there are only KVM_APIC_INIT/SIPI */
786 apic->pending_events = (1UL << KVM_APIC_INIT);
787 /* make sure pending_events is visible before sending
788 * the request */
789 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300790 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300791 kvm_vcpu_kick(vcpu);
792 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200793 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
794 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300795 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300796 break;
797
798 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200799 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
800 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100801 result = 1;
802 apic->sipi_vector = vector;
803 /* make sure sipi_vector is visible for the receiver */
804 smp_wmb();
805 set_bit(KVM_APIC_SIPI, &apic->pending_events);
806 kvm_make_request(KVM_REQ_EVENT, vcpu);
807 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300808 break;
809
Jan Kiszka23930f92008-09-26 09:30:52 +0200810 case APIC_DM_EXTINT:
811 /*
812 * Should only be called by kvm_apic_local_deliver() with LVT0,
813 * before NMI watchdog was enabled. Already handled by
814 * kvm_apic_accept_pic_intr().
815 */
816 break;
817
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 default:
819 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
820 delivery_mode);
821 break;
822 }
823 return result;
824}
825
Gleb Natapove1035712009-03-05 16:34:59 +0200826int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300827{
Gleb Natapove1035712009-03-05 16:34:59 +0200828 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800829}
830
Yang Zhangc7c9c562013-01-25 10:18:51 +0800831static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
832{
833 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
834 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
835 int trigger_mode;
836 if (apic_test_vector(vector, apic->regs + APIC_TMR))
837 trigger_mode = IOAPIC_LEVEL_TRIG;
838 else
839 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800840 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800841 }
842}
843
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300844static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300845{
846 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300847
848 trace_kvm_eoi(apic, vector);
849
Eddie Dong97222cc2007-09-12 10:58:04 +0300850 /*
851 * Not every write EOI will has corresponding ISR,
852 * one example is when Kernel check timer on setup_IO_APIC
853 */
854 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300855 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300856
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300857 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300858 apic_update_ppr(apic);
859
Yang Zhangc7c9c562013-01-25 10:18:51 +0800860 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300861 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300862 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300863}
864
Yang Zhangc7c9c562013-01-25 10:18:51 +0800865/*
866 * this interface assumes a trap-like exit, which has already finished
867 * desired side effect including vISR and vPPR update.
868 */
869void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
870{
871 struct kvm_lapic *apic = vcpu->arch.apic;
872
873 trace_kvm_eoi(apic, vector);
874
875 kvm_ioapic_send_eoi(apic, vector);
876 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
877}
878EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
879
Eddie Dong97222cc2007-09-12 10:58:04 +0300880static void apic_send_ipi(struct kvm_lapic *apic)
881{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300882 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
883 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200884 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300885
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200886 irq.vector = icr_low & APIC_VECTOR_MASK;
887 irq.delivery_mode = icr_low & APIC_MODE_MASK;
888 irq.dest_mode = icr_low & APIC_DEST_MASK;
889 irq.level = icr_low & APIC_INT_ASSERT;
890 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
891 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300892 if (apic_x2apic_mode(apic))
893 irq.dest_id = icr_high;
894 else
895 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300896
Gleb Natapov1000ff82009-07-07 16:00:57 +0300897 trace_kvm_apic_ipi(icr_low, irq.dest_id);
898
Eddie Dong97222cc2007-09-12 10:58:04 +0300899 apic_debug("icr_high 0x%x, icr_low 0x%x, "
900 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
901 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400902 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200903 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
904 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300905
Yang Zhangb4f22252013-04-11 19:21:37 +0800906 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300907}
908
909static u32 apic_get_tmcct(struct kvm_lapic *apic)
910{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200911 ktime_t remaining;
912 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200913 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300914
915 ASSERT(apic != NULL);
916
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200917 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800918 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
919 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200920 return 0;
921
Marcelo Tosattiace15462009-10-08 10:55:03 -0300922 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200923 if (ktime_to_ns(remaining) < 0)
924 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300925
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300926 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
927 tmcct = div64_u64(ns,
928 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300929
930 return tmcct;
931}
932
Avi Kivityb209749f2007-10-22 16:50:39 +0200933static void __report_tpr_access(struct kvm_lapic *apic, bool write)
934{
935 struct kvm_vcpu *vcpu = apic->vcpu;
936 struct kvm_run *run = vcpu->run;
937
Avi Kivitya8eeb042010-05-10 12:34:53 +0300938 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300939 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200940 run->tpr_access.is_write = write;
941}
942
943static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
944{
945 if (apic->vcpu->arch.tpr_access_reporting)
946 __report_tpr_access(apic, write);
947}
948
Eddie Dong97222cc2007-09-12 10:58:04 +0300949static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
950{
951 u32 val = 0;
952
953 if (offset >= LAPIC_MMIO_LENGTH)
954 return 0;
955
956 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300957 case APIC_ID:
958 if (apic_x2apic_mode(apic))
959 val = kvm_apic_id(apic);
960 else
961 val = kvm_apic_id(apic) << 24;
962 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300963 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200964 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300965 break;
966
967 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800968 if (apic_lvtt_tscdeadline(apic))
969 return 0;
970
Eddie Dong97222cc2007-09-12 10:58:04 +0300971 val = apic_get_tmcct(apic);
972 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300973 case APIC_PROCPRI:
974 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300975 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300976 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200977 case APIC_TASKPRI:
978 report_tpr_access(apic, false);
979 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300980 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300981 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300982 break;
983 }
984
985 return val;
986}
987
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400988static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
989{
990 return container_of(dev, struct kvm_lapic, dev);
991}
992
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300993static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
994 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300995{
Eddie Dong97222cc2007-09-12 10:58:04 +0300996 unsigned char alignment = offset & 0xf;
997 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800998 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300999 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001000
1001 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001002 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1003 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001004 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001005 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001006
1007 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001008 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1009 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001010 return 1;
1011 }
1012
Eddie Dong97222cc2007-09-12 10:58:04 +03001013 result = __apic_read(apic, offset & ~0xf);
1014
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001015 trace_kvm_apic_read(offset, result);
1016
Eddie Dong97222cc2007-09-12 10:58:04 +03001017 switch (len) {
1018 case 1:
1019 case 2:
1020 case 4:
1021 memcpy(data, (char *)&result + alignment, len);
1022 break;
1023 default:
1024 printk(KERN_ERR "Local APIC read with len = %x, "
1025 "should be 1,2, or 4 instead\n", len);
1026 break;
1027 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001028 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001029}
1030
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001031static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1032{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001033 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001034 addr >= apic->base_address &&
1035 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1036}
1037
1038static int apic_mmio_read(struct kvm_io_device *this,
1039 gpa_t address, int len, void *data)
1040{
1041 struct kvm_lapic *apic = to_lapic(this);
1042 u32 offset = address - apic->base_address;
1043
1044 if (!apic_mmio_in_range(apic, address))
1045 return -EOPNOTSUPP;
1046
1047 apic_reg_read(apic, offset, len, data);
1048
1049 return 0;
1050}
1051
Eddie Dong97222cc2007-09-12 10:58:04 +03001052static void update_divide_count(struct kvm_lapic *apic)
1053{
1054 u32 tmp1, tmp2, tdcr;
1055
Gleb Natapovc48f1492012-08-05 15:58:33 +03001056 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001057 tmp1 = tdcr & 0xf;
1058 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001059 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001060
1061 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001062 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001063}
1064
Radim Krčmář5d87db72014-10-10 19:15:08 +02001065static void apic_timer_expired(struct kvm_lapic *apic)
1066{
1067 struct kvm_vcpu *vcpu = apic->vcpu;
1068 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001069 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001070
Radim Krčmář5d87db72014-10-10 19:15:08 +02001071 if (atomic_read(&apic->lapic_timer.pending))
1072 return;
1073
1074 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001075 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001076
1077 if (waitqueue_active(q))
1078 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001079
1080 if (apic_lvtt_tscdeadline(apic))
1081 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1082}
1083
1084/*
1085 * On APICv, this test will cause a busy wait
1086 * during a higher-priority task.
1087 */
1088
1089static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1090{
1091 struct kvm_lapic *apic = vcpu->arch.apic;
1092 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1093
1094 if (kvm_apic_hw_enabled(apic)) {
1095 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001096 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001097
Marcelo Tosattif9339862015-02-02 15:26:08 -02001098 if (kvm_x86_ops->deliver_posted_interrupt)
1099 bitmap = apic->regs + APIC_IRR;
1100
1101 if (apic_test_vector(vec, bitmap))
1102 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001103 }
1104 return false;
1105}
1106
1107void wait_lapic_expire(struct kvm_vcpu *vcpu)
1108{
1109 struct kvm_lapic *apic = vcpu->arch.apic;
1110 u64 guest_tsc, tsc_deadline;
1111
1112 if (!kvm_vcpu_has_lapic(vcpu))
1113 return;
1114
1115 if (apic->lapic_timer.expired_tscdeadline == 0)
1116 return;
1117
1118 if (!lapic_timer_int_injected(vcpu))
1119 return;
1120
1121 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1122 apic->lapic_timer.expired_tscdeadline = 0;
1123 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001124 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001125
1126 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1127 if (guest_tsc < tsc_deadline)
1128 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001129}
1130
Eddie Dong97222cc2007-09-12 10:58:04 +03001131static void start_apic_timer(struct kvm_lapic *apic)
1132{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001133 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001134
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001135 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001136
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001137 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001138 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001139 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001140 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001141 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001142
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001143 if (!apic->lapic_timer.period)
1144 return;
1145 /*
1146 * Do not allow the guest to program periodic timers with small
1147 * interval, since the hrtimers are not throttled by the host
1148 * scheduler.
1149 */
1150 if (apic_lvtt_period(apic)) {
1151 s64 min_period = min_timer_period_us * 1000LL;
1152
1153 if (apic->lapic_timer.period < min_period) {
1154 pr_info_ratelimited(
1155 "kvm: vcpu %i: requested %lld ns "
1156 "lapic timer period limited to %lld ns\n",
1157 apic->vcpu->vcpu_id,
1158 apic->lapic_timer.period, min_period);
1159 apic->lapic_timer.period = min_period;
1160 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001161 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001162
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001163 hrtimer_start(&apic->lapic_timer.timer,
1164 ktime_add_ns(now, apic->lapic_timer.period),
1165 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001166
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001167 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001168 PRIx64 ", "
1169 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001170 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001171 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001172 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001173 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001174 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001175 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001176 } else if (apic_lvtt_tscdeadline(apic)) {
1177 /* lapic timer in tsc deadline mode */
1178 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1179 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001180 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001181 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001182 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001183 unsigned long flags;
1184
1185 if (unlikely(!tscdeadline || !this_tsc_khz))
1186 return;
1187
1188 local_irq_save(flags);
1189
1190 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001191 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001192 if (likely(tscdeadline > guest_tsc)) {
1193 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1194 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001195 expire = ktime_add_ns(now, ns);
1196 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001197 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001198 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001199 } else
1200 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001201
1202 local_irq_restore(flags);
1203 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001204}
1205
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001206static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1207{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001208 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001209
1210 if (apic_lvt_nmi_mode(lvt0_val)) {
1211 if (!nmi_wd_enabled) {
1212 apic_debug("Receive NMI setting on APIC_LVT0 "
1213 "for cpu %d\n", apic->vcpu->vcpu_id);
1214 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1215 }
1216 } else if (nmi_wd_enabled)
1217 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1218}
1219
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001220static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001221{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001222 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001223
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001224 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001225
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001226 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001227 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001228 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001229 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001230 else
1231 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001232 break;
1233
1234 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001235 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001236 apic_set_tpr(apic, val & 0xff);
1237 break;
1238
1239 case APIC_EOI:
1240 apic_set_eoi(apic);
1241 break;
1242
1243 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001244 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001245 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001246 else
1247 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001248 break;
1249
1250 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001251 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001252 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001253 recalculate_apic_map(apic->vcpu->kvm);
1254 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001255 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001256 break;
1257
Gleb Natapovfc61b802009-07-05 17:39:35 +03001258 case APIC_SPIV: {
1259 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001260 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001261 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001262 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001263 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1264 int i;
1265 u32 lvt_val;
1266
1267 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001268 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001269 APIC_LVTT + 0x10 * i);
1270 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1271 lvt_val | APIC_LVT_MASKED);
1272 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001273 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001274
1275 }
1276 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001277 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001278 case APIC_ICR:
1279 /* No delay here, so we always clear the pending bit */
1280 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1281 apic_send_ipi(apic);
1282 break;
1283
1284 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001285 if (!apic_x2apic_mode(apic))
1286 val &= 0xff000000;
1287 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001288 break;
1289
Jan Kiszka23930f92008-09-26 09:30:52 +02001290 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001291 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001292 case APIC_LVTTHMR:
1293 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001294 case APIC_LVT1:
1295 case APIC_LVTERR:
1296 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001297 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001298 val |= APIC_LVT_MASKED;
1299
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001300 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1301 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001302
1303 break;
1304
Radim Krčmářa323b402014-10-30 15:06:46 +01001305 case APIC_LVTT: {
1306 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1307
1308 if (apic->lapic_timer.timer_mode != timer_mode) {
1309 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001310 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001311 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001312
Gleb Natapovc48f1492012-08-05 15:58:33 +03001313 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001314 val |= APIC_LVT_MASKED;
1315 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1316 apic_set_reg(apic, APIC_LVTT, val);
1317 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001318 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001319
Eddie Dong97222cc2007-09-12 10:58:04 +03001320 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001321 if (apic_lvtt_tscdeadline(apic))
1322 break;
1323
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001324 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001325 apic_set_reg(apic, APIC_TMICT, val);
1326 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001327 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001328
1329 case APIC_TDCR:
1330 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001331 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001332 apic_set_reg(apic, APIC_TDCR, val);
1333 update_divide_count(apic);
1334 break;
1335
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001336 case APIC_ESR:
1337 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001338 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001339 ret = 1;
1340 }
1341 break;
1342
1343 case APIC_SELF_IPI:
1344 if (apic_x2apic_mode(apic)) {
1345 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1346 } else
1347 ret = 1;
1348 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001349 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001350 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001351 break;
1352 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001353 if (ret)
1354 apic_debug("Local APIC Write to read-only register %x\n", reg);
1355 return ret;
1356}
1357
1358static int apic_mmio_write(struct kvm_io_device *this,
1359 gpa_t address, int len, const void *data)
1360{
1361 struct kvm_lapic *apic = to_lapic(this);
1362 unsigned int offset = address - apic->base_address;
1363 u32 val;
1364
1365 if (!apic_mmio_in_range(apic, address))
1366 return -EOPNOTSUPP;
1367
1368 /*
1369 * APIC register must be aligned on 128-bits boundary.
1370 * 32/64/128 bits registers must be accessed thru 32 bits.
1371 * Refer SDM 8.4.1
1372 */
1373 if (len != 4 || (offset & 0xf)) {
1374 /* Don't shout loud, $infamous_os would cause only noise. */
1375 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001376 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001377 }
1378
1379 val = *(u32*)data;
1380
1381 /* too common printing */
1382 if (offset != APIC_EOI)
1383 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1384 "0x%x\n", __func__, offset, len, val);
1385
1386 apic_reg_write(apic, offset & 0xff0, val);
1387
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001388 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001389}
1390
Kevin Tian58fbbf22011-08-30 13:56:17 +03001391void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1392{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001393 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001394 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1395}
1396EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1397
Yang Zhang83d4c282013-01-25 10:18:49 +08001398/* emulate APIC access in a trap manner */
1399void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1400{
1401 u32 val = 0;
1402
1403 /* hw has done the conditional check and inst decode */
1404 offset &= 0xff0;
1405
1406 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1407
1408 /* TODO: optimize to just emulate side effect w/o one more write */
1409 apic_reg_write(vcpu->arch.apic, offset, val);
1410}
1411EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1412
Rusty Russelld5894442007-10-08 10:48:30 +10001413void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001414{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001415 struct kvm_lapic *apic = vcpu->arch.apic;
1416
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001417 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001418 return;
1419
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001420 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001421
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001422 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1423 static_key_slow_dec_deferred(&apic_hw_disabled);
1424
Radim Krčmáře4627552014-10-30 15:06:45 +01001425 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001426 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001427
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001428 if (apic->regs)
1429 free_page((unsigned long)apic->regs);
1430
1431 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001432}
1433
1434/*
1435 *----------------------------------------------------------------------
1436 * LAPIC interface
1437 *----------------------------------------------------------------------
1438 */
1439
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001440u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1441{
1442 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001443
Gleb Natapovc48f1492012-08-05 15:58:33 +03001444 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001445 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001446 return 0;
1447
1448 return apic->lapic_timer.tscdeadline;
1449}
1450
1451void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1452{
1453 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001454
Gleb Natapovc48f1492012-08-05 15:58:33 +03001455 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001456 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001457 return;
1458
1459 hrtimer_cancel(&apic->lapic_timer.timer);
1460 apic->lapic_timer.tscdeadline = data;
1461 start_apic_timer(apic);
1462}
1463
Eddie Dong97222cc2007-09-12 10:58:04 +03001464void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1465{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001466 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001467
Gleb Natapovc48f1492012-08-05 15:58:33 +03001468 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001469 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001470
Avi Kivityb93463a2007-10-25 16:52:32 +02001471 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001472 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001473}
1474
1475u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1476{
Eddie Dong97222cc2007-09-12 10:58:04 +03001477 u64 tpr;
1478
Gleb Natapovc48f1492012-08-05 15:58:33 +03001479 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001480 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001481
Gleb Natapovc48f1492012-08-05 15:58:33 +03001482 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001483
1484 return (tpr & 0xf0) >> 4;
1485}
1486
1487void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1488{
Yang Zhang8d146952013-01-25 10:18:50 +08001489 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001490 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001491
1492 if (!apic) {
1493 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001494 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001495 return;
1496 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001497
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001498 if (!kvm_vcpu_is_bsp(apic->vcpu))
1499 value &= ~MSR_IA32_APICBASE_BSP;
1500 vcpu->arch.apic_base = value;
1501
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001502 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001503 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001504 if (value & MSR_IA32_APICBASE_ENABLE)
1505 static_key_slow_dec_deferred(&apic_hw_disabled);
1506 else
1507 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001508 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001509 }
1510
Yang Zhang8d146952013-01-25 10:18:50 +08001511 if ((old_value ^ value) & X2APIC_ENABLE) {
1512 if (value & X2APIC_ENABLE) {
1513 u32 id = kvm_apic_id(apic);
1514 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1515 kvm_apic_set_ldr(apic, ldr);
1516 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1517 } else
1518 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001519 }
Yang Zhang8d146952013-01-25 10:18:50 +08001520
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001521 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001522 MSR_IA32_APICBASE_BASE;
1523
Nadav Amitdb324fe2014-11-02 11:54:59 +02001524 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1525 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1526 pr_warn_once("APIC base relocation is unsupported by KVM");
1527
Eddie Dong97222cc2007-09-12 10:58:04 +03001528 /* with FSB delivery interrupt, we can restart APIC functionality */
1529 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001530 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001531
1532}
1533
He, Qingc5ec1532007-09-03 17:07:41 +03001534void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001535{
1536 struct kvm_lapic *apic;
1537 int i;
1538
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001539 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001540
1541 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001542 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001543 ASSERT(apic != NULL);
1544
1545 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001546 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001547
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001548 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001549 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001550
1551 for (i = 0; i < APIC_LVT_NUM; i++)
1552 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001553 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001554 apic_set_reg(apic, APIC_LVT0,
1555 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001556
1557 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001558 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001559 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001560 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001561 apic_set_reg(apic, APIC_ESR, 0);
1562 apic_set_reg(apic, APIC_ICR, 0);
1563 apic_set_reg(apic, APIC_ICR2, 0);
1564 apic_set_reg(apic, APIC_TDCR, 0);
1565 apic_set_reg(apic, APIC_TMICT, 0);
1566 for (i = 0; i < 8; i++) {
1567 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1568 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1569 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1570 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001571 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1572 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001573 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001574 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001575 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001576 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001577 kvm_lapic_set_base(vcpu,
1578 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001579 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001580 apic_update_ppr(apic);
1581
Gleb Natapove1035712009-03-05 16:34:59 +02001582 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001583 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001584
Nadav Amit98eff522014-06-29 12:28:51 +03001585 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001586 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001587 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001588 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001589}
1590
Eddie Dong97222cc2007-09-12 10:58:04 +03001591/*
1592 *----------------------------------------------------------------------
1593 * timer interface
1594 *----------------------------------------------------------------------
1595 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001596
Avi Kivity2a6eac92012-07-26 18:01:51 +03001597static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001598{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001599 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001600}
1601
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001602int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1603{
Gleb Natapov54e98182012-08-05 15:58:32 +03001604 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001605
Gleb Natapovc48f1492012-08-05 15:58:33 +03001606 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001607 apic_lvt_enabled(apic, APIC_LVTT))
1608 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001609
1610 return 0;
1611}
1612
Avi Kivity89342082011-11-10 14:57:21 +02001613int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001614{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001615 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001616 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001617
Gleb Natapovc48f1492012-08-05 15:58:33 +03001618 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001619 vector = reg & APIC_VECTOR_MASK;
1620 mode = reg & APIC_MODE_MASK;
1621 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001622 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1623 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001624 }
1625 return 0;
1626}
1627
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001628void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001629{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001630 struct kvm_lapic *apic = vcpu->arch.apic;
1631
1632 if (apic)
1633 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001634}
1635
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001636static const struct kvm_io_device_ops apic_mmio_ops = {
1637 .read = apic_mmio_read,
1638 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001639};
1640
Avi Kivitye9d90d42012-07-26 18:01:50 +03001641static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1642{
1643 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001644 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001645
Radim Krčmář5d87db72014-10-10 19:15:08 +02001646 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001647
Avi Kivity2a6eac92012-07-26 18:01:51 +03001648 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001649 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1650 return HRTIMER_RESTART;
1651 } else
1652 return HRTIMER_NORESTART;
1653}
1654
Eddie Dong97222cc2007-09-12 10:58:04 +03001655int kvm_create_lapic(struct kvm_vcpu *vcpu)
1656{
1657 struct kvm_lapic *apic;
1658
1659 ASSERT(vcpu != NULL);
1660 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1661
1662 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1663 if (!apic)
1664 goto nomem;
1665
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001666 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001667
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001668 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1669 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001670 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1671 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001672 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001673 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001674 apic->vcpu = vcpu;
1675
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001676 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1677 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001678 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001679
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001680 /*
1681 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1682 * thinking that APIC satet has changed.
1683 */
1684 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001685 kvm_lapic_set_base(vcpu,
1686 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001687
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001688 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001689 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001690 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001691
1692 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001693nomem_free_apic:
1694 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001695nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001696 return -ENOMEM;
1697}
Eddie Dong97222cc2007-09-12 10:58:04 +03001698
1699int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1700{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001701 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001702 int highest_irr;
1703
Gleb Natapovc48f1492012-08-05 15:58:33 +03001704 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001705 return -1;
1706
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001707 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001708 highest_irr = apic_find_highest_irr(apic);
1709 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001710 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001711 return -1;
1712 return highest_irr;
1713}
1714
Qing He40487c62007-09-17 14:47:13 +08001715int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1716{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001717 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001718 int r = 0;
1719
Gleb Natapovc48f1492012-08-05 15:58:33 +03001720 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001721 r = 1;
1722 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1723 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1724 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001725 return r;
1726}
1727
Eddie Dong1b9778d2007-09-03 16:56:58 +03001728void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1729{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001730 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001731
Gleb Natapovc48f1492012-08-05 15:58:33 +03001732 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001733 return;
1734
1735 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001736 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001737 if (apic_lvtt_tscdeadline(apic))
1738 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001739 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001740 }
1741}
1742
Eddie Dong97222cc2007-09-12 10:58:04 +03001743int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1744{
1745 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001746 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001747
1748 if (vector == -1)
1749 return -1;
1750
Wanpeng Li56cc2402014-08-05 12:42:24 +08001751 /*
1752 * We get here even with APIC virtualization enabled, if doing
1753 * nested virtualization and L1 runs with the "acknowledge interrupt
1754 * on exit" mode. Then we cannot inject the interrupt via RVI,
1755 * because the process would deliver it through the IDT.
1756 */
1757
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001758 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001759 apic_update_ppr(apic);
1760 apic_clear_irr(vector, apic);
1761 return vector;
1762}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001763
Gleb Natapov64eb0622012-08-08 15:24:36 +03001764void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1765 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001766{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001767 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001768
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001769 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001770 /* set SPIV separately to get count of SW disabled APICs right */
1771 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1772 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001773 /* call kvm_apic_set_id() to put apic into apic_map */
1774 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001775 kvm_apic_set_version(vcpu);
1776
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001777 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001778 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001779 update_divide_count(apic);
1780 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001781 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001782 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1783 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001784 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001785 if (kvm_x86_ops->hwapic_irr_update)
1786 kvm_x86_ops->hwapic_irr_update(vcpu,
1787 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001788 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1789 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1790 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001791 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001792 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001793}
Eddie Donga3d7f852007-09-03 16:15:12 +03001794
Avi Kivity2f52d582008-01-16 12:49:30 +02001795void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001796{
Eddie Donga3d7f852007-09-03 16:15:12 +03001797 struct hrtimer *timer;
1798
Gleb Natapovc48f1492012-08-05 15:58:33 +03001799 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001800 return;
1801
Gleb Natapov54e98182012-08-05 15:58:32 +03001802 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001803 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001804 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001805}
Avi Kivityb93463a2007-10-25 16:52:32 +02001806
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001807/*
1808 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1809 *
1810 * Detect whether guest triggered PV EOI since the
1811 * last entry. If yes, set EOI on guests's behalf.
1812 * Clear PV EOI in guest memory in any case.
1813 */
1814static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1815 struct kvm_lapic *apic)
1816{
1817 bool pending;
1818 int vector;
1819 /*
1820 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1821 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1822 *
1823 * KVM_APIC_PV_EOI_PENDING is unset:
1824 * -> host disabled PV EOI.
1825 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1826 * -> host enabled PV EOI, guest did not execute EOI yet.
1827 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1828 * -> host enabled PV EOI, guest executed EOI.
1829 */
1830 BUG_ON(!pv_eoi_enabled(vcpu));
1831 pending = pv_eoi_get_pending(vcpu);
1832 /*
1833 * Clear pending bit in any case: it will be set again on vmentry.
1834 * While this might not be ideal from performance point of view,
1835 * this makes sure pv eoi is only enabled when we know it's safe.
1836 */
1837 pv_eoi_clr_pending(vcpu);
1838 if (pending)
1839 return;
1840 vector = apic_set_eoi(apic);
1841 trace_kvm_pv_eoi(apic, vector);
1842}
1843
Avi Kivityb93463a2007-10-25 16:52:32 +02001844void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1845{
1846 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001847
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001848 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1849 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1850
Gleb Natapov41383772012-04-19 14:06:29 +03001851 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001852 return;
1853
Andy Honigfda4e2e82013-11-20 10:23:22 -08001854 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1855 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001856
1857 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1858}
1859
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001860/*
1861 * apic_sync_pv_eoi_to_guest - called before vmentry
1862 *
1863 * Detect whether it's safe to enable PV EOI and
1864 * if yes do so.
1865 */
1866static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1867 struct kvm_lapic *apic)
1868{
1869 if (!pv_eoi_enabled(vcpu) ||
1870 /* IRR set or many bits in ISR: could be nested. */
1871 apic->irr_pending ||
1872 /* Cache not set: could be safe but we don't bother. */
1873 apic->highest_isr_cache == -1 ||
1874 /* Need EOI to update ioapic. */
1875 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1876 /*
1877 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1878 * so we need not do anything here.
1879 */
1880 return;
1881 }
1882
1883 pv_eoi_set_pending(apic->vcpu);
1884}
1885
Avi Kivityb93463a2007-10-25 16:52:32 +02001886void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1887{
1888 u32 data, tpr;
1889 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001890 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001891
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001892 apic_sync_pv_eoi_to_guest(vcpu, apic);
1893
Gleb Natapov41383772012-04-19 14:06:29 +03001894 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001895 return;
1896
Gleb Natapovc48f1492012-08-05 15:58:33 +03001897 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001898 max_irr = apic_find_highest_irr(apic);
1899 if (max_irr < 0)
1900 max_irr = 0;
1901 max_isr = apic_find_highest_isr(apic);
1902 if (max_isr < 0)
1903 max_isr = 0;
1904 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1905
Andy Honigfda4e2e82013-11-20 10:23:22 -08001906 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1907 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001908}
1909
Andy Honigfda4e2e82013-11-20 10:23:22 -08001910int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001911{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001912 if (vapic_addr) {
1913 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1914 &vcpu->arch.apic->vapic_cache,
1915 vapic_addr, sizeof(u32)))
1916 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001917 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001918 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001919 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001920 }
1921
1922 vcpu->arch.apic->vapic_addr = vapic_addr;
1923 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001924}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001925
1926int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1927{
1928 struct kvm_lapic *apic = vcpu->arch.apic;
1929 u32 reg = (msr - APIC_BASE_MSR) << 4;
1930
1931 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1932 return 1;
1933
Nadav Amitc69d3d92014-11-26 17:56:25 +02001934 if (reg == APIC_ICR2)
1935 return 1;
1936
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001937 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001938 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001939 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1940 return apic_reg_write(apic, reg, (u32)data);
1941}
1942
1943int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1944{
1945 struct kvm_lapic *apic = vcpu->arch.apic;
1946 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1947
1948 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1949 return 1;
1950
Nadav Amitc69d3d92014-11-26 17:56:25 +02001951 if (reg == APIC_DFR || reg == APIC_ICR2) {
1952 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1953 reg);
1954 return 1;
1955 }
1956
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001957 if (apic_reg_read(apic, reg, 4, &low))
1958 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001959 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001960 apic_reg_read(apic, APIC_ICR2, 4, &high);
1961
1962 *data = (((u64)high) << 32) | low;
1963
1964 return 0;
1965}
Gleb Natapov10388a02010-01-17 15:51:23 +02001966
1967int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1968{
1969 struct kvm_lapic *apic = vcpu->arch.apic;
1970
Gleb Natapovc48f1492012-08-05 15:58:33 +03001971 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001972 return 1;
1973
1974 /* if this is ICR write vector before command */
1975 if (reg == APIC_ICR)
1976 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1977 return apic_reg_write(apic, reg, (u32)data);
1978}
1979
1980int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1981{
1982 struct kvm_lapic *apic = vcpu->arch.apic;
1983 u32 low, high = 0;
1984
Gleb Natapovc48f1492012-08-05 15:58:33 +03001985 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001986 return 1;
1987
1988 if (apic_reg_read(apic, reg, 4, &low))
1989 return 1;
1990 if (reg == APIC_ICR)
1991 apic_reg_read(apic, APIC_ICR2, 4, &high);
1992
1993 *data = (((u64)high) << 32) | low;
1994
1995 return 0;
1996}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001997
1998int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1999{
2000 u64 addr = data & ~KVM_MSR_ENABLED;
2001 if (!IS_ALIGNED(addr, 4))
2002 return 1;
2003
2004 vcpu->arch.pv_eoi.msr_val = data;
2005 if (!pv_eoi_enabled(vcpu))
2006 return 0;
2007 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002008 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002009}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002010
Jan Kiszka66450a22013-03-13 12:42:34 +01002011void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2012{
2013 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002014 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002015 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002016
Gleb Natapov299018f2013-06-03 11:30:02 +03002017 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002018 return;
2019
Gleb Natapov299018f2013-06-03 11:30:02 +03002020 pe = xchg(&apic->pending_events, 0);
2021
2022 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01002023 kvm_lapic_reset(vcpu);
2024 kvm_vcpu_reset(vcpu);
2025 if (kvm_vcpu_is_bsp(apic->vcpu))
2026 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2027 else
2028 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2029 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002030 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002031 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2032 /* evaluate pending_events before reading the vector */
2033 smp_rmb();
2034 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002035 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002036 vcpu->vcpu_id, sipi_vector);
2037 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2038 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2039 }
2040}
2041
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002042void kvm_lapic_init(void)
2043{
2044 /* do not patch jump label more than once per second */
2045 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002046 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002047}