blob: 9914ab235b7bac488838c06743d153ac88d7c650 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
Keith Packard1519b992011-08-06 10:35:34 -07001350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001362 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
Jesse Barnes291906f2011-02-02 12:28:03 -08001400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001401 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Daniel Vetter75c5da22012-09-10 21:58:29 +02001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
Keith Packardf0575e92011-07-25 22:12:43 -07001432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
Paulo Zanonie2debe92013-02-18 19:00:27 -03001448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
Imre Deake5cbfbf2014-01-09 17:08:16 +02001480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
Imre Deak404faab2014-01-09 17:08:15 +02001484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001485 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001524}
1525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001527{
Daniel Vetter426115c2013-07-11 22:13:42 +02001528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001534
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001535 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
1552 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001556 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001559 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
Jesse Barnesf6071162013-10-01 10:41:38 -07001703}
1704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707{
1708 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 switch (dport->port) {
1712 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715 break;
1716 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723 break;
1724 default:
1725 BUG();
1726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731}
1732
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001734 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001742{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001746
Chris Wilson48da64a2012-05-13 20:16:12 +01001747 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001748 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001749 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001754
Daniel Vetter46edb022013-06-05 13:34:12 +02001755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001757 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758
Daniel Vettercdbd2312013-06-05 13:34:03 +02001759 if (pll->active++) {
1760 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001761 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 return;
1763 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001764 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001765
Daniel Vetter46edb022013-06-05 13:34:12 +02001766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001767 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001768 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001769}
1770
Daniel Vettere2b78262013-06-07 23:10:03 +02001771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001772{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001776
Jesse Barnes92f25842011-01-04 15:09:34 -08001777 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001778 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001779 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780 return;
1781
Chris Wilson48da64a2012-05-13 20:16:12 +01001782 if (WARN_ON(pll->refcount == 0))
1783 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Chris Wilson48da64a2012-05-13 20:16:12 +01001789 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001790 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 return;
1792 }
1793
Daniel Vettere9d69442013-06-05 13:34:15 +02001794 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001796 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001806{
Daniel Vetter23670b322012-11-01 09:15:30 +01001807 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001810 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001811
1812 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001816 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
Daniel Vetter23670b322012-11-01 09:15:30 +01001823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001830 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Daniel Vetterab9412b2013-05-03 11:49:46 +02001832 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001834 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001852 else
1853 val |= TRANS_PROGRESSIVE;
1854
Jesse Barnes040484a2011-01-03 12:14:26 -08001855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001858}
1859
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001864
1865 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001877 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001882 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889}
1890
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
Jesse Barnes291906f2011-02-02 12:28:03 -08001901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
Daniel Vetterab9412b2013-05-03 11:49:46 +02001904 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 u32 val;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001927 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001930 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001952 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 int reg;
1954 u32 val;
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Paulo Zanoni681e5812012-12-06 11:12:38 -02001960 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001976 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001990 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001991 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001994 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995}
1996
1997/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001998 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002022 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002023 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002029 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
Keith Packardd74362c2011-07-28 14:47:14 -07002038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002044{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002050}
2051
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002071 if (intel_crtc->primary_enabled)
2072 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002073
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002074 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002075
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002081 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002086 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 int reg;
2099 u32 val;
2100
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002101 if (!intel_crtc->primary_enabled)
2102 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002103
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002104 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002111 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
Chris Wilson693db182013-03-05 14:52:39 +00002115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
Chris Wilson127bd2a2010-07-23 23:32:05 +01002132int
Chris Wilson48b956c2010-09-14 12:50:34 +01002133intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002135 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136{
Chris Wilsonce453d82011-02-21 14:43:56 +00002137 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138 u32 alignment;
2139 int ret;
2140
Chris Wilson05394f32010-11-08 19:18:58 +00002141 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
Chris Wilson693db182013-03-05 14:52:39 +00002161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
Chris Wilsonce453d82011-02-21 14:43:56 +00002169 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002171 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002172 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
Chris Wilson06d98132012-04-17 15:31:24 +01002179 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002180 if (ret)
2181 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002183 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184
Chris Wilsonce453d82011-02-21 14:43:56 +00002185 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002187
2188err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002189 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002190err_interruptible:
2191 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002192 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193}
2194
Chris Wilson1690e1e2011-12-14 13:57:08 +01002195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002199}
2200
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207{
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 tile_rows = *y / 8;
2212 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213
Chris Wilsonbc752862013-02-21 20:04:31 +00002214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226}
2227
Jesse Barnes46f297f2014-03-07 08:57:48 -08002228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
Jesse Barnes484b41d2014-03-07 08:57:55 -08002249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
Chris Wilsonff2652e2014-03-10 08:07:02 +00002257 if (plane_config->size == 0)
2258 return false;
2259
Jesse Barnes46f297f2014-03-07 08:57:48 -08002260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002263 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002267 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268 }
2269
Dave Airlie66e514c2014-04-03 07:51:54 +10002270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002274
2275 mutex_lock(&dev->struct_mutex);
2276
Dave Airlie66e514c2014-04-03 07:51:54 +10002277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002315 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 continue;
2323
Dave Airlie66e514c2014-04-03 07:51:54 +10002324 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002328 break;
2329 }
2330 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331}
2332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002342 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002343 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002344 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002346
Jesse Barnes81255562010-08-02 12:07:50 -07002347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002356 dspcntr |= DISPPLANE_8BPP;
2357 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
2381 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002382 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002383 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002384
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002385 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002386 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002396
Daniel Vettere506a0c2012-07-05 12:17:29 +02002397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002398
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002413 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002421
Jesse Barnes17638cd2011-06-24 12:19:23 -07002422 return 0;
2423}
2424
Matt Roper262ca2b2014-03-18 17:22:55 -07002425static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2426 struct drm_framebuffer *fb,
2427 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 struct intel_framebuffer *intel_fb;
2433 struct drm_i915_gem_object *obj;
2434 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002435 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002436 u32 dspcntr;
2437 u32 reg;
2438
Jesse Barnes17638cd2011-06-24 12:19:23 -07002439 intel_fb = to_intel_framebuffer(fb);
2440 obj = intel_fb->obj;
2441
2442 reg = DSPCNTR(plane);
2443 dspcntr = I915_READ(reg);
2444 /* Mask out pixel format bits in case we change it */
2445 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002446 switch (fb->pixel_format) {
2447 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002448 dspcntr |= DISPPLANE_8BPP;
2449 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002450 case DRM_FORMAT_RGB565:
2451 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002452 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002453 case DRM_FORMAT_XRGB8888:
2454 case DRM_FORMAT_ARGB8888:
2455 dspcntr |= DISPPLANE_BGRX888;
2456 break;
2457 case DRM_FORMAT_XBGR8888:
2458 case DRM_FORMAT_ABGR8888:
2459 dspcntr |= DISPPLANE_RGBX888;
2460 break;
2461 case DRM_FORMAT_XRGB2101010:
2462 case DRM_FORMAT_ARGB2101010:
2463 dspcntr |= DISPPLANE_BGRX101010;
2464 break;
2465 case DRM_FORMAT_XBGR2101010:
2466 case DRM_FORMAT_ABGR2101010:
2467 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002468 break;
2469 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002470 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002471 }
2472
2473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dspcntr |= DISPPLANE_TILED;
2475 else
2476 dspcntr &= ~DISPPLANE_TILED;
2477
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002478 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002479 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2480 else
2481 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002482
2483 I915_WRITE(reg, dspcntr);
2484
Daniel Vettere506a0c2012-07-05 12:17:29 +02002485 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002486 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002487 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2488 fb->bits_per_pixel / 8,
2489 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002491
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002496 I915_WRITE(DSPSURF(plane),
2497 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002499 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2500 } else {
2501 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2502 I915_WRITE(DSPLINOFF(plane), linear_offset);
2503 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 POSTING_READ(reg);
2505
2506 return 0;
2507}
2508
2509/* Assume fb object is pinned & idle & fenced and just update base pointers */
2510static int
2511intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2512 int x, int y, enum mode_set_atomic state)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002516
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002517 if (dev_priv->display.disable_fbc)
2518 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002519 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002520
Matt Roper262ca2b2014-03-18 17:22:55 -07002521 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002522}
2523
Ville Syrjälä96a02912013-02-18 19:08:49 +02002524void intel_display_handle_reset(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_crtc *crtc;
2528
2529 /*
2530 * Flips in the rings have been nuked by the reset,
2531 * so complete all pending flips so that user space
2532 * will get its events and not get stuck.
2533 *
2534 * Also update the base address of all primary
2535 * planes to the the last fb to make sure we're
2536 * showing the correct fb after a reset.
2537 *
2538 * Need to make two loops over the crtcs so that we
2539 * don't try to grab a crtc mutex before the
2540 * pending_flip_queue really got woken up.
2541 */
2542
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002543 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 enum plane plane = intel_crtc->plane;
2546
2547 intel_prepare_page_flip(dev, plane);
2548 intel_finish_page_flip_plane(dev, plane);
2549 }
2550
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002551 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2553
2554 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002555 /*
2556 * FIXME: Once we have proper support for primary planes (and
2557 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002558 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002559 */
Matt Roperf4510a22014-04-01 15:22:40 -07002560 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002561 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002562 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002563 crtc->x,
2564 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002565 mutex_unlock(&crtc->mutex);
2566 }
2567}
2568
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002569static int
Chris Wilson14667a42012-04-03 17:58:35 +01002570intel_finish_fb(struct drm_framebuffer *old_fb)
2571{
2572 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2573 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2574 bool was_interruptible = dev_priv->mm.interruptible;
2575 int ret;
2576
Chris Wilson14667a42012-04-03 17:58:35 +01002577 /* Big Hammer, we also need to ensure that any pending
2578 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2579 * current scanout is retired before unpinning the old
2580 * framebuffer.
2581 *
2582 * This should only fail upon a hung GPU, in which case we
2583 * can safely continue.
2584 */
2585 dev_priv->mm.interruptible = false;
2586 ret = i915_gem_object_finish_gpu(obj);
2587 dev_priv->mm.interruptible = was_interruptible;
2588
2589 return ret;
2590}
2591
Chris Wilson7d5e3792014-03-04 13:15:08 +00002592static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 unsigned long flags;
2598 bool pending;
2599
2600 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2601 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2602 return false;
2603
2604 spin_lock_irqsave(&dev->event_lock, flags);
2605 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2606 spin_unlock_irqrestore(&dev->event_lock, flags);
2607
2608 return pending;
2609}
2610
Chris Wilson14667a42012-04-03 17:58:35 +01002611static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002612intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002613 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002614{
2615 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002616 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002618 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002619 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Chris Wilson7d5e3792014-03-04 13:15:08 +00002621 if (intel_crtc_has_pending_flip(crtc)) {
2622 DRM_ERROR("pipe is still busy with an old pageflip\n");
2623 return -EBUSY;
2624 }
2625
Jesse Barnes79e53942008-11-07 14:24:08 -08002626 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002627 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002628 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002629 return 0;
2630 }
2631
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002632 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002633 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2634 plane_name(intel_crtc->plane),
2635 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002636 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637 }
2638
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002639 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002640 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002641 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002642 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002643 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002644 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002645 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002646 return ret;
2647 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002648
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002649 /*
2650 * Update pipe size and adjust fitter if needed: the reason for this is
2651 * that in compute_mode_changes we check the native mode (not the pfit
2652 * mode) to see if we can flip rather than do a full mode set. In the
2653 * fastboot case, we'll flip, but if we don't update the pipesrc and
2654 * pfit state, we'll end up with a big fb scanned out into the wrong
2655 * sized surface.
2656 *
2657 * To fix this properly, we need to hoist the checks up into
2658 * compute_mode_changes (or above), check the actual pfit state and
2659 * whether the platform allows pfit disable with pipe active, and only
2660 * then update the pipesrc and pfit state, even on the flip path.
2661 */
Jani Nikulad330a952014-01-21 11:24:25 +02002662 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002663 const struct drm_display_mode *adjusted_mode =
2664 &intel_crtc->config.adjusted_mode;
2665
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002666 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002667 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2668 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002669 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002670 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2671 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2672 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2673 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2674 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2675 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002676 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2677 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002678 }
2679
Matt Roper262ca2b2014-03-18 17:22:55 -07002680 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002681 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002682 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002683 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002684 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002685 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002686 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002687 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002688
Matt Roperf4510a22014-04-01 15:22:40 -07002689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002691 crtc->x = x;
2692 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002693
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002694 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002697 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002699 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002700 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002701
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002702 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002703 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002704 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002705 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002706
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002707 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002708}
2709
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002721 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002749}
2750
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002752{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002755}
2756
Daniel Vetter01a415f2012-10-27 15:58:40 +02002757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
Daniel Vetter1e833f42013-02-19 22:31:57 +01002766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002791
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002792 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002793 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002794
Adam Jacksone1a44742010-06-25 15:32:14 -04002795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002803 udelay(150);
2804
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002821 udelay(150);
2822
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002823 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002827
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002829 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 break;
2837 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002839 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841
2842 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 I915_WRITE(reg, temp);
2854
2855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 udelay(150);
2857
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002859 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002869 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871
2872 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002873
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002874}
2875
Akshay Joshi0206e352011-08-16 15:34:10 -04002876static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002890 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 udelay(150);
2902
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914
Daniel Vetterd74cf322012-10-26 10:58:13 +02002915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 udelay(150);
2931
Akshay Joshi0206e352011-08-16 15:34:10 -04002932 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002940 udelay(500);
2941
Sean Paulfa37d392012-03-02 12:53:39 -05002942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952 }
Sean Paulfa37d392012-03-02 12:53:39 -05002953 if (retry < 5)
2954 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002955 }
2956 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958
2959 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 udelay(150);
2984
Akshay Joshi0206e352011-08-16 15:34:10 -04002985 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 udelay(500);
2994
Sean Paulfa37d392012-03-02 12:53:39 -05002995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 }
Sean Paulfa37d392012-03-02 12:53:39 -05003006 if (retry < 5)
3007 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 }
3009 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
Jesse Barnes357555c2011-04-28 15:09:55 -07003015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003022 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
Daniel Vetter01a415f2012-10-27 15:58:40 +02003035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
Jesse Barnes139ccd32013-08-19 11:04:55 -07003038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
3053
3054 /* enable CPU FDI TX and PCH FDI RX */
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3064
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3067
3068 reg = FDI_RX_CTL(pipe);
3069 temp = I915_READ(reg);
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3073
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
3076
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
3095
3096 /* Train 2 */
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003110 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003111
Jesse Barnes139ccd32013-08-19 11:04:55 -07003112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003116
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003125 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003128 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003129
Jesse Barnes139ccd32013-08-19 11:04:55 -07003130train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
Daniel Vetter88cefb62012-08-12 19:27:14 +02003134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003135{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003136 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003138 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003140
Jesse Barnesc64e3112010-09-10 11:27:03 -07003141
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003158 udelay(200);
3159
Paulo Zanoni20749732012-11-23 15:30:38 -02003160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003165
Paulo Zanoni20749732012-11-23 15:30:38 -02003166 POSTING_READ(reg);
3167 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003168 }
3169}
3170
Daniel Vetter88cefb62012-08-12 19:27:14 +02003171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003224 if (HAS_PCH_IBX(dev)) {
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003226 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003227
3228 /* still set train pattern 1 */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 I915_WRITE(reg, temp);
3234
3235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 if (HAS_PCH_CPT(dev)) {
3238 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
3243 }
3244 /* BPC in FDI rx is consistent with that in PIPECONF */
3245 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003246 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(100);
3251}
3252
Chris Wilson5dce5b932014-01-20 10:17:36 +00003253bool intel_has_pending_fb_unpin(struct drm_device *dev)
3254{
3255 struct intel_crtc *crtc;
3256
3257 /* Note that we don't need to be called with mode_config.lock here
3258 * as our list of CRTC objects is static for the lifetime of the
3259 * device and so cannot disappear as we iterate. Similarly, we can
3260 * happily treat the predicates as racy, atomic checks as userspace
3261 * cannot claim and pin a new fb without at least acquring the
3262 * struct_mutex and so serialising with us.
3263 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003264 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003265 if (atomic_read(&crtc->unpin_work_count) == 0)
3266 continue;
3267
3268 if (crtc->unpin_work)
3269 intel_wait_for_vblank(dev, crtc->pipe);
3270
3271 return true;
3272 }
3273
3274 return false;
3275}
3276
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003277static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3278{
Chris Wilson0f911282012-04-17 10:05:38 +01003279 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003281
Matt Roperf4510a22014-04-01 15:22:40 -07003282 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003283 return;
3284
Daniel Vetter2c10d572012-12-20 21:24:07 +01003285 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3286
Chris Wilson5bb61642012-09-27 21:25:58 +01003287 wait_event(dev_priv->pending_flip_queue,
3288 !intel_crtc_has_pending_flip(crtc));
3289
Chris Wilson0f911282012-04-17 10:05:38 +01003290 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003291 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003292 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003293}
3294
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
Daniel Vetter09153002012-12-12 14:06:44 +01003304 mutex_lock(&dev_priv->dpio_lock);
3305
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003318 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003333 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003349 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364
3365 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370
3371 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003380
3381 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003382}
3383
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
Jesse Barnesf67a5592011-01-05 10:31:48 -08003450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003459{
3460 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterab9412b2013-05-03 11:49:46 +02003466 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003467
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
Daniel Vettercd986ab2012-10-26 10:58:12 +02003471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003476 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003477 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003481 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003483
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488 temp |= sel;
3489 else
3490 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003492 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003493
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003506
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003507 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003521 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 break;
3532 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 break;
3535 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 break;
3538 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003539 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003540 }
3541
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 }
3544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003545 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003546}
3547
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003554
Daniel Vetterab9412b2013-05-03 11:49:46 +02003555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003556
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003557 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003558
Paulo Zanoni0540e482012-10-31 18:12:40 -02003559 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003561
Paulo Zanoni937bb612012-10-31 18:12:47 -02003562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003563}
3564
Daniel Vettere2b78262013-06-07 23:10:03 +02003565static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003566{
Daniel Vettere2b78262013-06-07 23:10:03 +02003567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003573 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574 return;
3575 }
3576
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
Daniel Vettera43f6e02013-06-07 23:10:32 +02003582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003583}
3584
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586{
Daniel Vettere2b78262013-06-07 23:10:03 +02003587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003590
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003591 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003594 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003595 }
3596
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003599 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003600 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003601
Daniel Vetter46edb022013-06-05 13:34:12 +02003602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003604
3605 goto found;
3606 }
3607
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3609 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003610
3611 /* Only want to check enabled timings first */
3612 if (pll->refcount == 0)
3613 continue;
3614
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003615 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3616 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003617 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003618 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003619 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620
3621 goto found;
3622 }
3623 }
3624
3625 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3627 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003629 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3630 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003631 goto found;
3632 }
3633 }
3634
3635 return NULL;
3636
3637found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003638 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003639 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3640 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003641
Daniel Vettercdbd2312013-06-05 13:34:03 +02003642 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003643 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3644 sizeof(pll->hw_state));
3645
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003647 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003648 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003650 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003651 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003652 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003653
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 return pll;
3655}
3656
Daniel Vettera1520312013-05-03 11:49:50 +02003657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003660 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003661 u32 temp;
3662
3663 temp = I915_READ(dslreg);
3664 udelay(500);
3665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003666 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003668 }
3669}
3670
Jesse Barnesb074cec2013-04-25 12:55:02 -07003671static void ironlake_pfit_enable(struct intel_crtc *crtc)
3672{
3673 struct drm_device *dev = crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 int pipe = crtc->pipe;
3676
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003677 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003678 /* Force use of hard-coded filter coefficients
3679 * as some pre-programmed values are broken,
3680 * e.g. x201.
3681 */
3682 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3683 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3684 PF_PIPE_SEL_IVB(pipe));
3685 else
3686 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3687 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3688 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003689 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003690}
3691
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692static void intel_enable_planes(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003696 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003697 struct intel_plane *intel_plane;
3698
Matt Roperaf2b6532014-04-01 15:22:32 -07003699 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3700 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003701 if (intel_plane->pipe == pipe)
3702 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003703 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003704}
3705
3706static void intel_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003710 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003711 struct intel_plane *intel_plane;
3712
Matt Roperaf2b6532014-04-01 15:22:32 -07003713 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3714 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003715 if (intel_plane->pipe == pipe)
3716 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003717 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003718}
3719
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003720void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003721{
3722 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3723
3724 if (!crtc->config.ips_enabled)
3725 return;
3726
3727 /* We can only enable IPS after we enable a plane and wait for a vblank.
3728 * We guarantee that the plane is enabled by calling intel_enable_ips
3729 * only after intel_enable_plane. And intel_enable_plane already waits
3730 * for a vblank, so all we need to do here is to enable the IPS bit. */
3731 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003732 if (IS_BROADWELL(crtc->base.dev)) {
3733 mutex_lock(&dev_priv->rps.hw_lock);
3734 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3735 mutex_unlock(&dev_priv->rps.hw_lock);
3736 /* Quoting Art Runyan: "its not safe to expect any particular
3737 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003738 * mailbox." Moreover, the mailbox may return a bogus state,
3739 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003740 */
3741 } else {
3742 I915_WRITE(IPS_CTL, IPS_ENABLE);
3743 /* The bit only becomes 1 in the next vblank, so this wait here
3744 * is essentially intel_wait_for_vblank. If we don't have this
3745 * and don't wait for vblanks until the end of crtc_enable, then
3746 * the HW state readout code will complain that the expected
3747 * IPS_CTL value is not the one we read. */
3748 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3749 DRM_ERROR("Timed out waiting for IPS enable\n");
3750 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003751}
3752
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003753void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003754{
3755 struct drm_device *dev = crtc->base.dev;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757
3758 if (!crtc->config.ips_enabled)
3759 return;
3760
3761 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003762 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003763 mutex_lock(&dev_priv->rps.hw_lock);
3764 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3765 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003766 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3767 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3768 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003769 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003770 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003771 POSTING_READ(IPS_CTL);
3772 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003773
3774 /* We need to wait for a vblank before we can disable the plane. */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776}
3777
3778/** Loads the palette/gamma unit for the CRTC with the prepared values */
3779static void intel_crtc_load_lut(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 enum pipe pipe = intel_crtc->pipe;
3785 int palreg = PALETTE(pipe);
3786 int i;
3787 bool reenable_ips = false;
3788
3789 /* The clocks have to be on to load the palette. */
3790 if (!crtc->enabled || !intel_crtc->active)
3791 return;
3792
3793 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3794 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3795 assert_dsi_pll_enabled(dev_priv);
3796 else
3797 assert_pll_enabled(dev_priv, pipe);
3798 }
3799
3800 /* use legacy palette for Ironlake */
3801 if (HAS_PCH_SPLIT(dev))
3802 palreg = LGC_PALETTE(pipe);
3803
3804 /* Workaround : Do not read or write the pipe palette/gamma data while
3805 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3806 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003807 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3809 GAMMA_MODE_MODE_SPLIT)) {
3810 hsw_disable_ips(intel_crtc);
3811 reenable_ips = true;
3812 }
3813
3814 for (i = 0; i < 256; i++) {
3815 I915_WRITE(palreg + 4 * i,
3816 (intel_crtc->lut_r[i] << 16) |
3817 (intel_crtc->lut_g[i] << 8) |
3818 intel_crtc->lut_b[i]);
3819 }
3820
3821 if (reenable_ips)
3822 hsw_enable_ips(intel_crtc);
3823}
3824
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003825static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3826{
3827 if (!enable && intel_crtc->overlay) {
3828 struct drm_device *dev = intel_crtc->base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
3831 mutex_lock(&dev->struct_mutex);
3832 dev_priv->mm.interruptible = false;
3833 (void) intel_overlay_switch_off(intel_crtc->overlay);
3834 dev_priv->mm.interruptible = true;
3835 mutex_unlock(&dev->struct_mutex);
3836 }
3837
3838 /* Let userspace switch the overlay on again. In most cases userspace
3839 * has to recompute where to put it anyway.
3840 */
3841}
3842
3843/**
3844 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3845 * cursor plane briefly if not already running after enabling the display
3846 * plane.
3847 * This workaround avoids occasional blank screens when self refresh is
3848 * enabled.
3849 */
3850static void
3851g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3852{
3853 u32 cntl = I915_READ(CURCNTR(pipe));
3854
3855 if ((cntl & CURSOR_MODE) == 0) {
3856 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3857
3858 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3859 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3860 intel_wait_for_vblank(dev_priv->dev, pipe);
3861 I915_WRITE(CURCNTR(pipe), cntl);
3862 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3864 }
3865}
3866
3867static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003868{
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
3874
3875 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3876 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003877 /* The fixup needs to happen before cursor is enabled */
3878 if (IS_G4X(dev))
3879 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003880 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003881 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003882
3883 hsw_enable_ips(intel_crtc);
3884
3885 mutex_lock(&dev->struct_mutex);
3886 intel_update_fbc(dev);
3887 mutex_unlock(&dev->struct_mutex);
3888}
3889
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003890static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 int plane = intel_crtc->plane;
3897
3898 intel_crtc_wait_for_pending_flips(crtc);
3899 drm_vblank_off(dev, pipe);
3900
3901 if (dev_priv->fbc.plane == plane)
3902 intel_disable_fbc(dev);
3903
3904 hsw_disable_ips(intel_crtc);
3905
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003906 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003907 intel_crtc_update_cursor(crtc, false);
3908 intel_disable_planes(crtc);
3909 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3910}
3911
Jesse Barnesf67a5592011-01-05 10:31:48 -08003912static void ironlake_crtc_enable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003917 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003918 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003919
Daniel Vetter08a48462012-07-02 11:43:47 +02003920 WARN_ON(!crtc->enabled);
3921
Jesse Barnesf67a5592011-01-05 10:31:48 -08003922 if (intel_crtc->active)
3923 return;
3924
3925 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003926
3927 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3928 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3929
Daniel Vetterf6736a12013-06-05 13:34:30 +02003930 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003931 if (encoder->pre_enable)
3932 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003934 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003935 /* Note: FDI PLL enabling _must_ be done before we enable the
3936 * cpu pipes, hence this is separate from all the other fdi/pch
3937 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003938 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003939 } else {
3940 assert_fdi_tx_disabled(dev_priv, pipe);
3941 assert_fdi_rx_disabled(dev_priv, pipe);
3942 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003943
Jesse Barnesb074cec2013-04-25 12:55:02 -07003944 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003945
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003946 /*
3947 * On ILK+ LUT must be loaded before the pipe is running but with
3948 * clocks enabled
3949 */
3950 intel_crtc_load_lut(crtc);
3951
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003952 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003953 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003954
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003955 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003957
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003960
3961 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003962 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003963
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003964 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003965
Daniel Vetter6ce94102012-10-04 19:20:03 +02003966 /*
3967 * There seems to be a race in PCH platform hw (at least on some
3968 * outputs) where an enabled pipe still completes any pageflip right
3969 * away (as if the pipe is off) instead of waiting for vblank. As soon
3970 * as the first vblank happend, everything works as expected. Hence just
3971 * wait for one vblank before returning to avoid strange things
3972 * happening.
3973 */
3974 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003975}
3976
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003977/* IPS only exists on ULT machines and is tied to pipe A. */
3978static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3979{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003980 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003981}
3982
Paulo Zanonie4916942013-09-20 16:21:19 -03003983/*
3984 * This implements the workaround described in the "notes" section of the mode
3985 * set sequence documentation. When going from no pipes or single pipe to
3986 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3987 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3988 */
3989static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3993
3994 /* We want to get the other_active_crtc only if there's only 1 other
3995 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003996 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03003997 if (!crtc_it->active || crtc_it == crtc)
3998 continue;
3999
4000 if (other_active_crtc)
4001 return;
4002
4003 other_active_crtc = crtc_it;
4004 }
4005 if (!other_active_crtc)
4006 return;
4007
4008 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4009 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4010}
4011
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004012static void haswell_crtc_enable(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct intel_encoder *encoder;
4018 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004019
4020 WARN_ON(!crtc->enabled);
4021
4022 if (intel_crtc->active)
4023 return;
4024
4025 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004026
4027 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4028 if (intel_crtc->config.has_pch_encoder)
4029 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4030
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004031 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004032 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
4034 for_each_encoder_on_crtc(dev, crtc, encoder)
4035 if (encoder->pre_enable)
4036 encoder->pre_enable(encoder);
4037
Paulo Zanoni1f544382012-10-24 11:32:00 -02004038 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004039
Jesse Barnesb074cec2013-04-25 12:55:02 -07004040 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004041
4042 /*
4043 * On ILK+ LUT must be loaded before the pipe is running but with
4044 * clocks enabled
4045 */
4046 intel_crtc_load_lut(crtc);
4047
Paulo Zanoni1f544382012-10-24 11:32:00 -02004048 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004049 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004051 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004052 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004053
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004054 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004055 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004056
Jani Nikula8807e552013-08-30 19:40:32 +03004057 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004059 intel_opregion_notify_encoder(encoder, true);
4060 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004061
Paulo Zanonie4916942013-09-20 16:21:19 -03004062 /* If we change the relative order between pipe/planes enabling, we need
4063 * to change the workaround. */
4064 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004065 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004066}
4067
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004068static void ironlake_pfit_disable(struct intel_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 int pipe = crtc->pipe;
4073
4074 /* To avoid upsetting the power well on haswell only disable the pfit if
4075 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004076 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004077 I915_WRITE(PF_CTL(pipe), 0);
4078 I915_WRITE(PF_WIN_POS(pipe), 0);
4079 I915_WRITE(PF_WIN_SZ(pipe), 0);
4080 }
4081}
4082
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083static void ironlake_crtc_disable(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004088 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004089 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004091
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004092 if (!intel_crtc->active)
4093 return;
4094
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004095 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096
Daniel Vetterea9d7582012-07-10 10:42:52 +02004097 for_each_encoder_on_crtc(dev, crtc, encoder)
4098 encoder->disable(encoder);
4099
Daniel Vetterd925c592013-06-05 13:34:04 +02004100 if (intel_crtc->config.has_pch_encoder)
4101 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4102
Jesse Barnesb24e7172011-01-04 15:09:30 -08004103 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004105 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004106
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->post_disable)
4109 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004110
Daniel Vetterd925c592013-06-05 13:34:04 +02004111 if (intel_crtc->config.has_pch_encoder) {
4112 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004113
Daniel Vetterd925c592013-06-05 13:34:04 +02004114 ironlake_disable_pch_transcoder(dev_priv, pipe);
4115 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004116
Daniel Vetterd925c592013-06-05 13:34:04 +02004117 if (HAS_PCH_CPT(dev)) {
4118 /* disable TRANS_DP_CTL */
4119 reg = TRANS_DP_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4122 TRANS_DP_PORT_SEL_MASK);
4123 temp |= TRANS_DP_PORT_SEL_NONE;
4124 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004125
Daniel Vetterd925c592013-06-05 13:34:04 +02004126 /* disable DPLL_SEL */
4127 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004129 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004130 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004131
4132 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004133 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004134
4135 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136 }
4137
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004138 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004139 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004140
4141 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004142 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004143 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004144}
4145
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004146static void haswell_crtc_disable(struct drm_crtc *crtc)
4147{
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 struct intel_encoder *encoder;
4152 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004153 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004154
4155 if (!intel_crtc->active)
4156 return;
4157
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004158 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004159
Jani Nikula8807e552013-08-30 19:40:32 +03004160 for_each_encoder_on_crtc(dev, crtc, encoder) {
4161 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004163 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004164
Paulo Zanoni86642812013-04-12 17:57:57 -03004165 if (intel_crtc->config.has_pch_encoder)
4166 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167 intel_disable_pipe(dev_priv, pipe);
4168
Paulo Zanoniad80a812012-10-24 16:06:19 -02004169 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004171 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004172
Paulo Zanoni1f544382012-10-24 11:32:00 -02004173 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004174
4175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 if (encoder->post_disable)
4177 encoder->post_disable(encoder);
4178
Daniel Vetter88adfff2013-03-28 10:42:01 +01004179 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004180 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004181 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004182 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004183 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184
4185 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004186 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004187
4188 mutex_lock(&dev->struct_mutex);
4189 intel_update_fbc(dev);
4190 mutex_unlock(&dev->struct_mutex);
4191}
4192
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004193static void ironlake_crtc_off(struct drm_crtc *crtc)
4194{
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004196 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197}
4198
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004199static void haswell_crtc_off(struct drm_crtc *crtc)
4200{
4201 intel_ddi_put_crtc_pll(crtc);
4202}
4203
Jesse Barnes2dd24552013-04-25 12:55:01 -07004204static void i9xx_pfit_enable(struct intel_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->base.dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc_config *pipe_config = &crtc->config;
4209
Daniel Vetter328d8e82013-05-08 10:36:31 +02004210 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 return;
4212
Daniel Vetterc0b03412013-05-28 12:05:54 +02004213 /*
4214 * The panel fitter should only be adjusted whilst the pipe is disabled,
4215 * according to register description and PRM.
4216 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004217 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4218 assert_pipe_disabled(dev_priv, crtc->pipe);
4219
Jesse Barnesb074cec2013-04-25 12:55:02 -07004220 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4221 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004222
4223 /* Border color in case we don't scale up to the full screen. Black by
4224 * default, change to something else for debugging. */
4225 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004226}
4227
Imre Deak77d22dc2014-03-05 16:20:52 +02004228#define for_each_power_domain(domain, mask) \
4229 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4230 if ((1 << (domain)) & (mask))
4231
Imre Deak319be8a2014-03-04 19:22:57 +02004232enum intel_display_power_domain
4233intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004234{
Imre Deak319be8a2014-03-04 19:22:57 +02004235 struct drm_device *dev = intel_encoder->base.dev;
4236 struct intel_digital_port *intel_dig_port;
4237
4238 switch (intel_encoder->type) {
4239 case INTEL_OUTPUT_UNKNOWN:
4240 /* Only DDI platforms should ever use this output type */
4241 WARN_ON_ONCE(!HAS_DDI(dev));
4242 case INTEL_OUTPUT_DISPLAYPORT:
4243 case INTEL_OUTPUT_HDMI:
4244 case INTEL_OUTPUT_EDP:
4245 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4246 switch (intel_dig_port->port) {
4247 case PORT_A:
4248 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4249 case PORT_B:
4250 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4251 case PORT_C:
4252 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4253 case PORT_D:
4254 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4255 default:
4256 WARN_ON_ONCE(1);
4257 return POWER_DOMAIN_PORT_OTHER;
4258 }
4259 case INTEL_OUTPUT_ANALOG:
4260 return POWER_DOMAIN_PORT_CRT;
4261 case INTEL_OUTPUT_DSI:
4262 return POWER_DOMAIN_PORT_DSI;
4263 default:
4264 return POWER_DOMAIN_PORT_OTHER;
4265 }
4266}
4267
4268static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4269{
4270 struct drm_device *dev = crtc->dev;
4271 struct intel_encoder *intel_encoder;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 enum pipe pipe = intel_crtc->pipe;
4274 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004275 unsigned long mask;
4276 enum transcoder transcoder;
4277
4278 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4279
4280 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4281 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4282 if (pfit_enabled)
4283 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4284
Imre Deak319be8a2014-03-04 19:22:57 +02004285 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4286 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4287
Imre Deak77d22dc2014-03-05 16:20:52 +02004288 return mask;
4289}
4290
4291void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4292 bool enable)
4293{
4294 if (dev_priv->power_domains.init_power_on == enable)
4295 return;
4296
4297 if (enable)
4298 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4299 else
4300 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4301
4302 dev_priv->power_domains.init_power_on = enable;
4303}
4304
4305static void modeset_update_crtc_power_domains(struct drm_device *dev)
4306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4309 struct intel_crtc *crtc;
4310
4311 /*
4312 * First get all needed power domains, then put all unneeded, to avoid
4313 * any unnecessary toggling of the power wells.
4314 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004315 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004316 enum intel_display_power_domain domain;
4317
4318 if (!crtc->base.enabled)
4319 continue;
4320
Imre Deak319be8a2014-03-04 19:22:57 +02004321 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004322
4323 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4324 intel_display_power_get(dev_priv, domain);
4325 }
4326
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004327 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004328 enum intel_display_power_domain domain;
4329
4330 for_each_power_domain(domain, crtc->enabled_power_domains)
4331 intel_display_power_put(dev_priv, domain);
4332
4333 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4334 }
4335
4336 intel_display_set_init_power(dev_priv, false);
4337}
4338
Jesse Barnes586f49d2013-11-04 16:06:59 -08004339int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004341 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 /* Obtain SKU information */
4344 mutex_lock(&dev_priv->dpio_lock);
4345 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4346 CCK_FUSE_HPLL_FREQ_MASK;
4347 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004348
Jesse Barnes586f49d2013-11-04 16:06:59 -08004349 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004350}
4351
4352/* Adjust CDclk dividers to allow high res or save power if possible */
4353static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4354{
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 u32 val, cmd;
4357
Imre Deakd60c4472014-03-27 17:45:10 +02004358 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4359 dev_priv->vlv_cdclk_freq = cdclk;
4360
Jesse Barnes30a970c2013-11-04 13:48:12 -08004361 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4362 cmd = 2;
4363 else if (cdclk == 266)
4364 cmd = 1;
4365 else
4366 cmd = 0;
4367
4368 mutex_lock(&dev_priv->rps.hw_lock);
4369 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4370 val &= ~DSPFREQGUAR_MASK;
4371 val |= (cmd << DSPFREQGUAR_SHIFT);
4372 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4373 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4374 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4375 50)) {
4376 DRM_ERROR("timed out waiting for CDclk change\n");
4377 }
4378 mutex_unlock(&dev_priv->rps.hw_lock);
4379
4380 if (cdclk == 400) {
4381 u32 divider, vco;
4382
4383 vco = valleyview_get_vco(dev_priv);
4384 divider = ((vco << 1) / cdclk) - 1;
4385
4386 mutex_lock(&dev_priv->dpio_lock);
4387 /* adjust cdclk divider */
4388 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4389 val &= ~0xf;
4390 val |= divider;
4391 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4392 mutex_unlock(&dev_priv->dpio_lock);
4393 }
4394
4395 mutex_lock(&dev_priv->dpio_lock);
4396 /* adjust self-refresh exit latency value */
4397 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4398 val &= ~0x7f;
4399
4400 /*
4401 * For high bandwidth configs, we set a higher latency in the bunit
4402 * so that the core display fetch happens in time to avoid underruns.
4403 */
4404 if (cdclk == 400)
4405 val |= 4500 / 250; /* 4.5 usec */
4406 else
4407 val |= 3000 / 250; /* 3.0 usec */
4408 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4409 mutex_unlock(&dev_priv->dpio_lock);
4410
4411 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4412 intel_i2c_reset(dev);
4413}
4414
Imre Deakd60c4472014-03-27 17:45:10 +02004415int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004416{
4417 int cur_cdclk, vco;
4418 int divider;
4419
4420 vco = valleyview_get_vco(dev_priv);
4421
4422 mutex_lock(&dev_priv->dpio_lock);
4423 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4424 mutex_unlock(&dev_priv->dpio_lock);
4425
4426 divider &= 0xf;
4427
4428 cur_cdclk = (vco << 1) / (divider + 1);
4429
4430 return cur_cdclk;
4431}
4432
4433static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4434 int max_pixclk)
4435{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004436 /*
4437 * Really only a few cases to deal with, as only 4 CDclks are supported:
4438 * 200MHz
4439 * 267MHz
4440 * 320MHz
4441 * 400MHz
4442 * So we check to see whether we're above 90% of the lower bin and
4443 * adjust if needed.
4444 */
4445 if (max_pixclk > 288000) {
4446 return 400;
4447 } else if (max_pixclk > 240000) {
4448 return 320;
4449 } else
4450 return 266;
4451 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4452}
4453
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004454/* compute the max pixel clock for new configuration */
4455static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004456{
4457 struct drm_device *dev = dev_priv->dev;
4458 struct intel_crtc *intel_crtc;
4459 int max_pixclk = 0;
4460
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004461 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004462 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004463 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004464 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004465 }
4466
4467 return max_pixclk;
4468}
4469
4470static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004471 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472{
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004475 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004476
Imre Deakd60c4472014-03-27 17:45:10 +02004477 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4478 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004479 return;
4480
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004481 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004482 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004483 if (intel_crtc->base.enabled)
4484 *prepare_pipes |= (1 << intel_crtc->pipe);
4485}
4486
4487static void valleyview_modeset_global_resources(struct drm_device *dev)
4488{
4489 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004490 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004491 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4492
Imre Deakd60c4472014-03-27 17:45:10 +02004493 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004494 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004495 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004496}
4497
Jesse Barnes89b667f2013-04-18 14:51:36 -07004498static void valleyview_crtc_enable(struct drm_crtc *crtc)
4499{
4500 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4502 struct intel_encoder *encoder;
4503 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004504 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004505
4506 WARN_ON(!crtc->enabled);
4507
4508 if (intel_crtc->active)
4509 return;
4510
4511 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004512
Jesse Barnes89b667f2013-04-18 14:51:36 -07004513 for_each_encoder_on_crtc(dev, crtc, encoder)
4514 if (encoder->pre_pll_enable)
4515 encoder->pre_pll_enable(encoder);
4516
Jani Nikula23538ef2013-08-27 15:12:22 +03004517 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4518
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004519 if (!is_dsi) {
4520 if (IS_CHERRYVIEW(dev))
4521 chv_enable_pll(intel_crtc);
4522 else
4523 vlv_enable_pll(intel_crtc);
4524 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004525
4526 for_each_encoder_on_crtc(dev, crtc, encoder)
4527 if (encoder->pre_enable)
4528 encoder->pre_enable(encoder);
4529
Jesse Barnes2dd24552013-04-25 12:55:01 -07004530 i9xx_pfit_enable(intel_crtc);
4531
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004532 intel_crtc_load_lut(crtc);
4533
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004534 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004535 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004536 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004537
Jani Nikula50049452013-07-30 12:20:32 +03004538 for_each_encoder_on_crtc(dev, crtc, encoder)
4539 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004540
4541 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004542}
4543
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004544static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004545{
4546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004548 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004550
Daniel Vetter08a48462012-07-02 11:43:47 +02004551 WARN_ON(!crtc->enabled);
4552
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004553 if (intel_crtc->active)
4554 return;
4555
4556 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004557
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004558 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004559 if (encoder->pre_enable)
4560 encoder->pre_enable(encoder);
4561
Daniel Vetterf6736a12013-06-05 13:34:30 +02004562 i9xx_enable_pll(intel_crtc);
4563
Jesse Barnes2dd24552013-04-25 12:55:01 -07004564 i9xx_pfit_enable(intel_crtc);
4565
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004566 intel_crtc_load_lut(crtc);
4567
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004568 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004569 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004570 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004571
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004572 for_each_encoder_on_crtc(dev, crtc, encoder)
4573 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004574
4575 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004576}
4577
Daniel Vetter87476d62013-04-11 16:29:06 +02004578static void i9xx_pfit_disable(struct intel_crtc *crtc)
4579{
4580 struct drm_device *dev = crtc->base.dev;
4581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004582
4583 if (!crtc->config.gmch_pfit.control)
4584 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004585
4586 assert_pipe_disabled(dev_priv, crtc->pipe);
4587
Daniel Vetter328d8e82013-05-08 10:36:31 +02004588 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4589 I915_READ(PFIT_CONTROL));
4590 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004591}
4592
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004593static void i9xx_crtc_disable(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004598 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004599 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004600
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004601 if (!intel_crtc->active)
4602 return;
4603
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004604 intel_crtc_disable_planes(crtc);
4605
Daniel Vetterea9d7582012-07-10 10:42:52 +02004606 for_each_encoder_on_crtc(dev, crtc, encoder)
4607 encoder->disable(encoder);
4608
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004609 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004610 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004611
Daniel Vetter87476d62013-04-11 16:29:06 +02004612 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004613
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614 for_each_encoder_on_crtc(dev, crtc, encoder)
4615 if (encoder->post_disable)
4616 encoder->post_disable(encoder);
4617
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004618 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4619 if (IS_CHERRYVIEW(dev))
4620 chv_disable_pll(dev_priv, pipe);
4621 else if (IS_VALLEYVIEW(dev))
4622 vlv_disable_pll(dev_priv, pipe);
4623 else
4624 i9xx_disable_pll(dev_priv, pipe);
4625 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004626
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004627 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004628 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004629
Chris Wilson6b383a72010-09-13 13:54:26 +01004630 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004631}
4632
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004633static void i9xx_crtc_off(struct drm_crtc *crtc)
4634{
4635}
4636
Daniel Vetter976f8a22012-07-08 22:34:21 +02004637static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4638 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004639{
4640 struct drm_device *dev = crtc->dev;
4641 struct drm_i915_master_private *master_priv;
4642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4643 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004644
4645 if (!dev->primary->master)
4646 return;
4647
4648 master_priv = dev->primary->master->driver_priv;
4649 if (!master_priv->sarea_priv)
4650 return;
4651
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 switch (pipe) {
4653 case 0:
4654 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4655 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4656 break;
4657 case 1:
4658 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4659 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4660 break;
4661 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004662 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004663 break;
4664 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004665}
4666
Daniel Vetter976f8a22012-07-08 22:34:21 +02004667/**
4668 * Sets the power management mode of the pipe and plane.
4669 */
4670void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004671{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004672 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004673 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004674 struct intel_encoder *intel_encoder;
4675 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004676
Daniel Vetter976f8a22012-07-08 22:34:21 +02004677 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4678 enable |= intel_encoder->connectors_active;
4679
4680 if (enable)
4681 dev_priv->display.crtc_enable(crtc);
4682 else
4683 dev_priv->display.crtc_disable(crtc);
4684
4685 intel_crtc_update_sarea(crtc, enable);
4686}
4687
Daniel Vetter976f8a22012-07-08 22:34:21 +02004688static void intel_crtc_disable(struct drm_crtc *crtc)
4689{
4690 struct drm_device *dev = crtc->dev;
4691 struct drm_connector *connector;
4692 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004694
4695 /* crtc should still be enabled when we disable it. */
4696 WARN_ON(!crtc->enabled);
4697
4698 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004699 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004700 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004701 dev_priv->display.off(crtc);
4702
Chris Wilson931872f2012-01-16 23:01:13 +00004703 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004704 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004705 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004706
Matt Roperf4510a22014-04-01 15:22:40 -07004707 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004708 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004709 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004710 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004711 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004712 }
4713
4714 /* Update computed state. */
4715 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4716 if (!connector->encoder || !connector->encoder->crtc)
4717 continue;
4718
4719 if (connector->encoder->crtc != crtc)
4720 continue;
4721
4722 connector->dpms = DRM_MODE_DPMS_OFF;
4723 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004724 }
4725}
4726
Chris Wilsonea5b2132010-08-04 13:50:23 +01004727void intel_encoder_destroy(struct drm_encoder *encoder)
4728{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004729 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004730
Chris Wilsonea5b2132010-08-04 13:50:23 +01004731 drm_encoder_cleanup(encoder);
4732 kfree(intel_encoder);
4733}
4734
Damien Lespiau92373292013-08-08 22:28:57 +01004735/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004736 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4737 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004738static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004739{
4740 if (mode == DRM_MODE_DPMS_ON) {
4741 encoder->connectors_active = true;
4742
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004743 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004744 } else {
4745 encoder->connectors_active = false;
4746
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004747 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004748 }
4749}
4750
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004751/* Cross check the actual hw state with our own modeset state tracking (and it's
4752 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004753static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004754{
4755 if (connector->get_hw_state(connector)) {
4756 struct intel_encoder *encoder = connector->encoder;
4757 struct drm_crtc *crtc;
4758 bool encoder_enabled;
4759 enum pipe pipe;
4760
4761 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4762 connector->base.base.id,
4763 drm_get_connector_name(&connector->base));
4764
4765 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4766 "wrong connector dpms state\n");
4767 WARN(connector->base.encoder != &encoder->base,
4768 "active connector not linked to encoder\n");
4769 WARN(!encoder->connectors_active,
4770 "encoder->connectors_active not set\n");
4771
4772 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4773 WARN(!encoder_enabled, "encoder not enabled\n");
4774 if (WARN_ON(!encoder->base.crtc))
4775 return;
4776
4777 crtc = encoder->base.crtc;
4778
4779 WARN(!crtc->enabled, "crtc not enabled\n");
4780 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4781 WARN(pipe != to_intel_crtc(crtc)->pipe,
4782 "encoder active on the wrong pipe\n");
4783 }
4784}
4785
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004786/* Even simpler default implementation, if there's really no special case to
4787 * consider. */
4788void intel_connector_dpms(struct drm_connector *connector, int mode)
4789{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004790 /* All the simple cases only support two dpms states. */
4791 if (mode != DRM_MODE_DPMS_ON)
4792 mode = DRM_MODE_DPMS_OFF;
4793
4794 if (mode == connector->dpms)
4795 return;
4796
4797 connector->dpms = mode;
4798
4799 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004800 if (connector->encoder)
4801 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004802
Daniel Vetterb9805142012-08-31 17:37:33 +02004803 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004804}
4805
Daniel Vetterf0947c32012-07-02 13:10:34 +02004806/* Simple connector->get_hw_state implementation for encoders that support only
4807 * one connector and no cloning and hence the encoder state determines the state
4808 * of the connector. */
4809bool intel_connector_get_hw_state(struct intel_connector *connector)
4810{
Daniel Vetter24929352012-07-02 20:28:59 +02004811 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004812 struct intel_encoder *encoder = connector->encoder;
4813
4814 return encoder->get_hw_state(encoder, &pipe);
4815}
4816
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004817static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4818 struct intel_crtc_config *pipe_config)
4819{
4820 struct drm_i915_private *dev_priv = dev->dev_private;
4821 struct intel_crtc *pipe_B_crtc =
4822 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4823
4824 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4825 pipe_name(pipe), pipe_config->fdi_lanes);
4826 if (pipe_config->fdi_lanes > 4) {
4827 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4828 pipe_name(pipe), pipe_config->fdi_lanes);
4829 return false;
4830 }
4831
Paulo Zanonibafb6552013-11-02 21:07:44 -07004832 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004833 if (pipe_config->fdi_lanes > 2) {
4834 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4835 pipe_config->fdi_lanes);
4836 return false;
4837 } else {
4838 return true;
4839 }
4840 }
4841
4842 if (INTEL_INFO(dev)->num_pipes == 2)
4843 return true;
4844
4845 /* Ivybridge 3 pipe is really complicated */
4846 switch (pipe) {
4847 case PIPE_A:
4848 return true;
4849 case PIPE_B:
4850 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4851 pipe_config->fdi_lanes > 2) {
4852 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4853 pipe_name(pipe), pipe_config->fdi_lanes);
4854 return false;
4855 }
4856 return true;
4857 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004858 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004859 pipe_B_crtc->config.fdi_lanes <= 2) {
4860 if (pipe_config->fdi_lanes > 2) {
4861 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4862 pipe_name(pipe), pipe_config->fdi_lanes);
4863 return false;
4864 }
4865 } else {
4866 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4867 return false;
4868 }
4869 return true;
4870 default:
4871 BUG();
4872 }
4873}
4874
Daniel Vettere29c22c2013-02-21 00:00:16 +01004875#define RETRY 1
4876static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4877 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004878{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004879 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004880 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004881 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004882 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004883
Daniel Vettere29c22c2013-02-21 00:00:16 +01004884retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004885 /* FDI is a binary signal running at ~2.7GHz, encoding
4886 * each output octet as 10 bits. The actual frequency
4887 * is stored as a divider into a 100MHz clock, and the
4888 * mode pixel clock is stored in units of 1KHz.
4889 * Hence the bw of each lane in terms of the mode signal
4890 * is:
4891 */
4892 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4893
Damien Lespiau241bfc32013-09-25 16:45:37 +01004894 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004895
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004896 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004897 pipe_config->pipe_bpp);
4898
4899 pipe_config->fdi_lanes = lane;
4900
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004901 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004902 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004903
Daniel Vettere29c22c2013-02-21 00:00:16 +01004904 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4905 intel_crtc->pipe, pipe_config);
4906 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4907 pipe_config->pipe_bpp -= 2*3;
4908 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4909 pipe_config->pipe_bpp);
4910 needs_recompute = true;
4911 pipe_config->bw_constrained = true;
4912
4913 goto retry;
4914 }
4915
4916 if (needs_recompute)
4917 return RETRY;
4918
4919 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004920}
4921
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004922static void hsw_compute_ips_config(struct intel_crtc *crtc,
4923 struct intel_crtc_config *pipe_config)
4924{
Jani Nikulad330a952014-01-21 11:24:25 +02004925 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004926 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004927 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004928}
4929
Daniel Vettera43f6e02013-06-07 23:10:32 +02004930static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004931 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004932{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004933 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004934 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004935
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004936 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004937 if (INTEL_INFO(dev)->gen < 4) {
4938 struct drm_i915_private *dev_priv = dev->dev_private;
4939 int clock_limit =
4940 dev_priv->display.get_display_clock_speed(dev);
4941
4942 /*
4943 * Enable pixel doubling when the dot clock
4944 * is > 90% of the (display) core speed.
4945 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004946 * GDG double wide on either pipe,
4947 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004948 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004949 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004950 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004951 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004952 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004953 }
4954
Damien Lespiau241bfc32013-09-25 16:45:37 +01004955 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004956 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004957 }
Chris Wilson89749352010-09-12 18:25:19 +01004958
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004959 /*
4960 * Pipe horizontal size must be even in:
4961 * - DVO ganged mode
4962 * - LVDS dual channel mode
4963 * - Double wide pipe
4964 */
4965 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4966 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4967 pipe_config->pipe_src_w &= ~1;
4968
Damien Lespiau8693a822013-05-03 18:48:11 +01004969 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4970 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004971 */
4972 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4973 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004974 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004975
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004976 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004977 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004978 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004979 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4980 * for lvds. */
4981 pipe_config->pipe_bpp = 8*3;
4982 }
4983
Damien Lespiauf5adf942013-06-24 18:29:34 +01004984 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004985 hsw_compute_ips_config(crtc, pipe_config);
4986
4987 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4988 * clock survives for now. */
4989 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4990 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004991
Daniel Vetter877d48d2013-04-19 11:24:43 +02004992 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004993 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004994
Daniel Vettere29c22c2013-02-21 00:00:16 +01004995 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004996}
4997
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004998static int valleyview_get_display_clock_speed(struct drm_device *dev)
4999{
5000 return 400000; /* FIXME */
5001}
5002
Jesse Barnese70236a2009-09-21 10:42:27 -07005003static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005004{
Jesse Barnese70236a2009-09-21 10:42:27 -07005005 return 400000;
5006}
Jesse Barnes79e53942008-11-07 14:24:08 -08005007
Jesse Barnese70236a2009-09-21 10:42:27 -07005008static int i915_get_display_clock_speed(struct drm_device *dev)
5009{
5010 return 333000;
5011}
Jesse Barnes79e53942008-11-07 14:24:08 -08005012
Jesse Barnese70236a2009-09-21 10:42:27 -07005013static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5014{
5015 return 200000;
5016}
Jesse Barnes79e53942008-11-07 14:24:08 -08005017
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005018static int pnv_get_display_clock_speed(struct drm_device *dev)
5019{
5020 u16 gcfgc = 0;
5021
5022 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5023
5024 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5025 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5026 return 267000;
5027 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5028 return 333000;
5029 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5030 return 444000;
5031 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5032 return 200000;
5033 default:
5034 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5035 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5036 return 133000;
5037 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5038 return 167000;
5039 }
5040}
5041
Jesse Barnese70236a2009-09-21 10:42:27 -07005042static int i915gm_get_display_clock_speed(struct drm_device *dev)
5043{
5044 u16 gcfgc = 0;
5045
5046 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5047
5048 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005050 else {
5051 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5052 case GC_DISPLAY_CLOCK_333_MHZ:
5053 return 333000;
5054 default:
5055 case GC_DISPLAY_CLOCK_190_200_MHZ:
5056 return 190000;
5057 }
5058 }
5059}
Jesse Barnes79e53942008-11-07 14:24:08 -08005060
Jesse Barnese70236a2009-09-21 10:42:27 -07005061static int i865_get_display_clock_speed(struct drm_device *dev)
5062{
5063 return 266000;
5064}
5065
5066static int i855_get_display_clock_speed(struct drm_device *dev)
5067{
5068 u16 hpllcc = 0;
5069 /* Assume that the hardware is in the high speed state. This
5070 * should be the default.
5071 */
5072 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5073 case GC_CLOCK_133_200:
5074 case GC_CLOCK_100_200:
5075 return 200000;
5076 case GC_CLOCK_166_250:
5077 return 250000;
5078 case GC_CLOCK_100_133:
5079 return 133000;
5080 }
5081
5082 /* Shouldn't happen */
5083 return 0;
5084}
5085
5086static int i830_get_display_clock_speed(struct drm_device *dev)
5087{
5088 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005089}
5090
Zhenyu Wang2c072452009-06-05 15:38:42 +08005091static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005092intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005093{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005094 while (*num > DATA_LINK_M_N_MASK ||
5095 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005096 *num >>= 1;
5097 *den >>= 1;
5098 }
5099}
5100
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005101static void compute_m_n(unsigned int m, unsigned int n,
5102 uint32_t *ret_m, uint32_t *ret_n)
5103{
5104 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5105 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5106 intel_reduce_m_n_ratio(ret_m, ret_n);
5107}
5108
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005109void
5110intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5111 int pixel_clock, int link_clock,
5112 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005113{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005114 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005115
5116 compute_m_n(bits_per_pixel * pixel_clock,
5117 link_clock * nlanes * 8,
5118 &m_n->gmch_m, &m_n->gmch_n);
5119
5120 compute_m_n(pixel_clock, link_clock,
5121 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005122}
5123
Chris Wilsona7615032011-01-12 17:04:08 +00005124static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5125{
Jani Nikulad330a952014-01-21 11:24:25 +02005126 if (i915.panel_use_ssc >= 0)
5127 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005128 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005129 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005130}
5131
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005132static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 int refclk;
5137
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005138 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005139 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005140 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005141 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005142 refclk = dev_priv->vbt.lvds_ssc_freq;
5143 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005144 } else if (!IS_GEN2(dev)) {
5145 refclk = 96000;
5146 } else {
5147 refclk = 48000;
5148 }
5149
5150 return refclk;
5151}
5152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005153static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005154{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005155 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005156}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005157
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005158static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5159{
5160 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005161}
5162
Daniel Vetterf47709a2013-03-28 10:42:02 +01005163static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005164 intel_clock_t *reduced_clock)
5165{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005166 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005168 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005169 u32 fp, fp2 = 0;
5170
5171 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005172 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005173 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005174 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005175 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005176 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005177 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005178 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005179 }
5180
5181 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005182 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005183
Daniel Vetterf47709a2013-03-28 10:42:02 +01005184 crtc->lowfreq_avail = false;
5185 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005186 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005187 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005188 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005189 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005190 } else {
5191 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005192 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005193 }
5194}
5195
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005196static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5197 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005198{
5199 u32 reg_val;
5200
5201 /*
5202 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5203 * and set it to a reasonable value instead.
5204 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005206 reg_val &= 0xffffff00;
5207 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211 reg_val &= 0x8cffffff;
5212 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005213 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005215 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005216 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005217 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005218
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005219 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005220 reg_val &= 0x00ffffff;
5221 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005222 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005223}
5224
Daniel Vetterb5518422013-05-03 11:49:48 +02005225static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5226 struct intel_link_m_n *m_n)
5227{
5228 struct drm_device *dev = crtc->base.dev;
5229 struct drm_i915_private *dev_priv = dev->dev_private;
5230 int pipe = crtc->pipe;
5231
Daniel Vettere3b95f12013-05-03 11:49:49 +02005232 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5233 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5234 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5235 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005236}
5237
5238static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5239 struct intel_link_m_n *m_n)
5240{
5241 struct drm_device *dev = crtc->base.dev;
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int pipe = crtc->pipe;
5244 enum transcoder transcoder = crtc->config.cpu_transcoder;
5245
5246 if (INTEL_INFO(dev)->gen >= 5) {
5247 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5248 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5249 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5250 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5251 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005252 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5253 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5254 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5255 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005256 }
5257}
5258
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005259static void intel_dp_set_m_n(struct intel_crtc *crtc)
5260{
5261 if (crtc->config.has_pch_encoder)
5262 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5263 else
5264 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5265}
5266
Daniel Vetterf47709a2013-03-28 10:42:02 +01005267static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005268{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005269 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005270 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005271 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005272 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005273 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005274 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005275
Daniel Vetter09153002012-12-12 14:06:44 +01005276 mutex_lock(&dev_priv->dpio_lock);
5277
Daniel Vetterf47709a2013-03-28 10:42:02 +01005278 bestn = crtc->config.dpll.n;
5279 bestm1 = crtc->config.dpll.m1;
5280 bestm2 = crtc->config.dpll.m2;
5281 bestp1 = crtc->config.dpll.p1;
5282 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005283
Jesse Barnes89b667f2013-04-18 14:51:36 -07005284 /* See eDP HDMI DPIO driver vbios notes doc */
5285
5286 /* PLL B needs special handling */
5287 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005288 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005289
5290 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005292
5293 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005294 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005295 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005297
5298 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005299 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005300
5301 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005302 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5303 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5304 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005305 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005306
5307 /*
5308 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5309 * but we don't support that).
5310 * Note: don't use the DAC post divider as it seems unstable.
5311 */
5312 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005314
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005315 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005317
Jesse Barnes89b667f2013-04-18 14:51:36 -07005318 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005319 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005320 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005323 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005324 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005326 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005327
Jesse Barnes89b667f2013-04-18 14:51:36 -07005328 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5329 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5330 /* Use SSC source */
5331 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005333 0x0df40000);
5334 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005336 0x0df70000);
5337 } else { /* HDMI or VGA */
5338 /* Use bend source */
5339 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005341 0x0df70000);
5342 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005344 0x0df40000);
5345 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005346
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005347 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005348 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5349 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5350 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5351 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005353
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005355
Imre Deake5cbfbf2014-01-09 17:08:16 +02005356 /*
5357 * Enable DPIO clock input. We should never disable the reference
5358 * clock for pipe B, since VGA hotplug / manual detection depends
5359 * on it.
5360 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005361 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5362 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005363 /* We should never disable this, set it here for state tracking */
5364 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005365 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005366 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005367 crtc->config.dpll_hw_state.dpll = dpll;
5368
Daniel Vetteref1b4602013-06-01 17:17:04 +02005369 dpll_md = (crtc->config.pixel_multiplier - 1)
5370 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005371 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5372
Daniel Vetter09153002012-12-12 14:06:44 +01005373 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005374}
5375
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005376static void chv_update_pll(struct intel_crtc *crtc)
5377{
5378 struct drm_device *dev = crtc->base.dev;
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 int pipe = crtc->pipe;
5381 int dpll_reg = DPLL(crtc->pipe);
5382 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5383 u32 val, loopfilter, intcoeff;
5384 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5385 int refclk;
5386
5387 mutex_lock(&dev_priv->dpio_lock);
5388
5389 bestn = crtc->config.dpll.n;
5390 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5391 bestm1 = crtc->config.dpll.m1;
5392 bestm2 = crtc->config.dpll.m2 >> 22;
5393 bestp1 = crtc->config.dpll.p1;
5394 bestp2 = crtc->config.dpll.p2;
5395
5396 /*
5397 * Enable Refclk and SSC
5398 */
5399 val = I915_READ(dpll_reg);
5400 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5401 I915_WRITE(dpll_reg, val);
5402
5403 /* Propagate soft reset to data lane reset */
5404 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5405 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5406 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5407
5408 /* Disable 10bit clock to display controller */
5409 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5410 val &= ~DPIO_DCLKP_EN;
5411 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5412
5413 /* p1 and p2 divider */
5414 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5415 5 << DPIO_CHV_S1_DIV_SHIFT |
5416 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5417 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5418 1 << DPIO_CHV_K_DIV_SHIFT);
5419
5420 /* Feedback post-divider - m2 */
5421 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5422
5423 /* Feedback refclk divider - n and m1 */
5424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5425 DPIO_CHV_M1_DIV_BY_2 |
5426 1 << DPIO_CHV_N_DIV_SHIFT);
5427
5428 /* M2 fraction division */
5429 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5430
5431 /* M2 fraction division enable */
5432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5433 DPIO_CHV_FRAC_DIV_EN |
5434 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5435
5436 /* Loop filter */
5437 refclk = i9xx_get_refclk(&crtc->base, 0);
5438 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5439 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5440 if (refclk == 100000)
5441 intcoeff = 11;
5442 else if (refclk == 38400)
5443 intcoeff = 10;
5444 else
5445 intcoeff = 9;
5446 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5447 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5448
5449 /* AFC Recal */
5450 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5451 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5452 DPIO_AFC_RECAL);
5453
5454 mutex_unlock(&dev_priv->dpio_lock);
5455}
5456
Daniel Vetterf47709a2013-03-28 10:42:02 +01005457static void i9xx_update_pll(struct intel_crtc *crtc,
5458 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005459 int num_connectors)
5460{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005461 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005463 u32 dpll;
5464 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005465 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005466
Daniel Vetterf47709a2013-03-28 10:42:02 +01005467 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305468
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5470 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005471
5472 dpll = DPLL_VGA_MODE_DIS;
5473
Daniel Vetterf47709a2013-03-28 10:42:02 +01005474 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005475 dpll |= DPLLB_MODE_LVDS;
5476 else
5477 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005478
Daniel Vetteref1b4602013-06-01 17:17:04 +02005479 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005480 dpll |= (crtc->config.pixel_multiplier - 1)
5481 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005482 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005483
5484 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005485 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005486
Daniel Vetterf47709a2013-03-28 10:42:02 +01005487 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005488 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005489
5490 /* compute bitmask from p1 value */
5491 if (IS_PINEVIEW(dev))
5492 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5493 else {
5494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5495 if (IS_G4X(dev) && reduced_clock)
5496 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5497 }
5498 switch (clock->p2) {
5499 case 5:
5500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5501 break;
5502 case 7:
5503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5504 break;
5505 case 10:
5506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5507 break;
5508 case 14:
5509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5510 break;
5511 }
5512 if (INTEL_INFO(dev)->gen >= 4)
5513 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5514
Daniel Vetter09ede542013-04-30 14:01:45 +02005515 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005516 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005517 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005518 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5519 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5520 else
5521 dpll |= PLL_REF_INPUT_DREFCLK;
5522
5523 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005524 crtc->config.dpll_hw_state.dpll = dpll;
5525
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005526 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005527 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5528 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005529 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005530 }
5531}
5532
Daniel Vetterf47709a2013-03-28 10:42:02 +01005533static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005534 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005535 int num_connectors)
5536{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005538 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005539 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005540 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005541
Daniel Vetterf47709a2013-03-28 10:42:02 +01005542 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305543
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005544 dpll = DPLL_VGA_MODE_DIS;
5545
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5548 } else {
5549 if (clock->p1 == 2)
5550 dpll |= PLL_P1_DIVIDE_BY_TWO;
5551 else
5552 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5553 if (clock->p2 == 4)
5554 dpll |= PLL_P2_DIVIDE_BY_4;
5555 }
5556
Daniel Vetter4a33e482013-07-06 12:52:05 +02005557 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5558 dpll |= DPLL_DVO_2X_MODE;
5559
Daniel Vetterf47709a2013-03-28 10:42:02 +01005560 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005561 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5562 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5563 else
5564 dpll |= PLL_REF_INPUT_DREFCLK;
5565
5566 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005567 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005568}
5569
Daniel Vetter8a654f32013-06-01 17:16:22 +02005570static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005571{
5572 struct drm_device *dev = intel_crtc->base.dev;
5573 struct drm_i915_private *dev_priv = dev->dev_private;
5574 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005575 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005576 struct drm_display_mode *adjusted_mode =
5577 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005578 uint32_t crtc_vtotal, crtc_vblank_end;
5579 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005580
5581 /* We need to be careful not to changed the adjusted mode, for otherwise
5582 * the hw state checker will get angry at the mismatch. */
5583 crtc_vtotal = adjusted_mode->crtc_vtotal;
5584 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005585
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005586 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005587 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005588 crtc_vtotal -= 1;
5589 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005590
5591 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5592 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5593 else
5594 vsyncshift = adjusted_mode->crtc_hsync_start -
5595 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005596 if (vsyncshift < 0)
5597 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005598 }
5599
5600 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005601 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005602
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005603 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005604 (adjusted_mode->crtc_hdisplay - 1) |
5605 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005606 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005607 (adjusted_mode->crtc_hblank_start - 1) |
5608 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005609 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005610 (adjusted_mode->crtc_hsync_start - 1) |
5611 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5612
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005613 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005614 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005615 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005616 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005617 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005618 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005619 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005620 (adjusted_mode->crtc_vsync_start - 1) |
5621 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5622
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005623 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5624 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5625 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5626 * bits. */
5627 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5628 (pipe == PIPE_B || pipe == PIPE_C))
5629 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5630
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005631 /* pipesrc controls the size that is scaled from, which should
5632 * always be the user's requested size.
5633 */
5634 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005635 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5636 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005637}
5638
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005639static void intel_get_pipe_timings(struct intel_crtc *crtc,
5640 struct intel_crtc_config *pipe_config)
5641{
5642 struct drm_device *dev = crtc->base.dev;
5643 struct drm_i915_private *dev_priv = dev->dev_private;
5644 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5645 uint32_t tmp;
5646
5647 tmp = I915_READ(HTOTAL(cpu_transcoder));
5648 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5649 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5650 tmp = I915_READ(HBLANK(cpu_transcoder));
5651 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5652 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5653 tmp = I915_READ(HSYNC(cpu_transcoder));
5654 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5655 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5656
5657 tmp = I915_READ(VTOTAL(cpu_transcoder));
5658 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5659 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5660 tmp = I915_READ(VBLANK(cpu_transcoder));
5661 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5662 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5663 tmp = I915_READ(VSYNC(cpu_transcoder));
5664 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5665 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5666
5667 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5668 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5669 pipe_config->adjusted_mode.crtc_vtotal += 1;
5670 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5671 }
5672
5673 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005674 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5675 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5676
5677 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5678 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005679}
5680
Daniel Vetterf6a83282014-02-11 15:28:57 -08005681void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5682 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005683{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005684 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5685 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5686 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5687 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005688
Daniel Vetterf6a83282014-02-11 15:28:57 -08005689 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5690 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5691 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5692 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005693
Daniel Vetterf6a83282014-02-11 15:28:57 -08005694 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005695
Daniel Vetterf6a83282014-02-11 15:28:57 -08005696 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5697 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005698}
5699
Daniel Vetter84b046f2013-02-19 18:48:54 +01005700static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5701{
5702 struct drm_device *dev = intel_crtc->base.dev;
5703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 uint32_t pipeconf;
5705
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005706 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005707
Daniel Vetter67c72a12013-09-24 11:46:14 +02005708 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5709 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5710 pipeconf |= PIPECONF_ENABLE;
5711
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005712 if (intel_crtc->config.double_wide)
5713 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005714
Daniel Vetterff9ce462013-04-24 14:57:17 +02005715 /* only g4x and later have fancy bpc/dither controls */
5716 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005717 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5718 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5719 pipeconf |= PIPECONF_DITHER_EN |
5720 PIPECONF_DITHER_TYPE_SP;
5721
5722 switch (intel_crtc->config.pipe_bpp) {
5723 case 18:
5724 pipeconf |= PIPECONF_6BPC;
5725 break;
5726 case 24:
5727 pipeconf |= PIPECONF_8BPC;
5728 break;
5729 case 30:
5730 pipeconf |= PIPECONF_10BPC;
5731 break;
5732 default:
5733 /* Case prevented by intel_choose_pipe_bpp_dither. */
5734 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005735 }
5736 }
5737
5738 if (HAS_PIPE_CXSR(dev)) {
5739 if (intel_crtc->lowfreq_avail) {
5740 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5741 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5742 } else {
5743 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005744 }
5745 }
5746
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005747 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5748 if (INTEL_INFO(dev)->gen < 4 ||
5749 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5750 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5751 else
5752 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5753 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005754 pipeconf |= PIPECONF_PROGRESSIVE;
5755
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005756 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5757 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005758
Daniel Vetter84b046f2013-02-19 18:48:54 +01005759 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5760 POSTING_READ(PIPECONF(intel_crtc->pipe));
5761}
5762
Eric Anholtf564048e2011-03-30 13:01:02 -07005763static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005764 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005765 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005766{
5767 struct drm_device *dev = crtc->dev;
5768 struct drm_i915_private *dev_priv = dev->dev_private;
5769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5770 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005771 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005772 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005773 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005774 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005775 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005776 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005777 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005778 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005779 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005780
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005781 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005782 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 case INTEL_OUTPUT_LVDS:
5784 is_lvds = true;
5785 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005786 case INTEL_OUTPUT_DSI:
5787 is_dsi = true;
5788 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005789 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005790
Eric Anholtc751ce42010-03-25 11:48:48 -07005791 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 }
5793
Jani Nikulaf2335332013-09-13 11:03:09 +03005794 if (is_dsi)
5795 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005796
Jani Nikulaf2335332013-09-13 11:03:09 +03005797 if (!intel_crtc->config.clock_set) {
5798 refclk = i9xx_get_refclk(crtc, num_connectors);
5799
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005800 /*
5801 * Returns a set of divisors for the desired target clock with
5802 * the given refclk, or FALSE. The returned values represent
5803 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5804 * 2) / p1 / p2.
5805 */
5806 limit = intel_limit(crtc, refclk);
5807 ok = dev_priv->display.find_dpll(limit, crtc,
5808 intel_crtc->config.port_clock,
5809 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005810 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005811 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5812 return -EINVAL;
5813 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005814
Jani Nikulaf2335332013-09-13 11:03:09 +03005815 if (is_lvds && dev_priv->lvds_downclock_avail) {
5816 /*
5817 * Ensure we match the reduced clock's P to the target
5818 * clock. If the clocks don't match, we can't switch
5819 * the display clock by using the FP0/FP1. In such case
5820 * we will disable the LVDS downclock feature.
5821 */
5822 has_reduced_clock =
5823 dev_priv->display.find_dpll(limit, crtc,
5824 dev_priv->lvds_downclock,
5825 refclk, &clock,
5826 &reduced_clock);
5827 }
5828 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005829 intel_crtc->config.dpll.n = clock.n;
5830 intel_crtc->config.dpll.m1 = clock.m1;
5831 intel_crtc->config.dpll.m2 = clock.m2;
5832 intel_crtc->config.dpll.p1 = clock.p1;
5833 intel_crtc->config.dpll.p2 = clock.p2;
5834 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005835
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005836 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005837 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305838 has_reduced_clock ? &reduced_clock : NULL,
5839 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005840 } else if (IS_CHERRYVIEW(dev)) {
5841 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005842 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005843 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005844 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005845 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005846 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005847 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005848 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005849
Jani Nikulaf2335332013-09-13 11:03:09 +03005850skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005851 /* Set up the display plane register */
5852 dspcntr = DISPPLANE_GAMMA_ENABLE;
5853
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005854 if (!IS_VALLEYVIEW(dev)) {
5855 if (pipe == 0)
5856 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5857 else
5858 dspcntr |= DISPPLANE_SEL_PIPE_B;
5859 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005860
Ville Syrjälä2070f002014-03-31 18:21:25 +03005861 if (intel_crtc->config.has_dp_encoder)
5862 intel_dp_set_m_n(intel_crtc);
5863
Daniel Vetter8a654f32013-06-01 17:16:22 +02005864 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005865
5866 /* pipesrc and dspsize control the size that is scaled from,
5867 * which should always be the user's requested size.
5868 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005869 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005870 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5871 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005872 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005873
Daniel Vetter84b046f2013-02-19 18:48:54 +01005874 i9xx_set_pipeconf(intel_crtc);
5875
Eric Anholtf564048e2011-03-30 13:01:02 -07005876 I915_WRITE(DSPCNTR(plane), dspcntr);
5877 POSTING_READ(DSPCNTR(plane));
5878
Daniel Vetter94352cf2012-07-05 22:51:56 +02005879 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005880
Eric Anholtf564048e2011-03-30 13:01:02 -07005881 return ret;
5882}
5883
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005884static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5885 struct intel_crtc_config *pipe_config)
5886{
5887 struct drm_device *dev = crtc->base.dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 uint32_t tmp;
5890
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005891 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5892 return;
5893
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005894 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005895 if (!(tmp & PFIT_ENABLE))
5896 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005897
Daniel Vetter06922822013-07-11 13:35:40 +02005898 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005899 if (INTEL_INFO(dev)->gen < 4) {
5900 if (crtc->pipe != PIPE_B)
5901 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005902 } else {
5903 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5904 return;
5905 }
5906
Daniel Vetter06922822013-07-11 13:35:40 +02005907 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005908 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5909 if (INTEL_INFO(dev)->gen < 5)
5910 pipe_config->gmch_pfit.lvds_border_bits =
5911 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5912}
5913
Jesse Barnesacbec812013-09-20 11:29:32 -07005914static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 int pipe = pipe_config->cpu_transcoder;
5920 intel_clock_t clock;
5921 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005922 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005923
5924 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005926 mutex_unlock(&dev_priv->dpio_lock);
5927
5928 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5929 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5930 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5931 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5932 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5933
Ville Syrjäläf6466282013-10-14 14:50:31 +03005934 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005935
Ville Syrjäläf6466282013-10-14 14:50:31 +03005936 /* clock.dot is the fast clock */
5937 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005938}
5939
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005940static void i9xx_get_plane_config(struct intel_crtc *crtc,
5941 struct intel_plane_config *plane_config)
5942{
5943 struct drm_device *dev = crtc->base.dev;
5944 struct drm_i915_private *dev_priv = dev->dev_private;
5945 u32 val, base, offset;
5946 int pipe = crtc->pipe, plane = crtc->plane;
5947 int fourcc, pixel_format;
5948 int aligned_height;
5949
Dave Airlie66e514c2014-04-03 07:51:54 +10005950 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5951 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005952 DRM_DEBUG_KMS("failed to alloc fb\n");
5953 return;
5954 }
5955
5956 val = I915_READ(DSPCNTR(plane));
5957
5958 if (INTEL_INFO(dev)->gen >= 4)
5959 if (val & DISPPLANE_TILED)
5960 plane_config->tiled = true;
5961
5962 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5963 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005964 crtc->base.primary->fb->pixel_format = fourcc;
5965 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005966 drm_format_plane_cpp(fourcc, 0) * 8;
5967
5968 if (INTEL_INFO(dev)->gen >= 4) {
5969 if (plane_config->tiled)
5970 offset = I915_READ(DSPTILEOFF(plane));
5971 else
5972 offset = I915_READ(DSPLINOFF(plane));
5973 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5974 } else {
5975 base = I915_READ(DSPADDR(plane));
5976 }
5977 plane_config->base = base;
5978
5979 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005980 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5981 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005982
5983 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005984 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005985
Dave Airlie66e514c2014-04-03 07:51:54 +10005986 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005987 plane_config->tiled);
5988
Dave Airlie66e514c2014-04-03 07:51:54 +10005989 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005990 aligned_height, PAGE_SIZE);
5991
5992 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005993 pipe, plane, crtc->base.primary->fb->width,
5994 crtc->base.primary->fb->height,
5995 crtc->base.primary->fb->bits_per_pixel, base,
5996 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005997 plane_config->size);
5998
5999}
6000
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006001static void chv_crtc_clock_get(struct intel_crtc *crtc,
6002 struct intel_crtc_config *pipe_config)
6003{
6004 struct drm_device *dev = crtc->base.dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006 int pipe = pipe_config->cpu_transcoder;
6007 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6008 intel_clock_t clock;
6009 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6010 int refclk = 100000;
6011
6012 mutex_lock(&dev_priv->dpio_lock);
6013 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6014 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6015 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6016 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6017 mutex_unlock(&dev_priv->dpio_lock);
6018
6019 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6020 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6021 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6022 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6023 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6024
6025 chv_clock(refclk, &clock);
6026
6027 /* clock.dot is the fast clock */
6028 pipe_config->port_clock = clock.dot / 5;
6029}
6030
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006031static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6032 struct intel_crtc_config *pipe_config)
6033{
6034 struct drm_device *dev = crtc->base.dev;
6035 struct drm_i915_private *dev_priv = dev->dev_private;
6036 uint32_t tmp;
6037
Imre Deakb5482bd2014-03-05 16:20:55 +02006038 if (!intel_display_power_enabled(dev_priv,
6039 POWER_DOMAIN_PIPE(crtc->pipe)))
6040 return false;
6041
Daniel Vettere143a212013-07-04 12:01:15 +02006042 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006043 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006044
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006045 tmp = I915_READ(PIPECONF(crtc->pipe));
6046 if (!(tmp & PIPECONF_ENABLE))
6047 return false;
6048
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006049 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6050 switch (tmp & PIPECONF_BPC_MASK) {
6051 case PIPECONF_6BPC:
6052 pipe_config->pipe_bpp = 18;
6053 break;
6054 case PIPECONF_8BPC:
6055 pipe_config->pipe_bpp = 24;
6056 break;
6057 case PIPECONF_10BPC:
6058 pipe_config->pipe_bpp = 30;
6059 break;
6060 default:
6061 break;
6062 }
6063 }
6064
Ville Syrjälä282740f2013-09-04 18:30:03 +03006065 if (INTEL_INFO(dev)->gen < 4)
6066 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6067
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006068 intel_get_pipe_timings(crtc, pipe_config);
6069
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006070 i9xx_get_pfit_config(crtc, pipe_config);
6071
Daniel Vetter6c49f242013-06-06 12:45:25 +02006072 if (INTEL_INFO(dev)->gen >= 4) {
6073 tmp = I915_READ(DPLL_MD(crtc->pipe));
6074 pipe_config->pixel_multiplier =
6075 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6076 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006077 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006078 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6079 tmp = I915_READ(DPLL(crtc->pipe));
6080 pipe_config->pixel_multiplier =
6081 ((tmp & SDVO_MULTIPLIER_MASK)
6082 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6083 } else {
6084 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6085 * port and will be fixed up in the encoder->get_config
6086 * function. */
6087 pipe_config->pixel_multiplier = 1;
6088 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006089 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6090 if (!IS_VALLEYVIEW(dev)) {
6091 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6092 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006093 } else {
6094 /* Mask out read-only status bits. */
6095 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6096 DPLL_PORTC_READY_MASK |
6097 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006098 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006099
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006100 if (IS_CHERRYVIEW(dev))
6101 chv_crtc_clock_get(crtc, pipe_config);
6102 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006103 vlv_crtc_clock_get(crtc, pipe_config);
6104 else
6105 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006106
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006107 return true;
6108}
6109
Paulo Zanonidde86e22012-12-01 12:04:25 -02006110static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006111{
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006114 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006115 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006116 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006117 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006118 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006119 bool has_ck505 = false;
6120 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006121
6122 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006123 list_for_each_entry(encoder, &mode_config->encoder_list,
6124 base.head) {
6125 switch (encoder->type) {
6126 case INTEL_OUTPUT_LVDS:
6127 has_panel = true;
6128 has_lvds = true;
6129 break;
6130 case INTEL_OUTPUT_EDP:
6131 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006132 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006133 has_cpu_edp = true;
6134 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006135 }
6136 }
6137
Keith Packard99eb6a02011-09-26 14:29:12 -07006138 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006139 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006140 can_ssc = has_ck505;
6141 } else {
6142 has_ck505 = false;
6143 can_ssc = true;
6144 }
6145
Imre Deak2de69052013-05-08 13:14:04 +03006146 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6147 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006148
6149 /* Ironlake: try to setup display ref clock before DPLL
6150 * enabling. This is only under driver's control after
6151 * PCH B stepping, previous chipset stepping should be
6152 * ignoring this setting.
6153 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006154 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006155
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006156 /* As we must carefully and slowly disable/enable each source in turn,
6157 * compute the final state we want first and check if we need to
6158 * make any changes at all.
6159 */
6160 final = val;
6161 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006162 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006163 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006164 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006165 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6166
6167 final &= ~DREF_SSC_SOURCE_MASK;
6168 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6169 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006170
Keith Packard199e5d72011-09-22 12:01:57 -07006171 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006172 final |= DREF_SSC_SOURCE_ENABLE;
6173
6174 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6175 final |= DREF_SSC1_ENABLE;
6176
6177 if (has_cpu_edp) {
6178 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6179 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6180 else
6181 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6182 } else
6183 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6184 } else {
6185 final |= DREF_SSC_SOURCE_DISABLE;
6186 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6187 }
6188
6189 if (final == val)
6190 return;
6191
6192 /* Always enable nonspread source */
6193 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6194
6195 if (has_ck505)
6196 val |= DREF_NONSPREAD_CK505_ENABLE;
6197 else
6198 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6199
6200 if (has_panel) {
6201 val &= ~DREF_SSC_SOURCE_MASK;
6202 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006203
Keith Packard199e5d72011-09-22 12:01:57 -07006204 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006205 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006206 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006207 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006208 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006209 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006210
6211 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006212 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006213 POSTING_READ(PCH_DREF_CONTROL);
6214 udelay(200);
6215
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006216 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006217
6218 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006219 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006220 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006221 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006222 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006223 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006224 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006225 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006226 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006227 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006228
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006229 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006230 POSTING_READ(PCH_DREF_CONTROL);
6231 udelay(200);
6232 } else {
6233 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6234
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006235 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006236
6237 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006238 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006239
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006240 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006241 POSTING_READ(PCH_DREF_CONTROL);
6242 udelay(200);
6243
6244 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006245 val &= ~DREF_SSC_SOURCE_MASK;
6246 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006247
6248 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006249 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006250
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006251 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006252 POSTING_READ(PCH_DREF_CONTROL);
6253 udelay(200);
6254 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006255
6256 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006257}
6258
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006259static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006260{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006261 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006262
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006263 tmp = I915_READ(SOUTH_CHICKEN2);
6264 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6265 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006266
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006267 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6268 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6269 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006270
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006271 tmp = I915_READ(SOUTH_CHICKEN2);
6272 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6273 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006274
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006275 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6276 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6277 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006278}
6279
6280/* WaMPhyProgramming:hsw */
6281static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6282{
6283 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006284
6285 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6286 tmp &= ~(0xFF << 24);
6287 tmp |= (0x12 << 24);
6288 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6289
Paulo Zanonidde86e22012-12-01 12:04:25 -02006290 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6291 tmp |= (1 << 11);
6292 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6293
6294 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6295 tmp |= (1 << 11);
6296 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6297
Paulo Zanonidde86e22012-12-01 12:04:25 -02006298 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6299 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6300 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6301
6302 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6303 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6304 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6305
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006306 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6307 tmp &= ~(7 << 13);
6308 tmp |= (5 << 13);
6309 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006310
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006311 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6312 tmp &= ~(7 << 13);
6313 tmp |= (5 << 13);
6314 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006315
6316 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6317 tmp &= ~0xFF;
6318 tmp |= 0x1C;
6319 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6320
6321 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6322 tmp &= ~0xFF;
6323 tmp |= 0x1C;
6324 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6325
6326 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6327 tmp &= ~(0xFF << 16);
6328 tmp |= (0x1C << 16);
6329 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6330
6331 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6332 tmp &= ~(0xFF << 16);
6333 tmp |= (0x1C << 16);
6334 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6335
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006336 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6337 tmp |= (1 << 27);
6338 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006339
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006340 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6341 tmp |= (1 << 27);
6342 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006343
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006344 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6345 tmp &= ~(0xF << 28);
6346 tmp |= (4 << 28);
6347 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006349 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6350 tmp &= ~(0xF << 28);
6351 tmp |= (4 << 28);
6352 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006353}
6354
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006355/* Implements 3 different sequences from BSpec chapter "Display iCLK
6356 * Programming" based on the parameters passed:
6357 * - Sequence to enable CLKOUT_DP
6358 * - Sequence to enable CLKOUT_DP without spread
6359 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6360 */
6361static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6362 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006363{
6364 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006365 uint32_t reg, tmp;
6366
6367 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6368 with_spread = true;
6369 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6370 with_fdi, "LP PCH doesn't have FDI\n"))
6371 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006372
6373 mutex_lock(&dev_priv->dpio_lock);
6374
6375 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6376 tmp &= ~SBI_SSCCTL_DISABLE;
6377 tmp |= SBI_SSCCTL_PATHALT;
6378 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6379
6380 udelay(24);
6381
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006382 if (with_spread) {
6383 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6384 tmp &= ~SBI_SSCCTL_PATHALT;
6385 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006386
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006387 if (with_fdi) {
6388 lpt_reset_fdi_mphy(dev_priv);
6389 lpt_program_fdi_mphy(dev_priv);
6390 }
6391 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006392
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006393 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6394 SBI_GEN0 : SBI_DBUFF0;
6395 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6396 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6397 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006398
6399 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006400}
6401
Paulo Zanoni47701c32013-07-23 11:19:25 -03006402/* Sequence to disable CLKOUT_DP */
6403static void lpt_disable_clkout_dp(struct drm_device *dev)
6404{
6405 struct drm_i915_private *dev_priv = dev->dev_private;
6406 uint32_t reg, tmp;
6407
6408 mutex_lock(&dev_priv->dpio_lock);
6409
6410 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6411 SBI_GEN0 : SBI_DBUFF0;
6412 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6413 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6414 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6415
6416 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6417 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6418 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6419 tmp |= SBI_SSCCTL_PATHALT;
6420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6421 udelay(32);
6422 }
6423 tmp |= SBI_SSCCTL_DISABLE;
6424 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6425 }
6426
6427 mutex_unlock(&dev_priv->dpio_lock);
6428}
6429
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006430static void lpt_init_pch_refclk(struct drm_device *dev)
6431{
6432 struct drm_mode_config *mode_config = &dev->mode_config;
6433 struct intel_encoder *encoder;
6434 bool has_vga = false;
6435
6436 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6437 switch (encoder->type) {
6438 case INTEL_OUTPUT_ANALOG:
6439 has_vga = true;
6440 break;
6441 }
6442 }
6443
Paulo Zanoni47701c32013-07-23 11:19:25 -03006444 if (has_vga)
6445 lpt_enable_clkout_dp(dev, true, true);
6446 else
6447 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006448}
6449
Paulo Zanonidde86e22012-12-01 12:04:25 -02006450/*
6451 * Initialize reference clocks when the driver loads
6452 */
6453void intel_init_pch_refclk(struct drm_device *dev)
6454{
6455 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6456 ironlake_init_pch_refclk(dev);
6457 else if (HAS_PCH_LPT(dev))
6458 lpt_init_pch_refclk(dev);
6459}
6460
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006461static int ironlake_get_refclk(struct drm_crtc *crtc)
6462{
6463 struct drm_device *dev = crtc->dev;
6464 struct drm_i915_private *dev_priv = dev->dev_private;
6465 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006466 int num_connectors = 0;
6467 bool is_lvds = false;
6468
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006469 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006470 switch (encoder->type) {
6471 case INTEL_OUTPUT_LVDS:
6472 is_lvds = true;
6473 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006474 }
6475 num_connectors++;
6476 }
6477
6478 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006479 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006480 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006481 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006482 }
6483
6484 return 120000;
6485}
6486
Daniel Vetter6ff93602013-04-19 11:24:36 +02006487static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006488{
6489 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6491 int pipe = intel_crtc->pipe;
6492 uint32_t val;
6493
Daniel Vetter78114072013-06-13 00:54:57 +02006494 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006495
Daniel Vetter965e0c42013-03-27 00:44:57 +01006496 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006497 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006498 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006499 break;
6500 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006501 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006502 break;
6503 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006504 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006505 break;
6506 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006507 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006508 break;
6509 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006510 /* Case prevented by intel_choose_pipe_bpp_dither. */
6511 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006512 }
6513
Daniel Vetterd8b32242013-04-25 17:54:44 +02006514 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006515 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6516
Daniel Vetter6ff93602013-04-19 11:24:36 +02006517 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006518 val |= PIPECONF_INTERLACED_ILK;
6519 else
6520 val |= PIPECONF_PROGRESSIVE;
6521
Daniel Vetter50f3b012013-03-27 00:44:56 +01006522 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006523 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006524
Paulo Zanonic8203562012-09-12 10:06:29 -03006525 I915_WRITE(PIPECONF(pipe), val);
6526 POSTING_READ(PIPECONF(pipe));
6527}
6528
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006529/*
6530 * Set up the pipe CSC unit.
6531 *
6532 * Currently only full range RGB to limited range RGB conversion
6533 * is supported, but eventually this should handle various
6534 * RGB<->YCbCr scenarios as well.
6535 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006536static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006537{
6538 struct drm_device *dev = crtc->dev;
6539 struct drm_i915_private *dev_priv = dev->dev_private;
6540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6541 int pipe = intel_crtc->pipe;
6542 uint16_t coeff = 0x7800; /* 1.0 */
6543
6544 /*
6545 * TODO: Check what kind of values actually come out of the pipe
6546 * with these coeff/postoff values and adjust to get the best
6547 * accuracy. Perhaps we even need to take the bpc value into
6548 * consideration.
6549 */
6550
Daniel Vetter50f3b012013-03-27 00:44:56 +01006551 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006552 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6553
6554 /*
6555 * GY/GU and RY/RU should be the other way around according
6556 * to BSpec, but reality doesn't agree. Just set them up in
6557 * a way that results in the correct picture.
6558 */
6559 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6560 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6561
6562 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6563 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6564
6565 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6566 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6567
6568 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6569 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6570 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6571
6572 if (INTEL_INFO(dev)->gen > 6) {
6573 uint16_t postoff = 0;
6574
Daniel Vetter50f3b012013-03-27 00:44:56 +01006575 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006576 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006577
6578 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6579 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6580 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6581
6582 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6583 } else {
6584 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6585
Daniel Vetter50f3b012013-03-27 00:44:56 +01006586 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006587 mode |= CSC_BLACK_SCREEN_OFFSET;
6588
6589 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6590 }
6591}
6592
Daniel Vetter6ff93602013-04-19 11:24:36 +02006593static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006594{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006595 struct drm_device *dev = crtc->dev;
6596 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006598 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006599 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006600 uint32_t val;
6601
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006602 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006603
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006604 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006605 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6606
Daniel Vetter6ff93602013-04-19 11:24:36 +02006607 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006608 val |= PIPECONF_INTERLACED_ILK;
6609 else
6610 val |= PIPECONF_PROGRESSIVE;
6611
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006612 I915_WRITE(PIPECONF(cpu_transcoder), val);
6613 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006614
6615 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6616 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006617
6618 if (IS_BROADWELL(dev)) {
6619 val = 0;
6620
6621 switch (intel_crtc->config.pipe_bpp) {
6622 case 18:
6623 val |= PIPEMISC_DITHER_6_BPC;
6624 break;
6625 case 24:
6626 val |= PIPEMISC_DITHER_8_BPC;
6627 break;
6628 case 30:
6629 val |= PIPEMISC_DITHER_10_BPC;
6630 break;
6631 case 36:
6632 val |= PIPEMISC_DITHER_12_BPC;
6633 break;
6634 default:
6635 /* Case prevented by pipe_config_set_bpp. */
6636 BUG();
6637 }
6638
6639 if (intel_crtc->config.dither)
6640 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6641
6642 I915_WRITE(PIPEMISC(pipe), val);
6643 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006644}
6645
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006646static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006647 intel_clock_t *clock,
6648 bool *has_reduced_clock,
6649 intel_clock_t *reduced_clock)
6650{
6651 struct drm_device *dev = crtc->dev;
6652 struct drm_i915_private *dev_priv = dev->dev_private;
6653 struct intel_encoder *intel_encoder;
6654 int refclk;
6655 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006656 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006657
6658 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6659 switch (intel_encoder->type) {
6660 case INTEL_OUTPUT_LVDS:
6661 is_lvds = true;
6662 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006663 }
6664 }
6665
6666 refclk = ironlake_get_refclk(crtc);
6667
6668 /*
6669 * Returns a set of divisors for the desired target clock with the given
6670 * refclk, or FALSE. The returned values represent the clock equation:
6671 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6672 */
6673 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006674 ret = dev_priv->display.find_dpll(limit, crtc,
6675 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006676 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006677 if (!ret)
6678 return false;
6679
6680 if (is_lvds && dev_priv->lvds_downclock_avail) {
6681 /*
6682 * Ensure we match the reduced clock's P to the target clock.
6683 * If the clocks don't match, we can't switch the display clock
6684 * by using the FP0/FP1. In such case we will disable the LVDS
6685 * downclock feature.
6686 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006687 *has_reduced_clock =
6688 dev_priv->display.find_dpll(limit, crtc,
6689 dev_priv->lvds_downclock,
6690 refclk, clock,
6691 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006692 }
6693
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006694 return true;
6695}
6696
Paulo Zanonid4b19312012-11-29 11:29:32 -02006697int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6698{
6699 /*
6700 * Account for spread spectrum to avoid
6701 * oversubscribing the link. Max center spread
6702 * is 2.5%; use 5% for safety's sake.
6703 */
6704 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006705 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006706}
6707
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006708static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006709{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006710 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006711}
6712
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006713static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006714 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006715 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006716{
6717 struct drm_crtc *crtc = &intel_crtc->base;
6718 struct drm_device *dev = crtc->dev;
6719 struct drm_i915_private *dev_priv = dev->dev_private;
6720 struct intel_encoder *intel_encoder;
6721 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006722 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006723 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006724
6725 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6726 switch (intel_encoder->type) {
6727 case INTEL_OUTPUT_LVDS:
6728 is_lvds = true;
6729 break;
6730 case INTEL_OUTPUT_SDVO:
6731 case INTEL_OUTPUT_HDMI:
6732 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006733 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006734 }
6735
6736 num_connectors++;
6737 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006738
Chris Wilsonc1858122010-12-03 21:35:48 +00006739 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006740 factor = 21;
6741 if (is_lvds) {
6742 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006743 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006744 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006745 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006746 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006747 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006748
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006749 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006750 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006751
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006752 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6753 *fp2 |= FP_CB_TUNE;
6754
Chris Wilson5eddb702010-09-11 13:48:45 +01006755 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006756
Eric Anholta07d6782011-03-30 13:01:08 -07006757 if (is_lvds)
6758 dpll |= DPLLB_MODE_LVDS;
6759 else
6760 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006761
Daniel Vetteref1b4602013-06-01 17:17:04 +02006762 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6763 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006764
6765 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006766 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006767 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006768 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
Eric Anholta07d6782011-03-30 13:01:08 -07006770 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006771 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006772 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006773 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006774
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006775 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006776 case 5:
6777 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6778 break;
6779 case 7:
6780 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6781 break;
6782 case 10:
6783 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6784 break;
6785 case 14:
6786 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6787 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006788 }
6789
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006790 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006791 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 else
6793 dpll |= PLL_REF_INPUT_DREFCLK;
6794
Daniel Vetter959e16d2013-06-05 13:34:21 +02006795 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006796}
6797
Jesse Barnes79e53942008-11-07 14:24:08 -08006798static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006799 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006800 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006801{
6802 struct drm_device *dev = crtc->dev;
6803 struct drm_i915_private *dev_priv = dev->dev_private;
6804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6805 int pipe = intel_crtc->pipe;
6806 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006807 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006809 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006810 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006811 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006812 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006813 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006814 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006815
6816 for_each_encoder_on_crtc(dev, crtc, encoder) {
6817 switch (encoder->type) {
6818 case INTEL_OUTPUT_LVDS:
6819 is_lvds = true;
6820 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006821 }
6822
6823 num_connectors++;
6824 }
6825
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006826 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6827 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6828
Daniel Vetterff9a6752013-06-01 17:16:21 +02006829 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006830 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006831 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6833 return -EINVAL;
6834 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006835 /* Compat-code for transition, will disappear. */
6836 if (!intel_crtc->config.clock_set) {
6837 intel_crtc->config.dpll.n = clock.n;
6838 intel_crtc->config.dpll.m1 = clock.m1;
6839 intel_crtc->config.dpll.m2 = clock.m2;
6840 intel_crtc->config.dpll.p1 = clock.p1;
6841 intel_crtc->config.dpll.p2 = clock.p2;
6842 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006843
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006844 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006845 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006846 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006847 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006848 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006849
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006850 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006851 &fp, &reduced_clock,
6852 has_reduced_clock ? &fp2 : NULL);
6853
Daniel Vetter959e16d2013-06-05 13:34:21 +02006854 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006855 intel_crtc->config.dpll_hw_state.fp0 = fp;
6856 if (has_reduced_clock)
6857 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6858 else
6859 intel_crtc->config.dpll_hw_state.fp1 = fp;
6860
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006861 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006862 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006863 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6864 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006865 return -EINVAL;
6866 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006867 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006868 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006870 if (intel_crtc->config.has_dp_encoder)
6871 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006872
Jani Nikulad330a952014-01-21 11:24:25 +02006873 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006874 intel_crtc->lowfreq_avail = true;
6875 else
6876 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006877
Daniel Vetter8a654f32013-06-01 17:16:22 +02006878 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006879
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006880 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006881 intel_cpu_transcoder_set_m_n(intel_crtc,
6882 &intel_crtc->config.fdi_m_n);
6883 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006884
Daniel Vetter6ff93602013-04-19 11:24:36 +02006885 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006886
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006887 /* Set up the display plane register */
6888 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006889 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006890
Daniel Vetter94352cf2012-07-05 22:51:56 +02006891 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006892
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006893 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006894}
6895
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006896static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6897 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006898{
6899 struct drm_device *dev = crtc->base.dev;
6900 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006901 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006902
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006903 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6904 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6905 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6906 & ~TU_SIZE_MASK;
6907 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6908 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6910}
6911
6912static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6913 enum transcoder transcoder,
6914 struct intel_link_m_n *m_n)
6915{
6916 struct drm_device *dev = crtc->base.dev;
6917 struct drm_i915_private *dev_priv = dev->dev_private;
6918 enum pipe pipe = crtc->pipe;
6919
6920 if (INTEL_INFO(dev)->gen >= 5) {
6921 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6922 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6923 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6924 & ~TU_SIZE_MASK;
6925 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6926 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6927 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6928 } else {
6929 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6930 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6931 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6932 & ~TU_SIZE_MASK;
6933 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6934 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6935 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6936 }
6937}
6938
6939void intel_dp_get_m_n(struct intel_crtc *crtc,
6940 struct intel_crtc_config *pipe_config)
6941{
6942 if (crtc->config.has_pch_encoder)
6943 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6944 else
6945 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6946 &pipe_config->dp_m_n);
6947}
6948
Daniel Vetter72419202013-04-04 13:28:53 +02006949static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6950 struct intel_crtc_config *pipe_config)
6951{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006952 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6953 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006954}
6955
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006956static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6957 struct intel_crtc_config *pipe_config)
6958{
6959 struct drm_device *dev = crtc->base.dev;
6960 struct drm_i915_private *dev_priv = dev->dev_private;
6961 uint32_t tmp;
6962
6963 tmp = I915_READ(PF_CTL(crtc->pipe));
6964
6965 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006966 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006967 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6968 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006969
6970 /* We currently do not free assignements of panel fitters on
6971 * ivb/hsw (since we don't use the higher upscaling modes which
6972 * differentiates them) so just WARN about this case for now. */
6973 if (IS_GEN7(dev)) {
6974 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6975 PF_PIPE_SEL_IVB(crtc->pipe));
6976 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006977 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006978}
6979
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006980static void ironlake_get_plane_config(struct intel_crtc *crtc,
6981 struct intel_plane_config *plane_config)
6982{
6983 struct drm_device *dev = crtc->base.dev;
6984 struct drm_i915_private *dev_priv = dev->dev_private;
6985 u32 val, base, offset;
6986 int pipe = crtc->pipe, plane = crtc->plane;
6987 int fourcc, pixel_format;
6988 int aligned_height;
6989
Dave Airlie66e514c2014-04-03 07:51:54 +10006990 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6991 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006992 DRM_DEBUG_KMS("failed to alloc fb\n");
6993 return;
6994 }
6995
6996 val = I915_READ(DSPCNTR(plane));
6997
6998 if (INTEL_INFO(dev)->gen >= 4)
6999 if (val & DISPPLANE_TILED)
7000 plane_config->tiled = true;
7001
7002 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7003 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007004 crtc->base.primary->fb->pixel_format = fourcc;
7005 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007006 drm_format_plane_cpp(fourcc, 0) * 8;
7007
7008 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7009 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7010 offset = I915_READ(DSPOFFSET(plane));
7011 } else {
7012 if (plane_config->tiled)
7013 offset = I915_READ(DSPTILEOFF(plane));
7014 else
7015 offset = I915_READ(DSPLINOFF(plane));
7016 }
7017 plane_config->base = base;
7018
7019 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007020 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7021 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007022
7023 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007024 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007025
Dave Airlie66e514c2014-04-03 07:51:54 +10007026 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007027 plane_config->tiled);
7028
Dave Airlie66e514c2014-04-03 07:51:54 +10007029 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007030 aligned_height, PAGE_SIZE);
7031
7032 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007033 pipe, plane, crtc->base.primary->fb->width,
7034 crtc->base.primary->fb->height,
7035 crtc->base.primary->fb->bits_per_pixel, base,
7036 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007037 plane_config->size);
7038}
7039
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007040static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7041 struct intel_crtc_config *pipe_config)
7042{
7043 struct drm_device *dev = crtc->base.dev;
7044 struct drm_i915_private *dev_priv = dev->dev_private;
7045 uint32_t tmp;
7046
Daniel Vettere143a212013-07-04 12:01:15 +02007047 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007048 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007050 tmp = I915_READ(PIPECONF(crtc->pipe));
7051 if (!(tmp & PIPECONF_ENABLE))
7052 return false;
7053
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007054 switch (tmp & PIPECONF_BPC_MASK) {
7055 case PIPECONF_6BPC:
7056 pipe_config->pipe_bpp = 18;
7057 break;
7058 case PIPECONF_8BPC:
7059 pipe_config->pipe_bpp = 24;
7060 break;
7061 case PIPECONF_10BPC:
7062 pipe_config->pipe_bpp = 30;
7063 break;
7064 case PIPECONF_12BPC:
7065 pipe_config->pipe_bpp = 36;
7066 break;
7067 default:
7068 break;
7069 }
7070
Daniel Vetterab9412b2013-05-03 11:49:46 +02007071 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007072 struct intel_shared_dpll *pll;
7073
Daniel Vetter88adfff2013-03-28 10:42:01 +01007074 pipe_config->has_pch_encoder = true;
7075
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007076 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7077 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7078 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007079
7080 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007081
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007082 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007083 pipe_config->shared_dpll =
7084 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007085 } else {
7086 tmp = I915_READ(PCH_DPLL_SEL);
7087 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7088 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7089 else
7090 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7091 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007092
7093 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7094
7095 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7096 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007097
7098 tmp = pipe_config->dpll_hw_state.dpll;
7099 pipe_config->pixel_multiplier =
7100 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7101 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007102
7103 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007104 } else {
7105 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007106 }
7107
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007108 intel_get_pipe_timings(crtc, pipe_config);
7109
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007110 ironlake_get_pfit_config(crtc, pipe_config);
7111
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007112 return true;
7113}
7114
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007115static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7116{
7117 struct drm_device *dev = dev_priv->dev;
7118 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7119 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007120
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007121 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007122 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007123 pipe_name(crtc->pipe));
7124
7125 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7126 WARN(plls->spll_refcount, "SPLL enabled\n");
7127 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7128 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7129 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7130 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7131 "CPU PWM1 enabled\n");
7132 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7133 "CPU PWM2 enabled\n");
7134 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7135 "PCH PWM1 enabled\n");
7136 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7137 "Utility pin enabled\n");
7138 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7139
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007140 /*
7141 * In theory we can still leave IRQs enabled, as long as only the HPD
7142 * interrupts remain enabled. We used to check for that, but since it's
7143 * gen-specific and since we only disable LCPLL after we fully disable
7144 * the interrupts, the check below should be enough.
7145 */
7146 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007147}
7148
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007149static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7150{
7151 struct drm_device *dev = dev_priv->dev;
7152
7153 if (IS_HASWELL(dev)) {
7154 mutex_lock(&dev_priv->rps.hw_lock);
7155 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7156 val))
7157 DRM_ERROR("Failed to disable D_COMP\n");
7158 mutex_unlock(&dev_priv->rps.hw_lock);
7159 } else {
7160 I915_WRITE(D_COMP, val);
7161 }
7162 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007163}
7164
7165/*
7166 * This function implements pieces of two sequences from BSpec:
7167 * - Sequence for display software to disable LCPLL
7168 * - Sequence for display software to allow package C8+
7169 * The steps implemented here are just the steps that actually touch the LCPLL
7170 * register. Callers should take care of disabling all the display engine
7171 * functions, doing the mode unset, fixing interrupts, etc.
7172 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007173static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7174 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007175{
7176 uint32_t val;
7177
7178 assert_can_disable_lcpll(dev_priv);
7179
7180 val = I915_READ(LCPLL_CTL);
7181
7182 if (switch_to_fclk) {
7183 val |= LCPLL_CD_SOURCE_FCLK;
7184 I915_WRITE(LCPLL_CTL, val);
7185
7186 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7187 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7188 DRM_ERROR("Switching to FCLK failed\n");
7189
7190 val = I915_READ(LCPLL_CTL);
7191 }
7192
7193 val |= LCPLL_PLL_DISABLE;
7194 I915_WRITE(LCPLL_CTL, val);
7195 POSTING_READ(LCPLL_CTL);
7196
7197 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7198 DRM_ERROR("LCPLL still locked\n");
7199
7200 val = I915_READ(D_COMP);
7201 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007202 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007203 ndelay(100);
7204
7205 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7206 DRM_ERROR("D_COMP RCOMP still in progress\n");
7207
7208 if (allow_power_down) {
7209 val = I915_READ(LCPLL_CTL);
7210 val |= LCPLL_POWER_DOWN_ALLOW;
7211 I915_WRITE(LCPLL_CTL, val);
7212 POSTING_READ(LCPLL_CTL);
7213 }
7214}
7215
7216/*
7217 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7218 * source.
7219 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007220static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007221{
7222 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007223 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007224
7225 val = I915_READ(LCPLL_CTL);
7226
7227 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7228 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7229 return;
7230
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007231 /*
7232 * Make sure we're not on PC8 state before disabling PC8, otherwise
7233 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7234 *
7235 * The other problem is that hsw_restore_lcpll() is called as part of
7236 * the runtime PM resume sequence, so we can't just call
7237 * gen6_gt_force_wake_get() because that function calls
7238 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7239 * while we are on the resume sequence. So to solve this problem we have
7240 * to call special forcewake code that doesn't touch runtime PM and
7241 * doesn't enable the forcewake delayed work.
7242 */
7243 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7244 if (dev_priv->uncore.forcewake_count++ == 0)
7245 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7246 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007247
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007248 if (val & LCPLL_POWER_DOWN_ALLOW) {
7249 val &= ~LCPLL_POWER_DOWN_ALLOW;
7250 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007251 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007252 }
7253
7254 val = I915_READ(D_COMP);
7255 val |= D_COMP_COMP_FORCE;
7256 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007257 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007258
7259 val = I915_READ(LCPLL_CTL);
7260 val &= ~LCPLL_PLL_DISABLE;
7261 I915_WRITE(LCPLL_CTL, val);
7262
7263 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7264 DRM_ERROR("LCPLL not locked yet\n");
7265
7266 if (val & LCPLL_CD_SOURCE_FCLK) {
7267 val = I915_READ(LCPLL_CTL);
7268 val &= ~LCPLL_CD_SOURCE_FCLK;
7269 I915_WRITE(LCPLL_CTL, val);
7270
7271 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7272 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7273 DRM_ERROR("Switching back to LCPLL failed\n");
7274 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007275
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007276 /* See the big comment above. */
7277 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7278 if (--dev_priv->uncore.forcewake_count == 0)
7279 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7280 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007281}
7282
Paulo Zanoni765dab62014-03-07 20:08:18 -03007283/*
7284 * Package states C8 and deeper are really deep PC states that can only be
7285 * reached when all the devices on the system allow it, so even if the graphics
7286 * device allows PC8+, it doesn't mean the system will actually get to these
7287 * states. Our driver only allows PC8+ when going into runtime PM.
7288 *
7289 * The requirements for PC8+ are that all the outputs are disabled, the power
7290 * well is disabled and most interrupts are disabled, and these are also
7291 * requirements for runtime PM. When these conditions are met, we manually do
7292 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7293 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7294 * hang the machine.
7295 *
7296 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7297 * the state of some registers, so when we come back from PC8+ we need to
7298 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7299 * need to take care of the registers kept by RC6. Notice that this happens even
7300 * if we don't put the device in PCI D3 state (which is what currently happens
7301 * because of the runtime PM support).
7302 *
7303 * For more, read "Display Sequences for Package C8" on the hardware
7304 * documentation.
7305 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007306void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007307{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007308 struct drm_device *dev = dev_priv->dev;
7309 uint32_t val;
7310
Paulo Zanonic67a4702013-08-19 13:18:09 -03007311 DRM_DEBUG_KMS("Enabling package C8+\n");
7312
Paulo Zanonic67a4702013-08-19 13:18:09 -03007313 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7314 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7315 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7316 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7317 }
7318
7319 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007320 hsw_disable_lcpll(dev_priv, true, true);
7321}
7322
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007323void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007324{
7325 struct drm_device *dev = dev_priv->dev;
7326 uint32_t val;
7327
Paulo Zanonic67a4702013-08-19 13:18:09 -03007328 DRM_DEBUG_KMS("Disabling package C8+\n");
7329
7330 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007331 lpt_init_pch_refclk(dev);
7332
7333 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7334 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7335 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7336 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7337 }
7338
7339 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007340}
7341
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007342static void snb_modeset_global_resources(struct drm_device *dev)
7343{
7344 modeset_update_crtc_power_domains(dev);
7345}
7346
Imre Deak4f074122013-10-16 17:25:51 +03007347static void haswell_modeset_global_resources(struct drm_device *dev)
7348{
Paulo Zanonida723562013-12-19 11:54:51 -02007349 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007350}
7351
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007352static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007353 int x, int y,
7354 struct drm_framebuffer *fb)
7355{
7356 struct drm_device *dev = crtc->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007359 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007360 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007361
Paulo Zanoni566b7342013-11-25 15:27:08 -02007362 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007363 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007364 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007365
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007366 if (intel_crtc->config.has_dp_encoder)
7367 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007368
7369 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007370
Daniel Vetter8a654f32013-06-01 17:16:22 +02007371 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007372
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007373 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007374 intel_cpu_transcoder_set_m_n(intel_crtc,
7375 &intel_crtc->config.fdi_m_n);
7376 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007377
Daniel Vetter6ff93602013-04-19 11:24:36 +02007378 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007379
Daniel Vetter50f3b012013-03-27 00:44:56 +01007380 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007381
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007382 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007383 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007384 POSTING_READ(DSPCNTR(plane));
7385
7386 ret = intel_pipe_set_base(crtc, x, y, fb);
7387
Jesse Barnes79e53942008-11-07 14:24:08 -08007388 return ret;
7389}
7390
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007391static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7392 struct intel_crtc_config *pipe_config)
7393{
7394 struct drm_device *dev = crtc->base.dev;
7395 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007396 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007397 uint32_t tmp;
7398
Imre Deakb5482bd2014-03-05 16:20:55 +02007399 if (!intel_display_power_enabled(dev_priv,
7400 POWER_DOMAIN_PIPE(crtc->pipe)))
7401 return false;
7402
Daniel Vettere143a212013-07-04 12:01:15 +02007403 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007404 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7405
Daniel Vettereccb1402013-05-22 00:50:22 +02007406 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7407 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7408 enum pipe trans_edp_pipe;
7409 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7410 default:
7411 WARN(1, "unknown pipe linked to edp transcoder\n");
7412 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7413 case TRANS_DDI_EDP_INPUT_A_ON:
7414 trans_edp_pipe = PIPE_A;
7415 break;
7416 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7417 trans_edp_pipe = PIPE_B;
7418 break;
7419 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7420 trans_edp_pipe = PIPE_C;
7421 break;
7422 }
7423
7424 if (trans_edp_pipe == crtc->pipe)
7425 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7426 }
7427
Imre Deakda7e29b2014-02-18 00:02:02 +02007428 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007429 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007430 return false;
7431
Daniel Vettereccb1402013-05-22 00:50:22 +02007432 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007433 if (!(tmp & PIPECONF_ENABLE))
7434 return false;
7435
Daniel Vetter88adfff2013-03-28 10:42:01 +01007436 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007437 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007438 * DDI E. So just check whether this pipe is wired to DDI E and whether
7439 * the PCH transcoder is on.
7440 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007441 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007442 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007443 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007444 pipe_config->has_pch_encoder = true;
7445
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007446 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7447 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7448 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007449
7450 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007451 }
7452
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007453 intel_get_pipe_timings(crtc, pipe_config);
7454
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007455 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007456 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007457 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007458
Jesse Barnese59150d2014-01-07 13:30:45 -08007459 if (IS_HASWELL(dev))
7460 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7461 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007462
Daniel Vetter6c49f242013-06-06 12:45:25 +02007463 pipe_config->pixel_multiplier = 1;
7464
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007465 return true;
7466}
7467
Eric Anholtf564048e2011-03-30 13:01:02 -07007468static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007469 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007470 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007471{
7472 struct drm_device *dev = crtc->dev;
7473 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007474 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007476 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007477 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007478 int ret;
7479
Eric Anholt0b701d22011-03-30 13:01:03 -07007480 drm_vblank_pre_modeset(dev, pipe);
7481
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007482 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7483
Jesse Barnes79e53942008-11-07 14:24:08 -08007484 drm_vblank_post_modeset(dev, pipe);
7485
Daniel Vetter9256aa12012-10-31 19:26:13 +01007486 if (ret != 0)
7487 return ret;
7488
7489 for_each_encoder_on_crtc(dev, crtc, encoder) {
7490 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7491 encoder->base.base.id,
7492 drm_get_encoder_name(&encoder->base),
7493 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007494
7495 if (encoder->mode_set)
7496 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007497 }
7498
7499 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007500}
7501
Jani Nikula1a915102013-10-16 12:34:48 +03007502static struct {
7503 int clock;
7504 u32 config;
7505} hdmi_audio_clock[] = {
7506 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7507 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7508 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7509 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7510 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7511 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7512 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7513 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7514 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7515 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7516};
7517
7518/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7519static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7520{
7521 int i;
7522
7523 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7524 if (mode->clock == hdmi_audio_clock[i].clock)
7525 break;
7526 }
7527
7528 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7529 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7530 i = 1;
7531 }
7532
7533 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7534 hdmi_audio_clock[i].clock,
7535 hdmi_audio_clock[i].config);
7536
7537 return hdmi_audio_clock[i].config;
7538}
7539
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007540static bool intel_eld_uptodate(struct drm_connector *connector,
7541 int reg_eldv, uint32_t bits_eldv,
7542 int reg_elda, uint32_t bits_elda,
7543 int reg_edid)
7544{
7545 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7546 uint8_t *eld = connector->eld;
7547 uint32_t i;
7548
7549 i = I915_READ(reg_eldv);
7550 i &= bits_eldv;
7551
7552 if (!eld[0])
7553 return !i;
7554
7555 if (!i)
7556 return false;
7557
7558 i = I915_READ(reg_elda);
7559 i &= ~bits_elda;
7560 I915_WRITE(reg_elda, i);
7561
7562 for (i = 0; i < eld[2]; i++)
7563 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7564 return false;
7565
7566 return true;
7567}
7568
Wu Fengguange0dac652011-09-05 14:25:34 +08007569static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007570 struct drm_crtc *crtc,
7571 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007572{
7573 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7574 uint8_t *eld = connector->eld;
7575 uint32_t eldv;
7576 uint32_t len;
7577 uint32_t i;
7578
7579 i = I915_READ(G4X_AUD_VID_DID);
7580
7581 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7582 eldv = G4X_ELDV_DEVCL_DEVBLC;
7583 else
7584 eldv = G4X_ELDV_DEVCTG;
7585
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007586 if (intel_eld_uptodate(connector,
7587 G4X_AUD_CNTL_ST, eldv,
7588 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7589 G4X_HDMIW_HDMIEDID))
7590 return;
7591
Wu Fengguange0dac652011-09-05 14:25:34 +08007592 i = I915_READ(G4X_AUD_CNTL_ST);
7593 i &= ~(eldv | G4X_ELD_ADDR);
7594 len = (i >> 9) & 0x1f; /* ELD buffer size */
7595 I915_WRITE(G4X_AUD_CNTL_ST, i);
7596
7597 if (!eld[0])
7598 return;
7599
7600 len = min_t(uint8_t, eld[2], len);
7601 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7602 for (i = 0; i < len; i++)
7603 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7604
7605 i = I915_READ(G4X_AUD_CNTL_ST);
7606 i |= eldv;
7607 I915_WRITE(G4X_AUD_CNTL_ST, i);
7608}
7609
Wang Xingchao83358c852012-08-16 22:43:37 +08007610static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007611 struct drm_crtc *crtc,
7612 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007613{
7614 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7615 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007617 uint32_t eldv;
7618 uint32_t i;
7619 int len;
7620 int pipe = to_intel_crtc(crtc)->pipe;
7621 int tmp;
7622
7623 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7624 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7625 int aud_config = HSW_AUD_CFG(pipe);
7626 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7627
Wang Xingchao83358c852012-08-16 22:43:37 +08007628 /* Audio output enable */
7629 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7630 tmp = I915_READ(aud_cntrl_st2);
7631 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7632 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007633 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007634
Daniel Vetterc7905792014-04-16 16:56:09 +02007635 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007636
7637 /* Set ELD valid state */
7638 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007639 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007640 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7641 I915_WRITE(aud_cntrl_st2, tmp);
7642 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007643 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007644
7645 /* Enable HDMI mode */
7646 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007647 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007648 /* clear N_programing_enable and N_value_index */
7649 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7650 I915_WRITE(aud_config, tmp);
7651
7652 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7653
7654 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007655 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007656
7657 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7658 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7659 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7660 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007661 } else {
7662 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7663 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007664
7665 if (intel_eld_uptodate(connector,
7666 aud_cntrl_st2, eldv,
7667 aud_cntl_st, IBX_ELD_ADDRESS,
7668 hdmiw_hdmiedid))
7669 return;
7670
7671 i = I915_READ(aud_cntrl_st2);
7672 i &= ~eldv;
7673 I915_WRITE(aud_cntrl_st2, i);
7674
7675 if (!eld[0])
7676 return;
7677
7678 i = I915_READ(aud_cntl_st);
7679 i &= ~IBX_ELD_ADDRESS;
7680 I915_WRITE(aud_cntl_st, i);
7681 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7682 DRM_DEBUG_DRIVER("port num:%d\n", i);
7683
7684 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7685 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7686 for (i = 0; i < len; i++)
7687 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7688
7689 i = I915_READ(aud_cntrl_st2);
7690 i |= eldv;
7691 I915_WRITE(aud_cntrl_st2, i);
7692
7693}
7694
Wu Fengguange0dac652011-09-05 14:25:34 +08007695static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007696 struct drm_crtc *crtc,
7697 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007698{
7699 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7700 uint8_t *eld = connector->eld;
7701 uint32_t eldv;
7702 uint32_t i;
7703 int len;
7704 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007705 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007706 int aud_cntl_st;
7707 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007708 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007709
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007710 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007711 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7712 aud_config = IBX_AUD_CFG(pipe);
7713 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007714 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007715 } else if (IS_VALLEYVIEW(connector->dev)) {
7716 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7717 aud_config = VLV_AUD_CFG(pipe);
7718 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7719 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007720 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007721 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7722 aud_config = CPT_AUD_CFG(pipe);
7723 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007724 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007725 }
7726
Wang Xingchao9b138a82012-08-09 16:52:18 +08007727 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007728
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007729 if (IS_VALLEYVIEW(connector->dev)) {
7730 struct intel_encoder *intel_encoder;
7731 struct intel_digital_port *intel_dig_port;
7732
7733 intel_encoder = intel_attached_encoder(connector);
7734 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7735 i = intel_dig_port->port;
7736 } else {
7737 i = I915_READ(aud_cntl_st);
7738 i = (i >> 29) & DIP_PORT_SEL_MASK;
7739 /* DIP_Port_Select, 0x1 = PortB */
7740 }
7741
Wu Fengguange0dac652011-09-05 14:25:34 +08007742 if (!i) {
7743 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7744 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007745 eldv = IBX_ELD_VALIDB;
7746 eldv |= IBX_ELD_VALIDB << 4;
7747 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007748 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007749 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007750 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007751 }
7752
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007753 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7754 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7755 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007756 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007757 } else {
7758 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7759 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007760
7761 if (intel_eld_uptodate(connector,
7762 aud_cntrl_st2, eldv,
7763 aud_cntl_st, IBX_ELD_ADDRESS,
7764 hdmiw_hdmiedid))
7765 return;
7766
Wu Fengguange0dac652011-09-05 14:25:34 +08007767 i = I915_READ(aud_cntrl_st2);
7768 i &= ~eldv;
7769 I915_WRITE(aud_cntrl_st2, i);
7770
7771 if (!eld[0])
7772 return;
7773
Wu Fengguange0dac652011-09-05 14:25:34 +08007774 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007775 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007776 I915_WRITE(aud_cntl_st, i);
7777
7778 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7779 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7780 for (i = 0; i < len; i++)
7781 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7782
7783 i = I915_READ(aud_cntrl_st2);
7784 i |= eldv;
7785 I915_WRITE(aud_cntrl_st2, i);
7786}
7787
7788void intel_write_eld(struct drm_encoder *encoder,
7789 struct drm_display_mode *mode)
7790{
7791 struct drm_crtc *crtc = encoder->crtc;
7792 struct drm_connector *connector;
7793 struct drm_device *dev = encoder->dev;
7794 struct drm_i915_private *dev_priv = dev->dev_private;
7795
7796 connector = drm_select_eld(encoder, mode);
7797 if (!connector)
7798 return;
7799
7800 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7801 connector->base.id,
7802 drm_get_connector_name(connector),
7803 connector->encoder->base.id,
7804 drm_get_encoder_name(connector->encoder));
7805
7806 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7807
7808 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007809 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007810}
7811
Chris Wilson560b85b2010-08-07 11:01:38 +01007812static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7813{
7814 struct drm_device *dev = crtc->dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7817 bool visible = base != 0;
7818 u32 cntl;
7819
7820 if (intel_crtc->cursor_visible == visible)
7821 return;
7822
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007823 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007824 if (visible) {
7825 /* On these chipsets we can only modify the base whilst
7826 * the cursor is disabled.
7827 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007828 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007829
7830 cntl &= ~(CURSOR_FORMAT_MASK);
7831 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7832 cntl |= CURSOR_ENABLE |
7833 CURSOR_GAMMA_ENABLE |
7834 CURSOR_FORMAT_ARGB;
7835 } else
7836 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007837 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007838
7839 intel_crtc->cursor_visible = visible;
7840}
7841
7842static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7843{
7844 struct drm_device *dev = crtc->dev;
7845 struct drm_i915_private *dev_priv = dev->dev_private;
7846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7847 int pipe = intel_crtc->pipe;
7848 bool visible = base != 0;
7849
7850 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307851 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007852 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007853 if (base) {
7854 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307855 cntl |= MCURSOR_GAMMA_ENABLE;
7856
7857 switch (width) {
7858 case 64:
7859 cntl |= CURSOR_MODE_64_ARGB_AX;
7860 break;
7861 case 128:
7862 cntl |= CURSOR_MODE_128_ARGB_AX;
7863 break;
7864 case 256:
7865 cntl |= CURSOR_MODE_256_ARGB_AX;
7866 break;
7867 default:
7868 WARN_ON(1);
7869 return;
7870 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007871 cntl |= pipe << 28; /* Connect to correct pipe */
7872 } else {
7873 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7874 cntl |= CURSOR_MODE_DISABLE;
7875 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007876 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007877
7878 intel_crtc->cursor_visible = visible;
7879 }
7880 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007881 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007882 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007883 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007884}
7885
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007886static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7887{
7888 struct drm_device *dev = crtc->dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7891 int pipe = intel_crtc->pipe;
7892 bool visible = base != 0;
7893
7894 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307895 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007896 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7897 if (base) {
7898 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307899 cntl |= MCURSOR_GAMMA_ENABLE;
7900 switch (width) {
7901 case 64:
7902 cntl |= CURSOR_MODE_64_ARGB_AX;
7903 break;
7904 case 128:
7905 cntl |= CURSOR_MODE_128_ARGB_AX;
7906 break;
7907 case 256:
7908 cntl |= CURSOR_MODE_256_ARGB_AX;
7909 break;
7910 default:
7911 WARN_ON(1);
7912 return;
7913 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007914 } else {
7915 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7916 cntl |= CURSOR_MODE_DISABLE;
7917 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007918 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007919 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007920 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7921 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007922 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7923
7924 intel_crtc->cursor_visible = visible;
7925 }
7926 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007927 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007928 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007929 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007930}
7931
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007932/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007933static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7934 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007935{
7936 struct drm_device *dev = crtc->dev;
7937 struct drm_i915_private *dev_priv = dev->dev_private;
7938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7939 int pipe = intel_crtc->pipe;
7940 int x = intel_crtc->cursor_x;
7941 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007942 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007943 bool visible;
7944
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007945 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007946 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007947
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007948 if (x >= intel_crtc->config.pipe_src_w)
7949 base = 0;
7950
7951 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007952 base = 0;
7953
7954 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007955 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007956 base = 0;
7957
7958 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7959 x = -x;
7960 }
7961 pos |= x << CURSOR_X_SHIFT;
7962
7963 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007964 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007965 base = 0;
7966
7967 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7968 y = -y;
7969 }
7970 pos |= y << CURSOR_Y_SHIFT;
7971
7972 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007973 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007974 return;
7975
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007976 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007977 I915_WRITE(CURPOS_IVB(pipe), pos);
7978 ivb_update_cursor(crtc, base);
7979 } else {
7980 I915_WRITE(CURPOS(pipe), pos);
7981 if (IS_845G(dev) || IS_I865G(dev))
7982 i845_update_cursor(crtc, base);
7983 else
7984 i9xx_update_cursor(crtc, base);
7985 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007986}
7987
Jesse Barnes79e53942008-11-07 14:24:08 -08007988static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007989 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007990 uint32_t handle,
7991 uint32_t width, uint32_t height)
7992{
7993 struct drm_device *dev = crtc->dev;
7994 struct drm_i915_private *dev_priv = dev->dev_private;
7995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007996 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007997 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007998 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007999 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008000
Jesse Barnes79e53942008-11-07 14:24:08 -08008001 /* if we want to turn off the cursor ignore width and height */
8002 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008003 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008004 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008005 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008006 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008007 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008008 }
8009
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308010 /* Check for which cursor types we support */
8011 if (!((width == 64 && height == 64) ||
8012 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8013 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8014 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 return -EINVAL;
8016 }
8017
Chris Wilson05394f32010-11-08 19:18:58 +00008018 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008019 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008020 return -ENOENT;
8021
Chris Wilson05394f32010-11-08 19:18:58 +00008022 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008023 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008024 ret = -ENOMEM;
8025 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008026 }
8027
Dave Airlie71acb5e2008-12-30 20:31:46 +10008028 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008029 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008030 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008031 unsigned alignment;
8032
Chris Wilsond9e86c02010-11-10 16:40:20 +00008033 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008034 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008035 ret = -EINVAL;
8036 goto fail_locked;
8037 }
8038
Chris Wilson693db182013-03-05 14:52:39 +00008039 /* Note that the w/a also requires 2 PTE of padding following
8040 * the bo. We currently fill all unused PTE with the shadow
8041 * page and so we should always have valid PTE following the
8042 * cursor preventing the VT-d warning.
8043 */
8044 alignment = 0;
8045 if (need_vtd_wa(dev))
8046 alignment = 64*1024;
8047
8048 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008049 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008050 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008051 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008052 }
8053
Chris Wilsond9e86c02010-11-10 16:40:20 +00008054 ret = i915_gem_object_put_fence(obj);
8055 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008056 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008057 goto fail_unpin;
8058 }
8059
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008060 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008061 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008062 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008063 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008064 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8065 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008066 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008067 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008068 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008069 }
Chris Wilson05394f32010-11-08 19:18:58 +00008070 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008071 }
8072
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008073 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008074 I915_WRITE(CURSIZE, (height << 12) | width);
8075
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008076 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008077 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008078 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008079 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008080 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8081 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008082 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008083 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008084 }
Jesse Barnes80824002009-09-10 15:28:06 -07008085
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008086 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008087
Chris Wilson64f962e2014-03-26 12:38:15 +00008088 old_width = intel_crtc->cursor_width;
8089
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008090 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008091 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008092 intel_crtc->cursor_width = width;
8093 intel_crtc->cursor_height = height;
8094
Chris Wilson64f962e2014-03-26 12:38:15 +00008095 if (intel_crtc->active) {
8096 if (old_width != width)
8097 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008098 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008099 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008100
Jesse Barnes79e53942008-11-07 14:24:08 -08008101 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008102fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008103 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008104fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008105 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008106fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008107 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008108 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109}
8110
8111static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8112{
Jesse Barnes79e53942008-11-07 14:24:08 -08008113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008114
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008115 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8116 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008117
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008118 if (intel_crtc->active)
8119 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008120
8121 return 0;
8122}
8123
Jesse Barnes79e53942008-11-07 14:24:08 -08008124static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008125 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008126{
James Simmons72034252010-08-03 01:33:19 +01008127 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008129
James Simmons72034252010-08-03 01:33:19 +01008130 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008131 intel_crtc->lut_r[i] = red[i] >> 8;
8132 intel_crtc->lut_g[i] = green[i] >> 8;
8133 intel_crtc->lut_b[i] = blue[i] >> 8;
8134 }
8135
8136 intel_crtc_load_lut(crtc);
8137}
8138
Jesse Barnes79e53942008-11-07 14:24:08 -08008139/* VESA 640x480x72Hz mode to set on the pipe */
8140static struct drm_display_mode load_detect_mode = {
8141 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8142 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8143};
8144
Daniel Vettera8bb6812014-02-10 18:00:39 +01008145struct drm_framebuffer *
8146__intel_framebuffer_create(struct drm_device *dev,
8147 struct drm_mode_fb_cmd2 *mode_cmd,
8148 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008149{
8150 struct intel_framebuffer *intel_fb;
8151 int ret;
8152
8153 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8154 if (!intel_fb) {
8155 drm_gem_object_unreference_unlocked(&obj->base);
8156 return ERR_PTR(-ENOMEM);
8157 }
8158
8159 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008160 if (ret)
8161 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008162
8163 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008164err:
8165 drm_gem_object_unreference_unlocked(&obj->base);
8166 kfree(intel_fb);
8167
8168 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008169}
8170
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008171static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008172intel_framebuffer_create(struct drm_device *dev,
8173 struct drm_mode_fb_cmd2 *mode_cmd,
8174 struct drm_i915_gem_object *obj)
8175{
8176 struct drm_framebuffer *fb;
8177 int ret;
8178
8179 ret = i915_mutex_lock_interruptible(dev);
8180 if (ret)
8181 return ERR_PTR(ret);
8182 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8183 mutex_unlock(&dev->struct_mutex);
8184
8185 return fb;
8186}
8187
Chris Wilsond2dff872011-04-19 08:36:26 +01008188static u32
8189intel_framebuffer_pitch_for_width(int width, int bpp)
8190{
8191 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8192 return ALIGN(pitch, 64);
8193}
8194
8195static u32
8196intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8197{
8198 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8199 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8200}
8201
8202static struct drm_framebuffer *
8203intel_framebuffer_create_for_mode(struct drm_device *dev,
8204 struct drm_display_mode *mode,
8205 int depth, int bpp)
8206{
8207 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008208 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008209
8210 obj = i915_gem_alloc_object(dev,
8211 intel_framebuffer_size_for_mode(mode, bpp));
8212 if (obj == NULL)
8213 return ERR_PTR(-ENOMEM);
8214
8215 mode_cmd.width = mode->hdisplay;
8216 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008217 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8218 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008219 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008220
8221 return intel_framebuffer_create(dev, &mode_cmd, obj);
8222}
8223
8224static struct drm_framebuffer *
8225mode_fits_in_fbdev(struct drm_device *dev,
8226 struct drm_display_mode *mode)
8227{
Daniel Vetter4520f532013-10-09 09:18:51 +02008228#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008229 struct drm_i915_private *dev_priv = dev->dev_private;
8230 struct drm_i915_gem_object *obj;
8231 struct drm_framebuffer *fb;
8232
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008233 if (!dev_priv->fbdev)
8234 return NULL;
8235
8236 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008237 return NULL;
8238
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008239 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008240 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008241
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008242 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008243 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8244 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008245 return NULL;
8246
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008247 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008248 return NULL;
8249
8250 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008251#else
8252 return NULL;
8253#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008254}
8255
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008256bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008257 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008258 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008259{
8260 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008261 struct intel_encoder *intel_encoder =
8262 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008263 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008264 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008265 struct drm_crtc *crtc = NULL;
8266 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008267 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008268 int i = -1;
8269
Chris Wilsond2dff872011-04-19 08:36:26 +01008270 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8271 connector->base.id, drm_get_connector_name(connector),
8272 encoder->base.id, drm_get_encoder_name(encoder));
8273
Jesse Barnes79e53942008-11-07 14:24:08 -08008274 /*
8275 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008276 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008277 * - if the connector already has an assigned crtc, use it (but make
8278 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008279 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008280 * - try to find the first unused crtc that can drive this connector,
8281 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 */
8283
8284 /* See if we already have a CRTC for this connector */
8285 if (encoder->crtc) {
8286 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008287
Daniel Vetter7b240562012-12-12 00:35:33 +01008288 mutex_lock(&crtc->mutex);
8289
Daniel Vetter24218aa2012-08-12 19:27:11 +02008290 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008291 old->load_detect_temp = false;
8292
8293 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008294 if (connector->dpms != DRM_MODE_DPMS_ON)
8295 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008296
Chris Wilson71731882011-04-19 23:10:58 +01008297 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008298 }
8299
8300 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008301 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008302 i++;
8303 if (!(encoder->possible_crtcs & (1 << i)))
8304 continue;
8305 if (!possible_crtc->enabled) {
8306 crtc = possible_crtc;
8307 break;
8308 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008309 }
8310
8311 /*
8312 * If we didn't find an unused CRTC, don't use any.
8313 */
8314 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008315 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8316 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317 }
8318
Daniel Vetter7b240562012-12-12 00:35:33 +01008319 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008320 intel_encoder->new_crtc = to_intel_crtc(crtc);
8321 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008322
8323 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008324 intel_crtc->new_enabled = true;
8325 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008326 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008327 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008328 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008329
Chris Wilson64927112011-04-20 07:25:26 +01008330 if (!mode)
8331 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008332
Chris Wilsond2dff872011-04-19 08:36:26 +01008333 /* We need a framebuffer large enough to accommodate all accesses
8334 * that the plane may generate whilst we perform load detection.
8335 * We can not rely on the fbcon either being present (we get called
8336 * during its initialisation to detect all boot displays, or it may
8337 * not even exist) or that it is large enough to satisfy the
8338 * requested mode.
8339 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008340 fb = mode_fits_in_fbdev(dev, mode);
8341 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008342 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008343 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8344 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008345 } else
8346 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008347 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008348 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008349 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008350 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008351
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008352 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008353 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008354 if (old->release_fb)
8355 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008356 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008357 }
Chris Wilson71731882011-04-19 23:10:58 +01008358
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008360 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008361 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008362
8363 fail:
8364 intel_crtc->new_enabled = crtc->enabled;
8365 if (intel_crtc->new_enabled)
8366 intel_crtc->new_config = &intel_crtc->config;
8367 else
8368 intel_crtc->new_config = NULL;
8369 mutex_unlock(&crtc->mutex);
8370 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008371}
8372
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008373void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008374 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008375{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008376 struct intel_encoder *intel_encoder =
8377 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008378 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008379 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008381
Chris Wilsond2dff872011-04-19 08:36:26 +01008382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8383 connector->base.id, drm_get_connector_name(connector),
8384 encoder->base.id, drm_get_encoder_name(encoder));
8385
Chris Wilson8261b192011-04-19 23:18:09 +01008386 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008387 to_intel_connector(connector)->new_encoder = NULL;
8388 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008389 intel_crtc->new_enabled = false;
8390 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008391 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008392
Daniel Vetter36206362012-12-10 20:42:17 +01008393 if (old->release_fb) {
8394 drm_framebuffer_unregister_private(old->release_fb);
8395 drm_framebuffer_unreference(old->release_fb);
8396 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008397
Daniel Vetter67c96402013-01-23 16:25:09 +00008398 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008399 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008400 }
8401
Eric Anholtc751ce42010-03-25 11:48:48 -07008402 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008403 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8404 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008405
8406 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008407}
8408
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008409static int i9xx_pll_refclk(struct drm_device *dev,
8410 const struct intel_crtc_config *pipe_config)
8411{
8412 struct drm_i915_private *dev_priv = dev->dev_private;
8413 u32 dpll = pipe_config->dpll_hw_state.dpll;
8414
8415 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008416 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008417 else if (HAS_PCH_SPLIT(dev))
8418 return 120000;
8419 else if (!IS_GEN2(dev))
8420 return 96000;
8421 else
8422 return 48000;
8423}
8424
Jesse Barnes79e53942008-11-07 14:24:08 -08008425/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008426static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8427 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008428{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008429 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008430 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008431 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008432 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008433 u32 fp;
8434 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008435 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008436
8437 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008438 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008439 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008440 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008441
8442 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008443 if (IS_PINEVIEW(dev)) {
8444 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8445 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008446 } else {
8447 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8448 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8449 }
8450
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008451 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008452 if (IS_PINEVIEW(dev))
8453 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8454 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008455 else
8456 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008457 DPLL_FPA01_P1_POST_DIV_SHIFT);
8458
8459 switch (dpll & DPLL_MODE_MASK) {
8460 case DPLLB_MODE_DAC_SERIAL:
8461 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8462 5 : 10;
8463 break;
8464 case DPLLB_MODE_LVDS:
8465 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8466 7 : 14;
8467 break;
8468 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008469 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008470 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008471 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 }
8473
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008474 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008475 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008476 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008477 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008479 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008480 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008481
8482 if (is_lvds) {
8483 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8484 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008485
8486 if (lvds & LVDS_CLKB_POWER_UP)
8487 clock.p2 = 7;
8488 else
8489 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 } else {
8491 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8492 clock.p1 = 2;
8493 else {
8494 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8495 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8496 }
8497 if (dpll & PLL_P2_DIVIDE_BY_4)
8498 clock.p2 = 4;
8499 else
8500 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008501 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008502
8503 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008504 }
8505
Ville Syrjälä18442d02013-09-13 16:00:08 +03008506 /*
8507 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008508 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008509 * encoder's get_config() function.
8510 */
8511 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008512}
8513
Ville Syrjälä6878da02013-09-13 15:59:11 +03008514int intel_dotclock_calculate(int link_freq,
8515 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008516{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008517 /*
8518 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008519 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008520 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008521 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008522 *
8523 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008524 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008525 */
8526
Ville Syrjälä6878da02013-09-13 15:59:11 +03008527 if (!m_n->link_n)
8528 return 0;
8529
8530 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8531}
8532
Ville Syrjälä18442d02013-09-13 16:00:08 +03008533static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8534 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008535{
8536 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008537
8538 /* read out port_clock from the DPLL */
8539 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008540
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008541 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008542 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008543 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008544 * agree once we know their relationship in the encoder's
8545 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008546 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008547 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008548 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8549 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008550}
8551
8552/** Returns the currently programmed mode of the given pipe. */
8553struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8554 struct drm_crtc *crtc)
8555{
Jesse Barnes548f2452011-02-17 10:40:53 -08008556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008558 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008559 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008560 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008561 int htot = I915_READ(HTOTAL(cpu_transcoder));
8562 int hsync = I915_READ(HSYNC(cpu_transcoder));
8563 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8564 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008565 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008566
8567 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8568 if (!mode)
8569 return NULL;
8570
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008571 /*
8572 * Construct a pipe_config sufficient for getting the clock info
8573 * back out of crtc_clock_get.
8574 *
8575 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8576 * to use a real value here instead.
8577 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008578 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008579 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008580 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8581 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8582 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008583 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8584
Ville Syrjälä773ae032013-09-23 17:48:20 +03008585 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008586 mode->hdisplay = (htot & 0xffff) + 1;
8587 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8588 mode->hsync_start = (hsync & 0xffff) + 1;
8589 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8590 mode->vdisplay = (vtot & 0xffff) + 1;
8591 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8592 mode->vsync_start = (vsync & 0xffff) + 1;
8593 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8594
8595 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008596
8597 return mode;
8598}
8599
Daniel Vetter3dec0092010-08-20 21:40:52 +02008600static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008601{
8602 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008603 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8605 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008606 int dpll_reg = DPLL(pipe);
8607 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008608
Eric Anholtbad720f2009-10-22 16:11:14 -07008609 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008610 return;
8611
8612 if (!dev_priv->lvds_downclock_avail)
8613 return;
8614
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008615 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008616 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008617 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008618
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008619 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008620
8621 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8622 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008623 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008624
Jesse Barnes652c3932009-08-17 13:31:43 -07008625 dpll = I915_READ(dpll_reg);
8626 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008627 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008628 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008629}
8630
8631static void intel_decrease_pllclock(struct drm_crtc *crtc)
8632{
8633 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008634 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008636
Eric Anholtbad720f2009-10-22 16:11:14 -07008637 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008638 return;
8639
8640 if (!dev_priv->lvds_downclock_avail)
8641 return;
8642
8643 /*
8644 * Since this is called by a timer, we should never get here in
8645 * the manual case.
8646 */
8647 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008648 int pipe = intel_crtc->pipe;
8649 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008650 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008651
Zhao Yakui44d98a62009-10-09 11:39:40 +08008652 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008653
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008654 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008655
Chris Wilson074b5e12012-05-02 12:07:06 +01008656 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008657 dpll |= DISPLAY_RATE_SELECT_FPA1;
8658 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008659 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008660 dpll = I915_READ(dpll_reg);
8661 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008662 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008663 }
8664
8665}
8666
Chris Wilsonf047e392012-07-21 12:31:41 +01008667void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008668{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008669 struct drm_i915_private *dev_priv = dev->dev_private;
8670
Chris Wilsonf62a0072014-02-21 17:55:39 +00008671 if (dev_priv->mm.busy)
8672 return;
8673
Paulo Zanoni43694d62014-03-07 20:08:08 -03008674 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008675 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008676 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008677}
8678
8679void intel_mark_idle(struct drm_device *dev)
8680{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008681 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008682 struct drm_crtc *crtc;
8683
Chris Wilsonf62a0072014-02-21 17:55:39 +00008684 if (!dev_priv->mm.busy)
8685 return;
8686
8687 dev_priv->mm.busy = false;
8688
Jani Nikulad330a952014-01-21 11:24:25 +02008689 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008690 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008691
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008692 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008693 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008694 continue;
8695
8696 intel_decrease_pllclock(crtc);
8697 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008698
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008699 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008700 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008701
8702out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008703 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008704}
8705
Chris Wilsonc65355b2013-06-06 16:53:41 -03008706void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8707 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008708{
8709 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008710 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008711
Jani Nikulad330a952014-01-21 11:24:25 +02008712 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008713 return;
8714
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008715 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008716 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008717 continue;
8718
Matt Roperf4510a22014-04-01 15:22:40 -07008719 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008720 continue;
8721
8722 intel_increase_pllclock(crtc);
8723 if (ring && intel_fbc_enabled(dev))
8724 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008725 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008726}
8727
Jesse Barnes79e53942008-11-07 14:24:08 -08008728static void intel_crtc_destroy(struct drm_crtc *crtc)
8729{
8730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008731 struct drm_device *dev = crtc->dev;
8732 struct intel_unpin_work *work;
8733 unsigned long flags;
8734
8735 spin_lock_irqsave(&dev->event_lock, flags);
8736 work = intel_crtc->unpin_work;
8737 intel_crtc->unpin_work = NULL;
8738 spin_unlock_irqrestore(&dev->event_lock, flags);
8739
8740 if (work) {
8741 cancel_work_sync(&work->work);
8742 kfree(work);
8743 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008744
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008745 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8746
Jesse Barnes79e53942008-11-07 14:24:08 -08008747 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008748
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 kfree(intel_crtc);
8750}
8751
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008752static void intel_unpin_work_fn(struct work_struct *__work)
8753{
8754 struct intel_unpin_work *work =
8755 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008756 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008757
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008758 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008759 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008760 drm_gem_object_unreference(&work->pending_flip_obj->base);
8761 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008762
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008763 intel_update_fbc(dev);
8764 mutex_unlock(&dev->struct_mutex);
8765
8766 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8767 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8768
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008769 kfree(work);
8770}
8771
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008772static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008773 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008774{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008775 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8777 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008778 unsigned long flags;
8779
8780 /* Ignore early vblank irqs */
8781 if (intel_crtc == NULL)
8782 return;
8783
8784 spin_lock_irqsave(&dev->event_lock, flags);
8785 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008786
8787 /* Ensure we don't miss a work->pending update ... */
8788 smp_rmb();
8789
8790 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008791 spin_unlock_irqrestore(&dev->event_lock, flags);
8792 return;
8793 }
8794
Chris Wilsone7d841c2012-12-03 11:36:30 +00008795 /* and that the unpin work is consistent wrt ->pending. */
8796 smp_rmb();
8797
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008798 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008799
Rob Clark45a066e2012-10-08 14:50:40 -05008800 if (work->event)
8801 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008802
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008803 drm_vblank_put(dev, intel_crtc->pipe);
8804
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008805 spin_unlock_irqrestore(&dev->event_lock, flags);
8806
Daniel Vetter2c10d572012-12-20 21:24:07 +01008807 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008808
8809 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008810
8811 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008812}
8813
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008814void intel_finish_page_flip(struct drm_device *dev, int pipe)
8815{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008817 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8818
Mario Kleiner49b14a52010-12-09 07:00:07 +01008819 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008820}
8821
8822void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8823{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008825 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8826
Mario Kleiner49b14a52010-12-09 07:00:07 +01008827 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008828}
8829
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008830void intel_prepare_page_flip(struct drm_device *dev, int plane)
8831{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008832 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008833 struct intel_crtc *intel_crtc =
8834 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8835 unsigned long flags;
8836
Chris Wilsone7d841c2012-12-03 11:36:30 +00008837 /* NB: An MMIO update of the plane base pointer will also
8838 * generate a page-flip completion irq, i.e. every modeset
8839 * is also accompanied by a spurious intel_prepare_page_flip().
8840 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008841 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008842 if (intel_crtc->unpin_work)
8843 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008844 spin_unlock_irqrestore(&dev->event_lock, flags);
8845}
8846
Chris Wilsone7d841c2012-12-03 11:36:30 +00008847inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8848{
8849 /* Ensure that the work item is consistent when activating it ... */
8850 smp_wmb();
8851 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8852 /* and that it is marked active as soon as the irq could fire. */
8853 smp_wmb();
8854}
8855
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008856static int intel_gen2_queue_flip(struct drm_device *dev,
8857 struct drm_crtc *crtc,
8858 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008859 struct drm_i915_gem_object *obj,
8860 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008861{
8862 struct drm_i915_private *dev_priv = dev->dev_private;
8863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008864 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008865 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008866 int ret;
8867
Daniel Vetter6d90c952012-04-26 23:28:05 +02008868 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008869 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008870 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008871
Daniel Vetter6d90c952012-04-26 23:28:05 +02008872 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008873 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008874 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008875
8876 /* Can't queue multiple flips, so wait for the previous
8877 * one to finish before executing the next.
8878 */
8879 if (intel_crtc->plane)
8880 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8881 else
8882 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008883 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8884 intel_ring_emit(ring, MI_NOOP);
8885 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8886 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8887 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008888 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008889 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008890
8891 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008892 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008893 return 0;
8894
8895err_unpin:
8896 intel_unpin_fb_obj(obj);
8897err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008898 return ret;
8899}
8900
8901static int intel_gen3_queue_flip(struct drm_device *dev,
8902 struct drm_crtc *crtc,
8903 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008904 struct drm_i915_gem_object *obj,
8905 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008906{
8907 struct drm_i915_private *dev_priv = dev->dev_private;
8908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008909 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008910 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008911 int ret;
8912
Daniel Vetter6d90c952012-04-26 23:28:05 +02008913 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008914 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008915 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008916
Daniel Vetter6d90c952012-04-26 23:28:05 +02008917 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008918 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008919 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008920
8921 if (intel_crtc->plane)
8922 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8923 else
8924 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008925 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8926 intel_ring_emit(ring, MI_NOOP);
8927 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8928 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8929 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008930 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008931 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008932
Chris Wilsone7d841c2012-12-03 11:36:30 +00008933 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008934 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008935 return 0;
8936
8937err_unpin:
8938 intel_unpin_fb_obj(obj);
8939err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008940 return ret;
8941}
8942
8943static int intel_gen4_queue_flip(struct drm_device *dev,
8944 struct drm_crtc *crtc,
8945 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008946 struct drm_i915_gem_object *obj,
8947 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008948{
8949 struct drm_i915_private *dev_priv = dev->dev_private;
8950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8951 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008952 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008953 int ret;
8954
Daniel Vetter6d90c952012-04-26 23:28:05 +02008955 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008956 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008957 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008958
Daniel Vetter6d90c952012-04-26 23:28:05 +02008959 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008960 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008961 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008962
8963 /* i965+ uses the linear or tiled offsets from the
8964 * Display Registers (which do not change across a page-flip)
8965 * so we need only reprogram the base address.
8966 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008967 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8969 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008970 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008971 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008972 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008973
8974 /* XXX Enabling the panel-fitter across page-flip is so far
8975 * untested on non-native modes, so ignore it for now.
8976 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8977 */
8978 pf = 0;
8979 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008980 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008981
8982 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008983 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008984 return 0;
8985
8986err_unpin:
8987 intel_unpin_fb_obj(obj);
8988err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008989 return ret;
8990}
8991
8992static int intel_gen6_queue_flip(struct drm_device *dev,
8993 struct drm_crtc *crtc,
8994 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008995 struct drm_i915_gem_object *obj,
8996 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008997{
8998 struct drm_i915_private *dev_priv = dev->dev_private;
8999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009000 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009001 uint32_t pf, pipesrc;
9002 int ret;
9003
Daniel Vetter6d90c952012-04-26 23:28:05 +02009004 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009005 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009006 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009007
Daniel Vetter6d90c952012-04-26 23:28:05 +02009008 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009009 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009010 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009011
Daniel Vetter6d90c952012-04-26 23:28:05 +02009012 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9013 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9014 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009015 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009016
Chris Wilson99d9acd2012-04-17 20:37:00 +01009017 /* Contrary to the suggestions in the documentation,
9018 * "Enable Panel Fitter" does not seem to be required when page
9019 * flipping with a non-native mode, and worse causes a normal
9020 * modeset to fail.
9021 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9022 */
9023 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009024 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009025 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009026
9027 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009028 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009029 return 0;
9030
9031err_unpin:
9032 intel_unpin_fb_obj(obj);
9033err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009034 return ret;
9035}
9036
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009037static int intel_gen7_queue_flip(struct drm_device *dev,
9038 struct drm_crtc *crtc,
9039 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009040 struct drm_i915_gem_object *obj,
9041 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009042{
9043 struct drm_i915_private *dev_priv = dev->dev_private;
9044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009045 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009046 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009047 int len, ret;
9048
9049 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009050 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009051 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009052
9053 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9054 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009055 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009056
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009057 switch(intel_crtc->plane) {
9058 case PLANE_A:
9059 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9060 break;
9061 case PLANE_B:
9062 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9063 break;
9064 case PLANE_C:
9065 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9066 break;
9067 default:
9068 WARN_ONCE(1, "unknown plane in flip command\n");
9069 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009070 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009071 }
9072
Chris Wilsonffe74d72013-08-26 20:58:12 +01009073 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009074 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009075 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009076 /*
9077 * On Gen 8, SRM is now taking an extra dword to accommodate
9078 * 48bits addresses, and we need a NOOP for the batch size to
9079 * stay even.
9080 */
9081 if (IS_GEN8(dev))
9082 len += 2;
9083 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009084
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009085 /*
9086 * BSpec MI_DISPLAY_FLIP for IVB:
9087 * "The full packet must be contained within the same cache line."
9088 *
9089 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9090 * cacheline, if we ever start emitting more commands before
9091 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9092 * then do the cacheline alignment, and finally emit the
9093 * MI_DISPLAY_FLIP.
9094 */
9095 ret = intel_ring_cacheline_align(ring);
9096 if (ret)
9097 goto err_unpin;
9098
Chris Wilsonffe74d72013-08-26 20:58:12 +01009099 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009100 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009101 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009102
Chris Wilsonffe74d72013-08-26 20:58:12 +01009103 /* Unmask the flip-done completion message. Note that the bspec says that
9104 * we should do this for both the BCS and RCS, and that we must not unmask
9105 * more than one flip event at any time (or ensure that one flip message
9106 * can be sent by waiting for flip-done prior to queueing new flips).
9107 * Experimentation says that BCS works despite DERRMR masking all
9108 * flip-done completion events and that unmasking all planes at once
9109 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9110 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9111 */
9112 if (ring->id == RCS) {
9113 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9114 intel_ring_emit(ring, DERRMR);
9115 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9116 DERRMR_PIPEB_PRI_FLIP_DONE |
9117 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009118 if (IS_GEN8(dev))
9119 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9120 MI_SRM_LRM_GLOBAL_GTT);
9121 else
9122 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9123 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009124 intel_ring_emit(ring, DERRMR);
9125 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009126 if (IS_GEN8(dev)) {
9127 intel_ring_emit(ring, 0);
9128 intel_ring_emit(ring, MI_NOOP);
9129 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009130 }
9131
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009132 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009133 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009134 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009135 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009136
9137 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009138 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009139 return 0;
9140
9141err_unpin:
9142 intel_unpin_fb_obj(obj);
9143err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009144 return ret;
9145}
9146
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009147static int intel_default_queue_flip(struct drm_device *dev,
9148 struct drm_crtc *crtc,
9149 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009150 struct drm_i915_gem_object *obj,
9151 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009152{
9153 return -ENODEV;
9154}
9155
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009156static int intel_crtc_page_flip(struct drm_crtc *crtc,
9157 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009158 struct drm_pending_vblank_event *event,
9159 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009160{
9161 struct drm_device *dev = crtc->dev;
9162 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009163 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009164 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9166 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009167 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009168 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009169
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009170 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009171 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009172 return -EINVAL;
9173
9174 /*
9175 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9176 * Note that pitch changes could also affect these register.
9177 */
9178 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009179 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9180 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009181 return -EINVAL;
9182
Chris Wilsonf900db42014-02-20 09:26:13 +00009183 if (i915_terminally_wedged(&dev_priv->gpu_error))
9184 goto out_hang;
9185
Daniel Vetterb14c5672013-09-19 12:18:32 +02009186 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009187 if (work == NULL)
9188 return -ENOMEM;
9189
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009190 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009191 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009192 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009193 INIT_WORK(&work->work, intel_unpin_work_fn);
9194
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009195 ret = drm_vblank_get(dev, intel_crtc->pipe);
9196 if (ret)
9197 goto free_work;
9198
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009199 /* We borrow the event spin lock for protecting unpin_work */
9200 spin_lock_irqsave(&dev->event_lock, flags);
9201 if (intel_crtc->unpin_work) {
9202 spin_unlock_irqrestore(&dev->event_lock, flags);
9203 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009204 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009205
9206 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009207 return -EBUSY;
9208 }
9209 intel_crtc->unpin_work = work;
9210 spin_unlock_irqrestore(&dev->event_lock, flags);
9211
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009212 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9213 flush_workqueue(dev_priv->wq);
9214
Chris Wilson79158102012-05-23 11:13:58 +01009215 ret = i915_mutex_lock_interruptible(dev);
9216 if (ret)
9217 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218
Jesse Barnes75dfca82010-02-10 15:09:44 -08009219 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009220 drm_gem_object_reference(&work->old_fb_obj->base);
9221 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009222
Matt Roperf4510a22014-04-01 15:22:40 -07009223 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009224
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009225 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009226
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009227 work->enable_stall_check = true;
9228
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009229 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009230 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009231
Keith Packarded8d1972013-07-22 18:49:58 -07009232 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233 if (ret)
9234 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235
Chris Wilson7782de32011-07-08 12:22:41 +01009236 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009237 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009238 mutex_unlock(&dev->struct_mutex);
9239
Jesse Barnese5510fa2010-07-01 16:48:37 -07009240 trace_i915_flip_request(intel_crtc->plane, obj);
9241
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009242 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009243
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009244cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009245 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009246 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009247 drm_gem_object_unreference(&work->old_fb_obj->base);
9248 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009249 mutex_unlock(&dev->struct_mutex);
9250
Chris Wilson79158102012-05-23 11:13:58 +01009251cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009252 spin_lock_irqsave(&dev->event_lock, flags);
9253 intel_crtc->unpin_work = NULL;
9254 spin_unlock_irqrestore(&dev->event_lock, flags);
9255
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009256 drm_vblank_put(dev, intel_crtc->pipe);
9257free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009258 kfree(work);
9259
Chris Wilsonf900db42014-02-20 09:26:13 +00009260 if (ret == -EIO) {
9261out_hang:
9262 intel_crtc_wait_for_pending_flips(crtc);
9263 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9264 if (ret == 0 && event)
9265 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9266 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009267 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009268}
9269
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009270static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009271 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9272 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009273};
9274
Daniel Vetter9a935852012-07-05 22:34:27 +02009275/**
9276 * intel_modeset_update_staged_output_state
9277 *
9278 * Updates the staged output configuration state, e.g. after we've read out the
9279 * current hw state.
9280 */
9281static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9282{
Ville Syrjälä76688512014-01-10 11:28:06 +02009283 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009284 struct intel_encoder *encoder;
9285 struct intel_connector *connector;
9286
9287 list_for_each_entry(connector, &dev->mode_config.connector_list,
9288 base.head) {
9289 connector->new_encoder =
9290 to_intel_encoder(connector->base.encoder);
9291 }
9292
9293 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9294 base.head) {
9295 encoder->new_crtc =
9296 to_intel_crtc(encoder->base.crtc);
9297 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009298
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009299 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009300 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009301
9302 if (crtc->new_enabled)
9303 crtc->new_config = &crtc->config;
9304 else
9305 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009306 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009307}
9308
9309/**
9310 * intel_modeset_commit_output_state
9311 *
9312 * This function copies the stage display pipe configuration to the real one.
9313 */
9314static void intel_modeset_commit_output_state(struct drm_device *dev)
9315{
Ville Syrjälä76688512014-01-10 11:28:06 +02009316 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009317 struct intel_encoder *encoder;
9318 struct intel_connector *connector;
9319
9320 list_for_each_entry(connector, &dev->mode_config.connector_list,
9321 base.head) {
9322 connector->base.encoder = &connector->new_encoder->base;
9323 }
9324
9325 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9326 base.head) {
9327 encoder->base.crtc = &encoder->new_crtc->base;
9328 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009329
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009330 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009331 crtc->base.enabled = crtc->new_enabled;
9332 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009333}
9334
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009335static void
9336connected_sink_compute_bpp(struct intel_connector * connector,
9337 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009338{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009339 int bpp = pipe_config->pipe_bpp;
9340
9341 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9342 connector->base.base.id,
9343 drm_get_connector_name(&connector->base));
9344
9345 /* Don't use an invalid EDID bpc value */
9346 if (connector->base.display_info.bpc &&
9347 connector->base.display_info.bpc * 3 < bpp) {
9348 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9349 bpp, connector->base.display_info.bpc*3);
9350 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9351 }
9352
9353 /* Clamp bpp to 8 on screens without EDID 1.4 */
9354 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9355 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9356 bpp);
9357 pipe_config->pipe_bpp = 24;
9358 }
9359}
9360
9361static int
9362compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9363 struct drm_framebuffer *fb,
9364 struct intel_crtc_config *pipe_config)
9365{
9366 struct drm_device *dev = crtc->base.dev;
9367 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009368 int bpp;
9369
Daniel Vetterd42264b2013-03-28 16:38:08 +01009370 switch (fb->pixel_format) {
9371 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009372 bpp = 8*3; /* since we go through a colormap */
9373 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009374 case DRM_FORMAT_XRGB1555:
9375 case DRM_FORMAT_ARGB1555:
9376 /* checked in intel_framebuffer_init already */
9377 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9378 return -EINVAL;
9379 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009380 bpp = 6*3; /* min is 18bpp */
9381 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009382 case DRM_FORMAT_XBGR8888:
9383 case DRM_FORMAT_ABGR8888:
9384 /* checked in intel_framebuffer_init already */
9385 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9386 return -EINVAL;
9387 case DRM_FORMAT_XRGB8888:
9388 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009389 bpp = 8*3;
9390 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009391 case DRM_FORMAT_XRGB2101010:
9392 case DRM_FORMAT_ARGB2101010:
9393 case DRM_FORMAT_XBGR2101010:
9394 case DRM_FORMAT_ABGR2101010:
9395 /* checked in intel_framebuffer_init already */
9396 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009397 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009398 bpp = 10*3;
9399 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009400 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009401 default:
9402 DRM_DEBUG_KMS("unsupported depth\n");
9403 return -EINVAL;
9404 }
9405
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009406 pipe_config->pipe_bpp = bpp;
9407
9408 /* Clamp display bpp to EDID value */
9409 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009410 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009411 if (!connector->new_encoder ||
9412 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009413 continue;
9414
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009415 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009416 }
9417
9418 return bpp;
9419}
9420
Daniel Vetter644db712013-09-19 14:53:58 +02009421static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9422{
9423 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9424 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009425 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009426 mode->crtc_hdisplay, mode->crtc_hsync_start,
9427 mode->crtc_hsync_end, mode->crtc_htotal,
9428 mode->crtc_vdisplay, mode->crtc_vsync_start,
9429 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9430}
9431
Daniel Vetterc0b03412013-05-28 12:05:54 +02009432static void intel_dump_pipe_config(struct intel_crtc *crtc,
9433 struct intel_crtc_config *pipe_config,
9434 const char *context)
9435{
9436 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9437 context, pipe_name(crtc->pipe));
9438
9439 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9440 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9441 pipe_config->pipe_bpp, pipe_config->dither);
9442 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9443 pipe_config->has_pch_encoder,
9444 pipe_config->fdi_lanes,
9445 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9446 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9447 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009448 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9449 pipe_config->has_dp_encoder,
9450 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9451 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9452 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009453 DRM_DEBUG_KMS("requested mode:\n");
9454 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9455 DRM_DEBUG_KMS("adjusted mode:\n");
9456 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009457 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009458 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009459 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9460 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009461 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9462 pipe_config->gmch_pfit.control,
9463 pipe_config->gmch_pfit.pgm_ratios,
9464 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009465 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009466 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009467 pipe_config->pch_pfit.size,
9468 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009469 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009470 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009471}
9472
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009473static bool encoders_cloneable(const struct intel_encoder *a,
9474 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009475{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009476 /* masks could be asymmetric, so check both ways */
9477 return a == b || (a->cloneable & (1 << b->type) &&
9478 b->cloneable & (1 << a->type));
9479}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009480
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009481static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9482 struct intel_encoder *encoder)
9483{
9484 struct drm_device *dev = crtc->base.dev;
9485 struct intel_encoder *source_encoder;
9486
9487 list_for_each_entry(source_encoder,
9488 &dev->mode_config.encoder_list, base.head) {
9489 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009490 continue;
9491
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009492 if (!encoders_cloneable(encoder, source_encoder))
9493 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009494 }
9495
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009496 return true;
9497}
9498
9499static bool check_encoder_cloning(struct intel_crtc *crtc)
9500{
9501 struct drm_device *dev = crtc->base.dev;
9502 struct intel_encoder *encoder;
9503
9504 list_for_each_entry(encoder,
9505 &dev->mode_config.encoder_list, base.head) {
9506 if (encoder->new_crtc != crtc)
9507 continue;
9508
9509 if (!check_single_encoder_cloning(crtc, encoder))
9510 return false;
9511 }
9512
9513 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009514}
9515
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009516static struct intel_crtc_config *
9517intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009518 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009519 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009520{
9521 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009522 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009523 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009524 int plane_bpp, ret = -EINVAL;
9525 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009526
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009527 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009528 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9529 return ERR_PTR(-EINVAL);
9530 }
9531
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009532 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9533 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009534 return ERR_PTR(-ENOMEM);
9535
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009536 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9537 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009538
Daniel Vettere143a212013-07-04 12:01:15 +02009539 pipe_config->cpu_transcoder =
9540 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009541 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009542
Imre Deak2960bc92013-07-30 13:36:32 +03009543 /*
9544 * Sanitize sync polarity flags based on requested ones. If neither
9545 * positive or negative polarity is requested, treat this as meaning
9546 * negative polarity.
9547 */
9548 if (!(pipe_config->adjusted_mode.flags &
9549 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9550 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9551
9552 if (!(pipe_config->adjusted_mode.flags &
9553 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9554 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9555
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009556 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9557 * plane pixel format and any sink constraints into account. Returns the
9558 * source plane bpp so that dithering can be selected on mismatches
9559 * after encoders and crtc also have had their say. */
9560 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9561 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009562 if (plane_bpp < 0)
9563 goto fail;
9564
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009565 /*
9566 * Determine the real pipe dimensions. Note that stereo modes can
9567 * increase the actual pipe size due to the frame doubling and
9568 * insertion of additional space for blanks between the frame. This
9569 * is stored in the crtc timings. We use the requested mode to do this
9570 * computation to clearly distinguish it from the adjusted mode, which
9571 * can be changed by the connectors in the below retry loop.
9572 */
9573 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9574 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9575 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9576
Daniel Vettere29c22c2013-02-21 00:00:16 +01009577encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009578 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009579 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009580 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009581
Daniel Vetter135c81b2013-07-21 21:37:09 +02009582 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009583 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009584
Daniel Vetter7758a112012-07-08 19:40:39 +02009585 /* Pass our mode to the connectors and the CRTC to give them a chance to
9586 * adjust it according to limitations or connector properties, and also
9587 * a chance to reject the mode entirely.
9588 */
9589 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9590 base.head) {
9591
9592 if (&encoder->new_crtc->base != crtc)
9593 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009594
Daniel Vetterefea6e82013-07-21 21:36:59 +02009595 if (!(encoder->compute_config(encoder, pipe_config))) {
9596 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009597 goto fail;
9598 }
9599 }
9600
Daniel Vetterff9a6752013-06-01 17:16:21 +02009601 /* Set default port clock if not overwritten by the encoder. Needs to be
9602 * done afterwards in case the encoder adjusts the mode. */
9603 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009604 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9605 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009606
Daniel Vettera43f6e02013-06-07 23:10:32 +02009607 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009608 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009609 DRM_DEBUG_KMS("CRTC fixup failed\n");
9610 goto fail;
9611 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009612
9613 if (ret == RETRY) {
9614 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9615 ret = -EINVAL;
9616 goto fail;
9617 }
9618
9619 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9620 retry = false;
9621 goto encoder_retry;
9622 }
9623
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009624 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9625 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9626 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9627
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009628 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009629fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009630 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009631 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009632}
9633
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009634/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9635 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9636static void
9637intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9638 unsigned *prepare_pipes, unsigned *disable_pipes)
9639{
9640 struct intel_crtc *intel_crtc;
9641 struct drm_device *dev = crtc->dev;
9642 struct intel_encoder *encoder;
9643 struct intel_connector *connector;
9644 struct drm_crtc *tmp_crtc;
9645
9646 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9647
9648 /* Check which crtcs have changed outputs connected to them, these need
9649 * to be part of the prepare_pipes mask. We don't (yet) support global
9650 * modeset across multiple crtcs, so modeset_pipes will only have one
9651 * bit set at most. */
9652 list_for_each_entry(connector, &dev->mode_config.connector_list,
9653 base.head) {
9654 if (connector->base.encoder == &connector->new_encoder->base)
9655 continue;
9656
9657 if (connector->base.encoder) {
9658 tmp_crtc = connector->base.encoder->crtc;
9659
9660 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9661 }
9662
9663 if (connector->new_encoder)
9664 *prepare_pipes |=
9665 1 << connector->new_encoder->new_crtc->pipe;
9666 }
9667
9668 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9669 base.head) {
9670 if (encoder->base.crtc == &encoder->new_crtc->base)
9671 continue;
9672
9673 if (encoder->base.crtc) {
9674 tmp_crtc = encoder->base.crtc;
9675
9676 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9677 }
9678
9679 if (encoder->new_crtc)
9680 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9681 }
9682
Ville Syrjälä76688512014-01-10 11:28:06 +02009683 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009684 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009685 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009686 continue;
9687
Ville Syrjälä76688512014-01-10 11:28:06 +02009688 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009689 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009690 else
9691 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009692 }
9693
9694
9695 /* set_mode is also used to update properties on life display pipes. */
9696 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009697 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009698 *prepare_pipes |= 1 << intel_crtc->pipe;
9699
Daniel Vetterb6c51642013-04-12 18:48:43 +02009700 /*
9701 * For simplicity do a full modeset on any pipe where the output routing
9702 * changed. We could be more clever, but that would require us to be
9703 * more careful with calling the relevant encoder->mode_set functions.
9704 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009705 if (*prepare_pipes)
9706 *modeset_pipes = *prepare_pipes;
9707
9708 /* ... and mask these out. */
9709 *modeset_pipes &= ~(*disable_pipes);
9710 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009711
9712 /*
9713 * HACK: We don't (yet) fully support global modesets. intel_set_config
9714 * obies this rule, but the modeset restore mode of
9715 * intel_modeset_setup_hw_state does not.
9716 */
9717 *modeset_pipes &= 1 << intel_crtc->pipe;
9718 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009719
9720 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9721 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009722}
9723
Daniel Vetterea9d7582012-07-10 10:42:52 +02009724static bool intel_crtc_in_use(struct drm_crtc *crtc)
9725{
9726 struct drm_encoder *encoder;
9727 struct drm_device *dev = crtc->dev;
9728
9729 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9730 if (encoder->crtc == crtc)
9731 return true;
9732
9733 return false;
9734}
9735
9736static void
9737intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9738{
9739 struct intel_encoder *intel_encoder;
9740 struct intel_crtc *intel_crtc;
9741 struct drm_connector *connector;
9742
9743 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9744 base.head) {
9745 if (!intel_encoder->base.crtc)
9746 continue;
9747
9748 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9749
9750 if (prepare_pipes & (1 << intel_crtc->pipe))
9751 intel_encoder->connectors_active = false;
9752 }
9753
9754 intel_modeset_commit_output_state(dev);
9755
Ville Syrjälä76688512014-01-10 11:28:06 +02009756 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009757 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009758 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009759 WARN_ON(intel_crtc->new_config &&
9760 intel_crtc->new_config != &intel_crtc->config);
9761 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009762 }
9763
9764 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9765 if (!connector->encoder || !connector->encoder->crtc)
9766 continue;
9767
9768 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9769
9770 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009771 struct drm_property *dpms_property =
9772 dev->mode_config.dpms_property;
9773
Daniel Vetterea9d7582012-07-10 10:42:52 +02009774 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009775 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009776 dpms_property,
9777 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009778
9779 intel_encoder = to_intel_encoder(connector->encoder);
9780 intel_encoder->connectors_active = true;
9781 }
9782 }
9783
9784}
9785
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009786static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009787{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009788 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009789
9790 if (clock1 == clock2)
9791 return true;
9792
9793 if (!clock1 || !clock2)
9794 return false;
9795
9796 diff = abs(clock1 - clock2);
9797
9798 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9799 return true;
9800
9801 return false;
9802}
9803
Daniel Vetter25c5b262012-07-08 22:08:04 +02009804#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9805 list_for_each_entry((intel_crtc), \
9806 &(dev)->mode_config.crtc_list, \
9807 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009808 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009809
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009810static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009811intel_pipe_config_compare(struct drm_device *dev,
9812 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009813 struct intel_crtc_config *pipe_config)
9814{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009815#define PIPE_CONF_CHECK_X(name) \
9816 if (current_config->name != pipe_config->name) { \
9817 DRM_ERROR("mismatch in " #name " " \
9818 "(expected 0x%08x, found 0x%08x)\n", \
9819 current_config->name, \
9820 pipe_config->name); \
9821 return false; \
9822 }
9823
Daniel Vetter08a24032013-04-19 11:25:34 +02009824#define PIPE_CONF_CHECK_I(name) \
9825 if (current_config->name != pipe_config->name) { \
9826 DRM_ERROR("mismatch in " #name " " \
9827 "(expected %i, found %i)\n", \
9828 current_config->name, \
9829 pipe_config->name); \
9830 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009831 }
9832
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009833#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9834 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009835 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009836 "(expected %i, found %i)\n", \
9837 current_config->name & (mask), \
9838 pipe_config->name & (mask)); \
9839 return false; \
9840 }
9841
Ville Syrjälä5e550652013-09-06 23:29:07 +03009842#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9843 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9844 DRM_ERROR("mismatch in " #name " " \
9845 "(expected %i, found %i)\n", \
9846 current_config->name, \
9847 pipe_config->name); \
9848 return false; \
9849 }
9850
Daniel Vetterbb760062013-06-06 14:55:52 +02009851#define PIPE_CONF_QUIRK(quirk) \
9852 ((current_config->quirks | pipe_config->quirks) & (quirk))
9853
Daniel Vettereccb1402013-05-22 00:50:22 +02009854 PIPE_CONF_CHECK_I(cpu_transcoder);
9855
Daniel Vetter08a24032013-04-19 11:25:34 +02009856 PIPE_CONF_CHECK_I(has_pch_encoder);
9857 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009858 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9859 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9860 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9861 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9862 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009863
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009864 PIPE_CONF_CHECK_I(has_dp_encoder);
9865 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9866 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9867 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9868 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9869 PIPE_CONF_CHECK_I(dp_m_n.tu);
9870
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009871 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9872 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9873 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9874 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9875 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9876 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9877
9878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9880 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9881 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9884
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009885 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009886
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009887 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9888 DRM_MODE_FLAG_INTERLACE);
9889
Daniel Vetterbb760062013-06-06 14:55:52 +02009890 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9891 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9892 DRM_MODE_FLAG_PHSYNC);
9893 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9894 DRM_MODE_FLAG_NHSYNC);
9895 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9896 DRM_MODE_FLAG_PVSYNC);
9897 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9898 DRM_MODE_FLAG_NVSYNC);
9899 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009900
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009901 PIPE_CONF_CHECK_I(pipe_src_w);
9902 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009903
Daniel Vetter99535992014-04-13 12:00:33 +02009904 /*
9905 * FIXME: BIOS likes to set up a cloned config with lvds+external
9906 * screen. Since we don't yet re-compute the pipe config when moving
9907 * just the lvds port away to another pipe the sw tracking won't match.
9908 *
9909 * Proper atomic modesets with recomputed global state will fix this.
9910 * Until then just don't check gmch state for inherited modes.
9911 */
9912 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9913 PIPE_CONF_CHECK_I(gmch_pfit.control);
9914 /* pfit ratios are autocomputed by the hw on gen4+ */
9915 if (INTEL_INFO(dev)->gen < 4)
9916 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9917 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9918 }
9919
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009920 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9921 if (current_config->pch_pfit.enabled) {
9922 PIPE_CONF_CHECK_I(pch_pfit.pos);
9923 PIPE_CONF_CHECK_I(pch_pfit.size);
9924 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009925
Jesse Barnese59150d2014-01-07 13:30:45 -08009926 /* BDW+ don't expose a synchronous way to read the state */
9927 if (IS_HASWELL(dev))
9928 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009929
Ville Syrjälä282740f2013-09-04 18:30:03 +03009930 PIPE_CONF_CHECK_I(double_wide);
9931
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009932 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009933 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009934 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009935 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9936 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009937
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009938 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9939 PIPE_CONF_CHECK_I(pipe_bpp);
9940
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009941 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9942 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009943
Daniel Vetter66e985c2013-06-05 13:34:20 +02009944#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009945#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009946#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009947#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009948#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009949
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009950 return true;
9951}
9952
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009953static void
9954check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009955{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009956 struct intel_connector *connector;
9957
9958 list_for_each_entry(connector, &dev->mode_config.connector_list,
9959 base.head) {
9960 /* This also checks the encoder/connector hw state with the
9961 * ->get_hw_state callbacks. */
9962 intel_connector_check_state(connector);
9963
9964 WARN(&connector->new_encoder->base != connector->base.encoder,
9965 "connector's staged encoder doesn't match current encoder\n");
9966 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009967}
9968
9969static void
9970check_encoder_state(struct drm_device *dev)
9971{
9972 struct intel_encoder *encoder;
9973 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009974
9975 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9976 base.head) {
9977 bool enabled = false;
9978 bool active = false;
9979 enum pipe pipe, tracked_pipe;
9980
9981 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9982 encoder->base.base.id,
9983 drm_get_encoder_name(&encoder->base));
9984
9985 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9986 "encoder's stage crtc doesn't match current crtc\n");
9987 WARN(encoder->connectors_active && !encoder->base.crtc,
9988 "encoder's active_connectors set, but no crtc\n");
9989
9990 list_for_each_entry(connector, &dev->mode_config.connector_list,
9991 base.head) {
9992 if (connector->base.encoder != &encoder->base)
9993 continue;
9994 enabled = true;
9995 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9996 active = true;
9997 }
9998 WARN(!!encoder->base.crtc != enabled,
9999 "encoder's enabled state mismatch "
10000 "(expected %i, found %i)\n",
10001 !!encoder->base.crtc, enabled);
10002 WARN(active && !encoder->base.crtc,
10003 "active encoder with no crtc\n");
10004
10005 WARN(encoder->connectors_active != active,
10006 "encoder's computed active state doesn't match tracked active state "
10007 "(expected %i, found %i)\n", active, encoder->connectors_active);
10008
10009 active = encoder->get_hw_state(encoder, &pipe);
10010 WARN(active != encoder->connectors_active,
10011 "encoder's hw state doesn't match sw tracking "
10012 "(expected %i, found %i)\n",
10013 encoder->connectors_active, active);
10014
10015 if (!encoder->base.crtc)
10016 continue;
10017
10018 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10019 WARN(active && pipe != tracked_pipe,
10020 "active encoder's pipe doesn't match"
10021 "(expected %i, found %i)\n",
10022 tracked_pipe, pipe);
10023
10024 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010025}
10026
10027static void
10028check_crtc_state(struct drm_device *dev)
10029{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010031 struct intel_crtc *crtc;
10032 struct intel_encoder *encoder;
10033 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010034
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010035 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010036 bool enabled = false;
10037 bool active = false;
10038
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010039 memset(&pipe_config, 0, sizeof(pipe_config));
10040
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010041 DRM_DEBUG_KMS("[CRTC:%d]\n",
10042 crtc->base.base.id);
10043
10044 WARN(crtc->active && !crtc->base.enabled,
10045 "active crtc, but not enabled in sw tracking\n");
10046
10047 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10048 base.head) {
10049 if (encoder->base.crtc != &crtc->base)
10050 continue;
10051 enabled = true;
10052 if (encoder->connectors_active)
10053 active = true;
10054 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010055
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010056 WARN(active != crtc->active,
10057 "crtc's computed active state doesn't match tracked active state "
10058 "(expected %i, found %i)\n", active, crtc->active);
10059 WARN(enabled != crtc->base.enabled,
10060 "crtc's computed enabled state doesn't match tracked enabled state "
10061 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10062
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010063 active = dev_priv->display.get_pipe_config(crtc,
10064 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010065
10066 /* hw state is inconsistent with the pipe A quirk */
10067 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10068 active = crtc->active;
10069
Daniel Vetter6c49f242013-06-06 12:45:25 +020010070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10071 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010072 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010073 if (encoder->base.crtc != &crtc->base)
10074 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010075 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010076 encoder->get_config(encoder, &pipe_config);
10077 }
10078
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010079 WARN(crtc->active != active,
10080 "crtc active state doesn't match with hw state "
10081 "(expected %i, found %i)\n", crtc->active, active);
10082
Daniel Vetterc0b03412013-05-28 12:05:54 +020010083 if (active &&
10084 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10085 WARN(1, "pipe state doesn't match!\n");
10086 intel_dump_pipe_config(crtc, &pipe_config,
10087 "[hw state]");
10088 intel_dump_pipe_config(crtc, &crtc->config,
10089 "[sw state]");
10090 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010091 }
10092}
10093
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010094static void
10095check_shared_dpll_state(struct drm_device *dev)
10096{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010097 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010098 struct intel_crtc *crtc;
10099 struct intel_dpll_hw_state dpll_hw_state;
10100 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010101
10102 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10103 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10104 int enabled_crtcs = 0, active_crtcs = 0;
10105 bool active;
10106
10107 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10108
10109 DRM_DEBUG_KMS("%s\n", pll->name);
10110
10111 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10112
10113 WARN(pll->active > pll->refcount,
10114 "more active pll users than references: %i vs %i\n",
10115 pll->active, pll->refcount);
10116 WARN(pll->active && !pll->on,
10117 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010118 WARN(pll->on && !pll->active,
10119 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010120 WARN(pll->on != active,
10121 "pll on state mismatch (expected %i, found %i)\n",
10122 pll->on, active);
10123
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010124 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010125 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10126 enabled_crtcs++;
10127 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10128 active_crtcs++;
10129 }
10130 WARN(pll->active != active_crtcs,
10131 "pll active crtcs mismatch (expected %i, found %i)\n",
10132 pll->active, active_crtcs);
10133 WARN(pll->refcount != enabled_crtcs,
10134 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10135 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010136
10137 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10138 sizeof(dpll_hw_state)),
10139 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010140 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010141}
10142
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010143void
10144intel_modeset_check_state(struct drm_device *dev)
10145{
10146 check_connector_state(dev);
10147 check_encoder_state(dev);
10148 check_crtc_state(dev);
10149 check_shared_dpll_state(dev);
10150}
10151
Ville Syrjälä18442d02013-09-13 16:00:08 +030010152void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10153 int dotclock)
10154{
10155 /*
10156 * FDI already provided one idea for the dotclock.
10157 * Yell if the encoder disagrees.
10158 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010159 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010160 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010161 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010162}
10163
Daniel Vetterf30da182013-04-11 20:22:50 +020010164static int __intel_set_mode(struct drm_crtc *crtc,
10165 struct drm_display_mode *mode,
10166 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010167{
10168 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010169 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010170 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010171 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010172 struct intel_crtc *intel_crtc;
10173 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010174 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010175
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010176 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010177 if (!saved_mode)
10178 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010179
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010180 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010181 &prepare_pipes, &disable_pipes);
10182
Tim Gardner3ac18232012-12-07 07:54:26 -070010183 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010184
Daniel Vetter25c5b262012-07-08 22:08:04 +020010185 /* Hack: Because we don't (yet) support global modeset on multiple
10186 * crtcs, we don't keep track of the new mode for more than one crtc.
10187 * Hence simply check whether any bit is set in modeset_pipes in all the
10188 * pieces of code that are not yet converted to deal with mutliple crtcs
10189 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010190 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010191 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010192 if (IS_ERR(pipe_config)) {
10193 ret = PTR_ERR(pipe_config);
10194 pipe_config = NULL;
10195
Tim Gardner3ac18232012-12-07 07:54:26 -070010196 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010197 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010198 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10199 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010200 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010201 }
10202
Jesse Barnes30a970c2013-11-04 13:48:12 -080010203 /*
10204 * See if the config requires any additional preparation, e.g.
10205 * to adjust global state with pipes off. We need to do this
10206 * here so we can get the modeset_pipe updated config for the new
10207 * mode set on this crtc. For other crtcs we need to use the
10208 * adjusted_mode bits in the crtc directly.
10209 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010210 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010211 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010212
Ville Syrjäläc164f832013-11-05 22:34:12 +020010213 /* may have added more to prepare_pipes than we should */
10214 prepare_pipes &= ~disable_pipes;
10215 }
10216
Daniel Vetter460da9162013-03-27 00:44:51 +010010217 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10218 intel_crtc_disable(&intel_crtc->base);
10219
Daniel Vetterea9d7582012-07-10 10:42:52 +020010220 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10221 if (intel_crtc->base.enabled)
10222 dev_priv->display.crtc_disable(&intel_crtc->base);
10223 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010224
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010225 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10226 * to set it here already despite that we pass it down the callchain.
10227 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010228 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010229 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010230 /* mode_set/enable/disable functions rely on a correct pipe
10231 * config. */
10232 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010233 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010234
10235 /*
10236 * Calculate and store various constants which
10237 * are later needed by vblank and swap-completion
10238 * timestamping. They are derived from true hwmode.
10239 */
10240 drm_calc_timestamping_constants(crtc,
10241 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010242 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010243
Daniel Vetterea9d7582012-07-10 10:42:52 +020010244 /* Only after disabling all output pipelines that will be changed can we
10245 * update the the output configuration. */
10246 intel_modeset_update_state(dev, prepare_pipes);
10247
Daniel Vetter47fab732012-10-26 10:58:18 +020010248 if (dev_priv->display.modeset_global_resources)
10249 dev_priv->display.modeset_global_resources(dev);
10250
Daniel Vettera6778b32012-07-02 09:56:42 +020010251 /* Set up the DPLL and any encoders state that needs to adjust or depend
10252 * on the DPLL.
10253 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010254 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010255 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010256 x, y, fb);
10257 if (ret)
10258 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010259 }
10260
10261 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010262 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10263 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010264
Daniel Vettera6778b32012-07-02 09:56:42 +020010265 /* FIXME: add subpixel order */
10266done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010267 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010268 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010269
Tim Gardner3ac18232012-12-07 07:54:26 -070010270out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010271 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010272 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010273 return ret;
10274}
10275
Damien Lespiaue7457a92013-08-08 22:28:59 +010010276static int intel_set_mode(struct drm_crtc *crtc,
10277 struct drm_display_mode *mode,
10278 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010279{
10280 int ret;
10281
10282 ret = __intel_set_mode(crtc, mode, x, y, fb);
10283
10284 if (ret == 0)
10285 intel_modeset_check_state(crtc->dev);
10286
10287 return ret;
10288}
10289
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010290void intel_crtc_restore_mode(struct drm_crtc *crtc)
10291{
Matt Roperf4510a22014-04-01 15:22:40 -070010292 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010293}
10294
Daniel Vetter25c5b262012-07-08 22:08:04 +020010295#undef for_each_intel_crtc_masked
10296
Daniel Vetterd9e55602012-07-04 22:16:09 +020010297static void intel_set_config_free(struct intel_set_config *config)
10298{
10299 if (!config)
10300 return;
10301
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010302 kfree(config->save_connector_encoders);
10303 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010304 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010305 kfree(config);
10306}
10307
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010308static int intel_set_config_save_state(struct drm_device *dev,
10309 struct intel_set_config *config)
10310{
Ville Syrjälä76688512014-01-10 11:28:06 +020010311 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010312 struct drm_encoder *encoder;
10313 struct drm_connector *connector;
10314 int count;
10315
Ville Syrjälä76688512014-01-10 11:28:06 +020010316 config->save_crtc_enabled =
10317 kcalloc(dev->mode_config.num_crtc,
10318 sizeof(bool), GFP_KERNEL);
10319 if (!config->save_crtc_enabled)
10320 return -ENOMEM;
10321
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010322 config->save_encoder_crtcs =
10323 kcalloc(dev->mode_config.num_encoder,
10324 sizeof(struct drm_crtc *), GFP_KERNEL);
10325 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010326 return -ENOMEM;
10327
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010328 config->save_connector_encoders =
10329 kcalloc(dev->mode_config.num_connector,
10330 sizeof(struct drm_encoder *), GFP_KERNEL);
10331 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010332 return -ENOMEM;
10333
10334 /* Copy data. Note that driver private data is not affected.
10335 * Should anything bad happen only the expected state is
10336 * restored, not the drivers personal bookkeeping.
10337 */
10338 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010339 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010340 config->save_crtc_enabled[count++] = crtc->enabled;
10341 }
10342
10343 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010344 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010345 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010346 }
10347
10348 count = 0;
10349 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010350 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010351 }
10352
10353 return 0;
10354}
10355
10356static void intel_set_config_restore_state(struct drm_device *dev,
10357 struct intel_set_config *config)
10358{
Ville Syrjälä76688512014-01-10 11:28:06 +020010359 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010360 struct intel_encoder *encoder;
10361 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010362 int count;
10363
10364 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010365 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010366 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010367
10368 if (crtc->new_enabled)
10369 crtc->new_config = &crtc->config;
10370 else
10371 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010372 }
10373
10374 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010375 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10376 encoder->new_crtc =
10377 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010378 }
10379
10380 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010381 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10382 connector->new_encoder =
10383 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010384 }
10385}
10386
Imre Deake3de42b2013-05-03 19:44:07 +020010387static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010388is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010389{
10390 int i;
10391
Chris Wilson2e57f472013-07-17 12:14:40 +010010392 if (set->num_connectors == 0)
10393 return false;
10394
10395 if (WARN_ON(set->connectors == NULL))
10396 return false;
10397
10398 for (i = 0; i < set->num_connectors; i++)
10399 if (set->connectors[i]->encoder &&
10400 set->connectors[i]->encoder->crtc == set->crtc &&
10401 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010402 return true;
10403
10404 return false;
10405}
10406
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010407static void
10408intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10409 struct intel_set_config *config)
10410{
10411
10412 /* We should be able to check here if the fb has the same properties
10413 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010414 if (is_crtc_connector_off(set)) {
10415 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010416 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010417 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010418 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010419 struct intel_crtc *intel_crtc =
10420 to_intel_crtc(set->crtc);
10421
Jani Nikulad330a952014-01-21 11:24:25 +020010422 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010423 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10424 config->fb_changed = true;
10425 } else {
10426 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10427 config->mode_changed = true;
10428 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010429 } else if (set->fb == NULL) {
10430 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010431 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010432 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010433 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010434 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010435 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010436 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010437 }
10438
Daniel Vetter835c5872012-07-10 18:11:08 +020010439 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010440 config->fb_changed = true;
10441
10442 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10443 DRM_DEBUG_KMS("modes are different, full mode set\n");
10444 drm_mode_debug_printmodeline(&set->crtc->mode);
10445 drm_mode_debug_printmodeline(set->mode);
10446 config->mode_changed = true;
10447 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010448
10449 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10450 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010451}
10452
Daniel Vetter2e431052012-07-04 22:42:15 +020010453static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010454intel_modeset_stage_output_state(struct drm_device *dev,
10455 struct drm_mode_set *set,
10456 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010457{
Daniel Vetter9a935852012-07-05 22:34:27 +020010458 struct intel_connector *connector;
10459 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010460 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010461 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010462
Damien Lespiau9abdda72013-02-13 13:29:23 +000010463 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010464 * of connectors. For paranoia, double-check this. */
10465 WARN_ON(!set->fb && (set->num_connectors != 0));
10466 WARN_ON(set->fb && (set->num_connectors == 0));
10467
Daniel Vetter9a935852012-07-05 22:34:27 +020010468 list_for_each_entry(connector, &dev->mode_config.connector_list,
10469 base.head) {
10470 /* Otherwise traverse passed in connector list and get encoders
10471 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010472 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010473 if (set->connectors[ro] == &connector->base) {
10474 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010475 break;
10476 }
10477 }
10478
Daniel Vetter9a935852012-07-05 22:34:27 +020010479 /* If we disable the crtc, disable all its connectors. Also, if
10480 * the connector is on the changing crtc but not on the new
10481 * connector list, disable it. */
10482 if ((!set->fb || ro == set->num_connectors) &&
10483 connector->base.encoder &&
10484 connector->base.encoder->crtc == set->crtc) {
10485 connector->new_encoder = NULL;
10486
10487 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10488 connector->base.base.id,
10489 drm_get_connector_name(&connector->base));
10490 }
10491
10492
10493 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010494 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010495 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010496 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010497 }
10498 /* connector->new_encoder is now updated for all connectors. */
10499
10500 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010501 list_for_each_entry(connector, &dev->mode_config.connector_list,
10502 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010503 struct drm_crtc *new_crtc;
10504
Daniel Vetter9a935852012-07-05 22:34:27 +020010505 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010506 continue;
10507
Daniel Vetter9a935852012-07-05 22:34:27 +020010508 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010509
10510 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010511 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010512 new_crtc = set->crtc;
10513 }
10514
10515 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010516 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10517 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010518 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010519 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010520 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10521
10522 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10523 connector->base.base.id,
10524 drm_get_connector_name(&connector->base),
10525 new_crtc->base.id);
10526 }
10527
10528 /* Check for any encoders that needs to be disabled. */
10529 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10530 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010531 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010532 list_for_each_entry(connector,
10533 &dev->mode_config.connector_list,
10534 base.head) {
10535 if (connector->new_encoder == encoder) {
10536 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010537 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010538 }
10539 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010540
10541 if (num_connectors == 0)
10542 encoder->new_crtc = NULL;
10543 else if (num_connectors > 1)
10544 return -EINVAL;
10545
Daniel Vetter9a935852012-07-05 22:34:27 +020010546 /* Only now check for crtc changes so we don't miss encoders
10547 * that will be disabled. */
10548 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010549 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010550 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010551 }
10552 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010553 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010554
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010555 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010556 crtc->new_enabled = false;
10557
10558 list_for_each_entry(encoder,
10559 &dev->mode_config.encoder_list,
10560 base.head) {
10561 if (encoder->new_crtc == crtc) {
10562 crtc->new_enabled = true;
10563 break;
10564 }
10565 }
10566
10567 if (crtc->new_enabled != crtc->base.enabled) {
10568 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10569 crtc->new_enabled ? "en" : "dis");
10570 config->mode_changed = true;
10571 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010572
10573 if (crtc->new_enabled)
10574 crtc->new_config = &crtc->config;
10575 else
10576 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010577 }
10578
Daniel Vetter2e431052012-07-04 22:42:15 +020010579 return 0;
10580}
10581
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010582static void disable_crtc_nofb(struct intel_crtc *crtc)
10583{
10584 struct drm_device *dev = crtc->base.dev;
10585 struct intel_encoder *encoder;
10586 struct intel_connector *connector;
10587
10588 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10589 pipe_name(crtc->pipe));
10590
10591 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10592 if (connector->new_encoder &&
10593 connector->new_encoder->new_crtc == crtc)
10594 connector->new_encoder = NULL;
10595 }
10596
10597 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10598 if (encoder->new_crtc == crtc)
10599 encoder->new_crtc = NULL;
10600 }
10601
10602 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010603 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010604}
10605
Daniel Vetter2e431052012-07-04 22:42:15 +020010606static int intel_crtc_set_config(struct drm_mode_set *set)
10607{
10608 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010609 struct drm_mode_set save_set;
10610 struct intel_set_config *config;
10611 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010612
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010613 BUG_ON(!set);
10614 BUG_ON(!set->crtc);
10615 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010616
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010617 /* Enforce sane interface api - has been abused by the fb helper. */
10618 BUG_ON(!set->mode && set->fb);
10619 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010620
Daniel Vetter2e431052012-07-04 22:42:15 +020010621 if (set->fb) {
10622 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10623 set->crtc->base.id, set->fb->base.id,
10624 (int)set->num_connectors, set->x, set->y);
10625 } else {
10626 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010627 }
10628
10629 dev = set->crtc->dev;
10630
10631 ret = -ENOMEM;
10632 config = kzalloc(sizeof(*config), GFP_KERNEL);
10633 if (!config)
10634 goto out_config;
10635
10636 ret = intel_set_config_save_state(dev, config);
10637 if (ret)
10638 goto out_config;
10639
10640 save_set.crtc = set->crtc;
10641 save_set.mode = &set->crtc->mode;
10642 save_set.x = set->crtc->x;
10643 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010644 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010645
10646 /* Compute whether we need a full modeset, only an fb base update or no
10647 * change at all. In the future we might also check whether only the
10648 * mode changed, e.g. for LVDS where we only change the panel fitter in
10649 * such cases. */
10650 intel_set_config_compute_mode_changes(set, config);
10651
Daniel Vetter9a935852012-07-05 22:34:27 +020010652 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010653 if (ret)
10654 goto fail;
10655
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010656 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010657 ret = intel_set_mode(set->crtc, set->mode,
10658 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010659 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010660 intel_crtc_wait_for_pending_flips(set->crtc);
10661
Daniel Vetter4f660f42012-07-02 09:47:37 +020010662 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010663 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010664 /*
10665 * In the fastboot case this may be our only check of the
10666 * state after boot. It would be better to only do it on
10667 * the first update, but we don't have a nice way of doing that
10668 * (and really, set_config isn't used much for high freq page
10669 * flipping, so increasing its cost here shouldn't be a big
10670 * deal).
10671 */
Jani Nikulad330a952014-01-21 11:24:25 +020010672 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010673 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010674 }
10675
Chris Wilson2d05eae2013-05-03 17:36:25 +010010676 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010677 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10678 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010679fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010680 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010681
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010682 /*
10683 * HACK: if the pipe was on, but we didn't have a framebuffer,
10684 * force the pipe off to avoid oopsing in the modeset code
10685 * due to fb==NULL. This should only happen during boot since
10686 * we don't yet reconstruct the FB from the hardware state.
10687 */
10688 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10689 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10690
Chris Wilson2d05eae2013-05-03 17:36:25 +010010691 /* Try to restore the config */
10692 if (config->mode_changed &&
10693 intel_set_mode(save_set.crtc, save_set.mode,
10694 save_set.x, save_set.y, save_set.fb))
10695 DRM_ERROR("failed to restore config after modeset failure\n");
10696 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010697
Daniel Vetterd9e55602012-07-04 22:16:09 +020010698out_config:
10699 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010700 return ret;
10701}
10702
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010703static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010704 .cursor_set = intel_crtc_cursor_set,
10705 .cursor_move = intel_crtc_cursor_move,
10706 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010707 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010708 .destroy = intel_crtc_destroy,
10709 .page_flip = intel_crtc_page_flip,
10710};
10711
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010712static void intel_cpu_pll_init(struct drm_device *dev)
10713{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010714 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010715 intel_ddi_pll_init(dev);
10716}
10717
Daniel Vetter53589012013-06-05 13:34:16 +020010718static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10719 struct intel_shared_dpll *pll,
10720 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010721{
Daniel Vetter53589012013-06-05 13:34:16 +020010722 uint32_t val;
10723
10724 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010725 hw_state->dpll = val;
10726 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10727 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010728
10729 return val & DPLL_VCO_ENABLE;
10730}
10731
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010732static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10733 struct intel_shared_dpll *pll)
10734{
10735 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10736 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10737}
10738
Daniel Vettere7b903d2013-06-05 13:34:14 +020010739static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10740 struct intel_shared_dpll *pll)
10741{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010742 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010743 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010744
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010745 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10746
10747 /* Wait for the clocks to stabilize. */
10748 POSTING_READ(PCH_DPLL(pll->id));
10749 udelay(150);
10750
10751 /* The pixel multiplier can only be updated once the
10752 * DPLL is enabled and the clocks are stable.
10753 *
10754 * So write it again.
10755 */
10756 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10757 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010758 udelay(200);
10759}
10760
10761static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10762 struct intel_shared_dpll *pll)
10763{
10764 struct drm_device *dev = dev_priv->dev;
10765 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010766
10767 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010768 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010769 if (intel_crtc_to_shared_dpll(crtc) == pll)
10770 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10771 }
10772
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010773 I915_WRITE(PCH_DPLL(pll->id), 0);
10774 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010775 udelay(200);
10776}
10777
Daniel Vetter46edb022013-06-05 13:34:12 +020010778static char *ibx_pch_dpll_names[] = {
10779 "PCH DPLL A",
10780 "PCH DPLL B",
10781};
10782
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010783static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010784{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010785 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010786 int i;
10787
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010788 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010789
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010790 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010791 dev_priv->shared_dplls[i].id = i;
10792 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010793 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010794 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10795 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010796 dev_priv->shared_dplls[i].get_hw_state =
10797 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010798 }
10799}
10800
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010801static void intel_shared_dpll_init(struct drm_device *dev)
10802{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010804
10805 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10806 ibx_pch_dpll_init(dev);
10807 else
10808 dev_priv->num_shared_dpll = 0;
10809
10810 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010811}
10812
Hannes Ederb358d0a2008-12-18 21:18:47 +010010813static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010814{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010815 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010816 struct intel_crtc *intel_crtc;
10817 int i;
10818
Daniel Vetter955382f2013-09-19 14:05:45 +020010819 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010820 if (intel_crtc == NULL)
10821 return;
10822
10823 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10824
10825 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010826 for (i = 0; i < 256; i++) {
10827 intel_crtc->lut_r[i] = i;
10828 intel_crtc->lut_g[i] = i;
10829 intel_crtc->lut_b[i] = i;
10830 }
10831
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010832 /*
10833 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10834 * is hooked to plane B. Hence we want plane A feeding pipe B.
10835 */
Jesse Barnes80824002009-09-10 15:28:06 -070010836 intel_crtc->pipe = pipe;
10837 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010838 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010839 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010840 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010841 }
10842
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010843 init_waitqueue_head(&intel_crtc->vbl_wait);
10844
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010845 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10846 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10847 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10848 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10849
Jesse Barnes79e53942008-11-07 14:24:08 -080010850 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010851}
10852
Jesse Barnes752aa882013-10-31 18:55:49 +020010853enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10854{
10855 struct drm_encoder *encoder = connector->base.encoder;
10856
10857 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10858
10859 if (!encoder)
10860 return INVALID_PIPE;
10861
10862 return to_intel_crtc(encoder->crtc)->pipe;
10863}
10864
Carl Worth08d7b3d2009-04-29 14:43:54 -070010865int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010866 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010867{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010868 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010869 struct drm_mode_object *drmmode_obj;
10870 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010871
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010872 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10873 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010874
Daniel Vetterc05422d2009-08-11 16:05:30 +020010875 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10876 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010877
Daniel Vetterc05422d2009-08-11 16:05:30 +020010878 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010879 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010880 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010881 }
10882
Daniel Vetterc05422d2009-08-11 16:05:30 +020010883 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10884 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010885
Daniel Vetterc05422d2009-08-11 16:05:30 +020010886 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010887}
10888
Daniel Vetter66a92782012-07-12 20:08:18 +020010889static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010890{
Daniel Vetter66a92782012-07-12 20:08:18 +020010891 struct drm_device *dev = encoder->base.dev;
10892 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010893 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010894 int entry = 0;
10895
Daniel Vetter66a92782012-07-12 20:08:18 +020010896 list_for_each_entry(source_encoder,
10897 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010898 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010899 index_mask |= (1 << entry);
10900
Jesse Barnes79e53942008-11-07 14:24:08 -080010901 entry++;
10902 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010903
Jesse Barnes79e53942008-11-07 14:24:08 -080010904 return index_mask;
10905}
10906
Chris Wilson4d302442010-12-14 19:21:29 +000010907static bool has_edp_a(struct drm_device *dev)
10908{
10909 struct drm_i915_private *dev_priv = dev->dev_private;
10910
10911 if (!IS_MOBILE(dev))
10912 return false;
10913
10914 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10915 return false;
10916
Damien Lespiaue3589902014-02-07 19:12:50 +000010917 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010918 return false;
10919
10920 return true;
10921}
10922
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010923const char *intel_output_name(int output)
10924{
10925 static const char *names[] = {
10926 [INTEL_OUTPUT_UNUSED] = "Unused",
10927 [INTEL_OUTPUT_ANALOG] = "Analog",
10928 [INTEL_OUTPUT_DVO] = "DVO",
10929 [INTEL_OUTPUT_SDVO] = "SDVO",
10930 [INTEL_OUTPUT_LVDS] = "LVDS",
10931 [INTEL_OUTPUT_TVOUT] = "TV",
10932 [INTEL_OUTPUT_HDMI] = "HDMI",
10933 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10934 [INTEL_OUTPUT_EDP] = "eDP",
10935 [INTEL_OUTPUT_DSI] = "DSI",
10936 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10937 };
10938
10939 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10940 return "Invalid";
10941
10942 return names[output];
10943}
10944
Jesse Barnes79e53942008-11-07 14:24:08 -080010945static void intel_setup_outputs(struct drm_device *dev)
10946{
Eric Anholt725e30a2009-01-22 13:01:02 -080010947 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010948 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010949 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010950
Daniel Vetterc9093352013-06-06 22:22:47 +020010951 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010952
Ville Syrjälä7895a812014-04-09 13:28:23 +030010953 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010954 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010955
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010956 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010957 int found;
10958
10959 /* Haswell uses DDI functions to detect digital outputs */
10960 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10961 /* DDI A only supports eDP */
10962 if (found)
10963 intel_ddi_init(dev, PORT_A);
10964
10965 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10966 * register */
10967 found = I915_READ(SFUSE_STRAP);
10968
10969 if (found & SFUSE_STRAP_DDIB_DETECTED)
10970 intel_ddi_init(dev, PORT_B);
10971 if (found & SFUSE_STRAP_DDIC_DETECTED)
10972 intel_ddi_init(dev, PORT_C);
10973 if (found & SFUSE_STRAP_DDID_DETECTED)
10974 intel_ddi_init(dev, PORT_D);
10975 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010976 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010977 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010978
10979 if (has_edp_a(dev))
10980 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010981
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010982 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010983 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010984 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010985 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010986 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010987 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010988 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010989 }
10990
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010991 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010992 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010993
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010994 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010995 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010996
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010997 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010998 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010999
Daniel Vetter270b3042012-10-27 15:52:05 +020011000 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011001 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011002 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011003 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11004 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11005 PORT_B);
11006 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11007 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11008 }
11009
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011010 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11011 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11012 PORT_C);
11013 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011014 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011015 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011016
Jani Nikula3cfca972013-08-27 15:12:26 +030011017 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011018 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011019 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011020
Paulo Zanonie2debe92013-02-18 19:00:27 -030011021 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011022 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011023 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011024 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11025 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011026 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011027 }
Ma Ling27185ae2009-08-24 13:50:23 +080011028
Imre Deake7281ea2013-05-08 13:14:08 +030011029 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011030 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011031 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011032
11033 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011034
Paulo Zanonie2debe92013-02-18 19:00:27 -030011035 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011036 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011037 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011038 }
Ma Ling27185ae2009-08-24 13:50:23 +080011039
Paulo Zanonie2debe92013-02-18 19:00:27 -030011040 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011041
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011042 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11043 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011044 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011045 }
Imre Deake7281ea2013-05-08 13:14:08 +030011046 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011047 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011048 }
Ma Ling27185ae2009-08-24 13:50:23 +080011049
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011050 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011051 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011052 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011053 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011054 intel_dvo_init(dev);
11055
Zhenyu Wang103a1962009-11-27 11:44:36 +080011056 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011057 intel_tv_init(dev);
11058
Chris Wilson4ef69c72010-09-09 15:14:28 +010011059 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11060 encoder->base.possible_crtcs = encoder->crtc_mask;
11061 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011062 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011063 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011064
Paulo Zanonidde86e22012-12-01 12:04:25 -020011065 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011066
11067 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011068}
11069
11070static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11071{
11072 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011073
Daniel Vetteref2d6332014-02-10 18:00:38 +010011074 drm_framebuffer_cleanup(fb);
11075 WARN_ON(!intel_fb->obj->framebuffer_references--);
11076 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011077 kfree(intel_fb);
11078}
11079
11080static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011081 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011082 unsigned int *handle)
11083{
11084 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011085 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011086
Chris Wilson05394f32010-11-08 19:18:58 +000011087 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011088}
11089
11090static const struct drm_framebuffer_funcs intel_fb_funcs = {
11091 .destroy = intel_user_framebuffer_destroy,
11092 .create_handle = intel_user_framebuffer_create_handle,
11093};
11094
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011095static int intel_framebuffer_init(struct drm_device *dev,
11096 struct intel_framebuffer *intel_fb,
11097 struct drm_mode_fb_cmd2 *mode_cmd,
11098 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011099{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011100 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011101 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011102 int ret;
11103
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011104 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11105
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011106 if (obj->tiling_mode == I915_TILING_Y) {
11107 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011108 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011109 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011110
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011111 if (mode_cmd->pitches[0] & 63) {
11112 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11113 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011114 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011115 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011116
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011117 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11118 pitch_limit = 32*1024;
11119 } else if (INTEL_INFO(dev)->gen >= 4) {
11120 if (obj->tiling_mode)
11121 pitch_limit = 16*1024;
11122 else
11123 pitch_limit = 32*1024;
11124 } else if (INTEL_INFO(dev)->gen >= 3) {
11125 if (obj->tiling_mode)
11126 pitch_limit = 8*1024;
11127 else
11128 pitch_limit = 16*1024;
11129 } else
11130 /* XXX DSPC is limited to 4k tiled */
11131 pitch_limit = 8*1024;
11132
11133 if (mode_cmd->pitches[0] > pitch_limit) {
11134 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11135 obj->tiling_mode ? "tiled" : "linear",
11136 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011137 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011138 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011139
11140 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011141 mode_cmd->pitches[0] != obj->stride) {
11142 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11143 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011144 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011145 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011146
Ville Syrjälä57779d02012-10-31 17:50:14 +020011147 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011148 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011149 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011150 case DRM_FORMAT_RGB565:
11151 case DRM_FORMAT_XRGB8888:
11152 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011153 break;
11154 case DRM_FORMAT_XRGB1555:
11155 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011156 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011157 DRM_DEBUG("unsupported pixel format: %s\n",
11158 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011159 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011160 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011161 break;
11162 case DRM_FORMAT_XBGR8888:
11163 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011164 case DRM_FORMAT_XRGB2101010:
11165 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011166 case DRM_FORMAT_XBGR2101010:
11167 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011168 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011169 DRM_DEBUG("unsupported pixel format: %s\n",
11170 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011171 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011172 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011173 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011174 case DRM_FORMAT_YUYV:
11175 case DRM_FORMAT_UYVY:
11176 case DRM_FORMAT_YVYU:
11177 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011178 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011179 DRM_DEBUG("unsupported pixel format: %s\n",
11180 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011181 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011182 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011183 break;
11184 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011185 DRM_DEBUG("unsupported pixel format: %s\n",
11186 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011187 return -EINVAL;
11188 }
11189
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011190 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11191 if (mode_cmd->offsets[0] != 0)
11192 return -EINVAL;
11193
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011194 aligned_height = intel_align_height(dev, mode_cmd->height,
11195 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011196 /* FIXME drm helper for size checks (especially planar formats)? */
11197 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11198 return -EINVAL;
11199
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011200 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11201 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011202 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011203
Jesse Barnes79e53942008-11-07 14:24:08 -080011204 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11205 if (ret) {
11206 DRM_ERROR("framebuffer init failed %d\n", ret);
11207 return ret;
11208 }
11209
Jesse Barnes79e53942008-11-07 14:24:08 -080011210 return 0;
11211}
11212
Jesse Barnes79e53942008-11-07 14:24:08 -080011213static struct drm_framebuffer *
11214intel_user_framebuffer_create(struct drm_device *dev,
11215 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011216 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011217{
Chris Wilson05394f32010-11-08 19:18:58 +000011218 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011219
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011220 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11221 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011222 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011223 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011224
Chris Wilsond2dff872011-04-19 08:36:26 +010011225 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011226}
11227
Daniel Vetter4520f532013-10-09 09:18:51 +020011228#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011229static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011230{
11231}
11232#endif
11233
Jesse Barnes79e53942008-11-07 14:24:08 -080011234static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011235 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011236 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011237};
11238
Jesse Barnese70236a2009-09-21 10:42:27 -070011239/* Set up chip specific display functions */
11240static void intel_init_display(struct drm_device *dev)
11241{
11242 struct drm_i915_private *dev_priv = dev->dev_private;
11243
Daniel Vetteree9300b2013-06-03 22:40:22 +020011244 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11245 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011246 else if (IS_CHERRYVIEW(dev))
11247 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011248 else if (IS_VALLEYVIEW(dev))
11249 dev_priv->display.find_dpll = vlv_find_best_dpll;
11250 else if (IS_PINEVIEW(dev))
11251 dev_priv->display.find_dpll = pnv_find_best_dpll;
11252 else
11253 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11254
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011255 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011256 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011257 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011258 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011259 dev_priv->display.crtc_enable = haswell_crtc_enable;
11260 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011261 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011262 dev_priv->display.update_primary_plane =
11263 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011264 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011265 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011266 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011267 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011268 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11269 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011270 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011271 dev_priv->display.update_primary_plane =
11272 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011273 } else if (IS_VALLEYVIEW(dev)) {
11274 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011275 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011276 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11277 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11278 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11279 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011280 dev_priv->display.update_primary_plane =
11281 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011282 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011283 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011284 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011285 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011286 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11287 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011288 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011289 dev_priv->display.update_primary_plane =
11290 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011291 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011292
Jesse Barnese70236a2009-09-21 10:42:27 -070011293 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011294 if (IS_VALLEYVIEW(dev))
11295 dev_priv->display.get_display_clock_speed =
11296 valleyview_get_display_clock_speed;
11297 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011298 dev_priv->display.get_display_clock_speed =
11299 i945_get_display_clock_speed;
11300 else if (IS_I915G(dev))
11301 dev_priv->display.get_display_clock_speed =
11302 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011303 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011304 dev_priv->display.get_display_clock_speed =
11305 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011306 else if (IS_PINEVIEW(dev))
11307 dev_priv->display.get_display_clock_speed =
11308 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011309 else if (IS_I915GM(dev))
11310 dev_priv->display.get_display_clock_speed =
11311 i915gm_get_display_clock_speed;
11312 else if (IS_I865G(dev))
11313 dev_priv->display.get_display_clock_speed =
11314 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011315 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011316 dev_priv->display.get_display_clock_speed =
11317 i855_get_display_clock_speed;
11318 else /* 852, 830 */
11319 dev_priv->display.get_display_clock_speed =
11320 i830_get_display_clock_speed;
11321
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011322 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011323 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011324 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011325 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011326 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011327 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011328 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011329 dev_priv->display.modeset_global_resources =
11330 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011331 } else if (IS_IVYBRIDGE(dev)) {
11332 /* FIXME: detect B0+ stepping and use auto training */
11333 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011334 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011335 dev_priv->display.modeset_global_resources =
11336 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011337 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011338 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011339 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011340 dev_priv->display.modeset_global_resources =
11341 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011342 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011343 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011344 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011345 } else if (IS_VALLEYVIEW(dev)) {
11346 dev_priv->display.modeset_global_resources =
11347 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011348 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011349 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011350
11351 /* Default just returns -ENODEV to indicate unsupported */
11352 dev_priv->display.queue_flip = intel_default_queue_flip;
11353
11354 switch (INTEL_INFO(dev)->gen) {
11355 case 2:
11356 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11357 break;
11358
11359 case 3:
11360 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11361 break;
11362
11363 case 4:
11364 case 5:
11365 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11366 break;
11367
11368 case 6:
11369 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11370 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011371 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011372 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011373 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11374 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011375 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011376
11377 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011378}
11379
Jesse Barnesb690e962010-07-19 13:53:12 -070011380/*
11381 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11382 * resume, or other times. This quirk makes sure that's the case for
11383 * affected systems.
11384 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011385static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011386{
11387 struct drm_i915_private *dev_priv = dev->dev_private;
11388
11389 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011390 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011391}
11392
Keith Packard435793d2011-07-12 14:56:22 -070011393/*
11394 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11395 */
11396static void quirk_ssc_force_disable(struct drm_device *dev)
11397{
11398 struct drm_i915_private *dev_priv = dev->dev_private;
11399 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011400 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011401}
11402
Carsten Emde4dca20e2012-03-15 15:56:26 +010011403/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011404 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11405 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011406 */
11407static void quirk_invert_brightness(struct drm_device *dev)
11408{
11409 struct drm_i915_private *dev_priv = dev->dev_private;
11410 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011411 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011412}
11413
11414struct intel_quirk {
11415 int device;
11416 int subsystem_vendor;
11417 int subsystem_device;
11418 void (*hook)(struct drm_device *dev);
11419};
11420
Egbert Eich5f85f1762012-10-14 15:46:38 +020011421/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11422struct intel_dmi_quirk {
11423 void (*hook)(struct drm_device *dev);
11424 const struct dmi_system_id (*dmi_id_list)[];
11425};
11426
11427static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11428{
11429 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11430 return 1;
11431}
11432
11433static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11434 {
11435 .dmi_id_list = &(const struct dmi_system_id[]) {
11436 {
11437 .callback = intel_dmi_reverse_brightness,
11438 .ident = "NCR Corporation",
11439 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11440 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11441 },
11442 },
11443 { } /* terminating entry */
11444 },
11445 .hook = quirk_invert_brightness,
11446 },
11447};
11448
Ben Widawskyc43b5632012-04-16 14:07:40 -070011449static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011450 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011451 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011452
Jesse Barnesb690e962010-07-19 13:53:12 -070011453 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11454 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11455
Jesse Barnesb690e962010-07-19 13:53:12 -070011456 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11457 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11458
Chris Wilsona4945f92013-10-08 11:16:59 +010011459 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011460 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011461
11462 /* Lenovo U160 cannot use SSC on LVDS */
11463 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011464
11465 /* Sony Vaio Y cannot use SSC on LVDS */
11466 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011467
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011468 /* Acer Aspire 5734Z must invert backlight brightness */
11469 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11470
11471 /* Acer/eMachines G725 */
11472 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11473
11474 /* Acer/eMachines e725 */
11475 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11476
11477 /* Acer/Packard Bell NCL20 */
11478 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11479
11480 /* Acer Aspire 4736Z */
11481 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011482
11483 /* Acer Aspire 5336 */
11484 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011485};
11486
11487static void intel_init_quirks(struct drm_device *dev)
11488{
11489 struct pci_dev *d = dev->pdev;
11490 int i;
11491
11492 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11493 struct intel_quirk *q = &intel_quirks[i];
11494
11495 if (d->device == q->device &&
11496 (d->subsystem_vendor == q->subsystem_vendor ||
11497 q->subsystem_vendor == PCI_ANY_ID) &&
11498 (d->subsystem_device == q->subsystem_device ||
11499 q->subsystem_device == PCI_ANY_ID))
11500 q->hook(dev);
11501 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011502 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11503 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11504 intel_dmi_quirks[i].hook(dev);
11505 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011506}
11507
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011508/* Disable the VGA plane that we never use */
11509static void i915_disable_vga(struct drm_device *dev)
11510{
11511 struct drm_i915_private *dev_priv = dev->dev_private;
11512 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011513 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011514
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011515 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011516 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011517 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011518 sr1 = inb(VGA_SR_DATA);
11519 outb(sr1 | 1<<5, VGA_SR_DATA);
11520 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11521 udelay(300);
11522
11523 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11524 POSTING_READ(vga_reg);
11525}
11526
Daniel Vetterf8175862012-04-10 15:50:11 +020011527void intel_modeset_init_hw(struct drm_device *dev)
11528{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011529 intel_prepare_ddi(dev);
11530
Daniel Vetterf8175862012-04-10 15:50:11 +020011531 intel_init_clock_gating(dev);
11532
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011533 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011534
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011535 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011536}
11537
Imre Deak7d708ee2013-04-17 14:04:50 +030011538void intel_modeset_suspend_hw(struct drm_device *dev)
11539{
11540 intel_suspend_hw(dev);
11541}
11542
Jesse Barnes79e53942008-11-07 14:24:08 -080011543void intel_modeset_init(struct drm_device *dev)
11544{
Jesse Barnes652c3932009-08-17 13:31:43 -070011545 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011546 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011547 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011548 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011549
11550 drm_mode_config_init(dev);
11551
11552 dev->mode_config.min_width = 0;
11553 dev->mode_config.min_height = 0;
11554
Dave Airlie019d96c2011-09-29 16:20:42 +010011555 dev->mode_config.preferred_depth = 24;
11556 dev->mode_config.prefer_shadow = 1;
11557
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011558 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011559
Jesse Barnesb690e962010-07-19 13:53:12 -070011560 intel_init_quirks(dev);
11561
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011562 intel_init_pm(dev);
11563
Ben Widawskye3c74752013-04-05 13:12:39 -070011564 if (INTEL_INFO(dev)->num_pipes == 0)
11565 return;
11566
Jesse Barnese70236a2009-09-21 10:42:27 -070011567 intel_init_display(dev);
11568
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011569 if (IS_GEN2(dev)) {
11570 dev->mode_config.max_width = 2048;
11571 dev->mode_config.max_height = 2048;
11572 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011573 dev->mode_config.max_width = 4096;
11574 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011575 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011576 dev->mode_config.max_width = 8192;
11577 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011578 }
Damien Lespiau068be562014-03-28 14:17:49 +000011579
11580 if (IS_GEN2(dev)) {
11581 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11582 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11583 } else {
11584 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11585 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11586 }
11587
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011588 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011589
Zhao Yakui28c97732009-10-09 11:39:41 +080011590 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011591 INTEL_INFO(dev)->num_pipes,
11592 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011593
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011594 for_each_pipe(pipe) {
11595 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011596 for_each_sprite(pipe, sprite) {
11597 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011598 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011599 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011600 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011601 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011602 }
11603
Jesse Barnesf42bb702013-12-16 16:34:23 -080011604 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011605 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011606
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011607 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011608 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011609
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011610 /* Just disable it once at startup */
11611 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011612 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011613
11614 /* Just in case the BIOS is doing something questionable. */
11615 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011616
Jesse Barnes8b687df2014-02-21 13:13:39 -080011617 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011618 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011619 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011620
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011621 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011622 if (!crtc->active)
11623 continue;
11624
Jesse Barnes46f297f2014-03-07 08:57:48 -080011625 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011626 * Note that reserving the BIOS fb up front prevents us
11627 * from stuffing other stolen allocations like the ring
11628 * on top. This prevents some ugliness at boot time, and
11629 * can even allow for smooth boot transitions if the BIOS
11630 * fb is large enough for the active pipe configuration.
11631 */
11632 if (dev_priv->display.get_plane_config) {
11633 dev_priv->display.get_plane_config(crtc,
11634 &crtc->plane_config);
11635 /*
11636 * If the fb is shared between multiple heads, we'll
11637 * just get the first one.
11638 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011639 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011640 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011641 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011642}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011643
Daniel Vetter24929352012-07-02 20:28:59 +020011644static void
11645intel_connector_break_all_links(struct intel_connector *connector)
11646{
11647 connector->base.dpms = DRM_MODE_DPMS_OFF;
11648 connector->base.encoder = NULL;
11649 connector->encoder->connectors_active = false;
11650 connector->encoder->base.crtc = NULL;
11651}
11652
Daniel Vetter7fad7982012-07-04 17:51:47 +020011653static void intel_enable_pipe_a(struct drm_device *dev)
11654{
11655 struct intel_connector *connector;
11656 struct drm_connector *crt = NULL;
11657 struct intel_load_detect_pipe load_detect_temp;
11658
11659 /* We can't just switch on the pipe A, we need to set things up with a
11660 * proper mode and output configuration. As a gross hack, enable pipe A
11661 * by enabling the load detect pipe once. */
11662 list_for_each_entry(connector,
11663 &dev->mode_config.connector_list,
11664 base.head) {
11665 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11666 crt = &connector->base;
11667 break;
11668 }
11669 }
11670
11671 if (!crt)
11672 return;
11673
11674 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11675 intel_release_load_detect_pipe(crt, &load_detect_temp);
11676
11677
11678}
11679
Daniel Vetterfa555832012-10-10 23:14:00 +020011680static bool
11681intel_check_plane_mapping(struct intel_crtc *crtc)
11682{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011683 struct drm_device *dev = crtc->base.dev;
11684 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011685 u32 reg, val;
11686
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011687 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011688 return true;
11689
11690 reg = DSPCNTR(!crtc->plane);
11691 val = I915_READ(reg);
11692
11693 if ((val & DISPLAY_PLANE_ENABLE) &&
11694 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11695 return false;
11696
11697 return true;
11698}
11699
Daniel Vetter24929352012-07-02 20:28:59 +020011700static void intel_sanitize_crtc(struct intel_crtc *crtc)
11701{
11702 struct drm_device *dev = crtc->base.dev;
11703 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011704 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011705
Daniel Vetter24929352012-07-02 20:28:59 +020011706 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011707 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011708 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11709
11710 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011711 * disable the crtc (and hence change the state) if it is wrong. Note
11712 * that gen4+ has a fixed plane -> pipe mapping. */
11713 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011714 struct intel_connector *connector;
11715 bool plane;
11716
Daniel Vetter24929352012-07-02 20:28:59 +020011717 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11718 crtc->base.base.id);
11719
11720 /* Pipe has the wrong plane attached and the plane is active.
11721 * Temporarily change the plane mapping and disable everything
11722 * ... */
11723 plane = crtc->plane;
11724 crtc->plane = !plane;
11725 dev_priv->display.crtc_disable(&crtc->base);
11726 crtc->plane = plane;
11727
11728 /* ... and break all links. */
11729 list_for_each_entry(connector, &dev->mode_config.connector_list,
11730 base.head) {
11731 if (connector->encoder->base.crtc != &crtc->base)
11732 continue;
11733
11734 intel_connector_break_all_links(connector);
11735 }
11736
11737 WARN_ON(crtc->active);
11738 crtc->base.enabled = false;
11739 }
Daniel Vetter24929352012-07-02 20:28:59 +020011740
Daniel Vetter7fad7982012-07-04 17:51:47 +020011741 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11742 crtc->pipe == PIPE_A && !crtc->active) {
11743 /* BIOS forgot to enable pipe A, this mostly happens after
11744 * resume. Force-enable the pipe to fix this, the update_dpms
11745 * call below we restore the pipe to the right state, but leave
11746 * the required bits on. */
11747 intel_enable_pipe_a(dev);
11748 }
11749
Daniel Vetter24929352012-07-02 20:28:59 +020011750 /* Adjust the state of the output pipe according to whether we
11751 * have active connectors/encoders. */
11752 intel_crtc_update_dpms(&crtc->base);
11753
11754 if (crtc->active != crtc->base.enabled) {
11755 struct intel_encoder *encoder;
11756
11757 /* This can happen either due to bugs in the get_hw_state
11758 * functions or because the pipe is force-enabled due to the
11759 * pipe A quirk. */
11760 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11761 crtc->base.base.id,
11762 crtc->base.enabled ? "enabled" : "disabled",
11763 crtc->active ? "enabled" : "disabled");
11764
11765 crtc->base.enabled = crtc->active;
11766
11767 /* Because we only establish the connector -> encoder ->
11768 * crtc links if something is active, this means the
11769 * crtc is now deactivated. Break the links. connector
11770 * -> encoder links are only establish when things are
11771 * actually up, hence no need to break them. */
11772 WARN_ON(crtc->active);
11773
11774 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11775 WARN_ON(encoder->connectors_active);
11776 encoder->base.crtc = NULL;
11777 }
11778 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011779 if (crtc->active) {
11780 /*
11781 * We start out with underrun reporting disabled to avoid races.
11782 * For correct bookkeeping mark this on active crtcs.
11783 *
11784 * No protection against concurrent access is required - at
11785 * worst a fifo underrun happens which also sets this to false.
11786 */
11787 crtc->cpu_fifo_underrun_disabled = true;
11788 crtc->pch_fifo_underrun_disabled = true;
11789 }
Daniel Vetter24929352012-07-02 20:28:59 +020011790}
11791
11792static void intel_sanitize_encoder(struct intel_encoder *encoder)
11793{
11794 struct intel_connector *connector;
11795 struct drm_device *dev = encoder->base.dev;
11796
11797 /* We need to check both for a crtc link (meaning that the
11798 * encoder is active and trying to read from a pipe) and the
11799 * pipe itself being active. */
11800 bool has_active_crtc = encoder->base.crtc &&
11801 to_intel_crtc(encoder->base.crtc)->active;
11802
11803 if (encoder->connectors_active && !has_active_crtc) {
11804 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11805 encoder->base.base.id,
11806 drm_get_encoder_name(&encoder->base));
11807
11808 /* Connector is active, but has no active pipe. This is
11809 * fallout from our resume register restoring. Disable
11810 * the encoder manually again. */
11811 if (encoder->base.crtc) {
11812 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11813 encoder->base.base.id,
11814 drm_get_encoder_name(&encoder->base));
11815 encoder->disable(encoder);
11816 }
11817
11818 /* Inconsistent output/port/pipe state happens presumably due to
11819 * a bug in one of the get_hw_state functions. Or someplace else
11820 * in our code, like the register restore mess on resume. Clamp
11821 * things to off as a safer default. */
11822 list_for_each_entry(connector,
11823 &dev->mode_config.connector_list,
11824 base.head) {
11825 if (connector->encoder != encoder)
11826 continue;
11827
11828 intel_connector_break_all_links(connector);
11829 }
11830 }
11831 /* Enabled encoders without active connectors will be fixed in
11832 * the crtc fixup. */
11833}
11834
Imre Deak04098752014-02-18 00:02:16 +020011835void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011836{
11837 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011838 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011839
Imre Deak04098752014-02-18 00:02:16 +020011840 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11841 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11842 i915_disable_vga(dev);
11843 }
11844}
11845
11846void i915_redisable_vga(struct drm_device *dev)
11847{
11848 struct drm_i915_private *dev_priv = dev->dev_private;
11849
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011850 /* This function can be called both from intel_modeset_setup_hw_state or
11851 * at a very early point in our resume sequence, where the power well
11852 * structures are not yet restored. Since this function is at a very
11853 * paranoid "someone might have enabled VGA while we were not looking"
11854 * level, just check if the power well is enabled instead of trying to
11855 * follow the "don't touch the power well if we don't need it" policy
11856 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011857 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011858 return;
11859
Imre Deak04098752014-02-18 00:02:16 +020011860 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011861}
11862
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011863static bool primary_get_hw_state(struct intel_crtc *crtc)
11864{
11865 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11866
11867 if (!crtc->active)
11868 return false;
11869
11870 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11871}
11872
Daniel Vetter30e984d2013-06-05 13:34:17 +020011873static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011874{
11875 struct drm_i915_private *dev_priv = dev->dev_private;
11876 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011877 struct intel_crtc *crtc;
11878 struct intel_encoder *encoder;
11879 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011880 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011881
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011882 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011883 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011884
Daniel Vetter99535992014-04-13 12:00:33 +020011885 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11886
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011887 crtc->active = dev_priv->display.get_pipe_config(crtc,
11888 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011889
11890 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011891 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011892
11893 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11894 crtc->base.base.id,
11895 crtc->active ? "enabled" : "disabled");
11896 }
11897
Daniel Vetter53589012013-06-05 13:34:16 +020011898 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011899 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011900 intel_ddi_setup_hw_pll_state(dev);
11901
Daniel Vetter53589012013-06-05 13:34:16 +020011902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11903 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11904
11905 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11906 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011907 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011908 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11909 pll->active++;
11910 }
11911 pll->refcount = pll->active;
11912
Daniel Vetter35c95372013-07-17 06:55:04 +020011913 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11914 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011915 }
11916
Daniel Vetter24929352012-07-02 20:28:59 +020011917 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11918 base.head) {
11919 pipe = 0;
11920
11921 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011922 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11923 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011924 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011925 } else {
11926 encoder->base.crtc = NULL;
11927 }
11928
11929 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011930 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011931 encoder->base.base.id,
11932 drm_get_encoder_name(&encoder->base),
11933 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011934 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011935 }
11936
11937 list_for_each_entry(connector, &dev->mode_config.connector_list,
11938 base.head) {
11939 if (connector->get_hw_state(connector)) {
11940 connector->base.dpms = DRM_MODE_DPMS_ON;
11941 connector->encoder->connectors_active = true;
11942 connector->base.encoder = &connector->encoder->base;
11943 } else {
11944 connector->base.dpms = DRM_MODE_DPMS_OFF;
11945 connector->base.encoder = NULL;
11946 }
11947 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11948 connector->base.base.id,
11949 drm_get_connector_name(&connector->base),
11950 connector->base.encoder ? "enabled" : "disabled");
11951 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011952}
11953
11954/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11955 * and i915 state tracking structures. */
11956void intel_modeset_setup_hw_state(struct drm_device *dev,
11957 bool force_restore)
11958{
11959 struct drm_i915_private *dev_priv = dev->dev_private;
11960 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011961 struct intel_crtc *crtc;
11962 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011963 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011964
11965 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011966
Jesse Barnesbabea612013-06-26 18:57:38 +030011967 /*
11968 * Now that we have the config, copy it to each CRTC struct
11969 * Note that this could go away if we move to using crtc_config
11970 * checking everywhere.
11971 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011972 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020011973 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011974 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011975 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11976 crtc->base.base.id);
11977 drm_mode_debug_printmodeline(&crtc->base.mode);
11978 }
11979 }
11980
Daniel Vetter24929352012-07-02 20:28:59 +020011981 /* HW state is read out, now we need to sanitize this mess. */
11982 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11983 base.head) {
11984 intel_sanitize_encoder(encoder);
11985 }
11986
11987 for_each_pipe(pipe) {
11988 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11989 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011990 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011991 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011992
Daniel Vetter35c95372013-07-17 06:55:04 +020011993 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11994 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11995
11996 if (!pll->on || pll->active)
11997 continue;
11998
11999 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12000
12001 pll->disable(dev_priv, pll);
12002 pll->on = false;
12003 }
12004
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012005 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012006 ilk_wm_get_hw_state(dev);
12007
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012008 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012009 i915_redisable_vga(dev);
12010
Daniel Vetterf30da182013-04-11 20:22:50 +020012011 /*
12012 * We need to use raw interfaces for restoring state to avoid
12013 * checking (bogus) intermediate states.
12014 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012015 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012016 struct drm_crtc *crtc =
12017 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012018
12019 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012020 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012021 }
12022 } else {
12023 intel_modeset_update_staged_output_state(dev);
12024 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012025
12026 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012027}
12028
12029void intel_modeset_gem_init(struct drm_device *dev)
12030{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012031 struct drm_crtc *c;
12032 struct intel_framebuffer *fb;
12033
Imre Deakae484342014-03-31 15:10:44 +030012034 mutex_lock(&dev->struct_mutex);
12035 intel_init_gt_powersave(dev);
12036 mutex_unlock(&dev->struct_mutex);
12037
Chris Wilson1833b132012-05-09 11:56:28 +010012038 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012039
12040 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012041
12042 /*
12043 * Make sure any fbs we allocated at startup are properly
12044 * pinned & fenced. When we do the allocation it's too early
12045 * for this.
12046 */
12047 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012048 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012049 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012050 continue;
12051
Dave Airlie66e514c2014-04-03 07:51:54 +100012052 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012053 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12054 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12055 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012056 drm_framebuffer_unreference(c->primary->fb);
12057 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012058 }
12059 }
12060 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012061}
12062
Imre Deak4932e2c2014-02-11 17:12:48 +020012063void intel_connector_unregister(struct intel_connector *intel_connector)
12064{
12065 struct drm_connector *connector = &intel_connector->base;
12066
12067 intel_panel_destroy_backlight(connector);
12068 drm_sysfs_connector_remove(connector);
12069}
12070
Jesse Barnes79e53942008-11-07 14:24:08 -080012071void intel_modeset_cleanup(struct drm_device *dev)
12072{
Jesse Barnes652c3932009-08-17 13:31:43 -070012073 struct drm_i915_private *dev_priv = dev->dev_private;
12074 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012075 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012076
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012077 /*
12078 * Interrupts and polling as the first thing to avoid creating havoc.
12079 * Too much stuff here (turning of rps, connectors, ...) would
12080 * experience fancy races otherwise.
12081 */
12082 drm_irq_uninstall(dev);
12083 cancel_work_sync(&dev_priv->hotplug_work);
12084 /*
12085 * Due to the hpd irq storm handling the hotplug work can re-arm the
12086 * poll handlers. Hence disable polling after hpd handling is shut down.
12087 */
Keith Packardf87ea762010-10-03 19:36:26 -070012088 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012089
Jesse Barnes652c3932009-08-17 13:31:43 -070012090 mutex_lock(&dev->struct_mutex);
12091
Jesse Barnes723bfd72010-10-07 16:01:13 -070012092 intel_unregister_dsm_handler();
12093
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012094 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012095 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012096 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012097 continue;
12098
Daniel Vetter3dec0092010-08-20 21:40:52 +020012099 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012100 }
12101
Chris Wilson973d04f2011-07-08 12:22:37 +010012102 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012103
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012104 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012105
Daniel Vetter930ebb42012-06-29 23:32:16 +020012106 ironlake_teardown_rc6(dev);
12107
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012108 mutex_unlock(&dev->struct_mutex);
12109
Chris Wilson1630fe72011-07-08 12:22:42 +010012110 /* flush any delayed tasks or pending work */
12111 flush_scheduled_work();
12112
Jani Nikuladb31af12013-11-08 16:48:53 +020012113 /* destroy the backlight and sysfs files before encoders/connectors */
12114 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012115 struct intel_connector *intel_connector;
12116
12117 intel_connector = to_intel_connector(connector);
12118 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012119 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012120
Jesse Barnes79e53942008-11-07 14:24:08 -080012121 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012122
12123 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012124
12125 mutex_lock(&dev->struct_mutex);
12126 intel_cleanup_gt_powersave(dev);
12127 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012128}
12129
Dave Airlie28d52042009-09-21 14:33:58 +100012130/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012131 * Return which encoder is currently attached for connector.
12132 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012133struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012134{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012135 return &intel_attached_encoder(connector)->base;
12136}
Jesse Barnes79e53942008-11-07 14:24:08 -080012137
Chris Wilsondf0e9242010-09-09 16:20:55 +010012138void intel_connector_attach_encoder(struct intel_connector *connector,
12139 struct intel_encoder *encoder)
12140{
12141 connector->encoder = encoder;
12142 drm_mode_connector_attach_encoder(&connector->base,
12143 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012144}
Dave Airlie28d52042009-09-21 14:33:58 +100012145
12146/*
12147 * set vga decode state - true == enable VGA decode
12148 */
12149int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12150{
12151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012152 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012153 u16 gmch_ctrl;
12154
Chris Wilson75fa0412014-02-07 18:37:02 -020012155 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12156 DRM_ERROR("failed to read control word\n");
12157 return -EIO;
12158 }
12159
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012160 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12161 return 0;
12162
Dave Airlie28d52042009-09-21 14:33:58 +100012163 if (state)
12164 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12165 else
12166 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012167
12168 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12169 DRM_ERROR("failed to write control word\n");
12170 return -EIO;
12171 }
12172
Dave Airlie28d52042009-09-21 14:33:58 +100012173 return 0;
12174}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012175
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012176struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012177
12178 u32 power_well_driver;
12179
Chris Wilson63b66e52013-08-08 15:12:06 +020012180 int num_transcoders;
12181
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012182 struct intel_cursor_error_state {
12183 u32 control;
12184 u32 position;
12185 u32 base;
12186 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012187 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012188
12189 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012190 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012191 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012192 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012193 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012194
12195 struct intel_plane_error_state {
12196 u32 control;
12197 u32 stride;
12198 u32 size;
12199 u32 pos;
12200 u32 addr;
12201 u32 surface;
12202 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012203 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012204
12205 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012206 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012207 enum transcoder cpu_transcoder;
12208
12209 u32 conf;
12210
12211 u32 htotal;
12212 u32 hblank;
12213 u32 hsync;
12214 u32 vtotal;
12215 u32 vblank;
12216 u32 vsync;
12217 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012218};
12219
12220struct intel_display_error_state *
12221intel_display_capture_error_state(struct drm_device *dev)
12222{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012224 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012225 int transcoders[] = {
12226 TRANSCODER_A,
12227 TRANSCODER_B,
12228 TRANSCODER_C,
12229 TRANSCODER_EDP,
12230 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012231 int i;
12232
Chris Wilson63b66e52013-08-08 15:12:06 +020012233 if (INTEL_INFO(dev)->num_pipes == 0)
12234 return NULL;
12235
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012236 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012237 if (error == NULL)
12238 return NULL;
12239
Imre Deak190be112013-11-25 17:15:31 +020012240 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012241 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12242
Damien Lespiau52331302012-08-15 19:23:25 +010012243 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012244 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012245 intel_display_power_enabled_sw(dev_priv,
12246 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012247 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012248 continue;
12249
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012250 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12251 error->cursor[i].control = I915_READ(CURCNTR(i));
12252 error->cursor[i].position = I915_READ(CURPOS(i));
12253 error->cursor[i].base = I915_READ(CURBASE(i));
12254 } else {
12255 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12256 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12257 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12258 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012259
12260 error->plane[i].control = I915_READ(DSPCNTR(i));
12261 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012262 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012263 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012264 error->plane[i].pos = I915_READ(DSPPOS(i));
12265 }
Paulo Zanonica291362013-03-06 20:03:14 -030012266 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12267 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012268 if (INTEL_INFO(dev)->gen >= 4) {
12269 error->plane[i].surface = I915_READ(DSPSURF(i));
12270 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12271 }
12272
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012273 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012274
12275 if (!HAS_PCH_SPLIT(dev))
12276 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012277 }
12278
12279 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12280 if (HAS_DDI(dev_priv->dev))
12281 error->num_transcoders++; /* Account for eDP. */
12282
12283 for (i = 0; i < error->num_transcoders; i++) {
12284 enum transcoder cpu_transcoder = transcoders[i];
12285
Imre Deakddf9c532013-11-27 22:02:02 +020012286 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012287 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012288 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012289 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012290 continue;
12291
Chris Wilson63b66e52013-08-08 15:12:06 +020012292 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12293
12294 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12295 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12296 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12297 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12298 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12299 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12300 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012301 }
12302
12303 return error;
12304}
12305
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012306#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12307
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012308void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012309intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012310 struct drm_device *dev,
12311 struct intel_display_error_state *error)
12312{
12313 int i;
12314
Chris Wilson63b66e52013-08-08 15:12:06 +020012315 if (!error)
12316 return;
12317
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012318 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012319 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012320 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012321 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012322 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012323 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012324 err_printf(m, " Power: %s\n",
12325 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012326 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012327 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012328
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012329 err_printf(m, "Plane [%d]:\n", i);
12330 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12331 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012332 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012333 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12334 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012335 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012336 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012337 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012338 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012339 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12340 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012341 }
12342
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012343 err_printf(m, "Cursor [%d]:\n", i);
12344 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12345 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12346 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012347 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012348
12349 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012350 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012351 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012352 err_printf(m, " Power: %s\n",
12353 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012354 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12355 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12356 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12357 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12358 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12359 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12360 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12361 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012362}