blob: 82e7d57f0a8ab23d01c5f80374653e6bce5b5ca0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020061static void intel_dp_set_m_n(struct intel_crtc *crtc);
62static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
63static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020064static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
65 struct intel_link_m_n *m_n);
66static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020067static void haswell_set_pipeconf(struct drm_crtc *crtc);
68static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020069static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080073} intel_range_t;
74
75typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040076 int dot_limit;
77 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080078} intel_p2_t;
79
Ma Lingd4906092009-03-18 20:13:27 +080080typedef struct intel_limit intel_limit_t;
81struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040082 intel_range_t dot, vco, n, m, m1, m2, p, p1;
83 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080084};
Jesse Barnes79e53942008-11-07 14:24:08 -080085
Daniel Vetterd2acd212012-10-20 20:57:43 +020086int
87intel_pch_rawclk(struct drm_device *dev)
88{
89 struct drm_i915_private *dev_priv = dev->dev_private;
90
91 WARN_ON(!HAS_PCH_SPLIT(dev));
92
93 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
94}
95
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Daniel Vetter5d536e22013-07-06 12:52:06 +0200106static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200108 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200109 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700117};
118
Daniel Vetter5d536e22013-07-06 12:52:06 +0200119static const intel_limit_t intel_limits_i8xx_dvo = {
120 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200121 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200122 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 4 },
130};
131
Keith Packarde4b36692009-06-05 19:22:17 -0700132static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200134 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200135 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400136 .m = { .min = 96, .max = 140 },
137 .m1 = { .min = 18, .max = 26 },
138 .m2 = { .min = 6, .max = 16 },
139 .p = { .min = 4, .max = 128 },
140 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .p2 = { .dot_limit = 165000,
142 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700143};
Eric Anholt273e27c2011-03-30 13:01:10 -0700144
Keith Packarde4b36692009-06-05 19:22:17 -0700145static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 20000, .max = 400000 },
147 .vco = { .min = 1400000, .max = 2800000 },
148 .n = { .min = 1, .max = 6 },
149 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100150 .m1 = { .min = 8, .max = 18 },
151 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .p = { .min = 5, .max = 80 },
153 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 200000,
155 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100163 .m1 = { .min = 8, .max = 18 },
164 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Eric Anholt273e27c2011-03-30 13:01:10 -0700171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 25000, .max = 270000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 17, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 10, .max = 30 },
180 .p1 = { .min = 1, .max = 3},
181 .p2 = { .dot_limit = 270000,
182 .p2_slow = 10,
183 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800184 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
186
187static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700188 .dot = { .min = 22000, .max = 400000 },
189 .vco = { .min = 1750000, .max = 3500000},
190 .n = { .min = 1, .max = 4 },
191 .m = { .min = 104, .max = 138 },
192 .m1 = { .min = 16, .max = 23 },
193 .m2 = { .min = 5, .max = 11 },
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8},
196 .p2 = { .dot_limit = 165000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 20000, .max = 115000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 28, .max = 112 },
208 .p1 = { .min = 2, .max = 8 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000},
230 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .m1 = { .min = 0, .max = 0 },
236 .m2 = { .min = 0, .max = 254 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2 = { .dot_limit = 200000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1700000, .max = 3500000 },
246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
248 .m1 = { .min = 0, .max = 0 },
249 .m2 = { .min = 0, .max = 254 },
250 .p = { .min = 7, .max = 112 },
251 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .p2 = { .dot_limit = 112000,
253 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
Eric Anholt273e27c2011-03-30 13:01:10 -0700256/* Ironlake / Sandybridge
257 *
258 * We calculate clock using (register_value + 2) for N/M1/M2, so here
259 * the range value for them is (actual_value - 2).
260 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800261static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700262 .dot = { .min = 25000, .max = 350000 },
263 .vco = { .min = 1760000, .max = 3510000 },
264 .n = { .min = 1, .max = 5 },
265 .m = { .min = 79, .max = 127 },
266 .m1 = { .min = 12, .max = 22 },
267 .m2 = { .min = 5, .max = 9 },
268 .p = { .min = 5, .max = 80 },
269 .p1 = { .min = 1, .max = 8 },
270 .p2 = { .dot_limit = 225000,
271 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
273
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 3 },
278 .m = { .min = 79, .max = 118 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 28, .max = 112 },
282 .p1 = { .min = 2, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285};
286
287static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 127 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 14, .max = 56 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 2 },
305 .m = { .min = 79, .max = 126 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312};
313
314static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800325};
326
Ville Syrjälädc730512013-09-24 21:26:30 +0300327static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300328 /*
329 * These are the data rate limits (measured in fast clocks)
330 * since those are the strictest limits we have. The fast
331 * clock and actual rate limits are more relaxed, so checking
332 * them would make no difference.
333 */
334 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200335 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700336 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700337 .m1 = { .min = 2, .max = 3 },
338 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300339 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300340 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700341};
342
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300343static const intel_limit_t intel_limits_chv = {
344 /*
345 * These are the data rate limits (measured in fast clocks)
346 * since those are the strictest limits we have. The fast
347 * clock and actual rate limits are more relaxed, so checking
348 * them would make no difference.
349 */
350 .dot = { .min = 25000 * 5, .max = 540000 * 5},
351 .vco = { .min = 4860000, .max = 6700000 },
352 .n = { .min = 1, .max = 1 },
353 .m1 = { .min = 2, .max = 2 },
354 .m2 = { .min = 24 << 22, .max = 175 << 22 },
355 .p1 = { .min = 2, .max = 4 },
356 .p2 = { .p2_slow = 1, .p2_fast = 14 },
357};
358
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300359static void vlv_clock(int refclk, intel_clock_t *clock)
360{
361 clock->m = clock->m1 * clock->m2;
362 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200363 if (WARN_ON(clock->n == 0 || clock->p == 0))
364 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300365 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
366 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300367}
368
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300369/**
370 * Returns whether any output on the specified pipe is of the specified type
371 */
372static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
373{
374 struct drm_device *dev = crtc->dev;
375 struct intel_encoder *encoder;
376
377 for_each_encoder_on_crtc(dev, crtc, encoder)
378 if (encoder->type == type)
379 return true;
380
381 return false;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800388 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100391 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000392 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000397 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200402 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404
405 return limit;
406}
407
Ma Ling044c7c42009-03-18 20:13:23 +0800408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100414 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800416 else
Keith Packarde4b36692009-06-05 19:22:17 -0700417 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700420 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700422 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800423 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800425
426 return limit;
427}
428
Chris Wilson1b894b52010-12-14 20:04:54 +0000429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
Eric Anholtbad720f2009-10-22 16:11:14 -0700434 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000435 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800436 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500438 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500440 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800441 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300443 } else if (IS_CHERRYVIEW(dev)) {
444 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700445 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300446 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100447 } else if (!IS_GEN2(dev)) {
448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
449 limit = &intel_limits_i9xx_lvds;
450 else
451 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 } else {
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200455 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200457 else
458 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 }
460 return limit;
461}
462
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500463/* m1 is reserved as 0 in Pineview, n is a ring counter */
464static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Shaohua Li21778322009-02-23 15:19:16 +0800466 clock->m = clock->m2 + 2;
467 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200468 if (WARN_ON(clock->n == 0 || clock->p == 0))
469 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300470 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
471 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800472}
473
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200474static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
475{
476 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
477}
478
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200479static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800480{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200481 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200483 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
484 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300485 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
486 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800487}
488
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300489static void chv_clock(int refclk, intel_clock_t *clock)
490{
491 clock->m = clock->m1 * clock->m2;
492 clock->p = clock->p1 * clock->p2;
493 if (WARN_ON(clock->n == 0 || clock->p == 0))
494 return;
495 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
496 clock->n << 22);
497 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
498}
499
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800500#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501/**
502 * Returns whether the given set of divisors are valid for a given refclk with
503 * the given connectors.
504 */
505
Chris Wilson1b894b52010-12-14 20:04:54 +0000506static bool intel_PLL_is_valid(struct drm_device *dev,
507 const intel_limit_t *limit,
508 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300510 if (clock->n < limit->n.min || limit->n.max < clock->n)
511 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400513 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300518
519 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
520 if (clock->m1 <= clock->m2)
521 INTELPllInvalid("m1 <= m2\n");
522
523 if (!IS_VALLEYVIEW(dev)) {
524 if (clock->p < limit->p.min || limit->p.max < clock->p)
525 INTELPllInvalid("p out of range\n");
526 if (clock->m < limit->m.min || limit->m.max < clock->m)
527 INTELPllInvalid("m out of range\n");
528 }
529
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400531 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
533 * connector, etc., rather than just a single range.
534 */
535 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400536 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 return true;
539}
540
Ma Lingd4906092009-03-18 20:13:27 +0800541static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200542i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800543 int target, int refclk, intel_clock_t *match_clock,
544 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 int err = target;
549
Daniel Vettera210b022012-11-26 17:22:08 +0100550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100556 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Zhao Yakui42158662009-11-20 11:24:18 +0800569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200573 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800574 break;
575 for (clock.n = limit->n.min;
576 clock.n <= limit->n.max; clock.n++) {
577 for (clock.p1 = limit->p1.min;
578 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800579 int this_err;
580
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200581 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 if (!intel_PLL_is_valid(dev, limit,
583 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800585 if (match_clock &&
586 clock.p != match_clock->p)
587 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588
589 this_err = abs(clock.dot - target);
590 if (this_err < err) {
591 *best_clock = clock;
592 err = this_err;
593 }
594 }
595 }
596 }
597 }
598
599 return (err != target);
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200603pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200606{
607 struct drm_device *dev = crtc->dev;
608 intel_clock_t clock;
609 int err = target;
610
611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
612 /*
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
616 */
617 if (intel_is_dual_link_lvds(dev))
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
628 memset(best_clock, 0, sizeof(*best_clock));
629
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
638 int this_err;
639
640 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
643 continue;
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200662g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800665{
666 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800667 intel_clock_t clock;
668 int max_n;
669 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400670 /* approximately equals target * 0.00585 */
671 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800672 found = false;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100675 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800676 clock.p2 = limit->p2.p2_fast;
677 else
678 clock.p2 = limit->p2.p2_slow;
679 } else {
680 if (target < limit->p2.dot_limit)
681 clock.p2 = limit->p2.p2_slow;
682 else
683 clock.p2 = limit->p2.p2_fast;
684 }
685
686 memset(best_clock, 0, sizeof(*best_clock));
687 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200688 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800689 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200690 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800691 for (clock.m1 = limit->m1.max;
692 clock.m1 >= limit->m1.min; clock.m1--) {
693 for (clock.m2 = limit->m2.max;
694 clock.m2 >= limit->m2.min; clock.m2--) {
695 for (clock.p1 = limit->p1.max;
696 clock.p1 >= limit->p1.min; clock.p1--) {
697 int this_err;
698
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200699 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800702 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000703
704 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800705 if (this_err < err_most) {
706 *best_clock = clock;
707 err_most = this_err;
708 max_n = clock.n;
709 found = true;
710 }
711 }
712 }
713 }
714 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800715 return found;
716}
Ma Lingd4906092009-03-18 20:13:27 +0800717
Zhenyu Wang2c072452009-06-05 15:38:42 +0800718static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200719vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300723 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300724 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300725 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 /* min update 19.2 MHz */
727 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 target *= 5; /* fast clock */
731
732 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700733
734 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300736 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300737 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300738 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300739 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700740 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300741 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300742 unsigned int ppm, diff;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
745 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300746
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300747 vlv_clock(refclk, &clock);
748
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 continue;
752
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300753 diff = abs(clock.dot - target);
754 ppm = div_u64(1000000ULL * diff, target);
755
756 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300757 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300758 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300759 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300760 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761
Ville Syrjäläc6861222013-09-24 21:26:21 +0300762 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300763 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766 }
767 }
768 }
769 }
770 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700771
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300772 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300775static bool
776chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
779{
780 struct drm_device *dev = crtc->dev;
781 intel_clock_t clock;
782 uint64_t m2;
783 int found = false;
784
785 memset(best_clock, 0, sizeof(*best_clock));
786
787 /*
788 * Based on hardware doc, the n always set to 1, and m1 always
789 * set to 2. If requires to support 200Mhz refclk, we need to
790 * revisit this because n may not 1 anymore.
791 */
792 clock.n = 1, clock.m1 = 2;
793 target *= 5; /* fast clock */
794
795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
796 for (clock.p2 = limit->p2.p2_fast;
797 clock.p2 >= limit->p2.p2_slow;
798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
799
800 clock.p = clock.p1 * clock.p2;
801
802 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
803 clock.n) << 22, refclk * clock.m1);
804
805 if (m2 > INT_MAX/clock.m1)
806 continue;
807
808 clock.m2 = m2;
809
810 chv_clock(refclk, &clock);
811
812 if (!intel_PLL_is_valid(dev, limit, &clock))
813 continue;
814
815 /* based on hardware requirement, prefer bigger p
816 */
817 if (clock.p > best_clock->p) {
818 *best_clock = clock;
819 found = true;
820 }
821 }
822 }
823
824 return found;
825}
826
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300827bool intel_crtc_active(struct drm_crtc *crtc)
828{
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830
831 /* Be paranoid as we can arrive here with only partial
832 * state retrieved from the hardware during setup.
833 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100834 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300835 * as Haswell has gained clock readout/fastboot support.
836 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000837 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300838 * properly reconstruct framebuffers.
839 */
Matt Roperf4510a22014-04-01 15:22:40 -0700840 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100841 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300842}
843
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200844enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
845 enum pipe pipe)
846{
847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
849
Daniel Vetter3b117c82013-04-17 20:15:07 +0200850 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200851}
852
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200853static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300854{
855 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200856 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300857
858 frame = I915_READ(frame_reg);
859
860 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700861 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300862}
863
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700864/**
865 * intel_wait_for_vblank - wait for vblank on a given pipe
866 * @dev: drm device
867 * @pipe: pipe to wait for
868 *
869 * Wait for vblank to occur on a given pipe. Needed for various bits of
870 * mode setting code.
871 */
872void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800873{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700874 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700876
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200877 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
878 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300879 return;
880 }
881
Chris Wilson300387c2010-09-05 20:25:43 +0100882 /* Clear existing vblank status. Note this will clear any other
883 * sticky status fields as well.
884 *
885 * This races with i915_driver_irq_handler() with the result
886 * that either function could miss a vblank event. Here it is not
887 * fatal, as we will either wait upon the next vblank interrupt or
888 * timeout. Generally speaking intel_wait_for_vblank() is only
889 * called during modeset at which time the GPU should be idle and
890 * should *not* be performing page flips and thus not waiting on
891 * vblanks...
892 * Currently, the result of us stealing a vblank from the irq
893 * handler is that a single frame will be skipped during swapbuffers.
894 */
895 I915_WRITE(pipestat_reg,
896 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
897
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700898 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100899 if (wait_for(I915_READ(pipestat_reg) &
900 PIPE_VBLANK_INTERRUPT_STATUS,
901 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700902 DRM_DEBUG_KMS("vblank wait timed out\n");
903}
904
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300905static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
906{
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 reg = PIPEDSL(pipe);
909 u32 line1, line2;
910 u32 line_mask;
911
912 if (IS_GEN2(dev))
913 line_mask = DSL_LINEMASK_GEN2;
914 else
915 line_mask = DSL_LINEMASK_GEN3;
916
917 line1 = I915_READ(reg) & line_mask;
918 mdelay(5);
919 line2 = I915_READ(reg) & line_mask;
920
921 return line1 == line2;
922}
923
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924/*
925 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926 * @dev: drm device
927 * @pipe: pipe to wait for
928 *
929 * After disabling a pipe, we can't wait for vblank in the usual way,
930 * spinning on the vblank interrupt status bit, since we won't actually
931 * see an interrupt when the pipe is disabled.
932 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700933 * On Gen4 and above:
934 * wait for the pipe register state bit to turn off
935 *
936 * Otherwise:
937 * wait for the display line value to settle (it usually
938 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100941void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
945 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946
Keith Packardab7ad7f2010-10-03 00:33:06 -0700947 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200948 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100951 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
952 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200953 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300956 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200957 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800959}
960
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000961/*
962 * ibx_digital_port_connected - is the specified port connected?
963 * @dev_priv: i915 private structure
964 * @port: the port to test
965 *
966 * Returns true if @port is connected, false otherwise.
967 */
968bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
969 struct intel_digital_port *port)
970{
971 u32 bit;
972
Damien Lespiauc36346e2012-12-13 16:09:03 +0000973 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200974 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000975 case PORT_B:
976 bit = SDE_PORTB_HOTPLUG;
977 break;
978 case PORT_C:
979 bit = SDE_PORTC_HOTPLUG;
980 break;
981 case PORT_D:
982 bit = SDE_PORTD_HOTPLUG;
983 break;
984 default:
985 return true;
986 }
987 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200988 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000989 case PORT_B:
990 bit = SDE_PORTB_HOTPLUG_CPT;
991 break;
992 case PORT_C:
993 bit = SDE_PORTC_HOTPLUG_CPT;
994 break;
995 case PORT_D:
996 bit = SDE_PORTD_HOTPLUG_CPT;
997 break;
998 default:
999 return true;
1000 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001 }
1002
1003 return I915_READ(SDEISR) & bit;
1004}
1005
Jesse Barnesb24e7172011-01-04 15:09:30 -08001006static const char *state_string(bool enabled)
1007{
1008 return enabled ? "on" : "off";
1009}
1010
1011/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001012void assert_pll(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
1019 reg = DPLL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & DPLL_VCO_ENABLE);
1022 WARN(cur_state != state,
1023 "PLL state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001026
Jani Nikula23538ef2013-08-27 15:12:22 +03001027/* XXX: the dsi pll is shared between MIPI DSI ports */
1028static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1029{
1030 u32 val;
1031 bool cur_state;
1032
1033 mutex_lock(&dev_priv->dpio_lock);
1034 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1035 mutex_unlock(&dev_priv->dpio_lock);
1036
1037 cur_state = val & DSI_PLL_VCO_EN;
1038 WARN(cur_state != state,
1039 "DSI PLL state assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
1041}
1042#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1043#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001046intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
Daniel Vettere2b78262013-06-07 23:10:03 +02001048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1049
Daniel Vettera43f6e02013-06-07 23:10:32 +02001050 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001051 return NULL;
1052
Daniel Vettera43f6e02013-06-07 23:10:32 +02001053 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_shared_dpll(struct drm_i915_private *dev_priv,
1058 struct intel_shared_dpll *pll,
1059 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001060{
Jesse Barnes040484a2011-01-03 12:14:26 -08001061 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001062 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001063
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001064 if (HAS_PCH_LPT(dev_priv->dev)) {
1065 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1066 return;
1067 }
1068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
1158{
1159 int pp_reg, lvds_reg;
1160 u32 val;
1161 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001162 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163
1164 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1165 pp_reg = PCH_PP_CONTROL;
1166 lvds_reg = PCH_LVDS;
1167 } else {
1168 pp_reg = PP_CONTROL;
1169 lvds_reg = LVDS;
1170 }
1171
1172 val = I915_READ(pp_reg);
1173 if (!(val & PANEL_POWER_ON) ||
1174 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1175 locked = false;
1176
1177 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179
1180 WARN(panel_pipe == pipe && locked,
1181 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183}
1184
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185static void assert_cursor(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 struct drm_device *dev = dev_priv->dev;
1189 bool cur_state;
1190
Paulo Zanonid9d82082014-02-27 16:30:56 -03001191 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001192 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001193 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001194 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195
1196 WARN(cur_state != state,
1197 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1198 pipe_name(pipe), state_string(state), state_string(cur_state));
1199}
1200#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1201#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1202
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001203void assert_pipe(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205{
1206 int reg;
1207 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001208 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001209 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1210 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211
Daniel Vetter8e636782012-01-22 01:36:48 +01001212 /* if we need the pipe A quirk it must be always on */
1213 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1214 state = true;
1215
Imre Deakda7e29b2014-02-18 00:02:02 +02001216 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001217 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 cur_state = false;
1219 } else {
1220 reg = PIPECONF(cpu_transcoder);
1221 val = I915_READ(reg);
1222 cur_state = !!(val & PIPECONF_ENABLE);
1223 }
1224
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001225 WARN(cur_state != state,
1226 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228}
1229
Chris Wilson931872f2012-01-16 23:01:13 +00001230static void assert_plane(struct drm_i915_private *dev_priv,
1231 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232{
1233 int reg;
1234 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001235 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236
1237 reg = DSPCNTR(plane);
1238 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001239 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1240 WARN(cur_state != state,
1241 "plane %c assertion failure (expected %s, current %s)\n",
1242 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001243}
1244
Chris Wilson931872f2012-01-16 23:01:13 +00001245#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1246#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1247
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1249 enum pipe pipe)
1250{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001251 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
Ville Syrjälä653e1022013-06-04 13:49:05 +03001256 /* Primary planes are fixed to pipes on gen4+ */
1257 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001260 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001263 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001264 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001267 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes19332d72013-03-28 09:55:38 -07001278static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe)
1280{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001282 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001283 u32 val;
1284
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001286 for_each_sprite(pipe, sprite) {
1287 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001291 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001292 }
1293 } else if (INTEL_INFO(dev)->gen >= 7) {
1294 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001295 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001296 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001297 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 plane_name(pipe), pipe_name(pipe));
1299 } else if (INTEL_INFO(dev)->gen >= 5) {
1300 reg = DVSCNTR(pipe);
1301 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001302 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1304 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001305 }
1306}
1307
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001308static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001309{
1310 u32 val;
1311 bool enabled;
1312
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001313 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001314
Jesse Barnes92f25842011-01-04 15:09:34 -08001315 val = I915_READ(PCH_DREF_CONTROL);
1316 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1317 DREF_SUPERSPREAD_SOURCE_MASK));
1318 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1319}
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1322 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001323{
1324 int reg;
1325 u32 val;
1326 bool enabled;
1327
Daniel Vetterab9412b2013-05-03 11:49:46 +02001328 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001329 val = I915_READ(reg);
1330 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331 WARN(enabled,
1332 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1333 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001334}
1335
Keith Packard4e634382011-08-06 10:39:45 -07001336static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001338{
1339 if ((val & DP_PORT_EN) == 0)
1340 return false;
1341
1342 if (HAS_PCH_CPT(dev_priv->dev)) {
1343 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1344 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1345 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1346 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001347 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1348 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1349 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001350 } else {
1351 if ((val & DP_PIPE_MASK) != (pipe << 30))
1352 return false;
1353 }
1354 return true;
1355}
1356
Keith Packard1519b992011-08-06 10:35:34 -07001357static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe, u32 val)
1359{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001360 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001361 return false;
1362
1363 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001366 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1367 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1368 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001369 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001370 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001371 return false;
1372 }
1373 return true;
1374}
1375
1376static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1377 enum pipe pipe, u32 val)
1378{
1379 if ((val & LVDS_PORT_EN) == 0)
1380 return false;
1381
1382 if (HAS_PCH_CPT(dev_priv->dev)) {
1383 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1384 return false;
1385 } else {
1386 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1387 return false;
1388 }
1389 return true;
1390}
1391
1392static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
1395 if ((val & ADPA_DAC_ENABLE) == 0)
1396 return false;
1397 if (HAS_PCH_CPT(dev_priv->dev)) {
1398 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1399 return false;
1400 } else {
1401 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1402 return false;
1403 }
1404 return true;
1405}
1406
Jesse Barnes291906f2011-02-02 12:28:03 -08001407static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001408 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001409{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001410 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001411 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001412 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001414
Daniel Vetter75c5da22012-09-10 21:58:29 +02001415 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1416 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001417 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001418}
1419
1420static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, int reg)
1422{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001423 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001424 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001425 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001426 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001427
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001428 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001429 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001430 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001431}
1432
1433static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe)
1435{
1436 int reg;
1437 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001438
Keith Packardf0575e92011-07-25 22:12:43 -07001439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1440 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1441 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001442
1443 reg = PCH_ADPA;
1444 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001445 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001446 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001447 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001448
1449 reg = PCH_LVDS;
1450 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001452 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001454
Paulo Zanonie2debe92013-02-18 19:00:27 -03001455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1456 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1457 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001460static void intel_init_dpio(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 if (!IS_VALLEYVIEW(dev))
1465 return;
1466
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001467 /*
1468 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1469 * CHV x1 PHY (DP/HDMI D)
1470 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1471 */
1472 if (IS_CHERRYVIEW(dev)) {
1473 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1474 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1475 } else {
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1477 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001478}
1479
1480static void intel_reset_dpio(struct drm_device *dev)
1481{
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483
1484 if (!IS_VALLEYVIEW(dev))
1485 return;
1486
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001487 if (IS_CHERRYVIEW(dev)) {
1488 enum dpio_phy phy;
1489 u32 val;
1490
1491 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1492 /* Poll for phypwrgood signal */
1493 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1494 PHY_POWERGOOD(phy), 1))
1495 DRM_ERROR("Display PHY %d is not power up\n", phy);
1496
1497 /*
1498 * Deassert common lane reset for PHY.
1499 *
1500 * This should only be done on init and resume from S3
1501 * with both PLLs disabled, or we risk losing DPIO and
1502 * PLL synchronization.
1503 */
1504 val = I915_READ(DISPLAY_PHY_CONTROL);
1505 I915_WRITE(DISPLAY_PHY_CONTROL,
1506 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1507 }
1508
1509 } else {
1510 /*
Jesse Barnes57021052014-05-23 13:16:40 -07001511 * If DPIO has already been reset, e.g. by BIOS, just skip all
1512 * this.
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001513 */
Jesse Barnes57021052014-05-23 13:16:40 -07001514 if (I915_READ(DPIO_CTL) & DPIO_CMNRST)
1515 return;
1516
1517 /*
1518 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1519 * Need to assert and de-assert PHY SB reset by gating the
1520 * common lane power, then un-gating it.
1521 * Simply ungating isn't enough to reset the PHY enough to get
1522 * ports and lanes running.
1523 */
1524 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1525 false);
1526 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1527 true);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001528 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001529}
1530
Daniel Vetter426115c2013-07-11 22:13:42 +02001531static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532{
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 struct drm_device *dev = crtc->base.dev;
1534 struct drm_i915_private *dev_priv = dev->dev_private;
1535 int reg = DPLL(crtc->pipe);
1536 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001537
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001539
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001540 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1542
1543 /* PLL is protected by panel, make sure we can write it */
1544 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001545 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001546
Daniel Vetter426115c2013-07-11 22:13:42 +02001547 I915_WRITE(reg, dpll);
1548 POSTING_READ(reg);
1549 udelay(150);
1550
1551 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1552 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1553
1554 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1555 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
1557 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001558 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001559 POSTING_READ(reg);
1560 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001561 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001562 POSTING_READ(reg);
1563 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001564 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001565 POSTING_READ(reg);
1566 udelay(150); /* wait for warmup */
1567}
1568
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569static void chv_enable_pll(struct intel_crtc *crtc)
1570{
1571 struct drm_device *dev = crtc->base.dev;
1572 struct drm_i915_private *dev_priv = dev->dev_private;
1573 int pipe = crtc->pipe;
1574 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575 u32 tmp;
1576
1577 assert_pipe_disabled(dev_priv, crtc->pipe);
1578
1579 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1580
1581 mutex_lock(&dev_priv->dpio_lock);
1582
1583 /* Enable back the 10bit clock to display controller */
1584 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1585 tmp |= DPIO_DCLKP_EN;
1586 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1587
1588 /*
1589 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1590 */
1591 udelay(1);
1592
1593 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001594 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001595
1596 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001597 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001598 DRM_ERROR("PLL %d failed to lock\n", pipe);
1599
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001600 /* not sure when this should be written */
1601 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1602 POSTING_READ(DPLL_MD(pipe));
1603
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001695 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001696 u32 val;
1697
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001700
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001701 /* Set PLL en = 0 */
1702 val = DPLL_SSC_REF_CLOCK_CHV;
1703 if (pipe != PIPE_A)
1704 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1705 I915_WRITE(DPLL(pipe), val);
1706 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001707
1708 mutex_lock(&dev_priv->dpio_lock);
1709
1710 /* Disable 10bit clock to display controller */
1711 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1712 val &= ~DPIO_DCLKP_EN;
1713 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1714
1715 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001716}
1717
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001718void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1719 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720{
1721 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001722 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001723
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001724 switch (dport->port) {
1725 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001726 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001728 break;
1729 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001730 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001731 dpll_reg = DPLL(0);
1732 break;
1733 case PORT_D:
1734 port_mask = DPLL_PORTD_READY_MASK;
1735 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001736 break;
1737 default:
1738 BUG();
1739 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001740
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001741 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001742 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744}
1745
Daniel Vetterb14b1052014-04-24 23:55:13 +02001746static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1747{
1748 struct drm_device *dev = crtc->base.dev;
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1751
1752 WARN_ON(!pll->refcount);
1753 if (pll->active == 0) {
1754 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1755 WARN_ON(pll->on);
1756 assert_shared_dpll_disabled(dev_priv, pll);
1757
1758 pll->mode_set(dev_priv, pll);
1759 }
1760}
1761
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001763 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe PLL to enable
1766 *
1767 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1768 * drives the transcoder clock.
1769 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001770static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001771{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001775
Daniel Vetter87a875b2013-06-05 13:34:19 +02001776 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001777 return;
1778
1779 if (WARN_ON(pll->refcount == 0))
1780 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001781
Daniel Vetter46edb022013-06-05 13:34:12 +02001782 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1783 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001784 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001785
Daniel Vettercdbd2312013-06-05 13:34:03 +02001786 if (pll->active++) {
1787 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001788 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789 return;
1790 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001791 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Daniel Vetter46edb022013-06-05 13:34:12 +02001793 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001794 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001795 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001796}
1797
Daniel Vettere2b78262013-06-07 23:10:03 +02001798static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001799{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001800 struct drm_device *dev = crtc->base.dev;
1801 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001802 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001803
Jesse Barnes92f25842011-01-04 15:09:34 -08001804 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001807 return;
1808
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 if (WARN_ON(pll->refcount == 0))
1810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Daniel Vetter46edb022013-06-05 13:34:12 +02001812 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001815
Chris Wilson48da64a2012-05-13 20:16:12 +01001816 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001818 return;
1819 }
1820
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001822 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001823 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Daniel Vetter46edb022013-06-05 13:34:12 +02001826 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001827 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001829}
1830
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001831static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001833{
Daniel Vetter23670b322012-11-01 09:15:30 +01001834 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001835 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001837 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001838
1839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001843 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001844 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001845
1846 /* FDI must be feeding us bits for PCH ports */
1847 assert_fdi_tx_enabled(dev_priv, pipe);
1848 assert_fdi_rx_enabled(dev_priv, pipe);
1849
Daniel Vetter23670b322012-11-01 09:15:30 +01001850 if (HAS_PCH_CPT(dev)) {
1851 /* Workaround: Set the timing override bit before enabling the
1852 * pch transcoder. */
1853 reg = TRANS_CHICKEN2(pipe);
1854 val = I915_READ(reg);
1855 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1856 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001857 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001858
Daniel Vetterab9412b2013-05-03 11:49:46 +02001859 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001860 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001861 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001862
1863 if (HAS_PCH_IBX(dev_priv->dev)) {
1864 /*
1865 * make the BPC in transcoder be consistent with
1866 * that in pipeconf reg.
1867 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001868 val &= ~PIPECONF_BPC_MASK;
1869 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001871
1872 val &= ~TRANS_INTERLACE_MASK;
1873 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001874 if (HAS_PCH_IBX(dev_priv->dev) &&
1875 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1876 val |= TRANS_LEGACY_INTERLACED_ILK;
1877 else
1878 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001879 else
1880 val |= TRANS_PROGRESSIVE;
1881
Jesse Barnes040484a2011-01-03 12:14:26 -08001882 I915_WRITE(reg, val | TRANS_ENABLE);
1883 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001884 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001885}
1886
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001887static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001889{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001890 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891
1892 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001893 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001896 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001897 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001899 /* Workaround: set timing override bit. */
1900 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001901 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001902 I915_WRITE(_TRANSA_CHICKEN2, val);
1903
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001904 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001905 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1908 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001909 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910 else
1911 val |= TRANS_PROGRESSIVE;
1912
Daniel Vetterab9412b2013-05-03 11:49:46 +02001913 I915_WRITE(LPT_TRANSCONF, val);
1914 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001915 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001916}
1917
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001918static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1919 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001920{
Daniel Vetter23670b322012-11-01 09:15:30 +01001921 struct drm_device *dev = dev_priv->dev;
1922 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001923
1924 /* FDI relies on the transcoder */
1925 assert_fdi_tx_disabled(dev_priv, pipe);
1926 assert_fdi_rx_disabled(dev_priv, pipe);
1927
Jesse Barnes291906f2011-02-02 12:28:03 -08001928 /* Ports must be off as well */
1929 assert_pch_ports_disabled(dev_priv, pipe);
1930
Daniel Vetterab9412b2013-05-03 11:49:46 +02001931 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001932 val = I915_READ(reg);
1933 val &= ~TRANS_ENABLE;
1934 I915_WRITE(reg, val);
1935 /* wait for PCH transcoder off, transcoder state */
1936 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001937 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001938
1939 if (!HAS_PCH_IBX(dev)) {
1940 /* Workaround: Clear the timing override chicken bit again. */
1941 reg = TRANS_CHICKEN2(pipe);
1942 val = I915_READ(reg);
1943 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1944 I915_WRITE(reg, val);
1945 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001946}
1947
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001948static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001949{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950 u32 val;
1951
Daniel Vetterab9412b2013-05-03 11:49:46 +02001952 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001954 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001956 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001957 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001958
1959 /* Workaround: clear timing override bit. */
1960 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001961 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001962 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001963}
1964
1965/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001966 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001967 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001968 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001969 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001970 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001971 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001972static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001973{
Paulo Zanoni03722642014-01-17 13:51:09 -02001974 struct drm_device *dev = crtc->base.dev;
1975 struct drm_i915_private *dev_priv = dev->dev_private;
1976 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1978 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980 int reg;
1981 u32 val;
1982
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001983 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001984 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001985 assert_sprites_disabled(dev_priv, pipe);
1986
Paulo Zanoni681e5812012-12-06 11:12:38 -02001987 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001988 pch_transcoder = TRANSCODER_A;
1989 else
1990 pch_transcoder = pipe;
1991
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 /*
1993 * A pipe without a PLL won't actually be able to drive bits from
1994 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1995 * need the check.
1996 */
1997 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001998 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001999 assert_dsi_pll_enabled(dev_priv);
2000 else
2001 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002002 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002003 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002004 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002005 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002006 assert_fdi_tx_pll_enabled(dev_priv,
2007 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002008 }
2009 /* FIXME: assert CPU port conditions for SNB+ */
2010 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002013 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002014 if (val & PIPECONF_ENABLE) {
2015 WARN_ON(!(pipe == PIPE_A &&
2016 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002017 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002018 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002019
2020 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002021 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022}
2023
2024/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002025 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 * @dev_priv: i915 private structure
2027 * @pipe: pipe to disable
2028 *
2029 * Disable @pipe, making sure that various hardware specific requirements
2030 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2031 *
2032 * @pipe should be %PIPE_A or %PIPE_B.
2033 *
2034 * Will wait until the pipe has shut down before returning.
2035 */
2036static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2037 enum pipe pipe)
2038{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002039 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2040 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041 int reg;
2042 u32 val;
2043
2044 /*
2045 * Make sure planes won't keep trying to pump pixels to us,
2046 * or we might hang the display.
2047 */
2048 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002049 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002050 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051
2052 /* Don't disable pipe A or pipe A PLLs if needed */
2053 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2054 return;
2055
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002056 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002057 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002058 if ((val & PIPECONF_ENABLE) == 0)
2059 return;
2060
2061 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2063}
2064
Keith Packardd74362c2011-07-28 14:47:14 -07002065/*
2066 * Plane regs are double buffered, going from enabled->disabled needs a
2067 * trigger in order to latch. The display address reg provides this.
2068 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002069void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2070 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002071{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002072 struct drm_device *dev = dev_priv->dev;
2073 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002074
2075 I915_WRITE(reg, I915_READ(reg));
2076 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002077}
2078
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002080 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 * @dev_priv: i915 private structure
2082 * @plane: plane to enable
2083 * @pipe: pipe being fed
2084 *
2085 * Enable @plane on @pipe, making sure that @pipe is running first.
2086 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002087static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2088 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002089{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002090 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002091 struct intel_crtc *intel_crtc =
2092 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 int reg;
2094 u32 val;
2095
2096 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2097 assert_pipe_enabled(dev_priv, pipe);
2098
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002099 if (intel_crtc->primary_enabled)
2100 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002101
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002102 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002103
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 reg = DSPCNTR(plane);
2105 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002106 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002107
2108 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002109 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002110
2111 /*
2112 * BDW signals flip done immediately if the plane
2113 * is disabled, even if the plane enable is already
2114 * armed to occur at the next vblank :(
2115 */
2116 if (IS_BROADWELL(dev))
2117 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122 * @dev_priv: i915 private structure
2123 * @plane: plane to disable
2124 * @pipe: pipe consuming the data
2125 *
2126 * Disable @plane; should be an independent operation.
2127 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002128static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2129 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002131 struct intel_crtc *intel_crtc =
2132 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133 int reg;
2134 u32 val;
2135
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002136 if (!intel_crtc->primary_enabled)
2137 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002138
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002139 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002140
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141 reg = DSPCNTR(plane);
2142 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002143 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002146 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
Chris Wilson693db182013-03-05 14:52:39 +00002149static bool need_vtd_wa(struct drm_device *dev)
2150{
2151#ifdef CONFIG_INTEL_IOMMU
2152 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2153 return true;
2154#endif
2155 return false;
2156}
2157
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002158static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2159{
2160 int tile_height;
2161
2162 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2163 return ALIGN(height, tile_height);
2164}
2165
Chris Wilson127bd2a2010-07-23 23:32:05 +01002166int
Chris Wilson48b956c2010-09-14 12:50:34 +01002167intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002168 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002169 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002170{
Chris Wilsonce453d82011-02-21 14:43:56 +00002171 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002172 u32 alignment;
2173 int ret;
2174
Chris Wilson05394f32010-11-08 19:18:58 +00002175 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002176 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002177 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2178 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002179 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002180 alignment = 4 * 1024;
2181 else
2182 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183 break;
2184 case I915_TILING_X:
2185 /* pin() will align the object as required by fence */
2186 alignment = 0;
2187 break;
2188 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002189 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 return -EINVAL;
2191 default:
2192 BUG();
2193 }
2194
Chris Wilson693db182013-03-05 14:52:39 +00002195 /* Note that the w/a also requires 64 PTE of padding following the
2196 * bo. We currently fill all unused PTE with the shadow page and so
2197 * we should always have valid PTE following the scanout preventing
2198 * the VT-d warning.
2199 */
2200 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2201 alignment = 256 * 1024;
2202
Chris Wilsonce453d82011-02-21 14:43:56 +00002203 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002204 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002205 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002206 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207
2208 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2209 * fence, whereas 965+ only requires a fence if using
2210 * framebuffer compression. For simplicity, we always install
2211 * a fence as the cost is not that onerous.
2212 */
Chris Wilson06d98132012-04-17 15:31:24 +01002213 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002214 if (ret)
2215 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002216
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002217 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218
Chris Wilsonce453d82011-02-21 14:43:56 +00002219 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002220 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002221
2222err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002223 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002224err_interruptible:
2225 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002226 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227}
2228
Chris Wilson1690e1e2011-12-14 13:57:08 +01002229void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2230{
2231 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002232 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002233}
2234
Daniel Vetterc2c75132012-07-05 12:17:30 +02002235/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2236 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002237unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2238 unsigned int tiling_mode,
2239 unsigned int cpp,
2240 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002241{
Chris Wilsonbc752862013-02-21 20:04:31 +00002242 if (tiling_mode != I915_TILING_NONE) {
2243 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002244
Chris Wilsonbc752862013-02-21 20:04:31 +00002245 tile_rows = *y / 8;
2246 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002247
Chris Wilsonbc752862013-02-21 20:04:31 +00002248 tiles = *x / (512/cpp);
2249 *x %= 512/cpp;
2250
2251 return tile_rows * pitch * 8 + tiles * 4096;
2252 } else {
2253 unsigned int offset;
2254
2255 offset = *y * pitch + *x * cpp;
2256 *y = 0;
2257 *x = (offset & 4095) / cpp;
2258 return offset & -4096;
2259 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002260}
2261
Jesse Barnes46f297f2014-03-07 08:57:48 -08002262int intel_format_to_fourcc(int format)
2263{
2264 switch (format) {
2265 case DISPPLANE_8BPP:
2266 return DRM_FORMAT_C8;
2267 case DISPPLANE_BGRX555:
2268 return DRM_FORMAT_XRGB1555;
2269 case DISPPLANE_BGRX565:
2270 return DRM_FORMAT_RGB565;
2271 default:
2272 case DISPPLANE_BGRX888:
2273 return DRM_FORMAT_XRGB8888;
2274 case DISPPLANE_RGBX888:
2275 return DRM_FORMAT_XBGR8888;
2276 case DISPPLANE_BGRX101010:
2277 return DRM_FORMAT_XRGB2101010;
2278 case DISPPLANE_RGBX101010:
2279 return DRM_FORMAT_XBGR2101010;
2280 }
2281}
2282
Jesse Barnes484b41d2014-03-07 08:57:55 -08002283static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002284 struct intel_plane_config *plane_config)
2285{
2286 struct drm_device *dev = crtc->base.dev;
2287 struct drm_i915_gem_object *obj = NULL;
2288 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2289 u32 base = plane_config->base;
2290
Chris Wilsonff2652e2014-03-10 08:07:02 +00002291 if (plane_config->size == 0)
2292 return false;
2293
Jesse Barnes46f297f2014-03-07 08:57:48 -08002294 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2295 plane_config->size);
2296 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002297 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002298
2299 if (plane_config->tiled) {
2300 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002301 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002302 }
2303
Dave Airlie66e514c2014-04-03 07:51:54 +10002304 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2305 mode_cmd.width = crtc->base.primary->fb->width;
2306 mode_cmd.height = crtc->base.primary->fb->height;
2307 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002308
2309 mutex_lock(&dev->struct_mutex);
2310
Dave Airlie66e514c2014-04-03 07:51:54 +10002311 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002312 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313 DRM_DEBUG_KMS("intel fb init failed\n");
2314 goto out_unref_obj;
2315 }
2316
2317 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002318
2319 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2320 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321
2322out_unref_obj:
2323 drm_gem_object_unreference(&obj->base);
2324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 return false;
2326}
2327
2328static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2329 struct intel_plane_config *plane_config)
2330{
2331 struct drm_device *dev = intel_crtc->base.dev;
2332 struct drm_crtc *c;
2333 struct intel_crtc *i;
2334 struct intel_framebuffer *fb;
2335
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002337 return;
2338
2339 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2340 return;
2341
Dave Airlie66e514c2014-04-03 07:51:54 +10002342 kfree(intel_crtc->base.primary->fb);
2343 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344
2345 /*
2346 * Failed to alloc the obj, check to see if we should share
2347 * an fb with another CRTC instead
2348 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002349 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 i = to_intel_crtc(c);
2351
2352 if (c == &intel_crtc->base)
2353 continue;
2354
Dave Airlie66e514c2014-04-03 07:51:54 +10002355 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002356 continue;
2357
Dave Airlie66e514c2014-04-03 07:51:54 +10002358 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002359 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002360 drm_framebuffer_reference(c->primary->fb);
2361 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002362 break;
2363 }
2364 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002365}
2366
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002367static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2368 struct drm_framebuffer *fb,
2369 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002370{
2371 struct drm_device *dev = crtc->dev;
2372 struct drm_i915_private *dev_priv = dev->dev_private;
2373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2374 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002375 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002376 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002377 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002378 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002380
Jesse Barnes81255562010-08-02 12:07:50 -07002381 intel_fb = to_intel_framebuffer(fb);
2382 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002383
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 reg = DSPCNTR(plane);
2385 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002386 /* Mask out pixel format bits in case we change it */
2387 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002388 switch (fb->pixel_format) {
2389 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002390 dspcntr |= DISPPLANE_8BPP;
2391 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002392 case DRM_FORMAT_XRGB1555:
2393 case DRM_FORMAT_ARGB1555:
2394 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002395 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002396 case DRM_FORMAT_RGB565:
2397 dspcntr |= DISPPLANE_BGRX565;
2398 break;
2399 case DRM_FORMAT_XRGB8888:
2400 case DRM_FORMAT_ARGB8888:
2401 dspcntr |= DISPPLANE_BGRX888;
2402 break;
2403 case DRM_FORMAT_XBGR8888:
2404 case DRM_FORMAT_ABGR8888:
2405 dspcntr |= DISPPLANE_RGBX888;
2406 break;
2407 case DRM_FORMAT_XRGB2101010:
2408 case DRM_FORMAT_ARGB2101010:
2409 dspcntr |= DISPPLANE_BGRX101010;
2410 break;
2411 case DRM_FORMAT_XBGR2101010:
2412 case DRM_FORMAT_ABGR2101010:
2413 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002414 break;
2415 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002416 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002417 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002418
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002419 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002420 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002421 dspcntr |= DISPPLANE_TILED;
2422 else
2423 dspcntr &= ~DISPPLANE_TILED;
2424 }
2425
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002426 if (IS_G4X(dev))
2427 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2428
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002430
Daniel Vettere506a0c2012-07-05 12:17:29 +02002431 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002432
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433 if (INTEL_INFO(dev)->gen >= 4) {
2434 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2436 fb->bits_per_pixel / 8,
2437 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002438 linear_offset -= intel_crtc->dspaddr_offset;
2439 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002440 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002442
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002443 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2444 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2445 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002446 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002447 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002448 I915_WRITE(DSPSURF(plane),
2449 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002451 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002453 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002455}
2456
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002457static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2458 struct drm_framebuffer *fb,
2459 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002460{
2461 struct drm_device *dev = crtc->dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2464 struct intel_framebuffer *intel_fb;
2465 struct drm_i915_gem_object *obj;
2466 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002467 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002468 u32 dspcntr;
2469 u32 reg;
2470
Jesse Barnes17638cd2011-06-24 12:19:23 -07002471 intel_fb = to_intel_framebuffer(fb);
2472 obj = intel_fb->obj;
2473
2474 reg = DSPCNTR(plane);
2475 dspcntr = I915_READ(reg);
2476 /* Mask out pixel format bits in case we change it */
2477 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002478 switch (fb->pixel_format) {
2479 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002480 dspcntr |= DISPPLANE_8BPP;
2481 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 case DRM_FORMAT_RGB565:
2483 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002484 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002485 case DRM_FORMAT_XRGB8888:
2486 case DRM_FORMAT_ARGB8888:
2487 dspcntr |= DISPPLANE_BGRX888;
2488 break;
2489 case DRM_FORMAT_XBGR8888:
2490 case DRM_FORMAT_ABGR8888:
2491 dspcntr |= DISPPLANE_RGBX888;
2492 break;
2493 case DRM_FORMAT_XRGB2101010:
2494 case DRM_FORMAT_ARGB2101010:
2495 dspcntr |= DISPPLANE_BGRX101010;
2496 break;
2497 case DRM_FORMAT_XBGR2101010:
2498 case DRM_FORMAT_ABGR2101010:
2499 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002500 break;
2501 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002502 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503 }
2504
2505 if (obj->tiling_mode != I915_TILING_NONE)
2506 dspcntr |= DISPPLANE_TILED;
2507 else
2508 dspcntr &= ~DISPPLANE_TILED;
2509
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002510 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002511 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2512 else
2513 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002514
2515 I915_WRITE(reg, dspcntr);
2516
Daniel Vettere506a0c2012-07-05 12:17:29 +02002517 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002518 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002519 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2520 fb->bits_per_pixel / 8,
2521 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002523
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002524 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2525 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2526 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002527 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002528 I915_WRITE(DSPSURF(plane),
2529 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002530 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002531 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2532 } else {
2533 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2534 I915_WRITE(DSPLINOFF(plane), linear_offset);
2535 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002536 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002537}
2538
2539/* Assume fb object is pinned & idle & fenced and just update base pointers */
2540static int
2541intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2542 int x, int y, enum mode_set_atomic state)
2543{
2544 struct drm_device *dev = crtc->dev;
2545 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002546
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002547 if (dev_priv->display.disable_fbc)
2548 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002549 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002550
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002551 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2552
2553 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002554}
2555
Ville Syrjälä96a02912013-02-18 19:08:49 +02002556void intel_display_handle_reset(struct drm_device *dev)
2557{
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 struct drm_crtc *crtc;
2560
2561 /*
2562 * Flips in the rings have been nuked by the reset,
2563 * so complete all pending flips so that user space
2564 * will get its events and not get stuck.
2565 *
2566 * Also update the base address of all primary
2567 * planes to the the last fb to make sure we're
2568 * showing the correct fb after a reset.
2569 *
2570 * Need to make two loops over the crtcs so that we
2571 * don't try to grab a crtc mutex before the
2572 * pending_flip_queue really got woken up.
2573 */
2574
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002575 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2577 enum plane plane = intel_crtc->plane;
2578
2579 intel_prepare_page_flip(dev, plane);
2580 intel_finish_page_flip_plane(dev, plane);
2581 }
2582
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002583 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2585
Rob Clark51fd3712013-11-19 12:10:12 -05002586 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002587 /*
2588 * FIXME: Once we have proper support for primary planes (and
2589 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002590 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002591 */
Matt Roperf4510a22014-04-01 15:22:40 -07002592 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002593 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002594 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002595 crtc->x,
2596 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002597 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002598 }
2599}
2600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002601static int
Chris Wilson14667a42012-04-03 17:58:35 +01002602intel_finish_fb(struct drm_framebuffer *old_fb)
2603{
2604 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2605 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2606 bool was_interruptible = dev_priv->mm.interruptible;
2607 int ret;
2608
Chris Wilson14667a42012-04-03 17:58:35 +01002609 /* Big Hammer, we also need to ensure that any pending
2610 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2611 * current scanout is retired before unpinning the old
2612 * framebuffer.
2613 *
2614 * This should only fail upon a hung GPU, in which case we
2615 * can safely continue.
2616 */
2617 dev_priv->mm.interruptible = false;
2618 ret = i915_gem_object_finish_gpu(obj);
2619 dev_priv->mm.interruptible = was_interruptible;
2620
2621 return ret;
2622}
2623
Chris Wilson7d5e3792014-03-04 13:15:08 +00002624static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2625{
2626 struct drm_device *dev = crtc->dev;
2627 struct drm_i915_private *dev_priv = dev->dev_private;
2628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2629 unsigned long flags;
2630 bool pending;
2631
2632 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2633 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2634 return false;
2635
2636 spin_lock_irqsave(&dev->event_lock, flags);
2637 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2638 spin_unlock_irqrestore(&dev->event_lock, flags);
2639
2640 return pending;
2641}
2642
Chris Wilson14667a42012-04-03 17:58:35 +01002643static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002644intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002645 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002646{
2647 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002650 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002651 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002652
Chris Wilson7d5e3792014-03-04 13:15:08 +00002653 if (intel_crtc_has_pending_flip(crtc)) {
2654 DRM_ERROR("pipe is still busy with an old pageflip\n");
2655 return -EBUSY;
2656 }
2657
Jesse Barnes79e53942008-11-07 14:24:08 -08002658 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002659 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002660 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002661 return 0;
2662 }
2663
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002664 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002665 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2666 plane_name(intel_crtc->plane),
2667 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002668 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002669 }
2670
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002671 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002672 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002673 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002674 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002675 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002676 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002677 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002678 return ret;
2679 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002680
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002681 /*
2682 * Update pipe size and adjust fitter if needed: the reason for this is
2683 * that in compute_mode_changes we check the native mode (not the pfit
2684 * mode) to see if we can flip rather than do a full mode set. In the
2685 * fastboot case, we'll flip, but if we don't update the pipesrc and
2686 * pfit state, we'll end up with a big fb scanned out into the wrong
2687 * sized surface.
2688 *
2689 * To fix this properly, we need to hoist the checks up into
2690 * compute_mode_changes (or above), check the actual pfit state and
2691 * whether the platform allows pfit disable with pipe active, and only
2692 * then update the pipesrc and pfit state, even on the flip path.
2693 */
Jani Nikulad330a952014-01-21 11:24:25 +02002694 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002695 const struct drm_display_mode *adjusted_mode =
2696 &intel_crtc->config.adjusted_mode;
2697
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002698 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002699 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2700 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002701 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002702 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2703 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2704 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2705 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2706 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2707 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002708 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2709 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002710 }
2711
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002712 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002713
Matt Roperf4510a22014-04-01 15:22:40 -07002714 old_fb = crtc->primary->fb;
2715 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002716 crtc->x = x;
2717 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002718
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002719 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002720 if (intel_crtc->active && old_fb != fb)
2721 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002722 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002723 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002724 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002725 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002726
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002727 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002728 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002729 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002730 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002731
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002732 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002733}
2734
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002735static void intel_fdi_normal_train(struct drm_crtc *crtc)
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2740 int pipe = intel_crtc->pipe;
2741 u32 reg, temp;
2742
2743 /* enable normal train */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002746 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002747 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2748 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002749 } else {
2750 temp &= ~FDI_LINK_TRAIN_NONE;
2751 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002752 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002753 I915_WRITE(reg, temp);
2754
2755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 if (HAS_PCH_CPT(dev)) {
2758 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2759 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2760 } else {
2761 temp &= ~FDI_LINK_TRAIN_NONE;
2762 temp |= FDI_LINK_TRAIN_NONE;
2763 }
2764 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2765
2766 /* wait one idle pattern time */
2767 POSTING_READ(reg);
2768 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002769
2770 /* IVB wants error correction enabled */
2771 if (IS_IVYBRIDGE(dev))
2772 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2773 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002774}
2775
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002776static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002777{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002778 return crtc->base.enabled && crtc->active &&
2779 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002780}
2781
Daniel Vetter01a415f2012-10-27 15:58:40 +02002782static void ivb_modeset_global_resources(struct drm_device *dev)
2783{
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *pipe_B_crtc =
2786 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2787 struct intel_crtc *pipe_C_crtc =
2788 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2789 uint32_t temp;
2790
Daniel Vetter1e833f42013-02-19 22:31:57 +01002791 /*
2792 * When everything is off disable fdi C so that we could enable fdi B
2793 * with all lanes. Note that we don't care about enabled pipes without
2794 * an enabled pch encoder.
2795 */
2796 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2797 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002798 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2799 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2800
2801 temp = I915_READ(SOUTH_CHICKEN1);
2802 temp &= ~FDI_BC_BIFURCATION_SELECT;
2803 DRM_DEBUG_KMS("disabling fdi C rx\n");
2804 I915_WRITE(SOUTH_CHICKEN1, temp);
2805 }
2806}
2807
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002808/* The FDI link training functions for ILK/Ibexpeak. */
2809static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2810{
2811 struct drm_device *dev = crtc->dev;
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2814 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002817 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002818 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002819
Adam Jacksone1a44742010-06-25 15:32:14 -04002820 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2821 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 reg = FDI_RX_IMR(pipe);
2823 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002824 temp &= ~FDI_RX_SYMBOL_LOCK;
2825 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 I915_WRITE(reg, temp);
2827 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002828 udelay(150);
2829
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002830 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002831 reg = FDI_TX_CTL(pipe);
2832 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002833 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2834 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002835 temp &= ~FDI_LINK_TRAIN_NONE;
2836 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002837 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838
Chris Wilson5eddb702010-09-11 13:48:45 +01002839 reg = FDI_RX_CTL(pipe);
2840 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841 temp &= ~FDI_LINK_TRAIN_NONE;
2842 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2844
2845 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002846 udelay(150);
2847
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002848 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002849 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2850 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2851 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002852
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002854 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002855 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2857
2858 if ((temp & FDI_RX_BIT_LOCK)) {
2859 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 break;
2862 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002863 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002864 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002866
2867 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002870 temp &= ~FDI_LINK_TRAIN_NONE;
2871 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002873
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 reg = FDI_RX_CTL(pipe);
2875 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002876 temp &= ~FDI_LINK_TRAIN_NONE;
2877 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002878 I915_WRITE(reg, temp);
2879
2880 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002881 udelay(150);
2882
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002884 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002886 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2887
2888 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002890 DRM_DEBUG_KMS("FDI train 2 done.\n");
2891 break;
2892 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002893 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002894 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002896
2897 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002898
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899}
2900
Akshay Joshi0206e352011-08-16 15:34:10 -04002901static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2903 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2904 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2905 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2906};
2907
2908/* The FDI link training functions for SNB/Cougarpoint. */
2909static void gen6_fdi_link_train(struct drm_crtc *crtc)
2910{
2911 struct drm_device *dev = crtc->dev;
2912 struct drm_i915_private *dev_priv = dev->dev_private;
2913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2914 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002915 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002916
Adam Jacksone1a44742010-06-25 15:32:14 -04002917 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2918 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 reg = FDI_RX_IMR(pipe);
2920 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002921 temp &= ~FDI_RX_SYMBOL_LOCK;
2922 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 I915_WRITE(reg, temp);
2924
2925 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002926 udelay(150);
2927
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002928 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 reg = FDI_TX_CTL(pipe);
2930 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002931 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2932 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933 temp &= ~FDI_LINK_TRAIN_NONE;
2934 temp |= FDI_LINK_TRAIN_PATTERN_1;
2935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 /* SNB-B */
2937 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002938 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002939
Daniel Vetterd74cf322012-10-26 10:58:13 +02002940 I915_WRITE(FDI_RX_MISC(pipe),
2941 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2942
Chris Wilson5eddb702010-09-11 13:48:45 +01002943 reg = FDI_RX_CTL(pipe);
2944 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002945 if (HAS_PCH_CPT(dev)) {
2946 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2947 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2948 } else {
2949 temp &= ~FDI_LINK_TRAIN_NONE;
2950 temp |= FDI_LINK_TRAIN_PATTERN_1;
2951 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2953
2954 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002955 udelay(150);
2956
Akshay Joshi0206e352011-08-16 15:34:10 -04002957 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002958 reg = FDI_TX_CTL(pipe);
2959 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002960 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2961 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002962 I915_WRITE(reg, temp);
2963
2964 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002965 udelay(500);
2966
Sean Paulfa37d392012-03-02 12:53:39 -05002967 for (retry = 0; retry < 5; retry++) {
2968 reg = FDI_RX_IIR(pipe);
2969 temp = I915_READ(reg);
2970 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2971 if (temp & FDI_RX_BIT_LOCK) {
2972 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2973 DRM_DEBUG_KMS("FDI train 1 done.\n");
2974 break;
2975 }
2976 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002977 }
Sean Paulfa37d392012-03-02 12:53:39 -05002978 if (retry < 5)
2979 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002980 }
2981 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983
2984 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 reg = FDI_TX_CTL(pipe);
2986 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002987 temp &= ~FDI_LINK_TRAIN_NONE;
2988 temp |= FDI_LINK_TRAIN_PATTERN_2;
2989 if (IS_GEN6(dev)) {
2990 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2991 /* SNB-B */
2992 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2993 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002994 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002995
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 reg = FDI_RX_CTL(pipe);
2997 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002998 if (HAS_PCH_CPT(dev)) {
2999 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3000 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3001 } else {
3002 temp &= ~FDI_LINK_TRAIN_NONE;
3003 temp |= FDI_LINK_TRAIN_PATTERN_2;
3004 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 I915_WRITE(reg, temp);
3006
3007 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 udelay(150);
3009
Akshay Joshi0206e352011-08-16 15:34:10 -04003010 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 reg = FDI_TX_CTL(pipe);
3012 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003013 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3014 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 I915_WRITE(reg, temp);
3016
3017 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003018 udelay(500);
3019
Sean Paulfa37d392012-03-02 12:53:39 -05003020 for (retry = 0; retry < 5; retry++) {
3021 reg = FDI_RX_IIR(pipe);
3022 temp = I915_READ(reg);
3023 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3024 if (temp & FDI_RX_SYMBOL_LOCK) {
3025 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3026 DRM_DEBUG_KMS("FDI train 2 done.\n");
3027 break;
3028 }
3029 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003030 }
Sean Paulfa37d392012-03-02 12:53:39 -05003031 if (retry < 5)
3032 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033 }
3034 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003035 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003036
3037 DRM_DEBUG_KMS("FDI train done.\n");
3038}
3039
Jesse Barnes357555c2011-04-28 15:09:55 -07003040/* Manual link training for Ivy Bridge A0 parts */
3041static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3042{
3043 struct drm_device *dev = crtc->dev;
3044 struct drm_i915_private *dev_priv = dev->dev_private;
3045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3046 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003047 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003048
3049 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3050 for train result */
3051 reg = FDI_RX_IMR(pipe);
3052 temp = I915_READ(reg);
3053 temp &= ~FDI_RX_SYMBOL_LOCK;
3054 temp &= ~FDI_RX_BIT_LOCK;
3055 I915_WRITE(reg, temp);
3056
3057 POSTING_READ(reg);
3058 udelay(150);
3059
Daniel Vetter01a415f2012-10-27 15:58:40 +02003060 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3061 I915_READ(FDI_RX_IIR(pipe)));
3062
Jesse Barnes139ccd32013-08-19 11:04:55 -07003063 /* Try each vswing and preemphasis setting twice before moving on */
3064 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3065 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003066 reg = FDI_TX_CTL(pipe);
3067 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003068 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3069 temp &= ~FDI_TX_ENABLE;
3070 I915_WRITE(reg, temp);
3071
3072 reg = FDI_RX_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_LINK_TRAIN_AUTO;
3075 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3076 temp &= ~FDI_RX_ENABLE;
3077 I915_WRITE(reg, temp);
3078
3079 /* enable CPU FDI TX and PCH FDI RX */
3080 reg = FDI_TX_CTL(pipe);
3081 temp = I915_READ(reg);
3082 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3083 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3084 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003085 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003086 temp |= snb_b_fdi_train_param[j/2];
3087 temp |= FDI_COMPOSITE_SYNC;
3088 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3089
3090 I915_WRITE(FDI_RX_MISC(pipe),
3091 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3092
3093 reg = FDI_RX_CTL(pipe);
3094 temp = I915_READ(reg);
3095 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3096 temp |= FDI_COMPOSITE_SYNC;
3097 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3098
3099 POSTING_READ(reg);
3100 udelay(1); /* should be 0.5us */
3101
3102 for (i = 0; i < 4; i++) {
3103 reg = FDI_RX_IIR(pipe);
3104 temp = I915_READ(reg);
3105 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3106
3107 if (temp & FDI_RX_BIT_LOCK ||
3108 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3109 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3110 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3111 i);
3112 break;
3113 }
3114 udelay(1); /* should be 0.5us */
3115 }
3116 if (i == 4) {
3117 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3118 continue;
3119 }
3120
3121 /* Train 2 */
3122 reg = FDI_TX_CTL(pipe);
3123 temp = I915_READ(reg);
3124 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3125 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3126 I915_WRITE(reg, temp);
3127
3128 reg = FDI_RX_CTL(pipe);
3129 temp = I915_READ(reg);
3130 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3131 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003132 I915_WRITE(reg, temp);
3133
3134 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003135 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003136
Jesse Barnes139ccd32013-08-19 11:04:55 -07003137 for (i = 0; i < 4; i++) {
3138 reg = FDI_RX_IIR(pipe);
3139 temp = I915_READ(reg);
3140 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003141
Jesse Barnes139ccd32013-08-19 11:04:55 -07003142 if (temp & FDI_RX_SYMBOL_LOCK ||
3143 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3144 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3145 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3146 i);
3147 goto train_done;
3148 }
3149 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003150 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003151 if (i == 4)
3152 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003153 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003154
Jesse Barnes139ccd32013-08-19 11:04:55 -07003155train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003156 DRM_DEBUG_KMS("FDI train done.\n");
3157}
3158
Daniel Vetter88cefb62012-08-12 19:27:14 +02003159static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003160{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003161 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003162 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003163 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003164 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003165
Jesse Barnesc64e3112010-09-10 11:27:03 -07003166
Jesse Barnes0e23b992010-09-10 11:10:00 -07003167 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003170 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3171 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003172 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3174
3175 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003176 udelay(200);
3177
3178 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003179 temp = I915_READ(reg);
3180 I915_WRITE(reg, temp | FDI_PCDCLK);
3181
3182 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003183 udelay(200);
3184
Paulo Zanoni20749732012-11-23 15:30:38 -02003185 /* Enable CPU FDI TX PLL, always on for Ironlake */
3186 reg = FDI_TX_CTL(pipe);
3187 temp = I915_READ(reg);
3188 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3189 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003190
Paulo Zanoni20749732012-11-23 15:30:38 -02003191 POSTING_READ(reg);
3192 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003193 }
3194}
3195
Daniel Vetter88cefb62012-08-12 19:27:14 +02003196static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3197{
3198 struct drm_device *dev = intel_crtc->base.dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 int pipe = intel_crtc->pipe;
3201 u32 reg, temp;
3202
3203 /* Switch from PCDclk to Rawclk */
3204 reg = FDI_RX_CTL(pipe);
3205 temp = I915_READ(reg);
3206 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3207
3208 /* Disable CPU FDI TX PLL */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3212
3213 POSTING_READ(reg);
3214 udelay(100);
3215
3216 reg = FDI_RX_CTL(pipe);
3217 temp = I915_READ(reg);
3218 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3219
3220 /* Wait for the clocks to turn off. */
3221 POSTING_READ(reg);
3222 udelay(100);
3223}
3224
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003225static void ironlake_fdi_disable(struct drm_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3230 int pipe = intel_crtc->pipe;
3231 u32 reg, temp;
3232
3233 /* disable CPU FDI tx and PCH FDI rx */
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3237 POSTING_READ(reg);
3238
3239 reg = FDI_RX_CTL(pipe);
3240 temp = I915_READ(reg);
3241 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003242 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003243 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3244
3245 POSTING_READ(reg);
3246 udelay(100);
3247
3248 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003249 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003250 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003251
3252 /* still set train pattern 1 */
3253 reg = FDI_TX_CTL(pipe);
3254 temp = I915_READ(reg);
3255 temp &= ~FDI_LINK_TRAIN_NONE;
3256 temp |= FDI_LINK_TRAIN_PATTERN_1;
3257 I915_WRITE(reg, temp);
3258
3259 reg = FDI_RX_CTL(pipe);
3260 temp = I915_READ(reg);
3261 if (HAS_PCH_CPT(dev)) {
3262 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3263 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3264 } else {
3265 temp &= ~FDI_LINK_TRAIN_NONE;
3266 temp |= FDI_LINK_TRAIN_PATTERN_1;
3267 }
3268 /* BPC in FDI rx is consistent with that in PIPECONF */
3269 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003270 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003271 I915_WRITE(reg, temp);
3272
3273 POSTING_READ(reg);
3274 udelay(100);
3275}
3276
Chris Wilson5dce5b932014-01-20 10:17:36 +00003277bool intel_has_pending_fb_unpin(struct drm_device *dev)
3278{
3279 struct intel_crtc *crtc;
3280
3281 /* Note that we don't need to be called with mode_config.lock here
3282 * as our list of CRTC objects is static for the lifetime of the
3283 * device and so cannot disappear as we iterate. Similarly, we can
3284 * happily treat the predicates as racy, atomic checks as userspace
3285 * cannot claim and pin a new fb without at least acquring the
3286 * struct_mutex and so serialising with us.
3287 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003288 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003289 if (atomic_read(&crtc->unpin_work_count) == 0)
3290 continue;
3291
3292 if (crtc->unpin_work)
3293 intel_wait_for_vblank(dev, crtc->pipe);
3294
3295 return true;
3296 }
3297
3298 return false;
3299}
3300
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003301void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003302{
Chris Wilson0f911282012-04-17 10:05:38 +01003303 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003304 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003305
Matt Roperf4510a22014-04-01 15:22:40 -07003306 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003307 return;
3308
Daniel Vetter2c10d572012-12-20 21:24:07 +01003309 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3310
Daniel Vettereed6d672014-05-19 16:09:35 +02003311 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3312 !intel_crtc_has_pending_flip(crtc),
3313 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003314
Chris Wilson0f911282012-04-17 10:05:38 +01003315 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003316 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003317 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003318}
3319
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003320/* Program iCLKIP clock to the desired frequency */
3321static void lpt_program_iclkip(struct drm_crtc *crtc)
3322{
3323 struct drm_device *dev = crtc->dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003325 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3327 u32 temp;
3328
Daniel Vetter09153002012-12-12 14:06:44 +01003329 mutex_lock(&dev_priv->dpio_lock);
3330
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003331 /* It is necessary to ungate the pixclk gate prior to programming
3332 * the divisors, and gate it back when it is done.
3333 */
3334 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3335
3336 /* Disable SSCCTL */
3337 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003338 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3339 SBI_SSCCTL_DISABLE,
3340 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003341
3342 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003343 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003344 auxdiv = 1;
3345 divsel = 0x41;
3346 phaseinc = 0x20;
3347 } else {
3348 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003349 * but the adjusted_mode->crtc_clock in in KHz. To get the
3350 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003351 * convert the virtual clock precision to KHz here for higher
3352 * precision.
3353 */
3354 u32 iclk_virtual_root_freq = 172800 * 1000;
3355 u32 iclk_pi_range = 64;
3356 u32 desired_divisor, msb_divisor_value, pi_value;
3357
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003358 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003359 msb_divisor_value = desired_divisor / iclk_pi_range;
3360 pi_value = desired_divisor % iclk_pi_range;
3361
3362 auxdiv = 0;
3363 divsel = msb_divisor_value - 2;
3364 phaseinc = pi_value;
3365 }
3366
3367 /* This should not happen with any sane values */
3368 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3369 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3370 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3371 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3372
3373 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003374 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375 auxdiv,
3376 divsel,
3377 phasedir,
3378 phaseinc);
3379
3380 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003381 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003382 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3383 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3384 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3385 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3386 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3387 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003388 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003389
3390 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003391 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003392 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3393 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003394 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003395
3396 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003397 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003398 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003399 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003400
3401 /* Wait for initialization time */
3402 udelay(24);
3403
3404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003405
3406 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003407}
3408
Daniel Vetter275f01b22013-05-03 11:49:47 +02003409static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3410 enum pipe pch_transcoder)
3411{
3412 struct drm_device *dev = crtc->base.dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3415
3416 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3417 I915_READ(HTOTAL(cpu_transcoder)));
3418 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3419 I915_READ(HBLANK(cpu_transcoder)));
3420 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3421 I915_READ(HSYNC(cpu_transcoder)));
3422
3423 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3424 I915_READ(VTOTAL(cpu_transcoder)));
3425 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3426 I915_READ(VBLANK(cpu_transcoder)));
3427 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3428 I915_READ(VSYNC(cpu_transcoder)));
3429 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3430 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3431}
3432
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003433static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3434{
3435 struct drm_i915_private *dev_priv = dev->dev_private;
3436 uint32_t temp;
3437
3438 temp = I915_READ(SOUTH_CHICKEN1);
3439 if (temp & FDI_BC_BIFURCATION_SELECT)
3440 return;
3441
3442 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3443 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3444
3445 temp |= FDI_BC_BIFURCATION_SELECT;
3446 DRM_DEBUG_KMS("enabling fdi C rx\n");
3447 I915_WRITE(SOUTH_CHICKEN1, temp);
3448 POSTING_READ(SOUTH_CHICKEN1);
3449}
3450
3451static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3452{
3453 struct drm_device *dev = intel_crtc->base.dev;
3454 struct drm_i915_private *dev_priv = dev->dev_private;
3455
3456 switch (intel_crtc->pipe) {
3457 case PIPE_A:
3458 break;
3459 case PIPE_B:
3460 if (intel_crtc->config.fdi_lanes > 2)
3461 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3462 else
3463 cpt_enable_fdi_bc_bifurcation(dev);
3464
3465 break;
3466 case PIPE_C:
3467 cpt_enable_fdi_bc_bifurcation(dev);
3468
3469 break;
3470 default:
3471 BUG();
3472 }
3473}
3474
Jesse Barnesf67a5592011-01-05 10:31:48 -08003475/*
3476 * Enable PCH resources required for PCH ports:
3477 * - PCH PLLs
3478 * - FDI training & RX/TX
3479 * - update transcoder timings
3480 * - DP transcoding bits
3481 * - transcoder
3482 */
3483static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003484{
3485 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3488 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003489 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490
Daniel Vetterab9412b2013-05-03 11:49:46 +02003491 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003492
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003493 if (IS_IVYBRIDGE(dev))
3494 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3495
Daniel Vettercd986ab2012-10-26 10:58:12 +02003496 /* Write the TU size bits before fdi link training, so that error
3497 * detection works. */
3498 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3499 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3500
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003501 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003502 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003504 /* We need to program the right clock selection before writing the pixel
3505 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003506 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003507 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003509 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003510 temp |= TRANS_DPLL_ENABLE(pipe);
3511 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003512 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003513 temp |= sel;
3514 else
3515 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003516 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003517 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003518
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003519 /* XXX: pch pll's can be enabled any time before we enable the PCH
3520 * transcoder, and we actually should do this to not upset any PCH
3521 * transcoder that already use the clock when we share it.
3522 *
3523 * Note that enable_shared_dpll tries to do the right thing, but
3524 * get_shared_dpll unconditionally resets the pll - we need that to have
3525 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003526 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003527
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003528 /* set transcoder timing, panel must allow it */
3529 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003530 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003532 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 /* For PCH DP, enable TRANS_DP_CTL */
3535 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003536 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3537 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003538 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 reg = TRANS_DP_CTL(pipe);
3540 temp = I915_READ(reg);
3541 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003542 TRANS_DP_SYNC_MASK |
3543 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 temp |= (TRANS_DP_OUTPUT_ENABLE |
3545 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003546 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003547
3548 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003550 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003552
3553 switch (intel_trans_dp_port_sel(crtc)) {
3554 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003556 break;
3557 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003559 break;
3560 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003562 break;
3563 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003564 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003565 }
3566
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568 }
3569
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003570 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003571}
3572
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003573static void lpt_pch_enable(struct drm_crtc *crtc)
3574{
3575 struct drm_device *dev = crtc->dev;
3576 struct drm_i915_private *dev_priv = dev->dev_private;
3577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003578 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003579
Daniel Vetterab9412b2013-05-03 11:49:46 +02003580 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003581
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003582 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003583
Paulo Zanoni0540e482012-10-31 18:12:40 -02003584 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003585 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003586
Paulo Zanoni937bb612012-10-31 18:12:47 -02003587 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003588}
3589
Daniel Vettere2b78262013-06-07 23:10:03 +02003590static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003591{
Daniel Vettere2b78262013-06-07 23:10:03 +02003592 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003593
3594 if (pll == NULL)
3595 return;
3596
3597 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003598 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003599 return;
3600 }
3601
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003602 if (--pll->refcount == 0) {
3603 WARN_ON(pll->on);
3604 WARN_ON(pll->active);
3605 }
3606
Daniel Vettera43f6e02013-06-07 23:10:32 +02003607 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003608}
3609
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003610static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003611{
Daniel Vettere2b78262013-06-07 23:10:03 +02003612 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3613 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3614 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003615
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003616 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003617 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3618 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003619 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620 }
3621
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003622 if (HAS_PCH_IBX(dev_priv->dev)) {
3623 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003624 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003625 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003626
Daniel Vetter46edb022013-06-05 13:34:12 +02003627 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3628 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003629
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003630 WARN_ON(pll->refcount);
3631
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003632 goto found;
3633 }
3634
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003635 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3636 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637
3638 /* Only want to check enabled timings first */
3639 if (pll->refcount == 0)
3640 continue;
3641
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003642 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3643 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003644 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003645 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003647
3648 goto found;
3649 }
3650 }
3651
3652 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003653 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3654 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003655 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003656 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3657 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003658 goto found;
3659 }
3660 }
3661
3662 return NULL;
3663
3664found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003665 if (pll->refcount == 0)
3666 pll->hw_state = crtc->config.dpll_hw_state;
3667
Daniel Vettera43f6e02013-06-07 23:10:32 +02003668 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003669 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3670 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003671
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003672 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003673
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003674 return pll;
3675}
3676
Daniel Vettera1520312013-05-03 11:49:50 +02003677static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003678{
3679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003680 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003681 u32 temp;
3682
3683 temp = I915_READ(dslreg);
3684 udelay(500);
3685 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003686 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003687 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003688 }
3689}
3690
Jesse Barnesb074cec2013-04-25 12:55:02 -07003691static void ironlake_pfit_enable(struct intel_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->base.dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 int pipe = crtc->pipe;
3696
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003697 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003698 /* Force use of hard-coded filter coefficients
3699 * as some pre-programmed values are broken,
3700 * e.g. x201.
3701 */
3702 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3703 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3704 PF_PIPE_SEL_IVB(pipe));
3705 else
3706 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3707 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3708 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003709 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003710}
3711
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003712static void intel_enable_planes(struct drm_crtc *crtc)
3713{
3714 struct drm_device *dev = crtc->dev;
3715 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003716 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003717 struct intel_plane *intel_plane;
3718
Matt Roperaf2b6532014-04-01 15:22:32 -07003719 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3720 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003721 if (intel_plane->pipe == pipe)
3722 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003723 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003724}
3725
3726static void intel_disable_planes(struct drm_crtc *crtc)
3727{
3728 struct drm_device *dev = crtc->dev;
3729 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003730 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003731 struct intel_plane *intel_plane;
3732
Matt Roperaf2b6532014-04-01 15:22:32 -07003733 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3734 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003735 if (intel_plane->pipe == pipe)
3736 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003737 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003738}
3739
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003740void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003741{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003742 struct drm_device *dev = crtc->base.dev;
3743 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003744
3745 if (!crtc->config.ips_enabled)
3746 return;
3747
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003748 /* We can only enable IPS after we enable a plane and wait for a vblank */
3749 intel_wait_for_vblank(dev, crtc->pipe);
3750
Paulo Zanonid77e4532013-09-24 13:52:55 -03003751 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003752 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003753 mutex_lock(&dev_priv->rps.hw_lock);
3754 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3755 mutex_unlock(&dev_priv->rps.hw_lock);
3756 /* Quoting Art Runyan: "its not safe to expect any particular
3757 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003758 * mailbox." Moreover, the mailbox may return a bogus state,
3759 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003760 */
3761 } else {
3762 I915_WRITE(IPS_CTL, IPS_ENABLE);
3763 /* The bit only becomes 1 in the next vblank, so this wait here
3764 * is essentially intel_wait_for_vblank. If we don't have this
3765 * and don't wait for vblanks until the end of crtc_enable, then
3766 * the HW state readout code will complain that the expected
3767 * IPS_CTL value is not the one we read. */
3768 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3769 DRM_ERROR("Timed out waiting for IPS enable\n");
3770 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003771}
3772
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003773void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003774{
3775 struct drm_device *dev = crtc->base.dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777
3778 if (!crtc->config.ips_enabled)
3779 return;
3780
3781 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003782 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003783 mutex_lock(&dev_priv->rps.hw_lock);
3784 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3785 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003786 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3787 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3788 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003789 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003790 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003791 POSTING_READ(IPS_CTL);
3792 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003793
3794 /* We need to wait for a vblank before we can disable the plane. */
3795 intel_wait_for_vblank(dev, crtc->pipe);
3796}
3797
3798/** Loads the palette/gamma unit for the CRTC with the prepared values */
3799static void intel_crtc_load_lut(struct drm_crtc *crtc)
3800{
3801 struct drm_device *dev = crtc->dev;
3802 struct drm_i915_private *dev_priv = dev->dev_private;
3803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3804 enum pipe pipe = intel_crtc->pipe;
3805 int palreg = PALETTE(pipe);
3806 int i;
3807 bool reenable_ips = false;
3808
3809 /* The clocks have to be on to load the palette. */
3810 if (!crtc->enabled || !intel_crtc->active)
3811 return;
3812
3813 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3814 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3815 assert_dsi_pll_enabled(dev_priv);
3816 else
3817 assert_pll_enabled(dev_priv, pipe);
3818 }
3819
3820 /* use legacy palette for Ironlake */
3821 if (HAS_PCH_SPLIT(dev))
3822 palreg = LGC_PALETTE(pipe);
3823
3824 /* Workaround : Do not read or write the pipe palette/gamma data while
3825 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3826 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003827 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003828 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3829 GAMMA_MODE_MODE_SPLIT)) {
3830 hsw_disable_ips(intel_crtc);
3831 reenable_ips = true;
3832 }
3833
3834 for (i = 0; i < 256; i++) {
3835 I915_WRITE(palreg + 4 * i,
3836 (intel_crtc->lut_r[i] << 16) |
3837 (intel_crtc->lut_g[i] << 8) |
3838 intel_crtc->lut_b[i]);
3839 }
3840
3841 if (reenable_ips)
3842 hsw_enable_ips(intel_crtc);
3843}
3844
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003845static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3846{
3847 if (!enable && intel_crtc->overlay) {
3848 struct drm_device *dev = intel_crtc->base.dev;
3849 struct drm_i915_private *dev_priv = dev->dev_private;
3850
3851 mutex_lock(&dev->struct_mutex);
3852 dev_priv->mm.interruptible = false;
3853 (void) intel_overlay_switch_off(intel_crtc->overlay);
3854 dev_priv->mm.interruptible = true;
3855 mutex_unlock(&dev->struct_mutex);
3856 }
3857
3858 /* Let userspace switch the overlay on again. In most cases userspace
3859 * has to recompute where to put it anyway.
3860 */
3861}
3862
3863/**
3864 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3865 * cursor plane briefly if not already running after enabling the display
3866 * plane.
3867 * This workaround avoids occasional blank screens when self refresh is
3868 * enabled.
3869 */
3870static void
3871g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3872{
3873 u32 cntl = I915_READ(CURCNTR(pipe));
3874
3875 if ((cntl & CURSOR_MODE) == 0) {
3876 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3877
3878 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3879 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3880 intel_wait_for_vblank(dev_priv->dev, pipe);
3881 I915_WRITE(CURCNTR(pipe), cntl);
3882 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3883 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3884 }
3885}
3886
3887static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003888{
3889 struct drm_device *dev = crtc->dev;
3890 struct drm_i915_private *dev_priv = dev->dev_private;
3891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3892 int pipe = intel_crtc->pipe;
3893 int plane = intel_crtc->plane;
3894
3895 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3896 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003897 /* The fixup needs to happen before cursor is enabled */
3898 if (IS_G4X(dev))
3899 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003900 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003901 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003902
3903 hsw_enable_ips(intel_crtc);
3904
3905 mutex_lock(&dev->struct_mutex);
3906 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02003907 intel_edp_psr_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003908 mutex_unlock(&dev->struct_mutex);
3909}
3910
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003911static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003912{
3913 struct drm_device *dev = crtc->dev;
3914 struct drm_i915_private *dev_priv = dev->dev_private;
3915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3916 int pipe = intel_crtc->pipe;
3917 int plane = intel_crtc->plane;
3918
3919 intel_crtc_wait_for_pending_flips(crtc);
Daniel Vetter87b6b102014-05-15 15:33:46 +02003920 drm_crtc_vblank_off(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003921
3922 if (dev_priv->fbc.plane == plane)
3923 intel_disable_fbc(dev);
3924
3925 hsw_disable_ips(intel_crtc);
3926
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003927 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003928 intel_crtc_update_cursor(crtc, false);
3929 intel_disable_planes(crtc);
3930 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3931}
3932
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933static void ironlake_crtc_enable(struct drm_crtc *crtc)
3934{
3935 struct drm_device *dev = crtc->dev;
3936 struct drm_i915_private *dev_priv = dev->dev_private;
3937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003938 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003939 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003940 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003941
Daniel Vetter08a48462012-07-02 11:43:47 +02003942 WARN_ON(!crtc->enabled);
3943
Jesse Barnesf67a5592011-01-05 10:31:48 -08003944 if (intel_crtc->active)
3945 return;
3946
Daniel Vetterb14b1052014-04-24 23:55:13 +02003947 if (intel_crtc->config.has_pch_encoder)
3948 intel_prepare_shared_dpll(intel_crtc);
3949
Daniel Vetter29407aa2014-04-24 23:55:08 +02003950 if (intel_crtc->config.has_dp_encoder)
3951 intel_dp_set_m_n(intel_crtc);
3952
3953 intel_set_pipe_timings(intel_crtc);
3954
3955 if (intel_crtc->config.has_pch_encoder) {
3956 intel_cpu_transcoder_set_m_n(intel_crtc,
3957 &intel_crtc->config.fdi_m_n);
3958 }
3959
3960 ironlake_set_pipeconf(crtc);
3961
3962 /* Set up the display plane register */
3963 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3964 POSTING_READ(DSPCNTR(plane));
3965
3966 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3967 crtc->x, crtc->y);
3968
Jesse Barnesf67a5592011-01-05 10:31:48 -08003969 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003970
3971 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3972 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3973
Daniel Vetterf6736a12013-06-05 13:34:30 +02003974 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003975 if (encoder->pre_enable)
3976 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003977
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003978 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003979 /* Note: FDI PLL enabling _must_ be done before we enable the
3980 * cpu pipes, hence this is separate from all the other fdi/pch
3981 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003982 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003983 } else {
3984 assert_fdi_tx_disabled(dev_priv, pipe);
3985 assert_fdi_rx_disabled(dev_priv, pipe);
3986 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003987
Jesse Barnesb074cec2013-04-25 12:55:02 -07003988 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003989
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003990 /*
3991 * On ILK+ LUT must be loaded before the pipe is running but with
3992 * clocks enabled
3993 */
3994 intel_crtc_load_lut(crtc);
3995
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003996 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003997 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003998
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003999 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004000 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004001
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004002 for_each_encoder_on_crtc(dev, crtc, encoder)
4003 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004004
4005 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004006 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004007
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004008 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004009
Daniel Vetter87b6b102014-05-15 15:33:46 +02004010 drm_crtc_vblank_on(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004011}
4012
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004013/* IPS only exists on ULT machines and is tied to pipe A. */
4014static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4015{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004016 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004017}
4018
Paulo Zanonie4916942013-09-20 16:21:19 -03004019/*
4020 * This implements the workaround described in the "notes" section of the mode
4021 * set sequence documentation. When going from no pipes or single pipe to
4022 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4023 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4024 */
4025static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4029
4030 /* We want to get the other_active_crtc only if there's only 1 other
4031 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004032 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004033 if (!crtc_it->active || crtc_it == crtc)
4034 continue;
4035
4036 if (other_active_crtc)
4037 return;
4038
4039 other_active_crtc = crtc_it;
4040 }
4041 if (!other_active_crtc)
4042 return;
4043
4044 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4045 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4046}
4047
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004048static void haswell_crtc_enable(struct drm_crtc *crtc)
4049{
4050 struct drm_device *dev = crtc->dev;
4051 struct drm_i915_private *dev_priv = dev->dev_private;
4052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4053 struct intel_encoder *encoder;
4054 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004055 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004056
4057 WARN_ON(!crtc->enabled);
4058
4059 if (intel_crtc->active)
4060 return;
4061
Daniel Vetter229fca92014-04-24 23:55:09 +02004062 if (intel_crtc->config.has_dp_encoder)
4063 intel_dp_set_m_n(intel_crtc);
4064
4065 intel_set_pipe_timings(intel_crtc);
4066
4067 if (intel_crtc->config.has_pch_encoder) {
4068 intel_cpu_transcoder_set_m_n(intel_crtc,
4069 &intel_crtc->config.fdi_m_n);
4070 }
4071
4072 haswell_set_pipeconf(crtc);
4073
4074 intel_set_pipe_csc(crtc);
4075
4076 /* Set up the display plane register */
4077 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4078 POSTING_READ(DSPCNTR(plane));
4079
4080 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4081 crtc->x, crtc->y);
4082
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004083 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004084
4085 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4086 if (intel_crtc->config.has_pch_encoder)
4087 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4088
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004089 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004090 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004091
4092 for_each_encoder_on_crtc(dev, crtc, encoder)
4093 if (encoder->pre_enable)
4094 encoder->pre_enable(encoder);
4095
Paulo Zanoni1f544382012-10-24 11:32:00 -02004096 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004097
Jesse Barnesb074cec2013-04-25 12:55:02 -07004098 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004099
4100 /*
4101 * On ILK+ LUT must be loaded before the pipe is running but with
4102 * clocks enabled
4103 */
4104 intel_crtc_load_lut(crtc);
4105
Paulo Zanoni1f544382012-10-24 11:32:00 -02004106 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004107 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004108
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004109 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004110 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004111
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004112 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004113 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004114
Jani Nikula8807e552013-08-30 19:40:32 +03004115 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004116 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004117 intel_opregion_notify_encoder(encoder, true);
4118 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004119
Paulo Zanonie4916942013-09-20 16:21:19 -03004120 /* If we change the relative order between pipe/planes enabling, we need
4121 * to change the workaround. */
4122 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004123 intel_crtc_enable_planes(crtc);
Ville Syrjäläf2752282014-02-19 21:29:49 +02004124
Daniel Vetter87b6b102014-05-15 15:33:46 +02004125 drm_crtc_vblank_on(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004126}
4127
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004128static void ironlake_pfit_disable(struct intel_crtc *crtc)
4129{
4130 struct drm_device *dev = crtc->base.dev;
4131 struct drm_i915_private *dev_priv = dev->dev_private;
4132 int pipe = crtc->pipe;
4133
4134 /* To avoid upsetting the power well on haswell only disable the pfit if
4135 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004136 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004137 I915_WRITE(PF_CTL(pipe), 0);
4138 I915_WRITE(PF_WIN_POS(pipe), 0);
4139 I915_WRITE(PF_WIN_SZ(pipe), 0);
4140 }
4141}
4142
Jesse Barnes6be4a602010-09-10 10:26:01 -07004143static void ironlake_crtc_disable(struct drm_crtc *crtc)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004148 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004149 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004151
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004152 if (!intel_crtc->active)
4153 return;
4154
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004155 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004156
Daniel Vetterea9d7582012-07-10 10:42:52 +02004157 for_each_encoder_on_crtc(dev, crtc, encoder)
4158 encoder->disable(encoder);
4159
Daniel Vetterd925c592013-06-05 13:34:04 +02004160 if (intel_crtc->config.has_pch_encoder)
4161 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4162
Jesse Barnesb24e7172011-01-04 15:09:30 -08004163 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004164
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004165 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004166
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004167 for_each_encoder_on_crtc(dev, crtc, encoder)
4168 if (encoder->post_disable)
4169 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170
Daniel Vetterd925c592013-06-05 13:34:04 +02004171 if (intel_crtc->config.has_pch_encoder) {
4172 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004173
Daniel Vetterd925c592013-06-05 13:34:04 +02004174 ironlake_disable_pch_transcoder(dev_priv, pipe);
4175 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176
Daniel Vetterd925c592013-06-05 13:34:04 +02004177 if (HAS_PCH_CPT(dev)) {
4178 /* disable TRANS_DP_CTL */
4179 reg = TRANS_DP_CTL(pipe);
4180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4182 TRANS_DP_PORT_SEL_MASK);
4183 temp |= TRANS_DP_PORT_SEL_NONE;
4184 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004185
Daniel Vetterd925c592013-06-05 13:34:04 +02004186 /* disable DPLL_SEL */
4187 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004188 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004189 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004190 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004191
4192 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004193 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004194
4195 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196 }
4197
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004198 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004199 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004200
4201 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004202 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004203 intel_edp_psr_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004204 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004205}
4206
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004207static void haswell_crtc_disable(struct drm_crtc *crtc)
4208{
4209 struct drm_device *dev = crtc->dev;
4210 struct drm_i915_private *dev_priv = dev->dev_private;
4211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4212 struct intel_encoder *encoder;
4213 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004215
4216 if (!intel_crtc->active)
4217 return;
4218
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004219 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004220
Jani Nikula8807e552013-08-30 19:40:32 +03004221 for_each_encoder_on_crtc(dev, crtc, encoder) {
4222 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004223 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004224 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004225
Paulo Zanoni86642812013-04-12 17:57:57 -03004226 if (intel_crtc->config.has_pch_encoder)
4227 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004228 intel_disable_pipe(dev_priv, pipe);
4229
Paulo Zanoniad80a812012-10-24 16:06:19 -02004230 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004231
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004232 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004233
Paulo Zanoni1f544382012-10-24 11:32:00 -02004234 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004235
4236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 if (encoder->post_disable)
4238 encoder->post_disable(encoder);
4239
Daniel Vetter88adfff2013-03-28 10:42:01 +01004240 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004241 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004242 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004243 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004244 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004245
4246 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004247 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004248
4249 mutex_lock(&dev->struct_mutex);
4250 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004251 intel_edp_psr_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252 mutex_unlock(&dev->struct_mutex);
4253}
4254
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004255static void ironlake_crtc_off(struct drm_crtc *crtc)
4256{
4257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004258 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004259}
4260
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004261static void haswell_crtc_off(struct drm_crtc *crtc)
4262{
4263 intel_ddi_put_crtc_pll(crtc);
4264}
4265
Jesse Barnes2dd24552013-04-25 12:55:01 -07004266static void i9xx_pfit_enable(struct intel_crtc *crtc)
4267{
4268 struct drm_device *dev = crtc->base.dev;
4269 struct drm_i915_private *dev_priv = dev->dev_private;
4270 struct intel_crtc_config *pipe_config = &crtc->config;
4271
Daniel Vetter328d8e82013-05-08 10:36:31 +02004272 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004273 return;
4274
Daniel Vetterc0b03412013-05-28 12:05:54 +02004275 /*
4276 * The panel fitter should only be adjusted whilst the pipe is disabled,
4277 * according to register description and PRM.
4278 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004279 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4280 assert_pipe_disabled(dev_priv, crtc->pipe);
4281
Jesse Barnesb074cec2013-04-25 12:55:02 -07004282 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4283 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004284
4285 /* Border color in case we don't scale up to the full screen. Black by
4286 * default, change to something else for debugging. */
4287 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004288}
4289
Imre Deak77d22dc2014-03-05 16:20:52 +02004290#define for_each_power_domain(domain, mask) \
4291 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4292 if ((1 << (domain)) & (mask))
4293
Imre Deak319be8a2014-03-04 19:22:57 +02004294enum intel_display_power_domain
4295intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004296{
Imre Deak319be8a2014-03-04 19:22:57 +02004297 struct drm_device *dev = intel_encoder->base.dev;
4298 struct intel_digital_port *intel_dig_port;
4299
4300 switch (intel_encoder->type) {
4301 case INTEL_OUTPUT_UNKNOWN:
4302 /* Only DDI platforms should ever use this output type */
4303 WARN_ON_ONCE(!HAS_DDI(dev));
4304 case INTEL_OUTPUT_DISPLAYPORT:
4305 case INTEL_OUTPUT_HDMI:
4306 case INTEL_OUTPUT_EDP:
4307 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4308 switch (intel_dig_port->port) {
4309 case PORT_A:
4310 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4311 case PORT_B:
4312 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4313 case PORT_C:
4314 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4315 case PORT_D:
4316 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4317 default:
4318 WARN_ON_ONCE(1);
4319 return POWER_DOMAIN_PORT_OTHER;
4320 }
4321 case INTEL_OUTPUT_ANALOG:
4322 return POWER_DOMAIN_PORT_CRT;
4323 case INTEL_OUTPUT_DSI:
4324 return POWER_DOMAIN_PORT_DSI;
4325 default:
4326 return POWER_DOMAIN_PORT_OTHER;
4327 }
4328}
4329
4330static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4331{
4332 struct drm_device *dev = crtc->dev;
4333 struct intel_encoder *intel_encoder;
4334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4335 enum pipe pipe = intel_crtc->pipe;
4336 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004337 unsigned long mask;
4338 enum transcoder transcoder;
4339
4340 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4341
4342 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4343 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4344 if (pfit_enabled)
4345 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4346
Imre Deak319be8a2014-03-04 19:22:57 +02004347 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4348 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4349
Imre Deak77d22dc2014-03-05 16:20:52 +02004350 return mask;
4351}
4352
4353void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4354 bool enable)
4355{
4356 if (dev_priv->power_domains.init_power_on == enable)
4357 return;
4358
4359 if (enable)
4360 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4361 else
4362 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4363
4364 dev_priv->power_domains.init_power_on = enable;
4365}
4366
4367static void modeset_update_crtc_power_domains(struct drm_device *dev)
4368{
4369 struct drm_i915_private *dev_priv = dev->dev_private;
4370 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4371 struct intel_crtc *crtc;
4372
4373 /*
4374 * First get all needed power domains, then put all unneeded, to avoid
4375 * any unnecessary toggling of the power wells.
4376 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004377 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004378 enum intel_display_power_domain domain;
4379
4380 if (!crtc->base.enabled)
4381 continue;
4382
Imre Deak319be8a2014-03-04 19:22:57 +02004383 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004384
4385 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4386 intel_display_power_get(dev_priv, domain);
4387 }
4388
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004389 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004390 enum intel_display_power_domain domain;
4391
4392 for_each_power_domain(domain, crtc->enabled_power_domains)
4393 intel_display_power_put(dev_priv, domain);
4394
4395 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4396 }
4397
4398 intel_display_set_init_power(dev_priv, false);
4399}
4400
Jesse Barnes586f49d2013-11-04 16:06:59 -08004401int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004402{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004403 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004404
Jesse Barnes586f49d2013-11-04 16:06:59 -08004405 /* Obtain SKU information */
4406 mutex_lock(&dev_priv->dpio_lock);
4407 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4408 CCK_FUSE_HPLL_FREQ_MASK;
4409 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410
Jesse Barnes586f49d2013-11-04 16:06:59 -08004411 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004412}
4413
4414/* Adjust CDclk dividers to allow high res or save power if possible */
4415static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4416{
4417 struct drm_i915_private *dev_priv = dev->dev_private;
4418 u32 val, cmd;
4419
Imre Deakd60c4472014-03-27 17:45:10 +02004420 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4421 dev_priv->vlv_cdclk_freq = cdclk;
4422
Jesse Barnes30a970c2013-11-04 13:48:12 -08004423 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4424 cmd = 2;
4425 else if (cdclk == 266)
4426 cmd = 1;
4427 else
4428 cmd = 0;
4429
4430 mutex_lock(&dev_priv->rps.hw_lock);
4431 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4432 val &= ~DSPFREQGUAR_MASK;
4433 val |= (cmd << DSPFREQGUAR_SHIFT);
4434 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4435 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4436 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4437 50)) {
4438 DRM_ERROR("timed out waiting for CDclk change\n");
4439 }
4440 mutex_unlock(&dev_priv->rps.hw_lock);
4441
4442 if (cdclk == 400) {
4443 u32 divider, vco;
4444
4445 vco = valleyview_get_vco(dev_priv);
4446 divider = ((vco << 1) / cdclk) - 1;
4447
4448 mutex_lock(&dev_priv->dpio_lock);
4449 /* adjust cdclk divider */
4450 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4451 val &= ~0xf;
4452 val |= divider;
4453 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4454 mutex_unlock(&dev_priv->dpio_lock);
4455 }
4456
4457 mutex_lock(&dev_priv->dpio_lock);
4458 /* adjust self-refresh exit latency value */
4459 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4460 val &= ~0x7f;
4461
4462 /*
4463 * For high bandwidth configs, we set a higher latency in the bunit
4464 * so that the core display fetch happens in time to avoid underruns.
4465 */
4466 if (cdclk == 400)
4467 val |= 4500 / 250; /* 4.5 usec */
4468 else
4469 val |= 3000 / 250; /* 3.0 usec */
4470 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4471 mutex_unlock(&dev_priv->dpio_lock);
4472
4473 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4474 intel_i2c_reset(dev);
4475}
4476
Imre Deakd60c4472014-03-27 17:45:10 +02004477int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004478{
4479 int cur_cdclk, vco;
4480 int divider;
4481
4482 vco = valleyview_get_vco(dev_priv);
4483
4484 mutex_lock(&dev_priv->dpio_lock);
4485 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4486 mutex_unlock(&dev_priv->dpio_lock);
4487
4488 divider &= 0xf;
4489
4490 cur_cdclk = (vco << 1) / (divider + 1);
4491
4492 return cur_cdclk;
4493}
4494
4495static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4496 int max_pixclk)
4497{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004498 /*
4499 * Really only a few cases to deal with, as only 4 CDclks are supported:
4500 * 200MHz
4501 * 267MHz
4502 * 320MHz
4503 * 400MHz
4504 * So we check to see whether we're above 90% of the lower bin and
4505 * adjust if needed.
4506 */
4507 if (max_pixclk > 288000) {
4508 return 400;
4509 } else if (max_pixclk > 240000) {
4510 return 320;
4511 } else
4512 return 266;
4513 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4514}
4515
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004516/* compute the max pixel clock for new configuration */
4517static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004518{
4519 struct drm_device *dev = dev_priv->dev;
4520 struct intel_crtc *intel_crtc;
4521 int max_pixclk = 0;
4522
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004523 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004524 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004525 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004526 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004527 }
4528
4529 return max_pixclk;
4530}
4531
4532static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004533 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004534{
4535 struct drm_i915_private *dev_priv = dev->dev_private;
4536 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004537 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004538
Imre Deakd60c4472014-03-27 17:45:10 +02004539 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4540 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004541 return;
4542
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004543 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004544 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004545 if (intel_crtc->base.enabled)
4546 *prepare_pipes |= (1 << intel_crtc->pipe);
4547}
4548
4549static void valleyview_modeset_global_resources(struct drm_device *dev)
4550{
4551 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004552 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004553 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4554
Imre Deakd60c4472014-03-27 17:45:10 +02004555 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004556 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004557 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004558}
4559
Jesse Barnes89b667f2013-04-18 14:51:36 -07004560static void valleyview_crtc_enable(struct drm_crtc *crtc)
4561{
4562 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004563 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4565 struct intel_encoder *encoder;
4566 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004567 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004568 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004569 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004570
4571 WARN_ON(!crtc->enabled);
4572
4573 if (intel_crtc->active)
4574 return;
4575
Shobhit Kumar8525a232014-06-25 12:20:39 +05304576 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4577
4578 if (!is_dsi && !IS_CHERRYVIEW(dev))
4579 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004580
Daniel Vetter5b18e572014-04-24 23:55:06 +02004581 /* Set up the display plane register */
4582 dspcntr = DISPPLANE_GAMMA_ENABLE;
4583
4584 if (intel_crtc->config.has_dp_encoder)
4585 intel_dp_set_m_n(intel_crtc);
4586
4587 intel_set_pipe_timings(intel_crtc);
4588
4589 /* pipesrc and dspsize control the size that is scaled from,
4590 * which should always be the user's requested size.
4591 */
4592 I915_WRITE(DSPSIZE(plane),
4593 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4594 (intel_crtc->config.pipe_src_w - 1));
4595 I915_WRITE(DSPPOS(plane), 0);
4596
4597 i9xx_set_pipeconf(intel_crtc);
4598
4599 I915_WRITE(DSPCNTR(plane), dspcntr);
4600 POSTING_READ(DSPCNTR(plane));
4601
4602 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4603 crtc->x, crtc->y);
4604
Jesse Barnes89b667f2013-04-18 14:51:36 -07004605 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004606
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004607 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4608
Jesse Barnes89b667f2013-04-18 14:51:36 -07004609 for_each_encoder_on_crtc(dev, crtc, encoder)
4610 if (encoder->pre_pll_enable)
4611 encoder->pre_pll_enable(encoder);
4612
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004613 if (!is_dsi) {
4614 if (IS_CHERRYVIEW(dev))
4615 chv_enable_pll(intel_crtc);
4616 else
4617 vlv_enable_pll(intel_crtc);
4618 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004619
4620 for_each_encoder_on_crtc(dev, crtc, encoder)
4621 if (encoder->pre_enable)
4622 encoder->pre_enable(encoder);
4623
Jesse Barnes2dd24552013-04-25 12:55:01 -07004624 i9xx_pfit_enable(intel_crtc);
4625
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004626 intel_crtc_load_lut(crtc);
4627
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004628 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004629 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004630
Jani Nikula50049452013-07-30 12:20:32 +03004631 for_each_encoder_on_crtc(dev, crtc, encoder)
4632 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004633
4634 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004635
Daniel Vetter87b6b102014-05-15 15:33:46 +02004636 drm_crtc_vblank_on(crtc);
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004637
4638 /* Underruns don't raise interrupts, so check manually. */
4639 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004640}
4641
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004642static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->base.dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646
4647 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4648 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4649}
4650
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004651static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004652{
4653 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004656 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004657 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004658 int plane = intel_crtc->plane;
4659 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004660
Daniel Vetter08a48462012-07-02 11:43:47 +02004661 WARN_ON(!crtc->enabled);
4662
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004663 if (intel_crtc->active)
4664 return;
4665
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004666 i9xx_set_pll_dividers(intel_crtc);
4667
Daniel Vetter5b18e572014-04-24 23:55:06 +02004668 /* Set up the display plane register */
4669 dspcntr = DISPPLANE_GAMMA_ENABLE;
4670
4671 if (pipe == 0)
4672 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4673 else
4674 dspcntr |= DISPPLANE_SEL_PIPE_B;
4675
4676 if (intel_crtc->config.has_dp_encoder)
4677 intel_dp_set_m_n(intel_crtc);
4678
4679 intel_set_pipe_timings(intel_crtc);
4680
4681 /* pipesrc and dspsize control the size that is scaled from,
4682 * which should always be the user's requested size.
4683 */
4684 I915_WRITE(DSPSIZE(plane),
4685 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4686 (intel_crtc->config.pipe_src_w - 1));
4687 I915_WRITE(DSPPOS(plane), 0);
4688
4689 i9xx_set_pipeconf(intel_crtc);
4690
4691 I915_WRITE(DSPCNTR(plane), dspcntr);
4692 POSTING_READ(DSPCNTR(plane));
4693
4694 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4695 crtc->x, crtc->y);
4696
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004697 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004698
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004699 if (!IS_GEN2(dev))
4700 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004702 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004703 if (encoder->pre_enable)
4704 encoder->pre_enable(encoder);
4705
Daniel Vetterf6736a12013-06-05 13:34:30 +02004706 i9xx_enable_pll(intel_crtc);
4707
Jesse Barnes2dd24552013-04-25 12:55:01 -07004708 i9xx_pfit_enable(intel_crtc);
4709
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004710 intel_crtc_load_lut(crtc);
4711
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004712 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004713 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004714
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004715 for_each_encoder_on_crtc(dev, crtc, encoder)
4716 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004717
4718 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004719
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004720 /*
4721 * Gen2 reports pipe underruns whenever all planes are disabled.
4722 * So don't enable underrun reporting before at least some planes
4723 * are enabled.
4724 * FIXME: Need to fix the logic to work when we turn off all planes
4725 * but leave the pipe running.
4726 */
4727 if (IS_GEN2(dev))
4728 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4729
Daniel Vetter87b6b102014-05-15 15:33:46 +02004730 drm_crtc_vblank_on(crtc);
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004731
4732 /* Underruns don't raise interrupts, so check manually. */
4733 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004734}
4735
Daniel Vetter87476d62013-04-11 16:29:06 +02004736static void i9xx_pfit_disable(struct intel_crtc *crtc)
4737{
4738 struct drm_device *dev = crtc->base.dev;
4739 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004740
4741 if (!crtc->config.gmch_pfit.control)
4742 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004743
4744 assert_pipe_disabled(dev_priv, crtc->pipe);
4745
Daniel Vetter328d8e82013-05-08 10:36:31 +02004746 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4747 I915_READ(PFIT_CONTROL));
4748 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004749}
4750
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004751static void i9xx_crtc_disable(struct drm_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004756 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004757 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004758
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004759 if (!intel_crtc->active)
4760 return;
4761
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004762 /*
4763 * Gen2 reports pipe underruns whenever all planes are disabled.
4764 * So diasble underrun reporting before all the planes get disabled.
4765 * FIXME: Need to fix the logic to work when we turn off all planes
4766 * but leave the pipe running.
4767 */
4768 if (IS_GEN2(dev))
4769 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4770
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004771 intel_crtc_disable_planes(crtc);
4772
Daniel Vetterea9d7582012-07-10 10:42:52 +02004773 for_each_encoder_on_crtc(dev, crtc, encoder)
4774 encoder->disable(encoder);
4775
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004776 /*
4777 * On gen2 planes are double buffered but the pipe isn't, so we must
4778 * wait for planes to fully turn off before disabling the pipe.
4779 */
4780 if (IS_GEN2(dev))
4781 intel_wait_for_vblank(dev, pipe);
4782
Jesse Barnesb24e7172011-01-04 15:09:30 -08004783 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004784
Daniel Vetter87476d62013-04-11 16:29:06 +02004785 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004786
Jesse Barnes89b667f2013-04-18 14:51:36 -07004787 for_each_encoder_on_crtc(dev, crtc, encoder)
4788 if (encoder->post_disable)
4789 encoder->post_disable(encoder);
4790
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004791 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4792 if (IS_CHERRYVIEW(dev))
4793 chv_disable_pll(dev_priv, pipe);
4794 else if (IS_VALLEYVIEW(dev))
4795 vlv_disable_pll(dev_priv, pipe);
4796 else
4797 i9xx_disable_pll(dev_priv, pipe);
4798 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004799
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004800 if (!IS_GEN2(dev))
4801 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4802
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004803 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004804 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004805
Daniel Vetterefa96242014-04-24 23:55:02 +02004806 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004807 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004808 intel_edp_psr_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004809 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004810}
4811
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004812static void i9xx_crtc_off(struct drm_crtc *crtc)
4813{
4814}
4815
Daniel Vetter976f8a22012-07-08 22:34:21 +02004816static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4817 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004818{
4819 struct drm_device *dev = crtc->dev;
4820 struct drm_i915_master_private *master_priv;
4821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4822 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004823
4824 if (!dev->primary->master)
4825 return;
4826
4827 master_priv = dev->primary->master->driver_priv;
4828 if (!master_priv->sarea_priv)
4829 return;
4830
Jesse Barnes79e53942008-11-07 14:24:08 -08004831 switch (pipe) {
4832 case 0:
4833 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4834 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4835 break;
4836 case 1:
4837 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4838 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4839 break;
4840 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004841 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004842 break;
4843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004844}
4845
Daniel Vetter976f8a22012-07-08 22:34:21 +02004846/**
4847 * Sets the power management mode of the pipe and plane.
4848 */
4849void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004850{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004851 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004852 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004853 struct intel_encoder *intel_encoder;
4854 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004855
Daniel Vetter976f8a22012-07-08 22:34:21 +02004856 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4857 enable |= intel_encoder->connectors_active;
4858
4859 if (enable)
4860 dev_priv->display.crtc_enable(crtc);
4861 else
4862 dev_priv->display.crtc_disable(crtc);
4863
4864 intel_crtc_update_sarea(crtc, enable);
4865}
4866
Daniel Vetter976f8a22012-07-08 22:34:21 +02004867static void intel_crtc_disable(struct drm_crtc *crtc)
4868{
4869 struct drm_device *dev = crtc->dev;
4870 struct drm_connector *connector;
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872
4873 /* crtc should still be enabled when we disable it. */
4874 WARN_ON(!crtc->enabled);
4875
4876 dev_priv->display.crtc_disable(crtc);
4877 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004878 dev_priv->display.off(crtc);
4879
Chris Wilson931872f2012-01-16 23:01:13 +00004880 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004881 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004882 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004883
Matt Roperf4510a22014-04-01 15:22:40 -07004884 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004885 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004886 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004887 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004888 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004889 }
4890
4891 /* Update computed state. */
4892 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4893 if (!connector->encoder || !connector->encoder->crtc)
4894 continue;
4895
4896 if (connector->encoder->crtc != crtc)
4897 continue;
4898
4899 connector->dpms = DRM_MODE_DPMS_OFF;
4900 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004901 }
4902}
4903
Chris Wilsonea5b2132010-08-04 13:50:23 +01004904void intel_encoder_destroy(struct drm_encoder *encoder)
4905{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004906 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004907
Chris Wilsonea5b2132010-08-04 13:50:23 +01004908 drm_encoder_cleanup(encoder);
4909 kfree(intel_encoder);
4910}
4911
Damien Lespiau92373292013-08-08 22:28:57 +01004912/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004913 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4914 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004915static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004916{
4917 if (mode == DRM_MODE_DPMS_ON) {
4918 encoder->connectors_active = true;
4919
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004920 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004921 } else {
4922 encoder->connectors_active = false;
4923
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004924 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004925 }
4926}
4927
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004928/* Cross check the actual hw state with our own modeset state tracking (and it's
4929 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004930static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004931{
4932 if (connector->get_hw_state(connector)) {
4933 struct intel_encoder *encoder = connector->encoder;
4934 struct drm_crtc *crtc;
4935 bool encoder_enabled;
4936 enum pipe pipe;
4937
4938 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4939 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03004940 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004941
4942 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4943 "wrong connector dpms state\n");
4944 WARN(connector->base.encoder != &encoder->base,
4945 "active connector not linked to encoder\n");
4946 WARN(!encoder->connectors_active,
4947 "encoder->connectors_active not set\n");
4948
4949 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4950 WARN(!encoder_enabled, "encoder not enabled\n");
4951 if (WARN_ON(!encoder->base.crtc))
4952 return;
4953
4954 crtc = encoder->base.crtc;
4955
4956 WARN(!crtc->enabled, "crtc not enabled\n");
4957 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4958 WARN(pipe != to_intel_crtc(crtc)->pipe,
4959 "encoder active on the wrong pipe\n");
4960 }
4961}
4962
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004963/* Even simpler default implementation, if there's really no special case to
4964 * consider. */
4965void intel_connector_dpms(struct drm_connector *connector, int mode)
4966{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004967 /* All the simple cases only support two dpms states. */
4968 if (mode != DRM_MODE_DPMS_ON)
4969 mode = DRM_MODE_DPMS_OFF;
4970
4971 if (mode == connector->dpms)
4972 return;
4973
4974 connector->dpms = mode;
4975
4976 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004977 if (connector->encoder)
4978 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004979
Daniel Vetterb9805142012-08-31 17:37:33 +02004980 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004981}
4982
Daniel Vetterf0947c32012-07-02 13:10:34 +02004983/* Simple connector->get_hw_state implementation for encoders that support only
4984 * one connector and no cloning and hence the encoder state determines the state
4985 * of the connector. */
4986bool intel_connector_get_hw_state(struct intel_connector *connector)
4987{
Daniel Vetter24929352012-07-02 20:28:59 +02004988 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004989 struct intel_encoder *encoder = connector->encoder;
4990
4991 return encoder->get_hw_state(encoder, &pipe);
4992}
4993
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004994static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4995 struct intel_crtc_config *pipe_config)
4996{
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 struct intel_crtc *pipe_B_crtc =
4999 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5000
5001 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5002 pipe_name(pipe), pipe_config->fdi_lanes);
5003 if (pipe_config->fdi_lanes > 4) {
5004 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5005 pipe_name(pipe), pipe_config->fdi_lanes);
5006 return false;
5007 }
5008
Paulo Zanonibafb6552013-11-02 21:07:44 -07005009 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005010 if (pipe_config->fdi_lanes > 2) {
5011 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5012 pipe_config->fdi_lanes);
5013 return false;
5014 } else {
5015 return true;
5016 }
5017 }
5018
5019 if (INTEL_INFO(dev)->num_pipes == 2)
5020 return true;
5021
5022 /* Ivybridge 3 pipe is really complicated */
5023 switch (pipe) {
5024 case PIPE_A:
5025 return true;
5026 case PIPE_B:
5027 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5028 pipe_config->fdi_lanes > 2) {
5029 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5030 pipe_name(pipe), pipe_config->fdi_lanes);
5031 return false;
5032 }
5033 return true;
5034 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005035 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005036 pipe_B_crtc->config.fdi_lanes <= 2) {
5037 if (pipe_config->fdi_lanes > 2) {
5038 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5039 pipe_name(pipe), pipe_config->fdi_lanes);
5040 return false;
5041 }
5042 } else {
5043 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5044 return false;
5045 }
5046 return true;
5047 default:
5048 BUG();
5049 }
5050}
5051
Daniel Vettere29c22c2013-02-21 00:00:16 +01005052#define RETRY 1
5053static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5054 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005055{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005056 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005057 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005058 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005059 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005060
Daniel Vettere29c22c2013-02-21 00:00:16 +01005061retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005062 /* FDI is a binary signal running at ~2.7GHz, encoding
5063 * each output octet as 10 bits. The actual frequency
5064 * is stored as a divider into a 100MHz clock, and the
5065 * mode pixel clock is stored in units of 1KHz.
5066 * Hence the bw of each lane in terms of the mode signal
5067 * is:
5068 */
5069 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5070
Damien Lespiau241bfc32013-09-25 16:45:37 +01005071 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005072
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005073 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005074 pipe_config->pipe_bpp);
5075
5076 pipe_config->fdi_lanes = lane;
5077
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005078 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005079 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005080
Daniel Vettere29c22c2013-02-21 00:00:16 +01005081 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5082 intel_crtc->pipe, pipe_config);
5083 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5084 pipe_config->pipe_bpp -= 2*3;
5085 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5086 pipe_config->pipe_bpp);
5087 needs_recompute = true;
5088 pipe_config->bw_constrained = true;
5089
5090 goto retry;
5091 }
5092
5093 if (needs_recompute)
5094 return RETRY;
5095
5096 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005097}
5098
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005099static void hsw_compute_ips_config(struct intel_crtc *crtc,
5100 struct intel_crtc_config *pipe_config)
5101{
Jani Nikulad330a952014-01-21 11:24:25 +02005102 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005103 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005104 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005105}
5106
Daniel Vettera43f6e02013-06-07 23:10:32 +02005107static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005108 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005109{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005110 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005111 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005112
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005113 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005114 if (INTEL_INFO(dev)->gen < 4) {
5115 struct drm_i915_private *dev_priv = dev->dev_private;
5116 int clock_limit =
5117 dev_priv->display.get_display_clock_speed(dev);
5118
5119 /*
5120 * Enable pixel doubling when the dot clock
5121 * is > 90% of the (display) core speed.
5122 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005123 * GDG double wide on either pipe,
5124 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005125 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005126 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005127 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005128 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005129 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005130 }
5131
Damien Lespiau241bfc32013-09-25 16:45:37 +01005132 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005133 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005134 }
Chris Wilson89749352010-09-12 18:25:19 +01005135
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005136 /*
5137 * Pipe horizontal size must be even in:
5138 * - DVO ganged mode
5139 * - LVDS dual channel mode
5140 * - Double wide pipe
5141 */
5142 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5143 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5144 pipe_config->pipe_src_w &= ~1;
5145
Damien Lespiau8693a822013-05-03 18:48:11 +01005146 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5147 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005148 */
5149 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5150 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005151 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005152
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005153 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005154 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005155 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005156 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5157 * for lvds. */
5158 pipe_config->pipe_bpp = 8*3;
5159 }
5160
Damien Lespiauf5adf942013-06-24 18:29:34 +01005161 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005162 hsw_compute_ips_config(crtc, pipe_config);
5163
5164 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5165 * clock survives for now. */
5166 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5167 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005168
Daniel Vetter877d48d2013-04-19 11:24:43 +02005169 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005170 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005171
Daniel Vettere29c22c2013-02-21 00:00:16 +01005172 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005173}
5174
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005175static int valleyview_get_display_clock_speed(struct drm_device *dev)
5176{
5177 return 400000; /* FIXME */
5178}
5179
Jesse Barnese70236a2009-09-21 10:42:27 -07005180static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005181{
Jesse Barnese70236a2009-09-21 10:42:27 -07005182 return 400000;
5183}
Jesse Barnes79e53942008-11-07 14:24:08 -08005184
Jesse Barnese70236a2009-09-21 10:42:27 -07005185static int i915_get_display_clock_speed(struct drm_device *dev)
5186{
5187 return 333000;
5188}
Jesse Barnes79e53942008-11-07 14:24:08 -08005189
Jesse Barnese70236a2009-09-21 10:42:27 -07005190static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5191{
5192 return 200000;
5193}
Jesse Barnes79e53942008-11-07 14:24:08 -08005194
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005195static int pnv_get_display_clock_speed(struct drm_device *dev)
5196{
5197 u16 gcfgc = 0;
5198
5199 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5200
5201 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5202 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5203 return 267000;
5204 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5205 return 333000;
5206 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5207 return 444000;
5208 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5209 return 200000;
5210 default:
5211 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5212 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5213 return 133000;
5214 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5215 return 167000;
5216 }
5217}
5218
Jesse Barnese70236a2009-09-21 10:42:27 -07005219static int i915gm_get_display_clock_speed(struct drm_device *dev)
5220{
5221 u16 gcfgc = 0;
5222
5223 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5224
5225 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005226 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005227 else {
5228 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5229 case GC_DISPLAY_CLOCK_333_MHZ:
5230 return 333000;
5231 default:
5232 case GC_DISPLAY_CLOCK_190_200_MHZ:
5233 return 190000;
5234 }
5235 }
5236}
Jesse Barnes79e53942008-11-07 14:24:08 -08005237
Jesse Barnese70236a2009-09-21 10:42:27 -07005238static int i865_get_display_clock_speed(struct drm_device *dev)
5239{
5240 return 266000;
5241}
5242
5243static int i855_get_display_clock_speed(struct drm_device *dev)
5244{
5245 u16 hpllcc = 0;
5246 /* Assume that the hardware is in the high speed state. This
5247 * should be the default.
5248 */
5249 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5250 case GC_CLOCK_133_200:
5251 case GC_CLOCK_100_200:
5252 return 200000;
5253 case GC_CLOCK_166_250:
5254 return 250000;
5255 case GC_CLOCK_100_133:
5256 return 133000;
5257 }
5258
5259 /* Shouldn't happen */
5260 return 0;
5261}
5262
5263static int i830_get_display_clock_speed(struct drm_device *dev)
5264{
5265 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005266}
5267
Zhenyu Wang2c072452009-06-05 15:38:42 +08005268static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005269intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005270{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005271 while (*num > DATA_LINK_M_N_MASK ||
5272 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005273 *num >>= 1;
5274 *den >>= 1;
5275 }
5276}
5277
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005278static void compute_m_n(unsigned int m, unsigned int n,
5279 uint32_t *ret_m, uint32_t *ret_n)
5280{
5281 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5282 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5283 intel_reduce_m_n_ratio(ret_m, ret_n);
5284}
5285
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005286void
5287intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5288 int pixel_clock, int link_clock,
5289 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005290{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005291 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005292
5293 compute_m_n(bits_per_pixel * pixel_clock,
5294 link_clock * nlanes * 8,
5295 &m_n->gmch_m, &m_n->gmch_n);
5296
5297 compute_m_n(pixel_clock, link_clock,
5298 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005299}
5300
Chris Wilsona7615032011-01-12 17:04:08 +00005301static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5302{
Jani Nikulad330a952014-01-21 11:24:25 +02005303 if (i915.panel_use_ssc >= 0)
5304 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005305 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005306 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005307}
5308
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005309static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5310{
5311 struct drm_device *dev = crtc->dev;
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313 int refclk;
5314
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005315 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005316 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005317 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005318 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005319 refclk = dev_priv->vbt.lvds_ssc_freq;
5320 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005321 } else if (!IS_GEN2(dev)) {
5322 refclk = 96000;
5323 } else {
5324 refclk = 48000;
5325 }
5326
5327 return refclk;
5328}
5329
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005330static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005331{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005332 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005333}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005334
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005335static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5336{
5337 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005338}
5339
Daniel Vetterf47709a2013-03-28 10:42:02 +01005340static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005341 intel_clock_t *reduced_clock)
5342{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005343 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005344 u32 fp, fp2 = 0;
5345
5346 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005347 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005348 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005349 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005350 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005351 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005352 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005353 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005354 }
5355
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005356 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005357
Daniel Vetterf47709a2013-03-28 10:42:02 +01005358 crtc->lowfreq_avail = false;
5359 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005360 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005361 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005362 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005363 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005364 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005365 }
5366}
5367
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005368static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5369 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005370{
5371 u32 reg_val;
5372
5373 /*
5374 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5375 * and set it to a reasonable value instead.
5376 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005377 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005378 reg_val &= 0xffffff00;
5379 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005380 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005381
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005382 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005383 reg_val &= 0x8cffffff;
5384 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005385 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005386
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005387 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005388 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005389 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005390
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005391 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005392 reg_val &= 0x00ffffff;
5393 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005394 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005395}
5396
Daniel Vetterb5518422013-05-03 11:49:48 +02005397static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5398 struct intel_link_m_n *m_n)
5399{
5400 struct drm_device *dev = crtc->base.dev;
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 int pipe = crtc->pipe;
5403
Daniel Vettere3b95f12013-05-03 11:49:49 +02005404 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5405 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5406 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5407 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005408}
5409
5410static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5411 struct intel_link_m_n *m_n)
5412{
5413 struct drm_device *dev = crtc->base.dev;
5414 struct drm_i915_private *dev_priv = dev->dev_private;
5415 int pipe = crtc->pipe;
5416 enum transcoder transcoder = crtc->config.cpu_transcoder;
5417
5418 if (INTEL_INFO(dev)->gen >= 5) {
5419 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5420 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5421 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5422 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5423 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005424 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5425 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5426 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5427 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005428 }
5429}
5430
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005431static void intel_dp_set_m_n(struct intel_crtc *crtc)
5432{
5433 if (crtc->config.has_pch_encoder)
5434 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5435 else
5436 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5437}
5438
Daniel Vetterf47709a2013-03-28 10:42:02 +01005439static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005440{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005441 u32 dpll, dpll_md;
5442
5443 /*
5444 * Enable DPIO clock input. We should never disable the reference
5445 * clock for pipe B, since VGA hotplug / manual detection depends
5446 * on it.
5447 */
5448 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5449 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5450 /* We should never disable this, set it here for state tracking */
5451 if (crtc->pipe == PIPE_B)
5452 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5453 dpll |= DPLL_VCO_ENABLE;
5454 crtc->config.dpll_hw_state.dpll = dpll;
5455
5456 dpll_md = (crtc->config.pixel_multiplier - 1)
5457 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5458 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5459}
5460
5461static void vlv_prepare_pll(struct intel_crtc *crtc)
5462{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005463 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005464 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005465 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005466 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005467 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005468 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005469
Daniel Vetter09153002012-12-12 14:06:44 +01005470 mutex_lock(&dev_priv->dpio_lock);
5471
Daniel Vetterf47709a2013-03-28 10:42:02 +01005472 bestn = crtc->config.dpll.n;
5473 bestm1 = crtc->config.dpll.m1;
5474 bestm2 = crtc->config.dpll.m2;
5475 bestp1 = crtc->config.dpll.p1;
5476 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005477
Jesse Barnes89b667f2013-04-18 14:51:36 -07005478 /* See eDP HDMI DPIO driver vbios notes doc */
5479
5480 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005481 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005482 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005483
5484 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005485 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005486
5487 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005488 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005489 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005490 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491
5492 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005493 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005494
5495 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005496 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5497 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5498 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005499 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005500
5501 /*
5502 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5503 * but we don't support that).
5504 * Note: don't use the DAC post divider as it seems unstable.
5505 */
5506 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005507 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005508
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005509 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005510 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005511
Jesse Barnes89b667f2013-04-18 14:51:36 -07005512 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005513 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005514 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005515 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005516 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005517 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005518 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005519 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005520 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005521
Jesse Barnes89b667f2013-04-18 14:51:36 -07005522 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5523 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5524 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005525 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005526 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005527 0x0df40000);
5528 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005529 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005530 0x0df70000);
5531 } else { /* HDMI or VGA */
5532 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005533 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005534 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005535 0x0df70000);
5536 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005537 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005538 0x0df40000);
5539 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005540
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005541 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005542 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5543 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5544 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5545 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005546 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005547
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005548 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005549 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005550}
5551
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005552static void chv_update_pll(struct intel_crtc *crtc)
5553{
5554 struct drm_device *dev = crtc->base.dev;
5555 struct drm_i915_private *dev_priv = dev->dev_private;
5556 int pipe = crtc->pipe;
5557 int dpll_reg = DPLL(crtc->pipe);
5558 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005559 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005560 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5561 int refclk;
5562
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005563 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5564 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5565 DPLL_VCO_ENABLE;
5566 if (pipe != PIPE_A)
5567 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5568
5569 crtc->config.dpll_hw_state.dpll_md =
5570 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005571
5572 bestn = crtc->config.dpll.n;
5573 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5574 bestm1 = crtc->config.dpll.m1;
5575 bestm2 = crtc->config.dpll.m2 >> 22;
5576 bestp1 = crtc->config.dpll.p1;
5577 bestp2 = crtc->config.dpll.p2;
5578
5579 /*
5580 * Enable Refclk and SSC
5581 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005582 I915_WRITE(dpll_reg,
5583 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5584
5585 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005586
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005587 /* p1 and p2 divider */
5588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5589 5 << DPIO_CHV_S1_DIV_SHIFT |
5590 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5591 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5592 1 << DPIO_CHV_K_DIV_SHIFT);
5593
5594 /* Feedback post-divider - m2 */
5595 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5596
5597 /* Feedback refclk divider - n and m1 */
5598 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5599 DPIO_CHV_M1_DIV_BY_2 |
5600 1 << DPIO_CHV_N_DIV_SHIFT);
5601
5602 /* M2 fraction division */
5603 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5604
5605 /* M2 fraction division enable */
5606 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5607 DPIO_CHV_FRAC_DIV_EN |
5608 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5609
5610 /* Loop filter */
5611 refclk = i9xx_get_refclk(&crtc->base, 0);
5612 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5613 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5614 if (refclk == 100000)
5615 intcoeff = 11;
5616 else if (refclk == 38400)
5617 intcoeff = 10;
5618 else
5619 intcoeff = 9;
5620 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5621 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5622
5623 /* AFC Recal */
5624 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5625 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5626 DPIO_AFC_RECAL);
5627
5628 mutex_unlock(&dev_priv->dpio_lock);
5629}
5630
Daniel Vetterf47709a2013-03-28 10:42:02 +01005631static void i9xx_update_pll(struct intel_crtc *crtc,
5632 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005633 int num_connectors)
5634{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005635 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005636 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005637 u32 dpll;
5638 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005639 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005640
Daniel Vetterf47709a2013-03-28 10:42:02 +01005641 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305642
Daniel Vetterf47709a2013-03-28 10:42:02 +01005643 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5644 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005645
5646 dpll = DPLL_VGA_MODE_DIS;
5647
Daniel Vetterf47709a2013-03-28 10:42:02 +01005648 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005649 dpll |= DPLLB_MODE_LVDS;
5650 else
5651 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005652
Daniel Vetteref1b4602013-06-01 17:17:04 +02005653 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005654 dpll |= (crtc->config.pixel_multiplier - 1)
5655 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005656 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005657
5658 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005659 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005660
Daniel Vetterf47709a2013-03-28 10:42:02 +01005661 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005662 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005663
5664 /* compute bitmask from p1 value */
5665 if (IS_PINEVIEW(dev))
5666 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5667 else {
5668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5669 if (IS_G4X(dev) && reduced_clock)
5670 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5671 }
5672 switch (clock->p2) {
5673 case 5:
5674 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5675 break;
5676 case 7:
5677 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5678 break;
5679 case 10:
5680 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5681 break;
5682 case 14:
5683 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5684 break;
5685 }
5686 if (INTEL_INFO(dev)->gen >= 4)
5687 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5688
Daniel Vetter09ede542013-04-30 14:01:45 +02005689 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005690 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005691 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005692 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5693 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5694 else
5695 dpll |= PLL_REF_INPUT_DREFCLK;
5696
5697 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005698 crtc->config.dpll_hw_state.dpll = dpll;
5699
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005700 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005701 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5702 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005703 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005704 }
5705}
5706
Daniel Vetterf47709a2013-03-28 10:42:02 +01005707static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005708 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005709 int num_connectors)
5710{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005711 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005713 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005714 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005715
Daniel Vetterf47709a2013-03-28 10:42:02 +01005716 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305717
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005718 dpll = DPLL_VGA_MODE_DIS;
5719
Daniel Vetterf47709a2013-03-28 10:42:02 +01005720 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005721 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5722 } else {
5723 if (clock->p1 == 2)
5724 dpll |= PLL_P1_DIVIDE_BY_TWO;
5725 else
5726 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5727 if (clock->p2 == 4)
5728 dpll |= PLL_P2_DIVIDE_BY_4;
5729 }
5730
Daniel Vetter4a33e482013-07-06 12:52:05 +02005731 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5732 dpll |= DPLL_DVO_2X_MODE;
5733
Daniel Vetterf47709a2013-03-28 10:42:02 +01005734 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005735 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5736 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5737 else
5738 dpll |= PLL_REF_INPUT_DREFCLK;
5739
5740 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005741 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005742}
5743
Daniel Vetter8a654f32013-06-01 17:16:22 +02005744static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005745{
5746 struct drm_device *dev = intel_crtc->base.dev;
5747 struct drm_i915_private *dev_priv = dev->dev_private;
5748 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005749 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005750 struct drm_display_mode *adjusted_mode =
5751 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005752 uint32_t crtc_vtotal, crtc_vblank_end;
5753 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005754
5755 /* We need to be careful not to changed the adjusted mode, for otherwise
5756 * the hw state checker will get angry at the mismatch. */
5757 crtc_vtotal = adjusted_mode->crtc_vtotal;
5758 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005759
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005760 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005761 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005762 crtc_vtotal -= 1;
5763 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005764
5765 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5766 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5767 else
5768 vsyncshift = adjusted_mode->crtc_hsync_start -
5769 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005770 if (vsyncshift < 0)
5771 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005772 }
5773
5774 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005775 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005776
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005777 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005778 (adjusted_mode->crtc_hdisplay - 1) |
5779 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005780 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005781 (adjusted_mode->crtc_hblank_start - 1) |
5782 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005783 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005784 (adjusted_mode->crtc_hsync_start - 1) |
5785 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5786
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005787 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005788 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005789 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005790 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005791 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005792 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005793 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005794 (adjusted_mode->crtc_vsync_start - 1) |
5795 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5796
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005797 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5798 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5799 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5800 * bits. */
5801 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5802 (pipe == PIPE_B || pipe == PIPE_C))
5803 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5804
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005805 /* pipesrc controls the size that is scaled from, which should
5806 * always be the user's requested size.
5807 */
5808 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005809 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5810 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005811}
5812
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005813static void intel_get_pipe_timings(struct intel_crtc *crtc,
5814 struct intel_crtc_config *pipe_config)
5815{
5816 struct drm_device *dev = crtc->base.dev;
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5819 uint32_t tmp;
5820
5821 tmp = I915_READ(HTOTAL(cpu_transcoder));
5822 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5823 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5824 tmp = I915_READ(HBLANK(cpu_transcoder));
5825 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5826 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5827 tmp = I915_READ(HSYNC(cpu_transcoder));
5828 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5829 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5830
5831 tmp = I915_READ(VTOTAL(cpu_transcoder));
5832 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5833 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5834 tmp = I915_READ(VBLANK(cpu_transcoder));
5835 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5836 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5837 tmp = I915_READ(VSYNC(cpu_transcoder));
5838 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5839 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5840
5841 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5842 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5843 pipe_config->adjusted_mode.crtc_vtotal += 1;
5844 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5845 }
5846
5847 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005848 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5849 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5850
5851 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5852 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005853}
5854
Daniel Vetterf6a83282014-02-11 15:28:57 -08005855void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5856 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005857{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005858 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5859 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5860 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5861 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005862
Daniel Vetterf6a83282014-02-11 15:28:57 -08005863 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5864 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5865 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5866 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005867
Daniel Vetterf6a83282014-02-11 15:28:57 -08005868 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005869
Daniel Vetterf6a83282014-02-11 15:28:57 -08005870 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5871 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005872}
5873
Daniel Vetter84b046f2013-02-19 18:48:54 +01005874static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5875{
5876 struct drm_device *dev = intel_crtc->base.dev;
5877 struct drm_i915_private *dev_priv = dev->dev_private;
5878 uint32_t pipeconf;
5879
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005880 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005881
Daniel Vetter67c72a12013-09-24 11:46:14 +02005882 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5883 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5884 pipeconf |= PIPECONF_ENABLE;
5885
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005886 if (intel_crtc->config.double_wide)
5887 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005888
Daniel Vetterff9ce462013-04-24 14:57:17 +02005889 /* only g4x and later have fancy bpc/dither controls */
5890 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005891 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5892 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5893 pipeconf |= PIPECONF_DITHER_EN |
5894 PIPECONF_DITHER_TYPE_SP;
5895
5896 switch (intel_crtc->config.pipe_bpp) {
5897 case 18:
5898 pipeconf |= PIPECONF_6BPC;
5899 break;
5900 case 24:
5901 pipeconf |= PIPECONF_8BPC;
5902 break;
5903 case 30:
5904 pipeconf |= PIPECONF_10BPC;
5905 break;
5906 default:
5907 /* Case prevented by intel_choose_pipe_bpp_dither. */
5908 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005909 }
5910 }
5911
5912 if (HAS_PIPE_CXSR(dev)) {
5913 if (intel_crtc->lowfreq_avail) {
5914 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5915 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5916 } else {
5917 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005918 }
5919 }
5920
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005921 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5922 if (INTEL_INFO(dev)->gen < 4 ||
5923 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5924 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5925 else
5926 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5927 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005928 pipeconf |= PIPECONF_PROGRESSIVE;
5929
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005930 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5931 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005932
Daniel Vetter84b046f2013-02-19 18:48:54 +01005933 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5934 POSTING_READ(PIPECONF(intel_crtc->pipe));
5935}
5936
Eric Anholtf564048e2011-03-30 13:01:02 -07005937static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005938 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005939 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005940{
5941 struct drm_device *dev = crtc->dev;
5942 struct drm_i915_private *dev_priv = dev->dev_private;
5943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07005944 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005945 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02005946 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005947 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005948 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005949 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08005950
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005951 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005952 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005953 case INTEL_OUTPUT_LVDS:
5954 is_lvds = true;
5955 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005956 case INTEL_OUTPUT_DSI:
5957 is_dsi = true;
5958 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005959 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005960
Eric Anholtc751ce42010-03-25 11:48:48 -07005961 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005962 }
5963
Jani Nikulaf2335332013-09-13 11:03:09 +03005964 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005965 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005966
Jani Nikulaf2335332013-09-13 11:03:09 +03005967 if (!intel_crtc->config.clock_set) {
5968 refclk = i9xx_get_refclk(crtc, num_connectors);
5969
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005970 /*
5971 * Returns a set of divisors for the desired target clock with
5972 * the given refclk, or FALSE. The returned values represent
5973 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5974 * 2) / p1 / p2.
5975 */
5976 limit = intel_limit(crtc, refclk);
5977 ok = dev_priv->display.find_dpll(limit, crtc,
5978 intel_crtc->config.port_clock,
5979 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005980 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005981 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5982 return -EINVAL;
5983 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005984
Jani Nikulaf2335332013-09-13 11:03:09 +03005985 if (is_lvds && dev_priv->lvds_downclock_avail) {
5986 /*
5987 * Ensure we match the reduced clock's P to the target
5988 * clock. If the clocks don't match, we can't switch
5989 * the display clock by using the FP0/FP1. In such case
5990 * we will disable the LVDS downclock feature.
5991 */
5992 has_reduced_clock =
5993 dev_priv->display.find_dpll(limit, crtc,
5994 dev_priv->lvds_downclock,
5995 refclk, &clock,
5996 &reduced_clock);
5997 }
5998 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005999 intel_crtc->config.dpll.n = clock.n;
6000 intel_crtc->config.dpll.m1 = clock.m1;
6001 intel_crtc->config.dpll.m2 = clock.m2;
6002 intel_crtc->config.dpll.p1 = clock.p1;
6003 intel_crtc->config.dpll.p2 = clock.p2;
6004 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006005
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006006 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006007 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306008 has_reduced_clock ? &reduced_clock : NULL,
6009 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006010 } else if (IS_CHERRYVIEW(dev)) {
6011 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006012 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006013 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006014 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006015 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006016 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006017 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006018 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006019
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006020 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006021}
6022
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006023static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6024 struct intel_crtc_config *pipe_config)
6025{
6026 struct drm_device *dev = crtc->base.dev;
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028 uint32_t tmp;
6029
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006030 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6031 return;
6032
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006033 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006034 if (!(tmp & PFIT_ENABLE))
6035 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006036
Daniel Vetter06922822013-07-11 13:35:40 +02006037 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006038 if (INTEL_INFO(dev)->gen < 4) {
6039 if (crtc->pipe != PIPE_B)
6040 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006041 } else {
6042 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6043 return;
6044 }
6045
Daniel Vetter06922822013-07-11 13:35:40 +02006046 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006047 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6048 if (INTEL_INFO(dev)->gen < 5)
6049 pipe_config->gmch_pfit.lvds_border_bits =
6050 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6051}
6052
Jesse Barnesacbec812013-09-20 11:29:32 -07006053static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6054 struct intel_crtc_config *pipe_config)
6055{
6056 struct drm_device *dev = crtc->base.dev;
6057 struct drm_i915_private *dev_priv = dev->dev_private;
6058 int pipe = pipe_config->cpu_transcoder;
6059 intel_clock_t clock;
6060 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006061 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006062
6063 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006064 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006065 mutex_unlock(&dev_priv->dpio_lock);
6066
6067 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6068 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6069 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6070 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6071 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6072
Ville Syrjäläf6466282013-10-14 14:50:31 +03006073 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006074
Ville Syrjäläf6466282013-10-14 14:50:31 +03006075 /* clock.dot is the fast clock */
6076 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006077}
6078
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006079static void i9xx_get_plane_config(struct intel_crtc *crtc,
6080 struct intel_plane_config *plane_config)
6081{
6082 struct drm_device *dev = crtc->base.dev;
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084 u32 val, base, offset;
6085 int pipe = crtc->pipe, plane = crtc->plane;
6086 int fourcc, pixel_format;
6087 int aligned_height;
6088
Dave Airlie66e514c2014-04-03 07:51:54 +10006089 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6090 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006091 DRM_DEBUG_KMS("failed to alloc fb\n");
6092 return;
6093 }
6094
6095 val = I915_READ(DSPCNTR(plane));
6096
6097 if (INTEL_INFO(dev)->gen >= 4)
6098 if (val & DISPPLANE_TILED)
6099 plane_config->tiled = true;
6100
6101 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6102 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006103 crtc->base.primary->fb->pixel_format = fourcc;
6104 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006105 drm_format_plane_cpp(fourcc, 0) * 8;
6106
6107 if (INTEL_INFO(dev)->gen >= 4) {
6108 if (plane_config->tiled)
6109 offset = I915_READ(DSPTILEOFF(plane));
6110 else
6111 offset = I915_READ(DSPLINOFF(plane));
6112 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6113 } else {
6114 base = I915_READ(DSPADDR(plane));
6115 }
6116 plane_config->base = base;
6117
6118 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006119 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6120 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006121
6122 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006123 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006124
Dave Airlie66e514c2014-04-03 07:51:54 +10006125 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006126 plane_config->tiled);
6127
Dave Airlie66e514c2014-04-03 07:51:54 +10006128 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006129 aligned_height, PAGE_SIZE);
6130
6131 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006132 pipe, plane, crtc->base.primary->fb->width,
6133 crtc->base.primary->fb->height,
6134 crtc->base.primary->fb->bits_per_pixel, base,
6135 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006136 plane_config->size);
6137
6138}
6139
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006140static void chv_crtc_clock_get(struct intel_crtc *crtc,
6141 struct intel_crtc_config *pipe_config)
6142{
6143 struct drm_device *dev = crtc->base.dev;
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145 int pipe = pipe_config->cpu_transcoder;
6146 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6147 intel_clock_t clock;
6148 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6149 int refclk = 100000;
6150
6151 mutex_lock(&dev_priv->dpio_lock);
6152 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6153 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6154 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6155 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6156 mutex_unlock(&dev_priv->dpio_lock);
6157
6158 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6159 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6160 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6161 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6162 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6163
6164 chv_clock(refclk, &clock);
6165
6166 /* clock.dot is the fast clock */
6167 pipe_config->port_clock = clock.dot / 5;
6168}
6169
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006170static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6171 struct intel_crtc_config *pipe_config)
6172{
6173 struct drm_device *dev = crtc->base.dev;
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175 uint32_t tmp;
6176
Imre Deakb5482bd2014-03-05 16:20:55 +02006177 if (!intel_display_power_enabled(dev_priv,
6178 POWER_DOMAIN_PIPE(crtc->pipe)))
6179 return false;
6180
Daniel Vettere143a212013-07-04 12:01:15 +02006181 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006182 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006184 tmp = I915_READ(PIPECONF(crtc->pipe));
6185 if (!(tmp & PIPECONF_ENABLE))
6186 return false;
6187
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006188 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6189 switch (tmp & PIPECONF_BPC_MASK) {
6190 case PIPECONF_6BPC:
6191 pipe_config->pipe_bpp = 18;
6192 break;
6193 case PIPECONF_8BPC:
6194 pipe_config->pipe_bpp = 24;
6195 break;
6196 case PIPECONF_10BPC:
6197 pipe_config->pipe_bpp = 30;
6198 break;
6199 default:
6200 break;
6201 }
6202 }
6203
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006204 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6205 pipe_config->limited_color_range = true;
6206
Ville Syrjälä282740f2013-09-04 18:30:03 +03006207 if (INTEL_INFO(dev)->gen < 4)
6208 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6209
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006210 intel_get_pipe_timings(crtc, pipe_config);
6211
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006212 i9xx_get_pfit_config(crtc, pipe_config);
6213
Daniel Vetter6c49f242013-06-06 12:45:25 +02006214 if (INTEL_INFO(dev)->gen >= 4) {
6215 tmp = I915_READ(DPLL_MD(crtc->pipe));
6216 pipe_config->pixel_multiplier =
6217 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6218 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006219 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006220 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6221 tmp = I915_READ(DPLL(crtc->pipe));
6222 pipe_config->pixel_multiplier =
6223 ((tmp & SDVO_MULTIPLIER_MASK)
6224 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6225 } else {
6226 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6227 * port and will be fixed up in the encoder->get_config
6228 * function. */
6229 pipe_config->pixel_multiplier = 1;
6230 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006231 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6232 if (!IS_VALLEYVIEW(dev)) {
6233 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6234 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006235 } else {
6236 /* Mask out read-only status bits. */
6237 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6238 DPLL_PORTC_READY_MASK |
6239 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006240 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006241
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006242 if (IS_CHERRYVIEW(dev))
6243 chv_crtc_clock_get(crtc, pipe_config);
6244 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006245 vlv_crtc_clock_get(crtc, pipe_config);
6246 else
6247 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006249 return true;
6250}
6251
Paulo Zanonidde86e22012-12-01 12:04:25 -02006252static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006253{
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006256 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006257 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006258 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006259 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006260 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006261 bool has_ck505 = false;
6262 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006263
6264 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006265 list_for_each_entry(encoder, &mode_config->encoder_list,
6266 base.head) {
6267 switch (encoder->type) {
6268 case INTEL_OUTPUT_LVDS:
6269 has_panel = true;
6270 has_lvds = true;
6271 break;
6272 case INTEL_OUTPUT_EDP:
6273 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006274 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006275 has_cpu_edp = true;
6276 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006277 }
6278 }
6279
Keith Packard99eb6a02011-09-26 14:29:12 -07006280 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006281 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006282 can_ssc = has_ck505;
6283 } else {
6284 has_ck505 = false;
6285 can_ssc = true;
6286 }
6287
Imre Deak2de69052013-05-08 13:14:04 +03006288 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6289 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006290
6291 /* Ironlake: try to setup display ref clock before DPLL
6292 * enabling. This is only under driver's control after
6293 * PCH B stepping, previous chipset stepping should be
6294 * ignoring this setting.
6295 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006296 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006297
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006298 /* As we must carefully and slowly disable/enable each source in turn,
6299 * compute the final state we want first and check if we need to
6300 * make any changes at all.
6301 */
6302 final = val;
6303 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006304 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006305 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006306 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006307 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6308
6309 final &= ~DREF_SSC_SOURCE_MASK;
6310 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6311 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006312
Keith Packard199e5d72011-09-22 12:01:57 -07006313 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006314 final |= DREF_SSC_SOURCE_ENABLE;
6315
6316 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6317 final |= DREF_SSC1_ENABLE;
6318
6319 if (has_cpu_edp) {
6320 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6321 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6322 else
6323 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6324 } else
6325 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6326 } else {
6327 final |= DREF_SSC_SOURCE_DISABLE;
6328 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6329 }
6330
6331 if (final == val)
6332 return;
6333
6334 /* Always enable nonspread source */
6335 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6336
6337 if (has_ck505)
6338 val |= DREF_NONSPREAD_CK505_ENABLE;
6339 else
6340 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6341
6342 if (has_panel) {
6343 val &= ~DREF_SSC_SOURCE_MASK;
6344 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006345
Keith Packard199e5d72011-09-22 12:01:57 -07006346 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006347 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006348 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006349 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006350 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006351 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006352
6353 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006354 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006355 POSTING_READ(PCH_DREF_CONTROL);
6356 udelay(200);
6357
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006358 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006359
6360 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006361 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006362 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006363 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006364 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006365 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006366 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006367 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006368 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006369
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006370 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006371 POSTING_READ(PCH_DREF_CONTROL);
6372 udelay(200);
6373 } else {
6374 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6375
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006376 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006377
6378 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006379 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006380
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006381 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006382 POSTING_READ(PCH_DREF_CONTROL);
6383 udelay(200);
6384
6385 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006386 val &= ~DREF_SSC_SOURCE_MASK;
6387 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006388
6389 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006390 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006391
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006392 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006393 POSTING_READ(PCH_DREF_CONTROL);
6394 udelay(200);
6395 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006396
6397 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006398}
6399
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006400static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006401{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006402 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006404 tmp = I915_READ(SOUTH_CHICKEN2);
6405 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6406 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006408 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6409 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6410 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006411
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006412 tmp = I915_READ(SOUTH_CHICKEN2);
6413 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6414 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006415
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006416 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6417 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6418 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006419}
6420
6421/* WaMPhyProgramming:hsw */
6422static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6423{
6424 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006425
6426 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6427 tmp &= ~(0xFF << 24);
6428 tmp |= (0x12 << 24);
6429 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6430
Paulo Zanonidde86e22012-12-01 12:04:25 -02006431 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6432 tmp |= (1 << 11);
6433 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6434
6435 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6436 tmp |= (1 << 11);
6437 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6438
Paulo Zanonidde86e22012-12-01 12:04:25 -02006439 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6440 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6441 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6442
6443 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6444 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6445 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6446
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006447 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6448 tmp &= ~(7 << 13);
6449 tmp |= (5 << 13);
6450 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006451
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006452 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6453 tmp &= ~(7 << 13);
6454 tmp |= (5 << 13);
6455 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006456
6457 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6458 tmp &= ~0xFF;
6459 tmp |= 0x1C;
6460 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6461
6462 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6463 tmp &= ~0xFF;
6464 tmp |= 0x1C;
6465 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6466
6467 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6468 tmp &= ~(0xFF << 16);
6469 tmp |= (0x1C << 16);
6470 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6471
6472 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6473 tmp &= ~(0xFF << 16);
6474 tmp |= (0x1C << 16);
6475 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6476
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006477 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6478 tmp |= (1 << 27);
6479 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006480
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006481 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6482 tmp |= (1 << 27);
6483 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006484
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006485 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6486 tmp &= ~(0xF << 28);
6487 tmp |= (4 << 28);
6488 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006490 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6491 tmp &= ~(0xF << 28);
6492 tmp |= (4 << 28);
6493 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006494}
6495
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006496/* Implements 3 different sequences from BSpec chapter "Display iCLK
6497 * Programming" based on the parameters passed:
6498 * - Sequence to enable CLKOUT_DP
6499 * - Sequence to enable CLKOUT_DP without spread
6500 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6501 */
6502static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6503 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006504{
6505 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006506 uint32_t reg, tmp;
6507
6508 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6509 with_spread = true;
6510 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6511 with_fdi, "LP PCH doesn't have FDI\n"))
6512 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006513
6514 mutex_lock(&dev_priv->dpio_lock);
6515
6516 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6517 tmp &= ~SBI_SSCCTL_DISABLE;
6518 tmp |= SBI_SSCCTL_PATHALT;
6519 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6520
6521 udelay(24);
6522
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006523 if (with_spread) {
6524 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6525 tmp &= ~SBI_SSCCTL_PATHALT;
6526 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006527
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006528 if (with_fdi) {
6529 lpt_reset_fdi_mphy(dev_priv);
6530 lpt_program_fdi_mphy(dev_priv);
6531 }
6532 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006533
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006534 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6535 SBI_GEN0 : SBI_DBUFF0;
6536 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6537 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6538 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006539
6540 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006541}
6542
Paulo Zanoni47701c32013-07-23 11:19:25 -03006543/* Sequence to disable CLKOUT_DP */
6544static void lpt_disable_clkout_dp(struct drm_device *dev)
6545{
6546 struct drm_i915_private *dev_priv = dev->dev_private;
6547 uint32_t reg, tmp;
6548
6549 mutex_lock(&dev_priv->dpio_lock);
6550
6551 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6552 SBI_GEN0 : SBI_DBUFF0;
6553 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6554 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6555 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6556
6557 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6558 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6559 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6560 tmp |= SBI_SSCCTL_PATHALT;
6561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6562 udelay(32);
6563 }
6564 tmp |= SBI_SSCCTL_DISABLE;
6565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6566 }
6567
6568 mutex_unlock(&dev_priv->dpio_lock);
6569}
6570
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006571static void lpt_init_pch_refclk(struct drm_device *dev)
6572{
6573 struct drm_mode_config *mode_config = &dev->mode_config;
6574 struct intel_encoder *encoder;
6575 bool has_vga = false;
6576
6577 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6578 switch (encoder->type) {
6579 case INTEL_OUTPUT_ANALOG:
6580 has_vga = true;
6581 break;
6582 }
6583 }
6584
Paulo Zanoni47701c32013-07-23 11:19:25 -03006585 if (has_vga)
6586 lpt_enable_clkout_dp(dev, true, true);
6587 else
6588 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006589}
6590
Paulo Zanonidde86e22012-12-01 12:04:25 -02006591/*
6592 * Initialize reference clocks when the driver loads
6593 */
6594void intel_init_pch_refclk(struct drm_device *dev)
6595{
6596 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6597 ironlake_init_pch_refclk(dev);
6598 else if (HAS_PCH_LPT(dev))
6599 lpt_init_pch_refclk(dev);
6600}
6601
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006602static int ironlake_get_refclk(struct drm_crtc *crtc)
6603{
6604 struct drm_device *dev = crtc->dev;
6605 struct drm_i915_private *dev_priv = dev->dev_private;
6606 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006607 int num_connectors = 0;
6608 bool is_lvds = false;
6609
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006610 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006611 switch (encoder->type) {
6612 case INTEL_OUTPUT_LVDS:
6613 is_lvds = true;
6614 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006615 }
6616 num_connectors++;
6617 }
6618
6619 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006620 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006621 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006622 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006623 }
6624
6625 return 120000;
6626}
6627
Daniel Vetter6ff93602013-04-19 11:24:36 +02006628static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006629{
6630 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6632 int pipe = intel_crtc->pipe;
6633 uint32_t val;
6634
Daniel Vetter78114072013-06-13 00:54:57 +02006635 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006636
Daniel Vetter965e0c42013-03-27 00:44:57 +01006637 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006638 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006639 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006640 break;
6641 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006642 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006643 break;
6644 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006645 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006646 break;
6647 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006648 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006649 break;
6650 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006651 /* Case prevented by intel_choose_pipe_bpp_dither. */
6652 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006653 }
6654
Daniel Vetterd8b32242013-04-25 17:54:44 +02006655 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6657
Daniel Vetter6ff93602013-04-19 11:24:36 +02006658 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006659 val |= PIPECONF_INTERLACED_ILK;
6660 else
6661 val |= PIPECONF_PROGRESSIVE;
6662
Daniel Vetter50f3b012013-03-27 00:44:56 +01006663 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006664 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006665
Paulo Zanonic8203562012-09-12 10:06:29 -03006666 I915_WRITE(PIPECONF(pipe), val);
6667 POSTING_READ(PIPECONF(pipe));
6668}
6669
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006670/*
6671 * Set up the pipe CSC unit.
6672 *
6673 * Currently only full range RGB to limited range RGB conversion
6674 * is supported, but eventually this should handle various
6675 * RGB<->YCbCr scenarios as well.
6676 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006677static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006678{
6679 struct drm_device *dev = crtc->dev;
6680 struct drm_i915_private *dev_priv = dev->dev_private;
6681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6682 int pipe = intel_crtc->pipe;
6683 uint16_t coeff = 0x7800; /* 1.0 */
6684
6685 /*
6686 * TODO: Check what kind of values actually come out of the pipe
6687 * with these coeff/postoff values and adjust to get the best
6688 * accuracy. Perhaps we even need to take the bpc value into
6689 * consideration.
6690 */
6691
Daniel Vetter50f3b012013-03-27 00:44:56 +01006692 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006693 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6694
6695 /*
6696 * GY/GU and RY/RU should be the other way around according
6697 * to BSpec, but reality doesn't agree. Just set them up in
6698 * a way that results in the correct picture.
6699 */
6700 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6701 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6702
6703 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6704 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6705
6706 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6707 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6708
6709 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6710 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6711 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6712
6713 if (INTEL_INFO(dev)->gen > 6) {
6714 uint16_t postoff = 0;
6715
Daniel Vetter50f3b012013-03-27 00:44:56 +01006716 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006717 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006718
6719 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6720 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6721 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6722
6723 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6724 } else {
6725 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6726
Daniel Vetter50f3b012013-03-27 00:44:56 +01006727 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006728 mode |= CSC_BLACK_SCREEN_OFFSET;
6729
6730 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6731 }
6732}
6733
Daniel Vetter6ff93602013-04-19 11:24:36 +02006734static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006735{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006736 struct drm_device *dev = crtc->dev;
6737 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006739 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006740 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006741 uint32_t val;
6742
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006743 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006744
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006745 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006746 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6747
Daniel Vetter6ff93602013-04-19 11:24:36 +02006748 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006749 val |= PIPECONF_INTERLACED_ILK;
6750 else
6751 val |= PIPECONF_PROGRESSIVE;
6752
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006753 I915_WRITE(PIPECONF(cpu_transcoder), val);
6754 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006755
6756 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6757 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006758
6759 if (IS_BROADWELL(dev)) {
6760 val = 0;
6761
6762 switch (intel_crtc->config.pipe_bpp) {
6763 case 18:
6764 val |= PIPEMISC_DITHER_6_BPC;
6765 break;
6766 case 24:
6767 val |= PIPEMISC_DITHER_8_BPC;
6768 break;
6769 case 30:
6770 val |= PIPEMISC_DITHER_10_BPC;
6771 break;
6772 case 36:
6773 val |= PIPEMISC_DITHER_12_BPC;
6774 break;
6775 default:
6776 /* Case prevented by pipe_config_set_bpp. */
6777 BUG();
6778 }
6779
6780 if (intel_crtc->config.dither)
6781 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6782
6783 I915_WRITE(PIPEMISC(pipe), val);
6784 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006785}
6786
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006787static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006788 intel_clock_t *clock,
6789 bool *has_reduced_clock,
6790 intel_clock_t *reduced_clock)
6791{
6792 struct drm_device *dev = crtc->dev;
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 struct intel_encoder *intel_encoder;
6795 int refclk;
6796 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006797 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006798
6799 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6800 switch (intel_encoder->type) {
6801 case INTEL_OUTPUT_LVDS:
6802 is_lvds = true;
6803 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006804 }
6805 }
6806
6807 refclk = ironlake_get_refclk(crtc);
6808
6809 /*
6810 * Returns a set of divisors for the desired target clock with the given
6811 * refclk, or FALSE. The returned values represent the clock equation:
6812 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6813 */
6814 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006815 ret = dev_priv->display.find_dpll(limit, crtc,
6816 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006817 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006818 if (!ret)
6819 return false;
6820
6821 if (is_lvds && dev_priv->lvds_downclock_avail) {
6822 /*
6823 * Ensure we match the reduced clock's P to the target clock.
6824 * If the clocks don't match, we can't switch the display clock
6825 * by using the FP0/FP1. In such case we will disable the LVDS
6826 * downclock feature.
6827 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006828 *has_reduced_clock =
6829 dev_priv->display.find_dpll(limit, crtc,
6830 dev_priv->lvds_downclock,
6831 refclk, clock,
6832 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006833 }
6834
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006835 return true;
6836}
6837
Paulo Zanonid4b19312012-11-29 11:29:32 -02006838int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6839{
6840 /*
6841 * Account for spread spectrum to avoid
6842 * oversubscribing the link. Max center spread
6843 * is 2.5%; use 5% for safety's sake.
6844 */
6845 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006846 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006847}
6848
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006849static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006850{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006851 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006852}
6853
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006854static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006855 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006856 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006857{
6858 struct drm_crtc *crtc = &intel_crtc->base;
6859 struct drm_device *dev = crtc->dev;
6860 struct drm_i915_private *dev_priv = dev->dev_private;
6861 struct intel_encoder *intel_encoder;
6862 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006863 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006864 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006865
6866 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6867 switch (intel_encoder->type) {
6868 case INTEL_OUTPUT_LVDS:
6869 is_lvds = true;
6870 break;
6871 case INTEL_OUTPUT_SDVO:
6872 case INTEL_OUTPUT_HDMI:
6873 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006874 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006875 }
6876
6877 num_connectors++;
6878 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006879
Chris Wilsonc1858122010-12-03 21:35:48 +00006880 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006881 factor = 21;
6882 if (is_lvds) {
6883 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006884 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006885 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006886 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006887 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006888 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006889
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006890 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006891 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006892
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006893 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6894 *fp2 |= FP_CB_TUNE;
6895
Chris Wilson5eddb702010-09-11 13:48:45 +01006896 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006897
Eric Anholta07d6782011-03-30 13:01:08 -07006898 if (is_lvds)
6899 dpll |= DPLLB_MODE_LVDS;
6900 else
6901 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006902
Daniel Vetteref1b4602013-06-01 17:17:04 +02006903 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6904 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006905
6906 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006907 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006908 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006909 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006910
Eric Anholta07d6782011-03-30 13:01:08 -07006911 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006912 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006913 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006914 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006915
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006916 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006917 case 5:
6918 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6919 break;
6920 case 7:
6921 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6922 break;
6923 case 10:
6924 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6925 break;
6926 case 14:
6927 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6928 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006929 }
6930
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006931 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006932 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006933 else
6934 dpll |= PLL_REF_INPUT_DREFCLK;
6935
Daniel Vetter959e16d2013-06-05 13:34:21 +02006936 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006937}
6938
Jesse Barnes79e53942008-11-07 14:24:08 -08006939static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006940 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006941 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006942{
6943 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006945 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006946 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006947 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006948 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006949 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006950 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006951 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08006952
6953 for_each_encoder_on_crtc(dev, crtc, encoder) {
6954 switch (encoder->type) {
6955 case INTEL_OUTPUT_LVDS:
6956 is_lvds = true;
6957 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 }
6959
6960 num_connectors++;
6961 }
6962
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006963 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6964 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6965
Daniel Vetterff9a6752013-06-01 17:16:21 +02006966 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006967 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006968 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006969 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6970 return -EINVAL;
6971 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006972 /* Compat-code for transition, will disappear. */
6973 if (!intel_crtc->config.clock_set) {
6974 intel_crtc->config.dpll.n = clock.n;
6975 intel_crtc->config.dpll.m1 = clock.m1;
6976 intel_crtc->config.dpll.m2 = clock.m2;
6977 intel_crtc->config.dpll.p1 = clock.p1;
6978 intel_crtc->config.dpll.p2 = clock.p2;
6979 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006980
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006981 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006982 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006983 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006984 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006985 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006986
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006987 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006988 &fp, &reduced_clock,
6989 has_reduced_clock ? &fp2 : NULL);
6990
Daniel Vetter959e16d2013-06-05 13:34:21 +02006991 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006992 intel_crtc->config.dpll_hw_state.fp0 = fp;
6993 if (has_reduced_clock)
6994 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6995 else
6996 intel_crtc->config.dpll_hw_state.fp1 = fp;
6997
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006998 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006999 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007000 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007001 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007002 return -EINVAL;
7003 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007004 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007005 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007006
Jani Nikulad330a952014-01-21 11:24:25 +02007007 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007008 intel_crtc->lowfreq_avail = true;
7009 else
7010 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007011
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007012 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007013}
7014
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007015static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7016 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007017{
7018 struct drm_device *dev = crtc->base.dev;
7019 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007020 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007021
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007022 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7023 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7024 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7025 & ~TU_SIZE_MASK;
7026 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7027 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7028 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7029}
7030
7031static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7032 enum transcoder transcoder,
7033 struct intel_link_m_n *m_n)
7034{
7035 struct drm_device *dev = crtc->base.dev;
7036 struct drm_i915_private *dev_priv = dev->dev_private;
7037 enum pipe pipe = crtc->pipe;
7038
7039 if (INTEL_INFO(dev)->gen >= 5) {
7040 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7041 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7042 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7043 & ~TU_SIZE_MASK;
7044 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7045 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7046 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7047 } else {
7048 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7049 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7050 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7051 & ~TU_SIZE_MASK;
7052 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7053 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7054 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7055 }
7056}
7057
7058void intel_dp_get_m_n(struct intel_crtc *crtc,
7059 struct intel_crtc_config *pipe_config)
7060{
7061 if (crtc->config.has_pch_encoder)
7062 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7063 else
7064 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7065 &pipe_config->dp_m_n);
7066}
7067
Daniel Vetter72419202013-04-04 13:28:53 +02007068static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7069 struct intel_crtc_config *pipe_config)
7070{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007071 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7072 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007073}
7074
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007075static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7076 struct intel_crtc_config *pipe_config)
7077{
7078 struct drm_device *dev = crtc->base.dev;
7079 struct drm_i915_private *dev_priv = dev->dev_private;
7080 uint32_t tmp;
7081
7082 tmp = I915_READ(PF_CTL(crtc->pipe));
7083
7084 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007085 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007086 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7087 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007088
7089 /* We currently do not free assignements of panel fitters on
7090 * ivb/hsw (since we don't use the higher upscaling modes which
7091 * differentiates them) so just WARN about this case for now. */
7092 if (IS_GEN7(dev)) {
7093 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7094 PF_PIPE_SEL_IVB(crtc->pipe));
7095 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007096 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007097}
7098
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007099static void ironlake_get_plane_config(struct intel_crtc *crtc,
7100 struct intel_plane_config *plane_config)
7101{
7102 struct drm_device *dev = crtc->base.dev;
7103 struct drm_i915_private *dev_priv = dev->dev_private;
7104 u32 val, base, offset;
7105 int pipe = crtc->pipe, plane = crtc->plane;
7106 int fourcc, pixel_format;
7107 int aligned_height;
7108
Dave Airlie66e514c2014-04-03 07:51:54 +10007109 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7110 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007111 DRM_DEBUG_KMS("failed to alloc fb\n");
7112 return;
7113 }
7114
7115 val = I915_READ(DSPCNTR(plane));
7116
7117 if (INTEL_INFO(dev)->gen >= 4)
7118 if (val & DISPPLANE_TILED)
7119 plane_config->tiled = true;
7120
7121 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7122 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007123 crtc->base.primary->fb->pixel_format = fourcc;
7124 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007125 drm_format_plane_cpp(fourcc, 0) * 8;
7126
7127 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7128 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7129 offset = I915_READ(DSPOFFSET(plane));
7130 } else {
7131 if (plane_config->tiled)
7132 offset = I915_READ(DSPTILEOFF(plane));
7133 else
7134 offset = I915_READ(DSPLINOFF(plane));
7135 }
7136 plane_config->base = base;
7137
7138 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007139 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7140 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007141
7142 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007143 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007144
Dave Airlie66e514c2014-04-03 07:51:54 +10007145 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007146 plane_config->tiled);
7147
Dave Airlie66e514c2014-04-03 07:51:54 +10007148 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007149 aligned_height, PAGE_SIZE);
7150
7151 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007152 pipe, plane, crtc->base.primary->fb->width,
7153 crtc->base.primary->fb->height,
7154 crtc->base.primary->fb->bits_per_pixel, base,
7155 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007156 plane_config->size);
7157}
7158
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007159static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7160 struct intel_crtc_config *pipe_config)
7161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 uint32_t tmp;
7165
Daniel Vettere143a212013-07-04 12:01:15 +02007166 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007167 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007168
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007169 tmp = I915_READ(PIPECONF(crtc->pipe));
7170 if (!(tmp & PIPECONF_ENABLE))
7171 return false;
7172
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007173 switch (tmp & PIPECONF_BPC_MASK) {
7174 case PIPECONF_6BPC:
7175 pipe_config->pipe_bpp = 18;
7176 break;
7177 case PIPECONF_8BPC:
7178 pipe_config->pipe_bpp = 24;
7179 break;
7180 case PIPECONF_10BPC:
7181 pipe_config->pipe_bpp = 30;
7182 break;
7183 case PIPECONF_12BPC:
7184 pipe_config->pipe_bpp = 36;
7185 break;
7186 default:
7187 break;
7188 }
7189
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007190 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7191 pipe_config->limited_color_range = true;
7192
Daniel Vetterab9412b2013-05-03 11:49:46 +02007193 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007194 struct intel_shared_dpll *pll;
7195
Daniel Vetter88adfff2013-03-28 10:42:01 +01007196 pipe_config->has_pch_encoder = true;
7197
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007198 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7199 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7200 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007201
7202 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007203
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007204 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007205 pipe_config->shared_dpll =
7206 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007207 } else {
7208 tmp = I915_READ(PCH_DPLL_SEL);
7209 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7210 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7211 else
7212 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7213 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007214
7215 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7216
7217 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7218 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007219
7220 tmp = pipe_config->dpll_hw_state.dpll;
7221 pipe_config->pixel_multiplier =
7222 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7223 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007224
7225 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007226 } else {
7227 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007228 }
7229
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007230 intel_get_pipe_timings(crtc, pipe_config);
7231
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007232 ironlake_get_pfit_config(crtc, pipe_config);
7233
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007234 return true;
7235}
7236
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007237static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7238{
7239 struct drm_device *dev = dev_priv->dev;
7240 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7241 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007242
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007243 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007244 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007245 pipe_name(crtc->pipe));
7246
7247 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7248 WARN(plls->spll_refcount, "SPLL enabled\n");
7249 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7250 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7251 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7252 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7253 "CPU PWM1 enabled\n");
7254 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7255 "CPU PWM2 enabled\n");
7256 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7257 "PCH PWM1 enabled\n");
7258 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7259 "Utility pin enabled\n");
7260 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7261
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007262 /*
7263 * In theory we can still leave IRQs enabled, as long as only the HPD
7264 * interrupts remain enabled. We used to check for that, but since it's
7265 * gen-specific and since we only disable LCPLL after we fully disable
7266 * the interrupts, the check below should be enough.
7267 */
7268 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007269}
7270
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007271static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7272{
7273 struct drm_device *dev = dev_priv->dev;
7274
7275 if (IS_HASWELL(dev)) {
7276 mutex_lock(&dev_priv->rps.hw_lock);
7277 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7278 val))
7279 DRM_ERROR("Failed to disable D_COMP\n");
7280 mutex_unlock(&dev_priv->rps.hw_lock);
7281 } else {
7282 I915_WRITE(D_COMP, val);
7283 }
7284 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007285}
7286
7287/*
7288 * This function implements pieces of two sequences from BSpec:
7289 * - Sequence for display software to disable LCPLL
7290 * - Sequence for display software to allow package C8+
7291 * The steps implemented here are just the steps that actually touch the LCPLL
7292 * register. Callers should take care of disabling all the display engine
7293 * functions, doing the mode unset, fixing interrupts, etc.
7294 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007295static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7296 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007297{
7298 uint32_t val;
7299
7300 assert_can_disable_lcpll(dev_priv);
7301
7302 val = I915_READ(LCPLL_CTL);
7303
7304 if (switch_to_fclk) {
7305 val |= LCPLL_CD_SOURCE_FCLK;
7306 I915_WRITE(LCPLL_CTL, val);
7307
7308 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7309 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7310 DRM_ERROR("Switching to FCLK failed\n");
7311
7312 val = I915_READ(LCPLL_CTL);
7313 }
7314
7315 val |= LCPLL_PLL_DISABLE;
7316 I915_WRITE(LCPLL_CTL, val);
7317 POSTING_READ(LCPLL_CTL);
7318
7319 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7320 DRM_ERROR("LCPLL still locked\n");
7321
7322 val = I915_READ(D_COMP);
7323 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007324 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007325 ndelay(100);
7326
7327 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7328 DRM_ERROR("D_COMP RCOMP still in progress\n");
7329
7330 if (allow_power_down) {
7331 val = I915_READ(LCPLL_CTL);
7332 val |= LCPLL_POWER_DOWN_ALLOW;
7333 I915_WRITE(LCPLL_CTL, val);
7334 POSTING_READ(LCPLL_CTL);
7335 }
7336}
7337
7338/*
7339 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7340 * source.
7341 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007342static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007343{
7344 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007345 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007346
7347 val = I915_READ(LCPLL_CTL);
7348
7349 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7350 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7351 return;
7352
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007353 /*
7354 * Make sure we're not on PC8 state before disabling PC8, otherwise
7355 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7356 *
7357 * The other problem is that hsw_restore_lcpll() is called as part of
7358 * the runtime PM resume sequence, so we can't just call
7359 * gen6_gt_force_wake_get() because that function calls
7360 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7361 * while we are on the resume sequence. So to solve this problem we have
7362 * to call special forcewake code that doesn't touch runtime PM and
7363 * doesn't enable the forcewake delayed work.
7364 */
7365 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7366 if (dev_priv->uncore.forcewake_count++ == 0)
7367 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7368 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007369
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007370 if (val & LCPLL_POWER_DOWN_ALLOW) {
7371 val &= ~LCPLL_POWER_DOWN_ALLOW;
7372 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007373 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007374 }
7375
7376 val = I915_READ(D_COMP);
7377 val |= D_COMP_COMP_FORCE;
7378 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007379 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007380
7381 val = I915_READ(LCPLL_CTL);
7382 val &= ~LCPLL_PLL_DISABLE;
7383 I915_WRITE(LCPLL_CTL, val);
7384
7385 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7386 DRM_ERROR("LCPLL not locked yet\n");
7387
7388 if (val & LCPLL_CD_SOURCE_FCLK) {
7389 val = I915_READ(LCPLL_CTL);
7390 val &= ~LCPLL_CD_SOURCE_FCLK;
7391 I915_WRITE(LCPLL_CTL, val);
7392
7393 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7394 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7395 DRM_ERROR("Switching back to LCPLL failed\n");
7396 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007397
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007398 /* See the big comment above. */
7399 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7400 if (--dev_priv->uncore.forcewake_count == 0)
7401 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7402 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007403}
7404
Paulo Zanoni765dab62014-03-07 20:08:18 -03007405/*
7406 * Package states C8 and deeper are really deep PC states that can only be
7407 * reached when all the devices on the system allow it, so even if the graphics
7408 * device allows PC8+, it doesn't mean the system will actually get to these
7409 * states. Our driver only allows PC8+ when going into runtime PM.
7410 *
7411 * The requirements for PC8+ are that all the outputs are disabled, the power
7412 * well is disabled and most interrupts are disabled, and these are also
7413 * requirements for runtime PM. When these conditions are met, we manually do
7414 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7415 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7416 * hang the machine.
7417 *
7418 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7419 * the state of some registers, so when we come back from PC8+ we need to
7420 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7421 * need to take care of the registers kept by RC6. Notice that this happens even
7422 * if we don't put the device in PCI D3 state (which is what currently happens
7423 * because of the runtime PM support).
7424 *
7425 * For more, read "Display Sequences for Package C8" on the hardware
7426 * documentation.
7427 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007428void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007429{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007430 struct drm_device *dev = dev_priv->dev;
7431 uint32_t val;
7432
Paulo Zanonic67a4702013-08-19 13:18:09 -03007433 DRM_DEBUG_KMS("Enabling package C8+\n");
7434
Paulo Zanonic67a4702013-08-19 13:18:09 -03007435 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7436 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7437 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7438 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7439 }
7440
7441 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007442 hsw_disable_lcpll(dev_priv, true, true);
7443}
7444
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007445void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007446{
7447 struct drm_device *dev = dev_priv->dev;
7448 uint32_t val;
7449
Paulo Zanonic67a4702013-08-19 13:18:09 -03007450 DRM_DEBUG_KMS("Disabling package C8+\n");
7451
7452 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007453 lpt_init_pch_refclk(dev);
7454
7455 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7456 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7457 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7458 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7459 }
7460
7461 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007462}
7463
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007464static void snb_modeset_global_resources(struct drm_device *dev)
7465{
7466 modeset_update_crtc_power_domains(dev);
7467}
7468
Imre Deak4f074122013-10-16 17:25:51 +03007469static void haswell_modeset_global_resources(struct drm_device *dev)
7470{
Paulo Zanonida723562013-12-19 11:54:51 -02007471 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007472}
7473
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007474static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007475 int x, int y,
7476 struct drm_framebuffer *fb)
7477{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007479
Paulo Zanoni566b7342013-11-25 15:27:08 -02007480 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007481 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007482 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007483
Daniel Vetter644cef32014-04-24 23:55:07 +02007484 intel_crtc->lowfreq_avail = false;
7485
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007486 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007487}
7488
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007489static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7490 struct intel_crtc_config *pipe_config)
7491{
7492 struct drm_device *dev = crtc->base.dev;
7493 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007494 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007495 uint32_t tmp;
7496
Imre Deakb5482bd2014-03-05 16:20:55 +02007497 if (!intel_display_power_enabled(dev_priv,
7498 POWER_DOMAIN_PIPE(crtc->pipe)))
7499 return false;
7500
Daniel Vettere143a212013-07-04 12:01:15 +02007501 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007502 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7503
Daniel Vettereccb1402013-05-22 00:50:22 +02007504 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7505 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7506 enum pipe trans_edp_pipe;
7507 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7508 default:
7509 WARN(1, "unknown pipe linked to edp transcoder\n");
7510 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7511 case TRANS_DDI_EDP_INPUT_A_ON:
7512 trans_edp_pipe = PIPE_A;
7513 break;
7514 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7515 trans_edp_pipe = PIPE_B;
7516 break;
7517 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7518 trans_edp_pipe = PIPE_C;
7519 break;
7520 }
7521
7522 if (trans_edp_pipe == crtc->pipe)
7523 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7524 }
7525
Imre Deakda7e29b2014-02-18 00:02:02 +02007526 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007527 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007528 return false;
7529
Daniel Vettereccb1402013-05-22 00:50:22 +02007530 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007531 if (!(tmp & PIPECONF_ENABLE))
7532 return false;
7533
Daniel Vetter88adfff2013-03-28 10:42:01 +01007534 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007535 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007536 * DDI E. So just check whether this pipe is wired to DDI E and whether
7537 * the PCH transcoder is on.
7538 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007539 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007540 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007541 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007542 pipe_config->has_pch_encoder = true;
7543
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007544 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7545 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7546 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007547
7548 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007549 }
7550
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007551 intel_get_pipe_timings(crtc, pipe_config);
7552
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007553 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007554 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007555 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007556
Jesse Barnese59150d2014-01-07 13:30:45 -08007557 if (IS_HASWELL(dev))
7558 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7559 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007560
Daniel Vetter6c49f242013-06-06 12:45:25 +02007561 pipe_config->pixel_multiplier = 1;
7562
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007563 return true;
7564}
7565
Jani Nikula1a915102013-10-16 12:34:48 +03007566static struct {
7567 int clock;
7568 u32 config;
7569} hdmi_audio_clock[] = {
7570 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7571 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7572 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7573 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7574 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7575 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7576 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7577 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7578 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7579 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7580};
7581
7582/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7583static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7584{
7585 int i;
7586
7587 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7588 if (mode->clock == hdmi_audio_clock[i].clock)
7589 break;
7590 }
7591
7592 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7593 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7594 i = 1;
7595 }
7596
7597 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7598 hdmi_audio_clock[i].clock,
7599 hdmi_audio_clock[i].config);
7600
7601 return hdmi_audio_clock[i].config;
7602}
7603
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007604static bool intel_eld_uptodate(struct drm_connector *connector,
7605 int reg_eldv, uint32_t bits_eldv,
7606 int reg_elda, uint32_t bits_elda,
7607 int reg_edid)
7608{
7609 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7610 uint8_t *eld = connector->eld;
7611 uint32_t i;
7612
7613 i = I915_READ(reg_eldv);
7614 i &= bits_eldv;
7615
7616 if (!eld[0])
7617 return !i;
7618
7619 if (!i)
7620 return false;
7621
7622 i = I915_READ(reg_elda);
7623 i &= ~bits_elda;
7624 I915_WRITE(reg_elda, i);
7625
7626 for (i = 0; i < eld[2]; i++)
7627 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7628 return false;
7629
7630 return true;
7631}
7632
Wu Fengguange0dac652011-09-05 14:25:34 +08007633static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007634 struct drm_crtc *crtc,
7635 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007636{
7637 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7638 uint8_t *eld = connector->eld;
7639 uint32_t eldv;
7640 uint32_t len;
7641 uint32_t i;
7642
7643 i = I915_READ(G4X_AUD_VID_DID);
7644
7645 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7646 eldv = G4X_ELDV_DEVCL_DEVBLC;
7647 else
7648 eldv = G4X_ELDV_DEVCTG;
7649
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007650 if (intel_eld_uptodate(connector,
7651 G4X_AUD_CNTL_ST, eldv,
7652 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7653 G4X_HDMIW_HDMIEDID))
7654 return;
7655
Wu Fengguange0dac652011-09-05 14:25:34 +08007656 i = I915_READ(G4X_AUD_CNTL_ST);
7657 i &= ~(eldv | G4X_ELD_ADDR);
7658 len = (i >> 9) & 0x1f; /* ELD buffer size */
7659 I915_WRITE(G4X_AUD_CNTL_ST, i);
7660
7661 if (!eld[0])
7662 return;
7663
7664 len = min_t(uint8_t, eld[2], len);
7665 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7666 for (i = 0; i < len; i++)
7667 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7668
7669 i = I915_READ(G4X_AUD_CNTL_ST);
7670 i |= eldv;
7671 I915_WRITE(G4X_AUD_CNTL_ST, i);
7672}
7673
Wang Xingchao83358c852012-08-16 22:43:37 +08007674static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007675 struct drm_crtc *crtc,
7676 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007677{
7678 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7679 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007680 uint32_t eldv;
7681 uint32_t i;
7682 int len;
7683 int pipe = to_intel_crtc(crtc)->pipe;
7684 int tmp;
7685
7686 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7687 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7688 int aud_config = HSW_AUD_CFG(pipe);
7689 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7690
Wang Xingchao83358c852012-08-16 22:43:37 +08007691 /* Audio output enable */
7692 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7693 tmp = I915_READ(aud_cntrl_st2);
7694 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7695 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007696 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007697
Daniel Vetterc7905792014-04-16 16:56:09 +02007698 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007699
7700 /* Set ELD valid state */
7701 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007702 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007703 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7704 I915_WRITE(aud_cntrl_st2, tmp);
7705 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007706 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007707
7708 /* Enable HDMI mode */
7709 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007710 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007711 /* clear N_programing_enable and N_value_index */
7712 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7713 I915_WRITE(aud_config, tmp);
7714
7715 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7716
7717 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7718
7719 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7720 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7721 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7722 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007723 } else {
7724 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7725 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007726
7727 if (intel_eld_uptodate(connector,
7728 aud_cntrl_st2, eldv,
7729 aud_cntl_st, IBX_ELD_ADDRESS,
7730 hdmiw_hdmiedid))
7731 return;
7732
7733 i = I915_READ(aud_cntrl_st2);
7734 i &= ~eldv;
7735 I915_WRITE(aud_cntrl_st2, i);
7736
7737 if (!eld[0])
7738 return;
7739
7740 i = I915_READ(aud_cntl_st);
7741 i &= ~IBX_ELD_ADDRESS;
7742 I915_WRITE(aud_cntl_st, i);
7743 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7744 DRM_DEBUG_DRIVER("port num:%d\n", i);
7745
7746 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7747 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7748 for (i = 0; i < len; i++)
7749 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7750
7751 i = I915_READ(aud_cntrl_st2);
7752 i |= eldv;
7753 I915_WRITE(aud_cntrl_st2, i);
7754
7755}
7756
Wu Fengguange0dac652011-09-05 14:25:34 +08007757static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007758 struct drm_crtc *crtc,
7759 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007760{
7761 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7762 uint8_t *eld = connector->eld;
7763 uint32_t eldv;
7764 uint32_t i;
7765 int len;
7766 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007767 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007768 int aud_cntl_st;
7769 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007770 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007771
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007772 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007773 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7774 aud_config = IBX_AUD_CFG(pipe);
7775 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007776 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007777 } else if (IS_VALLEYVIEW(connector->dev)) {
7778 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7779 aud_config = VLV_AUD_CFG(pipe);
7780 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7781 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007782 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007783 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7784 aud_config = CPT_AUD_CFG(pipe);
7785 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007786 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007787 }
7788
Wang Xingchao9b138a82012-08-09 16:52:18 +08007789 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007790
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007791 if (IS_VALLEYVIEW(connector->dev)) {
7792 struct intel_encoder *intel_encoder;
7793 struct intel_digital_port *intel_dig_port;
7794
7795 intel_encoder = intel_attached_encoder(connector);
7796 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7797 i = intel_dig_port->port;
7798 } else {
7799 i = I915_READ(aud_cntl_st);
7800 i = (i >> 29) & DIP_PORT_SEL_MASK;
7801 /* DIP_Port_Select, 0x1 = PortB */
7802 }
7803
Wu Fengguange0dac652011-09-05 14:25:34 +08007804 if (!i) {
7805 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7806 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007807 eldv = IBX_ELD_VALIDB;
7808 eldv |= IBX_ELD_VALIDB << 4;
7809 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007810 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007811 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007812 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007813 }
7814
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007815 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7816 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7817 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007818 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007819 } else {
7820 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7821 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007822
7823 if (intel_eld_uptodate(connector,
7824 aud_cntrl_st2, eldv,
7825 aud_cntl_st, IBX_ELD_ADDRESS,
7826 hdmiw_hdmiedid))
7827 return;
7828
Wu Fengguange0dac652011-09-05 14:25:34 +08007829 i = I915_READ(aud_cntrl_st2);
7830 i &= ~eldv;
7831 I915_WRITE(aud_cntrl_st2, i);
7832
7833 if (!eld[0])
7834 return;
7835
Wu Fengguange0dac652011-09-05 14:25:34 +08007836 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007837 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007838 I915_WRITE(aud_cntl_st, i);
7839
7840 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7841 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7842 for (i = 0; i < len; i++)
7843 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7844
7845 i = I915_READ(aud_cntrl_st2);
7846 i |= eldv;
7847 I915_WRITE(aud_cntrl_st2, i);
7848}
7849
7850void intel_write_eld(struct drm_encoder *encoder,
7851 struct drm_display_mode *mode)
7852{
7853 struct drm_crtc *crtc = encoder->crtc;
7854 struct drm_connector *connector;
7855 struct drm_device *dev = encoder->dev;
7856 struct drm_i915_private *dev_priv = dev->dev_private;
7857
7858 connector = drm_select_eld(encoder, mode);
7859 if (!connector)
7860 return;
7861
7862 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7863 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007864 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007865 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007866 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007867
7868 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7869
7870 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007871 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007872}
7873
Chris Wilson560b85b2010-08-07 11:01:38 +01007874static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7875{
7876 struct drm_device *dev = crtc->dev;
7877 struct drm_i915_private *dev_priv = dev->dev_private;
7878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007879 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007880
Chris Wilson4b0e3332014-05-30 16:35:26 +03007881 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007882 /* On these chipsets we can only modify the base whilst
7883 * the cursor is disabled.
7884 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007885 if (intel_crtc->cursor_cntl) {
7886 I915_WRITE(_CURACNTR, 0);
7887 POSTING_READ(_CURACNTR);
7888 intel_crtc->cursor_cntl = 0;
7889 }
7890
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007891 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007892 POSTING_READ(_CURABASE);
7893 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007894
Chris Wilson4b0e3332014-05-30 16:35:26 +03007895 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7896 cntl = 0;
7897 if (base)
7898 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007899 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007900 CURSOR_FORMAT_ARGB);
7901 if (intel_crtc->cursor_cntl != cntl) {
7902 I915_WRITE(_CURACNTR, cntl);
7903 POSTING_READ(_CURACNTR);
7904 intel_crtc->cursor_cntl = cntl;
7905 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007906}
7907
7908static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7909{
7910 struct drm_device *dev = crtc->dev;
7911 struct drm_i915_private *dev_priv = dev->dev_private;
7912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7913 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007914 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007915
Chris Wilson4b0e3332014-05-30 16:35:26 +03007916 cntl = 0;
7917 if (base) {
7918 cntl = MCURSOR_GAMMA_ENABLE;
7919 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307920 case 64:
7921 cntl |= CURSOR_MODE_64_ARGB_AX;
7922 break;
7923 case 128:
7924 cntl |= CURSOR_MODE_128_ARGB_AX;
7925 break;
7926 case 256:
7927 cntl |= CURSOR_MODE_256_ARGB_AX;
7928 break;
7929 default:
7930 WARN_ON(1);
7931 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01007932 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03007933 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01007934 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03007935 if (intel_crtc->cursor_cntl != cntl) {
7936 I915_WRITE(CURCNTR(pipe), cntl);
7937 POSTING_READ(CURCNTR(pipe));
7938 intel_crtc->cursor_cntl = cntl;
7939 }
7940
Chris Wilson560b85b2010-08-07 11:01:38 +01007941 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007942 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007943 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007944}
7945
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007946static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7947{
7948 struct drm_device *dev = crtc->dev;
7949 struct drm_i915_private *dev_priv = dev->dev_private;
7950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7951 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007952 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007953
Chris Wilson4b0e3332014-05-30 16:35:26 +03007954 cntl = 0;
7955 if (base) {
7956 cntl = MCURSOR_GAMMA_ENABLE;
7957 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307958 case 64:
7959 cntl |= CURSOR_MODE_64_ARGB_AX;
7960 break;
7961 case 128:
7962 cntl |= CURSOR_MODE_128_ARGB_AX;
7963 break;
7964 case 256:
7965 cntl |= CURSOR_MODE_256_ARGB_AX;
7966 break;
7967 default:
7968 WARN_ON(1);
7969 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007970 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007971 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03007972 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
7973 cntl |= CURSOR_PIPE_CSC_ENABLE;
7974
7975 if (intel_crtc->cursor_cntl != cntl) {
7976 I915_WRITE(CURCNTR(pipe), cntl);
7977 POSTING_READ(CURCNTR(pipe));
7978 intel_crtc->cursor_cntl = cntl;
7979 }
7980
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007981 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03007982 I915_WRITE(CURBASE(pipe), base);
7983 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007984}
7985
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007986/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007987static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7988 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007989{
7990 struct drm_device *dev = crtc->dev;
7991 struct drm_i915_private *dev_priv = dev->dev_private;
7992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7993 int pipe = intel_crtc->pipe;
7994 int x = intel_crtc->cursor_x;
7995 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007996 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007997
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007998 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007999 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008000
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008001 if (x >= intel_crtc->config.pipe_src_w)
8002 base = 0;
8003
8004 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008005 base = 0;
8006
8007 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008008 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008009 base = 0;
8010
8011 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8012 x = -x;
8013 }
8014 pos |= x << CURSOR_X_SHIFT;
8015
8016 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008017 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008018 base = 0;
8019
8020 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8021 y = -y;
8022 }
8023 pos |= y << CURSOR_Y_SHIFT;
8024
Chris Wilson4b0e3332014-05-30 16:35:26 +03008025 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008026 return;
8027
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008028 I915_WRITE(CURPOS(pipe), pos);
8029
8030 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008031 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008032 else if (IS_845G(dev) || IS_I865G(dev))
8033 i845_update_cursor(crtc, base);
8034 else
8035 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008037}
8038
Jesse Barnes79e53942008-11-07 14:24:08 -08008039static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00008040 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 uint32_t handle,
8042 uint32_t width, uint32_t height)
8043{
8044 struct drm_device *dev = crtc->dev;
8045 struct drm_i915_private *dev_priv = dev->dev_private;
8046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00008047 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00008048 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008049 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008050 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008051
Jesse Barnes79e53942008-11-07 14:24:08 -08008052 /* if we want to turn off the cursor ignore width and height */
8053 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008054 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008055 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008056 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008057 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008058 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008059 }
8060
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308061 /* Check for which cursor types we support */
8062 if (!((width == 64 && height == 64) ||
8063 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8064 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8065 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008066 return -EINVAL;
8067 }
8068
Chris Wilson05394f32010-11-08 19:18:58 +00008069 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008070 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008071 return -ENOENT;
8072
Chris Wilson05394f32010-11-08 19:18:58 +00008073 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008074 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008075 ret = -ENOMEM;
8076 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008077 }
8078
Dave Airlie71acb5e2008-12-30 20:31:46 +10008079 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008080 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008081 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008082 unsigned alignment;
8083
Chris Wilsond9e86c02010-11-10 16:40:20 +00008084 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008085 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008086 ret = -EINVAL;
8087 goto fail_locked;
8088 }
8089
Chris Wilson693db182013-03-05 14:52:39 +00008090 /* Note that the w/a also requires 2 PTE of padding following
8091 * the bo. We currently fill all unused PTE with the shadow
8092 * page and so we should always have valid PTE following the
8093 * cursor preventing the VT-d warning.
8094 */
8095 alignment = 0;
8096 if (need_vtd_wa(dev))
8097 alignment = 64*1024;
8098
8099 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008100 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008101 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008102 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008103 }
8104
Chris Wilsond9e86c02010-11-10 16:40:20 +00008105 ret = i915_gem_object_put_fence(obj);
8106 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008107 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008108 goto fail_unpin;
8109 }
8110
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008111 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008112 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008113 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008114 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008115 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008116 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008117 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008118 }
Chris Wilson00731152014-05-21 12:42:56 +01008119 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008120 }
8121
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008122 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008123 I915_WRITE(CURSIZE, (height << 12) | width);
8124
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008125 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008126 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008127 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008128 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008129 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008130 }
Jesse Barnes80824002009-09-10 15:28:06 -07008131
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008132 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008133
Chris Wilson64f962e2014-03-26 12:38:15 +00008134 old_width = intel_crtc->cursor_width;
8135
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008136 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008137 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008138 intel_crtc->cursor_width = width;
8139 intel_crtc->cursor_height = height;
8140
Chris Wilson64f962e2014-03-26 12:38:15 +00008141 if (intel_crtc->active) {
8142 if (old_width != width)
8143 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008144 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008145 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008146
Jesse Barnes79e53942008-11-07 14:24:08 -08008147 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008148fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008149 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008150fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008151 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008152fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008153 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008154 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008155}
8156
8157static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8158{
Jesse Barnes79e53942008-11-07 14:24:08 -08008159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008160
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008161 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8162 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008163
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008164 if (intel_crtc->active)
8165 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008166
8167 return 0;
8168}
8169
Jesse Barnes79e53942008-11-07 14:24:08 -08008170static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008171 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008172{
James Simmons72034252010-08-03 01:33:19 +01008173 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008175
James Simmons72034252010-08-03 01:33:19 +01008176 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 intel_crtc->lut_r[i] = red[i] >> 8;
8178 intel_crtc->lut_g[i] = green[i] >> 8;
8179 intel_crtc->lut_b[i] = blue[i] >> 8;
8180 }
8181
8182 intel_crtc_load_lut(crtc);
8183}
8184
Jesse Barnes79e53942008-11-07 14:24:08 -08008185/* VESA 640x480x72Hz mode to set on the pipe */
8186static struct drm_display_mode load_detect_mode = {
8187 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8188 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8189};
8190
Daniel Vettera8bb6812014-02-10 18:00:39 +01008191struct drm_framebuffer *
8192__intel_framebuffer_create(struct drm_device *dev,
8193 struct drm_mode_fb_cmd2 *mode_cmd,
8194 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008195{
8196 struct intel_framebuffer *intel_fb;
8197 int ret;
8198
8199 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8200 if (!intel_fb) {
8201 drm_gem_object_unreference_unlocked(&obj->base);
8202 return ERR_PTR(-ENOMEM);
8203 }
8204
8205 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008206 if (ret)
8207 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008208
8209 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008210err:
8211 drm_gem_object_unreference_unlocked(&obj->base);
8212 kfree(intel_fb);
8213
8214 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008215}
8216
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008217static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008218intel_framebuffer_create(struct drm_device *dev,
8219 struct drm_mode_fb_cmd2 *mode_cmd,
8220 struct drm_i915_gem_object *obj)
8221{
8222 struct drm_framebuffer *fb;
8223 int ret;
8224
8225 ret = i915_mutex_lock_interruptible(dev);
8226 if (ret)
8227 return ERR_PTR(ret);
8228 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8229 mutex_unlock(&dev->struct_mutex);
8230
8231 return fb;
8232}
8233
Chris Wilsond2dff872011-04-19 08:36:26 +01008234static u32
8235intel_framebuffer_pitch_for_width(int width, int bpp)
8236{
8237 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8238 return ALIGN(pitch, 64);
8239}
8240
8241static u32
8242intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8243{
8244 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8245 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8246}
8247
8248static struct drm_framebuffer *
8249intel_framebuffer_create_for_mode(struct drm_device *dev,
8250 struct drm_display_mode *mode,
8251 int depth, int bpp)
8252{
8253 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008255
8256 obj = i915_gem_alloc_object(dev,
8257 intel_framebuffer_size_for_mode(mode, bpp));
8258 if (obj == NULL)
8259 return ERR_PTR(-ENOMEM);
8260
8261 mode_cmd.width = mode->hdisplay;
8262 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008263 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8264 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008265 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008266
8267 return intel_framebuffer_create(dev, &mode_cmd, obj);
8268}
8269
8270static struct drm_framebuffer *
8271mode_fits_in_fbdev(struct drm_device *dev,
8272 struct drm_display_mode *mode)
8273{
Daniel Vetter4520f532013-10-09 09:18:51 +02008274#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008275 struct drm_i915_private *dev_priv = dev->dev_private;
8276 struct drm_i915_gem_object *obj;
8277 struct drm_framebuffer *fb;
8278
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008279 if (!dev_priv->fbdev)
8280 return NULL;
8281
8282 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008283 return NULL;
8284
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008285 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008286 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008287
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008288 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008289 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8290 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008291 return NULL;
8292
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008293 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008294 return NULL;
8295
8296 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008297#else
8298 return NULL;
8299#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008300}
8301
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008302bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008303 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008304 struct intel_load_detect_pipe *old,
8305 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008306{
8307 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008308 struct intel_encoder *intel_encoder =
8309 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008310 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008311 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008312 struct drm_crtc *crtc = NULL;
8313 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008314 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008315 struct drm_mode_config *config = &dev->mode_config;
8316 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317
Chris Wilsond2dff872011-04-19 08:36:26 +01008318 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008319 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008320 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008321
Rob Clark51fd3712013-11-19 12:10:12 -05008322 drm_modeset_acquire_init(ctx, 0);
8323
8324retry:
8325 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8326 if (ret)
8327 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008328
Jesse Barnes79e53942008-11-07 14:24:08 -08008329 /*
8330 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008331 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008332 * - if the connector already has an assigned crtc, use it (but make
8333 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008334 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008335 * - try to find the first unused crtc that can drive this connector,
8336 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008337 */
8338
8339 /* See if we already have a CRTC for this connector */
8340 if (encoder->crtc) {
8341 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008342
Rob Clark51fd3712013-11-19 12:10:12 -05008343 ret = drm_modeset_lock(&crtc->mutex, ctx);
8344 if (ret)
8345 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008346
Daniel Vetter24218aa2012-08-12 19:27:11 +02008347 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008348 old->load_detect_temp = false;
8349
8350 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008351 if (connector->dpms != DRM_MODE_DPMS_ON)
8352 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008353
Chris Wilson71731882011-04-19 23:10:58 +01008354 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008355 }
8356
8357 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008358 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 i++;
8360 if (!(encoder->possible_crtcs & (1 << i)))
8361 continue;
8362 if (!possible_crtc->enabled) {
8363 crtc = possible_crtc;
8364 break;
8365 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008366 }
8367
8368 /*
8369 * If we didn't find an unused CRTC, don't use any.
8370 */
8371 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008372 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008373 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008374 }
8375
Rob Clark51fd3712013-11-19 12:10:12 -05008376 ret = drm_modeset_lock(&crtc->mutex, ctx);
8377 if (ret)
8378 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008379 intel_encoder->new_crtc = to_intel_crtc(crtc);
8380 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008381
8382 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008383 intel_crtc->new_enabled = true;
8384 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008385 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008386 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008387 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008388
Chris Wilson64927112011-04-20 07:25:26 +01008389 if (!mode)
8390 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008391
Chris Wilsond2dff872011-04-19 08:36:26 +01008392 /* We need a framebuffer large enough to accommodate all accesses
8393 * that the plane may generate whilst we perform load detection.
8394 * We can not rely on the fbcon either being present (we get called
8395 * during its initialisation to detect all boot displays, or it may
8396 * not even exist) or that it is large enough to satisfy the
8397 * requested mode.
8398 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008399 fb = mode_fits_in_fbdev(dev, mode);
8400 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008401 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008402 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8403 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008404 } else
8405 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008406 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008407 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008408 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008410
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008411 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008412 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008413 if (old->release_fb)
8414 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008415 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008416 }
Chris Wilson71731882011-04-19 23:10:58 +01008417
Jesse Barnes79e53942008-11-07 14:24:08 -08008418 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008419 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008420 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008421
8422 fail:
8423 intel_crtc->new_enabled = crtc->enabled;
8424 if (intel_crtc->new_enabled)
8425 intel_crtc->new_config = &intel_crtc->config;
8426 else
8427 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008428fail_unlock:
8429 if (ret == -EDEADLK) {
8430 drm_modeset_backoff(ctx);
8431 goto retry;
8432 }
8433
8434 drm_modeset_drop_locks(ctx);
8435 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008436
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008437 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008438}
8439
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008440void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008441 struct intel_load_detect_pipe *old,
8442 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008443{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008444 struct intel_encoder *intel_encoder =
8445 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008446 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008447 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008449
Chris Wilsond2dff872011-04-19 08:36:26 +01008450 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008451 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008452 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008453
Chris Wilson8261b192011-04-19 23:18:09 +01008454 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008455 to_intel_connector(connector)->new_encoder = NULL;
8456 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008457 intel_crtc->new_enabled = false;
8458 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008459 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008460
Daniel Vetter36206362012-12-10 20:42:17 +01008461 if (old->release_fb) {
8462 drm_framebuffer_unregister_private(old->release_fb);
8463 drm_framebuffer_unreference(old->release_fb);
8464 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008465
Rob Clark51fd3712013-11-19 12:10:12 -05008466 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008467 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008468 }
8469
Eric Anholtc751ce42010-03-25 11:48:48 -07008470 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008471 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8472 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008473
Rob Clark51fd3712013-11-19 12:10:12 -05008474unlock:
8475 drm_modeset_drop_locks(ctx);
8476 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008477}
8478
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008479static int i9xx_pll_refclk(struct drm_device *dev,
8480 const struct intel_crtc_config *pipe_config)
8481{
8482 struct drm_i915_private *dev_priv = dev->dev_private;
8483 u32 dpll = pipe_config->dpll_hw_state.dpll;
8484
8485 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008486 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008487 else if (HAS_PCH_SPLIT(dev))
8488 return 120000;
8489 else if (!IS_GEN2(dev))
8490 return 96000;
8491 else
8492 return 48000;
8493}
8494
Jesse Barnes79e53942008-11-07 14:24:08 -08008495/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008496static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8497 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008498{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008499 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008501 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008502 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 u32 fp;
8504 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008505 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008506
8507 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008508 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008510 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008511
8512 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008513 if (IS_PINEVIEW(dev)) {
8514 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8515 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008516 } else {
8517 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8518 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8519 }
8520
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008521 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008522 if (IS_PINEVIEW(dev))
8523 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8524 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008525 else
8526 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 DPLL_FPA01_P1_POST_DIV_SHIFT);
8528
8529 switch (dpll & DPLL_MODE_MASK) {
8530 case DPLLB_MODE_DAC_SERIAL:
8531 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8532 5 : 10;
8533 break;
8534 case DPLLB_MODE_LVDS:
8535 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8536 7 : 14;
8537 break;
8538 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008539 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008540 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008541 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008542 }
8543
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008544 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008545 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008546 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008547 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008548 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008549 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008550 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008551
8552 if (is_lvds) {
8553 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8554 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008555
8556 if (lvds & LVDS_CLKB_POWER_UP)
8557 clock.p2 = 7;
8558 else
8559 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008560 } else {
8561 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8562 clock.p1 = 2;
8563 else {
8564 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8565 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8566 }
8567 if (dpll & PLL_P2_DIVIDE_BY_4)
8568 clock.p2 = 4;
8569 else
8570 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008571 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008572
8573 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008574 }
8575
Ville Syrjälä18442d02013-09-13 16:00:08 +03008576 /*
8577 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008578 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008579 * encoder's get_config() function.
8580 */
8581 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008582}
8583
Ville Syrjälä6878da02013-09-13 15:59:11 +03008584int intel_dotclock_calculate(int link_freq,
8585 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008586{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008587 /*
8588 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008589 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008590 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008591 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008592 *
8593 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008594 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008595 */
8596
Ville Syrjälä6878da02013-09-13 15:59:11 +03008597 if (!m_n->link_n)
8598 return 0;
8599
8600 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8601}
8602
Ville Syrjälä18442d02013-09-13 16:00:08 +03008603static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8604 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008605{
8606 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008607
8608 /* read out port_clock from the DPLL */
8609 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008610
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008611 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008612 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008613 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008614 * agree once we know their relationship in the encoder's
8615 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008616 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008617 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008618 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8619 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008620}
8621
8622/** Returns the currently programmed mode of the given pipe. */
8623struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8624 struct drm_crtc *crtc)
8625{
Jesse Barnes548f2452011-02-17 10:40:53 -08008626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008628 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008629 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008630 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008631 int htot = I915_READ(HTOTAL(cpu_transcoder));
8632 int hsync = I915_READ(HSYNC(cpu_transcoder));
8633 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8634 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008635 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008636
8637 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8638 if (!mode)
8639 return NULL;
8640
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008641 /*
8642 * Construct a pipe_config sufficient for getting the clock info
8643 * back out of crtc_clock_get.
8644 *
8645 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8646 * to use a real value here instead.
8647 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008648 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008649 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008650 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8651 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8652 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008653 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8654
Ville Syrjälä773ae032013-09-23 17:48:20 +03008655 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 mode->hdisplay = (htot & 0xffff) + 1;
8657 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8658 mode->hsync_start = (hsync & 0xffff) + 1;
8659 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8660 mode->vdisplay = (vtot & 0xffff) + 1;
8661 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8662 mode->vsync_start = (vsync & 0xffff) + 1;
8663 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8664
8665 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008666
8667 return mode;
8668}
8669
Daniel Vetter3dec0092010-08-20 21:40:52 +02008670static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008671{
8672 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8675 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008676 int dpll_reg = DPLL(pipe);
8677 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008678
Eric Anholtbad720f2009-10-22 16:11:14 -07008679 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008680 return;
8681
8682 if (!dev_priv->lvds_downclock_avail)
8683 return;
8684
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008685 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008686 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008687 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008688
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008689 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008690
8691 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8692 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008693 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008694
Jesse Barnes652c3932009-08-17 13:31:43 -07008695 dpll = I915_READ(dpll_reg);
8696 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008697 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008698 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008699}
8700
8701static void intel_decrease_pllclock(struct drm_crtc *crtc)
8702{
8703 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008706
Eric Anholtbad720f2009-10-22 16:11:14 -07008707 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008708 return;
8709
8710 if (!dev_priv->lvds_downclock_avail)
8711 return;
8712
8713 /*
8714 * Since this is called by a timer, we should never get here in
8715 * the manual case.
8716 */
8717 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008718 int pipe = intel_crtc->pipe;
8719 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008720 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008721
Zhao Yakui44d98a62009-10-09 11:39:40 +08008722 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008723
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008724 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008725
Chris Wilson074b5e12012-05-02 12:07:06 +01008726 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008727 dpll |= DISPLAY_RATE_SELECT_FPA1;
8728 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008729 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008730 dpll = I915_READ(dpll_reg);
8731 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008732 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008733 }
8734
8735}
8736
Chris Wilsonf047e392012-07-21 12:31:41 +01008737void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008738{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008739 struct drm_i915_private *dev_priv = dev->dev_private;
8740
Chris Wilsonf62a0072014-02-21 17:55:39 +00008741 if (dev_priv->mm.busy)
8742 return;
8743
Paulo Zanoni43694d62014-03-07 20:08:08 -03008744 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008745 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008746 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008747}
8748
8749void intel_mark_idle(struct drm_device *dev)
8750{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008751 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008752 struct drm_crtc *crtc;
8753
Chris Wilsonf62a0072014-02-21 17:55:39 +00008754 if (!dev_priv->mm.busy)
8755 return;
8756
8757 dev_priv->mm.busy = false;
8758
Jani Nikulad330a952014-01-21 11:24:25 +02008759 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008760 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008761
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008762 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008763 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008764 continue;
8765
8766 intel_decrease_pllclock(crtc);
8767 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008768
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008769 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008770 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008771
8772out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008773 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008774}
8775
Chris Wilsonc65355b2013-06-06 16:53:41 -03008776void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01008777 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008778{
8779 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008780 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008781
Jani Nikulad330a952014-01-21 11:24:25 +02008782 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008783 return;
8784
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008785 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008786 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008787 continue;
8788
Matt Roperf4510a22014-04-01 15:22:40 -07008789 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008790 continue;
8791
8792 intel_increase_pllclock(crtc);
8793 if (ring && intel_fbc_enabled(dev))
8794 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008795 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008796}
8797
Jesse Barnes79e53942008-11-07 14:24:08 -08008798static void intel_crtc_destroy(struct drm_crtc *crtc)
8799{
8800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008801 struct drm_device *dev = crtc->dev;
8802 struct intel_unpin_work *work;
8803 unsigned long flags;
8804
8805 spin_lock_irqsave(&dev->event_lock, flags);
8806 work = intel_crtc->unpin_work;
8807 intel_crtc->unpin_work = NULL;
8808 spin_unlock_irqrestore(&dev->event_lock, flags);
8809
8810 if (work) {
8811 cancel_work_sync(&work->work);
8812 kfree(work);
8813 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008814
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008815 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8816
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008818
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 kfree(intel_crtc);
8820}
8821
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008822static void intel_unpin_work_fn(struct work_struct *__work)
8823{
8824 struct intel_unpin_work *work =
8825 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008826 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008827
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008828 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008829 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008830 drm_gem_object_unreference(&work->pending_flip_obj->base);
8831 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008832
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008833 intel_update_fbc(dev);
8834 mutex_unlock(&dev->struct_mutex);
8835
8836 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8837 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8838
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008839 kfree(work);
8840}
8841
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008842static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008843 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008844{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008845 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8847 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008848 unsigned long flags;
8849
8850 /* Ignore early vblank irqs */
8851 if (intel_crtc == NULL)
8852 return;
8853
8854 spin_lock_irqsave(&dev->event_lock, flags);
8855 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008856
8857 /* Ensure we don't miss a work->pending update ... */
8858 smp_rmb();
8859
8860 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008861 spin_unlock_irqrestore(&dev->event_lock, flags);
8862 return;
8863 }
8864
Chris Wilsone7d841c2012-12-03 11:36:30 +00008865 /* and that the unpin work is consistent wrt ->pending. */
8866 smp_rmb();
8867
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008868 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008869
Rob Clark45a066e2012-10-08 14:50:40 -05008870 if (work->event)
8871 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008872
Daniel Vetter87b6b102014-05-15 15:33:46 +02008873 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008874
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008875 spin_unlock_irqrestore(&dev->event_lock, flags);
8876
Daniel Vetter2c10d572012-12-20 21:24:07 +01008877 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008878
8879 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008880
8881 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008882}
8883
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008884void intel_finish_page_flip(struct drm_device *dev, int pipe)
8885{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8888
Mario Kleiner49b14a52010-12-09 07:00:07 +01008889 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008890}
8891
8892void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8893{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008894 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008895 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8896
Mario Kleiner49b14a52010-12-09 07:00:07 +01008897 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008898}
8899
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03008900/* Is 'a' after or equal to 'b'? */
8901static bool g4x_flip_count_after_eq(u32 a, u32 b)
8902{
8903 return !((a - b) & 0x80000000);
8904}
8905
8906static bool page_flip_finished(struct intel_crtc *crtc)
8907{
8908 struct drm_device *dev = crtc->base.dev;
8909 struct drm_i915_private *dev_priv = dev->dev_private;
8910
8911 /*
8912 * The relevant registers doen't exist on pre-ctg.
8913 * As the flip done interrupt doesn't trigger for mmio
8914 * flips on gmch platforms, a flip count check isn't
8915 * really needed there. But since ctg has the registers,
8916 * include it in the check anyway.
8917 */
8918 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
8919 return true;
8920
8921 /*
8922 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
8923 * used the same base address. In that case the mmio flip might
8924 * have completed, but the CS hasn't even executed the flip yet.
8925 *
8926 * A flip count check isn't enough as the CS might have updated
8927 * the base address just after start of vblank, but before we
8928 * managed to process the interrupt. This means we'd complete the
8929 * CS flip too soon.
8930 *
8931 * Combining both checks should get us a good enough result. It may
8932 * still happen that the CS flip has been executed, but has not
8933 * yet actually completed. But in case the base address is the same
8934 * anyway, we don't really care.
8935 */
8936 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
8937 crtc->unpin_work->gtt_offset &&
8938 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
8939 crtc->unpin_work->flip_count);
8940}
8941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008942void intel_prepare_page_flip(struct drm_device *dev, int plane)
8943{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008944 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008945 struct intel_crtc *intel_crtc =
8946 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8947 unsigned long flags;
8948
Chris Wilsone7d841c2012-12-03 11:36:30 +00008949 /* NB: An MMIO update of the plane base pointer will also
8950 * generate a page-flip completion irq, i.e. every modeset
8951 * is also accompanied by a spurious intel_prepare_page_flip().
8952 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008953 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03008954 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00008955 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008956 spin_unlock_irqrestore(&dev->event_lock, flags);
8957}
8958
Robin Schroereba905b2014-05-18 02:24:50 +02008959static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00008960{
8961 /* Ensure that the work item is consistent when activating it ... */
8962 smp_wmb();
8963 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8964 /* and that it is marked active as soon as the irq could fire. */
8965 smp_wmb();
8966}
8967
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008968static int intel_gen2_queue_flip(struct drm_device *dev,
8969 struct drm_crtc *crtc,
8970 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008971 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01008972 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07008973 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008974{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008976 u32 flip_mask;
8977 int ret;
8978
Daniel Vetter6d90c952012-04-26 23:28:05 +02008979 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008980 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03008981 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008982
8983 /* Can't queue multiple flips, so wait for the previous
8984 * one to finish before executing the next.
8985 */
8986 if (intel_crtc->plane)
8987 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8988 else
8989 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008990 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8991 intel_ring_emit(ring, MI_NOOP);
8992 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8993 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8994 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03008995 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008996 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008997
8998 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008999 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009000 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009001}
9002
9003static int intel_gen3_queue_flip(struct drm_device *dev,
9004 struct drm_crtc *crtc,
9005 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009006 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009007 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009008 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009009{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009011 u32 flip_mask;
9012 int ret;
9013
Daniel Vetter6d90c952012-04-26 23:28:05 +02009014 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009015 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009016 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009017
9018 if (intel_crtc->plane)
9019 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9020 else
9021 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009022 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9023 intel_ring_emit(ring, MI_NOOP);
9024 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9025 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9026 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009027 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009028 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009029
Chris Wilsone7d841c2012-12-03 11:36:30 +00009030 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009031 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009032 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009033}
9034
9035static int intel_gen4_queue_flip(struct drm_device *dev,
9036 struct drm_crtc *crtc,
9037 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009038 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009039 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009040 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009041{
9042 struct drm_i915_private *dev_priv = dev->dev_private;
9043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9044 uint32_t pf, pipesrc;
9045 int ret;
9046
Daniel Vetter6d90c952012-04-26 23:28:05 +02009047 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009048 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009049 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009050
9051 /* i965+ uses the linear or tiled offsets from the
9052 * Display Registers (which do not change across a page-flip)
9053 * so we need only reprogram the base address.
9054 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009055 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9056 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9057 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009058 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009059 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009060
9061 /* XXX Enabling the panel-fitter across page-flip is so far
9062 * untested on non-native modes, so ignore it for now.
9063 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9064 */
9065 pf = 0;
9066 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009067 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009068
9069 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009070 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009071 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009072}
9073
9074static int intel_gen6_queue_flip(struct drm_device *dev,
9075 struct drm_crtc *crtc,
9076 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009077 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009078 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009079 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009080{
9081 struct drm_i915_private *dev_priv = dev->dev_private;
9082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9083 uint32_t pf, pipesrc;
9084 int ret;
9085
Daniel Vetter6d90c952012-04-26 23:28:05 +02009086 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009087 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009088 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009089
Daniel Vetter6d90c952012-04-26 23:28:05 +02009090 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9092 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009093 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009094
Chris Wilson99d9acd2012-04-17 20:37:00 +01009095 /* Contrary to the suggestions in the documentation,
9096 * "Enable Panel Fitter" does not seem to be required when page
9097 * flipping with a non-native mode, and worse causes a normal
9098 * modeset to fail.
9099 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9100 */
9101 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009102 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009103 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009104
9105 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009106 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009107 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009108}
9109
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009110static int intel_gen7_queue_flip(struct drm_device *dev,
9111 struct drm_crtc *crtc,
9112 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009113 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009114 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009115 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009116{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009118 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009119 int len, ret;
9120
Robin Schroereba905b2014-05-18 02:24:50 +02009121 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009122 case PLANE_A:
9123 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9124 break;
9125 case PLANE_B:
9126 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9127 break;
9128 case PLANE_C:
9129 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9130 break;
9131 default:
9132 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009133 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009134 }
9135
Chris Wilsonffe74d72013-08-26 20:58:12 +01009136 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009137 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009138 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009139 /*
9140 * On Gen 8, SRM is now taking an extra dword to accommodate
9141 * 48bits addresses, and we need a NOOP for the batch size to
9142 * stay even.
9143 */
9144 if (IS_GEN8(dev))
9145 len += 2;
9146 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009147
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009148 /*
9149 * BSpec MI_DISPLAY_FLIP for IVB:
9150 * "The full packet must be contained within the same cache line."
9151 *
9152 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9153 * cacheline, if we ever start emitting more commands before
9154 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9155 * then do the cacheline alignment, and finally emit the
9156 * MI_DISPLAY_FLIP.
9157 */
9158 ret = intel_ring_cacheline_align(ring);
9159 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009160 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009161
Chris Wilsonffe74d72013-08-26 20:58:12 +01009162 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009163 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009164 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009165
Chris Wilsonffe74d72013-08-26 20:58:12 +01009166 /* Unmask the flip-done completion message. Note that the bspec says that
9167 * we should do this for both the BCS and RCS, and that we must not unmask
9168 * more than one flip event at any time (or ensure that one flip message
9169 * can be sent by waiting for flip-done prior to queueing new flips).
9170 * Experimentation says that BCS works despite DERRMR masking all
9171 * flip-done completion events and that unmasking all planes at once
9172 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9173 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9174 */
9175 if (ring->id == RCS) {
9176 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9177 intel_ring_emit(ring, DERRMR);
9178 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9179 DERRMR_PIPEB_PRI_FLIP_DONE |
9180 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009181 if (IS_GEN8(dev))
9182 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9183 MI_SRM_LRM_GLOBAL_GTT);
9184 else
9185 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9186 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009187 intel_ring_emit(ring, DERRMR);
9188 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009189 if (IS_GEN8(dev)) {
9190 intel_ring_emit(ring, 0);
9191 intel_ring_emit(ring, MI_NOOP);
9192 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009193 }
9194
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009195 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009196 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009197 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009198 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009199
9200 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009201 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009202 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009203}
9204
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205static int intel_default_queue_flip(struct drm_device *dev,
9206 struct drm_crtc *crtc,
9207 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009208 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009209 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009210 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009211{
9212 return -ENODEV;
9213}
9214
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009215static int intel_crtc_page_flip(struct drm_crtc *crtc,
9216 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009217 struct drm_pending_vblank_event *event,
9218 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009219{
9220 struct drm_device *dev = crtc->dev;
9221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009222 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009223 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9225 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009226 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009228 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009229
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009230 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009231 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009232 return -EINVAL;
9233
9234 /*
9235 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9236 * Note that pitch changes could also affect these register.
9237 */
9238 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009239 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9240 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009241 return -EINVAL;
9242
Chris Wilsonf900db42014-02-20 09:26:13 +00009243 if (i915_terminally_wedged(&dev_priv->gpu_error))
9244 goto out_hang;
9245
Daniel Vetterb14c5672013-09-19 12:18:32 +02009246 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009247 if (work == NULL)
9248 return -ENOMEM;
9249
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009250 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009251 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009252 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009253 INIT_WORK(&work->work, intel_unpin_work_fn);
9254
Daniel Vetter87b6b102014-05-15 15:33:46 +02009255 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009256 if (ret)
9257 goto free_work;
9258
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009259 /* We borrow the event spin lock for protecting unpin_work */
9260 spin_lock_irqsave(&dev->event_lock, flags);
9261 if (intel_crtc->unpin_work) {
9262 spin_unlock_irqrestore(&dev->event_lock, flags);
9263 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009264 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009265
9266 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009267 return -EBUSY;
9268 }
9269 intel_crtc->unpin_work = work;
9270 spin_unlock_irqrestore(&dev->event_lock, flags);
9271
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009272 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9273 flush_workqueue(dev_priv->wq);
9274
Chris Wilson79158102012-05-23 11:13:58 +01009275 ret = i915_mutex_lock_interruptible(dev);
9276 if (ret)
9277 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009278
Jesse Barnes75dfca82010-02-10 15:09:44 -08009279 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009280 drm_gem_object_reference(&work->old_fb_obj->base);
9281 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009282
Matt Roperf4510a22014-04-01 15:22:40 -07009283 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009284
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009285 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009286
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009287 work->enable_stall_check = true;
9288
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009289 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009290 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009291
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009292 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
9293 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(intel_crtc->pipe)) + 1;
9294
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009295 if (IS_VALLEYVIEW(dev)) {
9296 ring = &dev_priv->ring[BCS];
9297 } else if (INTEL_INFO(dev)->gen >= 7) {
9298 ring = obj->ring;
9299 if (ring == NULL || ring->id != RCS)
9300 ring = &dev_priv->ring[BCS];
9301 } else {
9302 ring = &dev_priv->ring[RCS];
9303 }
9304
9305 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009306 if (ret)
9307 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009308
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009309 work->gtt_offset =
9310 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9311
9312 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring, page_flip_flags);
9313 if (ret)
9314 goto cleanup_unpin;
9315
Chris Wilson7782de32011-07-08 12:22:41 +01009316 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009317 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009318 mutex_unlock(&dev->struct_mutex);
9319
Jesse Barnese5510fa2010-07-01 16:48:37 -07009320 trace_i915_flip_request(intel_crtc->plane, obj);
9321
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009322 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009323
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009324cleanup_unpin:
9325 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009327 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009328 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009329 drm_gem_object_unreference(&work->old_fb_obj->base);
9330 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009331 mutex_unlock(&dev->struct_mutex);
9332
Chris Wilson79158102012-05-23 11:13:58 +01009333cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009334 spin_lock_irqsave(&dev->event_lock, flags);
9335 intel_crtc->unpin_work = NULL;
9336 spin_unlock_irqrestore(&dev->event_lock, flags);
9337
Daniel Vetter87b6b102014-05-15 15:33:46 +02009338 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009339free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009340 kfree(work);
9341
Chris Wilsonf900db42014-02-20 09:26:13 +00009342 if (ret == -EIO) {
9343out_hang:
9344 intel_crtc_wait_for_pending_flips(crtc);
9345 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9346 if (ret == 0 && event)
9347 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9348 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009349 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009350}
9351
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009352static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009353 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9354 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009355};
9356
Daniel Vetter9a935852012-07-05 22:34:27 +02009357/**
9358 * intel_modeset_update_staged_output_state
9359 *
9360 * Updates the staged output configuration state, e.g. after we've read out the
9361 * current hw state.
9362 */
9363static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9364{
Ville Syrjälä76688512014-01-10 11:28:06 +02009365 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009366 struct intel_encoder *encoder;
9367 struct intel_connector *connector;
9368
9369 list_for_each_entry(connector, &dev->mode_config.connector_list,
9370 base.head) {
9371 connector->new_encoder =
9372 to_intel_encoder(connector->base.encoder);
9373 }
9374
9375 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9376 base.head) {
9377 encoder->new_crtc =
9378 to_intel_crtc(encoder->base.crtc);
9379 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009380
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009381 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009382 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009383
9384 if (crtc->new_enabled)
9385 crtc->new_config = &crtc->config;
9386 else
9387 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009388 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009389}
9390
9391/**
9392 * intel_modeset_commit_output_state
9393 *
9394 * This function copies the stage display pipe configuration to the real one.
9395 */
9396static void intel_modeset_commit_output_state(struct drm_device *dev)
9397{
Ville Syrjälä76688512014-01-10 11:28:06 +02009398 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009399 struct intel_encoder *encoder;
9400 struct intel_connector *connector;
9401
9402 list_for_each_entry(connector, &dev->mode_config.connector_list,
9403 base.head) {
9404 connector->base.encoder = &connector->new_encoder->base;
9405 }
9406
9407 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9408 base.head) {
9409 encoder->base.crtc = &encoder->new_crtc->base;
9410 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009411
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009412 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009413 crtc->base.enabled = crtc->new_enabled;
9414 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009415}
9416
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009417static void
Robin Schroereba905b2014-05-18 02:24:50 +02009418connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009419 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009420{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009421 int bpp = pipe_config->pipe_bpp;
9422
9423 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9424 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009425 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009426
9427 /* Don't use an invalid EDID bpc value */
9428 if (connector->base.display_info.bpc &&
9429 connector->base.display_info.bpc * 3 < bpp) {
9430 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9431 bpp, connector->base.display_info.bpc*3);
9432 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9433 }
9434
9435 /* Clamp bpp to 8 on screens without EDID 1.4 */
9436 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9437 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9438 bpp);
9439 pipe_config->pipe_bpp = 24;
9440 }
9441}
9442
9443static int
9444compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9445 struct drm_framebuffer *fb,
9446 struct intel_crtc_config *pipe_config)
9447{
9448 struct drm_device *dev = crtc->base.dev;
9449 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009450 int bpp;
9451
Daniel Vetterd42264b2013-03-28 16:38:08 +01009452 switch (fb->pixel_format) {
9453 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009454 bpp = 8*3; /* since we go through a colormap */
9455 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009456 case DRM_FORMAT_XRGB1555:
9457 case DRM_FORMAT_ARGB1555:
9458 /* checked in intel_framebuffer_init already */
9459 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9460 return -EINVAL;
9461 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009462 bpp = 6*3; /* min is 18bpp */
9463 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009464 case DRM_FORMAT_XBGR8888:
9465 case DRM_FORMAT_ABGR8888:
9466 /* checked in intel_framebuffer_init already */
9467 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9468 return -EINVAL;
9469 case DRM_FORMAT_XRGB8888:
9470 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009471 bpp = 8*3;
9472 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009473 case DRM_FORMAT_XRGB2101010:
9474 case DRM_FORMAT_ARGB2101010:
9475 case DRM_FORMAT_XBGR2101010:
9476 case DRM_FORMAT_ABGR2101010:
9477 /* checked in intel_framebuffer_init already */
9478 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009479 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009480 bpp = 10*3;
9481 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009482 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009483 default:
9484 DRM_DEBUG_KMS("unsupported depth\n");
9485 return -EINVAL;
9486 }
9487
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009488 pipe_config->pipe_bpp = bpp;
9489
9490 /* Clamp display bpp to EDID value */
9491 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009492 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009493 if (!connector->new_encoder ||
9494 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009495 continue;
9496
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009497 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009498 }
9499
9500 return bpp;
9501}
9502
Daniel Vetter644db712013-09-19 14:53:58 +02009503static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9504{
9505 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9506 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009507 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009508 mode->crtc_hdisplay, mode->crtc_hsync_start,
9509 mode->crtc_hsync_end, mode->crtc_htotal,
9510 mode->crtc_vdisplay, mode->crtc_vsync_start,
9511 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9512}
9513
Daniel Vetterc0b03412013-05-28 12:05:54 +02009514static void intel_dump_pipe_config(struct intel_crtc *crtc,
9515 struct intel_crtc_config *pipe_config,
9516 const char *context)
9517{
9518 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9519 context, pipe_name(crtc->pipe));
9520
9521 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9522 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9523 pipe_config->pipe_bpp, pipe_config->dither);
9524 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9525 pipe_config->has_pch_encoder,
9526 pipe_config->fdi_lanes,
9527 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9528 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9529 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009530 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9531 pipe_config->has_dp_encoder,
9532 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9533 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9534 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009535 DRM_DEBUG_KMS("requested mode:\n");
9536 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9537 DRM_DEBUG_KMS("adjusted mode:\n");
9538 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009539 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009540 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009541 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9542 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009543 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9544 pipe_config->gmch_pfit.control,
9545 pipe_config->gmch_pfit.pgm_ratios,
9546 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009547 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009548 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009549 pipe_config->pch_pfit.size,
9550 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009551 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009552 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009553}
9554
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009555static bool encoders_cloneable(const struct intel_encoder *a,
9556 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009557{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009558 /* masks could be asymmetric, so check both ways */
9559 return a == b || (a->cloneable & (1 << b->type) &&
9560 b->cloneable & (1 << a->type));
9561}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009562
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009563static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9564 struct intel_encoder *encoder)
9565{
9566 struct drm_device *dev = crtc->base.dev;
9567 struct intel_encoder *source_encoder;
9568
9569 list_for_each_entry(source_encoder,
9570 &dev->mode_config.encoder_list, base.head) {
9571 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009572 continue;
9573
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009574 if (!encoders_cloneable(encoder, source_encoder))
9575 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009576 }
9577
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009578 return true;
9579}
9580
9581static bool check_encoder_cloning(struct intel_crtc *crtc)
9582{
9583 struct drm_device *dev = crtc->base.dev;
9584 struct intel_encoder *encoder;
9585
9586 list_for_each_entry(encoder,
9587 &dev->mode_config.encoder_list, base.head) {
9588 if (encoder->new_crtc != crtc)
9589 continue;
9590
9591 if (!check_single_encoder_cloning(crtc, encoder))
9592 return false;
9593 }
9594
9595 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009596}
9597
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009598static struct intel_crtc_config *
9599intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009600 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009601 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009602{
9603 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009604 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009605 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009606 int plane_bpp, ret = -EINVAL;
9607 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009608
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009609 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009610 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9611 return ERR_PTR(-EINVAL);
9612 }
9613
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009614 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9615 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009616 return ERR_PTR(-ENOMEM);
9617
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009618 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9619 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009620
Daniel Vettere143a212013-07-04 12:01:15 +02009621 pipe_config->cpu_transcoder =
9622 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009623 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009624
Imre Deak2960bc92013-07-30 13:36:32 +03009625 /*
9626 * Sanitize sync polarity flags based on requested ones. If neither
9627 * positive or negative polarity is requested, treat this as meaning
9628 * negative polarity.
9629 */
9630 if (!(pipe_config->adjusted_mode.flags &
9631 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9632 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9633
9634 if (!(pipe_config->adjusted_mode.flags &
9635 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9636 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9637
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009638 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9639 * plane pixel format and any sink constraints into account. Returns the
9640 * source plane bpp so that dithering can be selected on mismatches
9641 * after encoders and crtc also have had their say. */
9642 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9643 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009644 if (plane_bpp < 0)
9645 goto fail;
9646
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009647 /*
9648 * Determine the real pipe dimensions. Note that stereo modes can
9649 * increase the actual pipe size due to the frame doubling and
9650 * insertion of additional space for blanks between the frame. This
9651 * is stored in the crtc timings. We use the requested mode to do this
9652 * computation to clearly distinguish it from the adjusted mode, which
9653 * can be changed by the connectors in the below retry loop.
9654 */
9655 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9656 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9657 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9658
Daniel Vettere29c22c2013-02-21 00:00:16 +01009659encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009660 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009661 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009662 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009663
Daniel Vetter135c81b2013-07-21 21:37:09 +02009664 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009665 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009666
Daniel Vetter7758a112012-07-08 19:40:39 +02009667 /* Pass our mode to the connectors and the CRTC to give them a chance to
9668 * adjust it according to limitations or connector properties, and also
9669 * a chance to reject the mode entirely.
9670 */
9671 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9672 base.head) {
9673
9674 if (&encoder->new_crtc->base != crtc)
9675 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009676
Daniel Vetterefea6e82013-07-21 21:36:59 +02009677 if (!(encoder->compute_config(encoder, pipe_config))) {
9678 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009679 goto fail;
9680 }
9681 }
9682
Daniel Vetterff9a6752013-06-01 17:16:21 +02009683 /* Set default port clock if not overwritten by the encoder. Needs to be
9684 * done afterwards in case the encoder adjusts the mode. */
9685 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009686 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9687 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009688
Daniel Vettera43f6e02013-06-07 23:10:32 +02009689 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009690 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009691 DRM_DEBUG_KMS("CRTC fixup failed\n");
9692 goto fail;
9693 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009694
9695 if (ret == RETRY) {
9696 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9697 ret = -EINVAL;
9698 goto fail;
9699 }
9700
9701 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9702 retry = false;
9703 goto encoder_retry;
9704 }
9705
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009706 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9707 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9708 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9709
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009710 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009711fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009712 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009713 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009714}
9715
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009716/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9717 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9718static void
9719intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9720 unsigned *prepare_pipes, unsigned *disable_pipes)
9721{
9722 struct intel_crtc *intel_crtc;
9723 struct drm_device *dev = crtc->dev;
9724 struct intel_encoder *encoder;
9725 struct intel_connector *connector;
9726 struct drm_crtc *tmp_crtc;
9727
9728 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9729
9730 /* Check which crtcs have changed outputs connected to them, these need
9731 * to be part of the prepare_pipes mask. We don't (yet) support global
9732 * modeset across multiple crtcs, so modeset_pipes will only have one
9733 * bit set at most. */
9734 list_for_each_entry(connector, &dev->mode_config.connector_list,
9735 base.head) {
9736 if (connector->base.encoder == &connector->new_encoder->base)
9737 continue;
9738
9739 if (connector->base.encoder) {
9740 tmp_crtc = connector->base.encoder->crtc;
9741
9742 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9743 }
9744
9745 if (connector->new_encoder)
9746 *prepare_pipes |=
9747 1 << connector->new_encoder->new_crtc->pipe;
9748 }
9749
9750 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9751 base.head) {
9752 if (encoder->base.crtc == &encoder->new_crtc->base)
9753 continue;
9754
9755 if (encoder->base.crtc) {
9756 tmp_crtc = encoder->base.crtc;
9757
9758 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9759 }
9760
9761 if (encoder->new_crtc)
9762 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9763 }
9764
Ville Syrjälä76688512014-01-10 11:28:06 +02009765 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009766 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009767 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009768 continue;
9769
Ville Syrjälä76688512014-01-10 11:28:06 +02009770 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009771 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009772 else
9773 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009774 }
9775
9776
9777 /* set_mode is also used to update properties on life display pipes. */
9778 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009779 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009780 *prepare_pipes |= 1 << intel_crtc->pipe;
9781
Daniel Vetterb6c51642013-04-12 18:48:43 +02009782 /*
9783 * For simplicity do a full modeset on any pipe where the output routing
9784 * changed. We could be more clever, but that would require us to be
9785 * more careful with calling the relevant encoder->mode_set functions.
9786 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009787 if (*prepare_pipes)
9788 *modeset_pipes = *prepare_pipes;
9789
9790 /* ... and mask these out. */
9791 *modeset_pipes &= ~(*disable_pipes);
9792 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009793
9794 /*
9795 * HACK: We don't (yet) fully support global modesets. intel_set_config
9796 * obies this rule, but the modeset restore mode of
9797 * intel_modeset_setup_hw_state does not.
9798 */
9799 *modeset_pipes &= 1 << intel_crtc->pipe;
9800 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009801
9802 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9803 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009804}
9805
Daniel Vetterea9d7582012-07-10 10:42:52 +02009806static bool intel_crtc_in_use(struct drm_crtc *crtc)
9807{
9808 struct drm_encoder *encoder;
9809 struct drm_device *dev = crtc->dev;
9810
9811 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9812 if (encoder->crtc == crtc)
9813 return true;
9814
9815 return false;
9816}
9817
9818static void
9819intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9820{
9821 struct intel_encoder *intel_encoder;
9822 struct intel_crtc *intel_crtc;
9823 struct drm_connector *connector;
9824
9825 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9826 base.head) {
9827 if (!intel_encoder->base.crtc)
9828 continue;
9829
9830 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9831
9832 if (prepare_pipes & (1 << intel_crtc->pipe))
9833 intel_encoder->connectors_active = false;
9834 }
9835
9836 intel_modeset_commit_output_state(dev);
9837
Ville Syrjälä76688512014-01-10 11:28:06 +02009838 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009839 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009840 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009841 WARN_ON(intel_crtc->new_config &&
9842 intel_crtc->new_config != &intel_crtc->config);
9843 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009844 }
9845
9846 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9847 if (!connector->encoder || !connector->encoder->crtc)
9848 continue;
9849
9850 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9851
9852 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009853 struct drm_property *dpms_property =
9854 dev->mode_config.dpms_property;
9855
Daniel Vetterea9d7582012-07-10 10:42:52 +02009856 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009857 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009858 dpms_property,
9859 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009860
9861 intel_encoder = to_intel_encoder(connector->encoder);
9862 intel_encoder->connectors_active = true;
9863 }
9864 }
9865
9866}
9867
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009868static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009869{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009870 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009871
9872 if (clock1 == clock2)
9873 return true;
9874
9875 if (!clock1 || !clock2)
9876 return false;
9877
9878 diff = abs(clock1 - clock2);
9879
9880 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9881 return true;
9882
9883 return false;
9884}
9885
Daniel Vetter25c5b262012-07-08 22:08:04 +02009886#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9887 list_for_each_entry((intel_crtc), \
9888 &(dev)->mode_config.crtc_list, \
9889 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009890 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009891
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009892static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009893intel_pipe_config_compare(struct drm_device *dev,
9894 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009895 struct intel_crtc_config *pipe_config)
9896{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009897#define PIPE_CONF_CHECK_X(name) \
9898 if (current_config->name != pipe_config->name) { \
9899 DRM_ERROR("mismatch in " #name " " \
9900 "(expected 0x%08x, found 0x%08x)\n", \
9901 current_config->name, \
9902 pipe_config->name); \
9903 return false; \
9904 }
9905
Daniel Vetter08a24032013-04-19 11:25:34 +02009906#define PIPE_CONF_CHECK_I(name) \
9907 if (current_config->name != pipe_config->name) { \
9908 DRM_ERROR("mismatch in " #name " " \
9909 "(expected %i, found %i)\n", \
9910 current_config->name, \
9911 pipe_config->name); \
9912 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009913 }
9914
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009915#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9916 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009917 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009918 "(expected %i, found %i)\n", \
9919 current_config->name & (mask), \
9920 pipe_config->name & (mask)); \
9921 return false; \
9922 }
9923
Ville Syrjälä5e550652013-09-06 23:29:07 +03009924#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9925 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9926 DRM_ERROR("mismatch in " #name " " \
9927 "(expected %i, found %i)\n", \
9928 current_config->name, \
9929 pipe_config->name); \
9930 return false; \
9931 }
9932
Daniel Vetterbb760062013-06-06 14:55:52 +02009933#define PIPE_CONF_QUIRK(quirk) \
9934 ((current_config->quirks | pipe_config->quirks) & (quirk))
9935
Daniel Vettereccb1402013-05-22 00:50:22 +02009936 PIPE_CONF_CHECK_I(cpu_transcoder);
9937
Daniel Vetter08a24032013-04-19 11:25:34 +02009938 PIPE_CONF_CHECK_I(has_pch_encoder);
9939 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009940 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9941 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9942 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9943 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9944 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009945
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009946 PIPE_CONF_CHECK_I(has_dp_encoder);
9947 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9948 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9949 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9950 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9951 PIPE_CONF_CHECK_I(dp_m_n.tu);
9952
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009953 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9954 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9955 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9956 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9957 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9958 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9959
9960 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9961 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9962 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9963 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9964 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9965 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9966
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009967 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +02009968 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009969 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9970 IS_VALLEYVIEW(dev))
9971 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009972
Daniel Vetter9ed109a2014-04-24 23:54:52 +02009973 PIPE_CONF_CHECK_I(has_audio);
9974
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009975 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9976 DRM_MODE_FLAG_INTERLACE);
9977
Daniel Vetterbb760062013-06-06 14:55:52 +02009978 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9979 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9980 DRM_MODE_FLAG_PHSYNC);
9981 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9982 DRM_MODE_FLAG_NHSYNC);
9983 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9984 DRM_MODE_FLAG_PVSYNC);
9985 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9986 DRM_MODE_FLAG_NVSYNC);
9987 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009988
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009989 PIPE_CONF_CHECK_I(pipe_src_w);
9990 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009991
Daniel Vetter99535992014-04-13 12:00:33 +02009992 /*
9993 * FIXME: BIOS likes to set up a cloned config with lvds+external
9994 * screen. Since we don't yet re-compute the pipe config when moving
9995 * just the lvds port away to another pipe the sw tracking won't match.
9996 *
9997 * Proper atomic modesets with recomputed global state will fix this.
9998 * Until then just don't check gmch state for inherited modes.
9999 */
10000 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10001 PIPE_CONF_CHECK_I(gmch_pfit.control);
10002 /* pfit ratios are autocomputed by the hw on gen4+ */
10003 if (INTEL_INFO(dev)->gen < 4)
10004 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10005 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10006 }
10007
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010008 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10009 if (current_config->pch_pfit.enabled) {
10010 PIPE_CONF_CHECK_I(pch_pfit.pos);
10011 PIPE_CONF_CHECK_I(pch_pfit.size);
10012 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010013
Jesse Barnese59150d2014-01-07 13:30:45 -080010014 /* BDW+ don't expose a synchronous way to read the state */
10015 if (IS_HASWELL(dev))
10016 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010017
Ville Syrjälä282740f2013-09-04 18:30:03 +030010018 PIPE_CONF_CHECK_I(double_wide);
10019
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010020 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010021 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010022 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010023 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10024 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010025
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010026 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10027 PIPE_CONF_CHECK_I(pipe_bpp);
10028
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010029 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10030 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010031
Daniel Vetter66e985c2013-06-05 13:34:20 +020010032#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010033#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010034#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010035#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010036#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010037
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010038 return true;
10039}
10040
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010041static void
10042check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010043{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010044 struct intel_connector *connector;
10045
10046 list_for_each_entry(connector, &dev->mode_config.connector_list,
10047 base.head) {
10048 /* This also checks the encoder/connector hw state with the
10049 * ->get_hw_state callbacks. */
10050 intel_connector_check_state(connector);
10051
10052 WARN(&connector->new_encoder->base != connector->base.encoder,
10053 "connector's staged encoder doesn't match current encoder\n");
10054 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010055}
10056
10057static void
10058check_encoder_state(struct drm_device *dev)
10059{
10060 struct intel_encoder *encoder;
10061 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010062
10063 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10064 base.head) {
10065 bool enabled = false;
10066 bool active = false;
10067 enum pipe pipe, tracked_pipe;
10068
10069 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10070 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010071 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010072
10073 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10074 "encoder's stage crtc doesn't match current crtc\n");
10075 WARN(encoder->connectors_active && !encoder->base.crtc,
10076 "encoder's active_connectors set, but no crtc\n");
10077
10078 list_for_each_entry(connector, &dev->mode_config.connector_list,
10079 base.head) {
10080 if (connector->base.encoder != &encoder->base)
10081 continue;
10082 enabled = true;
10083 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10084 active = true;
10085 }
10086 WARN(!!encoder->base.crtc != enabled,
10087 "encoder's enabled state mismatch "
10088 "(expected %i, found %i)\n",
10089 !!encoder->base.crtc, enabled);
10090 WARN(active && !encoder->base.crtc,
10091 "active encoder with no crtc\n");
10092
10093 WARN(encoder->connectors_active != active,
10094 "encoder's computed active state doesn't match tracked active state "
10095 "(expected %i, found %i)\n", active, encoder->connectors_active);
10096
10097 active = encoder->get_hw_state(encoder, &pipe);
10098 WARN(active != encoder->connectors_active,
10099 "encoder's hw state doesn't match sw tracking "
10100 "(expected %i, found %i)\n",
10101 encoder->connectors_active, active);
10102
10103 if (!encoder->base.crtc)
10104 continue;
10105
10106 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10107 WARN(active && pipe != tracked_pipe,
10108 "active encoder's pipe doesn't match"
10109 "(expected %i, found %i)\n",
10110 tracked_pipe, pipe);
10111
10112 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010113}
10114
10115static void
10116check_crtc_state(struct drm_device *dev)
10117{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010118 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010119 struct intel_crtc *crtc;
10120 struct intel_encoder *encoder;
10121 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010122
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010123 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010124 bool enabled = false;
10125 bool active = false;
10126
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010127 memset(&pipe_config, 0, sizeof(pipe_config));
10128
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010129 DRM_DEBUG_KMS("[CRTC:%d]\n",
10130 crtc->base.base.id);
10131
10132 WARN(crtc->active && !crtc->base.enabled,
10133 "active crtc, but not enabled in sw tracking\n");
10134
10135 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10136 base.head) {
10137 if (encoder->base.crtc != &crtc->base)
10138 continue;
10139 enabled = true;
10140 if (encoder->connectors_active)
10141 active = true;
10142 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010143
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010144 WARN(active != crtc->active,
10145 "crtc's computed active state doesn't match tracked active state "
10146 "(expected %i, found %i)\n", active, crtc->active);
10147 WARN(enabled != crtc->base.enabled,
10148 "crtc's computed enabled state doesn't match tracked enabled state "
10149 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010151 active = dev_priv->display.get_pipe_config(crtc,
10152 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010153
10154 /* hw state is inconsistent with the pipe A quirk */
10155 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10156 active = crtc->active;
10157
Daniel Vetter6c49f242013-06-06 12:45:25 +020010158 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10159 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010160 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010161 if (encoder->base.crtc != &crtc->base)
10162 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010163 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010164 encoder->get_config(encoder, &pipe_config);
10165 }
10166
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010167 WARN(crtc->active != active,
10168 "crtc active state doesn't match with hw state "
10169 "(expected %i, found %i)\n", crtc->active, active);
10170
Daniel Vetterc0b03412013-05-28 12:05:54 +020010171 if (active &&
10172 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10173 WARN(1, "pipe state doesn't match!\n");
10174 intel_dump_pipe_config(crtc, &pipe_config,
10175 "[hw state]");
10176 intel_dump_pipe_config(crtc, &crtc->config,
10177 "[sw state]");
10178 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010179 }
10180}
10181
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010182static void
10183check_shared_dpll_state(struct drm_device *dev)
10184{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010185 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010186 struct intel_crtc *crtc;
10187 struct intel_dpll_hw_state dpll_hw_state;
10188 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010189
10190 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10191 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10192 int enabled_crtcs = 0, active_crtcs = 0;
10193 bool active;
10194
10195 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10196
10197 DRM_DEBUG_KMS("%s\n", pll->name);
10198
10199 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10200
10201 WARN(pll->active > pll->refcount,
10202 "more active pll users than references: %i vs %i\n",
10203 pll->active, pll->refcount);
10204 WARN(pll->active && !pll->on,
10205 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010206 WARN(pll->on && !pll->active,
10207 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010208 WARN(pll->on != active,
10209 "pll on state mismatch (expected %i, found %i)\n",
10210 pll->on, active);
10211
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010212 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010213 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10214 enabled_crtcs++;
10215 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10216 active_crtcs++;
10217 }
10218 WARN(pll->active != active_crtcs,
10219 "pll active crtcs mismatch (expected %i, found %i)\n",
10220 pll->active, active_crtcs);
10221 WARN(pll->refcount != enabled_crtcs,
10222 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10223 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010224
10225 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10226 sizeof(dpll_hw_state)),
10227 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010228 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010229}
10230
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010231void
10232intel_modeset_check_state(struct drm_device *dev)
10233{
10234 check_connector_state(dev);
10235 check_encoder_state(dev);
10236 check_crtc_state(dev);
10237 check_shared_dpll_state(dev);
10238}
10239
Ville Syrjälä18442d02013-09-13 16:00:08 +030010240void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10241 int dotclock)
10242{
10243 /*
10244 * FDI already provided one idea for the dotclock.
10245 * Yell if the encoder disagrees.
10246 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010247 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010248 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010249 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010250}
10251
Ville Syrjälä80715b22014-05-15 20:23:23 +030010252static void update_scanline_offset(struct intel_crtc *crtc)
10253{
10254 struct drm_device *dev = crtc->base.dev;
10255
10256 /*
10257 * The scanline counter increments at the leading edge of hsync.
10258 *
10259 * On most platforms it starts counting from vtotal-1 on the
10260 * first active line. That means the scanline counter value is
10261 * always one less than what we would expect. Ie. just after
10262 * start of vblank, which also occurs at start of hsync (on the
10263 * last active line), the scanline counter will read vblank_start-1.
10264 *
10265 * On gen2 the scanline counter starts counting from 1 instead
10266 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10267 * to keep the value positive), instead of adding one.
10268 *
10269 * On HSW+ the behaviour of the scanline counter depends on the output
10270 * type. For DP ports it behaves like most other platforms, but on HDMI
10271 * there's an extra 1 line difference. So we need to add two instead of
10272 * one to the value.
10273 */
10274 if (IS_GEN2(dev)) {
10275 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10276 int vtotal;
10277
10278 vtotal = mode->crtc_vtotal;
10279 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10280 vtotal /= 2;
10281
10282 crtc->scanline_offset = vtotal - 1;
10283 } else if (HAS_DDI(dev) &&
10284 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10285 crtc->scanline_offset = 2;
10286 } else
10287 crtc->scanline_offset = 1;
10288}
10289
Daniel Vetterf30da182013-04-11 20:22:50 +020010290static int __intel_set_mode(struct drm_crtc *crtc,
10291 struct drm_display_mode *mode,
10292 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010293{
10294 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010295 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010296 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010297 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010298 struct intel_crtc *intel_crtc;
10299 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010300 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010301
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010302 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010303 if (!saved_mode)
10304 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010305
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010306 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010307 &prepare_pipes, &disable_pipes);
10308
Tim Gardner3ac18232012-12-07 07:54:26 -070010309 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010310
Daniel Vetter25c5b262012-07-08 22:08:04 +020010311 /* Hack: Because we don't (yet) support global modeset on multiple
10312 * crtcs, we don't keep track of the new mode for more than one crtc.
10313 * Hence simply check whether any bit is set in modeset_pipes in all the
10314 * pieces of code that are not yet converted to deal with mutliple crtcs
10315 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010316 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010317 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010318 if (IS_ERR(pipe_config)) {
10319 ret = PTR_ERR(pipe_config);
10320 pipe_config = NULL;
10321
Tim Gardner3ac18232012-12-07 07:54:26 -070010322 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010323 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010324 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10325 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010326 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010327 }
10328
Jesse Barnes30a970c2013-11-04 13:48:12 -080010329 /*
10330 * See if the config requires any additional preparation, e.g.
10331 * to adjust global state with pipes off. We need to do this
10332 * here so we can get the modeset_pipe updated config for the new
10333 * mode set on this crtc. For other crtcs we need to use the
10334 * adjusted_mode bits in the crtc directly.
10335 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010336 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010337 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010338
Ville Syrjäläc164f832013-11-05 22:34:12 +020010339 /* may have added more to prepare_pipes than we should */
10340 prepare_pipes &= ~disable_pipes;
10341 }
10342
Daniel Vetter460da9162013-03-27 00:44:51 +010010343 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10344 intel_crtc_disable(&intel_crtc->base);
10345
Daniel Vetterea9d7582012-07-10 10:42:52 +020010346 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10347 if (intel_crtc->base.enabled)
10348 dev_priv->display.crtc_disable(&intel_crtc->base);
10349 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010350
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010351 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10352 * to set it here already despite that we pass it down the callchain.
10353 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010354 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010355 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010356 /* mode_set/enable/disable functions rely on a correct pipe
10357 * config. */
10358 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010359 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010360
10361 /*
10362 * Calculate and store various constants which
10363 * are later needed by vblank and swap-completion
10364 * timestamping. They are derived from true hwmode.
10365 */
10366 drm_calc_timestamping_constants(crtc,
10367 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010368 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010369
Daniel Vetterea9d7582012-07-10 10:42:52 +020010370 /* Only after disabling all output pipelines that will be changed can we
10371 * update the the output configuration. */
10372 intel_modeset_update_state(dev, prepare_pipes);
10373
Daniel Vetter47fab732012-10-26 10:58:18 +020010374 if (dev_priv->display.modeset_global_resources)
10375 dev_priv->display.modeset_global_resources(dev);
10376
Daniel Vettera6778b32012-07-02 09:56:42 +020010377 /* Set up the DPLL and any encoders state that needs to adjust or depend
10378 * on the DPLL.
10379 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010380 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010381 struct drm_framebuffer *old_fb;
10382
10383 mutex_lock(&dev->struct_mutex);
10384 ret = intel_pin_and_fence_fb_obj(dev,
10385 to_intel_framebuffer(fb)->obj,
10386 NULL);
10387 if (ret != 0) {
10388 DRM_ERROR("pin & fence failed\n");
10389 mutex_unlock(&dev->struct_mutex);
10390 goto done;
10391 }
10392 old_fb = crtc->primary->fb;
10393 if (old_fb)
10394 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
10395 mutex_unlock(&dev->struct_mutex);
10396
10397 crtc->primary->fb = fb;
10398 crtc->x = x;
10399 crtc->y = y;
10400
Daniel Vetter4271b752014-04-24 23:55:00 +020010401 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10402 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010403 if (ret)
10404 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010405 }
10406
10407 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010408 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10409 update_scanline_offset(intel_crtc);
10410
Daniel Vetter25c5b262012-07-08 22:08:04 +020010411 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010412 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010413
Daniel Vettera6778b32012-07-02 09:56:42 +020010414 /* FIXME: add subpixel order */
10415done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010416 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010417 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010418
Tim Gardner3ac18232012-12-07 07:54:26 -070010419out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010420 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010421 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010422 return ret;
10423}
10424
Damien Lespiaue7457a92013-08-08 22:28:59 +010010425static int intel_set_mode(struct drm_crtc *crtc,
10426 struct drm_display_mode *mode,
10427 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010428{
10429 int ret;
10430
10431 ret = __intel_set_mode(crtc, mode, x, y, fb);
10432
10433 if (ret == 0)
10434 intel_modeset_check_state(crtc->dev);
10435
10436 return ret;
10437}
10438
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010439void intel_crtc_restore_mode(struct drm_crtc *crtc)
10440{
Matt Roperf4510a22014-04-01 15:22:40 -070010441 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010442}
10443
Daniel Vetter25c5b262012-07-08 22:08:04 +020010444#undef for_each_intel_crtc_masked
10445
Daniel Vetterd9e55602012-07-04 22:16:09 +020010446static void intel_set_config_free(struct intel_set_config *config)
10447{
10448 if (!config)
10449 return;
10450
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010451 kfree(config->save_connector_encoders);
10452 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010453 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010454 kfree(config);
10455}
10456
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010457static int intel_set_config_save_state(struct drm_device *dev,
10458 struct intel_set_config *config)
10459{
Ville Syrjälä76688512014-01-10 11:28:06 +020010460 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010461 struct drm_encoder *encoder;
10462 struct drm_connector *connector;
10463 int count;
10464
Ville Syrjälä76688512014-01-10 11:28:06 +020010465 config->save_crtc_enabled =
10466 kcalloc(dev->mode_config.num_crtc,
10467 sizeof(bool), GFP_KERNEL);
10468 if (!config->save_crtc_enabled)
10469 return -ENOMEM;
10470
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010471 config->save_encoder_crtcs =
10472 kcalloc(dev->mode_config.num_encoder,
10473 sizeof(struct drm_crtc *), GFP_KERNEL);
10474 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010475 return -ENOMEM;
10476
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010477 config->save_connector_encoders =
10478 kcalloc(dev->mode_config.num_connector,
10479 sizeof(struct drm_encoder *), GFP_KERNEL);
10480 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010481 return -ENOMEM;
10482
10483 /* Copy data. Note that driver private data is not affected.
10484 * Should anything bad happen only the expected state is
10485 * restored, not the drivers personal bookkeeping.
10486 */
10487 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010488 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010489 config->save_crtc_enabled[count++] = crtc->enabled;
10490 }
10491
10492 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010493 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010494 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010495 }
10496
10497 count = 0;
10498 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010499 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010500 }
10501
10502 return 0;
10503}
10504
10505static void intel_set_config_restore_state(struct drm_device *dev,
10506 struct intel_set_config *config)
10507{
Ville Syrjälä76688512014-01-10 11:28:06 +020010508 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010509 struct intel_encoder *encoder;
10510 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010511 int count;
10512
10513 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010514 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010515 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010516
10517 if (crtc->new_enabled)
10518 crtc->new_config = &crtc->config;
10519 else
10520 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010521 }
10522
10523 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010524 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10525 encoder->new_crtc =
10526 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010527 }
10528
10529 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010530 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10531 connector->new_encoder =
10532 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010533 }
10534}
10535
Imre Deake3de42b2013-05-03 19:44:07 +020010536static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010537is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010538{
10539 int i;
10540
Chris Wilson2e57f472013-07-17 12:14:40 +010010541 if (set->num_connectors == 0)
10542 return false;
10543
10544 if (WARN_ON(set->connectors == NULL))
10545 return false;
10546
10547 for (i = 0; i < set->num_connectors; i++)
10548 if (set->connectors[i]->encoder &&
10549 set->connectors[i]->encoder->crtc == set->crtc &&
10550 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010551 return true;
10552
10553 return false;
10554}
10555
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010556static void
10557intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10558 struct intel_set_config *config)
10559{
10560
10561 /* We should be able to check here if the fb has the same properties
10562 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010563 if (is_crtc_connector_off(set)) {
10564 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010565 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010566 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010567 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010568 struct intel_crtc *intel_crtc =
10569 to_intel_crtc(set->crtc);
10570
Jani Nikulad330a952014-01-21 11:24:25 +020010571 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010572 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10573 config->fb_changed = true;
10574 } else {
10575 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10576 config->mode_changed = true;
10577 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010578 } else if (set->fb == NULL) {
10579 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010580 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010581 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010582 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010583 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010584 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010585 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010586 }
10587
Daniel Vetter835c5872012-07-10 18:11:08 +020010588 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010589 config->fb_changed = true;
10590
10591 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10592 DRM_DEBUG_KMS("modes are different, full mode set\n");
10593 drm_mode_debug_printmodeline(&set->crtc->mode);
10594 drm_mode_debug_printmodeline(set->mode);
10595 config->mode_changed = true;
10596 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010597
10598 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10599 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010600}
10601
Daniel Vetter2e431052012-07-04 22:42:15 +020010602static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010603intel_modeset_stage_output_state(struct drm_device *dev,
10604 struct drm_mode_set *set,
10605 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010606{
Daniel Vetter9a935852012-07-05 22:34:27 +020010607 struct intel_connector *connector;
10608 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010609 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010610 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010611
Damien Lespiau9abdda72013-02-13 13:29:23 +000010612 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010613 * of connectors. For paranoia, double-check this. */
10614 WARN_ON(!set->fb && (set->num_connectors != 0));
10615 WARN_ON(set->fb && (set->num_connectors == 0));
10616
Daniel Vetter9a935852012-07-05 22:34:27 +020010617 list_for_each_entry(connector, &dev->mode_config.connector_list,
10618 base.head) {
10619 /* Otherwise traverse passed in connector list and get encoders
10620 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010621 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010622 if (set->connectors[ro] == &connector->base) {
10623 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010624 break;
10625 }
10626 }
10627
Daniel Vetter9a935852012-07-05 22:34:27 +020010628 /* If we disable the crtc, disable all its connectors. Also, if
10629 * the connector is on the changing crtc but not on the new
10630 * connector list, disable it. */
10631 if ((!set->fb || ro == set->num_connectors) &&
10632 connector->base.encoder &&
10633 connector->base.encoder->crtc == set->crtc) {
10634 connector->new_encoder = NULL;
10635
10636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10637 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010638 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020010639 }
10640
10641
10642 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010643 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010644 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010645 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010646 }
10647 /* connector->new_encoder is now updated for all connectors. */
10648
10649 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010650 list_for_each_entry(connector, &dev->mode_config.connector_list,
10651 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010652 struct drm_crtc *new_crtc;
10653
Daniel Vetter9a935852012-07-05 22:34:27 +020010654 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010655 continue;
10656
Daniel Vetter9a935852012-07-05 22:34:27 +020010657 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010658
10659 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010660 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010661 new_crtc = set->crtc;
10662 }
10663
10664 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010665 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10666 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010667 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010668 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010669 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10670
10671 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10672 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010673 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020010674 new_crtc->base.id);
10675 }
10676
10677 /* Check for any encoders that needs to be disabled. */
10678 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10679 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010680 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010681 list_for_each_entry(connector,
10682 &dev->mode_config.connector_list,
10683 base.head) {
10684 if (connector->new_encoder == encoder) {
10685 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010686 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010687 }
10688 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010689
10690 if (num_connectors == 0)
10691 encoder->new_crtc = NULL;
10692 else if (num_connectors > 1)
10693 return -EINVAL;
10694
Daniel Vetter9a935852012-07-05 22:34:27 +020010695 /* Only now check for crtc changes so we don't miss encoders
10696 * that will be disabled. */
10697 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010698 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010699 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010700 }
10701 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010702 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010703
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010704 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010705 crtc->new_enabled = false;
10706
10707 list_for_each_entry(encoder,
10708 &dev->mode_config.encoder_list,
10709 base.head) {
10710 if (encoder->new_crtc == crtc) {
10711 crtc->new_enabled = true;
10712 break;
10713 }
10714 }
10715
10716 if (crtc->new_enabled != crtc->base.enabled) {
10717 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10718 crtc->new_enabled ? "en" : "dis");
10719 config->mode_changed = true;
10720 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010721
10722 if (crtc->new_enabled)
10723 crtc->new_config = &crtc->config;
10724 else
10725 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010726 }
10727
Daniel Vetter2e431052012-07-04 22:42:15 +020010728 return 0;
10729}
10730
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010731static void disable_crtc_nofb(struct intel_crtc *crtc)
10732{
10733 struct drm_device *dev = crtc->base.dev;
10734 struct intel_encoder *encoder;
10735 struct intel_connector *connector;
10736
10737 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10738 pipe_name(crtc->pipe));
10739
10740 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10741 if (connector->new_encoder &&
10742 connector->new_encoder->new_crtc == crtc)
10743 connector->new_encoder = NULL;
10744 }
10745
10746 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10747 if (encoder->new_crtc == crtc)
10748 encoder->new_crtc = NULL;
10749 }
10750
10751 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010752 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010753}
10754
Daniel Vetter2e431052012-07-04 22:42:15 +020010755static int intel_crtc_set_config(struct drm_mode_set *set)
10756{
10757 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010758 struct drm_mode_set save_set;
10759 struct intel_set_config *config;
10760 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010761
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010762 BUG_ON(!set);
10763 BUG_ON(!set->crtc);
10764 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010765
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010766 /* Enforce sane interface api - has been abused by the fb helper. */
10767 BUG_ON(!set->mode && set->fb);
10768 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010769
Daniel Vetter2e431052012-07-04 22:42:15 +020010770 if (set->fb) {
10771 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10772 set->crtc->base.id, set->fb->base.id,
10773 (int)set->num_connectors, set->x, set->y);
10774 } else {
10775 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010776 }
10777
10778 dev = set->crtc->dev;
10779
10780 ret = -ENOMEM;
10781 config = kzalloc(sizeof(*config), GFP_KERNEL);
10782 if (!config)
10783 goto out_config;
10784
10785 ret = intel_set_config_save_state(dev, config);
10786 if (ret)
10787 goto out_config;
10788
10789 save_set.crtc = set->crtc;
10790 save_set.mode = &set->crtc->mode;
10791 save_set.x = set->crtc->x;
10792 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010793 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010794
10795 /* Compute whether we need a full modeset, only an fb base update or no
10796 * change at all. In the future we might also check whether only the
10797 * mode changed, e.g. for LVDS where we only change the panel fitter in
10798 * such cases. */
10799 intel_set_config_compute_mode_changes(set, config);
10800
Daniel Vetter9a935852012-07-05 22:34:27 +020010801 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010802 if (ret)
10803 goto fail;
10804
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010805 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010806 ret = intel_set_mode(set->crtc, set->mode,
10807 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010808 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010809 intel_crtc_wait_for_pending_flips(set->crtc);
10810
Daniel Vetter4f660f42012-07-02 09:47:37 +020010811 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010812 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010813 /*
10814 * In the fastboot case this may be our only check of the
10815 * state after boot. It would be better to only do it on
10816 * the first update, but we don't have a nice way of doing that
10817 * (and really, set_config isn't used much for high freq page
10818 * flipping, so increasing its cost here shouldn't be a big
10819 * deal).
10820 */
Jani Nikulad330a952014-01-21 11:24:25 +020010821 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010822 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010823 }
10824
Chris Wilson2d05eae2013-05-03 17:36:25 +010010825 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010826 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10827 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010828fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010829 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010830
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010831 /*
10832 * HACK: if the pipe was on, but we didn't have a framebuffer,
10833 * force the pipe off to avoid oopsing in the modeset code
10834 * due to fb==NULL. This should only happen during boot since
10835 * we don't yet reconstruct the FB from the hardware state.
10836 */
10837 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10838 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10839
Chris Wilson2d05eae2013-05-03 17:36:25 +010010840 /* Try to restore the config */
10841 if (config->mode_changed &&
10842 intel_set_mode(save_set.crtc, save_set.mode,
10843 save_set.x, save_set.y, save_set.fb))
10844 DRM_ERROR("failed to restore config after modeset failure\n");
10845 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010846
Daniel Vetterd9e55602012-07-04 22:16:09 +020010847out_config:
10848 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010849 return ret;
10850}
10851
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010852static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010853 .cursor_set = intel_crtc_cursor_set,
10854 .cursor_move = intel_crtc_cursor_move,
10855 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010856 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010857 .destroy = intel_crtc_destroy,
10858 .page_flip = intel_crtc_page_flip,
10859};
10860
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010861static void intel_cpu_pll_init(struct drm_device *dev)
10862{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010863 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010864 intel_ddi_pll_init(dev);
10865}
10866
Daniel Vetter53589012013-06-05 13:34:16 +020010867static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10868 struct intel_shared_dpll *pll,
10869 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010870{
Daniel Vetter53589012013-06-05 13:34:16 +020010871 uint32_t val;
10872
10873 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010874 hw_state->dpll = val;
10875 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10876 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010877
10878 return val & DPLL_VCO_ENABLE;
10879}
10880
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010881static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10882 struct intel_shared_dpll *pll)
10883{
10884 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10885 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10886}
10887
Daniel Vettere7b903d2013-06-05 13:34:14 +020010888static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10889 struct intel_shared_dpll *pll)
10890{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010891 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010892 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010893
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010894 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10895
10896 /* Wait for the clocks to stabilize. */
10897 POSTING_READ(PCH_DPLL(pll->id));
10898 udelay(150);
10899
10900 /* The pixel multiplier can only be updated once the
10901 * DPLL is enabled and the clocks are stable.
10902 *
10903 * So write it again.
10904 */
10905 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10906 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010907 udelay(200);
10908}
10909
10910static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10911 struct intel_shared_dpll *pll)
10912{
10913 struct drm_device *dev = dev_priv->dev;
10914 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010915
10916 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010917 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010918 if (intel_crtc_to_shared_dpll(crtc) == pll)
10919 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10920 }
10921
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010922 I915_WRITE(PCH_DPLL(pll->id), 0);
10923 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010924 udelay(200);
10925}
10926
Daniel Vetter46edb022013-06-05 13:34:12 +020010927static char *ibx_pch_dpll_names[] = {
10928 "PCH DPLL A",
10929 "PCH DPLL B",
10930};
10931
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010932static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010933{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010934 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010935 int i;
10936
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010937 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010938
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010939 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010940 dev_priv->shared_dplls[i].id = i;
10941 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010942 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010943 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10944 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010945 dev_priv->shared_dplls[i].get_hw_state =
10946 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010947 }
10948}
10949
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010950static void intel_shared_dpll_init(struct drm_device *dev)
10951{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010952 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010953
10954 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10955 ibx_pch_dpll_init(dev);
10956 else
10957 dev_priv->num_shared_dpll = 0;
10958
10959 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010960}
10961
Hannes Ederb358d0a2008-12-18 21:18:47 +010010962static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010963{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010964 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010965 struct intel_crtc *intel_crtc;
10966 int i;
10967
Daniel Vetter955382f2013-09-19 14:05:45 +020010968 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010969 if (intel_crtc == NULL)
10970 return;
10971
10972 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10973
10974 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010975 for (i = 0; i < 256; i++) {
10976 intel_crtc->lut_r[i] = i;
10977 intel_crtc->lut_g[i] = i;
10978 intel_crtc->lut_b[i] = i;
10979 }
10980
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010981 /*
10982 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10983 * is hooked to plane B. Hence we want plane A feeding pipe B.
10984 */
Jesse Barnes80824002009-09-10 15:28:06 -070010985 intel_crtc->pipe = pipe;
10986 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010987 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010988 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010989 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010990 }
10991
Chris Wilson4b0e3332014-05-30 16:35:26 +030010992 intel_crtc->cursor_base = ~0;
10993 intel_crtc->cursor_cntl = ~0;
10994
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010995 init_waitqueue_head(&intel_crtc->vbl_wait);
10996
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010997 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10998 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10999 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11000 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11001
Jesse Barnes79e53942008-11-07 14:24:08 -080011002 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011003
11004 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080011005}
11006
Jesse Barnes752aa882013-10-31 18:55:49 +020011007enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11008{
11009 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011010 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011011
Rob Clark51fd3712013-11-19 12:10:12 -050011012 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011013
11014 if (!encoder)
11015 return INVALID_PIPE;
11016
11017 return to_intel_crtc(encoder->crtc)->pipe;
11018}
11019
Carl Worth08d7b3d2009-04-29 14:43:54 -070011020int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011021 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011022{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011023 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011024 struct drm_mode_object *drmmode_obj;
11025 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011026
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011027 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11028 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011029
Daniel Vetterc05422d2009-08-11 16:05:30 +020011030 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11031 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011032
Daniel Vetterc05422d2009-08-11 16:05:30 +020011033 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011034 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011035 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011036 }
11037
Daniel Vetterc05422d2009-08-11 16:05:30 +020011038 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11039 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011040
Daniel Vetterc05422d2009-08-11 16:05:30 +020011041 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011042}
11043
Daniel Vetter66a92782012-07-12 20:08:18 +020011044static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011045{
Daniel Vetter66a92782012-07-12 20:08:18 +020011046 struct drm_device *dev = encoder->base.dev;
11047 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011048 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011049 int entry = 0;
11050
Daniel Vetter66a92782012-07-12 20:08:18 +020011051 list_for_each_entry(source_encoder,
11052 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011053 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011054 index_mask |= (1 << entry);
11055
Jesse Barnes79e53942008-11-07 14:24:08 -080011056 entry++;
11057 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011058
Jesse Barnes79e53942008-11-07 14:24:08 -080011059 return index_mask;
11060}
11061
Chris Wilson4d302442010-12-14 19:21:29 +000011062static bool has_edp_a(struct drm_device *dev)
11063{
11064 struct drm_i915_private *dev_priv = dev->dev_private;
11065
11066 if (!IS_MOBILE(dev))
11067 return false;
11068
11069 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11070 return false;
11071
Damien Lespiaue3589902014-02-07 19:12:50 +000011072 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011073 return false;
11074
11075 return true;
11076}
11077
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011078const char *intel_output_name(int output)
11079{
11080 static const char *names[] = {
11081 [INTEL_OUTPUT_UNUSED] = "Unused",
11082 [INTEL_OUTPUT_ANALOG] = "Analog",
11083 [INTEL_OUTPUT_DVO] = "DVO",
11084 [INTEL_OUTPUT_SDVO] = "SDVO",
11085 [INTEL_OUTPUT_LVDS] = "LVDS",
11086 [INTEL_OUTPUT_TVOUT] = "TV",
11087 [INTEL_OUTPUT_HDMI] = "HDMI",
11088 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11089 [INTEL_OUTPUT_EDP] = "eDP",
11090 [INTEL_OUTPUT_DSI] = "DSI",
11091 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11092 };
11093
11094 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11095 return "Invalid";
11096
11097 return names[output];
11098}
11099
Jesse Barnes84b4e042014-06-25 08:24:29 -070011100static bool intel_crt_present(struct drm_device *dev)
11101{
11102 struct drm_i915_private *dev_priv = dev->dev_private;
11103
11104 if (IS_ULT(dev))
11105 return false;
11106
11107 if (IS_CHERRYVIEW(dev))
11108 return false;
11109
11110 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11111 return false;
11112
11113 return true;
11114}
11115
Jesse Barnes79e53942008-11-07 14:24:08 -080011116static void intel_setup_outputs(struct drm_device *dev)
11117{
Eric Anholt725e30a2009-01-22 13:01:02 -080011118 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011119 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011120 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011121
Daniel Vetterc9093352013-06-06 22:22:47 +020011122 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011123
Jesse Barnes84b4e042014-06-25 08:24:29 -070011124 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011125 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011126
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011127 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011128 int found;
11129
11130 /* Haswell uses DDI functions to detect digital outputs */
11131 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11132 /* DDI A only supports eDP */
11133 if (found)
11134 intel_ddi_init(dev, PORT_A);
11135
11136 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11137 * register */
11138 found = I915_READ(SFUSE_STRAP);
11139
11140 if (found & SFUSE_STRAP_DDIB_DETECTED)
11141 intel_ddi_init(dev, PORT_B);
11142 if (found & SFUSE_STRAP_DDIC_DETECTED)
11143 intel_ddi_init(dev, PORT_C);
11144 if (found & SFUSE_STRAP_DDID_DETECTED)
11145 intel_ddi_init(dev, PORT_D);
11146 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011147 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011148 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011149
11150 if (has_edp_a(dev))
11151 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011152
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011153 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011154 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011155 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011156 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011157 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011158 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011159 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011160 }
11161
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011162 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011163 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011164
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011165 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011166 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011167
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011168 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011169 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011170
Daniel Vetter270b3042012-10-27 15:52:05 +020011171 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011172 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011173 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011174 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11175 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11176 PORT_B);
11177 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11178 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11179 }
11180
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011181 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11182 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11183 PORT_C);
11184 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011185 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011186 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011187
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011188 if (IS_CHERRYVIEW(dev)) {
11189 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11190 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11191 PORT_D);
11192 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11193 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11194 }
11195 }
11196
Jani Nikula3cfca972013-08-27 15:12:26 +030011197 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011198 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011199 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011200
Paulo Zanonie2debe92013-02-18 19:00:27 -030011201 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011202 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011203 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011204 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11205 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011206 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011207 }
Ma Ling27185ae2009-08-24 13:50:23 +080011208
Imre Deake7281ea2013-05-08 13:14:08 +030011209 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011210 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011211 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011212
11213 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011214
Paulo Zanonie2debe92013-02-18 19:00:27 -030011215 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011216 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011217 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011218 }
Ma Ling27185ae2009-08-24 13:50:23 +080011219
Paulo Zanonie2debe92013-02-18 19:00:27 -030011220 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011221
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011222 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11223 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011224 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011225 }
Imre Deake7281ea2013-05-08 13:14:08 +030011226 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011227 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011228 }
Ma Ling27185ae2009-08-24 13:50:23 +080011229
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011230 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011231 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011232 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011233 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011234 intel_dvo_init(dev);
11235
Zhenyu Wang103a1962009-11-27 11:44:36 +080011236 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011237 intel_tv_init(dev);
11238
Chris Wilson4ef69c72010-09-09 15:14:28 +010011239 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11240 encoder->base.possible_crtcs = encoder->crtc_mask;
11241 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011242 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011243 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011244
Paulo Zanonidde86e22012-12-01 12:04:25 -020011245 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011246
11247 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011248}
11249
11250static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11251{
11252 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011253
Daniel Vetteref2d6332014-02-10 18:00:38 +010011254 drm_framebuffer_cleanup(fb);
11255 WARN_ON(!intel_fb->obj->framebuffer_references--);
11256 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011257 kfree(intel_fb);
11258}
11259
11260static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011261 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011262 unsigned int *handle)
11263{
11264 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011265 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011266
Chris Wilson05394f32010-11-08 19:18:58 +000011267 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011268}
11269
11270static const struct drm_framebuffer_funcs intel_fb_funcs = {
11271 .destroy = intel_user_framebuffer_destroy,
11272 .create_handle = intel_user_framebuffer_create_handle,
11273};
11274
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011275static int intel_framebuffer_init(struct drm_device *dev,
11276 struct intel_framebuffer *intel_fb,
11277 struct drm_mode_fb_cmd2 *mode_cmd,
11278 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011279{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011280 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011281 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011282 int ret;
11283
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011284 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11285
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011286 if (obj->tiling_mode == I915_TILING_Y) {
11287 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011288 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011289 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011290
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011291 if (mode_cmd->pitches[0] & 63) {
11292 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11293 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011294 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011295 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011296
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011297 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11298 pitch_limit = 32*1024;
11299 } else if (INTEL_INFO(dev)->gen >= 4) {
11300 if (obj->tiling_mode)
11301 pitch_limit = 16*1024;
11302 else
11303 pitch_limit = 32*1024;
11304 } else if (INTEL_INFO(dev)->gen >= 3) {
11305 if (obj->tiling_mode)
11306 pitch_limit = 8*1024;
11307 else
11308 pitch_limit = 16*1024;
11309 } else
11310 /* XXX DSPC is limited to 4k tiled */
11311 pitch_limit = 8*1024;
11312
11313 if (mode_cmd->pitches[0] > pitch_limit) {
11314 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11315 obj->tiling_mode ? "tiled" : "linear",
11316 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011317 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011318 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011319
11320 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011321 mode_cmd->pitches[0] != obj->stride) {
11322 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11323 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011324 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011325 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011326
Ville Syrjälä57779d02012-10-31 17:50:14 +020011327 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011328 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011329 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011330 case DRM_FORMAT_RGB565:
11331 case DRM_FORMAT_XRGB8888:
11332 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011333 break;
11334 case DRM_FORMAT_XRGB1555:
11335 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011336 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011337 DRM_DEBUG("unsupported pixel format: %s\n",
11338 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011339 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011340 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011341 break;
11342 case DRM_FORMAT_XBGR8888:
11343 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011344 case DRM_FORMAT_XRGB2101010:
11345 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011346 case DRM_FORMAT_XBGR2101010:
11347 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011348 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011349 DRM_DEBUG("unsupported pixel format: %s\n",
11350 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011351 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011352 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011353 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011354 case DRM_FORMAT_YUYV:
11355 case DRM_FORMAT_UYVY:
11356 case DRM_FORMAT_YVYU:
11357 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011358 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011359 DRM_DEBUG("unsupported pixel format: %s\n",
11360 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011361 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011362 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011363 break;
11364 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011365 DRM_DEBUG("unsupported pixel format: %s\n",
11366 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011367 return -EINVAL;
11368 }
11369
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011370 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11371 if (mode_cmd->offsets[0] != 0)
11372 return -EINVAL;
11373
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011374 aligned_height = intel_align_height(dev, mode_cmd->height,
11375 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011376 /* FIXME drm helper for size checks (especially planar formats)? */
11377 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11378 return -EINVAL;
11379
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011380 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11381 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011382 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011383
Jesse Barnes79e53942008-11-07 14:24:08 -080011384 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11385 if (ret) {
11386 DRM_ERROR("framebuffer init failed %d\n", ret);
11387 return ret;
11388 }
11389
Jesse Barnes79e53942008-11-07 14:24:08 -080011390 return 0;
11391}
11392
Jesse Barnes79e53942008-11-07 14:24:08 -080011393static struct drm_framebuffer *
11394intel_user_framebuffer_create(struct drm_device *dev,
11395 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011396 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011397{
Chris Wilson05394f32010-11-08 19:18:58 +000011398 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011399
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011400 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11401 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011402 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011403 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011404
Chris Wilsond2dff872011-04-19 08:36:26 +010011405 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011406}
11407
Daniel Vetter4520f532013-10-09 09:18:51 +020011408#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011409static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011410{
11411}
11412#endif
11413
Jesse Barnes79e53942008-11-07 14:24:08 -080011414static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011415 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011416 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011417};
11418
Jesse Barnese70236a2009-09-21 10:42:27 -070011419/* Set up chip specific display functions */
11420static void intel_init_display(struct drm_device *dev)
11421{
11422 struct drm_i915_private *dev_priv = dev->dev_private;
11423
Daniel Vetteree9300b2013-06-03 22:40:22 +020011424 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11425 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011426 else if (IS_CHERRYVIEW(dev))
11427 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011428 else if (IS_VALLEYVIEW(dev))
11429 dev_priv->display.find_dpll = vlv_find_best_dpll;
11430 else if (IS_PINEVIEW(dev))
11431 dev_priv->display.find_dpll = pnv_find_best_dpll;
11432 else
11433 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11434
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011435 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011436 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011437 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011438 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011439 dev_priv->display.crtc_enable = haswell_crtc_enable;
11440 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011441 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011442 dev_priv->display.update_primary_plane =
11443 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011444 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011445 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011446 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011447 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011448 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11449 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011450 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011451 dev_priv->display.update_primary_plane =
11452 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011453 } else if (IS_VALLEYVIEW(dev)) {
11454 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011455 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011456 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11457 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11458 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11459 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011460 dev_priv->display.update_primary_plane =
11461 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011462 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011463 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011464 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011465 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011466 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11467 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011468 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011469 dev_priv->display.update_primary_plane =
11470 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011471 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011472
Jesse Barnese70236a2009-09-21 10:42:27 -070011473 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011474 if (IS_VALLEYVIEW(dev))
11475 dev_priv->display.get_display_clock_speed =
11476 valleyview_get_display_clock_speed;
11477 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011478 dev_priv->display.get_display_clock_speed =
11479 i945_get_display_clock_speed;
11480 else if (IS_I915G(dev))
11481 dev_priv->display.get_display_clock_speed =
11482 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011483 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011484 dev_priv->display.get_display_clock_speed =
11485 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011486 else if (IS_PINEVIEW(dev))
11487 dev_priv->display.get_display_clock_speed =
11488 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011489 else if (IS_I915GM(dev))
11490 dev_priv->display.get_display_clock_speed =
11491 i915gm_get_display_clock_speed;
11492 else if (IS_I865G(dev))
11493 dev_priv->display.get_display_clock_speed =
11494 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011495 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011496 dev_priv->display.get_display_clock_speed =
11497 i855_get_display_clock_speed;
11498 else /* 852, 830 */
11499 dev_priv->display.get_display_clock_speed =
11500 i830_get_display_clock_speed;
11501
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011502 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011503 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011504 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011505 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011506 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011507 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011508 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011509 dev_priv->display.modeset_global_resources =
11510 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011511 } else if (IS_IVYBRIDGE(dev)) {
11512 /* FIXME: detect B0+ stepping and use auto training */
11513 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011514 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011515 dev_priv->display.modeset_global_resources =
11516 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011517 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011518 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011519 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011520 dev_priv->display.modeset_global_resources =
11521 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011522 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011523 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011524 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011525 } else if (IS_VALLEYVIEW(dev)) {
11526 dev_priv->display.modeset_global_resources =
11527 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011528 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011529 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011530
11531 /* Default just returns -ENODEV to indicate unsupported */
11532 dev_priv->display.queue_flip = intel_default_queue_flip;
11533
11534 switch (INTEL_INFO(dev)->gen) {
11535 case 2:
11536 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11537 break;
11538
11539 case 3:
11540 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11541 break;
11542
11543 case 4:
11544 case 5:
11545 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11546 break;
11547
11548 case 6:
11549 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11550 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011551 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011552 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011553 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11554 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011555 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011556
11557 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011558}
11559
Jesse Barnesb690e962010-07-19 13:53:12 -070011560/*
11561 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11562 * resume, or other times. This quirk makes sure that's the case for
11563 * affected systems.
11564 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011565static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011566{
11567 struct drm_i915_private *dev_priv = dev->dev_private;
11568
11569 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011570 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011571}
11572
Keith Packard435793d2011-07-12 14:56:22 -070011573/*
11574 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11575 */
11576static void quirk_ssc_force_disable(struct drm_device *dev)
11577{
11578 struct drm_i915_private *dev_priv = dev->dev_private;
11579 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011580 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011581}
11582
Carsten Emde4dca20e2012-03-15 15:56:26 +010011583/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011584 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11585 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011586 */
11587static void quirk_invert_brightness(struct drm_device *dev)
11588{
11589 struct drm_i915_private *dev_priv = dev->dev_private;
11590 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011591 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011592}
11593
Scot Doyle9c72cc62014-07-03 23:27:50 +000011594/* Some VBT's incorrectly indicate no backlight is present */
11595static void quirk_backlight_present(struct drm_device *dev)
11596{
11597 struct drm_i915_private *dev_priv = dev->dev_private;
11598 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
11599 DRM_INFO("applying backlight present quirk\n");
11600}
11601
Jesse Barnesb690e962010-07-19 13:53:12 -070011602struct intel_quirk {
11603 int device;
11604 int subsystem_vendor;
11605 int subsystem_device;
11606 void (*hook)(struct drm_device *dev);
11607};
11608
Egbert Eich5f85f1762012-10-14 15:46:38 +020011609/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11610struct intel_dmi_quirk {
11611 void (*hook)(struct drm_device *dev);
11612 const struct dmi_system_id (*dmi_id_list)[];
11613};
11614
11615static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11616{
11617 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11618 return 1;
11619}
11620
11621static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11622 {
11623 .dmi_id_list = &(const struct dmi_system_id[]) {
11624 {
11625 .callback = intel_dmi_reverse_brightness,
11626 .ident = "NCR Corporation",
11627 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11628 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11629 },
11630 },
11631 { } /* terminating entry */
11632 },
11633 .hook = quirk_invert_brightness,
11634 },
11635};
11636
Ben Widawskyc43b5632012-04-16 14:07:40 -070011637static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011638 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011639 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011640
Jesse Barnesb690e962010-07-19 13:53:12 -070011641 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11642 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11643
Jesse Barnesb690e962010-07-19 13:53:12 -070011644 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11645 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11646
Keith Packard435793d2011-07-12 14:56:22 -070011647 /* Lenovo U160 cannot use SSC on LVDS */
11648 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011649
11650 /* Sony Vaio Y cannot use SSC on LVDS */
11651 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011652
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011653 /* Acer Aspire 5734Z must invert backlight brightness */
11654 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11655
11656 /* Acer/eMachines G725 */
11657 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11658
11659 /* Acer/eMachines e725 */
11660 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11661
11662 /* Acer/Packard Bell NCL20 */
11663 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11664
11665 /* Acer Aspire 4736Z */
11666 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011667
11668 /* Acer Aspire 5336 */
11669 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000011670
11671 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
11672 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000011673
11674 /* Toshiba CB35 Chromebook (Celeron 2955U) */
11675 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000011676
11677 /* HP Chromebook 14 (Celeron 2955U) */
11678 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070011679};
11680
11681static void intel_init_quirks(struct drm_device *dev)
11682{
11683 struct pci_dev *d = dev->pdev;
11684 int i;
11685
11686 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11687 struct intel_quirk *q = &intel_quirks[i];
11688
11689 if (d->device == q->device &&
11690 (d->subsystem_vendor == q->subsystem_vendor ||
11691 q->subsystem_vendor == PCI_ANY_ID) &&
11692 (d->subsystem_device == q->subsystem_device ||
11693 q->subsystem_device == PCI_ANY_ID))
11694 q->hook(dev);
11695 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011696 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11697 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11698 intel_dmi_quirks[i].hook(dev);
11699 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011700}
11701
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011702/* Disable the VGA plane that we never use */
11703static void i915_disable_vga(struct drm_device *dev)
11704{
11705 struct drm_i915_private *dev_priv = dev->dev_private;
11706 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011707 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011708
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011709 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011710 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011711 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011712 sr1 = inb(VGA_SR_DATA);
11713 outb(sr1 | 1<<5, VGA_SR_DATA);
11714 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11715 udelay(300);
11716
11717 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11718 POSTING_READ(vga_reg);
11719}
11720
Daniel Vetterf8175862012-04-10 15:50:11 +020011721void intel_modeset_init_hw(struct drm_device *dev)
11722{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011723 intel_prepare_ddi(dev);
11724
Daniel Vetterf8175862012-04-10 15:50:11 +020011725 intel_init_clock_gating(dev);
11726
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011727 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011728
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011729 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011730}
11731
Imre Deak7d708ee2013-04-17 14:04:50 +030011732void intel_modeset_suspend_hw(struct drm_device *dev)
11733{
11734 intel_suspend_hw(dev);
11735}
11736
Jesse Barnes79e53942008-11-07 14:24:08 -080011737void intel_modeset_init(struct drm_device *dev)
11738{
Jesse Barnes652c3932009-08-17 13:31:43 -070011739 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011740 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011741 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011742 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011743
11744 drm_mode_config_init(dev);
11745
11746 dev->mode_config.min_width = 0;
11747 dev->mode_config.min_height = 0;
11748
Dave Airlie019d96c2011-09-29 16:20:42 +010011749 dev->mode_config.preferred_depth = 24;
11750 dev->mode_config.prefer_shadow = 1;
11751
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011752 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011753
Jesse Barnesb690e962010-07-19 13:53:12 -070011754 intel_init_quirks(dev);
11755
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011756 intel_init_pm(dev);
11757
Ben Widawskye3c74752013-04-05 13:12:39 -070011758 if (INTEL_INFO(dev)->num_pipes == 0)
11759 return;
11760
Jesse Barnese70236a2009-09-21 10:42:27 -070011761 intel_init_display(dev);
11762
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011763 if (IS_GEN2(dev)) {
11764 dev->mode_config.max_width = 2048;
11765 dev->mode_config.max_height = 2048;
11766 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011767 dev->mode_config.max_width = 4096;
11768 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011769 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011770 dev->mode_config.max_width = 8192;
11771 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011772 }
Damien Lespiau068be562014-03-28 14:17:49 +000011773
11774 if (IS_GEN2(dev)) {
11775 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11776 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11777 } else {
11778 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11779 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11780 }
11781
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011782 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011783
Zhao Yakui28c97732009-10-09 11:39:41 +080011784 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011785 INTEL_INFO(dev)->num_pipes,
11786 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011787
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011788 for_each_pipe(pipe) {
11789 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011790 for_each_sprite(pipe, sprite) {
11791 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011792 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011793 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011794 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011795 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011796 }
11797
Jesse Barnesf42bb702013-12-16 16:34:23 -080011798 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011799 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011800
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011801 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011802 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011803
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011804 /* Just disable it once at startup */
11805 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011806 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011807
11808 /* Just in case the BIOS is doing something questionable. */
11809 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011810
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011811 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011812 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011813 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011814
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011815 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011816 if (!crtc->active)
11817 continue;
11818
Jesse Barnes46f297f2014-03-07 08:57:48 -080011819 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011820 * Note that reserving the BIOS fb up front prevents us
11821 * from stuffing other stolen allocations like the ring
11822 * on top. This prevents some ugliness at boot time, and
11823 * can even allow for smooth boot transitions if the BIOS
11824 * fb is large enough for the active pipe configuration.
11825 */
11826 if (dev_priv->display.get_plane_config) {
11827 dev_priv->display.get_plane_config(crtc,
11828 &crtc->plane_config);
11829 /*
11830 * If the fb is shared between multiple heads, we'll
11831 * just get the first one.
11832 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011833 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011834 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011835 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011836}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011837
Daniel Vetter7fad7982012-07-04 17:51:47 +020011838static void intel_enable_pipe_a(struct drm_device *dev)
11839{
11840 struct intel_connector *connector;
11841 struct drm_connector *crt = NULL;
11842 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050011843 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020011844
11845 /* We can't just switch on the pipe A, we need to set things up with a
11846 * proper mode and output configuration. As a gross hack, enable pipe A
11847 * by enabling the load detect pipe once. */
11848 list_for_each_entry(connector,
11849 &dev->mode_config.connector_list,
11850 base.head) {
11851 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11852 crt = &connector->base;
11853 break;
11854 }
11855 }
11856
11857 if (!crt)
11858 return;
11859
Rob Clark51fd3712013-11-19 12:10:12 -050011860 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
11861 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020011862
11863
11864}
11865
Daniel Vetterfa555832012-10-10 23:14:00 +020011866static bool
11867intel_check_plane_mapping(struct intel_crtc *crtc)
11868{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011869 struct drm_device *dev = crtc->base.dev;
11870 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011871 u32 reg, val;
11872
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011873 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011874 return true;
11875
11876 reg = DSPCNTR(!crtc->plane);
11877 val = I915_READ(reg);
11878
11879 if ((val & DISPLAY_PLANE_ENABLE) &&
11880 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11881 return false;
11882
11883 return true;
11884}
11885
Daniel Vetter24929352012-07-02 20:28:59 +020011886static void intel_sanitize_crtc(struct intel_crtc *crtc)
11887{
11888 struct drm_device *dev = crtc->base.dev;
11889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011890 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011891
Daniel Vetter24929352012-07-02 20:28:59 +020011892 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011893 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011894 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11895
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030011896 /* restore vblank interrupts to correct state */
11897 if (crtc->active)
11898 drm_vblank_on(dev, crtc->pipe);
11899 else
11900 drm_vblank_off(dev, crtc->pipe);
11901
Daniel Vetter24929352012-07-02 20:28:59 +020011902 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011903 * disable the crtc (and hence change the state) if it is wrong. Note
11904 * that gen4+ has a fixed plane -> pipe mapping. */
11905 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011906 struct intel_connector *connector;
11907 bool plane;
11908
Daniel Vetter24929352012-07-02 20:28:59 +020011909 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11910 crtc->base.base.id);
11911
11912 /* Pipe has the wrong plane attached and the plane is active.
11913 * Temporarily change the plane mapping and disable everything
11914 * ... */
11915 plane = crtc->plane;
11916 crtc->plane = !plane;
11917 dev_priv->display.crtc_disable(&crtc->base);
11918 crtc->plane = plane;
11919
11920 /* ... and break all links. */
11921 list_for_each_entry(connector, &dev->mode_config.connector_list,
11922 base.head) {
11923 if (connector->encoder->base.crtc != &crtc->base)
11924 continue;
11925
Egbert Eich7f1950f2014-04-25 10:56:22 +020011926 connector->base.dpms = DRM_MODE_DPMS_OFF;
11927 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020011928 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020011929 /* multiple connectors may have the same encoder:
11930 * handle them and break crtc link separately */
11931 list_for_each_entry(connector, &dev->mode_config.connector_list,
11932 base.head)
11933 if (connector->encoder->base.crtc == &crtc->base) {
11934 connector->encoder->base.crtc = NULL;
11935 connector->encoder->connectors_active = false;
11936 }
Daniel Vetter24929352012-07-02 20:28:59 +020011937
11938 WARN_ON(crtc->active);
11939 crtc->base.enabled = false;
11940 }
Daniel Vetter24929352012-07-02 20:28:59 +020011941
Daniel Vetter7fad7982012-07-04 17:51:47 +020011942 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11943 crtc->pipe == PIPE_A && !crtc->active) {
11944 /* BIOS forgot to enable pipe A, this mostly happens after
11945 * resume. Force-enable the pipe to fix this, the update_dpms
11946 * call below we restore the pipe to the right state, but leave
11947 * the required bits on. */
11948 intel_enable_pipe_a(dev);
11949 }
11950
Daniel Vetter24929352012-07-02 20:28:59 +020011951 /* Adjust the state of the output pipe according to whether we
11952 * have active connectors/encoders. */
11953 intel_crtc_update_dpms(&crtc->base);
11954
11955 if (crtc->active != crtc->base.enabled) {
11956 struct intel_encoder *encoder;
11957
11958 /* This can happen either due to bugs in the get_hw_state
11959 * functions or because the pipe is force-enabled due to the
11960 * pipe A quirk. */
11961 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11962 crtc->base.base.id,
11963 crtc->base.enabled ? "enabled" : "disabled",
11964 crtc->active ? "enabled" : "disabled");
11965
11966 crtc->base.enabled = crtc->active;
11967
11968 /* Because we only establish the connector -> encoder ->
11969 * crtc links if something is active, this means the
11970 * crtc is now deactivated. Break the links. connector
11971 * -> encoder links are only establish when things are
11972 * actually up, hence no need to break them. */
11973 WARN_ON(crtc->active);
11974
11975 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11976 WARN_ON(encoder->connectors_active);
11977 encoder->base.crtc = NULL;
11978 }
11979 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020011980
11981 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010011982 /*
11983 * We start out with underrun reporting disabled to avoid races.
11984 * For correct bookkeeping mark this on active crtcs.
11985 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020011986 * Also on gmch platforms we dont have any hardware bits to
11987 * disable the underrun reporting. Which means we need to start
11988 * out with underrun reporting disabled also on inactive pipes,
11989 * since otherwise we'll complain about the garbage we read when
11990 * e.g. coming up after runtime pm.
11991 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010011992 * No protection against concurrent access is required - at
11993 * worst a fifo underrun happens which also sets this to false.
11994 */
11995 crtc->cpu_fifo_underrun_disabled = true;
11996 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011997
11998 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010011999 }
Daniel Vetter24929352012-07-02 20:28:59 +020012000}
12001
12002static void intel_sanitize_encoder(struct intel_encoder *encoder)
12003{
12004 struct intel_connector *connector;
12005 struct drm_device *dev = encoder->base.dev;
12006
12007 /* We need to check both for a crtc link (meaning that the
12008 * encoder is active and trying to read from a pipe) and the
12009 * pipe itself being active. */
12010 bool has_active_crtc = encoder->base.crtc &&
12011 to_intel_crtc(encoder->base.crtc)->active;
12012
12013 if (encoder->connectors_active && !has_active_crtc) {
12014 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12015 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012016 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012017
12018 /* Connector is active, but has no active pipe. This is
12019 * fallout from our resume register restoring. Disable
12020 * the encoder manually again. */
12021 if (encoder->base.crtc) {
12022 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12023 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012024 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012025 encoder->disable(encoder);
12026 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012027 encoder->base.crtc = NULL;
12028 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012029
12030 /* Inconsistent output/port/pipe state happens presumably due to
12031 * a bug in one of the get_hw_state functions. Or someplace else
12032 * in our code, like the register restore mess on resume. Clamp
12033 * things to off as a safer default. */
12034 list_for_each_entry(connector,
12035 &dev->mode_config.connector_list,
12036 base.head) {
12037 if (connector->encoder != encoder)
12038 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012039 connector->base.dpms = DRM_MODE_DPMS_OFF;
12040 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012041 }
12042 }
12043 /* Enabled encoders without active connectors will be fixed in
12044 * the crtc fixup. */
12045}
12046
Imre Deak04098752014-02-18 00:02:16 +020012047void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012048{
12049 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012050 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012051
Imre Deak04098752014-02-18 00:02:16 +020012052 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12053 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12054 i915_disable_vga(dev);
12055 }
12056}
12057
12058void i915_redisable_vga(struct drm_device *dev)
12059{
12060 struct drm_i915_private *dev_priv = dev->dev_private;
12061
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012062 /* This function can be called both from intel_modeset_setup_hw_state or
12063 * at a very early point in our resume sequence, where the power well
12064 * structures are not yet restored. Since this function is at a very
12065 * paranoid "someone might have enabled VGA while we were not looking"
12066 * level, just check if the power well is enabled instead of trying to
12067 * follow the "don't touch the power well if we don't need it" policy
12068 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012069 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012070 return;
12071
Imre Deak04098752014-02-18 00:02:16 +020012072 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012073}
12074
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012075static bool primary_get_hw_state(struct intel_crtc *crtc)
12076{
12077 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12078
12079 if (!crtc->active)
12080 return false;
12081
12082 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12083}
12084
Daniel Vetter30e984d2013-06-05 13:34:17 +020012085static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012086{
12087 struct drm_i915_private *dev_priv = dev->dev_private;
12088 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012089 struct intel_crtc *crtc;
12090 struct intel_encoder *encoder;
12091 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012092 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012093
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012094 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012095 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012096
Daniel Vetter99535992014-04-13 12:00:33 +020012097 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12098
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012099 crtc->active = dev_priv->display.get_pipe_config(crtc,
12100 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012101
12102 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012103 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012104
12105 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12106 crtc->base.base.id,
12107 crtc->active ? "enabled" : "disabled");
12108 }
12109
Daniel Vetter53589012013-06-05 13:34:16 +020012110 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012111 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012112 intel_ddi_setup_hw_pll_state(dev);
12113
Daniel Vetter53589012013-06-05 13:34:16 +020012114 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12115 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12116
12117 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12118 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012119 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012120 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12121 pll->active++;
12122 }
12123 pll->refcount = pll->active;
12124
Daniel Vetter35c95372013-07-17 06:55:04 +020012125 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12126 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012127 }
12128
Daniel Vetter24929352012-07-02 20:28:59 +020012129 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12130 base.head) {
12131 pipe = 0;
12132
12133 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012134 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12135 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012136 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012137 } else {
12138 encoder->base.crtc = NULL;
12139 }
12140
12141 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012142 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012143 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012144 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012145 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012146 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012147 }
12148
12149 list_for_each_entry(connector, &dev->mode_config.connector_list,
12150 base.head) {
12151 if (connector->get_hw_state(connector)) {
12152 connector->base.dpms = DRM_MODE_DPMS_ON;
12153 connector->encoder->connectors_active = true;
12154 connector->base.encoder = &connector->encoder->base;
12155 } else {
12156 connector->base.dpms = DRM_MODE_DPMS_OFF;
12157 connector->base.encoder = NULL;
12158 }
12159 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12160 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012161 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012162 connector->base.encoder ? "enabled" : "disabled");
12163 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012164}
12165
12166/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12167 * and i915 state tracking structures. */
12168void intel_modeset_setup_hw_state(struct drm_device *dev,
12169 bool force_restore)
12170{
12171 struct drm_i915_private *dev_priv = dev->dev_private;
12172 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012173 struct intel_crtc *crtc;
12174 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012175 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012176
12177 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012178
Jesse Barnesbabea612013-06-26 18:57:38 +030012179 /*
12180 * Now that we have the config, copy it to each CRTC struct
12181 * Note that this could go away if we move to using crtc_config
12182 * checking everywhere.
12183 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012184 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012185 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012186 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012187 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12188 crtc->base.base.id);
12189 drm_mode_debug_printmodeline(&crtc->base.mode);
12190 }
12191 }
12192
Daniel Vetter24929352012-07-02 20:28:59 +020012193 /* HW state is read out, now we need to sanitize this mess. */
12194 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12195 base.head) {
12196 intel_sanitize_encoder(encoder);
12197 }
12198
12199 for_each_pipe(pipe) {
12200 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12201 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012202 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012203 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012204
Daniel Vetter35c95372013-07-17 06:55:04 +020012205 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12206 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12207
12208 if (!pll->on || pll->active)
12209 continue;
12210
12211 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12212
12213 pll->disable(dev_priv, pll);
12214 pll->on = false;
12215 }
12216
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012217 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012218 ilk_wm_get_hw_state(dev);
12219
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012220 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012221 i915_redisable_vga(dev);
12222
Daniel Vetterf30da182013-04-11 20:22:50 +020012223 /*
12224 * We need to use raw interfaces for restoring state to avoid
12225 * checking (bogus) intermediate states.
12226 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012227 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012228 struct drm_crtc *crtc =
12229 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012230
12231 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012232 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012233 }
12234 } else {
12235 intel_modeset_update_staged_output_state(dev);
12236 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012237
12238 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012239}
12240
12241void intel_modeset_gem_init(struct drm_device *dev)
12242{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012243 struct drm_crtc *c;
12244 struct intel_framebuffer *fb;
12245
Imre Deakae484342014-03-31 15:10:44 +030012246 mutex_lock(&dev->struct_mutex);
12247 intel_init_gt_powersave(dev);
12248 mutex_unlock(&dev->struct_mutex);
12249
Chris Wilson1833b132012-05-09 11:56:28 +010012250 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012251
12252 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012253
12254 /*
12255 * Make sure any fbs we allocated at startup are properly
12256 * pinned & fenced. When we do the allocation it's too early
12257 * for this.
12258 */
12259 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012260 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012261 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012262 continue;
12263
Dave Airlie66e514c2014-04-03 07:51:54 +100012264 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012265 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12266 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12267 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012268 drm_framebuffer_unreference(c->primary->fb);
12269 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012270 }
12271 }
12272 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012273}
12274
Imre Deak4932e2c2014-02-11 17:12:48 +020012275void intel_connector_unregister(struct intel_connector *intel_connector)
12276{
12277 struct drm_connector *connector = &intel_connector->base;
12278
12279 intel_panel_destroy_backlight(connector);
12280 drm_sysfs_connector_remove(connector);
12281}
12282
Jesse Barnes79e53942008-11-07 14:24:08 -080012283void intel_modeset_cleanup(struct drm_device *dev)
12284{
Jesse Barnes652c3932009-08-17 13:31:43 -070012285 struct drm_i915_private *dev_priv = dev->dev_private;
12286 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012287 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012288
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012289 /*
12290 * Interrupts and polling as the first thing to avoid creating havoc.
12291 * Too much stuff here (turning of rps, connectors, ...) would
12292 * experience fancy races otherwise.
12293 */
12294 drm_irq_uninstall(dev);
12295 cancel_work_sync(&dev_priv->hotplug_work);
12296 /*
12297 * Due to the hpd irq storm handling the hotplug work can re-arm the
12298 * poll handlers. Hence disable polling after hpd handling is shut down.
12299 */
Keith Packardf87ea762010-10-03 19:36:26 -070012300 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012301
Jesse Barnes652c3932009-08-17 13:31:43 -070012302 mutex_lock(&dev->struct_mutex);
12303
Jesse Barnes723bfd72010-10-07 16:01:13 -070012304 intel_unregister_dsm_handler();
12305
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012306 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012307 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012308 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012309 continue;
12310
Daniel Vetter3dec0092010-08-20 21:40:52 +020012311 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012312 }
12313
Chris Wilson973d04f2011-07-08 12:22:37 +010012314 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012315
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012316 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012317
Daniel Vetter930ebb42012-06-29 23:32:16 +020012318 ironlake_teardown_rc6(dev);
12319
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012320 mutex_unlock(&dev->struct_mutex);
12321
Chris Wilson1630fe72011-07-08 12:22:42 +010012322 /* flush any delayed tasks or pending work */
12323 flush_scheduled_work();
12324
Jani Nikuladb31af12013-11-08 16:48:53 +020012325 /* destroy the backlight and sysfs files before encoders/connectors */
12326 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012327 struct intel_connector *intel_connector;
12328
12329 intel_connector = to_intel_connector(connector);
12330 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012331 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012332
Jesse Barnes79e53942008-11-07 14:24:08 -080012333 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012334
12335 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012336
12337 mutex_lock(&dev->struct_mutex);
12338 intel_cleanup_gt_powersave(dev);
12339 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012340}
12341
Dave Airlie28d52042009-09-21 14:33:58 +100012342/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012343 * Return which encoder is currently attached for connector.
12344 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012345struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012346{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012347 return &intel_attached_encoder(connector)->base;
12348}
Jesse Barnes79e53942008-11-07 14:24:08 -080012349
Chris Wilsondf0e9242010-09-09 16:20:55 +010012350void intel_connector_attach_encoder(struct intel_connector *connector,
12351 struct intel_encoder *encoder)
12352{
12353 connector->encoder = encoder;
12354 drm_mode_connector_attach_encoder(&connector->base,
12355 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012356}
Dave Airlie28d52042009-09-21 14:33:58 +100012357
12358/*
12359 * set vga decode state - true == enable VGA decode
12360 */
12361int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12362{
12363 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012364 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012365 u16 gmch_ctrl;
12366
Chris Wilson75fa0412014-02-07 18:37:02 -020012367 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12368 DRM_ERROR("failed to read control word\n");
12369 return -EIO;
12370 }
12371
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012372 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12373 return 0;
12374
Dave Airlie28d52042009-09-21 14:33:58 +100012375 if (state)
12376 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12377 else
12378 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012379
12380 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12381 DRM_ERROR("failed to write control word\n");
12382 return -EIO;
12383 }
12384
Dave Airlie28d52042009-09-21 14:33:58 +100012385 return 0;
12386}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012387
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012388struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012389
12390 u32 power_well_driver;
12391
Chris Wilson63b66e52013-08-08 15:12:06 +020012392 int num_transcoders;
12393
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012394 struct intel_cursor_error_state {
12395 u32 control;
12396 u32 position;
12397 u32 base;
12398 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012399 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012400
12401 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012402 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012403 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012404 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012405 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012406
12407 struct intel_plane_error_state {
12408 u32 control;
12409 u32 stride;
12410 u32 size;
12411 u32 pos;
12412 u32 addr;
12413 u32 surface;
12414 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012415 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012416
12417 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012418 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012419 enum transcoder cpu_transcoder;
12420
12421 u32 conf;
12422
12423 u32 htotal;
12424 u32 hblank;
12425 u32 hsync;
12426 u32 vtotal;
12427 u32 vblank;
12428 u32 vsync;
12429 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012430};
12431
12432struct intel_display_error_state *
12433intel_display_capture_error_state(struct drm_device *dev)
12434{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012436 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012437 int transcoders[] = {
12438 TRANSCODER_A,
12439 TRANSCODER_B,
12440 TRANSCODER_C,
12441 TRANSCODER_EDP,
12442 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012443 int i;
12444
Chris Wilson63b66e52013-08-08 15:12:06 +020012445 if (INTEL_INFO(dev)->num_pipes == 0)
12446 return NULL;
12447
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012448 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012449 if (error == NULL)
12450 return NULL;
12451
Imre Deak190be112013-11-25 17:15:31 +020012452 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012453 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12454
Damien Lespiau52331302012-08-15 19:23:25 +010012455 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012456 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030012457 intel_display_power_enabled_unlocked(dev_priv,
12458 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012459 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012460 continue;
12461
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030012462 error->cursor[i].control = I915_READ(CURCNTR(i));
12463 error->cursor[i].position = I915_READ(CURPOS(i));
12464 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012465
12466 error->plane[i].control = I915_READ(DSPCNTR(i));
12467 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012468 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012469 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012470 error->plane[i].pos = I915_READ(DSPPOS(i));
12471 }
Paulo Zanonica291362013-03-06 20:03:14 -030012472 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12473 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012474 if (INTEL_INFO(dev)->gen >= 4) {
12475 error->plane[i].surface = I915_READ(DSPSURF(i));
12476 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12477 }
12478
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012479 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012480
12481 if (!HAS_PCH_SPLIT(dev))
12482 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012483 }
12484
12485 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12486 if (HAS_DDI(dev_priv->dev))
12487 error->num_transcoders++; /* Account for eDP. */
12488
12489 for (i = 0; i < error->num_transcoders; i++) {
12490 enum transcoder cpu_transcoder = transcoders[i];
12491
Imre Deakddf9c532013-11-27 22:02:02 +020012492 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030012493 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012494 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012495 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012496 continue;
12497
Chris Wilson63b66e52013-08-08 15:12:06 +020012498 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12499
12500 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12501 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12502 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12503 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12504 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12505 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12506 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012507 }
12508
12509 return error;
12510}
12511
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012512#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12513
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012514void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012515intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012516 struct drm_device *dev,
12517 struct intel_display_error_state *error)
12518{
12519 int i;
12520
Chris Wilson63b66e52013-08-08 15:12:06 +020012521 if (!error)
12522 return;
12523
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012524 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012525 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012526 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012527 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012528 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012529 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012530 err_printf(m, " Power: %s\n",
12531 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012532 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012533 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012534
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012535 err_printf(m, "Plane [%d]:\n", i);
12536 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12537 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012538 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012539 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12540 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012541 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012542 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012543 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012544 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012545 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12546 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012547 }
12548
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012549 err_printf(m, "Cursor [%d]:\n", i);
12550 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12551 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12552 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012553 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012554
12555 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012556 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012557 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012558 err_printf(m, " Power: %s\n",
12559 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012560 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12561 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12562 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12563 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12564 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12565 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12566 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12567 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012568}