blob: eac0a1238e9d0946585ff1c9ce8cc41b8cd71b7b [file] [log] [blame]
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -06001/*
2 * PCIe host controller driver for Texas Instruments Keystone SoCs
3 *
4 * Copyright (C) 2013-2014 Texas Instruments., Ltd.
5 * http://www.ti.com
6 *
7 * Author: Murali Karicheri <m-karicheri2@ti.com>
8 * Implementation based on pci-exynos.c and pcie-designware.c
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/irqchip/chained_irq.h>
16#include <linux/clk.h>
17#include <linux/delay.h>
Murali Karicheri025dd3d2016-04-11 10:50:30 -040018#include <linux/interrupt.h>
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060019#include <linux/irqdomain.h>
Paul Gortmaker1481bf22016-07-02 19:13:26 -040020#include <linux/init.h>
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060021#include <linux/msi.h>
22#include <linux/of_irq.h>
23#include <linux/of.h>
24#include <linux/of_pci.h>
25#include <linux/platform_device.h>
26#include <linux/phy/phy.h>
27#include <linux/resource.h>
28#include <linux/signal.h>
29
30#include "pcie-designware.h"
31#include "pci-keystone.h"
32
33#define DRIVER_NAME "keystone-pcie"
34
35/* driver specific constants */
36#define MAX_MSI_HOST_IRQS 8
37#define MAX_LEGACY_HOST_IRQS 4
38
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060039/* DEV_STAT_CTRL */
40#define PCIE_CAP_BASE 0x70
41
Murali Karicheric15982d2014-09-08 13:03:34 -040042/* PCIE controller device IDs */
43#define PCIE_RC_K2HK 0xb008
44#define PCIE_RC_K2E 0xb009
45#define PCIE_RC_K2L 0xb00a
46
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060047#define to_keystone_pcie(x) container_of(x, struct keystone_pcie, pp)
48
Murali Karicheric15982d2014-09-08 13:03:34 -040049static void quirk_limit_mrrs(struct pci_dev *dev)
50{
51 struct pci_bus *bus = dev->bus;
52 struct pci_dev *bridge = bus->self;
53 static const struct pci_device_id rc_pci_devids[] = {
54 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2HK),
55 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
56 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2E),
57 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
58 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2L),
59 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
60 { 0, },
61 };
62
63 if (pci_is_root_bus(bus))
64 return;
65
66 /* look for the host bridge */
67 while (!pci_is_root_bus(bus)) {
68 bridge = bus->self;
69 bus = bus->parent;
70 }
71
72 if (bridge) {
73 /*
74 * Keystone PCI controller has a h/w limitation of
75 * 256 bytes maximum read request size. It can't handle
76 * anything higher than this. So force this limit on
77 * all downstream devices.
78 */
79 if (pci_match_id(rc_pci_devids, bridge)) {
80 if (pcie_get_readrq(dev) > 256) {
81 dev_info(&dev->dev, "limiting MRRS to 256\n");
82 pcie_set_readrq(dev, 256);
83 }
84 }
85 }
86}
87DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, quirk_limit_mrrs);
88
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060089static int ks_pcie_establish_link(struct keystone_pcie *ks_pcie)
90{
91 struct pcie_port *pp = &ks_pcie->pp;
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -050092 struct device *dev = pp->dev;
Bjorn Helgaas6cbb2472015-06-02 16:47:17 -050093 unsigned int retries;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060094
95 dw_pcie_setup_rc(pp);
96
97 if (dw_pcie_link_up(pp)) {
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -050098 dev_err(dev, "Link already up\n");
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -060099 return 0;
100 }
101
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600102 /* check if the link is up or not */
Joao Pinto886bc5c2016-03-10 14:44:35 -0600103 for (retries = 0; retries < 5; retries++) {
Bjorn Helgaas6cbb2472015-06-02 16:47:17 -0500104 ks_dw_pcie_initiate_link_train(ks_pcie);
Joao Pinto886bc5c2016-03-10 14:44:35 -0600105 if (!dw_pcie_wait_for_link(pp))
106 return 0;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600107 }
108
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500109 dev_err(dev, "phy link never came up\n");
Joao Pinto886bc5c2016-03-10 14:44:35 -0600110 return -ETIMEDOUT;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600111}
112
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200113static void ks_pcie_msi_irq_handler(struct irq_desc *desc)
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600114{
Thomas Gleixner97a85962015-07-16 23:24:10 +0200115 unsigned int irq = irq_desc_get_irq(desc);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600116 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
117 u32 offset = irq - ks_pcie->msi_host_irqs[0];
118 struct pcie_port *pp = &ks_pcie->pp;
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500119 struct device *dev = pp->dev;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600120 struct irq_chip *chip = irq_desc_get_chip(desc);
121
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500122 dev_dbg(dev, "%s, irq %d\n", __func__, irq);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600123
124 /*
125 * The chained irq handler installation would have replaced normal
126 * interrupt driver handler so we need to take care of mask/unmask and
127 * ack operation.
128 */
129 chained_irq_enter(chip, desc);
130 ks_dw_pcie_handle_msi_irq(ks_pcie, offset);
131 chained_irq_exit(chip, desc);
132}
133
134/**
135 * ks_pcie_legacy_irq_handler() - Handle legacy interrupt
136 * @irq: IRQ line for legacy interrupts
137 * @desc: Pointer to irq descriptor
138 *
139 * Traverse through pending legacy interrupts and invoke handler for each. Also
140 * takes care of interrupt controller level mask/ack operation.
141 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200142static void ks_pcie_legacy_irq_handler(struct irq_desc *desc)
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600143{
Thomas Gleixner97a85962015-07-16 23:24:10 +0200144 unsigned int irq = irq_desc_get_irq(desc);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600145 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
146 struct pcie_port *pp = &ks_pcie->pp;
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500147 struct device *dev = pp->dev;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600148 u32 irq_offset = irq - ks_pcie->legacy_host_irqs[0];
149 struct irq_chip *chip = irq_desc_get_chip(desc);
150
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500151 dev_dbg(dev, ": Handling legacy irq %d\n", irq);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600152
153 /*
154 * The chained irq handler installation would have replaced normal
155 * interrupt driver handler so we need to take care of mask/unmask and
156 * ack operation.
157 */
158 chained_irq_enter(chip, desc);
159 ks_dw_pcie_handle_legacy_irq(ks_pcie, irq_offset);
160 chained_irq_exit(chip, desc);
161}
162
163static int ks_pcie_get_irq_controller_info(struct keystone_pcie *ks_pcie,
164 char *controller, int *num_irqs)
165{
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400166 int temp, max_host_irqs, legacy = 1, *host_irqs;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600167 struct device *dev = ks_pcie->pp.dev;
168 struct device_node *np_pcie = dev->of_node, **np_temp;
169
170 if (!strcmp(controller, "msi-interrupt-controller"))
171 legacy = 0;
172
173 if (legacy) {
174 np_temp = &ks_pcie->legacy_intc_np;
175 max_host_irqs = MAX_LEGACY_HOST_IRQS;
176 host_irqs = &ks_pcie->legacy_host_irqs[0];
177 } else {
178 np_temp = &ks_pcie->msi_intc_np;
179 max_host_irqs = MAX_MSI_HOST_IRQS;
180 host_irqs = &ks_pcie->msi_host_irqs[0];
181 }
182
183 /* interrupt controller is in a child node */
Johan Hovolde1afa7b2017-11-17 14:38:31 +0100184 *np_temp = of_get_child_by_name(np_pcie, controller);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600185 if (!(*np_temp)) {
186 dev_err(dev, "Node for %s is absent\n", controller);
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400187 return -EINVAL;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600188 }
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400189
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600190 temp = of_irq_count(*np_temp);
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400191 if (!temp) {
192 dev_err(dev, "No IRQ entries in %s\n", controller);
Johan Hovolde1afa7b2017-11-17 14:38:31 +0100193 of_node_put(*np_temp);
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400194 return -EINVAL;
195 }
196
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600197 if (temp > max_host_irqs)
198 dev_warn(dev, "Too many %s interrupts defined %u\n",
199 (legacy ? "legacy" : "MSI"), temp);
200
201 /*
202 * support upto max_host_irqs. In dt from index 0 to 3 (legacy) or 0 to
203 * 7 (MSI)
204 */
205 for (temp = 0; temp < max_host_irqs; temp++) {
206 host_irqs[temp] = irq_of_parse_and_map(*np_temp, temp);
Dmitry Torokhovea3651f2014-11-14 14:19:03 -0800207 if (!host_irqs[temp])
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600208 break;
209 }
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400210
Johan Hovolde1afa7b2017-11-17 14:38:31 +0100211 of_node_put(*np_temp);
212
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600213 if (temp) {
214 *num_irqs = temp;
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400215 return 0;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600216 }
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400217
218 return -EINVAL;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600219}
220
221static void ks_pcie_setup_interrupts(struct keystone_pcie *ks_pcie)
222{
223 int i;
224
225 /* Legacy IRQ */
226 for (i = 0; i < ks_pcie->num_legacy_host_irqs; i++) {
Thomas Gleixner5168a732015-06-21 21:11:05 +0200227 irq_set_chained_handler_and_data(ks_pcie->legacy_host_irqs[i],
228 ks_pcie_legacy_irq_handler,
229 ks_pcie);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600230 }
231 ks_dw_pcie_enable_legacy_irqs(ks_pcie);
232
233 /* MSI IRQ */
234 if (IS_ENABLED(CONFIG_PCI_MSI)) {
235 for (i = 0; i < ks_pcie->num_msi_host_irqs; i++) {
Thomas Gleixner2cf5a032015-06-21 20:16:09 +0200236 irq_set_chained_handler_and_data(ks_pcie->msi_host_irqs[i],
237 ks_pcie_msi_irq_handler,
238 ks_pcie);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600239 }
240 }
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400241
242 if (ks_pcie->error_irq > 0)
Bjorn Helgaas5649e4c2016-10-06 13:36:56 -0500243 ks_dw_pcie_enable_error_irq(ks_pcie);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600244}
245
246/*
247 * When a PCI device does not exist during config cycles, keystone host gets a
248 * bus error instead of returning 0xffffffff. This handler always returns 0
249 * for this kind of faults.
250 */
251static int keystone_pcie_fault(unsigned long addr, unsigned int fsr,
252 struct pt_regs *regs)
253{
254 unsigned long instr = *(unsigned long *) instruction_pointer(regs);
255
256 if ((instr & 0x0e100090) == 0x00100090) {
257 int reg = (instr >> 12) & 15;
258
259 regs->uregs[reg] = -1;
260 regs->ARM_pc += 4;
261 }
262
263 return 0;
264}
265
266static void __init ks_pcie_host_init(struct pcie_port *pp)
267{
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600268 struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
Murali Karicheri8665a482014-09-10 13:12:39 -0400269 u32 val;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600270
271 ks_pcie_establish_link(ks_pcie);
272 ks_dw_pcie_setup_rc_app_regs(ks_pcie);
273 ks_pcie_setup_interrupts(ks_pcie);
274 writew(PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8),
275 pp->dbi_base + PCI_IO_BASE);
276
277 /* update the Vendor ID */
Murali Karicheri8665a482014-09-10 13:12:39 -0400278 writew(ks_pcie->device_id, pp->dbi_base + PCI_DEVICE_ID);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600279
280 /* update the DEV_STAT_CTRL to publish right mrrs */
281 val = readl(pp->dbi_base + PCIE_CAP_BASE + PCI_EXP_DEVCTL);
282 val &= ~PCI_EXP_DEVCTL_READRQ;
283 /* set the mrrs to 256 bytes */
284 val |= BIT(12);
285 writel(val, pp->dbi_base + PCIE_CAP_BASE + PCI_EXP_DEVCTL);
286
287 /*
288 * PCIe access errors that result into OCP errors are caught by ARM as
289 * "External aborts"
290 */
291 hook_fault_code(17, keystone_pcie_fault, SIGBUS, 0,
292 "Asynchronous external abort");
293}
294
295static struct pcie_host_ops keystone_pcie_host_ops = {
296 .rd_other_conf = ks_dw_pcie_rd_other_conf,
297 .wr_other_conf = ks_dw_pcie_wr_other_conf,
298 .link_up = ks_dw_pcie_link_up,
299 .host_init = ks_pcie_host_init,
300 .msi_set_irq = ks_dw_pcie_msi_set_irq,
301 .msi_clear_irq = ks_dw_pcie_msi_clear_irq,
Bjorn Helgaas11045282014-09-29 13:24:24 -0600302 .get_msi_addr = ks_dw_pcie_get_msi_addr,
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600303 .msi_host_init = ks_dw_pcie_msi_host_init,
304 .scan_bus = ks_dw_pcie_v3_65_scan_bus,
305};
306
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400307static irqreturn_t pcie_err_irq_handler(int irq, void *priv)
308{
309 struct keystone_pcie *ks_pcie = priv;
310
Bjorn Helgaas5649e4c2016-10-06 13:36:56 -0500311 return ks_dw_pcie_handle_error_irq(ks_pcie);
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400312}
313
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600314static int __init ks_add_pcie_port(struct keystone_pcie *ks_pcie,
315 struct platform_device *pdev)
316{
317 struct pcie_port *pp = &ks_pcie->pp;
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500318 struct device *dev = pp->dev;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600319 int ret;
320
321 ret = ks_pcie_get_irq_controller_info(ks_pcie,
322 "legacy-interrupt-controller",
323 &ks_pcie->num_legacy_host_irqs);
324 if (ret)
325 return ret;
326
327 if (IS_ENABLED(CONFIG_PCI_MSI)) {
328 ret = ks_pcie_get_irq_controller_info(ks_pcie,
329 "msi-interrupt-controller",
330 &ks_pcie->num_msi_host_irqs);
331 if (ret)
332 return ret;
333 }
334
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400335 /*
336 * Index 0 is the platform interrupt for error interrupt
337 * from RC. This is optional.
338 */
339 ks_pcie->error_irq = irq_of_parse_and_map(ks_pcie->np, 0);
340 if (ks_pcie->error_irq <= 0)
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500341 dev_info(dev, "no error IRQ defined\n");
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400342 else {
Wei Yongjun8116acc2016-07-28 16:16:18 +0000343 ret = request_irq(ks_pcie->error_irq, pcie_err_irq_handler,
344 IRQF_SHARED, "pcie-error-irq", ks_pcie);
345 if (ret < 0) {
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500346 dev_err(dev, "failed to request error IRQ %d\n",
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400347 ks_pcie->error_irq);
348 return ret;
349 }
350 }
351
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600352 pp->root_bus_nr = -1;
353 pp->ops = &keystone_pcie_host_ops;
354 ret = ks_dw_pcie_host_init(ks_pcie, ks_pcie->msi_intc_np);
355 if (ret) {
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500356 dev_err(dev, "failed to initialize host\n");
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600357 return ret;
358 }
359
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400360 return 0;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600361}
362
363static const struct of_device_id ks_pcie_of_match[] = {
364 {
365 .type = "pci",
366 .compatible = "ti,keystone-pcie",
367 },
368 { },
369};
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600370
371static int __exit ks_pcie_remove(struct platform_device *pdev)
372{
373 struct keystone_pcie *ks_pcie = platform_get_drvdata(pdev);
374
375 clk_disable_unprepare(ks_pcie->clk);
376
377 return 0;
378}
379
380static int __init ks_pcie_probe(struct platform_device *pdev)
381{
382 struct device *dev = &pdev->dev;
383 struct keystone_pcie *ks_pcie;
384 struct pcie_port *pp;
385 struct resource *res;
386 void __iomem *reg_p;
387 struct phy *phy;
Murali Karicheri1e9f8dc2016-04-11 10:50:31 -0400388 int ret;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600389
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500390 ks_pcie = devm_kzalloc(dev, sizeof(*ks_pcie), GFP_KERNEL);
Jingoo Han66700702014-11-12 12:22:56 +0900391 if (!ks_pcie)
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600392 return -ENOMEM;
Jingoo Han66700702014-11-12 12:22:56 +0900393
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600394 pp = &ks_pcie->pp;
Bjorn Helgaas21fa0c52016-10-11 22:48:42 -0500395 pp->dev = dev;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600396
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600397 /* initialize SerDes Phy if present */
398 phy = devm_phy_get(dev, "pcie-phy");
Shawn Lin25de15c92016-03-07 12:32:21 +0800399 if (PTR_ERR_OR_ZERO(phy) == -EPROBE_DEFER)
400 return PTR_ERR(phy);
401
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600402 if (!IS_ERR_OR_NULL(phy)) {
403 ret = phy_init(phy);
404 if (ret < 0)
405 return ret;
406 }
407
Murali Karicheri4455efc2014-09-10 13:12:38 -0400408 /* index 2 is to read PCI DEVICE_ID */
409 res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600410 reg_p = devm_ioremap_resource(dev, res);
411 if (IS_ERR(reg_p))
412 return PTR_ERR(reg_p);
Murali Karicheri8665a482014-09-10 13:12:39 -0400413 ks_pcie->device_id = readl(reg_p) >> 16;
414 devm_iounmap(dev, reg_p);
415 devm_release_mem_region(dev, res->start, resource_size(res));
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600416
Murali Karicheri025dd3d2016-04-11 10:50:30 -0400417 ks_pcie->np = dev->of_node;
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600418 platform_set_drvdata(pdev, ks_pcie);
419 ks_pcie->clk = devm_clk_get(dev, "pcie");
420 if (IS_ERR(ks_pcie->clk)) {
421 dev_err(dev, "Failed to get pcie rc clock\n");
422 return PTR_ERR(ks_pcie->clk);
423 }
424 ret = clk_prepare_enable(ks_pcie->clk);
425 if (ret)
426 return ret;
427
428 ret = ks_add_pcie_port(ks_pcie, pdev);
429 if (ret < 0)
430 goto fail_clk;
431
432 return 0;
433fail_clk:
434 clk_disable_unprepare(ks_pcie->clk);
435
436 return ret;
437}
438
439static struct platform_driver ks_pcie_driver __refdata = {
440 .probe = ks_pcie_probe,
441 .remove = __exit_p(ks_pcie_remove),
442 .driver = {
443 .name = "keystone-pcie",
Murali Karicheri0c4ffcf2014-09-02 17:26:19 -0600444 .of_match_table = of_match_ptr(ks_pcie_of_match),
445 },
446};
Paul Gortmaker1481bf22016-07-02 19:13:26 -0400447builtin_platform_driver(ks_pcie_driver);