blob: 9f721ee6690d2b62f23c4c0dc0c379e63f3a7b3b [file] [log] [blame]
Jens Wiklander98dd64f2016-01-04 15:37:32 +01001/*
2 * Copyright (c) 2015, Linaro Limited
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#ifndef __LINUX_ARM_SMCCC_H
15#define __LINUX_ARM_SMCCC_H
16
Mark Rutland5d667c12018-04-12 12:11:35 +010017#include <uapi/linux/const.h>
18
Jens Wiklander98dd64f2016-01-04 15:37:32 +010019/*
20 * This file provides common defines for ARM SMC Calling Convention as
21 * specified in
22 * http://infocenter.arm.com/help/topic/com.arm.doc.den0028a/index.html
23 */
24
Mark Rutland5d667c12018-04-12 12:11:35 +010025#define ARM_SMCCC_STD_CALL _AC(0,U)
26#define ARM_SMCCC_FAST_CALL _AC(1,U)
Jens Wiklander98dd64f2016-01-04 15:37:32 +010027#define ARM_SMCCC_TYPE_SHIFT 31
28
29#define ARM_SMCCC_SMC_32 0
30#define ARM_SMCCC_SMC_64 1
31#define ARM_SMCCC_CALL_CONV_SHIFT 30
32
33#define ARM_SMCCC_OWNER_MASK 0x3F
34#define ARM_SMCCC_OWNER_SHIFT 24
35
36#define ARM_SMCCC_FUNC_MASK 0xFFFF
37
38#define ARM_SMCCC_IS_FAST_CALL(smc_val) \
39 ((smc_val) & (ARM_SMCCC_FAST_CALL << ARM_SMCCC_TYPE_SHIFT))
40#define ARM_SMCCC_IS_64(smc_val) \
41 ((smc_val) & (ARM_SMCCC_SMC_64 << ARM_SMCCC_CALL_CONV_SHIFT))
42#define ARM_SMCCC_FUNC_NUM(smc_val) ((smc_val) & ARM_SMCCC_FUNC_MASK)
43#define ARM_SMCCC_OWNER_NUM(smc_val) \
44 (((smc_val) >> ARM_SMCCC_OWNER_SHIFT) & ARM_SMCCC_OWNER_MASK)
45
46#define ARM_SMCCC_CALL_VAL(type, calling_convention, owner, func_num) \
47 (((type) << ARM_SMCCC_TYPE_SHIFT) | \
48 ((calling_convention) << ARM_SMCCC_CALL_CONV_SHIFT) | \
49 (((owner) & ARM_SMCCC_OWNER_MASK) << ARM_SMCCC_OWNER_SHIFT) | \
50 ((func_num) & ARM_SMCCC_FUNC_MASK))
51
52#define ARM_SMCCC_OWNER_ARCH 0
53#define ARM_SMCCC_OWNER_CPU 1
54#define ARM_SMCCC_OWNER_SIP 2
55#define ARM_SMCCC_OWNER_OEM 3
56#define ARM_SMCCC_OWNER_STANDARD 4
57#define ARM_SMCCC_OWNER_TRUSTED_APP 48
58#define ARM_SMCCC_OWNER_TRUSTED_APP_END 49
59#define ARM_SMCCC_OWNER_TRUSTED_OS 50
60#define ARM_SMCCC_OWNER_TRUSTED_OS_END 63
61
Andy Grossbec99182017-04-04 19:32:32 +000062#define ARM_SMCCC_QUIRK_NONE 0
63#define ARM_SMCCC_QUIRK_QCOM_A6 1 /* Save/restore register a6 */
64
Mark Rutland6681f3c2018-04-12 12:11:28 +010065#define ARM_SMCCC_VERSION_1_0 0x10000
66#define ARM_SMCCC_VERSION_1_1 0x10001
67
68#define ARM_SMCCC_VERSION_FUNC_ID \
69 ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \
70 ARM_SMCCC_SMC_32, \
71 0, 0)
72
73#define ARM_SMCCC_ARCH_FEATURES_FUNC_ID \
74 ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \
75 ARM_SMCCC_SMC_32, \
76 0, 1)
77
Mark Rutlandc9ae3d52018-04-12 12:11:31 +010078#define ARM_SMCCC_ARCH_WORKAROUND_1 \
79 ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \
80 ARM_SMCCC_SMC_32, \
81 0, 0x8000)
82
Marc Zyngierbe3316302018-07-20 10:56:22 +010083#define ARM_SMCCC_ARCH_WORKAROUND_2 \
84 ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, \
85 ARM_SMCCC_SMC_32, \
86 0, 0x7fff)
87
Andy Grossbec99182017-04-04 19:32:32 +000088#ifndef __ASSEMBLY__
89
90#include <linux/linkage.h>
91#include <linux/types.h>
Jens Wiklander98dd64f2016-01-04 15:37:32 +010092/**
93 * struct arm_smccc_res - Result from SMC/HVC call
94 * @a0-a3 result values from registers 0 to 3
95 */
96struct arm_smccc_res {
97 unsigned long a0;
98 unsigned long a1;
99 unsigned long a2;
100 unsigned long a3;
101};
102
103/**
Andy Gross007f0a22017-04-04 19:32:31 +0000104 * struct arm_smccc_quirk - Contains quirk information
105 * @id: quirk identification
106 * @state: quirk specific information
107 * @a6: Qualcomm quirk entry for returning post-smc call contents of a6
108 */
109struct arm_smccc_quirk {
110 int id;
111 union {
112 unsigned long a6;
113 } state;
114};
115
116/**
117 * __arm_smccc_smc() - make SMC calls
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100118 * @a0-a7: arguments passed in registers 0 to 7
119 * @res: result values from registers 0 to 3
Andy Gross007f0a22017-04-04 19:32:31 +0000120 * @quirk: points to an arm_smccc_quirk, or NULL when no quirks are required.
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100121 *
122 * This function is used to make SMC calls following SMC Calling Convention.
123 * The content of the supplied param are copied to registers 0 to 7 prior
124 * to the SMC instruction. The return values are updated with the content
Andy Gross007f0a22017-04-04 19:32:31 +0000125 * from register 0 to 3 on return from the SMC instruction. An optional
126 * quirk structure provides vendor specific behavior.
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100127 */
Andy Gross007f0a22017-04-04 19:32:31 +0000128asmlinkage void __arm_smccc_smc(unsigned long a0, unsigned long a1,
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100129 unsigned long a2, unsigned long a3, unsigned long a4,
130 unsigned long a5, unsigned long a6, unsigned long a7,
Andy Gross007f0a22017-04-04 19:32:31 +0000131 struct arm_smccc_res *res, struct arm_smccc_quirk *quirk);
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100132
133/**
Andy Gross007f0a22017-04-04 19:32:31 +0000134 * __arm_smccc_hvc() - make HVC calls
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100135 * @a0-a7: arguments passed in registers 0 to 7
136 * @res: result values from registers 0 to 3
Will Deacon35b366d2017-04-04 19:32:32 +0000137 * @quirk: points to an arm_smccc_quirk, or NULL when no quirks are required.
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100138 *
139 * This function is used to make HVC calls following SMC Calling
140 * Convention. The content of the supplied param are copied to registers 0
141 * to 7 prior to the HVC instruction. The return values are updated with
Andy Gross007f0a22017-04-04 19:32:31 +0000142 * the content from register 0 to 3 on return from the HVC instruction. An
143 * optional quirk structure provides vendor specific behavior.
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100144 */
Andy Gross007f0a22017-04-04 19:32:31 +0000145asmlinkage void __arm_smccc_hvc(unsigned long a0, unsigned long a1,
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100146 unsigned long a2, unsigned long a3, unsigned long a4,
147 unsigned long a5, unsigned long a6, unsigned long a7,
Andy Gross007f0a22017-04-04 19:32:31 +0000148 struct arm_smccc_res *res, struct arm_smccc_quirk *quirk);
149
150#define arm_smccc_smc(...) __arm_smccc_smc(__VA_ARGS__, NULL)
151
152#define arm_smccc_smc_quirk(...) __arm_smccc_smc(__VA_ARGS__)
153
154#define arm_smccc_hvc(...) __arm_smccc_hvc(__VA_ARGS__, NULL)
155
156#define arm_smccc_hvc_quirk(...) __arm_smccc_hvc(__VA_ARGS__)
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100157
Mark Rutlandeb909732018-04-12 12:11:36 +0100158/* SMCCC v1.1 implementation madness follows */
159#ifdef CONFIG_ARM64
160
161#define SMCCC_SMC_INST "smc #0"
162#define SMCCC_HVC_INST "hvc #0"
Greg Hackmann13cc5402018-03-02 13:22:46 -0800163#define SMCCC_REG(n) asm("x" # n)
Mark Rutlandeb909732018-04-12 12:11:36 +0100164
165#elif defined(CONFIG_ARM)
166#include <asm/opcodes-sec.h>
167#include <asm/opcodes-virt.h>
168
169#define SMCCC_SMC_INST __SMC(0)
170#define SMCCC_HVC_INST __HVC(0)
Greg Hackmann13cc5402018-03-02 13:22:46 -0800171#define SMCCC_REG(n) asm("r" # n)
Mark Rutlandeb909732018-04-12 12:11:36 +0100172
173#endif
174
175#define ___count_args(_0, _1, _2, _3, _4, _5, _6, _7, _8, x, ...) x
176
177#define __count_args(...) \
178 ___count_args(__VA_ARGS__, 7, 6, 5, 4, 3, 2, 1, 0)
179
180#define __constraint_write_0 \
181 "+r" (r0), "=&r" (r1), "=&r" (r2), "=&r" (r3)
182#define __constraint_write_1 \
183 "+r" (r0), "+r" (r1), "=&r" (r2), "=&r" (r3)
184#define __constraint_write_2 \
185 "+r" (r0), "+r" (r1), "+r" (r2), "=&r" (r3)
186#define __constraint_write_3 \
187 "+r" (r0), "+r" (r1), "+r" (r2), "+r" (r3)
188#define __constraint_write_4 __constraint_write_3
189#define __constraint_write_5 __constraint_write_4
190#define __constraint_write_6 __constraint_write_5
191#define __constraint_write_7 __constraint_write_6
192
193#define __constraint_read_0
194#define __constraint_read_1
195#define __constraint_read_2
196#define __constraint_read_3
197#define __constraint_read_4 "r" (r4)
198#define __constraint_read_5 __constraint_read_4, "r" (r5)
199#define __constraint_read_6 __constraint_read_5, "r" (r6)
200#define __constraint_read_7 __constraint_read_6, "r" (r7)
201
202#define __declare_arg_0(a0, res) \
203 struct arm_smccc_res *___res = res; \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700204 register unsigned long r0 SMCCC_REG(0) = (u32)a0; \
Greg Hackmann13cc5402018-03-02 13:22:46 -0800205 register unsigned long r1 SMCCC_REG(1); \
206 register unsigned long r2 SMCCC_REG(2); \
207 register unsigned long r3 SMCCC_REG(3)
Mark Rutlandeb909732018-04-12 12:11:36 +0100208
209#define __declare_arg_1(a0, a1, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100210 typeof(a1) __a1 = a1; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100211 struct arm_smccc_res *___res = res; \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700212 register unsigned long r0 SMCCC_REG(0) = (u32)a0; \
213 register unsigned long r1 SMCCC_REG(1) = __a1; \
Greg Hackmann13cc5402018-03-02 13:22:46 -0800214 register unsigned long r2 SMCCC_REG(2); \
215 register unsigned long r3 SMCCC_REG(3)
Mark Rutlandeb909732018-04-12 12:11:36 +0100216
217#define __declare_arg_2(a0, a1, a2, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100218 typeof(a1) __a1 = a1; \
219 typeof(a2) __a2 = a2; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100220 struct arm_smccc_res *___res = res; \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700221 register unsigned long r0 SMCCC_REG(0) = (u32)a0; \
222 register unsigned long r1 SMCCC_REG(1) = __a1; \
223 register unsigned long r2 SMCCC_REG(2) = __a2; \
Greg Hackmann13cc5402018-03-02 13:22:46 -0800224 register unsigned long r3 SMCCC_REG(3)
Mark Rutlandeb909732018-04-12 12:11:36 +0100225
226#define __declare_arg_3(a0, a1, a2, a3, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100227 typeof(a1) __a1 = a1; \
228 typeof(a2) __a2 = a2; \
229 typeof(a3) __a3 = a3; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100230 struct arm_smccc_res *___res = res; \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700231 register unsigned long r0 SMCCC_REG(0) = (u32)a0; \
232 register unsigned long r1 SMCCC_REG(1) = __a1; \
233 register unsigned long r2 SMCCC_REG(2) = __a2; \
234 register unsigned long r3 SMCCC_REG(3) = __a3
Mark Rutlandeb909732018-04-12 12:11:36 +0100235
236#define __declare_arg_4(a0, a1, a2, a3, a4, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100237 typeof(a4) __a4 = a4; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100238 __declare_arg_3(a0, a1, a2, a3, res); \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700239 register unsigned long r4 SMCCC_REG(4) = __a4
Mark Rutlandeb909732018-04-12 12:11:36 +0100240
241#define __declare_arg_5(a0, a1, a2, a3, a4, a5, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100242 typeof(a5) __a5 = a5; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100243 __declare_arg_4(a0, a1, a2, a3, a4, res); \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700244 register unsigned long r5 SMCCC_REG(5) = __a5
Mark Rutlandeb909732018-04-12 12:11:36 +0100245
246#define __declare_arg_6(a0, a1, a2, a3, a4, a5, a6, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100247 typeof(a6) __a6 = a6; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100248 __declare_arg_5(a0, a1, a2, a3, a4, a5, res); \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700249 register unsigned long r6 SMCCC_REG(6) = __a6
Mark Rutlandeb909732018-04-12 12:11:36 +0100250
251#define __declare_arg_7(a0, a1, a2, a3, a4, a5, a6, a7, res) \
Marc Zyngier4f689d02018-08-24 15:08:30 +0100252 typeof(a7) __a7 = a7; \
Mark Rutlandeb909732018-04-12 12:11:36 +0100253 __declare_arg_6(a0, a1, a2, a3, a4, a5, a6, res); \
Greg Kroah-Hartman7bebf332018-10-04 13:43:03 -0700254 register unsigned long r7 SMCCC_REG(7) = __a7
Mark Rutlandeb909732018-04-12 12:11:36 +0100255
256#define ___declare_args(count, ...) __declare_arg_ ## count(__VA_ARGS__)
257#define __declare_args(count, ...) ___declare_args(count, __VA_ARGS__)
258
259#define ___constraints(count) \
260 : __constraint_write_ ## count \
261 : __constraint_read_ ## count \
262 : "memory"
263#define __constraints(count) ___constraints(count)
264
265/*
266 * We have an output list that is not necessarily used, and GCC feels
267 * entitled to optimise the whole sequence away. "volatile" is what
268 * makes it stick.
269 */
270#define __arm_smccc_1_1(inst, ...) \
271 do { \
272 __declare_args(__count_args(__VA_ARGS__), __VA_ARGS__); \
273 asm volatile(inst "\n" \
274 __constraints(__count_args(__VA_ARGS__))); \
275 if (___res) \
276 *___res = (typeof(*___res)){r0, r1, r2, r3}; \
277 } while (0)
278
279/*
280 * arm_smccc_1_1_smc() - make an SMCCC v1.1 compliant SMC call
281 *
282 * This is a variadic macro taking one to eight source arguments, and
283 * an optional return structure.
284 *
285 * @a0-a7: arguments passed in registers 0 to 7
286 * @res: result values from registers 0 to 3
287 *
288 * This macro is used to make SMC calls following SMC Calling Convention v1.1.
289 * The content of the supplied param are copied to registers 0 to 7 prior
290 * to the SMC instruction. The return values are updated with the content
291 * from register 0 to 3 on return from the SMC instruction if not NULL.
292 */
293#define arm_smccc_1_1_smc(...) __arm_smccc_1_1(SMCCC_SMC_INST, __VA_ARGS__)
294
295/*
296 * arm_smccc_1_1_hvc() - make an SMCCC v1.1 compliant HVC call
297 *
298 * This is a variadic macro taking one to eight source arguments, and
299 * an optional return structure.
300 *
301 * @a0-a7: arguments passed in registers 0 to 7
302 * @res: result values from registers 0 to 3
303 *
304 * This macro is used to make HVC calls following SMC Calling Convention v1.1.
305 * The content of the supplied param are copied to registers 0 to 7 prior
306 * to the HVC instruction. The return values are updated with the content
307 * from register 0 to 3 on return from the HVC instruction if not NULL.
308 */
309#define arm_smccc_1_1_hvc(...) __arm_smccc_1_1(SMCCC_HVC_INST, __VA_ARGS__)
310
Marc Zyngierd1b5c192018-07-20 10:56:21 +0100311/* Return codes defined in ARM DEN 0070A */
312#define SMCCC_RET_SUCCESS 0
313#define SMCCC_RET_NOT_SUPPORTED -1
314#define SMCCC_RET_NOT_REQUIRED -2
315
Andy Grossbec99182017-04-04 19:32:32 +0000316#endif /*__ASSEMBLY__*/
Jens Wiklander98dd64f2016-01-04 15:37:32 +0100317#endif /*__LINUX_ARM_SMCCC_H*/