blob: c2faf9d0ffde0a169b9fb2fd6177c93e15902285 [file] [log] [blame]
Shaohua Li7d715a62008-02-25 09:46:41 +08001/*
2 * File: drivers/pci/pcie/aspm.c
Stefan Assmann45e829e2009-12-03 06:49:24 -05003 * Enabling PCIe link L0s/L1 state and Clock Power Management
Shaohua Li7d715a62008-02-25 09:46:41 +08004 *
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/pci_regs.h>
15#include <linux/errno.h>
16#include <linux/pm.h>
17#include <linux/init.h>
18#include <linux/slab.h>
Thomas Renninger2a42d9d2008-12-09 13:05:09 +010019#include <linux/jiffies.h>
Andrew Patterson987a4c72009-01-05 16:21:04 -070020#include <linux/delay.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080021#include <linux/pci-aspm.h>
22#include "../pci.h"
23
24#ifdef MODULE_PARAM_PREFIX
25#undef MODULE_PARAM_PREFIX
26#endif
27#define MODULE_PARAM_PREFIX "pcie_aspm."
28
Kenji Kaneshigeac180182009-08-19 11:02:13 +090029/* Note: those are not register definitions */
30#define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31#define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32#define ASPM_STATE_L1 (4) /* L1 state */
33#define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34#define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
35
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090036struct aspm_latency {
37 u32 l0s; /* L0s latency (nsec) */
38 u32 l1; /* L1 latency (nsec) */
Shaohua Li7d715a62008-02-25 09:46:41 +080039};
40
41struct pcie_link_state {
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090042 struct pci_dev *pdev; /* Upstream component of the Link */
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +090043 struct pcie_link_state *root; /* pointer to the root port link */
Kenji Kaneshige5cde89d2009-05-13 12:17:04 +090044 struct pcie_link_state *parent; /* pointer to the parent Link state */
45 struct list_head sibling; /* node in link_list */
46 struct list_head children; /* list of child link states */
47 struct list_head link; /* node in parent's children list */
Shaohua Li7d715a62008-02-25 09:46:41 +080048
49 /* ASPM state */
Kenji Kaneshigeac180182009-08-19 11:02:13 +090050 u32 aspm_support:3; /* Supported ASPM state */
51 u32 aspm_enabled:3; /* Enabled ASPM state */
52 u32 aspm_capable:3; /* Capable ASPM state with latency */
53 u32 aspm_default:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable:3; /* Disabled ASPM state */
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +090055
Kenji Kaneshige4d246e42009-05-13 12:15:38 +090056 /* Clock PM state */
57 u32 clkpm_capable:1; /* Clock PM capable? */
58 u32 clkpm_enabled:1; /* Current Clock PM state */
59 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
60
Kenji Kaneshigeac180182009-08-19 11:02:13 +090061 /* Exit latencies */
62 struct aspm_latency latency_up; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw; /* Downstream direction exit latency */
Shaohua Li7d715a62008-02-25 09:46:41 +080064 /*
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090065 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
Shaohua Li7d715a62008-02-25 09:46:41 +080067 */
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +090068 struct aspm_latency acceptable[8];
Shaohua Li7d715a62008-02-25 09:46:41 +080069};
70
Matthew Garrett3c076352011-11-10 16:38:33 -050071static int aspm_disabled, aspm_force;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +010072static bool aspm_support_enabled = true;
Shaohua Li7d715a62008-02-25 09:46:41 +080073static DEFINE_MUTEX(aspm_lock);
74static LIST_HEAD(link_list);
75
76#define POLICY_DEFAULT 0 /* BIOS default setting */
77#define POLICY_PERFORMANCE 1 /* high performance */
78#define POLICY_POWERSAVE 2 /* high power saving */
Matthew Garrettad71c962012-02-03 10:18:13 -050079
80#ifdef CONFIG_PCIEASPM_PERFORMANCE
81static int aspm_policy = POLICY_PERFORMANCE;
82#elif defined CONFIG_PCIEASPM_POWERSAVE
83static int aspm_policy = POLICY_POWERSAVE;
84#else
Shaohua Li7d715a62008-02-25 09:46:41 +080085static int aspm_policy;
Matthew Garrettad71c962012-02-03 10:18:13 -050086#endif
87
Shaohua Li7d715a62008-02-25 09:46:41 +080088static const char *policy_str[] = {
89 [POLICY_DEFAULT] = "default",
90 [POLICY_PERFORMANCE] = "performance",
91 [POLICY_POWERSAVE] = "powersave"
92};
93
Andrew Patterson987a4c72009-01-05 16:21:04 -070094#define LINK_RETRAIN_TIMEOUT HZ
95
Kenji Kaneshige5aa63582009-05-13 12:17:44 +090096static int policy_to_aspm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +080097{
Shaohua Li7d715a62008-02-25 09:46:41 +080098 switch (aspm_policy) {
99 case POLICY_PERFORMANCE:
100 /* Disable ASPM and Clock PM */
101 return 0;
102 case POLICY_POWERSAVE:
103 /* Enable ASPM L0s/L1 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900104 return ASPM_STATE_ALL;
Shaohua Li7d715a62008-02-25 09:46:41 +0800105 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900106 return link->aspm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +0800107 }
108 return 0;
109}
110
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900111static int policy_to_clkpm_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800112{
Shaohua Li7d715a62008-02-25 09:46:41 +0800113 switch (aspm_policy) {
114 case POLICY_PERFORMANCE:
115 /* Disable ASPM and Clock PM */
116 return 0;
117 case POLICY_POWERSAVE:
118 /* Disable Clock PM */
119 return 1;
120 case POLICY_DEFAULT:
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900121 return link->clkpm_default;
Shaohua Li7d715a62008-02-25 09:46:41 +0800122 }
123 return 0;
124}
125
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900126static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800127{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900128 struct pci_dev *child;
129 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800130
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900131 list_for_each_entry(child, &linkbus->devices, bus_list) {
Shaohua Li7d715a62008-02-25 09:46:41 +0800132 if (enable)
Jiang Liuf12eb722012-07-24 17:20:12 +0800133 pcie_capability_set_word(child, PCI_EXP_LNKCTL,
134 PCI_EXP_LNKCTL_CLKREQ_EN);
Shaohua Li7d715a62008-02-25 09:46:41 +0800135 else
Jiang Liuf12eb722012-07-24 17:20:12 +0800136 pcie_capability_clear_word(child, PCI_EXP_LNKCTL,
137 PCI_EXP_LNKCTL_CLKREQ_EN);
Shaohua Li7d715a62008-02-25 09:46:41 +0800138 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900139 link->clkpm_enabled = !!enable;
Shaohua Li7d715a62008-02-25 09:46:41 +0800140}
141
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900142static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
143{
144 /* Don't enable Clock PM if the link is not Clock PM capable */
145 if (!link->clkpm_capable && enable)
Matthew Garrett2f671e22010-12-06 14:00:56 -0500146 enable = 0;
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900147 /* Need nothing if the specified equals to current state */
148 if (link->clkpm_enabled == enable)
149 return;
150 pcie_set_clkpm_nocheck(link, enable);
151}
152
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900153static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800154{
Jiang Liuf12eb722012-07-24 17:20:12 +0800155 int capable = 1, enabled = 1;
Shaohua Li7d715a62008-02-25 09:46:41 +0800156 u32 reg32;
157 u16 reg16;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900158 struct pci_dev *child;
159 struct pci_bus *linkbus = link->pdev->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800160
161 /* All functions should have the same cap and state, take the worst */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900162 list_for_each_entry(child, &linkbus->devices, bus_list) {
Jiang Liuf12eb722012-07-24 17:20:12 +0800163 pcie_capability_read_dword(child, PCI_EXP_LNKCAP, &reg32);
Shaohua Li7d715a62008-02-25 09:46:41 +0800164 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
165 capable = 0;
166 enabled = 0;
167 break;
168 }
Jiang Liuf12eb722012-07-24 17:20:12 +0800169 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800170 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
171 enabled = 0;
172 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900173 link->clkpm_enabled = enabled;
174 link->clkpm_default = enabled;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900175 link->clkpm_capable = (blacklist) ? 0 : capable;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800176}
177
Shaohua Li7d715a62008-02-25 09:46:41 +0800178/*
179 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
180 * could use common clock. If they are, configure them to use the
181 * common clock. That will reduce the ASPM state exit latency.
182 */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900183static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800184{
Jiang Liuf12eb722012-07-24 17:20:12 +0800185 int same_clock = 1;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900186 u16 reg16, parent_reg, child_reg[8];
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100187 unsigned long start_jiffies;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900188 struct pci_dev *child, *parent = link->pdev;
189 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800190 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900191 * All functions of a slot should have the same Slot Clock
Shaohua Li7d715a62008-02-25 09:46:41 +0800192 * Configuration, so just check one function
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900193 */
194 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900195 BUG_ON(!pci_is_pcie(child));
Shaohua Li7d715a62008-02-25 09:46:41 +0800196
197 /* Check downstream component if bit Slot Clock Configuration is 1 */
Jiang Liuf12eb722012-07-24 17:20:12 +0800198 pcie_capability_read_word(child, PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800199 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
200 same_clock = 0;
201
202 /* Check upstream component if bit Slot Clock Configuration is 1 */
Jiang Liuf12eb722012-07-24 17:20:12 +0800203 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800204 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
205 same_clock = 0;
206
207 /* Configure downstream component, all functions */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900208 list_for_each_entry(child, &linkbus->devices, bus_list) {
Jiang Liuf12eb722012-07-24 17:20:12 +0800209 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900210 child_reg[PCI_FUNC(child->devfn)] = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800211 if (same_clock)
212 reg16 |= PCI_EXP_LNKCTL_CCC;
213 else
214 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Jiang Liuf12eb722012-07-24 17:20:12 +0800215 pcie_capability_write_word(child, PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800216 }
217
218 /* Configure upstream component */
Jiang Liuf12eb722012-07-24 17:20:12 +0800219 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100220 parent_reg = reg16;
Shaohua Li7d715a62008-02-25 09:46:41 +0800221 if (same_clock)
222 reg16 |= PCI_EXP_LNKCTL_CCC;
223 else
224 reg16 &= ~PCI_EXP_LNKCTL_CCC;
Jiang Liuf12eb722012-07-24 17:20:12 +0800225 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800226
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900227 /* Retrain link */
Shaohua Li7d715a62008-02-25 09:46:41 +0800228 reg16 |= PCI_EXP_LNKCTL_RL;
Jiang Liuf12eb722012-07-24 17:20:12 +0800229 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800230
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900231 /* Wait for link training end. Break out after waiting for timeout */
Thomas Renninger2a42d9d2008-12-09 13:05:09 +0100232 start_jiffies = jiffies;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700233 for (;;) {
Jiang Liuf12eb722012-07-24 17:20:12 +0800234 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
Shaohua Li7d715a62008-02-25 09:46:41 +0800235 if (!(reg16 & PCI_EXP_LNKSTA_LT))
236 break;
Andrew Patterson987a4c72009-01-05 16:21:04 -0700237 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
238 break;
239 msleep(1);
Shaohua Li7d715a62008-02-25 09:46:41 +0800240 }
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900241 if (!(reg16 & PCI_EXP_LNKSTA_LT))
242 return;
243
244 /* Training failed. Restore common clock configurations */
245 dev_printk(KERN_ERR, &parent->dev,
246 "ASPM: Could not configure common clock\n");
Jiang Liuf12eb722012-07-24 17:20:12 +0800247 list_for_each_entry(child, &linkbus->devices, bus_list)
248 pcie_capability_write_word(child, PCI_EXP_LNKCTL,
249 child_reg[PCI_FUNC(child->devfn)]);
250 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, parent_reg);
Shaohua Li7d715a62008-02-25 09:46:41 +0800251}
252
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900253/* Convert L0s latency encoding to ns */
254static u32 calc_l0s_latency(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800255{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900256 if (encoding == 0x7)
257 return (5 * 1000); /* > 4us */
258 return (64 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800259}
260
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900261/* Convert L0s acceptable latency encoding to ns */
262static u32 calc_l0s_acceptable(u32 encoding)
Shaohua Li7d715a62008-02-25 09:46:41 +0800263{
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900264 if (encoding == 0x7)
265 return -1U;
266 return (64 << encoding);
267}
Shaohua Li7d715a62008-02-25 09:46:41 +0800268
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900269/* Convert L1 latency encoding to ns */
270static u32 calc_l1_latency(u32 encoding)
271{
272 if (encoding == 0x7)
273 return (65 * 1000); /* > 64us */
274 return (1000 << encoding);
275}
276
277/* Convert L1 acceptable latency encoding to ns */
278static u32 calc_l1_acceptable(u32 encoding)
279{
280 if (encoding == 0x7)
281 return -1U;
282 return (1000 << encoding);
Shaohua Li7d715a62008-02-25 09:46:41 +0800283}
284
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900285struct aspm_register_info {
286 u32 support:2;
287 u32 enabled:2;
288 u32 latency_encoding_l0s;
289 u32 latency_encoding_l1;
290};
291
292static void pcie_get_aspm_reg(struct pci_dev *pdev,
293 struct aspm_register_info *info)
Shaohua Li7d715a62008-02-25 09:46:41 +0800294{
Shaohua Li7d715a62008-02-25 09:46:41 +0800295 u16 reg16;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900296 u32 reg32;
Shaohua Li7d715a62008-02-25 09:46:41 +0800297
Jiang Liuf12eb722012-07-24 17:20:12 +0800298 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900299 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900300 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
301 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
Jiang Liuf12eb722012-07-24 17:20:12 +0800302 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &reg16);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900303 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
Shaohua Li7d715a62008-02-25 09:46:41 +0800304}
305
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900306static void pcie_aspm_check_latency(struct pci_dev *endpoint)
307{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900308 u32 latency, l1_switch_latency = 0;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900309 struct aspm_latency *acceptable;
310 struct pcie_link_state *link;
311
312 /* Device not in D0 doesn't need latency check */
313 if ((endpoint->current_state != PCI_D0) &&
314 (endpoint->current_state != PCI_UNKNOWN))
315 return;
316
317 link = endpoint->bus->self->link_state;
318 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
319
320 while (link) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900321 /* Check upstream direction L0s latency */
322 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
323 (link->latency_up.l0s > acceptable->l0s))
324 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
325
326 /* Check downstream direction L0s latency */
327 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
328 (link->latency_dw.l0s > acceptable->l0s))
329 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900330 /*
331 * Check L1 latency.
332 * Every switch on the path to root complex need 1
333 * more microsecond for L1. Spec doesn't mention L0s.
334 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900335 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
336 if ((link->aspm_capable & ASPM_STATE_L1) &&
337 (latency + l1_switch_latency > acceptable->l1))
338 link->aspm_capable &= ~ASPM_STATE_L1;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900339 l1_switch_latency += 1000;
340
341 link = link->parent;
342 }
343}
344
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900345static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
Shaohua Li7d715a62008-02-25 09:46:41 +0800346{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900347 struct pci_dev *child, *parent = link->pdev;
348 struct pci_bus *linkbus = parent->subordinate;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900349 struct aspm_register_info upreg, dwreg;
Shaohua Li7d715a62008-02-25 09:46:41 +0800350
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900351 if (blacklist) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900352 /* Set enabled/disable so that we will disable ASPM later */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900353 link->aspm_enabled = ASPM_STATE_ALL;
354 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900355 return;
356 }
357
358 /* Configure common clock before checking latencies */
359 pcie_aspm_configure_common_clock(link);
360
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900361 /* Get upstream/downstream components' register state */
362 pcie_get_aspm_reg(parent, &upreg);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900363 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900364 pcie_get_aspm_reg(child, &dwreg);
365
366 /*
367 * Setup L0s state
368 *
369 * Note that we must not enable L0s in either direction on a
370 * given link unless components on both sides of the link each
371 * support L0s.
372 */
373 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
374 link->aspm_support |= ASPM_STATE_L0S;
375 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
376 link->aspm_enabled |= ASPM_STATE_L0S_UP;
377 if (upreg.enabled & PCIE_LINK_STATE_L0S)
378 link->aspm_enabled |= ASPM_STATE_L0S_DW;
379 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
380 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
381
382 /* Setup L1 state */
383 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
384 link->aspm_support |= ASPM_STATE_L1;
385 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
386 link->aspm_enabled |= ASPM_STATE_L1;
387 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
388 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900389
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900390 /* Save default state */
391 link->aspm_default = link->aspm_enabled;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900392
393 /* Setup initial capable state. Will be updated later */
394 link->aspm_capable = link->aspm_support;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900395 /*
396 * If the downstream component has pci bridge function, don't
397 * do ASPM for now.
398 */
399 list_for_each_entry(child, &linkbus->devices, bus_list) {
Yijing Wang62f87c02012-07-24 17:20:03 +0800400 if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900401 link->aspm_disable = ASPM_STATE_ALL;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900402 break;
403 }
404 }
Kenji Kaneshigeb127bd52009-08-19 10:57:31 +0900405
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900406 /* Get and check endpoint acceptable latencies */
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900407 list_for_each_entry(child, &linkbus->devices, bus_list) {
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900408 u32 reg32, encoding;
Kenji Kaneshigeb6c2e542009-05-13 12:14:58 +0900409 struct aspm_latency *acceptable =
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900410 &link->acceptable[PCI_FUNC(child->devfn)];
Shaohua Li7d715a62008-02-25 09:46:41 +0800411
Yijing Wang62f87c02012-07-24 17:20:03 +0800412 if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
413 pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
Shaohua Li7d715a62008-02-25 09:46:41 +0800414 continue;
415
Jiang Liuf12eb722012-07-24 17:20:12 +0800416 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900417 /* Calculate endpoint L0s acceptable latency */
Kenji Kaneshige5e0eaa72009-05-13 12:21:48 +0900418 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
419 acceptable->l0s = calc_l0s_acceptable(encoding);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900420 /* Calculate endpoint L1 acceptable latency */
421 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
422 acceptable->l1 = calc_l1_acceptable(encoding);
423
424 pcie_aspm_check_latency(child);
Shaohua Li7d715a62008-02-25 09:46:41 +0800425 }
426}
427
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900428static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
Shaohua Li7d715a62008-02-25 09:46:41 +0800429{
Bjorn Helgaas75083202012-12-05 13:51:19 -0700430 pcie_capability_clear_and_set_word(pdev, PCI_EXP_LNKCTL,
431 PCI_EXP_LNKCTL_ASPMC, val);
Shaohua Li7d715a62008-02-25 09:46:41 +0800432}
433
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900434static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800435{
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900436 u32 upstream = 0, dwstream = 0;
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900437 struct pci_dev *child, *parent = link->pdev;
438 struct pci_bus *linkbus = parent->subordinate;
Shaohua Li7d715a62008-02-25 09:46:41 +0800439
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900440 /* Nothing to do if the link is already in the requested state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900441 state &= (link->aspm_capable & ~link->aspm_disable);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900442 if (link->aspm_enabled == state)
443 return;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900444 /* Convert ASPM state to upstream/downstream ASPM register state */
445 if (state & ASPM_STATE_L0S_UP)
Bjorn Helgaas75083202012-12-05 13:51:19 -0700446 dwstream |= PCI_EXP_LNKCTL_ASPM_L0S;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900447 if (state & ASPM_STATE_L0S_DW)
Bjorn Helgaas75083202012-12-05 13:51:19 -0700448 upstream |= PCI_EXP_LNKCTL_ASPM_L0S;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900449 if (state & ASPM_STATE_L1) {
Bjorn Helgaas75083202012-12-05 13:51:19 -0700450 upstream |= PCI_EXP_LNKCTL_ASPM_L1;
451 dwstream |= PCI_EXP_LNKCTL_ASPM_L1;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900452 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800453 /*
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900454 * Spec 2.0 suggests all functions should be configured the
455 * same setting for ASPM. Enabling ASPM L1 should be done in
456 * upstream component first and then downstream, and vice
457 * versa for disabling ASPM L1. Spec doesn't mention L0S.
Shaohua Li7d715a62008-02-25 09:46:41 +0800458 */
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900459 if (state & ASPM_STATE_L1)
460 pcie_config_aspm_dev(parent, upstream);
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900461 list_for_each_entry(child, &linkbus->devices, bus_list)
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900462 pcie_config_aspm_dev(child, dwstream);
463 if (!(state & ASPM_STATE_L1))
464 pcie_config_aspm_dev(parent, upstream);
Shaohua Li7d715a62008-02-25 09:46:41 +0800465
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900466 link->aspm_enabled = state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800467}
468
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900469static void pcie_config_aspm_path(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800470{
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900471 while (link) {
472 pcie_config_aspm_link(link, policy_to_aspm_state(link));
473 link = link->parent;
Shaohua Li46bbdfa2008-12-19 09:27:42 +0800474 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800475}
476
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900477static void free_link_state(struct pcie_link_state *link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800478{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900479 link->pdev->link_state = NULL;
480 kfree(link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800481}
482
Shaohua Liddc97532008-05-21 16:58:40 +0800483static int pcie_aspm_sanity_check(struct pci_dev *pdev)
484{
Kenji Kaneshige36475842009-05-13 12:23:09 +0900485 struct pci_dev *child;
Shaohua Li149e1632008-07-23 10:32:31 +0800486 u32 reg32;
Matthew Garrett2f671e22010-12-06 14:00:56 -0500487
Shaohua Liddc97532008-05-21 16:58:40 +0800488 /*
Stefan Assmann45e829e2009-12-03 06:49:24 -0500489 * Some functions in a slot might not all be PCIe functions,
Kenji Kaneshige36475842009-05-13 12:23:09 +0900490 * very strange. Disable ASPM for the whole slot
Shaohua Liddc97532008-05-21 16:58:40 +0800491 */
Kenji Kaneshige36475842009-05-13 12:23:09 +0900492 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
Jiang Liuf12eb722012-07-24 17:20:12 +0800493 if (!pci_is_pcie(child))
Shaohua Liddc97532008-05-21 16:58:40 +0800494 return -EINVAL;
Matthew Garrettc9651e72012-03-27 10:17:41 -0400495
496 /*
497 * If ASPM is disabled then we're not going to change
498 * the BIOS state. It's safe to continue even if it's a
499 * pre-1.1 device
500 */
501
502 if (aspm_disabled)
503 continue;
504
Shaohua Li149e1632008-07-23 10:32:31 +0800505 /*
506 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
507 * RBER bit to determine if a function is 1.1 version device
508 */
Jiang Liuf12eb722012-07-24 17:20:12 +0800509 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
Sitsofe Wheelere1f4f592008-09-16 14:27:13 +0100510 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
Kenji Kaneshige36475842009-05-13 12:23:09 +0900511 dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
Vincent Legollf393d9b2008-10-12 12:26:12 +0200512 " on pre-1.1 PCIe device. You can enable it"
513 " with 'pcie_aspm=force'\n");
Shaohua Li149e1632008-07-23 10:32:31 +0800514 return -EINVAL;
515 }
Shaohua Liddc97532008-05-21 16:58:40 +0800516 }
517 return 0;
518}
519
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900520static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900521{
522 struct pcie_link_state *link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900523
524 link = kzalloc(sizeof(*link), GFP_KERNEL);
525 if (!link)
526 return NULL;
527 INIT_LIST_HEAD(&link->sibling);
528 INIT_LIST_HEAD(&link->children);
529 INIT_LIST_HEAD(&link->link);
530 link->pdev = pdev;
Yijing Wang62f87c02012-07-24 17:20:03 +0800531 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM) {
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900532 struct pcie_link_state *parent;
533 parent = pdev->bus->parent->self->link_state;
534 if (!parent) {
535 kfree(link);
536 return NULL;
537 }
538 link->parent = parent;
539 list_add(&link->link, &parent->children);
540 }
Kenji Kaneshige5c92ffb2009-05-13 12:23:57 +0900541 /* Setup a pointer to the root port link */
542 if (!link->parent)
543 link->root = link;
544 else
545 link->root = link->parent->root;
546
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900547 list_add(&link->sibling, &link_list);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900548 pdev->link_state = link;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900549 return link;
550}
551
Shaohua Li7d715a62008-02-25 09:46:41 +0800552/*
553 * pcie_aspm_init_link_state: Initiate PCI express link state.
554 * It is called after the pcie and its children devices are scaned.
555 * @pdev: the root port or switch downstream port
556 */
557void pcie_aspm_init_link_state(struct pci_dev *pdev)
558{
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900559 struct pcie_link_state *link;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900560 int blacklist = !!pcie_aspm_sanity_check(pdev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800561
Matthew Garrett2f671e22010-12-06 14:00:56 -0500562 if (!pci_is_pcie(pdev) || pdev->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800563 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800564 if (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
565 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM)
Shaohua Li7d715a62008-02-25 09:46:41 +0800566 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900567
Shaohua Li8e822df2009-06-08 09:27:25 +0800568 /* VIA has a strange chipset, root port is under a bridge */
Yijing Wang62f87c02012-07-24 17:20:03 +0800569 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900570 pdev->bus->self)
Shaohua Li8e822df2009-06-08 09:27:25 +0800571 return;
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900572
Shaohua Li7d715a62008-02-25 09:46:41 +0800573 down_read(&pci_bus_sem);
574 if (list_empty(&pdev->subordinate->devices))
575 goto out;
576
Shaohua Li7d715a62008-02-25 09:46:41 +0800577 mutex_lock(&aspm_lock);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900578 link = alloc_pcie_link_state(pdev);
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900579 if (!link)
580 goto unlock;
581 /*
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900582 * Setup initial ASPM state. Note that we need to configure
583 * upstream links also because capable state of them can be
584 * update through pcie_aspm_cap_init().
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900585 */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900586 pcie_aspm_cap_init(link, blacklist);
Shaohua Li7d715a62008-02-25 09:46:41 +0800587
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900588 /* Setup initial Clock PM state */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900589 pcie_clkpm_cap_init(link, blacklist);
Matthew Garrett41cd7662010-06-09 16:05:07 -0400590
591 /*
592 * At this stage drivers haven't had an opportunity to change the
593 * link policy setting. Enabling ASPM on broken hardware can cripple
594 * it even before the driver has had a chance to disable ASPM, so
595 * default to a safe level right now. If we're enabling ASPM beyond
596 * the BIOS's expectation, we'll do so once pci_enable_device() is
597 * called.
598 */
Matthew Garrett3c076352011-11-10 16:38:33 -0500599 if (aspm_policy != POLICY_POWERSAVE) {
Matthew Garrett41cd7662010-06-09 16:05:07 -0400600 pcie_config_aspm_path(link);
601 pcie_set_clkpm(link, policy_to_clkpm_state(link));
602 }
603
Kenji Kaneshige8d349ac2009-05-13 12:18:22 +0900604unlock:
Shaohua Li7d715a62008-02-25 09:46:41 +0800605 mutex_unlock(&aspm_lock);
606out:
607 up_read(&pci_bus_sem);
608}
609
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900610/* Recheck latencies and update aspm_capable for links under the root */
611static void pcie_update_aspm_capable(struct pcie_link_state *root)
612{
613 struct pcie_link_state *link;
614 BUG_ON(root->parent);
615 list_for_each_entry(link, &link_list, sibling) {
616 if (link->root != root)
617 continue;
618 link->aspm_capable = link->aspm_support;
619 }
620 list_for_each_entry(link, &link_list, sibling) {
621 struct pci_dev *child;
622 struct pci_bus *linkbus = link->pdev->subordinate;
623 if (link->root != root)
624 continue;
625 list_for_each_entry(child, &linkbus->devices, bus_list) {
Yijing Wang62f87c02012-07-24 17:20:03 +0800626 if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
627 (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900628 continue;
629 pcie_aspm_check_latency(child);
630 }
631 }
632}
633
Shaohua Li7d715a62008-02-25 09:46:41 +0800634/* @pdev: the endpoint device */
635void pcie_aspm_exit_link_state(struct pci_dev *pdev)
636{
637 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900638 struct pcie_link_state *link, *root, *parent_link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800639
Matthew Garrett3c076352011-11-10 16:38:33 -0500640 if (!pci_is_pcie(pdev) || !parent || !parent->link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800641 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800642 if ((pci_pcie_type(parent) != PCI_EXP_TYPE_ROOT_PORT) &&
643 (pci_pcie_type(parent) != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800644 return;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900645
Shaohua Li7d715a62008-02-25 09:46:41 +0800646 down_read(&pci_bus_sem);
647 mutex_lock(&aspm_lock);
Shaohua Li7d715a62008-02-25 09:46:41 +0800648 /*
649 * All PCIe functions are in one slot, remove one function will remove
Alex Chiang3419c752009-01-28 14:59:18 -0700650 * the whole slot, so just wait until we are the last function left.
Shaohua Li7d715a62008-02-25 09:46:41 +0800651 */
Alex Chiang3419c752009-01-28 14:59:18 -0700652 if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
Shaohua Li7d715a62008-02-25 09:46:41 +0800653 goto out;
654
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900655 link = parent->link_state;
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900656 root = link->root;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900657 parent_link = link->parent;
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900658
Shaohua Li7d715a62008-02-25 09:46:41 +0800659 /* All functions are removed, so just disable ASPM for the link */
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900660 pcie_config_aspm_link(link, 0);
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900661 list_del(&link->sibling);
662 list_del(&link->link);
Shaohua Li7d715a62008-02-25 09:46:41 +0800663 /* Clock PM is for endpoint device */
Kenji Kaneshigefc87e912009-08-19 10:58:46 +0900664 free_link_state(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900665
666 /* Recheck latencies and configure upstream links */
Kenji Kaneshigeb26a34a2009-11-06 11:25:13 +0900667 if (parent_link) {
668 pcie_update_aspm_capable(root);
669 pcie_config_aspm_path(parent_link);
670 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800671out:
672 mutex_unlock(&aspm_lock);
673 up_read(&pci_bus_sem);
674}
675
676/* @pdev: the root port or switch downstream port */
677void pcie_aspm_pm_state_change(struct pci_dev *pdev)
678{
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900679 struct pcie_link_state *link = pdev->link_state;
Shaohua Li7d715a62008-02-25 09:46:41 +0800680
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900681 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
Shaohua Li7d715a62008-02-25 09:46:41 +0800682 return;
Yijing Wang62f87c02012-07-24 17:20:03 +0800683 if ((pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT) &&
684 (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM))
Shaohua Li7d715a62008-02-25 09:46:41 +0800685 return;
686 /*
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900687 * Devices changed PM state, we should recheck if latency
688 * meets all functions' requirement
Shaohua Li7d715a62008-02-25 09:46:41 +0800689 */
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900690 down_read(&pci_bus_sem);
691 mutex_lock(&aspm_lock);
692 pcie_update_aspm_capable(link->root);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900693 pcie_config_aspm_path(link);
Kenji Kaneshige07d92762009-08-19 11:00:25 +0900694 mutex_unlock(&aspm_lock);
695 up_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800696}
697
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000698void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
699{
700 struct pcie_link_state *link = pdev->link_state;
701
702 if (aspm_disabled || !pci_is_pcie(pdev) || !link)
703 return;
704
705 if (aspm_policy != POLICY_POWERSAVE)
706 return;
707
Yijing Wang62f87c02012-07-24 17:20:03 +0800708 if ((pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT) &&
709 (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM))
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000710 return;
711
712 down_read(&pci_bus_sem);
713 mutex_lock(&aspm_lock);
714 pcie_config_aspm_path(link);
715 pcie_set_clkpm(link, policy_to_clkpm_state(link));
716 mutex_unlock(&aspm_lock);
717 up_read(&pci_bus_sem);
718}
719
Shaohua Li7d715a62008-02-25 09:46:41 +0800720/*
721 * pci_disable_link_state - disable pci device's link state, so the link will
722 * never enter specific states
723 */
Matthew Garrett3c076352011-11-10 16:38:33 -0500724static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem,
725 bool force)
Shaohua Li7d715a62008-02-25 09:46:41 +0800726{
727 struct pci_dev *parent = pdev->bus->self;
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900728 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800729
Matthew Garrett3c076352011-11-10 16:38:33 -0500730 if (aspm_disabled && !force)
Shaohua Li7d715a62008-02-25 09:46:41 +0800731 return;
Matthew Garrett3c076352011-11-10 16:38:33 -0500732
733 if (!pci_is_pcie(pdev))
734 return;
735
Yijing Wang62f87c02012-07-24 17:20:03 +0800736 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
737 pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM)
Shaohua Li7d715a62008-02-25 09:46:41 +0800738 parent = pdev;
739 if (!parent || !parent->link_state)
740 return;
741
Yinghai Lu9f728f52011-05-12 17:11:47 -0700742 if (sem)
743 down_read(&pci_bus_sem);
Shaohua Li7d715a62008-02-25 09:46:41 +0800744 mutex_lock(&aspm_lock);
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900745 link = parent->link_state;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900746 if (state & PCIE_LINK_STATE_L0S)
747 link->aspm_disable |= ASPM_STATE_L0S;
748 if (state & PCIE_LINK_STATE_L1)
749 link->aspm_disable |= ASPM_STATE_L1;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900750 pcie_config_aspm_link(link, policy_to_aspm_state(link));
751
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900752 if (state & PCIE_LINK_STATE_CLKPM) {
Kenji Kaneshigef1c0ca22009-08-19 10:59:52 +0900753 link->clkpm_capable = 0;
754 pcie_set_clkpm(link, 0);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900755 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800756 mutex_unlock(&aspm_lock);
Yinghai Lu9f728f52011-05-12 17:11:47 -0700757 if (sem)
758 up_read(&pci_bus_sem);
759}
760
761void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
762{
Matthew Garrett3c076352011-11-10 16:38:33 -0500763 __pci_disable_link_state(pdev, state, false, false);
Yinghai Lu9f728f52011-05-12 17:11:47 -0700764}
765EXPORT_SYMBOL(pci_disable_link_state_locked);
766
767void pci_disable_link_state(struct pci_dev *pdev, int state)
768{
Matthew Garrett3c076352011-11-10 16:38:33 -0500769 __pci_disable_link_state(pdev, state, true, false);
Shaohua Li7d715a62008-02-25 09:46:41 +0800770}
771EXPORT_SYMBOL(pci_disable_link_state);
772
Matthew Garrett3c076352011-11-10 16:38:33 -0500773void pcie_clear_aspm(struct pci_bus *bus)
774{
775 struct pci_dev *child;
776
777 /*
778 * Clear any ASPM setup that the firmware has carried out on this bus
779 */
780 list_for_each_entry(child, &bus->devices, bus_list) {
781 __pci_disable_link_state(child, PCIE_LINK_STATE_L0S |
782 PCIE_LINK_STATE_L1 |
783 PCIE_LINK_STATE_CLKPM,
784 false, true);
785 }
786}
787
Shaohua Li7d715a62008-02-25 09:46:41 +0800788static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
789{
790 int i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900791 struct pcie_link_state *link;
Shaohua Li7d715a62008-02-25 09:46:41 +0800792
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000793 if (aspm_disabled)
794 return -EPERM;
Shaohua Li7d715a62008-02-25 09:46:41 +0800795 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
796 if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
797 break;
798 if (i >= ARRAY_SIZE(policy_str))
799 return -EINVAL;
800 if (i == aspm_policy)
801 return 0;
802
803 down_read(&pci_bus_sem);
804 mutex_lock(&aspm_lock);
805 aspm_policy = i;
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900806 list_for_each_entry(link, &link_list, sibling) {
807 pcie_config_aspm_link(link, policy_to_aspm_state(link));
808 pcie_set_clkpm(link, policy_to_clkpm_state(link));
Shaohua Li7d715a62008-02-25 09:46:41 +0800809 }
810 mutex_unlock(&aspm_lock);
811 up_read(&pci_bus_sem);
812 return 0;
813}
814
815static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
816{
817 int i, cnt = 0;
818 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
819 if (i == aspm_policy)
820 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
821 else
822 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
823 return cnt;
824}
825
826module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
827 NULL, 0644);
828
829#ifdef CONFIG_PCIEASPM_DEBUG
830static ssize_t link_state_show(struct device *dev,
831 struct device_attribute *attr,
832 char *buf)
833{
834 struct pci_dev *pci_device = to_pci_dev(dev);
835 struct pcie_link_state *link_state = pci_device->link_state;
836
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900837 return sprintf(buf, "%d\n", link_state->aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800838}
839
840static ssize_t link_state_store(struct device *dev,
841 struct device_attribute *attr,
842 const char *buf,
843 size_t n)
844{
Kenji Kaneshige5aa63582009-05-13 12:17:44 +0900845 struct pci_dev *pdev = to_pci_dev(dev);
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900846 struct pcie_link_state *link, *root = pdev->link_state->root;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900847 u32 val = buf[0] - '0', state = 0;
Shaohua Li7d715a62008-02-25 09:46:41 +0800848
Naga Chumbalkarbbfa3062011-03-21 03:29:14 +0000849 if (aspm_disabled)
850 return -EPERM;
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900851 if (n < 1 || val > 3)
Shaohua Li7d715a62008-02-25 09:46:41 +0800852 return -EINVAL;
Shaohua Li7d715a62008-02-25 09:46:41 +0800853
Kenji Kaneshigeac180182009-08-19 11:02:13 +0900854 /* Convert requested state to ASPM state */
855 if (val & PCIE_LINK_STATE_L0S)
856 state |= ASPM_STATE_L0S;
857 if (val & PCIE_LINK_STATE_L1)
858 state |= ASPM_STATE_L1;
859
Kenji Kaneshigeb7206cb2009-08-19 11:01:37 +0900860 down_read(&pci_bus_sem);
861 mutex_lock(&aspm_lock);
862 list_for_each_entry(link, &link_list, sibling) {
863 if (link->root != root)
864 continue;
865 pcie_config_aspm_link(link, state);
866 }
867 mutex_unlock(&aspm_lock);
868 up_read(&pci_bus_sem);
869 return n;
Shaohua Li7d715a62008-02-25 09:46:41 +0800870}
871
872static ssize_t clk_ctl_show(struct device *dev,
873 struct device_attribute *attr,
874 char *buf)
875{
876 struct pci_dev *pci_device = to_pci_dev(dev);
877 struct pcie_link_state *link_state = pci_device->link_state;
878
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900879 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800880}
881
882static ssize_t clk_ctl_store(struct device *dev,
883 struct device_attribute *attr,
884 const char *buf,
885 size_t n)
886{
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900887 struct pci_dev *pdev = to_pci_dev(dev);
Shaohua Li7d715a62008-02-25 09:46:41 +0800888 int state;
889
890 if (n < 1)
891 return -EINVAL;
892 state = buf[0]-'0';
893
894 down_read(&pci_bus_sem);
895 mutex_lock(&aspm_lock);
Kenji Kaneshige430842e2009-05-13 12:20:10 +0900896 pcie_set_clkpm_nocheck(pdev->link_state, !!state);
Shaohua Li7d715a62008-02-25 09:46:41 +0800897 mutex_unlock(&aspm_lock);
898 up_read(&pci_bus_sem);
899
900 return n;
901}
902
903static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
904static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
905
906static char power_group[] = "power";
907void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
908{
909 struct pcie_link_state *link_state = pdev->link_state;
910
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900911 if (!pci_is_pcie(pdev) ||
Yijing Wang62f87c02012-07-24 17:20:03 +0800912 (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
913 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800914 return;
915
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900916 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800917 sysfs_add_file_to_group(&pdev->dev.kobj,
918 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900919 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800920 sysfs_add_file_to_group(&pdev->dev.kobj,
921 &dev_attr_clk_ctl.attr, power_group);
922}
923
924void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
925{
926 struct pcie_link_state *link_state = pdev->link_state;
927
Kenji Kaneshige8b064772009-11-11 14:36:52 +0900928 if (!pci_is_pcie(pdev) ||
Yijing Wang62f87c02012-07-24 17:20:03 +0800929 (pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT &&
930 pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
Shaohua Li7d715a62008-02-25 09:46:41 +0800931 return;
932
Kenji Kaneshige80bfdbe2009-05-13 12:12:43 +0900933 if (link_state->aspm_support)
Shaohua Li7d715a62008-02-25 09:46:41 +0800934 sysfs_remove_file_from_group(&pdev->dev.kobj,
935 &dev_attr_link_state.attr, power_group);
Kenji Kaneshige4d246e42009-05-13 12:15:38 +0900936 if (link_state->clkpm_capable)
Shaohua Li7d715a62008-02-25 09:46:41 +0800937 sysfs_remove_file_from_group(&pdev->dev.kobj,
938 &dev_attr_clk_ctl.attr, power_group);
939}
940#endif
941
942static int __init pcie_aspm_disable(char *str)
943{
Shaohua Lid6d38572008-07-23 10:32:42 +0800944 if (!strcmp(str, "off")) {
Matthew Garrett3c076352011-11-10 16:38:33 -0500945 aspm_policy = POLICY_DEFAULT;
Shaohua Lid6d38572008-07-23 10:32:42 +0800946 aspm_disabled = 1;
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +0100947 aspm_support_enabled = false;
Shaohua Lid6d38572008-07-23 10:32:42 +0800948 printk(KERN_INFO "PCIe ASPM is disabled\n");
949 } else if (!strcmp(str, "force")) {
950 aspm_force = 1;
Michael Witten8072ba12011-06-28 06:15:05 +0000951 printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
Shaohua Lid6d38572008-07-23 10:32:42 +0800952 }
Shaohua Li7d715a62008-02-25 09:46:41 +0800953 return 1;
954}
955
Shaohua Lid6d38572008-07-23 10:32:42 +0800956__setup("pcie_aspm=", pcie_aspm_disable);
Shaohua Li7d715a62008-02-25 09:46:41 +0800957
Shaohua Li5fde2442008-07-23 10:32:24 +0800958void pcie_no_aspm(void)
959{
Matthew Garrett3c076352011-11-10 16:38:33 -0500960 /*
961 * Disabling ASPM is intended to prevent the kernel from modifying
962 * existing hardware state, not to clear existing state. To that end:
963 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
964 * (b) prevent userspace from changing policy
965 */
966 if (!aspm_force) {
967 aspm_policy = POLICY_DEFAULT;
Shaohua Lid6d38572008-07-23 10:32:42 +0800968 aspm_disabled = 1;
Matthew Garrett3c076352011-11-10 16:38:33 -0500969 }
Shaohua Li5fde2442008-07-23 10:32:24 +0800970}
971
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700972/**
973 * pcie_aspm_enabled - is PCIe ASPM enabled?
974 *
975 * Returns true if ASPM has not been disabled by the command-line option
976 * pcie_aspm=off.
977 **/
978int pcie_aspm_enabled(void)
Shaohua Li7d715a62008-02-25 09:46:41 +0800979{
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700980 return !aspm_disabled;
Shaohua Li7d715a62008-02-25 09:46:41 +0800981}
Andrew Patterson3e1b1602008-11-10 15:30:55 -0700982EXPORT_SYMBOL(pcie_aspm_enabled);
Shaohua Li7d715a62008-02-25 09:46:41 +0800983
Rafael J. Wysocki8b8bae92011-03-05 13:21:51 +0100984bool pcie_aspm_support_enabled(void)
985{
986 return aspm_support_enabled;
987}
988EXPORT_SYMBOL(pcie_aspm_support_enabled);