blob: 2831f44e6270358967e14440ae00941ef30b5d1d [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerc2cb71f2007-08-21 14:34:04 -070054#define DRV_VERSION "1.17"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136 { 0 }
137};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139MODULE_DEVICE_TABLE(pci, sky2_id_table);
140
141/* Avoid conditionals by using array */
142static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700144static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800146/* This driver supports yukon2 chipset only */
147static const char *yukon2_name[] = {
148 "XL", /* 0xb3 */
149 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800150 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800151 "EC", /* 0xb6 */
152 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700153 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100156static void sky2_set_multicast(struct net_device *dev);
157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160{
161 int i;
162
163 gma_write16(hw, port, GM_SMI_DATA, val);
164 gma_write16(hw, port, GM_SMI_CTRL,
165 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700170 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175}
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178{
179 int i;
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183
184 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
186 *val = gma_read16(hw, port, GM_SMI_DATA);
187 return 0;
188 }
189
Stephen Hemminger793b8832005-09-14 16:06:14 -0700190 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191 }
192
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 return -ETIMEDOUT;
194}
195
196static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
197{
198 u16 v;
199
200 if (__gm_phy_read(hw, port, reg, &v) != 0)
201 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
202 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203}
204
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800205
206static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700207{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800208 /* switch power to VCC (WA for VAUX problem) */
209 sky2_write8(hw, B0_POWER_CTRL,
210 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800212 /* disable Core Clock Division, */
213 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
216 /* enable bits are inverted */
217 sky2_write8(hw, B2_Y2_CLK_GATE,
218 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
219 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
220 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
221 else
222 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700224 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700227 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
228
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700229 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
230 /* set all bits to 0 except bits 15..12 and 8 */
231 reg &= P_ASPM_CONTROL_MSK;
232 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
233
234 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
235 /* set all bits to 0 except bits 28 & 27 */
236 reg &= P_CTL_TIM_VMAIN_AV_MSK;
237 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
238
239 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700240
241 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
242 reg = sky2_read32(hw, B2_GP_IO);
243 reg |= GLB_GPIO_STAT_RACE_DIS;
244 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
246 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800248}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250static void sky2_power_aux(struct sky2_hw *hw)
251{
252 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
253 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
254 else
255 /* enable bits are inverted */
256 sky2_write8(hw, B2_Y2_CLK_GATE,
257 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
258 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
259 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
260
261 /* switch power to VAUX */
262 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
263 sky2_write8(hw, B0_POWER_CTRL,
264 (PC_VAUX_ENA | PC_VCC_ENA |
265 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700287/* flow control to advertise bits */
288static const u16 copper_fc_adv[] = {
289 [FC_NONE] = 0,
290 [FC_TX] = PHY_M_AN_ASP,
291 [FC_RX] = PHY_M_AN_PC,
292 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
293};
294
295/* flow control to advertise bits when using 1000BaseX */
296static const u16 fiber_fc_adv[] = {
297 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
298 [FC_TX] = PHY_M_P_ASYM_MD_X,
299 [FC_RX] = PHY_M_P_SYM_MD_X,
300 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
301};
302
303/* flow control to GMA disable bits */
304static const u16 gm_fc_disable[] = {
305 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
306 [FC_TX] = GM_GPCR_FC_RX_DIS,
307 [FC_RX] = GM_GPCR_FC_TX_DIS,
308 [FC_BOTH] = 0,
309};
310
311
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
313{
314 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700315 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700317 if (sky2->autoneg == AUTONEG_ENABLE &&
318 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
320
321 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700322 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
324
Stephen Hemminger53419c62007-05-14 12:38:11 -0700325 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
329 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700330 /* set master & slave downshift counter to 1x */
331 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
333 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
334 }
335
336 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700337 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700338 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 /* enable automatic crossover */
340 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
341 } else {
342 /* disable energy detect */
343 ctrl &= ~PHY_M_PC_EN_DET_MSK;
344
345 /* enable automatic crossover */
346 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
347
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800349 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700350 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700351 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 ctrl &= ~PHY_M_PC_DSC_MSK;
353 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
354 }
355 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 } else {
357 /* workaround for deviation #4.88 (CRC errors) */
358 /* disable Automatic Crossover */
359
360 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700361 }
362
363 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
364
365 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700366 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700367 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
368
369 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
370 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
371 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
372 ctrl &= ~PHY_M_MAC_MD_MSK;
373 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
375
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700376 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 /* select page 1 to access Fiber registers */
378 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379
380 /* for SFP-module set SIGDET polarity to low */
381 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
382 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700383 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700385
386 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 }
388
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700389 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 ct1000 = 0;
391 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700392 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393
394 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 if (sky2->advertising & ADVERTISED_1000baseT_Full)
397 ct1000 |= PHY_M_1000C_AFD;
398 if (sky2->advertising & ADVERTISED_1000baseT_Half)
399 ct1000 |= PHY_M_1000C_AHD;
400 if (sky2->advertising & ADVERTISED_100baseT_Full)
401 adv |= PHY_M_AN_100_FD;
402 if (sky2->advertising & ADVERTISED_100baseT_Half)
403 adv |= PHY_M_AN_100_HD;
404 if (sky2->advertising & ADVERTISED_10baseT_Full)
405 adv |= PHY_M_AN_10_FD;
406 if (sky2->advertising & ADVERTISED_10baseT_Half)
407 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700408
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700409 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410 } else { /* special defines for FIBER (88E1040S only) */
411 if (sky2->advertising & ADVERTISED_1000baseT_Full)
412 adv |= PHY_M_AN_1000X_AFD;
413 if (sky2->advertising & ADVERTISED_1000baseT_Half)
414 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700416 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700417 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
419 /* Restart Auto-negotiation */
420 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
421 } else {
422 /* forced speed/duplex settings */
423 ct1000 = PHY_M_1000C_MSE;
424
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425 /* Disable auto update for duplex flow control and speed */
426 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427
428 switch (sky2->speed) {
429 case SPEED_1000:
430 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700431 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432 break;
433 case SPEED_100:
434 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700435 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700436 break;
437 }
438
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700439 if (sky2->duplex == DUPLEX_FULL) {
440 reg |= GM_GPCR_DUP_FULL;
441 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700442 } else if (sky2->speed < SPEED_1000)
443 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700444
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700446 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447
448 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700449 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
451 else
452 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453 }
454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 gma_write16(hw, port, GM_GP_CTRL, reg);
456
Stephen Hemminger05745c42007-09-19 15:36:45 -0700457 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
459
460 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
461 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
462
463 /* Setup Phy LED's */
464 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
465 ledover = 0;
466
467 switch (hw->chip_id) {
468 case CHIP_ID_YUKON_FE:
469 /* on 88E3082 these bits are at 11..9 (shifted left) */
470 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
471
472 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
473
474 /* delete ACT LED control bits */
475 ctrl &= ~PHY_M_FELP_LED1_MSK;
476 /* change ACT LED control to blink mode */
477 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
478 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
479 break;
480
Stephen Hemminger05745c42007-09-19 15:36:45 -0700481 case CHIP_ID_YUKON_FE_P:
482 /* Enable Link Partner Next Page */
483 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
484 ctrl |= PHY_M_PC_ENA_LIP_NP;
485
486 /* disable Energy Detect and enable scrambler */
487 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
488 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
489
490 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
491 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
492 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
493 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
494
495 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
496 break;
497
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700499 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700500
501 /* select page 3 to access LED control register */
502 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
503
504 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700505 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
506 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
507 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
508 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
509 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510
511 /* set Polarity Control register */
512 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700513 (PHY_M_POLC_LS1_P_MIX(4) |
514 PHY_M_POLC_IS0_P_MIX(4) |
515 PHY_M_POLC_LOS_CTRL(2) |
516 PHY_M_POLC_INIT_CTRL(2) |
517 PHY_M_POLC_STA1_CTRL(2) |
518 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519
520 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700521 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700522 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800523
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700524 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800525 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
527
528 /* select page 3 to access LED control register */
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530
531 /* set LED Function Control register */
532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
533 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
534 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
535 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
536 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
537
538 /* set Blink Rate in LED Timer Control Register */
539 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
540 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
541 /* restore page register */
542 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
543 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 default:
546 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
547 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
548 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800549 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550 }
551
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700552 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
553 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800554 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
556
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800557 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 gm_phy_write(hw, port, 0x18, 0xaa99);
559 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800561 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700562 gm_phy_write(hw, port, 0x18, 0xa204);
563 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800564
565 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700567 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
568 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
569 /* apply workaround for integrated resistors calibration */
570 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
571 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800572 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700573 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800574 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
575
576 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
577 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800578 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 }
580
581 if (ledover)
582 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700585
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700586 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 if (sky2->autoneg == AUTONEG_ENABLE)
588 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
589 else
590 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
591}
592
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700593static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
594{
595 u32 reg1;
596 static const u32 phy_power[]
597 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
598
599 /* looks like this XL is back asswards .. */
600 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
601 onoff = !onoff;
602
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800603 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700604 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700605 if (onoff)
606 /* Turn off phy power saving */
607 reg1 &= ~phy_power[port];
608 else
609 reg1 |= phy_power[port];
610
611 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700612 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800613 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700614 udelay(100);
615}
616
Stephen Hemminger1b537562005-12-20 15:08:07 -0800617/* Force a renegotiation */
618static void sky2_phy_reinit(struct sky2_port *sky2)
619{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800620 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800621 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800622 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800623}
624
Stephen Hemmingere3173832007-02-06 10:45:39 -0800625/* Put device in state to listen for Wake On Lan */
626static void sky2_wol_init(struct sky2_port *sky2)
627{
628 struct sky2_hw *hw = sky2->hw;
629 unsigned port = sky2->port;
630 enum flow_control save_mode;
631 u16 ctrl;
632 u32 reg1;
633
634 /* Bring hardware out of reset */
635 sky2_write16(hw, B0_CTST, CS_RST_CLR);
636 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
637
638 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
639 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
640
641 /* Force to 10/100
642 * sky2_reset will re-enable on resume
643 */
644 save_mode = sky2->flow_mode;
645 ctrl = sky2->advertising;
646
647 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
648 sky2->flow_mode = FC_NONE;
649 sky2_phy_power(hw, port, 1);
650 sky2_phy_reinit(sky2);
651
652 sky2->flow_mode = save_mode;
653 sky2->advertising = ctrl;
654
655 /* Set GMAC to no flow control and auto update for speed/duplex */
656 gma_write16(hw, port, GM_GP_CTRL,
657 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
658 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
659
660 /* Set WOL address */
661 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
662 sky2->netdev->dev_addr, ETH_ALEN);
663
664 /* Turn on appropriate WOL control bits */
665 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
666 ctrl = 0;
667 if (sky2->wol & WAKE_PHY)
668 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
669 else
670 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
671
672 if (sky2->wol & WAKE_MAGIC)
673 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
674 else
675 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
676
677 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
678 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
679
680 /* Turn on legacy PCI-Express PME mode */
681 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
682 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
683 reg1 |= PCI_Y2_PME_LEGACY;
684 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
685 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
686
687 /* block receiver */
688 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
689
690}
691
Stephen Hemminger69161612007-06-04 17:23:26 -0700692static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
693{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700694 struct net_device *dev = hw->dev[port];
695
696 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700697 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700698 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700699
Stephen Hemminger05745c42007-09-19 15:36:45 -0700700 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
701 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
702 TX_STFW_ENA | TX_JUMBO_ENA);
703 else {
704 /* set Tx GMAC FIFO Almost Empty Threshold */
705 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
706 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700707
Stephen Hemminger05745c42007-09-19 15:36:45 -0700708 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
709 TX_JUMBO_ENA | TX_STFW_DIS);
710
711 /* Can't do offload because of lack of store/forward */
712 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700713 }
714}
715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
717{
718 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
719 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100720 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 int i;
722 const u8 *addr = hw->dev[port]->dev_addr;
723
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700724 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
725 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726
727 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
728
Stephen Hemminger793b8832005-09-14 16:06:14 -0700729 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730 /* WA DEV_472 -- looks like crossed wires on port 2 */
731 /* clear GMAC 1 Control reset */
732 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
733 do {
734 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
735 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
736 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
737 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
738 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
739 }
740
Stephen Hemminger793b8832005-09-14 16:06:14 -0700741 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700743 /* Enable Transmit FIFO Underrun */
744 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
745
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800746 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700747 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800748 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749
750 /* MIB clear */
751 reg = gma_read16(hw, port, GM_PHY_ADDR);
752 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
753
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700754 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
755 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756 gma_write16(hw, port, GM_PHY_ADDR, reg);
757
758 /* transmit control */
759 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
760
761 /* receive control reg: unicast + multicast + no FCS */
762 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764
765 /* transmit flow control */
766 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
767
768 /* transmit parameter */
769 gma_write16(hw, port, GM_TX_PARAM,
770 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
771 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
772 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
773 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
774
775 /* serial mode register */
776 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700777 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700778
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700779 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700780 reg |= GM_SMOD_JUMBO_ENA;
781
782 gma_write16(hw, port, GM_SERIAL_MODE, reg);
783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784 /* virtual address for data */
785 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
786
Stephen Hemminger793b8832005-09-14 16:06:14 -0700787 /* physical address: used for pause frames */
788 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
789
790 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
792 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
793 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
794
795 /* Configure Rx MAC FIFO */
796 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100797 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700798 if (hw->chip_id == CHIP_ID_YUKON_EX ||
799 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100800 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700801
Al Viro25cccec2007-07-20 16:07:33 +0100802 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700803
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700804 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800805 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800807 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808 reg = RX_GMF_FL_THR_DEF + 1;
809 /* Another magic mystery workaround from sk98lin */
810 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
811 hw->chip_rev == CHIP_REV_YU_FE2_A0)
812 reg = 0x178;
813 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700814
815 /* Configure Tx MAC FIFO */
816 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
817 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800818
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700819 if (!(hw->flags & SKY2_HW_RAMBUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800820 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800821 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700822
Stephen Hemminger69161612007-06-04 17:23:26 -0700823 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800824 }
825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826}
827
Stephen Hemminger67712902006-12-04 15:53:45 -0800828/* Assign Ram Buffer allocation to queue */
829static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700830{
Stephen Hemminger67712902006-12-04 15:53:45 -0800831 u32 end;
832
833 /* convert from K bytes to qwords used for hw register */
834 start *= 1024/8;
835 space *= 1024/8;
836 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
839 sky2_write32(hw, RB_ADDR(q, RB_START), start);
840 sky2_write32(hw, RB_ADDR(q, RB_END), end);
841 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
842 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
843
844 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800845 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700846
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800847 /* On receive queue's set the thresholds
848 * give receiver priority when > 3/4 full
849 * send pause when down to 2K
850 */
851 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
852 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700853
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800854 tp = space - 2048/8;
855 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
856 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857 } else {
858 /* Enable store & forward on Tx queue's because
859 * Tx FIFO is only 1K on Yukon
860 */
861 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
862 }
863
864 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700865 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866}
867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800869static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870{
871 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
872 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
873 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800874 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875}
876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877/* Setup prefetch unit registers. This is the interface between
878 * hardware and driver list elements
879 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800880static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 u64 addr, u32 last)
882{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700883 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
884 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
885 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
886 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
887 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
888 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889
890 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891}
892
Stephen Hemminger793b8832005-09-14 16:06:14 -0700893static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
894{
895 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
896
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700897 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700898 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700899 return le;
900}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700901
Stephen Hemminger291ea612006-09-26 11:57:41 -0700902static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
903 struct sky2_tx_le *le)
904{
905 return sky2->tx_ring + (le - sky2->tx_le);
906}
907
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800908/* Update chip's next pointer */
909static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700911 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800912 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700913 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
914
915 /* Synchronize I/O on since next processor may write to tail */
916 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917}
918
Stephen Hemminger793b8832005-09-14 16:06:14 -0700919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700920static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
921{
922 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700923 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700924 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925 return le;
926}
927
Stephen Hemminger14d02632006-09-26 11:57:43 -0700928/* Build description to hardware for one receive segment */
929static void sky2_rx_add(struct sky2_port *sky2, u8 op,
930 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931{
932 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700933 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934
Stephen Hemminger793b8832005-09-14 16:06:14 -0700935 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700937 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700939 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700941
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800943 le->addr = cpu_to_le32((u32) map);
944 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700945 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946}
947
Stephen Hemminger14d02632006-09-26 11:57:43 -0700948/* Build description to hardware for one possibly fragmented skb */
949static void sky2_rx_submit(struct sky2_port *sky2,
950 const struct rx_ring_info *re)
951{
952 int i;
953
954 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
955
956 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
957 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
958}
959
960
961static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
962 unsigned size)
963{
964 struct sk_buff *skb = re->skb;
965 int i;
966
967 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
968 pci_unmap_len_set(re, data_size, size);
969
970 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
971 re->frag_addr[i] = pci_map_page(pdev,
972 skb_shinfo(skb)->frags[i].page,
973 skb_shinfo(skb)->frags[i].page_offset,
974 skb_shinfo(skb)->frags[i].size,
975 PCI_DMA_FROMDEVICE);
976}
977
978static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
979{
980 struct sk_buff *skb = re->skb;
981 int i;
982
983 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
984 PCI_DMA_FROMDEVICE);
985
986 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
987 pci_unmap_page(pdev, re->frag_addr[i],
988 skb_shinfo(skb)->frags[i].size,
989 PCI_DMA_FROMDEVICE);
990}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992/* Tell chip where to start receive checksum.
993 * Actually has two checksums, but set both same to avoid possible byte
994 * order problems.
995 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700996static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997{
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700998 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001000 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1001 le->ctrl = 0;
1002 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001003
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001004 sky2_write32(sky2->hw,
1005 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1006 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001009/*
1010 * The RX Stop command will not work for Yukon-2 if the BMU does not
1011 * reach the end of packet and since we can't make sure that we have
1012 * incoming data, we must reset the BMU while it is not doing a DMA
1013 * transfer. Since it is possible that the RX path is still active,
1014 * the RX RAM buffer will be stopped first, so any possible incoming
1015 * data will not trigger a DMA. After the RAM buffer is stopped, the
1016 * BMU is polled until any DMA in progress is ended and only then it
1017 * will be reset.
1018 */
1019static void sky2_rx_stop(struct sky2_port *sky2)
1020{
1021 struct sky2_hw *hw = sky2->hw;
1022 unsigned rxq = rxqaddr[sky2->port];
1023 int i;
1024
1025 /* disable the RAM Buffer receive queue */
1026 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1027
1028 for (i = 0; i < 0xffff; i++)
1029 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1030 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1031 goto stopped;
1032
1033 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1034 sky2->netdev->name);
1035stopped:
1036 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1037
1038 /* reset the Rx prefetch unit */
1039 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001040 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001041}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001042
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001043/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044static void sky2_rx_clean(struct sky2_port *sky2)
1045{
1046 unsigned i;
1047
1048 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001049 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001050 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051
1052 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001053 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 kfree_skb(re->skb);
1055 re->skb = NULL;
1056 }
1057 }
1058}
1059
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001060/* Basic MII support */
1061static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1062{
1063 struct mii_ioctl_data *data = if_mii(ifr);
1064 struct sky2_port *sky2 = netdev_priv(dev);
1065 struct sky2_hw *hw = sky2->hw;
1066 int err = -EOPNOTSUPP;
1067
1068 if (!netif_running(dev))
1069 return -ENODEV; /* Phy still in reset */
1070
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001071 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001072 case SIOCGMIIPHY:
1073 data->phy_id = PHY_ADDR_MARV;
1074
1075 /* fallthru */
1076 case SIOCGMIIREG: {
1077 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001078
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001079 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001080 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001081 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001082
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001083 data->val_out = val;
1084 break;
1085 }
1086
1087 case SIOCSMIIREG:
1088 if (!capable(CAP_NET_ADMIN))
1089 return -EPERM;
1090
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001091 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001092 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1093 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001094 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001095 break;
1096 }
1097 return err;
1098}
1099
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001100#ifdef SKY2_VLAN_TAG_USED
1101static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1102{
1103 struct sky2_port *sky2 = netdev_priv(dev);
1104 struct sky2_hw *hw = sky2->hw;
1105 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001106
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001107 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001108 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001109
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001110 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001111 if (grp) {
1112 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1113 RX_VLAN_STRIP_ON);
1114 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1115 TX_VLAN_TAG_ON);
1116 } else {
1117 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1118 RX_VLAN_STRIP_OFF);
1119 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1120 TX_VLAN_TAG_OFF);
1121 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001122
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001123 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001124 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001125}
1126#endif
1127
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001128/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001129 * Allocate an skb for receiving. If the MTU is large enough
1130 * make the skb non-linear with a fragment list of pages.
1131 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001132 * It appears the hardware has a bug in the FIFO logic that
1133 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001134 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1135 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001136 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001137static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001138{
1139 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001140 unsigned long p;
1141 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001142
Stephen Hemminger14d02632006-09-26 11:57:43 -07001143 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1144 if (!skb)
1145 goto nomem;
1146
1147 p = (unsigned long) skb->data;
1148 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1149
1150 for (i = 0; i < sky2->rx_nfrags; i++) {
1151 struct page *page = alloc_page(GFP_ATOMIC);
1152
1153 if (!page)
1154 goto free_partial;
1155 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001156 }
1157
1158 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001159free_partial:
1160 kfree_skb(skb);
1161nomem:
1162 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001163}
1164
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001165static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1166{
1167 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1168}
1169
Stephen Hemminger82788c72006-01-17 13:43:10 -08001170/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001172 * Normal case this ends up creating one list element for skb
1173 * in the receive ring. Worst case if using large MTU and each
1174 * allocation falls on a different 64 bit region, that results
1175 * in 6 list elements per ring entry.
1176 * One element is used for checksum enable/disable, and one
1177 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001179static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001181 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001182 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001183 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001184 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001186 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001187 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001188
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001189 /* On PCI express lowering the watermark gives better performance */
1190 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1191 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1192
1193 /* These chips have no ram buffer?
1194 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001195 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001196 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1197 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001198 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001199
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001200 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1201
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001202 if (!(hw->flags & SKY2_HW_NEW_LE))
1203 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204
Stephen Hemminger14d02632006-09-26 11:57:43 -07001205 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001206 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207
1208 /* Stopping point for hardware truncation */
1209 thresh = (size - 8) / sizeof(u32);
1210
1211 /* Account for overhead of skb - to avoid order > 0 allocation */
1212 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1213 + sizeof(struct skb_shared_info);
1214
1215 sky2->rx_nfrags = space >> PAGE_SHIFT;
1216 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1217
1218 if (sky2->rx_nfrags != 0) {
1219 /* Compute residue after pages */
1220 space = sky2->rx_nfrags << PAGE_SHIFT;
1221
1222 if (space < size)
1223 size -= space;
1224 else
1225 size = 0;
1226
1227 /* Optimize to handle small packets and headers */
1228 if (size < copybreak)
1229 size = copybreak;
1230 if (size < ETH_HLEN)
1231 size = ETH_HLEN;
1232 }
1233 sky2->rx_data_size = size;
1234
1235 /* Fill Rx ring */
1236 for (i = 0; i < sky2->rx_pending; i++) {
1237 re = sky2->rx_ring + i;
1238
1239 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240 if (!re->skb)
1241 goto nomem;
1242
Stephen Hemminger14d02632006-09-26 11:57:43 -07001243 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1244 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001245 }
1246
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001247 /*
1248 * The receiver hangs if it receives frames larger than the
1249 * packet buffer. As a workaround, truncate oversize frames, but
1250 * the register is limited to 9 bits, so if you do frames > 2052
1251 * you better get the MTU right!
1252 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001253 if (thresh > 0x1ff)
1254 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1255 else {
1256 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1257 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1258 }
1259
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001260 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001261 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262 return 0;
1263nomem:
1264 sky2_rx_clean(sky2);
1265 return -ENOMEM;
1266}
1267
1268/* Bring up network interface. */
1269static int sky2_up(struct net_device *dev)
1270{
1271 struct sky2_port *sky2 = netdev_priv(dev);
1272 struct sky2_hw *hw = sky2->hw;
1273 unsigned port = sky2->port;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001274 u32 imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001275 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001276 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001278 /*
1279 * On dual port PCI-X card, there is an problem where status
1280 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001281 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001282 if (otherdev && netif_running(otherdev) &&
1283 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1284 struct sky2_port *osky2 = netdev_priv(otherdev);
1285 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001286
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001287 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1288 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1289 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1290
1291 sky2->rx_csum = 0;
1292 osky2->rx_csum = 0;
1293 }
1294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001295 if (netif_msg_ifup(sky2))
1296 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1297
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001298 netif_carrier_off(dev);
1299
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300 /* must be power of 2 */
1301 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001302 TX_RING_SIZE *
1303 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304 &sky2->tx_le_map);
1305 if (!sky2->tx_le)
1306 goto err_out;
1307
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001308 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309 GFP_KERNEL);
1310 if (!sky2->tx_ring)
1311 goto err_out;
1312 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313
1314 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1315 &sky2->rx_le_map);
1316 if (!sky2->rx_le)
1317 goto err_out;
1318 memset(sky2->rx_le, 0, RX_LE_BYTES);
1319
Stephen Hemminger291ea612006-09-26 11:57:41 -07001320 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 GFP_KERNEL);
1322 if (!sky2->rx_ring)
1323 goto err_out;
1324
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001325 sky2_phy_power(hw, port, 1);
1326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327 sky2_mac_init(hw, port);
1328
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001329 if (hw->flags & SKY2_HW_RAMBUFFER) {
1330 /* Register is number of 4K blocks on internal RAM buffer. */
1331 u32 ramsize = sky2_read8(hw, B2_E_0) * 4;
Stephen Hemminger67712902006-12-04 15:53:45 -08001332 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001334 printk(KERN_DEBUG PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1335
Stephen Hemminger67712902006-12-04 15:53:45 -08001336 if (ramsize < 16)
1337 rxspace = ramsize / 2;
1338 else
1339 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340
Stephen Hemminger67712902006-12-04 15:53:45 -08001341 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1342 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1343
1344 /* Make sure SyncQ is disabled */
1345 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1346 RB_RST_SET);
1347 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001348
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001349 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001350
Stephen Hemminger69161612007-06-04 17:23:26 -07001351 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1352 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1353 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1354
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001355 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001356 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1357 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001358 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001359
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1361 TX_RING_SIZE - 1);
1362
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001363 err = sky2_rx_start(sky2);
1364 if (err)
1365 goto err_out;
1366
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001368 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001369 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001370 sky2_write32(hw, B0_IMSK, imask);
1371
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 return 0;
1373
1374err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001375 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001376 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1377 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001378 sky2->rx_le = NULL;
1379 }
1380 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001381 pci_free_consistent(hw->pdev,
1382 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1383 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001384 sky2->tx_le = NULL;
1385 }
1386 kfree(sky2->tx_ring);
1387 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001388
Stephen Hemminger1b537562005-12-20 15:08:07 -08001389 sky2->tx_ring = NULL;
1390 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391 return err;
1392}
1393
Stephen Hemminger793b8832005-09-14 16:06:14 -07001394/* Modular subtraction in ring */
1395static inline int tx_dist(unsigned tail, unsigned head)
1396{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001397 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001398}
1399
1400/* Number of list elements available for next tx */
1401static inline int tx_avail(const struct sky2_port *sky2)
1402{
1403 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1404}
1405
1406/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001407static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001408{
1409 unsigned count;
1410
1411 count = sizeof(dma_addr_t) / sizeof(u32);
1412 count += skb_shinfo(skb)->nr_frags * count;
1413
Herbert Xu89114af2006-07-08 13:34:32 -07001414 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001415 ++count;
1416
Patrick McHardy84fa7932006-08-29 16:44:56 -07001417 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001418 ++count;
1419
1420 return count;
1421}
1422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001424 * Put one packet in ring for transmit.
1425 * A single packet can generate multiple list elements, and
1426 * the number of ring elements will probably be less than the number
1427 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1430{
1431 struct sky2_port *sky2 = netdev_priv(dev);
1432 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001433 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001434 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435 unsigned i, len;
1436 dma_addr_t mapping;
1437 u32 addr64;
1438 u16 mss;
1439 u8 ctrl;
1440
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001441 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1442 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1446 dev->name, sky2->tx_prod, skb->len);
1447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448 len = skb_headlen(skb);
1449 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001450 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001451
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001452 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001453 if (addr64 != sky2->tx_addr64 ||
1454 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001455 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001456 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001457 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001458 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001459 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460
1461 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001462 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001463 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001464
1465 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001466 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467
Stephen Hemminger69161612007-06-04 17:23:26 -07001468 if (mss != sky2->tx_last_mss) {
1469 le = get_tx_le(sky2);
1470 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001471
1472 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001473 le->opcode = OP_MSS | HW_OWNER;
1474 else
1475 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001476 sky2->tx_last_mss = mss;
1477 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001478 }
1479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001481#ifdef SKY2_VLAN_TAG_USED
1482 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1483 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1484 if (!le) {
1485 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001486 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001487 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001488 } else
1489 le->opcode |= OP_VLAN;
1490 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1491 ctrl |= INS_VLAN;
1492 }
1493#endif
1494
1495 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001496 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001497 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001498 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001499 ctrl |= CALSUM; /* auto checksum */
1500 else {
1501 const unsigned offset = skb_transport_offset(skb);
1502 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001503
Stephen Hemminger69161612007-06-04 17:23:26 -07001504 tcpsum = offset << 16; /* sum start */
1505 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506
Stephen Hemminger69161612007-06-04 17:23:26 -07001507 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1508 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1509 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510
Stephen Hemminger69161612007-06-04 17:23:26 -07001511 if (tcpsum != sky2->tx_tcpsum) {
1512 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001513
Stephen Hemminger69161612007-06-04 17:23:26 -07001514 le = get_tx_le(sky2);
1515 le->addr = cpu_to_le32(tcpsum);
1516 le->length = 0; /* initial checksum value */
1517 le->ctrl = 1; /* one packet */
1518 le->opcode = OP_TCPLISW | HW_OWNER;
1519 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001520 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 }
1522
1523 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001524 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525 le->length = cpu_to_le16(len);
1526 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001527 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemminger291ea612006-09-26 11:57:41 -07001529 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001531 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001532 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533
1534 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001535 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536
1537 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1538 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001539 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001540 if (addr64 != sky2->tx_addr64) {
1541 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001542 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543 le->ctrl = 0;
1544 le->opcode = OP_ADDR64 | HW_OWNER;
1545 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 }
1547
1548 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001549 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 le->length = cpu_to_le16(frag->size);
1551 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001552 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemminger291ea612006-09-26 11:57:41 -07001554 re = tx_le_re(sky2, le);
1555 re->skb = skb;
1556 pci_unmap_addr_set(re, mapaddr, mapping);
1557 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560 le->ctrl |= EOP;
1561
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001562 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1563 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001564
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001565 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 dev->trans_start = jiffies;
1568 return NETDEV_TX_OK;
1569}
1570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 * Free ring elements from starting at tx_cons until "done"
1573 *
1574 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001575 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001577static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001579 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001580 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001581 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001583 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001584
Stephen Hemminger291ea612006-09-26 11:57:41 -07001585 for (idx = sky2->tx_cons; idx != done;
1586 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1587 struct sky2_tx_le *le = sky2->tx_le + idx;
1588 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589
Stephen Hemminger291ea612006-09-26 11:57:41 -07001590 switch(le->opcode & ~HW_OWNER) {
1591 case OP_LARGESEND:
1592 case OP_PACKET:
1593 pci_unmap_single(pdev,
1594 pci_unmap_addr(re, mapaddr),
1595 pci_unmap_len(re, maplen),
1596 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001597 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001598 case OP_BUFFER:
1599 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1600 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001601 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001602 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603 }
1604
Stephen Hemminger291ea612006-09-26 11:57:41 -07001605 if (le->ctrl & EOP) {
1606 if (unlikely(netif_msg_tx_done(sky2)))
1607 printk(KERN_DEBUG "%s: tx done %u\n",
1608 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001609
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001610 sky2->net_stats.tx_packets++;
1611 sky2->net_stats.tx_bytes += re->skb->len;
1612
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001613 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001614 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001615 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001617
Stephen Hemminger291ea612006-09-26 11:57:41 -07001618 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001619 smp_mb();
1620
Stephen Hemminger22e11702006-07-12 15:23:48 -07001621 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623}
1624
1625/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001626static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001628 struct sky2_port *sky2 = netdev_priv(dev);
1629
1630 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001631 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001632 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001633}
1634
1635/* Network shutdown */
1636static int sky2_down(struct net_device *dev)
1637{
1638 struct sky2_port *sky2 = netdev_priv(dev);
1639 struct sky2_hw *hw = sky2->hw;
1640 unsigned port = sky2->port;
1641 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001642 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
Stephen Hemminger1b537562005-12-20 15:08:07 -08001644 /* Never really got started! */
1645 if (!sky2->tx_le)
1646 return 0;
1647
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 if (netif_msg_ifdown(sky2))
1649 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1650
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001651 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 netif_stop_queue(dev);
1653
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001654 /* Disable port IRQ */
1655 imask = sky2_read32(hw, B0_IMSK);
1656 imask &= ~portirq_msk[port];
1657 sky2_write32(hw, B0_IMSK, imask);
1658
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001659 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 /* Stop transmitter */
1662 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1663 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1664
1665 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001666 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667
1668 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1671
1672 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1673
1674 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1676 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1678
1679 /* Disable Force Sync bit and Enable Alloc bit */
1680 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1681 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1682
1683 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1684 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1685 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1686
1687 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1689 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
1691 /* Reset the Tx prefetch units */
1692 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1693 PREF_UNIT_RST_SET);
1694
1695 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1696
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001697 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698
1699 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1700 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1701
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001702 sky2_phy_power(hw, port, 0);
1703
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001704 netif_carrier_off(dev);
1705
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001706 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1708
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001709 synchronize_irq(hw->pdev->irq);
1710
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001711 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001712 sky2_rx_clean(sky2);
1713
1714 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1715 sky2->rx_le, sky2->rx_le_map);
1716 kfree(sky2->rx_ring);
1717
1718 pci_free_consistent(hw->pdev,
1719 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1720 sky2->tx_le, sky2->tx_le_map);
1721 kfree(sky2->tx_ring);
1722
Stephen Hemminger1b537562005-12-20 15:08:07 -08001723 sky2->tx_le = NULL;
1724 sky2->rx_le = NULL;
1725
1726 sky2->rx_ring = NULL;
1727 sky2->tx_ring = NULL;
1728
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001729 return 0;
1730}
1731
1732static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1733{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001734 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001735 return SPEED_1000;
1736
Stephen Hemminger05745c42007-09-19 15:36:45 -07001737 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1738 if (aux & PHY_M_PS_SPEED_100)
1739 return SPEED_100;
1740 else
1741 return SPEED_10;
1742 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743
1744 switch (aux & PHY_M_PS_SPEED_MSK) {
1745 case PHY_M_PS_SPEED_1000:
1746 return SPEED_1000;
1747 case PHY_M_PS_SPEED_100:
1748 return SPEED_100;
1749 default:
1750 return SPEED_10;
1751 }
1752}
1753
1754static void sky2_link_up(struct sky2_port *sky2)
1755{
1756 struct sky2_hw *hw = sky2->hw;
1757 unsigned port = sky2->port;
1758 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001759 static const char *fc_name[] = {
1760 [FC_NONE] = "none",
1761 [FC_TX] = "tx",
1762 [FC_RX] = "rx",
1763 [FC_BOTH] = "both",
1764 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001767 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1769 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
1771 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1772
1773 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774
Stephen Hemminger75e80682007-09-19 15:36:46 -07001775 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001778 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1780
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001781 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001782 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001783 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1784
1785 switch(sky2->speed) {
1786 case SPEED_10:
1787 led |= PHY_M_LEDC_INIT_CTRL(7);
1788 break;
1789
1790 case SPEED_100:
1791 led |= PHY_M_LEDC_STA1_CTRL(7);
1792 break;
1793
1794 case SPEED_1000:
1795 led |= PHY_M_LEDC_STA0_CTRL(7);
1796 break;
1797 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798
1799 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001800 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1802 }
1803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 if (netif_msg_link(sky2))
1805 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001806 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807 sky2->netdev->name, sky2->speed,
1808 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001809 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810}
1811
1812static void sky2_link_down(struct sky2_port *sky2)
1813{
1814 struct sky2_hw *hw = sky2->hw;
1815 unsigned port = sky2->port;
1816 u16 reg;
1817
1818 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1819
1820 reg = gma_read16(hw, port, GM_GP_CTRL);
1821 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1822 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825
1826 /* Turn on link LED */
1827 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1828
1829 if (netif_msg_link(sky2))
1830 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 sky2_phy_init(hw, port);
1833}
1834
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001835static enum flow_control sky2_flow(int rx, int tx)
1836{
1837 if (rx)
1838 return tx ? FC_BOTH : FC_RX;
1839 else
1840 return tx ? FC_TX : FC_NONE;
1841}
1842
Stephen Hemminger793b8832005-09-14 16:06:14 -07001843static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1844{
1845 struct sky2_hw *hw = sky2->hw;
1846 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001847 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001848
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001849 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001850 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001851 if (lpa & PHY_M_AN_RF) {
1852 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1853 return -1;
1854 }
1855
Stephen Hemminger793b8832005-09-14 16:06:14 -07001856 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1857 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1858 sky2->netdev->name);
1859 return -1;
1860 }
1861
Stephen Hemminger793b8832005-09-14 16:06:14 -07001862 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001863 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001865 /* Since the pause result bits seem to in different positions on
1866 * different chips. look at registers.
1867 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001868 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001869 /* Shift for bits in fiber PHY */
1870 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1871 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001872
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001873 if (advert & ADVERTISE_1000XPAUSE)
1874 advert |= ADVERTISE_PAUSE_CAP;
1875 if (advert & ADVERTISE_1000XPSE_ASYM)
1876 advert |= ADVERTISE_PAUSE_ASYM;
1877 if (lpa & LPA_1000XPAUSE)
1878 lpa |= LPA_PAUSE_CAP;
1879 if (lpa & LPA_1000XPAUSE_ASYM)
1880 lpa |= LPA_PAUSE_ASYM;
1881 }
1882
1883 sky2->flow_status = FC_NONE;
1884 if (advert & ADVERTISE_PAUSE_CAP) {
1885 if (lpa & LPA_PAUSE_CAP)
1886 sky2->flow_status = FC_BOTH;
1887 else if (advert & ADVERTISE_PAUSE_ASYM)
1888 sky2->flow_status = FC_RX;
1889 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1890 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1891 sky2->flow_status = FC_TX;
1892 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001894 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001895 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001896 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001897
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001898 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1900 else
1901 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1902
1903 return 0;
1904}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001906/* Interrupt from PHY */
1907static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001909 struct net_device *dev = hw->dev[port];
1910 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 u16 istatus, phystat;
1912
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001913 if (!netif_running(dev))
1914 return;
1915
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001916 spin_lock(&sky2->phy_lock);
1917 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1918 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920 if (netif_msg_intr(sky2))
1921 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1922 sky2->netdev->name, istatus, phystat);
1923
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001924 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001925 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001927 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928 }
1929
Stephen Hemminger793b8832005-09-14 16:06:14 -07001930 if (istatus & PHY_M_IS_LSP_CHANGE)
1931 sky2->speed = sky2_phy_speed(hw, phystat);
1932
1933 if (istatus & PHY_M_IS_DUP_CHANGE)
1934 sky2->duplex =
1935 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1936
1937 if (istatus & PHY_M_IS_LST_CHANGE) {
1938 if (phystat & PHY_M_PS_LINK_UP)
1939 sky2_link_up(sky2);
1940 else
1941 sky2_link_down(sky2);
1942 }
1943out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001944 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945}
1946
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001947/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001948 * and tx queue is full (stopped).
1949 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950static void sky2_tx_timeout(struct net_device *dev)
1951{
1952 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001953 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954
1955 if (netif_msg_timer(sky2))
1956 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1957
Stephen Hemminger8f246642006-03-20 15:48:21 -08001958 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001959 dev->name, sky2->tx_cons, sky2->tx_prod,
1960 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1961 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001962
Stephen Hemminger81906792007-02-15 16:40:33 -08001963 /* can't restart safely under softirq */
1964 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965}
1966
1967static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1968{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001969 struct sky2_port *sky2 = netdev_priv(dev);
1970 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001971 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001972 int err;
1973 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001974 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975
1976 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1977 return -EINVAL;
1978
Stephen Hemminger05745c42007-09-19 15:36:45 -07001979 if (new_mtu > ETH_DATA_LEN &&
1980 (hw->chip_id == CHIP_ID_YUKON_FE ||
1981 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001982 return -EINVAL;
1983
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001984 if (!netif_running(dev)) {
1985 dev->mtu = new_mtu;
1986 return 0;
1987 }
1988
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001989 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001990 sky2_write32(hw, B0_IMSK, 0);
1991
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001992 dev->trans_start = jiffies; /* prevent tx timeout */
1993 netif_stop_queue(dev);
1994 netif_poll_disable(hw->dev[0]);
1995
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001996 synchronize_irq(hw->pdev->irq);
1997
Stephen Hemminger05745c42007-09-19 15:36:45 -07001998 if (!(hw->flags & SKY2_HW_RAMBUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07001999 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002000
2001 ctl = gma_read16(hw, port, GM_GP_CTRL);
2002 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002003 sky2_rx_stop(sky2);
2004 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
2006 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002007
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002008 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2009 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002010
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002011 if (dev->mtu > ETH_DATA_LEN)
2012 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002014 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002015
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002016 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002017
2018 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002019 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002020
Stephen Hemminger1b537562005-12-20 15:08:07 -08002021 if (err)
2022 dev_close(dev);
2023 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002024 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002025
2026 netif_poll_enable(hw->dev[0]);
2027 netif_wake_queue(dev);
2028 }
2029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030 return err;
2031}
2032
Stephen Hemminger14d02632006-09-26 11:57:43 -07002033/* For small just reuse existing skb for next receive */
2034static struct sk_buff *receive_copy(struct sky2_port *sky2,
2035 const struct rx_ring_info *re,
2036 unsigned length)
2037{
2038 struct sk_buff *skb;
2039
2040 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2041 if (likely(skb)) {
2042 skb_reserve(skb, 2);
2043 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2044 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002045 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002046 skb->ip_summed = re->skb->ip_summed;
2047 skb->csum = re->skb->csum;
2048 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2049 length, PCI_DMA_FROMDEVICE);
2050 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002051 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002052 }
2053 return skb;
2054}
2055
2056/* Adjust length of skb with fragments to match received data */
2057static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2058 unsigned int length)
2059{
2060 int i, num_frags;
2061 unsigned int size;
2062
2063 /* put header into skb */
2064 size = min(length, hdr_space);
2065 skb->tail += size;
2066 skb->len += size;
2067 length -= size;
2068
2069 num_frags = skb_shinfo(skb)->nr_frags;
2070 for (i = 0; i < num_frags; i++) {
2071 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2072
2073 if (length == 0) {
2074 /* don't need this page */
2075 __free_page(frag->page);
2076 --skb_shinfo(skb)->nr_frags;
2077 } else {
2078 size = min(length, (unsigned) PAGE_SIZE);
2079
2080 frag->size = size;
2081 skb->data_len += size;
2082 skb->truesize += size;
2083 skb->len += size;
2084 length -= size;
2085 }
2086 }
2087}
2088
2089/* Normal packet - take skb from ring element and put in a new one */
2090static struct sk_buff *receive_new(struct sky2_port *sky2,
2091 struct rx_ring_info *re,
2092 unsigned int length)
2093{
2094 struct sk_buff *skb, *nskb;
2095 unsigned hdr_space = sky2->rx_data_size;
2096
Stephen Hemminger14d02632006-09-26 11:57:43 -07002097 /* Don't be tricky about reusing pages (yet) */
2098 nskb = sky2_rx_alloc(sky2);
2099 if (unlikely(!nskb))
2100 return NULL;
2101
2102 skb = re->skb;
2103 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2104
2105 prefetch(skb->data);
2106 re->skb = nskb;
2107 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2108
2109 if (skb_shinfo(skb)->nr_frags)
2110 skb_put_frags(skb, hdr_space, length);
2111 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002112 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002113 return skb;
2114}
2115
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116/*
2117 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002118 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002120static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121 u16 length, u32 status)
2122{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002123 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002124 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002125 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002126 u16 count = (status & GMR_FS_LEN) >> 16;
2127
2128#ifdef SKY2_VLAN_TAG_USED
2129 /* Account for vlan tag */
2130 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2131 count -= VLAN_HLEN;
2132#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133
2134 if (unlikely(netif_msg_rx_status(sky2)))
2135 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002136 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137
Stephen Hemminger793b8832005-09-14 16:06:14 -07002138 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002139 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002141 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142 goto error;
2143
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002144 if (!(status & GMR_FS_RX_OK))
2145 goto resubmit;
2146
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002147 /* if length reported by DMA does not match PHY, packet was truncated */
2148 if (length != count)
Stephen Hemminger71749532007-07-09 15:33:40 -07002149 goto len_mismatch;
2150
Stephen Hemminger14d02632006-09-26 11:57:43 -07002151 if (length < copybreak)
2152 skb = receive_copy(sky2, re, length);
2153 else
2154 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002155resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002156 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002157
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158 return skb;
2159
Stephen Hemminger71749532007-07-09 15:33:40 -07002160len_mismatch:
2161 /* Truncation of overlength packets
2162 causes PHY length to not match MAC length */
2163 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002164 if (netif_msg_rx_err(sky2) && net_ratelimit())
2165 pr_info(PFX "%s: rx length mismatch: length %d status %#x\n",
2166 dev->name, length, status);
2167 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002170 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002171 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002172 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002173 goto resubmit;
2174 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002175
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002176 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002178 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002179
2180 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 sky2->net_stats.rx_length_errors++;
2182 if (status & GMR_FS_FRAGMENT)
2183 sky2->net_stats.rx_frame_errors++;
2184 if (status & GMR_FS_CRC_ERR)
2185 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002186
Stephen Hemminger793b8832005-09-14 16:06:14 -07002187 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002188}
2189
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002190/* Transmit complete */
2191static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002192{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002193 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002194
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002195 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002196 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002197 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002198 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002199 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200}
2201
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002202/* Process status response ring */
2203static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002205 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002206 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002207 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002209 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002210
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002211 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002212 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002213 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002214 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002215 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217 u32 status;
2218 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002219
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002220 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002221
Stephen Hemminger69161612007-06-04 17:23:26 -07002222 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002223 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002224 length = le16_to_cpu(le->length);
2225 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002227 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002229 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002230 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002231 if (unlikely(!skb)) {
2232 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002233 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002234 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002235
Stephen Hemminger69161612007-06-04 17:23:26 -07002236 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002237 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002238 if (sky2->rx_csum &&
2239 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2240 (le->css & CSS_TCPUDPCSOK))
2241 skb->ip_summed = CHECKSUM_UNNECESSARY;
2242 else
2243 skb->ip_summed = CHECKSUM_NONE;
2244 }
2245
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002246 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002247 sky2->net_stats.rx_packets++;
2248 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002249 dev->last_rx = jiffies;
2250
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002251#ifdef SKY2_VLAN_TAG_USED
2252 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2253 vlan_hwaccel_receive_skb(skb,
2254 sky2->vlgrp,
2255 be16_to_cpu(sky2->rx_tag));
2256 } else
2257#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002259
Stephen Hemminger22e11702006-07-12 15:23:48 -07002260 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002261 if (++work_done >= to_do)
2262 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263 break;
2264
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002265#ifdef SKY2_VLAN_TAG_USED
2266 case OP_RXVLAN:
2267 sky2->rx_tag = length;
2268 break;
2269
2270 case OP_RXCHKSVLAN:
2271 sky2->rx_tag = length;
2272 /* fall through */
2273#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002274 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002275 if (!sky2->rx_csum)
2276 break;
2277
Stephen Hemminger05745c42007-09-19 15:36:45 -07002278 /* If this happens then driver assuming wrong format */
2279 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2280 if (net_ratelimit())
2281 printk(KERN_NOTICE "%s: unexpected"
2282 " checksum status\n",
2283 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002284 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002285 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002286
Stephen Hemminger87418302007-03-08 12:42:30 -08002287 /* Both checksum counters are programmed to start at
2288 * the same offset, so unless there is a problem they
2289 * should match. This failure is an early indication that
2290 * hardware receive checksumming won't work.
2291 */
2292 if (likely(status >> 16 == (status & 0xffff))) {
2293 skb = sky2->rx_ring[sky2->rx_next].skb;
2294 skb->ip_summed = CHECKSUM_COMPLETE;
2295 skb->csum = status & 0xffff;
2296 } else {
2297 printk(KERN_NOTICE PFX "%s: hardware receive "
2298 "checksum problem (status = %#x)\n",
2299 dev->name, status);
2300 sky2->rx_csum = 0;
2301 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002302 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002303 BMU_DIS_RX_CHKSUM);
2304 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 break;
2306
2307 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002308 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002309 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2310 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002311 if (hw->dev[1])
2312 sky2_tx_done(hw->dev[1],
2313 ((status >> 24) & 0xff)
2314 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315 break;
2316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317 default:
2318 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002319 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002320 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002322 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002324 /* Fully processed status ring so clear irq */
2325 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2326
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002327exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002328 if (rx[0])
2329 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002330
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002331 if (rx[1])
2332 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002333
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002334 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335}
2336
2337static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2338{
2339 struct net_device *dev = hw->dev[port];
2340
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002341 if (net_ratelimit())
2342 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2343 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002344
2345 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002346 if (net_ratelimit())
2347 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2348 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 /* Clear IRQ */
2350 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2351 }
2352
2353 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002354 if (net_ratelimit())
2355 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2356 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357
2358 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2359 }
2360
2361 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002362 if (net_ratelimit())
2363 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2365 }
2366
2367 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002368 if (net_ratelimit())
2369 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2371 }
2372
2373 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002374 if (net_ratelimit())
2375 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2376 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2378 }
2379}
2380
2381static void sky2_hw_intr(struct sky2_hw *hw)
2382{
2383 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2384
Stephen Hemminger793b8832005-09-14 16:06:14 -07002385 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387
2388 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002389 u16 pci_err;
2390
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002391 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002392 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002393 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2394 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
2396 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002397 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002398 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2400 }
2401
2402 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002403 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002404 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002405
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002406 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002407
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002408 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002409 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2410 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411
2412 /* clear the interrupt */
2413 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002414 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2415 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2417
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002418 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2420 hwmsk &= ~Y2_IS_PCI_EXP;
2421 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2422 }
2423 }
2424
2425 if (status & Y2_HWE_L1_MASK)
2426 sky2_hw_error(hw, 0, status);
2427 status >>= 8;
2428 if (status & Y2_HWE_L1_MASK)
2429 sky2_hw_error(hw, 1, status);
2430}
2431
2432static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2433{
2434 struct net_device *dev = hw->dev[port];
2435 struct sky2_port *sky2 = netdev_priv(dev);
2436 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2437
2438 if (netif_msg_intr(sky2))
2439 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2440 dev->name, status);
2441
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002442 if (status & GM_IS_RX_CO_OV)
2443 gma_read16(hw, port, GM_RX_IRQ_SRC);
2444
2445 if (status & GM_IS_TX_CO_OV)
2446 gma_read16(hw, port, GM_TX_IRQ_SRC);
2447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448 if (status & GM_IS_RX_FF_OR) {
2449 ++sky2->net_stats.rx_fifo_errors;
2450 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2451 }
2452
2453 if (status & GM_IS_TX_FF_UR) {
2454 ++sky2->net_stats.tx_fifo_errors;
2455 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2456 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457}
2458
Stephen Hemminger40b01722007-04-11 14:47:59 -07002459/* This should never happen it is a bug. */
2460static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2461 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002462{
2463 struct net_device *dev = hw->dev[port];
2464 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002465 unsigned idx;
2466 const u64 *le = (q == Q_R1 || q == Q_R2)
2467 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002468
Stephen Hemminger40b01722007-04-11 14:47:59 -07002469 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2470 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2471 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2472 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002473
Stephen Hemminger40b01722007-04-11 14:47:59 -07002474 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002475}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002476
Stephen Hemminger75e80682007-09-19 15:36:46 -07002477static int sky2_rx_hung(struct net_device *dev)
2478{
2479 struct sky2_port *sky2 = netdev_priv(dev);
2480 struct sky2_hw *hw = sky2->hw;
2481 unsigned port = sky2->port;
2482 unsigned rxq = rxqaddr[port];
2483 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2484 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2485 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2486 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2487
2488 /* If idle and MAC or PCI is stuck */
2489 if (sky2->check.last == dev->last_rx &&
2490 ((mac_rp == sky2->check.mac_rp &&
2491 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2492 /* Check if the PCI RX hang */
2493 (fifo_rp == sky2->check.fifo_rp &&
2494 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2495 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2496 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2497 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2498 return 1;
2499 } else {
2500 sky2->check.last = dev->last_rx;
2501 sky2->check.mac_rp = mac_rp;
2502 sky2->check.mac_lev = mac_lev;
2503 sky2->check.fifo_rp = fifo_rp;
2504 sky2->check.fifo_lev = fifo_lev;
2505 return 0;
2506 }
2507}
2508
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002509static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002510{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002511 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemminger75e80682007-09-19 15:36:46 -07002512 struct net_device *dev;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002513
Stephen Hemminger75e80682007-09-19 15:36:46 -07002514 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002515 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemminger75e80682007-09-19 15:36:46 -07002516 dev = hw->dev[0];
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002517 if (__netif_rx_schedule_prep(dev))
2518 __netif_rx_schedule(dev);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002519 } else {
2520 int i, active = 0;
2521
2522 for (i = 0; i < hw->ports; i++) {
2523 dev = hw->dev[i];
2524 if (!netif_running(dev))
2525 continue;
2526 ++active;
2527
2528 /* For chips with Rx FIFO, check if stuck */
2529 if ((hw->flags & SKY2_HW_RAMBUFFER) &&
2530 sky2_rx_hung(dev)) {
2531 pr_info(PFX "%s: receiver hang detected\n",
2532 dev->name);
2533 schedule_work(&hw->restart_work);
2534 return;
2535 }
2536 }
2537
2538 if (active == 0)
2539 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002540 }
2541
Stephen Hemminger75e80682007-09-19 15:36:46 -07002542 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002543}
2544
Stephen Hemminger40b01722007-04-11 14:47:59 -07002545/* Hardware/software error handling */
2546static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002548 if (net_ratelimit())
2549 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002551 if (status & Y2_IS_HW_ERR)
2552 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002554 if (status & Y2_IS_IRQ_MAC1)
2555 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002556
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002557 if (status & Y2_IS_IRQ_MAC2)
2558 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002559
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002560 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002561 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002562
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002563 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002564 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002565
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002566 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002567 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002568
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002569 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002570 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2571}
2572
2573static int sky2_poll(struct net_device *dev0, int *budget)
2574{
2575 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002576 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002577 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2578
2579 if (unlikely(status & Y2_IS_ERROR))
2580 sky2_err_intr(hw, status);
2581
2582 if (status & Y2_IS_IRQ_PHY1)
2583 sky2_phy_intr(hw, 0);
2584
2585 if (status & Y2_IS_IRQ_PHY2)
2586 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002588 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2589 *budget -= work_done;
2590 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002591
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002592 /* More work? */
2593 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002594 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002595
2596 /* Bug/Errata workaround?
2597 * Need to kick the TX irq moderation timer.
2598 */
2599 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2600 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2601 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002602 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002603 netif_rx_complete(dev0);
2604
2605 sky2_read32(hw, B0_Y2_SP_LISR);
2606 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002607}
2608
David Howells7d12e782006-10-05 14:55:46 +01002609static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002610{
2611 struct sky2_hw *hw = dev_id;
2612 struct net_device *dev0 = hw->dev[0];
2613 u32 status;
2614
2615 /* Reading this mask interrupts as side effect */
2616 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2617 if (status == 0 || status == ~0)
2618 return IRQ_NONE;
2619
2620 prefetch(&hw->st_le[hw->st_idx]);
2621 if (likely(__netif_rx_schedule_prep(dev0)))
2622 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624 return IRQ_HANDLED;
2625}
2626
2627#ifdef CONFIG_NET_POLL_CONTROLLER
2628static void sky2_netpoll(struct net_device *dev)
2629{
2630 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002631 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632
Stephen Hemminger88d11362006-06-16 12:10:46 -07002633 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2634 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002635}
2636#endif
2637
2638/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002639static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002641 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002642 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002643 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002644 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002645 return 125;
2646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002648 return 100;
2649
2650 case CHIP_ID_YUKON_FE_P:
2651 return 50;
2652
2653 case CHIP_ID_YUKON_XL:
2654 return 156;
2655
2656 default:
2657 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658 }
2659}
2660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002661static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2662{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002663 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664}
2665
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002666static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2667{
2668 return clk / sky2_mhz(hw);
2669}
2670
2671
Stephen Hemmingere3173832007-02-06 10:45:39 -08002672static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002674 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002675
Stephen Hemminger451af332007-06-04 17:23:24 -07002676 /* Enable all clocks */
2677 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2678
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002679 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002680
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002682 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2683
2684 switch(hw->chip_id) {
2685 case CHIP_ID_YUKON_XL:
2686 hw->flags = SKY2_HW_GIGABIT
2687 | SKY2_HW_NEWER_PHY
2688 | SKY2_HW_RAMBUFFER;
2689 break;
2690
2691 case CHIP_ID_YUKON_EC_U:
2692 hw->flags = SKY2_HW_GIGABIT
2693 | SKY2_HW_NEWER_PHY
2694 | SKY2_HW_ADV_POWER_CTL;
2695 break;
2696
2697 case CHIP_ID_YUKON_EX:
2698 hw->flags = SKY2_HW_GIGABIT
2699 | SKY2_HW_NEWER_PHY
2700 | SKY2_HW_NEW_LE
2701 | SKY2_HW_ADV_POWER_CTL;
2702
2703 /* New transmit checksum */
2704 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2705 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2706 break;
2707
2708 case CHIP_ID_YUKON_EC:
2709 /* This rev is really old, and requires untested workarounds */
2710 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2711 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2712 return -EOPNOTSUPP;
2713 }
2714 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RAMBUFFER;
2715 break;
2716
2717 case CHIP_ID_YUKON_FE:
2718 hw->flags = SKY2_HW_RAMBUFFER;
2719 break;
2720
Stephen Hemminger05745c42007-09-19 15:36:45 -07002721 case CHIP_ID_YUKON_FE_P:
2722 hw->flags = SKY2_HW_NEWER_PHY
2723 | SKY2_HW_NEW_LE
2724 | SKY2_HW_AUTO_TX_SUM
2725 | SKY2_HW_ADV_POWER_CTL;
2726 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002727 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002728 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2729 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730 return -EOPNOTSUPP;
2731 }
2732
Stephen Hemmingere3173832007-02-06 10:45:39 -08002733 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002734 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2735 hw->flags |= SKY2_HW_FIBRE_PHY;
2736
2737
Stephen Hemmingere3173832007-02-06 10:45:39 -08002738 hw->ports = 1;
2739 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2740 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2741 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2742 ++hw->ports;
2743 }
2744
2745 return 0;
2746}
2747
2748static void sky2_reset(struct sky2_hw *hw)
2749{
2750 u16 status;
2751 int i;
2752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002753 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002754 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2755 status = sky2_read16(hw, HCU_CCSR);
2756 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2757 HCU_CCSR_UC_STATE_MSK);
2758 sky2_write16(hw, HCU_CCSR, status);
2759 } else
2760 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2761 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762
2763 /* do a SW reset */
2764 sky2_write8(hw, B0_CTST, CS_RST_SET);
2765 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2766
2767 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002768 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002769
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002771 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773
2774 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2775
2776 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002777 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2778 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002781 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002782
2783 for (i = 0; i < hw->ports; i++) {
2784 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2785 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002786
2787 if (hw->chip_id == CHIP_ID_YUKON_EX)
2788 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2789 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2790 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791 }
2792
2793 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2794
Stephen Hemminger793b8832005-09-14 16:06:14 -07002795 /* Clear I2C IRQ noise */
2796 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797
2798 /* turn off hardware timer (unused) */
2799 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2800 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002802 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2803
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002804 /* Turn off descriptor polling */
2805 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
2807 /* Turn off receive timestamp */
2808 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002809 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810
2811 /* enable the Tx Arbiters */
2812 for (i = 0; i < hw->ports; i++)
2813 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2814
2815 /* Initialize ram interface */
2816 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002817 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818
2819 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2820 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2821 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2822 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2823 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2824 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2825 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2826 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2827 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2828 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2829 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2830 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2831 }
2832
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002833 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002836 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 memset(hw->st_le, 0, STATUS_LE_BYTES);
2839 hw->st_idx = 0;
2840
2841 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2842 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2843
2844 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002845 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846
2847 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002848 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002850 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2851 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002853 /* set Status-FIFO ISR watermark */
2854 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2855 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2856 else
2857 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002859 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002860 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2861 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862
Stephen Hemminger793b8832005-09-14 16:06:14 -07002863 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2865
2866 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2867 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2868 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002869}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemminger81906792007-02-15 16:40:33 -08002871static void sky2_restart(struct work_struct *work)
2872{
2873 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2874 struct net_device *dev;
2875 int i, err;
2876
Stephen Hemminger81906792007-02-15 16:40:33 -08002877 rtnl_lock();
2878 sky2_write32(hw, B0_IMSK, 0);
2879 sky2_read32(hw, B0_IMSK);
2880
2881 netif_poll_disable(hw->dev[0]);
2882
2883 for (i = 0; i < hw->ports; i++) {
2884 dev = hw->dev[i];
2885 if (netif_running(dev))
2886 sky2_down(dev);
2887 }
2888
2889 sky2_reset(hw);
2890 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2891 netif_poll_enable(hw->dev[0]);
2892
2893 for (i = 0; i < hw->ports; i++) {
2894 dev = hw->dev[i];
2895 if (netif_running(dev)) {
2896 err = sky2_up(dev);
2897 if (err) {
2898 printk(KERN_INFO PFX "%s: could not restart %d\n",
2899 dev->name, err);
2900 dev_close(dev);
2901 }
2902 }
2903 }
2904
Stephen Hemminger81906792007-02-15 16:40:33 -08002905 rtnl_unlock();
2906}
2907
Stephen Hemmingere3173832007-02-06 10:45:39 -08002908static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2909{
2910 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2911}
2912
2913static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2914{
2915 const struct sky2_port *sky2 = netdev_priv(dev);
2916
2917 wol->supported = sky2_wol_supported(sky2->hw);
2918 wol->wolopts = sky2->wol;
2919}
2920
2921static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2922{
2923 struct sky2_port *sky2 = netdev_priv(dev);
2924 struct sky2_hw *hw = sky2->hw;
2925
2926 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2927 return -EOPNOTSUPP;
2928
2929 sky2->wol = wol->wolopts;
2930
Stephen Hemminger05745c42007-09-19 15:36:45 -07002931 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2932 hw->chip_id == CHIP_ID_YUKON_EX ||
2933 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002934 sky2_write32(hw, B0_CTST, sky2->wol
2935 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2936
2937 if (!netif_running(dev))
2938 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939 return 0;
2940}
2941
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002942static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002943{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002944 if (sky2_is_copper(hw)) {
2945 u32 modes = SUPPORTED_10baseT_Half
2946 | SUPPORTED_10baseT_Full
2947 | SUPPORTED_100baseT_Half
2948 | SUPPORTED_100baseT_Full
2949 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002950
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002951 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002953 | SUPPORTED_1000baseT_Full;
2954 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002956 return SUPPORTED_1000baseT_Half
2957 | SUPPORTED_1000baseT_Full
2958 | SUPPORTED_Autoneg
2959 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960}
2961
Stephen Hemminger793b8832005-09-14 16:06:14 -07002962static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963{
2964 struct sky2_port *sky2 = netdev_priv(dev);
2965 struct sky2_hw *hw = sky2->hw;
2966
2967 ecmd->transceiver = XCVR_INTERNAL;
2968 ecmd->supported = sky2_supported_modes(hw);
2969 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002970 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002972 ecmd->speed = sky2->speed;
2973 } else {
2974 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002976 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977
2978 ecmd->advertising = sky2->advertising;
2979 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980 ecmd->duplex = sky2->duplex;
2981 return 0;
2982}
2983
2984static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2985{
2986 struct sky2_port *sky2 = netdev_priv(dev);
2987 const struct sky2_hw *hw = sky2->hw;
2988 u32 supported = sky2_supported_modes(hw);
2989
2990 if (ecmd->autoneg == AUTONEG_ENABLE) {
2991 ecmd->advertising = supported;
2992 sky2->duplex = -1;
2993 sky2->speed = -1;
2994 } else {
2995 u32 setting;
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998 case SPEED_1000:
2999 if (ecmd->duplex == DUPLEX_FULL)
3000 setting = SUPPORTED_1000baseT_Full;
3001 else if (ecmd->duplex == DUPLEX_HALF)
3002 setting = SUPPORTED_1000baseT_Half;
3003 else
3004 return -EINVAL;
3005 break;
3006 case SPEED_100:
3007 if (ecmd->duplex == DUPLEX_FULL)
3008 setting = SUPPORTED_100baseT_Full;
3009 else if (ecmd->duplex == DUPLEX_HALF)
3010 setting = SUPPORTED_100baseT_Half;
3011 else
3012 return -EINVAL;
3013 break;
3014
3015 case SPEED_10:
3016 if (ecmd->duplex == DUPLEX_FULL)
3017 setting = SUPPORTED_10baseT_Full;
3018 else if (ecmd->duplex == DUPLEX_HALF)
3019 setting = SUPPORTED_10baseT_Half;
3020 else
3021 return -EINVAL;
3022 break;
3023 default:
3024 return -EINVAL;
3025 }
3026
3027 if ((setting & supported) == 0)
3028 return -EINVAL;
3029
3030 sky2->speed = ecmd->speed;
3031 sky2->duplex = ecmd->duplex;
3032 }
3033
3034 sky2->autoneg = ecmd->autoneg;
3035 sky2->advertising = ecmd->advertising;
3036
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003037 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003038 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003039 sky2_set_multicast(dev);
3040 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041
3042 return 0;
3043}
3044
3045static void sky2_get_drvinfo(struct net_device *dev,
3046 struct ethtool_drvinfo *info)
3047{
3048 struct sky2_port *sky2 = netdev_priv(dev);
3049
3050 strcpy(info->driver, DRV_NAME);
3051 strcpy(info->version, DRV_VERSION);
3052 strcpy(info->fw_version, "N/A");
3053 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3054}
3055
3056static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003057 char name[ETH_GSTRING_LEN];
3058 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059} sky2_stats[] = {
3060 { "tx_bytes", GM_TXO_OK_HI },
3061 { "rx_bytes", GM_RXO_OK_HI },
3062 { "tx_broadcast", GM_TXF_BC_OK },
3063 { "rx_broadcast", GM_RXF_BC_OK },
3064 { "tx_multicast", GM_TXF_MC_OK },
3065 { "rx_multicast", GM_RXF_MC_OK },
3066 { "tx_unicast", GM_TXF_UC_OK },
3067 { "rx_unicast", GM_RXF_UC_OK },
3068 { "tx_mac_pause", GM_TXF_MPAUSE },
3069 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003070 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 { "late_collision",GM_TXF_LAT_COL },
3072 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003073 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003074 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003075
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003076 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003078 { "rx_64_byte_packets", GM_RXF_64B },
3079 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3080 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3081 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3082 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3083 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3084 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003085 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003086 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3087 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003088 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003089
3090 { "tx_64_byte_packets", GM_TXF_64B },
3091 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3092 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3093 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3094 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3095 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3096 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3097 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098};
3099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100static u32 sky2_get_rx_csum(struct net_device *dev)
3101{
3102 struct sky2_port *sky2 = netdev_priv(dev);
3103
3104 return sky2->rx_csum;
3105}
3106
3107static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3108{
3109 struct sky2_port *sky2 = netdev_priv(dev);
3110
3111 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3114 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3115
3116 return 0;
3117}
3118
3119static u32 sky2_get_msglevel(struct net_device *netdev)
3120{
3121 struct sky2_port *sky2 = netdev_priv(netdev);
3122 return sky2->msg_enable;
3123}
3124
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003125static int sky2_nway_reset(struct net_device *dev)
3126{
3127 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003128
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003129 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003130 return -EINVAL;
3131
Stephen Hemminger1b537562005-12-20 15:08:07 -08003132 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003133 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003134
3135 return 0;
3136}
3137
Stephen Hemminger793b8832005-09-14 16:06:14 -07003138static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139{
3140 struct sky2_hw *hw = sky2->hw;
3141 unsigned port = sky2->port;
3142 int i;
3143
3144 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003145 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003146 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003147 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148
Stephen Hemminger793b8832005-09-14 16:06:14 -07003149 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3151}
3152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003153static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3154{
3155 struct sky2_port *sky2 = netdev_priv(netdev);
3156 sky2->msg_enable = value;
3157}
3158
3159static int sky2_get_stats_count(struct net_device *dev)
3160{
3161 return ARRAY_SIZE(sky2_stats);
3162}
3163
3164static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003165 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166{
3167 struct sky2_port *sky2 = netdev_priv(dev);
3168
Stephen Hemminger793b8832005-09-14 16:06:14 -07003169 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170}
3171
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173{
3174 int i;
3175
3176 switch (stringset) {
3177 case ETH_SS_STATS:
3178 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3179 memcpy(data + i * ETH_GSTRING_LEN,
3180 sky2_stats[i].name, ETH_GSTRING_LEN);
3181 break;
3182 }
3183}
3184
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3186{
3187 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188 return &sky2->net_stats;
3189}
3190
3191static int sky2_set_mac_address(struct net_device *dev, void *p)
3192{
3193 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003194 struct sky2_hw *hw = sky2->hw;
3195 unsigned port = sky2->port;
3196 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197
3198 if (!is_valid_ether_addr(addr->sa_data))
3199 return -EADDRNOTAVAIL;
3200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003201 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003202 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003204 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003206
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003207 /* virtual address for data */
3208 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3209
3210 /* physical address: used for pause frames */
3211 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003212
3213 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214}
3215
Stephen Hemmingera052b522006-10-17 10:24:23 -07003216static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3217{
3218 u32 bit;
3219
3220 bit = ether_crc(ETH_ALEN, addr) & 63;
3221 filter[bit >> 3] |= 1 << (bit & 7);
3222}
3223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224static void sky2_set_multicast(struct net_device *dev)
3225{
3226 struct sky2_port *sky2 = netdev_priv(dev);
3227 struct sky2_hw *hw = sky2->hw;
3228 unsigned port = sky2->port;
3229 struct dev_mc_list *list = dev->mc_list;
3230 u16 reg;
3231 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003232 int rx_pause;
3233 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234
Stephen Hemmingera052b522006-10-17 10:24:23 -07003235 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 memset(filter, 0, sizeof(filter));
3237
3238 reg = gma_read16(hw, port, GM_RX_CTRL);
3239 reg |= GM_RXCR_UCF_ENA;
3240
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003241 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003243 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003245 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246 reg &= ~GM_RXCR_MCF_ENA;
3247 else {
3248 int i;
3249 reg |= GM_RXCR_MCF_ENA;
3250
Stephen Hemmingera052b522006-10-17 10:24:23 -07003251 if (rx_pause)
3252 sky2_add_filter(filter, pause_mc_addr);
3253
3254 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3255 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 }
3257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003259 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003261 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003263 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003265 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266
3267 gma_write16(hw, port, GM_RX_CTRL, reg);
3268}
3269
3270/* Can have one global because blinking is controlled by
3271 * ethtool and that is always under RTNL mutex
3272 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003273static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003274{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003275 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276
Stephen Hemminger793b8832005-09-14 16:06:14 -07003277 switch (hw->chip_id) {
3278 case CHIP_ID_YUKON_XL:
3279 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3280 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3281 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3282 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3283 PHY_M_LEDC_INIT_CTRL(7) |
3284 PHY_M_LEDC_STA1_CTRL(7) |
3285 PHY_M_LEDC_STA0_CTRL(7))
3286 : 0);
3287
3288 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3289 break;
3290
3291 default:
3292 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003293 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3294 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003295 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296}
3297
3298/* blink LED's for finding board */
3299static int sky2_phys_id(struct net_device *dev, u32 data)
3300{
3301 struct sky2_port *sky2 = netdev_priv(dev);
3302 struct sky2_hw *hw = sky2->hw;
3303 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003304 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003306 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 int onoff = 1;
3308
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3311 else
3312 ms = data * 1000;
3313
3314 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003315 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3317 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3318 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3319 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3320 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3321 } else {
3322 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3323 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3324 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003326 interrupted = 0;
3327 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328 sky2_led(hw, port, onoff);
3329 onoff = !onoff;
3330
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003331 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003332 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003333 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003334
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335 ms -= 250;
3336 }
3337
3338 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003339 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3340 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3341 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3342 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3343 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3344 } else {
3345 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3346 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3347 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003348 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349
3350 return 0;
3351}
3352
3353static void sky2_get_pauseparam(struct net_device *dev,
3354 struct ethtool_pauseparam *ecmd)
3355{
3356 struct sky2_port *sky2 = netdev_priv(dev);
3357
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003358 switch (sky2->flow_mode) {
3359 case FC_NONE:
3360 ecmd->tx_pause = ecmd->rx_pause = 0;
3361 break;
3362 case FC_TX:
3363 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3364 break;
3365 case FC_RX:
3366 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3367 break;
3368 case FC_BOTH:
3369 ecmd->tx_pause = ecmd->rx_pause = 1;
3370 }
3371
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372 ecmd->autoneg = sky2->autoneg;
3373}
3374
3375static int sky2_set_pauseparam(struct net_device *dev,
3376 struct ethtool_pauseparam *ecmd)
3377{
3378 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379
3380 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003381 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003383 if (netif_running(dev))
3384 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003386 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387}
3388
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003389static int sky2_get_coalesce(struct net_device *dev,
3390 struct ethtool_coalesce *ecmd)
3391{
3392 struct sky2_port *sky2 = netdev_priv(dev);
3393 struct sky2_hw *hw = sky2->hw;
3394
3395 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3396 ecmd->tx_coalesce_usecs = 0;
3397 else {
3398 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3399 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3400 }
3401 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3402
3403 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3404 ecmd->rx_coalesce_usecs = 0;
3405 else {
3406 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3407 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3408 }
3409 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3410
3411 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3412 ecmd->rx_coalesce_usecs_irq = 0;
3413 else {
3414 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3415 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3416 }
3417
3418 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3419
3420 return 0;
3421}
3422
3423/* Note: this affect both ports */
3424static int sky2_set_coalesce(struct net_device *dev,
3425 struct ethtool_coalesce *ecmd)
3426{
3427 struct sky2_port *sky2 = netdev_priv(dev);
3428 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003429 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003430
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003431 if (ecmd->tx_coalesce_usecs > tmax ||
3432 ecmd->rx_coalesce_usecs > tmax ||
3433 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003434 return -EINVAL;
3435
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003436 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003437 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003438 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003439 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003440 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003441 return -EINVAL;
3442
3443 if (ecmd->tx_coalesce_usecs == 0)
3444 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3445 else {
3446 sky2_write32(hw, STAT_TX_TIMER_INI,
3447 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3448 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3449 }
3450 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3451
3452 if (ecmd->rx_coalesce_usecs == 0)
3453 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3454 else {
3455 sky2_write32(hw, STAT_LEV_TIMER_INI,
3456 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3457 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3458 }
3459 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3460
3461 if (ecmd->rx_coalesce_usecs_irq == 0)
3462 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3463 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003464 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003465 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3466 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3467 }
3468 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3469 return 0;
3470}
3471
Stephen Hemminger793b8832005-09-14 16:06:14 -07003472static void sky2_get_ringparam(struct net_device *dev,
3473 struct ethtool_ringparam *ering)
3474{
3475 struct sky2_port *sky2 = netdev_priv(dev);
3476
3477 ering->rx_max_pending = RX_MAX_PENDING;
3478 ering->rx_mini_max_pending = 0;
3479 ering->rx_jumbo_max_pending = 0;
3480 ering->tx_max_pending = TX_RING_SIZE - 1;
3481
3482 ering->rx_pending = sky2->rx_pending;
3483 ering->rx_mini_pending = 0;
3484 ering->rx_jumbo_pending = 0;
3485 ering->tx_pending = sky2->tx_pending;
3486}
3487
3488static int sky2_set_ringparam(struct net_device *dev,
3489 struct ethtool_ringparam *ering)
3490{
3491 struct sky2_port *sky2 = netdev_priv(dev);
3492 int err = 0;
3493
3494 if (ering->rx_pending > RX_MAX_PENDING ||
3495 ering->rx_pending < 8 ||
3496 ering->tx_pending < MAX_SKB_TX_LE ||
3497 ering->tx_pending > TX_RING_SIZE - 1)
3498 return -EINVAL;
3499
3500 if (netif_running(dev))
3501 sky2_down(dev);
3502
3503 sky2->rx_pending = ering->rx_pending;
3504 sky2->tx_pending = ering->tx_pending;
3505
Stephen Hemminger1b537562005-12-20 15:08:07 -08003506 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003507 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003508 if (err)
3509 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003510 else
3511 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003512 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003513
3514 return err;
3515}
3516
Stephen Hemminger793b8832005-09-14 16:06:14 -07003517static int sky2_get_regs_len(struct net_device *dev)
3518{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003519 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520}
3521
3522/*
3523 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003524 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003525 */
3526static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3527 void *p)
3528{
3529 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003530 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531
3532 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003533 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003534
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003535 memcpy_fromio(p, io, B3_RAM_ADDR);
3536
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003537 /* skip diagnostic ram region */
3538 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3539
3540 /* copy GMAC registers */
3541 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3542 if (sky2->hw->ports > 1)
3543 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3544
Stephen Hemminger793b8832005-09-14 16:06:14 -07003545}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003546
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003547/* In order to do Jumbo packets on these chips, need to turn off the
3548 * transmit store/forward. Therefore checksum offload won't work.
3549 */
3550static int no_tx_offload(struct net_device *dev)
3551{
3552 const struct sky2_port *sky2 = netdev_priv(dev);
3553 const struct sky2_hw *hw = sky2->hw;
3554
Stephen Hemminger69161612007-06-04 17:23:26 -07003555 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003556}
3557
3558static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3559{
3560 if (data && no_tx_offload(dev))
3561 return -EINVAL;
3562
3563 return ethtool_op_set_tx_csum(dev, data);
3564}
3565
3566
3567static int sky2_set_tso(struct net_device *dev, u32 data)
3568{
3569 if (data && no_tx_offload(dev))
3570 return -EINVAL;
3571
3572 return ethtool_op_set_tso(dev, data);
3573}
3574
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003575static int sky2_get_eeprom_len(struct net_device *dev)
3576{
3577 struct sky2_port *sky2 = netdev_priv(dev);
3578 u16 reg2;
3579
3580 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3581 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3582}
3583
3584static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3585{
3586 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3587
3588 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3589 cpu_relax();
3590 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3591}
3592
3593static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3594{
3595 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3596 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3597 do {
3598 cpu_relax();
3599 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3600}
3601
3602static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3603 u8 *data)
3604{
3605 struct sky2_port *sky2 = netdev_priv(dev);
3606 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3607 int length = eeprom->len;
3608 u16 offset = eeprom->offset;
3609
3610 if (!cap)
3611 return -EINVAL;
3612
3613 eeprom->magic = SKY2_EEPROM_MAGIC;
3614
3615 while (length > 0) {
3616 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3617 int n = min_t(int, length, sizeof(val));
3618
3619 memcpy(data, &val, n);
3620 length -= n;
3621 data += n;
3622 offset += n;
3623 }
3624 return 0;
3625}
3626
3627static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3628 u8 *data)
3629{
3630 struct sky2_port *sky2 = netdev_priv(dev);
3631 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3632 int length = eeprom->len;
3633 u16 offset = eeprom->offset;
3634
3635 if (!cap)
3636 return -EINVAL;
3637
3638 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3639 return -EINVAL;
3640
3641 while (length > 0) {
3642 u32 val;
3643 int n = min_t(int, length, sizeof(val));
3644
3645 if (n < sizeof(val))
3646 val = sky2_vpd_read(sky2->hw, cap, offset);
3647 memcpy(&val, data, n);
3648
3649 sky2_vpd_write(sky2->hw, cap, offset, val);
3650
3651 length -= n;
3652 data += n;
3653 offset += n;
3654 }
3655 return 0;
3656}
3657
3658
Jeff Garzik7282d492006-09-13 14:30:00 -04003659static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003660 .get_settings = sky2_get_settings,
3661 .set_settings = sky2_set_settings,
3662 .get_drvinfo = sky2_get_drvinfo,
3663 .get_wol = sky2_get_wol,
3664 .set_wol = sky2_set_wol,
3665 .get_msglevel = sky2_get_msglevel,
3666 .set_msglevel = sky2_set_msglevel,
3667 .nway_reset = sky2_nway_reset,
3668 .get_regs_len = sky2_get_regs_len,
3669 .get_regs = sky2_get_regs,
3670 .get_link = ethtool_op_get_link,
3671 .get_eeprom_len = sky2_get_eeprom_len,
3672 .get_eeprom = sky2_get_eeprom,
3673 .set_eeprom = sky2_set_eeprom,
3674 .get_sg = ethtool_op_get_sg,
3675 .set_sg = ethtool_op_set_sg,
3676 .get_tx_csum = ethtool_op_get_tx_csum,
3677 .set_tx_csum = sky2_set_tx_csum,
3678 .get_tso = ethtool_op_get_tso,
3679 .set_tso = sky2_set_tso,
3680 .get_rx_csum = sky2_get_rx_csum,
3681 .set_rx_csum = sky2_set_rx_csum,
3682 .get_strings = sky2_get_strings,
3683 .get_coalesce = sky2_get_coalesce,
3684 .set_coalesce = sky2_set_coalesce,
3685 .get_ringparam = sky2_get_ringparam,
3686 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003687 .get_pauseparam = sky2_get_pauseparam,
3688 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003689 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003690 .get_stats_count = sky2_get_stats_count,
3691 .get_ethtool_stats = sky2_get_ethtool_stats,
3692};
3693
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003694#ifdef CONFIG_SKY2_DEBUG
3695
3696static struct dentry *sky2_debug;
3697
3698static int sky2_debug_show(struct seq_file *seq, void *v)
3699{
3700 struct net_device *dev = seq->private;
3701 const struct sky2_port *sky2 = netdev_priv(dev);
3702 const struct sky2_hw *hw = sky2->hw;
3703 unsigned port = sky2->port;
3704 unsigned idx, last;
3705 int sop;
3706
3707 if (!netif_running(dev))
3708 return -ENETDOWN;
3709
3710 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3711 sky2_read32(hw, B0_ISRC),
3712 sky2_read32(hw, B0_IMSK),
3713 sky2_read32(hw, B0_Y2_SP_ICR));
3714
3715 netif_poll_disable(hw->dev[0]);
3716 last = sky2_read16(hw, STAT_PUT_IDX);
3717
3718 if (hw->st_idx == last)
3719 seq_puts(seq, "Status ring (empty)\n");
3720 else {
3721 seq_puts(seq, "Status ring\n");
3722 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3723 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3724 const struct sky2_status_le *le = hw->st_le + idx;
3725 seq_printf(seq, "[%d] %#x %d %#x\n",
3726 idx, le->opcode, le->length, le->status);
3727 }
3728 seq_puts(seq, "\n");
3729 }
3730
3731 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3732 sky2->tx_cons, sky2->tx_prod,
3733 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3734 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3735
3736 /* Dump contents of tx ring */
3737 sop = 1;
3738 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3739 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3740 const struct sky2_tx_le *le = sky2->tx_le + idx;
3741 u32 a = le32_to_cpu(le->addr);
3742
3743 if (sop)
3744 seq_printf(seq, "%u:", idx);
3745 sop = 0;
3746
3747 switch(le->opcode & ~HW_OWNER) {
3748 case OP_ADDR64:
3749 seq_printf(seq, " %#x:", a);
3750 break;
3751 case OP_LRGLEN:
3752 seq_printf(seq, " mtu=%d", a);
3753 break;
3754 case OP_VLAN:
3755 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3756 break;
3757 case OP_TCPLISW:
3758 seq_printf(seq, " csum=%#x", a);
3759 break;
3760 case OP_LARGESEND:
3761 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3762 break;
3763 case OP_PACKET:
3764 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3765 break;
3766 case OP_BUFFER:
3767 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3768 break;
3769 default:
3770 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3771 a, le16_to_cpu(le->length));
3772 }
3773
3774 if (le->ctrl & EOP) {
3775 seq_putc(seq, '\n');
3776 sop = 1;
3777 }
3778 }
3779
3780 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3781 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3782 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3783 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3784
3785 netif_poll_enable(hw->dev[0]);
3786 return 0;
3787}
3788
3789static int sky2_debug_open(struct inode *inode, struct file *file)
3790{
3791 return single_open(file, sky2_debug_show, inode->i_private);
3792}
3793
3794static const struct file_operations sky2_debug_fops = {
3795 .owner = THIS_MODULE,
3796 .open = sky2_debug_open,
3797 .read = seq_read,
3798 .llseek = seq_lseek,
3799 .release = single_release,
3800};
3801
3802/*
3803 * Use network device events to create/remove/rename
3804 * debugfs file entries
3805 */
3806static int sky2_device_event(struct notifier_block *unused,
3807 unsigned long event, void *ptr)
3808{
3809 struct net_device *dev = ptr;
3810
3811 if (dev->open == sky2_up) {
3812 struct sky2_port *sky2 = netdev_priv(dev);
3813
3814 switch(event) {
3815 case NETDEV_CHANGENAME:
3816 if (!netif_running(dev))
3817 break;
3818 /* fallthrough */
3819 case NETDEV_DOWN:
3820 case NETDEV_GOING_DOWN:
3821 if (sky2->debugfs) {
3822 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3823 dev->name);
3824 debugfs_remove(sky2->debugfs);
3825 sky2->debugfs = NULL;
3826 }
3827
3828 if (event != NETDEV_CHANGENAME)
3829 break;
3830 /* fallthrough for changename */
3831 case NETDEV_UP:
3832 if (sky2_debug) {
3833 struct dentry *d;
3834 d = debugfs_create_file(dev->name, S_IRUGO,
3835 sky2_debug, dev,
3836 &sky2_debug_fops);
3837 if (d == NULL || IS_ERR(d))
3838 printk(KERN_INFO PFX
3839 "%s: debugfs create failed\n",
3840 dev->name);
3841 else
3842 sky2->debugfs = d;
3843 }
3844 break;
3845 }
3846 }
3847
3848 return NOTIFY_DONE;
3849}
3850
3851static struct notifier_block sky2_notifier = {
3852 .notifier_call = sky2_device_event,
3853};
3854
3855
3856static __init void sky2_debug_init(void)
3857{
3858 struct dentry *ent;
3859
3860 ent = debugfs_create_dir("sky2", NULL);
3861 if (!ent || IS_ERR(ent))
3862 return;
3863
3864 sky2_debug = ent;
3865 register_netdevice_notifier(&sky2_notifier);
3866}
3867
3868static __exit void sky2_debug_cleanup(void)
3869{
3870 if (sky2_debug) {
3871 unregister_netdevice_notifier(&sky2_notifier);
3872 debugfs_remove(sky2_debug);
3873 sky2_debug = NULL;
3874 }
3875}
3876
3877#else
3878#define sky2_debug_init()
3879#define sky2_debug_cleanup()
3880#endif
3881
3882
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003883/* Initialize network device */
3884static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003885 unsigned port,
3886 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003887{
3888 struct sky2_port *sky2;
3889 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3890
3891 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003892 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003893 return NULL;
3894 }
3895
3896 SET_MODULE_OWNER(dev);
3897 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003898 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003899 dev->open = sky2_up;
3900 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003901 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003902 dev->hard_start_xmit = sky2_xmit_frame;
3903 dev->get_stats = sky2_get_stats;
3904 dev->set_multicast_list = sky2_set_multicast;
3905 dev->set_mac_address = sky2_set_mac_address;
3906 dev->change_mtu = sky2_change_mtu;
3907 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3908 dev->tx_timeout = sky2_tx_timeout;
3909 dev->watchdog_timeo = TX_WATCHDOG;
3910 if (port == 0)
3911 dev->poll = sky2_poll;
3912 dev->weight = NAPI_WEIGHT;
3913#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003914 /* Network console (only works on port 0)
3915 * because netpoll makes assumptions about NAPI
3916 */
3917 if (port == 0)
3918 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003919#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003920
3921 sky2 = netdev_priv(dev);
3922 sky2->netdev = dev;
3923 sky2->hw = hw;
3924 sky2->msg_enable = netif_msg_init(debug, default_msg);
3925
Stephen Hemminger05745c42007-09-19 15:36:45 -07003926 /* This chip has hardware problems that generates
3927 * bogus PHY receive status so by default shut up the message.
3928 */
3929 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
3930 hw->chip_rev == CHIP_REV_YU_FE2_A0)
3931 sky2->msg_enable &= ~NETIF_MSG_RX_ERR;
3932
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003933 /* Auto speed and flow control */
3934 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003935 sky2->flow_mode = FC_BOTH;
3936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003937 sky2->duplex = -1;
3938 sky2->speed = -1;
3939 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003940 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003941 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003942
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003943 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003944 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003945 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003946
3947 hw->dev[port] = dev;
3948
3949 sky2->port = port;
3950
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003951 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003952 if (highmem)
3953 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003955#ifdef SKY2_VLAN_TAG_USED
3956 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3957 dev->vlan_rx_register = sky2_vlan_rx_register;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003958#endif
3959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003960 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003961 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003962 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003964 return dev;
3965}
3966
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003967static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003968{
3969 const struct sky2_port *sky2 = netdev_priv(dev);
3970
3971 if (netif_msg_probe(sky2))
3972 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3973 dev->name,
3974 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3975 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3976}
3977
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003978/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003979static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003980{
3981 struct sky2_hw *hw = dev_id;
3982 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3983
3984 if (status == 0)
3985 return IRQ_NONE;
3986
3987 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003988 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003989 wake_up(&hw->msi_wait);
3990 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3991 }
3992 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3993
3994 return IRQ_HANDLED;
3995}
3996
3997/* Test interrupt path by forcing a a software IRQ */
3998static int __devinit sky2_test_msi(struct sky2_hw *hw)
3999{
4000 struct pci_dev *pdev = hw->pdev;
4001 int err;
4002
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004003 init_waitqueue_head (&hw->msi_wait);
4004
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004005 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4006
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004007 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004008 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004009 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004010 return err;
4011 }
4012
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004013 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004014 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004015
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004016 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004017
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004018 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004019 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004020 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4021 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004022
4023 err = -EOPNOTSUPP;
4024 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4025 }
4026
4027 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004028 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004029
4030 free_irq(pdev->irq, hw);
4031
4032 return err;
4033}
4034
Stephen Hemmingere3173832007-02-06 10:45:39 -08004035static int __devinit pci_wake_enabled(struct pci_dev *dev)
4036{
4037 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4038 u16 value;
4039
4040 if (!pm)
4041 return 0;
4042 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4043 return 0;
4044 return value & PCI_PM_CTRL_PME_ENABLE;
4045}
4046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004047static int __devinit sky2_probe(struct pci_dev *pdev,
4048 const struct pci_device_id *ent)
4049{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004050 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004051 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004052 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004053
Stephen Hemminger793b8832005-09-14 16:06:14 -07004054 err = pci_enable_device(pdev);
4055 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004056 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057 goto err_out;
4058 }
4059
Stephen Hemminger793b8832005-09-14 16:06:14 -07004060 err = pci_request_regions(pdev, DRV_NAME);
4061 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004062 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004063 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004064 }
4065
4066 pci_set_master(pdev);
4067
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004068 if (sizeof(dma_addr_t) > sizeof(u32) &&
4069 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4070 using_dac = 1;
4071 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4072 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004073 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4074 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004075 goto err_out_free_regions;
4076 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004077 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004078 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4079 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004080 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004081 goto err_out_free_regions;
4082 }
4083 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004084
Stephen Hemmingere3173832007-02-06 10:45:39 -08004085 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4086
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004087 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004088 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004089 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004090 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091 goto err_out_free_regions;
4092 }
4093
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004094 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004095
4096 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4097 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004098 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004099 goto err_out_free_hw;
4100 }
4101
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004102#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004103 /* The sk98lin vendor driver uses hardware byte swapping but
4104 * this driver uses software swapping.
4105 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004106 {
4107 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004108 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004109 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004110 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4111 }
4112#endif
4113
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004114 /* ring for status responses */
4115 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
4116 &hw->st_dma);
4117 if (!hw->st_le)
4118 goto err_out_iounmap;
4119
Stephen Hemmingere3173832007-02-06 10:45:39 -08004120 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004121 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004122 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004123
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004124 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004125 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4126 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004127 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004128
Stephen Hemmingere3173832007-02-06 10:45:39 -08004129 sky2_reset(hw);
4130
4131 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004132 if (!dev) {
4133 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004134 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004135 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004136
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004137 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4138 err = sky2_test_msi(hw);
4139 if (err == -EOPNOTSUPP)
4140 pci_disable_msi(pdev);
4141 else if (err)
4142 goto err_out_free_netdev;
4143 }
4144
Stephen Hemminger793b8832005-09-14 16:06:14 -07004145 err = register_netdev(dev);
4146 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004147 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004148 goto err_out_free_netdev;
4149 }
4150
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004151 err = request_irq(pdev->irq, sky2_intr,
4152 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004153 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004154 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004155 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004156 goto err_out_unregister;
4157 }
4158 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4159
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004160 sky2_show_addr(dev);
4161
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004162 if (hw->ports > 1) {
4163 struct net_device *dev1;
4164
Stephen Hemmingere3173832007-02-06 10:45:39 -08004165 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004166 if (!dev1)
4167 dev_warn(&pdev->dev, "allocation for second device failed\n");
4168 else if ((err = register_netdev(dev1))) {
4169 dev_warn(&pdev->dev,
4170 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004171 hw->dev[1] = NULL;
4172 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004173 } else
4174 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004175 }
4176
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004177 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004178 INIT_WORK(&hw->restart_work, sky2_restart);
4179
Stephen Hemminger793b8832005-09-14 16:06:14 -07004180 pci_set_drvdata(pdev, hw);
4181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004182 return 0;
4183
Stephen Hemminger793b8832005-09-14 16:06:14 -07004184err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004185 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004186 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004187 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004188err_out_free_netdev:
4189 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004190err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004191 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004192 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4193err_out_iounmap:
4194 iounmap(hw->regs);
4195err_out_free_hw:
4196 kfree(hw);
4197err_out_free_regions:
4198 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004199err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004200 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004201err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004202 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004203 return err;
4204}
4205
4206static void __devexit sky2_remove(struct pci_dev *pdev)
4207{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004208 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209 struct net_device *dev0, *dev1;
4210
Stephen Hemminger793b8832005-09-14 16:06:14 -07004211 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004212 return;
4213
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004214 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004215
Stephen Hemminger81906792007-02-15 16:40:33 -08004216 flush_scheduled_work();
4217
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004218 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004219 synchronize_irq(hw->pdev->irq);
4220
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004222 dev1 = hw->dev[1];
4223 if (dev1)
4224 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004225 unregister_netdev(dev0);
4226
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004227 sky2_power_aux(hw);
4228
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004229 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004230 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004231 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004232
4233 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004234 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004235 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004236 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004237 pci_release_regions(pdev);
4238 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004239
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004240 if (dev1)
4241 free_netdev(dev1);
4242 free_netdev(dev0);
4243 iounmap(hw->regs);
4244 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004246 pci_set_drvdata(pdev, NULL);
4247}
4248
4249#ifdef CONFIG_PM
4250static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4251{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004252 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004253 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004254
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004255 if (!hw)
4256 return 0;
4257
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004258 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004259
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004260 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004262 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004263
Stephen Hemmingere3173832007-02-06 10:45:39 -08004264 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004265 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004266
4267 if (sky2->wol)
4268 sky2_wol_init(sky2);
4269
4270 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271 }
4272
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004273 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004274 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004275
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004276 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004277 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004278 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4279
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004280 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281}
4282
4283static int sky2_resume(struct pci_dev *pdev)
4284{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004285 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004286 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004287
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004288 if (!hw)
4289 return 0;
4290
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004291 err = pci_set_power_state(pdev, PCI_D0);
4292 if (err)
4293 goto out;
4294
4295 err = pci_restore_state(pdev);
4296 if (err)
4297 goto out;
4298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004300
4301 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004302 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4303 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4304 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004305 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4306
Stephen Hemmingere3173832007-02-06 10:45:39 -08004307 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004308
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004309 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4310
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004311 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004312 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004313 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004314 err = sky2_up(dev);
4315 if (err) {
4316 printk(KERN_ERR PFX "%s: could not up: %d\n",
4317 dev->name, err);
4318 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004319 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004320 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004321
4322 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323 }
4324 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004325
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004326 netif_poll_enable(hw->dev[0]);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004327
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004328 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004329out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004330 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004331 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004332 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004333}
4334#endif
4335
Stephen Hemmingere3173832007-02-06 10:45:39 -08004336static void sky2_shutdown(struct pci_dev *pdev)
4337{
4338 struct sky2_hw *hw = pci_get_drvdata(pdev);
4339 int i, wol = 0;
4340
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004341 if (!hw)
4342 return;
4343
Stephen Hemmingere3173832007-02-06 10:45:39 -08004344 netif_poll_disable(hw->dev[0]);
4345
4346 for (i = 0; i < hw->ports; i++) {
4347 struct net_device *dev = hw->dev[i];
4348 struct sky2_port *sky2 = netdev_priv(dev);
4349
4350 if (sky2->wol) {
4351 wol = 1;
4352 sky2_wol_init(sky2);
4353 }
4354 }
4355
4356 if (wol)
4357 sky2_power_aux(hw);
4358
4359 pci_enable_wake(pdev, PCI_D3hot, wol);
4360 pci_enable_wake(pdev, PCI_D3cold, wol);
4361
4362 pci_disable_device(pdev);
4363 pci_set_power_state(pdev, PCI_D3hot);
4364
4365}
4366
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004367static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004368 .name = DRV_NAME,
4369 .id_table = sky2_id_table,
4370 .probe = sky2_probe,
4371 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004372#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004373 .suspend = sky2_suspend,
4374 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004376 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004377};
4378
4379static int __init sky2_init_module(void)
4380{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004381 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004382 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004383}
4384
4385static void __exit sky2_cleanup_module(void)
4386{
4387 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004388 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004389}
4390
4391module_init(sky2_init_module);
4392module_exit(sky2_cleanup_module);
4393
4394MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004395MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004396MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004397MODULE_VERSION(DRV_VERSION);