blob: d1b4ece4df0075de1736e2076cde4f47a2b583fb [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045#define IS_eDP(i) ((i)->base.type == INTEL_OUTPUT_EDP)
46#define IS_PCH_eDP(i) ((i)->is_pch_edp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080047
Chris Wilsonea5b2132010-08-04 13:50:23 +010048struct intel_dp {
49 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 uint32_t output_reg;
51 uint32_t DP;
52 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070053 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070054 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 uint8_t link_bw;
56 uint8_t lane_count;
57 uint8_t dpcd[4];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040060 bool is_pch_edp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070061};
62
Chris Wilsonea5b2132010-08-04 13:50:23 +010063static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
64{
65 return container_of(enc_to_intel_encoder(encoder), struct intel_dp, base);
66}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068static void intel_dp_link_train(struct intel_dp *intel_dp);
69static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070070
Zhenyu Wang32f9d652009-07-24 01:00:32 +080071void
Eric Anholt21d40d32010-03-25 11:11:14 -070072intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +010073 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080074{
Chris Wilsonea5b2132010-08-04 13:50:23 +010075 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +080076
Chris Wilsonea5b2132010-08-04 13:50:23 +010077 *lane_num = intel_dp->lane_count;
78 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080079 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +010080 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +080081 *link_bw = 270000;
82}
83
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010085intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070086{
Keith Packarda4fc5ed2009-04-07 16:16:42 -070087 int max_lane_count = 4;
88
Chris Wilsonea5b2132010-08-04 13:50:23 +010089 if (intel_dp->dpcd[0] >= 0x11) {
90 max_lane_count = intel_dp->dpcd[2] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091 switch (max_lane_count) {
92 case 1: case 2: case 4:
93 break;
94 default:
95 max_lane_count = 4;
96 }
97 }
98 return max_lane_count;
99}
100
101static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100104 int max_link_bw = intel_dp->dpcd[1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700105
106 switch (max_link_bw) {
107 case DP_LINK_BW_1_62:
108 case DP_LINK_BW_2_7:
109 break;
110 default:
111 max_link_bw = DP_LINK_BW_1_62;
112 break;
113 }
114 return max_link_bw;
115}
116
117static int
118intel_dp_link_clock(uint8_t link_bw)
119{
120 if (link_bw == DP_LINK_BW_2_7)
121 return 270000;
122 else
123 return 162000;
124}
125
126/* I think this is a fiction */
127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800130 struct drm_i915_private *dev_priv = dev->dev_private;
131
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp))
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800133 return (pixel_clock * dev_priv->edp_bpp) / 8;
134 else
135 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136}
137
138static int
Dave Airliefe27d532010-06-30 11:46:17 +1000139intel_dp_max_data_rate(int max_link_clock, int max_lanes)
140{
141 return (max_link_clock * max_lanes * 8) / 10;
142}
143
144static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145intel_dp_mode_valid(struct drm_connector *connector,
146 struct drm_display_mode *mode)
147{
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800148 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100149 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100150 struct drm_device *dev = connector->dev;
151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100152 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
153 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Chris Wilsonea5b2132010-08-04 13:50:23 +0100155 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui7de56f42010-07-19 09:43:14 +0100156 dev_priv->panel_fixed_mode) {
157 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
158 return MODE_PANEL;
159
160 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
161 return MODE_PANEL;
162 }
163
Dave Airliefe27d532010-06-30 11:46:17 +1000164 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
165 which are outside spec tolerances but somehow work by magic */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100166 if (!IS_eDP(intel_dp) &&
167 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000168 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169 return MODE_CLOCK_HIGH;
170
171 if (mode->clock < 10000)
172 return MODE_CLOCK_LOW;
173
174 return MODE_OK;
175}
176
177static uint32_t
178pack_aux(uint8_t *src, int src_bytes)
179{
180 int i;
181 uint32_t v = 0;
182
183 if (src_bytes > 4)
184 src_bytes = 4;
185 for (i = 0; i < src_bytes; i++)
186 v |= ((uint32_t) src[i]) << ((3-i) * 8);
187 return v;
188}
189
190static void
191unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
192{
193 int i;
194 if (dst_bytes > 4)
195 dst_bytes = 4;
196 for (i = 0; i < dst_bytes; i++)
197 dst[i] = src >> ((3-i) * 8);
198}
199
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700200/* hrawclock is 1/4 the FSB frequency */
201static int
202intel_hrawclk(struct drm_device *dev)
203{
204 struct drm_i915_private *dev_priv = dev->dev_private;
205 uint32_t clkcfg;
206
207 clkcfg = I915_READ(CLKCFG);
208 switch (clkcfg & CLKCFG_FSB_MASK) {
209 case CLKCFG_FSB_400:
210 return 100;
211 case CLKCFG_FSB_533:
212 return 133;
213 case CLKCFG_FSB_667:
214 return 166;
215 case CLKCFG_FSB_800:
216 return 200;
217 case CLKCFG_FSB_1067:
218 return 266;
219 case CLKCFG_FSB_1333:
220 return 333;
221 /* these two are just a guess; one of them might be right */
222 case CLKCFG_FSB_1600:
223 case CLKCFG_FSB_1600_ALT:
224 return 400;
225 default:
226 return 133;
227 }
228}
229
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232 uint8_t *send, int send_bytes,
233 uint8_t *recv, int recv_size)
234{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235 uint32_t output_reg = intel_dp->output_reg;
236 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 struct drm_i915_private *dev_priv = dev->dev_private;
238 uint32_t ch_ctl = output_reg + 0x10;
239 uint32_t ch_data = ch_ctl + 4;
240 int i;
241 int recv_bytes;
242 uint32_t ctl;
243 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700244 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800245 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700246
247 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248 * and would like to run at 2MHz. So, take the
249 * hrawclk value and divide by 2 and use that
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100251 if (IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800252 if (IS_GEN6(dev))
253 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
254 else
255 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
256 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800258 else
259 aux_clock_divider = intel_hrawclk(dev) / 2;
260
Zhenyu Wange3421a12010-04-08 09:43:27 +0800261 if (IS_GEN6(dev))
262 precharge = 3;
263 else
264 precharge = 5;
265
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700266 /* Must try at least 3 times according to DP spec */
267 for (try = 0; try < 5; try++) {
268 /* Load the send data into the aux channel data registers */
269 for (i = 0; i < send_bytes; i += 4) {
Joe Perchesa419aef2009-08-18 11:18:35 -0700270 uint32_t d = pack_aux(send + i, send_bytes - i);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700271
272 I915_WRITE(ch_data + i, d);
273 }
274
275 ctl = (DP_AUX_CH_CTL_SEND_BUSY |
276 DP_AUX_CH_CTL_TIME_OUT_400us |
277 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Zhenyu Wange3421a12010-04-08 09:43:27 +0800278 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700279 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
280 DP_AUX_CH_CTL_DONE |
281 DP_AUX_CH_CTL_TIME_OUT_ERROR |
282 DP_AUX_CH_CTL_RECEIVE_ERROR);
283
284 /* Send the command and wait for it to complete */
285 I915_WRITE(ch_ctl, ctl);
286 (void) I915_READ(ch_ctl);
287 for (;;) {
288 udelay(100);
289 status = I915_READ(ch_ctl);
290 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
291 break;
292 }
293
294 /* Clear done status and any errors */
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800295 I915_WRITE(ch_ctl, (status |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700296 DP_AUX_CH_CTL_DONE |
297 DP_AUX_CH_CTL_TIME_OUT_ERROR |
298 DP_AUX_CH_CTL_RECEIVE_ERROR));
299 (void) I915_READ(ch_ctl);
300 if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700301 break;
302 }
303
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700304 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700305 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700306 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700307 }
308
309 /* Check for timeout or receive error.
310 * Timeouts occur when the sink is not connected
311 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700312 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700313 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700314 return -EIO;
315 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700316
317 /* Timeouts occur when the device isn't connected, so they're
318 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700319 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800320 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700321 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700322 }
323
324 /* Unload any bytes sent back from the other side */
325 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
326 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
327
328 if (recv_bytes > recv_size)
329 recv_bytes = recv_size;
330
331 for (i = 0; i < recv_bytes; i += 4) {
332 uint32_t d = I915_READ(ch_data + i);
333
334 unpack_aux(d, recv + i, recv_bytes - i);
335 }
336
337 return recv_bytes;
338}
339
340/* Write data to the aux channel in native mode */
341static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100342intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700343 uint16_t address, uint8_t *send, int send_bytes)
344{
345 int ret;
346 uint8_t msg[20];
347 int msg_bytes;
348 uint8_t ack;
349
350 if (send_bytes > 16)
351 return -1;
352 msg[0] = AUX_NATIVE_WRITE << 4;
353 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800354 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700355 msg[3] = send_bytes - 1;
356 memcpy(&msg[4], send, send_bytes);
357 msg_bytes = send_bytes + 4;
358 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100359 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 if (ret < 0)
361 return ret;
362 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
363 break;
364 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
365 udelay(100);
366 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700367 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700368 }
369 return send_bytes;
370}
371
372/* Write a single byte to the aux channel in native mode */
373static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100374intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 uint16_t address, uint8_t byte)
376{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100377 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378}
379
380/* read bytes from a native aux channel */
381static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100382intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700383 uint16_t address, uint8_t *recv, int recv_bytes)
384{
385 uint8_t msg[4];
386 int msg_bytes;
387 uint8_t reply[20];
388 int reply_bytes;
389 uint8_t ack;
390 int ret;
391
392 msg[0] = AUX_NATIVE_READ << 4;
393 msg[1] = address >> 8;
394 msg[2] = address & 0xff;
395 msg[3] = recv_bytes - 1;
396
397 msg_bytes = 4;
398 reply_bytes = recv_bytes + 1;
399
400 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100401 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700403 if (ret == 0)
404 return -EPROTO;
405 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 return ret;
407 ack = reply[0];
408 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
409 memcpy(recv, reply + 1, ret - 1);
410 return ret - 1;
411 }
412 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
413 udelay(100);
414 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700415 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700416 }
417}
418
419static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000420intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
421 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700422{
Dave Airlieab2c0672009-12-04 10:55:24 +1000423 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100424 struct intel_dp *intel_dp = container_of(adapter,
425 struct intel_dp,
426 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000427 uint16_t address = algo_data->address;
428 uint8_t msg[5];
429 uint8_t reply[2];
430 int msg_bytes;
431 int reply_bytes;
432 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700433
Dave Airlieab2c0672009-12-04 10:55:24 +1000434 /* Set up the command byte */
435 if (mode & MODE_I2C_READ)
436 msg[0] = AUX_I2C_READ << 4;
437 else
438 msg[0] = AUX_I2C_WRITE << 4;
439
440 if (!(mode & MODE_I2C_STOP))
441 msg[0] |= AUX_I2C_MOT << 4;
442
443 msg[1] = address >> 8;
444 msg[2] = address;
445
446 switch (mode) {
447 case MODE_I2C_WRITE:
448 msg[3] = 0;
449 msg[4] = write_byte;
450 msg_bytes = 5;
451 reply_bytes = 1;
452 break;
453 case MODE_I2C_READ:
454 msg[3] = 0;
455 msg_bytes = 4;
456 reply_bytes = 2;
457 break;
458 default:
459 msg_bytes = 3;
460 reply_bytes = 1;
461 break;
462 }
463
464 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100465 ret = intel_dp_aux_ch(intel_dp,
Dave Airlieab2c0672009-12-04 10:55:24 +1000466 msg, msg_bytes,
467 reply, reply_bytes);
468 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000469 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000470 return ret;
471 }
472 switch (reply[0] & AUX_I2C_REPLY_MASK) {
473 case AUX_I2C_REPLY_ACK:
474 if (mode == MODE_I2C_READ) {
475 *read_byte = reply[1];
476 }
477 return reply_bytes - 1;
478 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000479 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000480 return -EREMOTEIO;
481 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000482 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000483 udelay(100);
484 break;
485 default:
486 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
487 return -EREMOTEIO;
488 }
489 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490}
491
492static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100493intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800494 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800496 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100497 intel_dp->algo.running = false;
498 intel_dp->algo.address = 0;
499 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500
Chris Wilsonea5b2132010-08-04 13:50:23 +0100501 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
502 intel_dp->adapter.owner = THIS_MODULE;
503 intel_dp->adapter.class = I2C_CLASS_DDC;
504 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
505 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
506 intel_dp->adapter.algo_data = &intel_dp->algo;
507 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
508
509 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510}
511
512static bool
513intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
514 struct drm_display_mode *adjusted_mode)
515{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100516 struct drm_device *dev = encoder->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100518 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520 int max_lane_count = intel_dp_max_lane_count(intel_dp);
521 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
523
Chris Wilsonea5b2132010-08-04 13:50:23 +0100524 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100525 dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100526 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
527 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
528 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100529 /*
530 * the mode->clock is used to calculate the Data&Link M/N
531 * of the pipe. For the eDP the fixed clock should be used.
532 */
533 mode->clock = dev_priv->panel_fixed_mode->clock;
534 }
535
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700536 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
537 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000538 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539
Chris Wilsonea5b2132010-08-04 13:50:23 +0100540 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800541 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100542 intel_dp->link_bw = bws[clock];
543 intel_dp->lane_count = lane_count;
544 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800545 DRM_DEBUG_KMS("Display port link bw %02x lane "
546 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100547 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 adjusted_mode->clock);
549 return true;
550 }
551 }
552 }
Dave Airliefe27d532010-06-30 11:46:17 +1000553
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Dave Airliefe27d532010-06-30 11:46:17 +1000555 /* okay we failed just pick the highest */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100556 intel_dp->lane_count = max_lane_count;
557 intel_dp->link_bw = bws[max_clock];
558 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Dave Airliefe27d532010-06-30 11:46:17 +1000559 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
560 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561 intel_dp->link_bw, intel_dp->lane_count,
Dave Airliefe27d532010-06-30 11:46:17 +1000562 adjusted_mode->clock);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100563
Dave Airliefe27d532010-06-30 11:46:17 +1000564 return true;
565 }
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100566
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567 return false;
568}
569
570struct intel_dp_m_n {
571 uint32_t tu;
572 uint32_t gmch_m;
573 uint32_t gmch_n;
574 uint32_t link_m;
575 uint32_t link_n;
576};
577
578static void
579intel_reduce_ratio(uint32_t *num, uint32_t *den)
580{
581 while (*num > 0xffffff || *den > 0xffffff) {
582 *num >>= 1;
583 *den >>= 1;
584 }
585}
586
587static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800588intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 int nlanes,
590 int pixel_clock,
591 int link_clock,
592 struct intel_dp_m_n *m_n)
593{
594 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800595 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700596 m_n->gmch_n = link_clock * nlanes;
597 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
598 m_n->link_m = pixel_clock;
599 m_n->link_n = link_clock;
600 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
601}
602
Zhao Yakui36e83a12010-06-12 14:32:21 +0800603bool intel_pch_has_edp(struct drm_crtc *crtc)
604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_mode_config *mode_config = &dev->mode_config;
607 struct drm_encoder *encoder;
608
609 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100610 struct intel_dp *intel_dp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800611
Chris Wilsonea5b2132010-08-04 13:50:23 +0100612 if (encoder->crtc != crtc)
Zhao Yakui36e83a12010-06-12 14:32:21 +0800613 continue;
614
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 intel_dp = enc_to_intel_dp(encoder);
616 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
617 return intel_dp->is_pch_edp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800618 }
619 return false;
620}
621
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700622void
623intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
624 struct drm_display_mode *adjusted_mode)
625{
626 struct drm_device *dev = crtc->dev;
627 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800628 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Zhao Yakui36e83a12010-06-12 14:32:21 +0800631 int lane_count = 4, bpp = 24;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 struct intel_dp_m_n m_n;
633
634 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700635 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800637 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100638 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700639
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200640 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641 continue;
642
Chris Wilsonea5b2132010-08-04 13:50:23 +0100643 intel_dp = enc_to_intel_dp(encoder);
644 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
645 lane_count = intel_dp->lane_count;
646 if (IS_PCH_eDP(intel_dp))
Zhao Yakui36e83a12010-06-12 14:32:21 +0800647 bpp = dev_priv->edp_bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648 break;
649 }
650 }
651
652 /*
653 * Compute the GMCH and Link ratios. The '3' here is
654 * the number of bytes_per_pixel post-LUT, which we always
655 * set up for 8-bits of R/G/B, or 3 bytes total.
656 */
Zhao Yakui36e83a12010-06-12 14:32:21 +0800657 intel_dp_compute_m_n(bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 mode->clock, adjusted_mode->clock, &m_n);
659
Eric Anholtc619eed2010-01-28 16:45:52 -0800660 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800661 if (intel_crtc->pipe == 0) {
662 I915_WRITE(TRANSA_DATA_M1,
663 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
664 m_n.gmch_m);
665 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
666 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
667 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
668 } else {
669 I915_WRITE(TRANSB_DATA_M1,
670 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
671 m_n.gmch_m);
672 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
673 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
674 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
675 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800677 if (intel_crtc->pipe == 0) {
678 I915_WRITE(PIPEA_GMCH_DATA_M,
679 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
680 m_n.gmch_m);
681 I915_WRITE(PIPEA_GMCH_DATA_N,
682 m_n.gmch_n);
683 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
684 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
685 } else {
686 I915_WRITE(PIPEB_GMCH_DATA_M,
687 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
688 m_n.gmch_m);
689 I915_WRITE(PIPEB_GMCH_DATA_N,
690 m_n.gmch_n);
691 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
692 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
693 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 }
695}
696
697static void
698intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
699 struct drm_display_mode *adjusted_mode)
700{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800701 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
703 struct drm_crtc *crtc = intel_dp->base.enc.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
705
Chris Wilsonea5b2132010-08-04 13:50:23 +0100706 intel_dp->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400707 DP_PRE_EMPHASIS_0);
708
709 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400711 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100712 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
715 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800716 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100717 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722 break;
723 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 break;
726 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100727 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 break;
729 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 if (intel_dp->has_audio)
731 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
734 intel_dp->link_configuration[0] = intel_dp->link_bw;
735 intel_dp->link_configuration[1] = intel_dp->lane_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736
737 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400738 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700739 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
741 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
742 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743 }
744
Zhenyu Wange3421a12010-04-08 09:43:27 +0800745 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
746 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100747 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800750 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800752 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100753 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800754 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800756 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757}
758
Jesse Barnes9934c132010-07-22 13:18:19 -0700759static void ironlake_edp_panel_on (struct drm_device *dev)
760{
761 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100762 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700763
Chris Wilson913d8d12010-08-07 11:01:35 +0100764 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes9934c132010-07-22 13:18:19 -0700765 return;
766
767 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700768
769 /* ILK workaround: disable reset around power sequence */
770 pp &= ~PANEL_POWER_RESET;
771 I915_WRITE(PCH_PP_CONTROL, pp);
772 POSTING_READ(PCH_PP_CONTROL);
773
Jesse Barnes9934c132010-07-22 13:18:19 -0700774 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
775 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700776
Chris Wilson913d8d12010-08-07 11:01:35 +0100777 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000, 10))
778 DRM_ERROR("panel on wait timed out: 0x%08x\n",
779 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700780
781 pp &= ~(PANEL_UNLOCK_REGS | EDP_FORCE_VDD);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700782 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700783 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700784 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700785}
786
787static void ironlake_edp_panel_off (struct drm_device *dev)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100790 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700791
792 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700793
794 /* ILK workaround: disable reset around power sequence */
795 pp &= ~PANEL_POWER_RESET;
796 I915_WRITE(PCH_PP_CONTROL, pp);
797 POSTING_READ(PCH_PP_CONTROL);
798
Jesse Barnes9934c132010-07-22 13:18:19 -0700799 pp &= ~POWER_TARGET_ON;
800 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700801
Chris Wilson913d8d12010-08-07 11:01:35 +0100802 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000, 10))
803 DRM_ERROR("panel off wait timed out: 0x%08x\n",
804 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700805
806 /* Make sure VDD is enabled so DP AUX will work */
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700807 pp |= EDP_FORCE_VDD | PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700808 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700809 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700810}
811
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500812static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 pp;
816
Zhao Yakui28c97732009-10-09 11:39:41 +0800817 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800818 pp = I915_READ(PCH_PP_CONTROL);
819 pp |= EDP_BLC_ENABLE;
820 I915_WRITE(PCH_PP_CONTROL, pp);
821}
822
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500823static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800824{
825 struct drm_i915_private *dev_priv = dev->dev_private;
826 u32 pp;
827
Zhao Yakui28c97732009-10-09 11:39:41 +0800828 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800829 pp = I915_READ(PCH_PP_CONTROL);
830 pp &= ~EDP_BLC_ENABLE;
831 I915_WRITE(PCH_PP_CONTROL, pp);
832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
834static void
835intel_dp_dpms(struct drm_encoder *encoder, int mode)
836{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100837 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800838 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841
842 if (mode != DRM_MODE_DPMS_ON) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800843 if (dp_reg & DP_PORT_EN) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100844 intel_dp_link_down(intel_dp);
845 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500846 ironlake_edp_backlight_off(dev);
Jesse Barnes5620ae22010-07-26 13:51:22 -0700847 ironlake_edp_panel_off(dev);
Jesse Barnes9934c132010-07-22 13:18:19 -0700848 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800849 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800851 if (!(dp_reg & DP_PORT_EN)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100852 intel_dp_link_train(intel_dp);
853 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Jesse Barnes9934c132010-07-22 13:18:19 -0700854 ironlake_edp_panel_on(dev);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500855 ironlake_edp_backlight_on(dev);
Jesse Barnes9934c132010-07-22 13:18:19 -0700856 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800857 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100859 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
861
862/*
863 * Fetch AUX CH registers 0x202 - 0x207 which contain
864 * link status information
865 */
866static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100867intel_dp_get_link_status(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868 uint8_t link_status[DP_LINK_STATUS_SIZE])
869{
870 int ret;
871
Chris Wilsonea5b2132010-08-04 13:50:23 +0100872 ret = intel_dp_aux_native_read(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873 DP_LANE0_1_STATUS,
874 link_status, DP_LINK_STATUS_SIZE);
875 if (ret != DP_LINK_STATUS_SIZE)
876 return false;
877 return true;
878}
879
880static uint8_t
881intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
882 int r)
883{
884 return link_status[r - DP_LANE0_1_STATUS];
885}
886
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887static uint8_t
888intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
889 int lane)
890{
891 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
892 int s = ((lane & 1) ?
893 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
894 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
895 uint8_t l = intel_dp_link_status(link_status, i);
896
897 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
898}
899
900static uint8_t
901intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
902 int lane)
903{
904 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
905 int s = ((lane & 1) ?
906 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
907 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
908 uint8_t l = intel_dp_link_status(link_status, i);
909
910 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
911}
912
913
914#if 0
915static char *voltage_names[] = {
916 "0.4V", "0.6V", "0.8V", "1.2V"
917};
918static char *pre_emph_names[] = {
919 "0dB", "3.5dB", "6dB", "9.5dB"
920};
921static char *link_train_names[] = {
922 "pattern 1", "pattern 2", "idle", "off"
923};
924#endif
925
926/*
927 * These are source-specific values; current Intel hardware supports
928 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
929 */
930#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
931
932static uint8_t
933intel_dp_pre_emphasis_max(uint8_t voltage_swing)
934{
935 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
936 case DP_TRAIN_VOLTAGE_SWING_400:
937 return DP_TRAIN_PRE_EMPHASIS_6;
938 case DP_TRAIN_VOLTAGE_SWING_600:
939 return DP_TRAIN_PRE_EMPHASIS_6;
940 case DP_TRAIN_VOLTAGE_SWING_800:
941 return DP_TRAIN_PRE_EMPHASIS_3_5;
942 case DP_TRAIN_VOLTAGE_SWING_1200:
943 default:
944 return DP_TRAIN_PRE_EMPHASIS_0;
945 }
946}
947
948static void
Chris Wilsonea5b2132010-08-04 13:50:23 +0100949intel_get_adjust_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950 uint8_t link_status[DP_LINK_STATUS_SIZE],
951 int lane_count,
952 uint8_t train_set[4])
953{
954 uint8_t v = 0;
955 uint8_t p = 0;
956 int lane;
957
958 for (lane = 0; lane < lane_count; lane++) {
959 uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
960 uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
961
962 if (this_v > v)
963 v = this_v;
964 if (this_p > p)
965 p = this_p;
966 }
967
968 if (v >= I830_DP_VOLTAGE_MAX)
969 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
970
971 if (p >= intel_dp_pre_emphasis_max(v))
972 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
973
974 for (lane = 0; lane < 4; lane++)
975 train_set[lane] = v | p;
976}
977
978static uint32_t
979intel_dp_signal_levels(uint8_t train_set, int lane_count)
980{
981 uint32_t signal_levels = 0;
982
983 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
984 case DP_TRAIN_VOLTAGE_SWING_400:
985 default:
986 signal_levels |= DP_VOLTAGE_0_4;
987 break;
988 case DP_TRAIN_VOLTAGE_SWING_600:
989 signal_levels |= DP_VOLTAGE_0_6;
990 break;
991 case DP_TRAIN_VOLTAGE_SWING_800:
992 signal_levels |= DP_VOLTAGE_0_8;
993 break;
994 case DP_TRAIN_VOLTAGE_SWING_1200:
995 signal_levels |= DP_VOLTAGE_1_2;
996 break;
997 }
998 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
999 case DP_TRAIN_PRE_EMPHASIS_0:
1000 default:
1001 signal_levels |= DP_PRE_EMPHASIS_0;
1002 break;
1003 case DP_TRAIN_PRE_EMPHASIS_3_5:
1004 signal_levels |= DP_PRE_EMPHASIS_3_5;
1005 break;
1006 case DP_TRAIN_PRE_EMPHASIS_6:
1007 signal_levels |= DP_PRE_EMPHASIS_6;
1008 break;
1009 case DP_TRAIN_PRE_EMPHASIS_9_5:
1010 signal_levels |= DP_PRE_EMPHASIS_9_5;
1011 break;
1012 }
1013 return signal_levels;
1014}
1015
Zhenyu Wange3421a12010-04-08 09:43:27 +08001016/* Gen6's DP voltage swing and pre-emphasis control */
1017static uint32_t
1018intel_gen6_edp_signal_levels(uint8_t train_set)
1019{
1020 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1021 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1022 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1023 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1024 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1025 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1026 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1027 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1028 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1029 default:
1030 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1031 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1032 }
1033}
1034
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035static uint8_t
1036intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1037 int lane)
1038{
1039 int i = DP_LANE0_1_STATUS + (lane >> 1);
1040 int s = (lane & 1) * 4;
1041 uint8_t l = intel_dp_link_status(link_status, i);
1042
1043 return (l >> s) & 0xf;
1044}
1045
1046/* Check for clock recovery is done on all channels */
1047static bool
1048intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1049{
1050 int lane;
1051 uint8_t lane_status;
1052
1053 for (lane = 0; lane < lane_count; lane++) {
1054 lane_status = intel_get_lane_status(link_status, lane);
1055 if ((lane_status & DP_LANE_CR_DONE) == 0)
1056 return false;
1057 }
1058 return true;
1059}
1060
1061/* Check to see if channel eq is done on all channels */
1062#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1063 DP_LANE_CHANNEL_EQ_DONE|\
1064 DP_LANE_SYMBOL_LOCKED)
1065static bool
1066intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1067{
1068 uint8_t lane_align;
1069 uint8_t lane_status;
1070 int lane;
1071
1072 lane_align = intel_dp_link_status(link_status,
1073 DP_LANE_ALIGN_STATUS_UPDATED);
1074 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1075 return false;
1076 for (lane = 0; lane < lane_count; lane++) {
1077 lane_status = intel_get_lane_status(link_status, lane);
1078 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1079 return false;
1080 }
1081 return true;
1082}
1083
1084static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001085intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086 uint32_t dp_reg_value,
1087 uint8_t dp_train_pat,
1088 uint8_t train_set[4],
1089 bool first)
1090{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001091 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001092 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001093 int ret;
1094
Chris Wilsonea5b2132010-08-04 13:50:23 +01001095 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1096 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001097 if (first)
1098 intel_wait_for_vblank(dev);
1099
Chris Wilsonea5b2132010-08-04 13:50:23 +01001100 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001101 DP_TRAINING_PATTERN_SET,
1102 dp_train_pat);
1103
Chris Wilsonea5b2132010-08-04 13:50:23 +01001104 ret = intel_dp_aux_native_write(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001105 DP_TRAINING_LANE0_SET, train_set, 4);
1106 if (ret != 4)
1107 return false;
1108
1109 return true;
1110}
1111
1112static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001113intel_dp_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001114{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001115 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001117 uint8_t train_set[4];
1118 uint8_t link_status[DP_LINK_STATUS_SIZE];
1119 int i;
1120 uint8_t voltage;
1121 bool clock_recovery = false;
1122 bool channel_eq = false;
1123 bool first = true;
1124 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001125 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001126 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001127
1128 /* Write the link configuration data */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001129 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1130 intel_dp->link_configuration,
1131 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001132
1133 DP |= DP_PORT_EN;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001134 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001135 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1136 else
1137 DP &= ~DP_LINK_TRAIN_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001138 memset(train_set, 0, 4);
1139 voltage = 0xff;
1140 tries = 0;
1141 clock_recovery = false;
1142 for (;;) {
1143 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001144 uint32_t signal_levels;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001145 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001146 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1147 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1148 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001149 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001150 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1151 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001152
Chris Wilsonea5b2132010-08-04 13:50:23 +01001153 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001154 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1155 else
1156 reg = DP | DP_LINK_TRAIN_PAT_1;
1157
Chris Wilsonea5b2132010-08-04 13:50:23 +01001158 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001159 DP_TRAINING_PATTERN_1, train_set, first))
1160 break;
1161 first = false;
1162 /* Set training pattern 1 */
1163
1164 udelay(100);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001165 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001166 break;
1167
Chris Wilsonea5b2132010-08-04 13:50:23 +01001168 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001169 clock_recovery = true;
1170 break;
1171 }
1172
1173 /* Check to see if we've tried the max voltage */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001174 for (i = 0; i < intel_dp->lane_count; i++)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001175 if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1176 break;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001177 if (i == intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001178 break;
1179
1180 /* Check to see if we've tried the same voltage 5 times */
1181 if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1182 ++tries;
1183 if (tries == 5)
1184 break;
1185 } else
1186 tries = 0;
1187 voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1188
1189 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001190 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001191 }
1192
1193 /* channel equalization */
1194 tries = 0;
1195 channel_eq = false;
1196 for (;;) {
1197 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001198 uint32_t signal_levels;
1199
Chris Wilsonea5b2132010-08-04 13:50:23 +01001200 if (IS_GEN6(dev) && IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001201 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1202 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1203 } else {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001204 signal_levels = intel_dp_signal_levels(train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001205 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1206 }
1207
Chris Wilsonea5b2132010-08-04 13:50:23 +01001208 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001209 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1210 else
1211 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
1213 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001214 if (!intel_dp_set_link_train(intel_dp, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215 DP_TRAINING_PATTERN_2, train_set,
1216 false))
1217 break;
1218
1219 udelay(400);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001220 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001221 break;
1222
Chris Wilsonea5b2132010-08-04 13:50:23 +01001223 if (intel_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001224 channel_eq = true;
1225 break;
1226 }
1227
1228 /* Try 5 times */
1229 if (tries > 5)
1230 break;
1231
1232 /* Compute new train_set as requested by target */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001233 intel_get_adjust_train(intel_dp, link_status, intel_dp->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001234 ++tries;
1235 }
1236
Chris Wilsonea5b2132010-08-04 13:50:23 +01001237 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001238 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1239 else
1240 reg = DP | DP_LINK_TRAIN_OFF;
1241
Chris Wilsonea5b2132010-08-04 13:50:23 +01001242 I915_WRITE(intel_dp->output_reg, reg);
1243 POSTING_READ(intel_dp->output_reg);
1244 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001245 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1246}
1247
1248static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001249intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001251 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001253 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254
Zhao Yakui28c97732009-10-09 11:39:41 +08001255 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256
Chris Wilsonea5b2132010-08-04 13:50:23 +01001257 if (IS_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001258 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001259 I915_WRITE(intel_dp->output_reg, DP);
1260 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001261 udelay(100);
1262 }
1263
Chris Wilsonea5b2132010-08-04 13:50:23 +01001264 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001265 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001266 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1267 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001268 } else {
1269 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001270 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1271 POSTING_READ(intel_dp->output_reg);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001272 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001273
1274 udelay(17000);
1275
Chris Wilsonea5b2132010-08-04 13:50:23 +01001276 if (IS_eDP(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001277 DP |= DP_LINK_TRAIN_OFF;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001278 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1279 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001280}
1281
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001282/*
1283 * According to DP spec
1284 * 5.1.2:
1285 * 1. Read DPCD
1286 * 2. Configure link according to Receiver Capabilities
1287 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1288 * 4. Check link status on receipt of hot-plug interrupt
1289 */
1290
1291static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001292intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001294 uint8_t link_status[DP_LINK_STATUS_SIZE];
1295
Chris Wilsonea5b2132010-08-04 13:50:23 +01001296 if (!intel_dp->base.enc.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001297 return;
1298
Chris Wilsonea5b2132010-08-04 13:50:23 +01001299 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1300 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001301 return;
1302 }
1303
Chris Wilsonea5b2132010-08-04 13:50:23 +01001304 if (!intel_channel_eq_ok(link_status, intel_dp->lane_count))
1305 intel_dp_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001306}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001307
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001308static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001309ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001310{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001311 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001312 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001313 enum drm_connector_status status;
1314
1315 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001316 if (intel_dp_aux_native_read(intel_dp,
1317 0x000, intel_dp->dpcd,
1318 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001319 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001320 if (intel_dp->dpcd[0] != 0)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001321 status = connector_status_connected;
1322 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001323 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1324 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001325 return status;
1326}
1327
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001328/**
1329 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1330 *
1331 * \return true if DP port is connected.
1332 * \return false if DP port is disconnected.
1333 */
1334static enum drm_connector_status
1335intel_dp_detect(struct drm_connector *connector)
1336{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001337 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001338 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1339 struct drm_device *dev = intel_dp->base.enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001340 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 uint32_t temp, bit;
1342 enum drm_connector_status status;
1343
Chris Wilsonea5b2132010-08-04 13:50:23 +01001344 intel_dp->has_audio = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001345
Eric Anholtc619eed2010-01-28 16:45:52 -08001346 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001347 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001348
Chris Wilsonea5b2132010-08-04 13:50:23 +01001349 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001350 case DP_B:
1351 bit = DPB_HOTPLUG_INT_STATUS;
1352 break;
1353 case DP_C:
1354 bit = DPC_HOTPLUG_INT_STATUS;
1355 break;
1356 case DP_D:
1357 bit = DPD_HOTPLUG_INT_STATUS;
1358 break;
1359 default:
1360 return connector_status_unknown;
1361 }
1362
1363 temp = I915_READ(PORT_HOTPLUG_STAT);
1364
1365 if ((temp & bit) == 0)
1366 return connector_status_disconnected;
1367
1368 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001369 if (intel_dp_aux_native_read(intel_dp,
1370 0x000, intel_dp->dpcd,
1371 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001372 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001373 if (intel_dp->dpcd[0] != 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001374 status = connector_status_connected;
1375 }
1376 return status;
1377}
1378
1379static int intel_dp_get_modes(struct drm_connector *connector)
1380{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001381 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001382 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1383 struct drm_device *dev = intel_dp->base.enc.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001384 struct drm_i915_private *dev_priv = dev->dev_private;
1385 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386
1387 /* We should parse the EDID data and find out if it has an audio sink
1388 */
1389
Chris Wilsonea5b2132010-08-04 13:50:23 +01001390 ret = intel_ddc_get_modes(connector, intel_dp->base.ddc_bus);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001391 if (ret) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001392 if ((IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) &&
Zhao Yakuib9efc482010-07-19 09:43:11 +01001393 !dev_priv->panel_fixed_mode) {
1394 struct drm_display_mode *newmode;
1395 list_for_each_entry(newmode, &connector->probed_modes,
1396 head) {
1397 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1398 dev_priv->panel_fixed_mode =
1399 drm_mode_duplicate(dev, newmode);
1400 break;
1401 }
1402 }
1403 }
1404
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001405 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001406 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001407
1408 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001409 if (IS_eDP(intel_dp) || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001410 if (dev_priv->panel_fixed_mode != NULL) {
1411 struct drm_display_mode *mode;
1412 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1413 drm_mode_probed_add(connector, mode);
1414 return 1;
1415 }
1416 }
1417 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001418}
1419
1420static void
1421intel_dp_destroy (struct drm_connector *connector)
1422{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423 drm_sysfs_connector_remove(connector);
1424 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001425 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001426}
1427
1428static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1429 .dpms = intel_dp_dpms,
1430 .mode_fixup = intel_dp_mode_fixup,
1431 .prepare = intel_encoder_prepare,
1432 .mode_set = intel_dp_mode_set,
1433 .commit = intel_encoder_commit,
1434};
1435
1436static const struct drm_connector_funcs intel_dp_connector_funcs = {
1437 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001438 .detect = intel_dp_detect,
1439 .fill_modes = drm_helper_probe_single_connector_modes,
1440 .destroy = intel_dp_destroy,
1441};
1442
1443static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1444 .get_modes = intel_dp_get_modes,
1445 .mode_valid = intel_dp_mode_valid,
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001446 .best_encoder = intel_attached_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001447};
1448
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001450 .destroy = intel_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451};
1452
1453void
Eric Anholt21d40d32010-03-25 11:11:14 -07001454intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001455{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001456 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001457
Chris Wilsonea5b2132010-08-04 13:50:23 +01001458 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1459 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001460}
1461
Zhenyu Wange3421a12010-04-08 09:43:27 +08001462/* Return which DP Port should be selected for Transcoder DP control */
1463int
1464intel_trans_dp_port_sel (struct drm_crtc *crtc)
1465{
1466 struct drm_device *dev = crtc->dev;
1467 struct drm_mode_config *mode_config = &dev->mode_config;
1468 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001469
1470 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001471 struct intel_dp *intel_dp;
1472
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001473 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001474 continue;
1475
Chris Wilsonea5b2132010-08-04 13:50:23 +01001476 intel_dp = enc_to_intel_dp(encoder);
1477 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1478 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001479 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001480
Zhenyu Wange3421a12010-04-08 09:43:27 +08001481 return -1;
1482}
1483
Zhao Yakui36e83a12010-06-12 14:32:21 +08001484/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001485bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001486{
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488 struct child_device_config *p_child;
1489 int i;
1490
1491 if (!dev_priv->child_dev_num)
1492 return false;
1493
1494 for (i = 0; i < dev_priv->child_dev_num; i++) {
1495 p_child = dev_priv->child_dev + i;
1496
1497 if (p_child->dvo_port == PORT_IDPD &&
1498 p_child->device_type == DEVICE_TYPE_eDP)
1499 return true;
1500 }
1501 return false;
1502}
1503
Keith Packardc8110e52009-05-06 11:51:10 -07001504void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505intel_dp_init(struct drm_device *dev, int output_reg)
1506{
1507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001509 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001510 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001511 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001512 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04001513 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514
Chris Wilsonea5b2132010-08-04 13:50:23 +01001515 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1516 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001517 return;
1518
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001519 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1520 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001521 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001522 return;
1523 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001524 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001525
Chris Wilsonea5b2132010-08-04 13:50:23 +01001526 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04001527 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001528 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04001529
Chris Wilsonea5b2132010-08-04 13:50:23 +01001530 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04001531 type = DRM_MODE_CONNECTOR_eDP;
1532 intel_encoder->type = INTEL_OUTPUT_EDP;
1533 } else {
1534 type = DRM_MODE_CONNECTOR_DisplayPort;
1535 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1536 }
1537
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001538 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04001539 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1541
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001542 connector->polled = DRM_CONNECTOR_POLL_HPD;
1543
Zhao Yakui652af9d2009-12-02 10:03:33 +08001544 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001545 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001546 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001547 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001548 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001549 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001550
Chris Wilsonea5b2132010-08-04 13:50:23 +01001551 if (IS_eDP(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07001552 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001553
Eric Anholt21d40d32010-03-25 11:11:14 -07001554 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555 connector->interlace_allowed = true;
1556 connector->doublescan_allowed = 0;
1557
Chris Wilsonea5b2132010-08-04 13:50:23 +01001558 intel_dp->output_reg = output_reg;
1559 intel_dp->has_audio = false;
1560 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561
Eric Anholt21d40d32010-03-25 11:11:14 -07001562 drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001563 DRM_MODE_ENCODER_TMDS);
Eric Anholt21d40d32010-03-25 11:11:14 -07001564 drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001566 drm_mode_connector_attach_encoder(&intel_connector->base,
Eric Anholt21d40d32010-03-25 11:11:14 -07001567 &intel_encoder->enc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568 drm_sysfs_connector_add(connector);
1569
1570 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001571 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001572 case DP_A:
1573 name = "DPDDC-A";
1574 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001575 case DP_B:
1576 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001577 dev_priv->hotplug_supported_mask |=
1578 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001579 name = "DPDDC-B";
1580 break;
1581 case DP_C:
1582 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001583 dev_priv->hotplug_supported_mask |=
1584 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001585 name = "DPDDC-C";
1586 break;
1587 case DP_D:
1588 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001589 dev_priv->hotplug_supported_mask |=
1590 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001591 name = "DPDDC-D";
1592 break;
1593 }
1594
Chris Wilsonea5b2132010-08-04 13:50:23 +01001595 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001596
Chris Wilsonea5b2132010-08-04 13:50:23 +01001597 intel_encoder->ddc_bus = &intel_dp->adapter;
Eric Anholt21d40d32010-03-25 11:11:14 -07001598 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001599
Chris Wilsonea5b2132010-08-04 13:50:23 +01001600 if (output_reg == DP_A || IS_PCH_eDP(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001601 /* initialize panel mode from VBT if available for eDP */
1602 if (dev_priv->lfp_lvds_vbt_mode) {
1603 dev_priv->panel_fixed_mode =
1604 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1605 if (dev_priv->panel_fixed_mode) {
1606 dev_priv->panel_fixed_mode->type |=
1607 DRM_MODE_TYPE_PREFERRED;
1608 }
1609 }
1610 }
1611
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001612 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1613 * 0xd. Failure to do so will result in spurious interrupts being
1614 * generated on the port when a cable is not attached.
1615 */
1616 if (IS_G4X(dev) && !IS_GM45(dev)) {
1617 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1618 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1619 }
1620}