blob: adc98680b693ac079b963feae06988900bfbaac1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200632 for_each_encoder_on_crtc(dev, crtc, encoder)
633 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100634 return true;
635
636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500657 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
666 * connector, etc., rather than just a single range.
667 */
668 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 return true;
672}
673
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
675intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800678
Jesse Barnes79e53942008-11-07 14:24:08 -0800679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int err = target;
684
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200685 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800686 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
688 * For LVDS, if the panel is on, just rely on its current
689 * settings for dual-channel. We haven't figured out how to
690 * reliably set up different single/dual channel state, if we
691 * even can.
692 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100693 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 clock.p2 = limit->p2.p2_fast;
695 else
696 clock.p2 = limit->p2.p2_slow;
697 } else {
698 if (target < limit->p2.dot_limit)
699 clock.p2 = limit->p2.p2_slow;
700 else
701 clock.p2 = limit->p2.p2_fast;
702 }
703
Akshay Joshi0206e352011-08-16 15:34:10 -0400704 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705
Zhao Yakui42158662009-11-20 11:24:18 +0800706 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
707 clock.m1++) {
708 for (clock.m2 = limit->m2.min;
709 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 /* m1 is always 0 in Pineview */
711 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800712 break;
713 for (clock.n = limit->n.min;
714 clock.n <= limit->n.max; clock.n++) {
715 for (clock.p1 = limit->p1.min;
716 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 int this_err;
718
Shaohua Li21778322009-02-23 15:19:16 +0800719 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000720 if (!intel_PLL_is_valid(dev, limit,
721 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800723 if (match_clock &&
724 clock.p != match_clock->p)
725 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
727 this_err = abs(clock.dot - target);
728 if (this_err < err) {
729 *best_clock = clock;
730 err = this_err;
731 }
732 }
733 }
734 }
735 }
736
737 return (err != target);
738}
739
Ma Lingd4906092009-03-18 20:13:27 +0800740static bool
741intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800742 int target, int refclk, intel_clock_t *match_clock,
743 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800744{
745 struct drm_device *dev = crtc->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 intel_clock_t clock;
748 int max_n;
749 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400750 /* approximately equals target * 0.00585 */
751 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800752 found = false;
753
754 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800755 int lvds_reg;
756
Eric Anholtc619eed2010-01-28 16:45:52 -0800757 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800758 lvds_reg = PCH_LVDS;
759 else
760 lvds_reg = LVDS;
761 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800762 LVDS_CLKB_POWER_UP)
763 clock.p2 = limit->p2.p2_fast;
764 else
765 clock.p2 = limit->p2.p2_slow;
766 } else {
767 if (target < limit->p2.dot_limit)
768 clock.p2 = limit->p2.p2_slow;
769 else
770 clock.p2 = limit->p2.p2_fast;
771 }
772
773 memset(best_clock, 0, sizeof(*best_clock));
774 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200775 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200777 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800778 for (clock.m1 = limit->m1.max;
779 clock.m1 >= limit->m1.min; clock.m1--) {
780 for (clock.m2 = limit->m2.max;
781 clock.m2 >= limit->m2.min; clock.m2--) {
782 for (clock.p1 = limit->p1.max;
783 clock.p1 >= limit->p1.min; clock.p1--) {
784 int this_err;
785
Shaohua Li21778322009-02-23 15:19:16 +0800786 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000787 if (!intel_PLL_is_valid(dev, limit,
788 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800789 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800790 if (match_clock &&
791 clock.p != match_clock->p)
792 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000793
794 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800795 if (this_err < err_most) {
796 *best_clock = clock;
797 err_most = this_err;
798 max_n = clock.n;
799 found = true;
800 }
801 }
802 }
803 }
804 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800805 return found;
806}
Ma Lingd4906092009-03-18 20:13:27 +0800807
Zhenyu Wang2c072452009-06-05 15:38:42 +0800808static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500809intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800815
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816 if (target < 200000) {
817 clock.n = 1;
818 clock.p1 = 2;
819 clock.p2 = 10;
820 clock.m1 = 12;
821 clock.m2 = 9;
822 } else {
823 clock.n = 2;
824 clock.p1 = 1;
825 clock.p2 = 10;
826 clock.m1 = 14;
827 clock.m2 = 8;
828 }
829 intel_clock(dev, refclk, &clock);
830 memcpy(best_clock, &clock, sizeof(intel_clock_t));
831 return true;
832}
833
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834/* DisplayPort has only two frequencies, 162MHz and 270MHz */
835static bool
836intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839{
Chris Wilson5eddb702010-09-11 13:48:45 +0100840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.p1 = 2;
843 clock.p2 = 10;
844 clock.n = 2;
845 clock.m1 = 23;
846 clock.m2 = 8;
847 } else {
848 clock.p1 = 1;
849 clock.p2 = 10;
850 clock.n = 1;
851 clock.m1 = 14;
852 clock.m2 = 2;
853 }
854 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
855 clock.p = (clock.p1 * clock.p2);
856 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
857 clock.vco = 0;
858 memcpy(best_clock, &clock, sizeof(intel_clock_t));
859 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700861static bool
862intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
866 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
867 u32 m, n, fastclk;
868 u32 updrate, minupdate, fracbits, p;
869 unsigned long bestppm, ppm, absppm;
870 int dotclk, flag;
871
Alan Coxaf447bd2012-07-25 13:49:18 +0100872 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001009 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
1027 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
1379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1380 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001381}
1382
1383static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, int reg)
1385{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001386 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001387 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001388 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001390
1391 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1392 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001393}
1394
1395static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
1397{
1398 int reg;
1399 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001400
Keith Packardf0575e92011-07-25 22:12:43 -07001401 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1402 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001404
1405 reg = PCH_ADPA;
1406 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001407 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001408 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001410
1411 reg = PCH_LVDS;
1412 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
1417 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1418 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1420}
1421
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 * intel_enable_pll - enable a PLL
1424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1428 * make sure the PLL reg is writable first though, since the panel write
1429 * protect mechanism may be enabled.
1430 *
1431 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001432 *
1433 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001434 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001435static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436{
1437 int reg;
1438 u32 val;
1439
1440 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001441 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001442
1443 /* PLL is protected by panel, make sure we can write it */
1444 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1445 assert_panel_unlocked(dev_priv, pipe);
1446
1447 reg = DPLL(pipe);
1448 val = I915_READ(reg);
1449 val |= DPLL_VCO_ENABLE;
1450
1451 /* We do this three times for luck */
1452 I915_WRITE(reg, val);
1453 POSTING_READ(reg);
1454 udelay(150); /* wait for warmup */
1455 I915_WRITE(reg, val);
1456 POSTING_READ(reg);
1457 udelay(150); /* wait for warmup */
1458 I915_WRITE(reg, val);
1459 POSTING_READ(reg);
1460 udelay(150); /* wait for warmup */
1461}
1462
1463/**
1464 * intel_disable_pll - disable a PLL
1465 * @dev_priv: i915 private structure
1466 * @pipe: pipe PLL to disable
1467 *
1468 * Disable the PLL for @pipe, making sure the pipe is off first.
1469 *
1470 * Note! This is for pre-ILK only.
1471 */
1472static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1473{
1474 int reg;
1475 u32 val;
1476
1477 /* Don't disable pipe A or pipe A PLLs if needed */
1478 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1479 return;
1480
1481 /* Make sure the pipe isn't still relying on us */
1482 assert_pipe_disabled(dev_priv, pipe);
1483
1484 reg = DPLL(pipe);
1485 val = I915_READ(reg);
1486 val &= ~DPLL_VCO_ENABLE;
1487 I915_WRITE(reg, val);
1488 POSTING_READ(reg);
1489}
1490
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001491/* SBI access */
1492static void
1493intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1494{
1495 unsigned long flags;
1496
1497 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001498 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001499 100)) {
1500 DRM_ERROR("timeout waiting for SBI to become ready\n");
1501 goto out_unlock;
1502 }
1503
1504 I915_WRITE(SBI_ADDR,
1505 (reg << 16));
1506 I915_WRITE(SBI_DATA,
1507 value);
1508 I915_WRITE(SBI_CTL_STAT,
1509 SBI_BUSY |
1510 SBI_CTL_OP_CRWR);
1511
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001512 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001513 100)) {
1514 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1515 goto out_unlock;
1516 }
1517
1518out_unlock:
1519 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1520}
1521
1522static u32
1523intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1524{
1525 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001526 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001527
1528 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001529 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001530 100)) {
1531 DRM_ERROR("timeout waiting for SBI to become ready\n");
1532 goto out_unlock;
1533 }
1534
1535 I915_WRITE(SBI_ADDR,
1536 (reg << 16));
1537 I915_WRITE(SBI_CTL_STAT,
1538 SBI_BUSY |
1539 SBI_CTL_OP_CRRD);
1540
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001541 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001542 100)) {
1543 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1544 goto out_unlock;
1545 }
1546
1547 value = I915_READ(SBI_DATA);
1548
1549out_unlock:
1550 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1551 return value;
1552}
1553
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001554/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001555 * intel_enable_pch_pll - enable PCH PLL
1556 * @dev_priv: i915 private structure
1557 * @pipe: pipe PLL to enable
1558 *
1559 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1560 * drives the transcoder clock.
1561 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001563{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001566 int reg;
1567 u32 val;
1568
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001570 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 pll = intel_crtc->pch_pll;
1572 if (pll == NULL)
1573 return;
1574
1575 if (WARN_ON(pll->refcount == 0))
1576 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
1578 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1579 pll->pll_reg, pll->active, pll->on,
1580 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001581
1582 /* PCH refclock must be enabled first */
1583 assert_pch_refclk_enabled(dev_priv);
1584
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001585 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001586 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 return;
1588 }
1589
1590 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1591
1592 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 val = I915_READ(reg);
1594 val |= DPLL_VCO_ENABLE;
1595 I915_WRITE(reg, val);
1596 POSTING_READ(reg);
1597 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001598
1599 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001600}
1601
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001603{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1605 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001606 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001608
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 /* PCH only available on ILK+ */
1610 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001611 if (pll == NULL)
1612 return;
1613
Chris Wilson48da64a2012-05-13 20:16:12 +01001614 if (WARN_ON(pll->refcount == 0))
1615 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001616
1617 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1618 pll->pll_reg, pll->active, pll->on,
1619 intel_crtc->base.base.id);
1620
Chris Wilson48da64a2012-05-13 20:16:12 +01001621 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001622 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001623 return;
1624 }
1625
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001627 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001628 return;
1629 }
1630
1631 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001632
1633 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001635
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001637 val = I915_READ(reg);
1638 val &= ~DPLL_VCO_ENABLE;
1639 I915_WRITE(reg, val);
1640 POSTING_READ(reg);
1641 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642
1643 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001644}
1645
Jesse Barnes040484a2011-01-03 12:14:26 -08001646static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1647 enum pipe pipe)
1648{
1649 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001650 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001651 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001652
1653 /* PCH only available on ILK+ */
1654 BUG_ON(dev_priv->info->gen < 5);
1655
1656 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001657 assert_pch_pll_enabled(dev_priv,
1658 to_intel_crtc(crtc)->pch_pll,
1659 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001660
1661 /* FDI must be feeding us bits for PCH ports */
1662 assert_fdi_tx_enabled(dev_priv, pipe);
1663 assert_fdi_rx_enabled(dev_priv, pipe);
1664
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001665 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1666 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1667 return;
1668 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 reg = TRANSCONF(pipe);
1670 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001671 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001672
1673 if (HAS_PCH_IBX(dev_priv->dev)) {
1674 /*
1675 * make the BPC in transcoder be consistent with
1676 * that in pipeconf reg.
1677 */
1678 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001680 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001681
1682 val &= ~TRANS_INTERLACE_MASK;
1683 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001684 if (HAS_PCH_IBX(dev_priv->dev) &&
1685 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1686 val |= TRANS_LEGACY_INTERLACED_ILK;
1687 else
1688 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001689 else
1690 val |= TRANS_PROGRESSIVE;
1691
Jesse Barnes040484a2011-01-03 12:14:26 -08001692 I915_WRITE(reg, val | TRANS_ENABLE);
1693 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1694 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1695}
1696
1697static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1698 enum pipe pipe)
1699{
1700 int reg;
1701 u32 val;
1702
1703 /* FDI relies on the transcoder */
1704 assert_fdi_tx_disabled(dev_priv, pipe);
1705 assert_fdi_rx_disabled(dev_priv, pipe);
1706
Jesse Barnes291906f2011-02-02 12:28:03 -08001707 /* Ports must be off as well */
1708 assert_pch_ports_disabled(dev_priv, pipe);
1709
Jesse Barnes040484a2011-01-03 12:14:26 -08001710 reg = TRANSCONF(pipe);
1711 val = I915_READ(reg);
1712 val &= ~TRANS_ENABLE;
1713 I915_WRITE(reg, val);
1714 /* wait for PCH transcoder off, transcoder state */
1715 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001716 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717}
1718
Jesse Barnes92f25842011-01-04 15:09:34 -08001719/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001720 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721 * @dev_priv: i915 private structure
1722 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001723 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001724 *
1725 * Enable @pipe, making sure that various hardware specific requirements
1726 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1727 *
1728 * @pipe should be %PIPE_A or %PIPE_B.
1729 *
1730 * Will wait until the pipe is actually running (i.e. first vblank) before
1731 * returning.
1732 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001733static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1734 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735{
1736 int reg;
1737 u32 val;
1738
1739 /*
1740 * A pipe without a PLL won't actually be able to drive bits from
1741 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1742 * need the check.
1743 */
1744 if (!HAS_PCH_SPLIT(dev_priv->dev))
1745 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001746 else {
1747 if (pch_port) {
1748 /* if driving the PCH, we need FDI enabled */
1749 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1750 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1751 }
1752 /* FIXME: assert CPU port conditions for SNB+ */
1753 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001754
1755 reg = PIPECONF(pipe);
1756 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001757 if (val & PIPECONF_ENABLE)
1758 return;
1759
1760 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761 intel_wait_for_vblank(dev_priv->dev, pipe);
1762}
1763
1764/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001765 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe to disable
1768 *
1769 * Disable @pipe, making sure that various hardware specific requirements
1770 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1771 *
1772 * @pipe should be %PIPE_A or %PIPE_B.
1773 *
1774 * Will wait until the pipe has shut down before returning.
1775 */
1776static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1777 enum pipe pipe)
1778{
1779 int reg;
1780 u32 val;
1781
1782 /*
1783 * Make sure planes won't keep trying to pump pixels to us,
1784 * or we might hang the display.
1785 */
1786 assert_planes_disabled(dev_priv, pipe);
1787
1788 /* Don't disable pipe A or pipe A PLLs if needed */
1789 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1790 return;
1791
1792 reg = PIPECONF(pipe);
1793 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001794 if ((val & PIPECONF_ENABLE) == 0)
1795 return;
1796
1797 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1799}
1800
Keith Packardd74362c2011-07-28 14:47:14 -07001801/*
1802 * Plane regs are double buffered, going from enabled->disabled needs a
1803 * trigger in order to latch. The display address reg provides this.
1804 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001805void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001806 enum plane plane)
1807{
1808 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1809 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1810}
1811
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812/**
1813 * intel_enable_plane - enable a display plane on a given pipe
1814 * @dev_priv: i915 private structure
1815 * @plane: plane to enable
1816 * @pipe: pipe being fed
1817 *
1818 * Enable @plane on @pipe, making sure that @pipe is running first.
1819 */
1820static void intel_enable_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane, enum pipe pipe)
1822{
1823 int reg;
1824 u32 val;
1825
1826 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1827 assert_pipe_enabled(dev_priv, pipe);
1828
1829 reg = DSPCNTR(plane);
1830 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001831 if (val & DISPLAY_PLANE_ENABLE)
1832 return;
1833
1834 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001835 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 intel_wait_for_vblank(dev_priv->dev, pipe);
1837}
1838
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839/**
1840 * intel_disable_plane - disable a display plane
1841 * @dev_priv: i915 private structure
1842 * @plane: plane to disable
1843 * @pipe: pipe consuming the data
1844 *
1845 * Disable @plane; should be an independent operation.
1846 */
1847static void intel_disable_plane(struct drm_i915_private *dev_priv,
1848 enum plane plane, enum pipe pipe)
1849{
1850 int reg;
1851 u32 val;
1852
1853 reg = DSPCNTR(plane);
1854 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001855 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1856 return;
1857
1858 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_flush_display_plane(dev_priv, plane);
1860 intel_wait_for_vblank(dev_priv->dev, pipe);
1861}
1862
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001863static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001864 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001865{
1866 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001867 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001868 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001869 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001870 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001871}
1872
1873static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1874 enum pipe pipe, int reg)
1875{
1876 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001877 if (hdmi_pipe_enabled(dev_priv, pipe, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001878 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1879 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001880 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001881 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001882}
1883
1884/* Disable any ports connected to this transcoder */
1885static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
1887{
1888 u32 reg, val;
1889
1890 val = I915_READ(PCH_PP_CONTROL);
1891 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1892
Keith Packardf0575e92011-07-25 22:12:43 -07001893 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1894 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1895 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001896
1897 reg = PCH_ADPA;
1898 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001899 if (adpa_pipe_enabled(dev_priv, pipe, val))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001900 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1901
1902 reg = PCH_LVDS;
1903 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001904 if (lvds_pipe_enabled(dev_priv, pipe, val)) {
Keith Packard1519b992011-08-06 10:35:34 -07001905 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001906 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1907 POSTING_READ(reg);
1908 udelay(100);
1909 }
1910
1911 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1912 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1913 disable_pch_hdmi(dev_priv, pipe, HDMID);
1914}
1915
Chris Wilson127bd2a2010-07-23 23:32:05 +01001916int
Chris Wilson48b956c2010-09-14 12:50:34 +01001917intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001918 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001919 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001920{
Chris Wilsonce453d82011-02-21 14:43:56 +00001921 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001922 u32 alignment;
1923 int ret;
1924
Chris Wilson05394f32010-11-08 19:18:58 +00001925 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001926 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001927 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1928 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001929 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001930 alignment = 4 * 1024;
1931 else
1932 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001933 break;
1934 case I915_TILING_X:
1935 /* pin() will align the object as required by fence */
1936 alignment = 0;
1937 break;
1938 case I915_TILING_Y:
1939 /* FIXME: Is this true? */
1940 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1941 return -EINVAL;
1942 default:
1943 BUG();
1944 }
1945
Chris Wilsonce453d82011-02-21 14:43:56 +00001946 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001947 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001948 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950
1951 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1952 * fence, whereas 965+ only requires a fence if using
1953 * framebuffer compression. For simplicity, we always install
1954 * a fence as the cost is not that onerous.
1955 */
Chris Wilson06d98132012-04-17 15:31:24 +01001956 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001957 if (ret)
1958 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001959
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001960 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961
Chris Wilsonce453d82011-02-21 14:43:56 +00001962 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001963 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001964
1965err_unpin:
1966 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001967err_interruptible:
1968 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001969 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001970}
1971
Chris Wilson1690e1e2011-12-14 13:57:08 +01001972void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1973{
1974 i915_gem_object_unpin_fence(obj);
1975 i915_gem_object_unpin(obj);
1976}
1977
Daniel Vetterc2c75132012-07-05 12:17:30 +02001978/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1979 * is assumed to be a power-of-two. */
1980static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1981 unsigned int bpp,
1982 unsigned int pitch)
1983{
1984 int tile_rows, tiles;
1985
1986 tile_rows = *y / 8;
1987 *y %= 8;
1988 tiles = *x / (512/bpp);
1989 *x %= 512/bpp;
1990
1991 return tile_rows * pitch * 8 + tiles * 4096;
1992}
1993
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1995 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001996{
1997 struct drm_device *dev = crtc->dev;
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2000 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002002 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002003 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002004 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002005 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002006
2007 switch (plane) {
2008 case 0:
2009 case 1:
2010 break;
2011 default:
2012 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002018
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2023 switch (fb->bits_per_pixel) {
2024 case 8:
2025 dspcntr |= DISPPLANE_8BPP;
2026 break;
2027 case 16:
2028 if (fb->depth == 15)
2029 dspcntr |= DISPPLANE_15_16BPP;
2030 else
2031 dspcntr |= DISPPLANE_16BPP;
2032 break;
2033 case 24:
2034 case 32:
2035 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2036 break;
2037 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002039 return -EINVAL;
2040 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002041 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002042 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002043 dspcntr |= DISPPLANE_TILED;
2044 else
2045 dspcntr &= ~DISPPLANE_TILED;
2046 }
2047
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002049
Daniel Vettere506a0c2012-07-05 12:17:29 +02002050 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vetterc2c75132012-07-05 12:17:30 +02002052 if (INTEL_INFO(dev)->gen >= 4) {
2053 intel_crtc->dspaddr_offset =
2054 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2055 fb->bits_per_pixel / 8,
2056 fb->pitches[0]);
2057 linear_offset -= intel_crtc->dspaddr_offset;
2058 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002059 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002060 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061
2062 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2063 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002064 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002065 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002066 I915_MODIFY_DISPBASE(DSPSURF(plane),
2067 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002068 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002073
Jesse Barnes17638cd2011-06-24 12:19:23 -07002074 return 0;
2075}
2076
2077static int ironlake_update_plane(struct drm_crtc *crtc,
2078 struct drm_framebuffer *fb, int x, int y)
2079{
2080 struct drm_device *dev = crtc->dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2083 struct intel_framebuffer *intel_fb;
2084 struct drm_i915_gem_object *obj;
2085 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002086 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002087 u32 dspcntr;
2088 u32 reg;
2089
2090 switch (plane) {
2091 case 0:
2092 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002093 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002094 break;
2095 default:
2096 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2097 return -EINVAL;
2098 }
2099
2100 intel_fb = to_intel_framebuffer(fb);
2101 obj = intel_fb->obj;
2102
2103 reg = DSPCNTR(plane);
2104 dspcntr = I915_READ(reg);
2105 /* Mask out pixel format bits in case we change it */
2106 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2107 switch (fb->bits_per_pixel) {
2108 case 8:
2109 dspcntr |= DISPPLANE_8BPP;
2110 break;
2111 case 16:
2112 if (fb->depth != 16)
2113 return -EINVAL;
2114
2115 dspcntr |= DISPPLANE_16BPP;
2116 break;
2117 case 24:
2118 case 32:
2119 if (fb->depth == 24)
2120 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2121 else if (fb->depth == 30)
2122 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2123 else
2124 return -EINVAL;
2125 break;
2126 default:
2127 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2128 return -EINVAL;
2129 }
2130
2131 if (obj->tiling_mode != I915_TILING_NONE)
2132 dspcntr |= DISPPLANE_TILED;
2133 else
2134 dspcntr &= ~DISPPLANE_TILED;
2135
2136 /* must disable */
2137 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2138
2139 I915_WRITE(reg, dspcntr);
2140
Daniel Vettere506a0c2012-07-05 12:17:29 +02002141 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002142 intel_crtc->dspaddr_offset =
2143 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2144 fb->bits_per_pixel / 8,
2145 fb->pitches[0]);
2146 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2149 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002150 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 I915_MODIFY_DISPBASE(DSPSURF(plane),
2152 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002153 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002154 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002155 POSTING_READ(reg);
2156
2157 return 0;
2158}
2159
2160/* Assume fb object is pinned & idle & fenced and just update base pointers */
2161static int
2162intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2163 int x, int y, enum mode_set_atomic state)
2164{
2165 struct drm_device *dev = crtc->dev;
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002168 if (dev_priv->display.disable_fbc)
2169 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002170 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002172 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002173}
2174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175static int
Chris Wilson14667a42012-04-03 17:58:35 +01002176intel_finish_fb(struct drm_framebuffer *old_fb)
2177{
2178 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2179 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2180 bool was_interruptible = dev_priv->mm.interruptible;
2181 int ret;
2182
2183 wait_event(dev_priv->pending_flip_queue,
2184 atomic_read(&dev_priv->mm.wedged) ||
2185 atomic_read(&obj->pending_flip) == 0);
2186
2187 /* Big Hammer, we also need to ensure that any pending
2188 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2189 * current scanout is retired before unpinning the old
2190 * framebuffer.
2191 *
2192 * This should only fail upon a hung GPU, in which case we
2193 * can safely continue.
2194 */
2195 dev_priv->mm.interruptible = false;
2196 ret = i915_gem_object_finish_gpu(obj);
2197 dev_priv->mm.interruptible = was_interruptible;
2198
2199 return ret;
2200}
2201
2202static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002203intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2204 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002205{
2206 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002207 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002208 struct drm_i915_master_private *master_priv;
2209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002210 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211
2212 /* no fb bound */
2213 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002214 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002215 return 0;
2216 }
2217
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002218 if(intel_crtc->plane > dev_priv->num_pipe) {
2219 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2220 intel_crtc->plane,
2221 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 }
2224
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002226 ret = intel_pin_and_fence_fb_obj(dev,
2227 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002228 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 if (ret != 0) {
2230 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002231 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002232 return ret;
2233 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002234
Chris Wilson14667a42012-04-03 17:58:35 +01002235 if (old_fb)
2236 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002237
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002238 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002239 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002240 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002241 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002242 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002243 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002245
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002246 if (old_fb) {
2247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002248 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002249 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002253
2254 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002255 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002256
2257 master_priv = dev->primary->master->driver_priv;
2258 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002260
Chris Wilson265db952010-09-20 15:41:01 +01002261 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 master_priv->sarea_priv->pipeB_x = x;
2263 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 } else {
2265 master_priv->sarea_priv->pipeA_x = x;
2266 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002267 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002268
2269 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002270}
2271
Chris Wilson5eddb702010-09-11 13:48:45 +01002272static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002273{
2274 struct drm_device *dev = crtc->dev;
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276 u32 dpa_ctl;
2277
Zhao Yakui28c97732009-10-09 11:39:41 +08002278 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002279 dpa_ctl = I915_READ(DP_A);
2280 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2281
2282 if (clock < 200000) {
2283 u32 temp;
2284 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2285 /* workaround for 160Mhz:
2286 1) program 0x4600c bits 15:0 = 0x8124
2287 2) program 0x46010 bit 0 = 1
2288 3) program 0x46034 bit 24 = 1
2289 4) program 0x64000 bit 14 = 1
2290 */
2291 temp = I915_READ(0x4600c);
2292 temp &= 0xffff0000;
2293 I915_WRITE(0x4600c, temp | 0x8124);
2294
2295 temp = I915_READ(0x46010);
2296 I915_WRITE(0x46010, temp | 1);
2297
2298 temp = I915_READ(0x46034);
2299 I915_WRITE(0x46034, temp | (1 << 24));
2300 } else {
2301 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2302 }
2303 I915_WRITE(DP_A, dpa_ctl);
2304
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002306 udelay(500);
2307}
2308
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002309static void intel_fdi_normal_train(struct drm_crtc *crtc)
2310{
2311 struct drm_device *dev = crtc->dev;
2312 struct drm_i915_private *dev_priv = dev->dev_private;
2313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2314 int pipe = intel_crtc->pipe;
2315 u32 reg, temp;
2316
2317 /* enable normal train */
2318 reg = FDI_TX_CTL(pipe);
2319 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002320 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002321 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2322 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002323 } else {
2324 temp &= ~FDI_LINK_TRAIN_NONE;
2325 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002326 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002327 I915_WRITE(reg, temp);
2328
2329 reg = FDI_RX_CTL(pipe);
2330 temp = I915_READ(reg);
2331 if (HAS_PCH_CPT(dev)) {
2332 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2333 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2334 } else {
2335 temp &= ~FDI_LINK_TRAIN_NONE;
2336 temp |= FDI_LINK_TRAIN_NONE;
2337 }
2338 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2339
2340 /* wait one idle pattern time */
2341 POSTING_READ(reg);
2342 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002343
2344 /* IVB wants error correction enabled */
2345 if (IS_IVYBRIDGE(dev))
2346 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2347 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002348}
2349
Jesse Barnes291427f2011-07-29 12:42:37 -07002350static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2351{
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353 u32 flags = I915_READ(SOUTH_CHICKEN1);
2354
2355 flags |= FDI_PHASE_SYNC_OVR(pipe);
2356 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2357 flags |= FDI_PHASE_SYNC_EN(pipe);
2358 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2359 POSTING_READ(SOUTH_CHICKEN1);
2360}
2361
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362/* The FDI link training functions for ILK/Ibexpeak. */
2363static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2364{
2365 struct drm_device *dev = crtc->dev;
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2368 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002369 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002372 /* FDI needs bits from pipe & plane first */
2373 assert_pipe_enabled(dev_priv, pipe);
2374 assert_plane_enabled(dev_priv, plane);
2375
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2377 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IMR(pipe);
2379 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002380 temp &= ~FDI_RX_SYMBOL_LOCK;
2381 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp);
2383 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002384 udelay(150);
2385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_TX_CTL(pipe);
2388 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002389 temp &= ~(7 << 19);
2390 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_CTL(pipe);
2396 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397 temp &= ~FDI_LINK_TRAIN_NONE;
2398 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 udelay(150);
2403
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002404 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002405 if (HAS_PCH_IBX(dev)) {
2406 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2407 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2408 FDI_RX_PHASE_SYNC_POINTER_EN);
2409 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002410
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002412 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2415
2416 if ((temp & FDI_RX_BIT_LOCK)) {
2417 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 break;
2420 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424
2425 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_CTL(pipe);
2433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439 udelay(150);
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002452 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454
2455 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002456
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457}
2458
Akshay Joshi0206e352011-08-16 15:34:10 -04002459static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2461 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2462 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2463 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2464};
2465
2466/* The FDI link training functions for SNB/Cougarpoint. */
2467static void gen6_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002473 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2476 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_RX_IMR(pipe);
2478 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002479 temp &= ~FDI_RX_SYMBOL_LOCK;
2480 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp);
2482
2483 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002489 temp &= ~(7 << 19);
2490 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2494 /* SNB-B */
2495 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 reg = FDI_RX_CTL(pipe);
2499 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 if (HAS_PCH_CPT(dev)) {
2501 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2502 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2503 } else {
2504 temp &= ~FDI_LINK_TRAIN_NONE;
2505 temp |= FDI_LINK_TRAIN_PATTERN_1;
2506 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2508
2509 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 udelay(150);
2511
Jesse Barnes291427f2011-07-29 12:42:37 -07002512 if (HAS_PCH_CPT(dev))
2513 cpt_phase_pointer_enable(dev, pipe);
2514
Akshay Joshi0206e352011-08-16 15:34:10 -04002515 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_TX_CTL(pipe);
2517 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2519 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 udelay(500);
2524
Sean Paulfa37d392012-03-02 12:53:39 -05002525 for (retry = 0; retry < 5; retry++) {
2526 reg = FDI_RX_IIR(pipe);
2527 temp = I915_READ(reg);
2528 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2529 if (temp & FDI_RX_BIT_LOCK) {
2530 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2531 DRM_DEBUG_KMS("FDI train 1 done.\n");
2532 break;
2533 }
2534 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 }
Sean Paulfa37d392012-03-02 12:53:39 -05002536 if (retry < 5)
2537 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 }
2539 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
2542 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_2;
2547 if (IS_GEN6(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2549 /* SNB-B */
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2551 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_RX_CTL(pipe);
2555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 if (HAS_PCH_CPT(dev)) {
2557 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2558 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2559 } else {
2560 temp &= ~FDI_LINK_TRAIN_NONE;
2561 temp |= FDI_LINK_TRAIN_PATTERN_2;
2562 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp);
2564
2565 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 udelay(150);
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_TX_CTL(pipe);
2570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 udelay(500);
2577
Sean Paulfa37d392012-03-02 12:53:39 -05002578 for (retry = 0; retry < 5; retry++) {
2579 reg = FDI_RX_IIR(pipe);
2580 temp = I915_READ(reg);
2581 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2582 if (temp & FDI_RX_SYMBOL_LOCK) {
2583 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2584 DRM_DEBUG_KMS("FDI train 2 done.\n");
2585 break;
2586 }
2587 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 }
Sean Paulfa37d392012-03-02 12:53:39 -05002589 if (retry < 5)
2590 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 }
2592 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594
2595 DRM_DEBUG_KMS("FDI train done.\n");
2596}
2597
Jesse Barnes357555c2011-04-28 15:09:55 -07002598/* Manual link training for Ivy Bridge A0 parts */
2599static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2600{
2601 struct drm_device *dev = crtc->dev;
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2604 int pipe = intel_crtc->pipe;
2605 u32 reg, temp, i;
2606
2607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
2609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
2611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
2613 I915_WRITE(reg, temp);
2614
2615 POSTING_READ(reg);
2616 udelay(150);
2617
2618 /* enable CPU FDI TX and PCH FDI RX */
2619 reg = FDI_TX_CTL(pipe);
2620 temp = I915_READ(reg);
2621 temp &= ~(7 << 19);
2622 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2623 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2624 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2625 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2626 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002627 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002628 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2629
2630 reg = FDI_RX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 temp &= ~FDI_LINK_TRAIN_AUTO;
2633 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2634 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002635 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002636 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2637
2638 POSTING_READ(reg);
2639 udelay(150);
2640
Jesse Barnes291427f2011-07-29 12:42:37 -07002641 if (HAS_PCH_CPT(dev))
2642 cpt_phase_pointer_enable(dev, pipe);
2643
Akshay Joshi0206e352011-08-16 15:34:10 -04002644 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002645 reg = FDI_TX_CTL(pipe);
2646 temp = I915_READ(reg);
2647 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2648 temp |= snb_b_fdi_train_param[i];
2649 I915_WRITE(reg, temp);
2650
2651 POSTING_READ(reg);
2652 udelay(500);
2653
2654 reg = FDI_RX_IIR(pipe);
2655 temp = I915_READ(reg);
2656 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2657
2658 if (temp & FDI_RX_BIT_LOCK ||
2659 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 }
2665 if (i == 4)
2666 DRM_ERROR("FDI train 1 fail!\n");
2667
2668 /* Train 2 */
2669 reg = FDI_TX_CTL(pipe);
2670 temp = I915_READ(reg);
2671 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2672 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2673 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2674 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2675 I915_WRITE(reg, temp);
2676
2677 reg = FDI_RX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2680 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2681 I915_WRITE(reg, temp);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_SYMBOL_LOCK) {
2701 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2702 DRM_DEBUG_KMS("FDI train 2 done.\n");
2703 break;
2704 }
2705 }
2706 if (i == 4)
2707 DRM_ERROR("FDI train 2 fail!\n");
2708
2709 DRM_DEBUG_KMS("FDI train done.\n");
2710}
2711
Daniel Vetter88cefb62012-08-12 19:27:14 +02002712static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002713{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002714 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002717 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002718
Jesse Barnesc64e3112010-09-10 11:27:03 -07002719 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2721 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002722
Jesse Barnes0e23b992010-09-10 11:10:00 -07002723 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002727 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2729 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2730
2731 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002732 udelay(200);
2733
2734 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 temp = I915_READ(reg);
2736 I915_WRITE(reg, temp | FDI_PCDCLK);
2737
2738 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002739 udelay(200);
2740
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002741 /* On Haswell, the PLL configuration for ports and pipes is handled
2742 * separately, as part of DDI setup */
2743 if (!IS_HASWELL(dev)) {
2744 /* Enable CPU FDI TX PLL, always on for Ironlake */
2745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
2747 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2748 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002749
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002750 POSTING_READ(reg);
2751 udelay(100);
2752 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002753 }
2754}
2755
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2757{
2758 struct drm_device *dev = intel_crtc->base.dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 int pipe = intel_crtc->pipe;
2761 u32 reg, temp;
2762
2763 /* Switch from PCDclk to Rawclk */
2764 reg = FDI_RX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2767
2768 /* Disable CPU FDI TX PLL */
2769 reg = FDI_TX_CTL(pipe);
2770 temp = I915_READ(reg);
2771 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2772
2773 POSTING_READ(reg);
2774 udelay(100);
2775
2776 reg = FDI_RX_CTL(pipe);
2777 temp = I915_READ(reg);
2778 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2779
2780 /* Wait for the clocks to turn off. */
2781 POSTING_READ(reg);
2782 udelay(100);
2783}
2784
Jesse Barnes291427f2011-07-29 12:42:37 -07002785static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2786{
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 u32 flags = I915_READ(SOUTH_CHICKEN1);
2789
2790 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2791 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2792 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2793 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2794 POSTING_READ(SOUTH_CHICKEN1);
2795}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002796static void ironlake_fdi_disable(struct drm_crtc *crtc)
2797{
2798 struct drm_device *dev = crtc->dev;
2799 struct drm_i915_private *dev_priv = dev->dev_private;
2800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2801 int pipe = intel_crtc->pipe;
2802 u32 reg, temp;
2803
2804 /* disable CPU FDI tx and PCH FDI rx */
2805 reg = FDI_TX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2808 POSTING_READ(reg);
2809
2810 reg = FDI_RX_CTL(pipe);
2811 temp = I915_READ(reg);
2812 temp &= ~(0x7 << 16);
2813 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2815
2816 POSTING_READ(reg);
2817 udelay(100);
2818
2819 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002820 if (HAS_PCH_IBX(dev)) {
2821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002822 I915_WRITE(FDI_RX_CHICKEN(pipe),
2823 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002824 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002825 } else if (HAS_PCH_CPT(dev)) {
2826 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002827 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002828
2829 /* still set train pattern 1 */
2830 reg = FDI_TX_CTL(pipe);
2831 temp = I915_READ(reg);
2832 temp &= ~FDI_LINK_TRAIN_NONE;
2833 temp |= FDI_LINK_TRAIN_PATTERN_1;
2834 I915_WRITE(reg, temp);
2835
2836 reg = FDI_RX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 if (HAS_PCH_CPT(dev)) {
2839 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2840 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2841 } else {
2842 temp &= ~FDI_LINK_TRAIN_NONE;
2843 temp |= FDI_LINK_TRAIN_PATTERN_1;
2844 }
2845 /* BPC in FDI rx is consistent with that in PIPECONF */
2846 temp &= ~(0x07 << 16);
2847 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2848 I915_WRITE(reg, temp);
2849
2850 POSTING_READ(reg);
2851 udelay(100);
2852}
2853
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002854static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2855{
Chris Wilson0f911282012-04-17 10:05:38 +01002856 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002857
2858 if (crtc->fb == NULL)
2859 return;
2860
Chris Wilson0f911282012-04-17 10:05:38 +01002861 mutex_lock(&dev->struct_mutex);
2862 intel_finish_fb(crtc->fb);
2863 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002864}
2865
Jesse Barnes040484a2011-01-03 12:14:26 -08002866static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2867{
2868 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002869 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002870
2871 /*
2872 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2873 * must be driven by its own crtc; no sharing is possible.
2874 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002875 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002876
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002877 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2878 * CPU handles all others */
2879 if (IS_HASWELL(dev)) {
2880 /* It is still unclear how this will work on PPT, so throw up a warning */
2881 WARN_ON(!HAS_PCH_LPT(dev));
2882
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002883 if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002884 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2885 return true;
2886 } else {
2887 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002888 intel_encoder->type);
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002889 return false;
2890 }
2891 }
2892
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002893 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002894 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002895 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002896 return false;
2897 continue;
2898 }
2899 }
2900
2901 return true;
2902}
2903
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002904/* Program iCLKIP clock to the desired frequency */
2905static void lpt_program_iclkip(struct drm_crtc *crtc)
2906{
2907 struct drm_device *dev = crtc->dev;
2908 struct drm_i915_private *dev_priv = dev->dev_private;
2909 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2910 u32 temp;
2911
2912 /* It is necessary to ungate the pixclk gate prior to programming
2913 * the divisors, and gate it back when it is done.
2914 */
2915 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2916
2917 /* Disable SSCCTL */
2918 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2919 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2920 SBI_SSCCTL_DISABLE);
2921
2922 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2923 if (crtc->mode.clock == 20000) {
2924 auxdiv = 1;
2925 divsel = 0x41;
2926 phaseinc = 0x20;
2927 } else {
2928 /* The iCLK virtual clock root frequency is in MHz,
2929 * but the crtc->mode.clock in in KHz. To get the divisors,
2930 * it is necessary to divide one by another, so we
2931 * convert the virtual clock precision to KHz here for higher
2932 * precision.
2933 */
2934 u32 iclk_virtual_root_freq = 172800 * 1000;
2935 u32 iclk_pi_range = 64;
2936 u32 desired_divisor, msb_divisor_value, pi_value;
2937
2938 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2939 msb_divisor_value = desired_divisor / iclk_pi_range;
2940 pi_value = desired_divisor % iclk_pi_range;
2941
2942 auxdiv = 0;
2943 divsel = msb_divisor_value - 2;
2944 phaseinc = pi_value;
2945 }
2946
2947 /* This should not happen with any sane values */
2948 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2949 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2950 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2951 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2952
2953 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2954 crtc->mode.clock,
2955 auxdiv,
2956 divsel,
2957 phasedir,
2958 phaseinc);
2959
2960 /* Program SSCDIVINTPHASE6 */
2961 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2962 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2963 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2964 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2965 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2966 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2967 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2968
2969 intel_sbi_write(dev_priv,
2970 SBI_SSCDIVINTPHASE6,
2971 temp);
2972
2973 /* Program SSCAUXDIV */
2974 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2975 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2976 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2977 intel_sbi_write(dev_priv,
2978 SBI_SSCAUXDIV6,
2979 temp);
2980
2981
2982 /* Enable modulator and associated divider */
2983 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2984 temp &= ~SBI_SSCCTL_DISABLE;
2985 intel_sbi_write(dev_priv,
2986 SBI_SSCCTL6,
2987 temp);
2988
2989 /* Wait for initialization time */
2990 udelay(24);
2991
2992 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2993}
2994
Jesse Barnesf67a5592011-01-05 10:31:48 -08002995/*
2996 * Enable PCH resources required for PCH ports:
2997 * - PCH PLLs
2998 * - FDI training & RX/TX
2999 * - update transcoder timings
3000 * - DP transcoding bits
3001 * - transcoder
3002 */
3003static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003004{
3005 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3008 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003009 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003010
Chris Wilsone7e164d2012-05-11 09:21:25 +01003011 assert_transcoder_disabled(dev_priv, pipe);
3012
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003014 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003015
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003016 intel_enable_pch_pll(intel_crtc);
3017
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003018 if (HAS_PCH_LPT(dev)) {
3019 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3020 lpt_program_iclkip(crtc);
3021 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003022 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003023
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003024 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003025 switch (pipe) {
3026 default:
3027 case 0:
3028 temp |= TRANSA_DPLL_ENABLE;
3029 sel = TRANSA_DPLLB_SEL;
3030 break;
3031 case 1:
3032 temp |= TRANSB_DPLL_ENABLE;
3033 sel = TRANSB_DPLLB_SEL;
3034 break;
3035 case 2:
3036 temp |= TRANSC_DPLL_ENABLE;
3037 sel = TRANSC_DPLLB_SEL;
3038 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003039 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003040 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3041 temp |= sel;
3042 else
3043 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003044 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003046
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003047 /* set transcoder timing, panel must allow it */
3048 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3050 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3051 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3052
3053 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3054 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3055 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003056 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003058 if (!IS_HASWELL(dev))
3059 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003060
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003061 /* For PCH DP, enable TRANS_DP_CTL */
3062 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003063 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3064 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003065 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 reg = TRANS_DP_CTL(pipe);
3067 temp = I915_READ(reg);
3068 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003069 TRANS_DP_SYNC_MASK |
3070 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003071 temp |= (TRANS_DP_OUTPUT_ENABLE |
3072 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003073 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003074
3075 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003076 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003079
3080 switch (intel_trans_dp_port_sel(crtc)) {
3081 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003083 break;
3084 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 break;
3087 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 break;
3090 default:
3091 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003093 break;
3094 }
3095
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 }
3098
Jesse Barnes040484a2011-01-03 12:14:26 -08003099 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003100}
3101
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003102static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3103{
3104 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3105
3106 if (pll == NULL)
3107 return;
3108
3109 if (pll->refcount == 0) {
3110 WARN(1, "bad PCH PLL refcount\n");
3111 return;
3112 }
3113
3114 --pll->refcount;
3115 intel_crtc->pch_pll = NULL;
3116}
3117
3118static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3119{
3120 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3121 struct intel_pch_pll *pll;
3122 int i;
3123
3124 pll = intel_crtc->pch_pll;
3125 if (pll) {
3126 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3127 intel_crtc->base.base.id, pll->pll_reg);
3128 goto prepare;
3129 }
3130
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003131 if (HAS_PCH_IBX(dev_priv->dev)) {
3132 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3133 i = intel_crtc->pipe;
3134 pll = &dev_priv->pch_plls[i];
3135
3136 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3137 intel_crtc->base.base.id, pll->pll_reg);
3138
3139 goto found;
3140 }
3141
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3143 pll = &dev_priv->pch_plls[i];
3144
3145 /* Only want to check enabled timings first */
3146 if (pll->refcount == 0)
3147 continue;
3148
3149 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3150 fp == I915_READ(pll->fp0_reg)) {
3151 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3152 intel_crtc->base.base.id,
3153 pll->pll_reg, pll->refcount, pll->active);
3154
3155 goto found;
3156 }
3157 }
3158
3159 /* Ok no matching timings, maybe there's a free one? */
3160 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3161 pll = &dev_priv->pch_plls[i];
3162 if (pll->refcount == 0) {
3163 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3164 intel_crtc->base.base.id, pll->pll_reg);
3165 goto found;
3166 }
3167 }
3168
3169 return NULL;
3170
3171found:
3172 intel_crtc->pch_pll = pll;
3173 pll->refcount++;
3174 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3175prepare: /* separate function? */
3176 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003177
Chris Wilsone04c7352012-05-02 20:43:56 +01003178 /* Wait for the clocks to stabilize before rewriting the regs */
3179 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003180 POSTING_READ(pll->pll_reg);
3181 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003182
3183 I915_WRITE(pll->fp0_reg, fp);
3184 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185 pll->on = false;
3186 return pll;
3187}
3188
Jesse Barnesd4270e52011-10-11 10:43:02 -07003189void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3193 u32 temp;
3194
3195 temp = I915_READ(dslreg);
3196 udelay(500);
3197 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3198 /* Without this, mode sets may fail silently on FDI */
3199 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3200 udelay(250);
3201 I915_WRITE(tc2reg, 0);
3202 if (wait_for(I915_READ(dslreg) != temp, 5))
3203 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3204 }
3205}
3206
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207static void ironlake_crtc_enable(struct drm_crtc *crtc)
3208{
3209 struct drm_device *dev = crtc->dev;
3210 struct drm_i915_private *dev_priv = dev->dev_private;
3211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3212 int pipe = intel_crtc->pipe;
3213 int plane = intel_crtc->plane;
3214 u32 temp;
3215 bool is_pch_port;
3216
3217 if (intel_crtc->active)
3218 return;
3219
3220 intel_crtc->active = true;
3221 intel_update_watermarks(dev);
3222
3223 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3224 temp = I915_READ(PCH_LVDS);
3225 if ((temp & LVDS_PORT_EN) == 0)
3226 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3227 }
3228
3229 is_pch_port = intel_crtc_driving_pch(crtc);
3230
3231 if (is_pch_port)
Daniel Vetter88cefb62012-08-12 19:27:14 +02003232 ironlake_fdi_pll_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003233 else
3234 ironlake_fdi_disable(crtc);
3235
3236 /* Enable panel fitting for LVDS */
3237 if (dev_priv->pch_pf_size &&
3238 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3239 /* Force use of hard-coded filter coefficients
3240 * as some pre-programmed values are broken,
3241 * e.g. x201.
3242 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003243 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3244 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3245 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246 }
3247
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003248 /*
3249 * On ILK+ LUT must be loaded before the pipe is running but with
3250 * clocks enabled
3251 */
3252 intel_crtc_load_lut(crtc);
3253
Jesse Barnesf67a5592011-01-05 10:31:48 -08003254 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3255 intel_enable_plane(dev_priv, plane, pipe);
3256
3257 if (is_pch_port)
3258 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003259
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003260 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003261 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003262 mutex_unlock(&dev->struct_mutex);
3263
Chris Wilson6b383a72010-09-13 13:54:26 +01003264 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003265}
3266
3267static void ironlake_crtc_disable(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3272 int pipe = intel_crtc->pipe;
3273 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003275
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003276 if (!intel_crtc->active)
3277 return;
3278
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003279 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003280 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003281 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003282
Jesse Barnesb24e7172011-01-04 15:09:30 -08003283 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003284
Chris Wilson973d04f2011-07-08 12:22:37 +01003285 if (dev_priv->cfb_plane == plane)
3286 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003287
Jesse Barnesb24e7172011-01-04 15:09:30 -08003288 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003289
Jesse Barnes6be4a602010-09-10 10:26:01 -07003290 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003291 I915_WRITE(PF_CTL(pipe), 0);
3292 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003293
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003294 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003295
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003296 /* This is a horrible layering violation; we should be doing this in
3297 * the connector/encoder ->prepare instead, but we don't always have
3298 * enough information there about the config to know whether it will
3299 * actually be necessary or just cause undesired flicker.
3300 */
3301 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003302
Jesse Barnes040484a2011-01-03 12:14:26 -08003303 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003304
Jesse Barnes6be4a602010-09-10 10:26:01 -07003305 if (HAS_PCH_CPT(dev)) {
3306 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003307 reg = TRANS_DP_CTL(pipe);
3308 temp = I915_READ(reg);
3309 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003310 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003311 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003312
3313 /* disable DPLL_SEL */
3314 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003315 switch (pipe) {
3316 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003317 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003318 break;
3319 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003320 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003321 break;
3322 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003323 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003324 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003325 break;
3326 default:
3327 BUG(); /* wtf */
3328 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003329 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003330 }
3331
3332 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003333 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003334
Daniel Vetter88cefb62012-08-12 19:27:14 +02003335 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003336
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003337 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003338 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003339
3340 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003341 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003342 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003343}
3344
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003345static void ironlake_crtc_off(struct drm_crtc *crtc)
3346{
3347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3348 intel_put_pch_pll(intel_crtc);
3349}
3350
Daniel Vetter02e792f2009-09-15 22:57:34 +02003351static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3352{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003353 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003354 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003355 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003356
Chris Wilson23f09ce2010-08-12 13:53:37 +01003357 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003358 dev_priv->mm.interruptible = false;
3359 (void) intel_overlay_switch_off(intel_crtc->overlay);
3360 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003361 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003362 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003363
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003364 /* Let userspace switch the overlay on again. In most cases userspace
3365 * has to recompute where to put it anyway.
3366 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003367}
3368
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003369static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003370{
3371 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003375 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003376
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003377 if (intel_crtc->active)
3378 return;
3379
3380 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003381 intel_update_watermarks(dev);
3382
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003383 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003384 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003385 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003386
3387 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003388 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003389
3390 /* Give the overlay scaler a chance to enable if it's on this pipe */
3391 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003392 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003393}
3394
3395static void i9xx_crtc_disable(struct drm_crtc *crtc)
3396{
3397 struct drm_device *dev = crtc->dev;
3398 struct drm_i915_private *dev_priv = dev->dev_private;
3399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3400 int pipe = intel_crtc->pipe;
3401 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003402
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003403 if (!intel_crtc->active)
3404 return;
3405
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003406 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003407 intel_crtc_wait_for_pending_flips(crtc);
3408 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003409 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003410 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003411
Chris Wilson973d04f2011-07-08 12:22:37 +01003412 if (dev_priv->cfb_plane == plane)
3413 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003414
Jesse Barnesb24e7172011-01-04 15:09:30 -08003415 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003416 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003417 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003418
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003419 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003420 intel_update_fbc(dev);
3421 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003422}
3423
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003424static void i9xx_crtc_off(struct drm_crtc *crtc)
3425{
3426}
3427
Zhenyu Wang2c072452009-06-05 15:38:42 +08003428/**
3429 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003430 */
3431static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3432{
3433 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003434 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003435 struct drm_i915_master_private *master_priv;
3436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3437 int pipe = intel_crtc->pipe;
3438 bool enabled;
3439
Chris Wilson032d2a02010-09-06 16:17:22 +01003440 if (intel_crtc->dpms_mode == mode)
3441 return;
3442
Chris Wilsondebcadd2010-08-07 11:01:33 +01003443 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003444
Daniel Vetter76e5a892012-06-29 22:39:33 +02003445 /* XXX: When our outputs are all unaware of DPMS modes other than off
3446 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3447 */
3448 switch (mode) {
3449 case DRM_MODE_DPMS_ON:
3450 case DRM_MODE_DPMS_STANDBY:
3451 case DRM_MODE_DPMS_SUSPEND:
3452 dev_priv->display.crtc_enable(crtc);
3453 break;
3454
3455 case DRM_MODE_DPMS_OFF:
3456 dev_priv->display.crtc_disable(crtc);
3457 break;
3458 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003459
3460 if (!dev->primary->master)
3461 return;
3462
3463 master_priv = dev->primary->master->driver_priv;
3464 if (!master_priv->sarea_priv)
3465 return;
3466
3467 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3468
3469 switch (pipe) {
3470 case 0:
3471 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3472 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3473 break;
3474 case 1:
3475 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3476 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3477 break;
3478 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003479 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003480 break;
3481 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003482}
3483
Chris Wilsoncdd59982010-09-08 16:30:16 +01003484static void intel_crtc_disable(struct drm_crtc *crtc)
3485{
3486 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3487 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003489
3490 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003491 dev_priv->display.off(crtc);
3492
Chris Wilson931872f2012-01-16 23:01:13 +00003493 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3494 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003495
3496 if (crtc->fb) {
3497 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003498 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003499 mutex_unlock(&dev->struct_mutex);
3500 }
3501}
3502
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003503/* Prepare for a mode set.
3504 *
3505 * Note we could be a lot smarter here. We need to figure out which outputs
3506 * will be enabled, which disabled (in short, how the config will changes)
3507 * and perform the minimum necessary steps to accomplish that, e.g. updating
3508 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3509 * panel fitting is in the proper state, etc.
3510 */
3511static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003512{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003513 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003514}
3515
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003516static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003517{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003518 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003519}
3520
3521static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3522{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003523 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003524}
3525
3526static void ironlake_crtc_commit(struct drm_crtc *crtc)
3527{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003528 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003529}
3530
Akshay Joshi0206e352011-08-16 15:34:10 -04003531void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003532{
3533 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3534 /* lvds has its own version of prepare see intel_lvds_prepare */
3535 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3536}
3537
Akshay Joshi0206e352011-08-16 15:34:10 -04003538void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003539{
3540 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003541 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003542 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003543
Jesse Barnes79e53942008-11-07 14:24:08 -08003544 /* lvds has its own version of commit see intel_lvds_commit */
3545 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003546
3547 if (HAS_PCH_CPT(dev))
3548 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003549}
3550
Chris Wilsonea5b2132010-08-04 13:50:23 +01003551void intel_encoder_destroy(struct drm_encoder *encoder)
3552{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003553 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003554
Chris Wilsonea5b2132010-08-04 13:50:23 +01003555 drm_encoder_cleanup(encoder);
3556 kfree(intel_encoder);
3557}
3558
Jesse Barnes79e53942008-11-07 14:24:08 -08003559static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003560 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003561 struct drm_display_mode *adjusted_mode)
3562{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003563 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003564
Eric Anholtbad720f2009-10-22 16:11:14 -07003565 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003566 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003567 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3568 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003569 }
Chris Wilson89749352010-09-12 18:25:19 +01003570
Daniel Vetterf9bef082012-04-15 19:53:19 +02003571 /* All interlaced capable intel hw wants timings in frames. Note though
3572 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3573 * timings, so we need to be careful not to clobber these.*/
3574 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3575 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003576
Jesse Barnes79e53942008-11-07 14:24:08 -08003577 return true;
3578}
3579
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003580static int valleyview_get_display_clock_speed(struct drm_device *dev)
3581{
3582 return 400000; /* FIXME */
3583}
3584
Jesse Barnese70236a2009-09-21 10:42:27 -07003585static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003586{
Jesse Barnese70236a2009-09-21 10:42:27 -07003587 return 400000;
3588}
Jesse Barnes79e53942008-11-07 14:24:08 -08003589
Jesse Barnese70236a2009-09-21 10:42:27 -07003590static int i915_get_display_clock_speed(struct drm_device *dev)
3591{
3592 return 333000;
3593}
Jesse Barnes79e53942008-11-07 14:24:08 -08003594
Jesse Barnese70236a2009-09-21 10:42:27 -07003595static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3596{
3597 return 200000;
3598}
Jesse Barnes79e53942008-11-07 14:24:08 -08003599
Jesse Barnese70236a2009-09-21 10:42:27 -07003600static int i915gm_get_display_clock_speed(struct drm_device *dev)
3601{
3602 u16 gcfgc = 0;
3603
3604 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3605
3606 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003607 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003608 else {
3609 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3610 case GC_DISPLAY_CLOCK_333_MHZ:
3611 return 333000;
3612 default:
3613 case GC_DISPLAY_CLOCK_190_200_MHZ:
3614 return 190000;
3615 }
3616 }
3617}
Jesse Barnes79e53942008-11-07 14:24:08 -08003618
Jesse Barnese70236a2009-09-21 10:42:27 -07003619static int i865_get_display_clock_speed(struct drm_device *dev)
3620{
3621 return 266000;
3622}
3623
3624static int i855_get_display_clock_speed(struct drm_device *dev)
3625{
3626 u16 hpllcc = 0;
3627 /* Assume that the hardware is in the high speed state. This
3628 * should be the default.
3629 */
3630 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3631 case GC_CLOCK_133_200:
3632 case GC_CLOCK_100_200:
3633 return 200000;
3634 case GC_CLOCK_166_250:
3635 return 250000;
3636 case GC_CLOCK_100_133:
3637 return 133000;
3638 }
3639
3640 /* Shouldn't happen */
3641 return 0;
3642}
3643
3644static int i830_get_display_clock_speed(struct drm_device *dev)
3645{
3646 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003647}
3648
Zhenyu Wang2c072452009-06-05 15:38:42 +08003649struct fdi_m_n {
3650 u32 tu;
3651 u32 gmch_m;
3652 u32 gmch_n;
3653 u32 link_m;
3654 u32 link_n;
3655};
3656
3657static void
3658fdi_reduce_ratio(u32 *num, u32 *den)
3659{
3660 while (*num > 0xffffff || *den > 0xffffff) {
3661 *num >>= 1;
3662 *den >>= 1;
3663 }
3664}
3665
Zhenyu Wang2c072452009-06-05 15:38:42 +08003666static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003667ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3668 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003669{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003670 m_n->tu = 64; /* default size */
3671
Chris Wilson22ed1112010-12-04 01:01:29 +00003672 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3673 m_n->gmch_m = bits_per_pixel * pixel_clock;
3674 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003675 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3676
Chris Wilson22ed1112010-12-04 01:01:29 +00003677 m_n->link_m = pixel_clock;
3678 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003679 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3680}
3681
Chris Wilsona7615032011-01-12 17:04:08 +00003682static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3683{
Keith Packard72bbe582011-09-26 16:09:45 -07003684 if (i915_panel_use_ssc >= 0)
3685 return i915_panel_use_ssc != 0;
3686 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003687 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003688}
3689
Jesse Barnes5a354202011-06-24 12:19:22 -07003690/**
3691 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3692 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003693 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003694 *
3695 * A pipe may be connected to one or more outputs. Based on the depth of the
3696 * attached framebuffer, choose a good color depth to use on the pipe.
3697 *
3698 * If possible, match the pipe depth to the fb depth. In some cases, this
3699 * isn't ideal, because the connected output supports a lesser or restricted
3700 * set of depths. Resolve that here:
3701 * LVDS typically supports only 6bpc, so clamp down in that case
3702 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3703 * Displays may support a restricted set as well, check EDID and clamp as
3704 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003705 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003706 *
3707 * RETURNS:
3708 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3709 * true if they don't match).
3710 */
3711static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003712 unsigned int *pipe_bpp,
3713 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003714{
3715 struct drm_device *dev = crtc->dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003717 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003718 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003719 unsigned int display_bpc = UINT_MAX, bpc;
3720
3721 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003722 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003723
3724 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3725 unsigned int lvds_bpc;
3726
3727 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3728 LVDS_A3_POWER_UP)
3729 lvds_bpc = 8;
3730 else
3731 lvds_bpc = 6;
3732
3733 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003734 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003735 display_bpc = lvds_bpc;
3736 }
3737 continue;
3738 }
3739
Jesse Barnes5a354202011-06-24 12:19:22 -07003740 /* Not one of the known troublemakers, check the EDID */
3741 list_for_each_entry(connector, &dev->mode_config.connector_list,
3742 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003743 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07003744 continue;
3745
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003746 /* Don't use an invalid EDID bpc value */
3747 if (connector->display_info.bpc &&
3748 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003749 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003750 display_bpc = connector->display_info.bpc;
3751 }
3752 }
3753
3754 /*
3755 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3756 * through, clamp it down. (Note: >12bpc will be caught below.)
3757 */
3758 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3759 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003760 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003761 display_bpc = 12;
3762 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003763 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003764 display_bpc = 8;
3765 }
3766 }
3767 }
3768
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003769 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3770 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3771 display_bpc = 6;
3772 }
3773
Jesse Barnes5a354202011-06-24 12:19:22 -07003774 /*
3775 * We could just drive the pipe at the highest bpc all the time and
3776 * enable dithering as needed, but that costs bandwidth. So choose
3777 * the minimum value that expresses the full color range of the fb but
3778 * also stays within the max display bpc discovered above.
3779 */
3780
3781 switch (crtc->fb->depth) {
3782 case 8:
3783 bpc = 8; /* since we go through a colormap */
3784 break;
3785 case 15:
3786 case 16:
3787 bpc = 6; /* min is 18bpp */
3788 break;
3789 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003790 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003791 break;
3792 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003793 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003794 break;
3795 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003796 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003797 break;
3798 default:
3799 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3800 bpc = min((unsigned int)8, display_bpc);
3801 break;
3802 }
3803
Keith Packard578393c2011-09-05 11:53:21 -07003804 display_bpc = min(display_bpc, bpc);
3805
Adam Jackson82820492011-10-10 16:33:34 -04003806 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3807 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003808
Keith Packard578393c2011-09-05 11:53:21 -07003809 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003810
3811 return display_bpc != bpc;
3812}
3813
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003814static int vlv_get_refclk(struct drm_crtc *crtc)
3815{
3816 struct drm_device *dev = crtc->dev;
3817 struct drm_i915_private *dev_priv = dev->dev_private;
3818 int refclk = 27000; /* for DP & HDMI */
3819
3820 return 100000; /* only one validated so far */
3821
3822 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3823 refclk = 96000;
3824 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3825 if (intel_panel_use_ssc(dev_priv))
3826 refclk = 100000;
3827 else
3828 refclk = 96000;
3829 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3830 refclk = 100000;
3831 }
3832
3833 return refclk;
3834}
3835
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003836static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3837{
3838 struct drm_device *dev = crtc->dev;
3839 struct drm_i915_private *dev_priv = dev->dev_private;
3840 int refclk;
3841
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003842 if (IS_VALLEYVIEW(dev)) {
3843 refclk = vlv_get_refclk(crtc);
3844 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003845 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3846 refclk = dev_priv->lvds_ssc_freq * 1000;
3847 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3848 refclk / 1000);
3849 } else if (!IS_GEN2(dev)) {
3850 refclk = 96000;
3851 } else {
3852 refclk = 48000;
3853 }
3854
3855 return refclk;
3856}
3857
3858static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3859 intel_clock_t *clock)
3860{
3861 /* SDVO TV has fixed PLL values depend on its clock range,
3862 this mirrors vbios setting. */
3863 if (adjusted_mode->clock >= 100000
3864 && adjusted_mode->clock < 140500) {
3865 clock->p1 = 2;
3866 clock->p2 = 10;
3867 clock->n = 3;
3868 clock->m1 = 16;
3869 clock->m2 = 8;
3870 } else if (adjusted_mode->clock >= 140500
3871 && adjusted_mode->clock <= 200000) {
3872 clock->p1 = 1;
3873 clock->p2 = 10;
3874 clock->n = 6;
3875 clock->m1 = 12;
3876 clock->m2 = 8;
3877 }
3878}
3879
Jesse Barnesa7516a02011-12-15 12:30:37 -08003880static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3881 intel_clock_t *clock,
3882 intel_clock_t *reduced_clock)
3883{
3884 struct drm_device *dev = crtc->dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
3888 u32 fp, fp2 = 0;
3889
3890 if (IS_PINEVIEW(dev)) {
3891 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3892 if (reduced_clock)
3893 fp2 = (1 << reduced_clock->n) << 16 |
3894 reduced_clock->m1 << 8 | reduced_clock->m2;
3895 } else {
3896 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3897 if (reduced_clock)
3898 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3899 reduced_clock->m2;
3900 }
3901
3902 I915_WRITE(FP0(pipe), fp);
3903
3904 intel_crtc->lowfreq_avail = false;
3905 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3906 reduced_clock && i915_powersave) {
3907 I915_WRITE(FP1(pipe), fp2);
3908 intel_crtc->lowfreq_avail = true;
3909 } else {
3910 I915_WRITE(FP1(pipe), fp);
3911 }
3912}
3913
Daniel Vetter93e537a2012-03-28 23:11:26 +02003914static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3915 struct drm_display_mode *adjusted_mode)
3916{
3917 struct drm_device *dev = crtc->dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
3919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3920 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003921 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003922
3923 temp = I915_READ(LVDS);
3924 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3925 if (pipe == 1) {
3926 temp |= LVDS_PIPEB_SELECT;
3927 } else {
3928 temp &= ~LVDS_PIPEB_SELECT;
3929 }
3930 /* set the corresponsding LVDS_BORDER bit */
3931 temp |= dev_priv->lvds_border_bits;
3932 /* Set the B0-B3 data pairs corresponding to whether we're going to
3933 * set the DPLLs for dual-channel mode or not.
3934 */
3935 if (clock->p2 == 7)
3936 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3937 else
3938 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3939
3940 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3941 * appropriately here, but we need to look more thoroughly into how
3942 * panels behave in the two modes.
3943 */
3944 /* set the dithering flag on LVDS as needed */
3945 if (INTEL_INFO(dev)->gen >= 4) {
3946 if (dev_priv->lvds_dither)
3947 temp |= LVDS_ENABLE_DITHER;
3948 else
3949 temp &= ~LVDS_ENABLE_DITHER;
3950 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003951 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003952 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003953 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003954 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003955 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003956 I915_WRITE(LVDS, temp);
3957}
3958
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003959static void vlv_update_pll(struct drm_crtc *crtc,
3960 struct drm_display_mode *mode,
3961 struct drm_display_mode *adjusted_mode,
3962 intel_clock_t *clock, intel_clock_t *reduced_clock,
3963 int refclk, int num_connectors)
3964{
3965 struct drm_device *dev = crtc->dev;
3966 struct drm_i915_private *dev_priv = dev->dev_private;
3967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3968 int pipe = intel_crtc->pipe;
3969 u32 dpll, mdiv, pdiv;
3970 u32 bestn, bestm1, bestm2, bestp1, bestp2;
3971 bool is_hdmi;
3972
3973 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3974
3975 bestn = clock->n;
3976 bestm1 = clock->m1;
3977 bestm2 = clock->m2;
3978 bestp1 = clock->p1;
3979 bestp2 = clock->p2;
3980
3981 /* Enable DPIO clock input */
3982 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
3983 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
3984 I915_WRITE(DPLL(pipe), dpll);
3985 POSTING_READ(DPLL(pipe));
3986
3987 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
3988 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
3989 mdiv |= ((bestn << DPIO_N_SHIFT));
3990 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
3991 mdiv |= (1 << DPIO_K_SHIFT);
3992 mdiv |= DPIO_ENABLE_CALIBRATION;
3993 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
3994
3995 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
3996
3997 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
3998 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
3999 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4000 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4001
4002 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4003
4004 dpll |= DPLL_VCO_ENABLE;
4005 I915_WRITE(DPLL(pipe), dpll);
4006 POSTING_READ(DPLL(pipe));
4007 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4008 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4009
4010 if (is_hdmi) {
4011 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4012
4013 if (temp > 1)
4014 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4015 else
4016 temp = 0;
4017
4018 I915_WRITE(DPLL_MD(pipe), temp);
4019 POSTING_READ(DPLL_MD(pipe));
4020 }
4021
4022 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4023}
4024
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004025static void i9xx_update_pll(struct drm_crtc *crtc,
4026 struct drm_display_mode *mode,
4027 struct drm_display_mode *adjusted_mode,
4028 intel_clock_t *clock, intel_clock_t *reduced_clock,
4029 int num_connectors)
4030{
4031 struct drm_device *dev = crtc->dev;
4032 struct drm_i915_private *dev_priv = dev->dev_private;
4033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4034 int pipe = intel_crtc->pipe;
4035 u32 dpll;
4036 bool is_sdvo;
4037
4038 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4039 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4040
4041 dpll = DPLL_VGA_MODE_DIS;
4042
4043 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4044 dpll |= DPLLB_MODE_LVDS;
4045 else
4046 dpll |= DPLLB_MODE_DAC_SERIAL;
4047 if (is_sdvo) {
4048 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4049 if (pixel_multiplier > 1) {
4050 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4051 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4052 }
4053 dpll |= DPLL_DVO_HIGH_SPEED;
4054 }
4055 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4056 dpll |= DPLL_DVO_HIGH_SPEED;
4057
4058 /* compute bitmask from p1 value */
4059 if (IS_PINEVIEW(dev))
4060 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4061 else {
4062 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4063 if (IS_G4X(dev) && reduced_clock)
4064 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4065 }
4066 switch (clock->p2) {
4067 case 5:
4068 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4069 break;
4070 case 7:
4071 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4072 break;
4073 case 10:
4074 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4075 break;
4076 case 14:
4077 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4078 break;
4079 }
4080 if (INTEL_INFO(dev)->gen >= 4)
4081 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4082
4083 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4084 dpll |= PLL_REF_INPUT_TVCLKINBC;
4085 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4086 /* XXX: just matching BIOS for now */
4087 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4088 dpll |= 3;
4089 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4090 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4091 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4092 else
4093 dpll |= PLL_REF_INPUT_DREFCLK;
4094
4095 dpll |= DPLL_VCO_ENABLE;
4096 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4097 POSTING_READ(DPLL(pipe));
4098 udelay(150);
4099
4100 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4101 * This is an exception to the general rule that mode_set doesn't turn
4102 * things on.
4103 */
4104 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4105 intel_update_lvds(crtc, clock, adjusted_mode);
4106
4107 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4108 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4109
4110 I915_WRITE(DPLL(pipe), dpll);
4111
4112 /* Wait for the clocks to stabilize. */
4113 POSTING_READ(DPLL(pipe));
4114 udelay(150);
4115
4116 if (INTEL_INFO(dev)->gen >= 4) {
4117 u32 temp = 0;
4118 if (is_sdvo) {
4119 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4120 if (temp > 1)
4121 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4122 else
4123 temp = 0;
4124 }
4125 I915_WRITE(DPLL_MD(pipe), temp);
4126 } else {
4127 /* The pixel multiplier can only be updated once the
4128 * DPLL is enabled and the clocks are stable.
4129 *
4130 * So write it again.
4131 */
4132 I915_WRITE(DPLL(pipe), dpll);
4133 }
4134}
4135
4136static void i8xx_update_pll(struct drm_crtc *crtc,
4137 struct drm_display_mode *adjusted_mode,
4138 intel_clock_t *clock,
4139 int num_connectors)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4144 int pipe = intel_crtc->pipe;
4145 u32 dpll;
4146
4147 dpll = DPLL_VGA_MODE_DIS;
4148
4149 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4150 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4151 } else {
4152 if (clock->p1 == 2)
4153 dpll |= PLL_P1_DIVIDE_BY_TWO;
4154 else
4155 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4156 if (clock->p2 == 4)
4157 dpll |= PLL_P2_DIVIDE_BY_4;
4158 }
4159
4160 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4161 /* XXX: just matching BIOS for now */
4162 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4163 dpll |= 3;
4164 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4165 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4166 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4167 else
4168 dpll |= PLL_REF_INPUT_DREFCLK;
4169
4170 dpll |= DPLL_VCO_ENABLE;
4171 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4172 POSTING_READ(DPLL(pipe));
4173 udelay(150);
4174
4175 I915_WRITE(DPLL(pipe), dpll);
4176
4177 /* Wait for the clocks to stabilize. */
4178 POSTING_READ(DPLL(pipe));
4179 udelay(150);
4180
4181 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4182 * This is an exception to the general rule that mode_set doesn't turn
4183 * things on.
4184 */
4185 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4186 intel_update_lvds(crtc, clock, adjusted_mode);
4187
4188 /* The pixel multiplier can only be updated once the
4189 * DPLL is enabled and the clocks are stable.
4190 *
4191 * So write it again.
4192 */
4193 I915_WRITE(DPLL(pipe), dpll);
4194}
4195
Eric Anholtf564048e2011-03-30 13:01:02 -07004196static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4197 struct drm_display_mode *mode,
4198 struct drm_display_mode *adjusted_mode,
4199 int x, int y,
4200 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004201{
4202 struct drm_device *dev = crtc->dev;
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4205 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004206 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004207 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004208 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004209 u32 dspcntr, pipeconf, vsyncshift;
4210 bool ok, has_reduced_clock = false, is_sdvo = false;
4211 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004213 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004214 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004215
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004216 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004217 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004218 case INTEL_OUTPUT_LVDS:
4219 is_lvds = true;
4220 break;
4221 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004222 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004223 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004224 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004225 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004226 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004227 case INTEL_OUTPUT_TVOUT:
4228 is_tv = true;
4229 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004230 case INTEL_OUTPUT_DISPLAYPORT:
4231 is_dp = true;
4232 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004233 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004234
Eric Anholtc751ce42010-03-25 11:48:48 -07004235 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004236 }
4237
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004238 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004239
Ma Lingd4906092009-03-18 20:13:27 +08004240 /*
4241 * Returns a set of divisors for the desired target clock with the given
4242 * refclk, or FALSE. The returned values represent the clock equation:
4243 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4244 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004245 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004246 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4247 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004248 if (!ok) {
4249 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004250 return -EINVAL;
4251 }
4252
4253 /* Ensure that the cursor is valid for the new mode before changing... */
4254 intel_crtc_update_cursor(crtc, true);
4255
4256 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004257 /*
4258 * Ensure we match the reduced clock's P to the target clock.
4259 * If the clocks don't match, we can't switch the display clock
4260 * by using the FP0/FP1. In such case we will disable the LVDS
4261 * downclock feature.
4262 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004263 has_reduced_clock = limit->find_pll(limit, crtc,
4264 dev_priv->lvds_downclock,
4265 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004266 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004267 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004268 }
4269
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004270 if (is_sdvo && is_tv)
4271 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004272
Jesse Barnesa7516a02011-12-15 12:30:37 -08004273 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4274 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004275
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004276 if (IS_GEN2(dev))
4277 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004278 else if (IS_VALLEYVIEW(dev))
4279 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4280 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004281 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004282 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4283 has_reduced_clock ? &reduced_clock : NULL,
4284 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004285
4286 /* setup pipeconf */
4287 pipeconf = I915_READ(PIPECONF(pipe));
4288
4289 /* Set up the display plane register */
4290 dspcntr = DISPPLANE_GAMMA_ENABLE;
4291
Eric Anholt929c77f2011-03-30 13:01:04 -07004292 if (pipe == 0)
4293 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4294 else
4295 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004296
4297 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4298 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4299 * core speed.
4300 *
4301 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4302 * pipe == 0 check?
4303 */
4304 if (mode->clock >
4305 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4306 pipeconf |= PIPECONF_DOUBLE_WIDE;
4307 else
4308 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4309 }
4310
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004311 /* default to 8bpc */
4312 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4313 if (is_dp) {
4314 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4315 pipeconf |= PIPECONF_BPP_6 |
4316 PIPECONF_DITHER_EN |
4317 PIPECONF_DITHER_TYPE_SP;
4318 }
4319 }
4320
Eric Anholtf564048e2011-03-30 13:01:02 -07004321 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4322 drm_mode_debug_printmodeline(mode);
4323
Jesse Barnesa7516a02011-12-15 12:30:37 -08004324 if (HAS_PIPE_CXSR(dev)) {
4325 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004326 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4327 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004329 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4330 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4331 }
4332 }
4333
Keith Packard617cf882012-02-08 13:53:38 -08004334 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004335 if (!IS_GEN2(dev) &&
4336 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004337 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4338 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004339 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004340 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004341 vsyncshift = adjusted_mode->crtc_hsync_start
4342 - adjusted_mode->crtc_htotal/2;
4343 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004344 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004345 vsyncshift = 0;
4346 }
4347
4348 if (!IS_GEN3(dev))
4349 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004350
4351 I915_WRITE(HTOTAL(pipe),
4352 (adjusted_mode->crtc_hdisplay - 1) |
4353 ((adjusted_mode->crtc_htotal - 1) << 16));
4354 I915_WRITE(HBLANK(pipe),
4355 (adjusted_mode->crtc_hblank_start - 1) |
4356 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4357 I915_WRITE(HSYNC(pipe),
4358 (adjusted_mode->crtc_hsync_start - 1) |
4359 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4360
4361 I915_WRITE(VTOTAL(pipe),
4362 (adjusted_mode->crtc_vdisplay - 1) |
4363 ((adjusted_mode->crtc_vtotal - 1) << 16));
4364 I915_WRITE(VBLANK(pipe),
4365 (adjusted_mode->crtc_vblank_start - 1) |
4366 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4367 I915_WRITE(VSYNC(pipe),
4368 (adjusted_mode->crtc_vsync_start - 1) |
4369 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4370
4371 /* pipesrc and dspsize control the size that is scaled from,
4372 * which should always be the user's requested size.
4373 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004374 I915_WRITE(DSPSIZE(plane),
4375 ((mode->vdisplay - 1) << 16) |
4376 (mode->hdisplay - 1));
4377 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004378 I915_WRITE(PIPESRC(pipe),
4379 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4380
Eric Anholtf564048e2011-03-30 13:01:02 -07004381 I915_WRITE(PIPECONF(pipe), pipeconf);
4382 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004383 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004384
4385 intel_wait_for_vblank(dev, pipe);
4386
Eric Anholtf564048e2011-03-30 13:01:02 -07004387 I915_WRITE(DSPCNTR(plane), dspcntr);
4388 POSTING_READ(DSPCNTR(plane));
4389
4390 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4391
4392 intel_update_watermarks(dev);
4393
Eric Anholtf564048e2011-03-30 13:01:02 -07004394 return ret;
4395}
4396
Keith Packard9fb526d2011-09-26 22:24:57 -07004397/*
4398 * Initialize reference clocks when the driver loads
4399 */
4400void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004401{
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004404 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004405 u32 temp;
4406 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004407 bool has_cpu_edp = false;
4408 bool has_pch_edp = false;
4409 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004410 bool has_ck505 = false;
4411 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004412
4413 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004414 list_for_each_entry(encoder, &mode_config->encoder_list,
4415 base.head) {
4416 switch (encoder->type) {
4417 case INTEL_OUTPUT_LVDS:
4418 has_panel = true;
4419 has_lvds = true;
4420 break;
4421 case INTEL_OUTPUT_EDP:
4422 has_panel = true;
4423 if (intel_encoder_is_pch_edp(&encoder->base))
4424 has_pch_edp = true;
4425 else
4426 has_cpu_edp = true;
4427 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004428 }
4429 }
4430
Keith Packard99eb6a02011-09-26 14:29:12 -07004431 if (HAS_PCH_IBX(dev)) {
4432 has_ck505 = dev_priv->display_clock_mode;
4433 can_ssc = has_ck505;
4434 } else {
4435 has_ck505 = false;
4436 can_ssc = true;
4437 }
4438
4439 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4440 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4441 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004442
4443 /* Ironlake: try to setup display ref clock before DPLL
4444 * enabling. This is only under driver's control after
4445 * PCH B stepping, previous chipset stepping should be
4446 * ignoring this setting.
4447 */
4448 temp = I915_READ(PCH_DREF_CONTROL);
4449 /* Always enable nonspread source */
4450 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004451
Keith Packard99eb6a02011-09-26 14:29:12 -07004452 if (has_ck505)
4453 temp |= DREF_NONSPREAD_CK505_ENABLE;
4454 else
4455 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004456
Keith Packard199e5d72011-09-22 12:01:57 -07004457 if (has_panel) {
4458 temp &= ~DREF_SSC_SOURCE_MASK;
4459 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004460
Keith Packard199e5d72011-09-22 12:01:57 -07004461 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004462 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004463 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004464 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004465 } else
4466 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004467
4468 /* Get SSC going before enabling the outputs */
4469 I915_WRITE(PCH_DREF_CONTROL, temp);
4470 POSTING_READ(PCH_DREF_CONTROL);
4471 udelay(200);
4472
Jesse Barnes13d83a62011-08-03 12:59:20 -07004473 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4474
4475 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004476 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004477 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004478 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004479 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004480 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004481 else
4482 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004483 } else
4484 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4485
4486 I915_WRITE(PCH_DREF_CONTROL, temp);
4487 POSTING_READ(PCH_DREF_CONTROL);
4488 udelay(200);
4489 } else {
4490 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4491
4492 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4493
4494 /* Turn off CPU output */
4495 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4496
4497 I915_WRITE(PCH_DREF_CONTROL, temp);
4498 POSTING_READ(PCH_DREF_CONTROL);
4499 udelay(200);
4500
4501 /* Turn off the SSC source */
4502 temp &= ~DREF_SSC_SOURCE_MASK;
4503 temp |= DREF_SSC_SOURCE_DISABLE;
4504
4505 /* Turn off SSC1 */
4506 temp &= ~ DREF_SSC1_ENABLE;
4507
Jesse Barnes13d83a62011-08-03 12:59:20 -07004508 I915_WRITE(PCH_DREF_CONTROL, temp);
4509 POSTING_READ(PCH_DREF_CONTROL);
4510 udelay(200);
4511 }
4512}
4513
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004514static int ironlake_get_refclk(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct drm_i915_private *dev_priv = dev->dev_private;
4518 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004519 struct intel_encoder *edp_encoder = NULL;
4520 int num_connectors = 0;
4521 bool is_lvds = false;
4522
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004523 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004524 switch (encoder->type) {
4525 case INTEL_OUTPUT_LVDS:
4526 is_lvds = true;
4527 break;
4528 case INTEL_OUTPUT_EDP:
4529 edp_encoder = encoder;
4530 break;
4531 }
4532 num_connectors++;
4533 }
4534
4535 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4536 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4537 dev_priv->lvds_ssc_freq);
4538 return dev_priv->lvds_ssc_freq * 1000;
4539 }
4540
4541 return 120000;
4542}
4543
Eric Anholtf564048e2011-03-30 13:01:02 -07004544static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4545 struct drm_display_mode *mode,
4546 struct drm_display_mode *adjusted_mode,
4547 int x, int y,
4548 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004549{
4550 struct drm_device *dev = crtc->dev;
4551 struct drm_i915_private *dev_priv = dev->dev_private;
4552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4553 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004554 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 int refclk, num_connectors = 0;
4556 intel_clock_t clock, reduced_clock;
4557 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004558 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004559 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnese3aef172012-04-10 11:58:03 -07004560 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004561 const intel_limit_t *limit;
4562 int ret;
4563 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004564 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004565 int target_clock, pixel_multiplier, lane, link_bw, factor;
4566 unsigned int pipe_bpp;
4567 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004568 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004569
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004570 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 switch (encoder->type) {
4572 case INTEL_OUTPUT_LVDS:
4573 is_lvds = true;
4574 break;
4575 case INTEL_OUTPUT_SDVO:
4576 case INTEL_OUTPUT_HDMI:
4577 is_sdvo = true;
4578 if (encoder->needs_tv_clock)
4579 is_tv = true;
4580 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004581 case INTEL_OUTPUT_TVOUT:
4582 is_tv = true;
4583 break;
4584 case INTEL_OUTPUT_ANALOG:
4585 is_crt = true;
4586 break;
4587 case INTEL_OUTPUT_DISPLAYPORT:
4588 is_dp = true;
4589 break;
4590 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004591 is_dp = true;
4592 if (intel_encoder_is_pch_edp(&encoder->base))
4593 is_pch_edp = true;
4594 else
4595 is_cpu_edp = true;
4596 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004597 break;
4598 }
4599
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004600 num_connectors++;
4601 }
4602
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004603 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004604
4605 /*
4606 * Returns a set of divisors for the desired target clock with the given
4607 * refclk, or FALSE. The returned values represent the clock equation:
4608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4609 */
4610 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004611 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4612 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004613 if (!ok) {
4614 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4615 return -EINVAL;
4616 }
4617
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004618 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004619 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004620
Zhao Yakuiddc90032010-01-06 22:05:56 +08004621 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004622 /*
4623 * Ensure we match the reduced clock's P to the target clock.
4624 * If the clocks don't match, we can't switch the display clock
4625 * by using the FP0/FP1. In such case we will disable the LVDS
4626 * downclock feature.
4627 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004628 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004629 dev_priv->lvds_downclock,
4630 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004631 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004632 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004633 }
Daniel Vetter61e96532012-05-30 14:52:26 +02004634
4635 if (is_sdvo && is_tv)
4636 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4637
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004638
Zhenyu Wang2c072452009-06-05 15:38:42 +08004639 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004640 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4641 lane = 0;
4642 /* CPU eDP doesn't require FDI link, so just set DP M/N
4643 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004644 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004645 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004646 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004647 /* FDI is a binary signal running at ~2.7GHz, encoding
4648 * each output octet as 10 bits. The actual frequency
4649 * is stored as a divider into a 100MHz clock, and the
4650 * mode pixel clock is stored in units of 1KHz.
4651 * Hence the bw of each lane in terms of the mode signal
4652 * is:
4653 */
4654 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004655 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004656
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004657 /* [e]DP over FDI requires target mode clock instead of link clock. */
4658 if (edp_encoder)
4659 target_clock = intel_edp_target_clock(edp_encoder, mode);
4660 else if (is_dp)
4661 target_clock = mode->clock;
4662 else
4663 target_clock = adjusted_mode->clock;
4664
Eric Anholt8febb292011-03-30 13:01:07 -07004665 /* determine panel color depth */
4666 temp = I915_READ(PIPECONF(pipe));
4667 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004668 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004669 switch (pipe_bpp) {
4670 case 18:
4671 temp |= PIPE_6BPC;
4672 break;
4673 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004674 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004675 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004676 case 30:
4677 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004678 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004679 case 36:
4680 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004681 break;
4682 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004683 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4684 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004685 temp |= PIPE_8BPC;
4686 pipe_bpp = 24;
4687 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004688 }
4689
Jesse Barnes5a354202011-06-24 12:19:22 -07004690 intel_crtc->bpp = pipe_bpp;
4691 I915_WRITE(PIPECONF(pipe), temp);
4692
Eric Anholt8febb292011-03-30 13:01:07 -07004693 if (!lane) {
4694 /*
4695 * Account for spread spectrum to avoid
4696 * oversubscribing the link. Max center spread
4697 * is 2.5%; use 5% for safety's sake.
4698 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004699 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004700 lane = bps / (link_bw * 8) + 1;
4701 }
4702
4703 intel_crtc->fdi_lanes = lane;
4704
4705 if (pixel_multiplier > 1)
4706 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004707 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4708 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004709
Eric Anholta07d6782011-03-30 13:01:08 -07004710 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4711 if (has_reduced_clock)
4712 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4713 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004714
Chris Wilsonc1858122010-12-03 21:35:48 +00004715 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004716 factor = 21;
4717 if (is_lvds) {
4718 if ((intel_panel_use_ssc(dev_priv) &&
4719 dev_priv->lvds_ssc_freq == 100) ||
4720 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4721 factor = 25;
4722 } else if (is_sdvo && is_tv)
4723 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004724
Jesse Barnescb0e0932011-07-28 14:50:30 -07004725 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004726 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004727
Chris Wilson5eddb702010-09-11 13:48:45 +01004728 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004729
Eric Anholta07d6782011-03-30 13:01:08 -07004730 if (is_lvds)
4731 dpll |= DPLLB_MODE_LVDS;
4732 else
4733 dpll |= DPLLB_MODE_DAC_SERIAL;
4734 if (is_sdvo) {
4735 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4736 if (pixel_multiplier > 1) {
4737 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004738 }
Eric Anholta07d6782011-03-30 13:01:08 -07004739 dpll |= DPLL_DVO_HIGH_SPEED;
4740 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004741 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004742 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004743
Eric Anholta07d6782011-03-30 13:01:08 -07004744 /* compute bitmask from p1 value */
4745 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4746 /* also FPA1 */
4747 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4748
4749 switch (clock.p2) {
4750 case 5:
4751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4752 break;
4753 case 7:
4754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4755 break;
4756 case 10:
4757 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4758 break;
4759 case 14:
4760 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4761 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004762 }
4763
4764 if (is_sdvo && is_tv)
4765 dpll |= PLL_REF_INPUT_TVCLKINBC;
4766 else if (is_tv)
4767 /* XXX: just matching BIOS for now */
4768 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4769 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004770 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004771 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4772 else
4773 dpll |= PLL_REF_INPUT_DREFCLK;
4774
4775 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004776 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004777
4778 /* Set up the display plane register */
4779 dspcntr = DISPPLANE_GAMMA_ENABLE;
4780
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004781 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004782 drm_mode_debug_printmodeline(mode);
4783
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004784 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4785 * pre-Haswell/LPT generation */
4786 if (HAS_PCH_LPT(dev)) {
4787 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4788 pipe);
4789 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004790 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004791
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004792 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4793 if (pll == NULL) {
4794 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4795 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004796 return -EINVAL;
4797 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004798 } else
4799 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004800
4801 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4802 * This is an exception to the general rule that mode_set doesn't turn
4803 * things on.
4804 */
4805 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004806 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004807 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004808 if (HAS_PCH_CPT(dev)) {
4809 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004810 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004811 } else {
4812 if (pipe == 1)
4813 temp |= LVDS_PIPEB_SELECT;
4814 else
4815 temp &= ~LVDS_PIPEB_SELECT;
4816 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004817
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004818 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004819 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004820 /* Set the B0-B3 data pairs corresponding to whether we're going to
4821 * set the DPLLs for dual-channel mode or not.
4822 */
4823 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004824 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004825 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004826 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
4828 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4829 * appropriately here, but we need to look more thoroughly into how
4830 * panels behave in the two modes.
4831 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004832 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004833 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004834 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004835 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004836 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004837 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004838 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004839
Eric Anholt8febb292011-03-30 13:01:07 -07004840 pipeconf &= ~PIPECONF_DITHER_EN;
4841 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004842 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004843 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004844 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004845 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004846 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004847 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004848 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004849 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004850 I915_WRITE(TRANSDATA_M1(pipe), 0);
4851 I915_WRITE(TRANSDATA_N1(pipe), 0);
4852 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4853 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004854 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004855
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004856 if (intel_crtc->pch_pll) {
4857 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004858
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004859 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004860 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004861 udelay(150);
4862
Eric Anholt8febb292011-03-30 13:01:07 -07004863 /* The pixel multiplier can only be updated once the
4864 * DPLL is enabled and the clocks are stable.
4865 *
4866 * So write it again.
4867 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004868 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004870
Chris Wilson5eddb702010-09-11 13:48:45 +01004871 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004872 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004873 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004874 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004875 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004876 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004877 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004878 }
4879 }
4880
Keith Packard617cf882012-02-08 13:53:38 -08004881 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004882 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004883 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004884 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004885 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004886 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004887 I915_WRITE(VSYNCSHIFT(pipe),
4888 adjusted_mode->crtc_hsync_start
4889 - adjusted_mode->crtc_htotal/2);
4890 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004891 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004892 I915_WRITE(VSYNCSHIFT(pipe), 0);
4893 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004894
Chris Wilson5eddb702010-09-11 13:48:45 +01004895 I915_WRITE(HTOTAL(pipe),
4896 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004897 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004898 I915_WRITE(HBLANK(pipe),
4899 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004901 I915_WRITE(HSYNC(pipe),
4902 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004903 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004904
4905 I915_WRITE(VTOTAL(pipe),
4906 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004907 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004908 I915_WRITE(VBLANK(pipe),
4909 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004910 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004911 I915_WRITE(VSYNC(pipe),
4912 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004913 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004914
Eric Anholt8febb292011-03-30 13:01:07 -07004915 /* pipesrc controls the size that is scaled from, which should
4916 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004917 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004918 I915_WRITE(PIPESRC(pipe),
4919 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004920
Eric Anholt8febb292011-03-30 13:01:07 -07004921 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4922 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4923 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4924 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004925
Jesse Barnese3aef172012-04-10 11:58:03 -07004926 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004927 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004928
Chris Wilson5eddb702010-09-11 13:48:45 +01004929 I915_WRITE(PIPECONF(pipe), pipeconf);
4930 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004931
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004932 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004933
Chris Wilson5eddb702010-09-11 13:48:45 +01004934 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004935 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004936
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004937 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004938
4939 intel_update_watermarks(dev);
4940
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03004941 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
4942
Chris Wilson1f803ee2009-06-06 09:45:59 +01004943 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004944}
4945
Eric Anholtf564048e2011-03-30 13:01:02 -07004946static int intel_crtc_mode_set(struct drm_crtc *crtc,
4947 struct drm_display_mode *mode,
4948 struct drm_display_mode *adjusted_mode,
4949 int x, int y,
4950 struct drm_framebuffer *old_fb)
4951{
4952 struct drm_device *dev = crtc->dev;
4953 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4955 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004956 int ret;
4957
Eric Anholt0b701d22011-03-30 13:01:03 -07004958 drm_vblank_pre_modeset(dev, pipe);
4959
Eric Anholtf564048e2011-03-30 13:01:02 -07004960 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4961 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004962 drm_vblank_post_modeset(dev, pipe);
4963
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004964 if (ret)
4965 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4966 else
4967 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004968
Jesse Barnes79e53942008-11-07 14:24:08 -08004969 return ret;
4970}
4971
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004972static bool intel_eld_uptodate(struct drm_connector *connector,
4973 int reg_eldv, uint32_t bits_eldv,
4974 int reg_elda, uint32_t bits_elda,
4975 int reg_edid)
4976{
4977 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4978 uint8_t *eld = connector->eld;
4979 uint32_t i;
4980
4981 i = I915_READ(reg_eldv);
4982 i &= bits_eldv;
4983
4984 if (!eld[0])
4985 return !i;
4986
4987 if (!i)
4988 return false;
4989
4990 i = I915_READ(reg_elda);
4991 i &= ~bits_elda;
4992 I915_WRITE(reg_elda, i);
4993
4994 for (i = 0; i < eld[2]; i++)
4995 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
4996 return false;
4997
4998 return true;
4999}
5000
Wu Fengguange0dac652011-09-05 14:25:34 +08005001static void g4x_write_eld(struct drm_connector *connector,
5002 struct drm_crtc *crtc)
5003{
5004 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5005 uint8_t *eld = connector->eld;
5006 uint32_t eldv;
5007 uint32_t len;
5008 uint32_t i;
5009
5010 i = I915_READ(G4X_AUD_VID_DID);
5011
5012 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5013 eldv = G4X_ELDV_DEVCL_DEVBLC;
5014 else
5015 eldv = G4X_ELDV_DEVCTG;
5016
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005017 if (intel_eld_uptodate(connector,
5018 G4X_AUD_CNTL_ST, eldv,
5019 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5020 G4X_HDMIW_HDMIEDID))
5021 return;
5022
Wu Fengguange0dac652011-09-05 14:25:34 +08005023 i = I915_READ(G4X_AUD_CNTL_ST);
5024 i &= ~(eldv | G4X_ELD_ADDR);
5025 len = (i >> 9) & 0x1f; /* ELD buffer size */
5026 I915_WRITE(G4X_AUD_CNTL_ST, i);
5027
5028 if (!eld[0])
5029 return;
5030
5031 len = min_t(uint8_t, eld[2], len);
5032 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5033 for (i = 0; i < len; i++)
5034 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5035
5036 i = I915_READ(G4X_AUD_CNTL_ST);
5037 i |= eldv;
5038 I915_WRITE(G4X_AUD_CNTL_ST, i);
5039}
5040
Wang Xingchao83358c852012-08-16 22:43:37 +08005041static void haswell_write_eld(struct drm_connector *connector,
5042 struct drm_crtc *crtc)
5043{
5044 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5045 uint8_t *eld = connector->eld;
5046 struct drm_device *dev = crtc->dev;
5047 uint32_t eldv;
5048 uint32_t i;
5049 int len;
5050 int pipe = to_intel_crtc(crtc)->pipe;
5051 int tmp;
5052
5053 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5054 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5055 int aud_config = HSW_AUD_CFG(pipe);
5056 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5057
5058
5059 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5060
5061 /* Audio output enable */
5062 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5063 tmp = I915_READ(aud_cntrl_st2);
5064 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5065 I915_WRITE(aud_cntrl_st2, tmp);
5066
5067 /* Wait for 1 vertical blank */
5068 intel_wait_for_vblank(dev, pipe);
5069
5070 /* Set ELD valid state */
5071 tmp = I915_READ(aud_cntrl_st2);
5072 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5073 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5074 I915_WRITE(aud_cntrl_st2, tmp);
5075 tmp = I915_READ(aud_cntrl_st2);
5076 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5077
5078 /* Enable HDMI mode */
5079 tmp = I915_READ(aud_config);
5080 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5081 /* clear N_programing_enable and N_value_index */
5082 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5083 I915_WRITE(aud_config, tmp);
5084
5085 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5086
5087 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5088
5089 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5090 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5091 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5092 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5093 } else
5094 I915_WRITE(aud_config, 0);
5095
5096 if (intel_eld_uptodate(connector,
5097 aud_cntrl_st2, eldv,
5098 aud_cntl_st, IBX_ELD_ADDRESS,
5099 hdmiw_hdmiedid))
5100 return;
5101
5102 i = I915_READ(aud_cntrl_st2);
5103 i &= ~eldv;
5104 I915_WRITE(aud_cntrl_st2, i);
5105
5106 if (!eld[0])
5107 return;
5108
5109 i = I915_READ(aud_cntl_st);
5110 i &= ~IBX_ELD_ADDRESS;
5111 I915_WRITE(aud_cntl_st, i);
5112 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5113 DRM_DEBUG_DRIVER("port num:%d\n", i);
5114
5115 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5116 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5117 for (i = 0; i < len; i++)
5118 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5119
5120 i = I915_READ(aud_cntrl_st2);
5121 i |= eldv;
5122 I915_WRITE(aud_cntrl_st2, i);
5123
5124}
5125
Wu Fengguange0dac652011-09-05 14:25:34 +08005126static void ironlake_write_eld(struct drm_connector *connector,
5127 struct drm_crtc *crtc)
5128{
5129 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5130 uint8_t *eld = connector->eld;
5131 uint32_t eldv;
5132 uint32_t i;
5133 int len;
5134 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005135 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005136 int aud_cntl_st;
5137 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005138 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005139
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005140 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005141 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5142 aud_config = IBX_AUD_CFG(pipe);
5143 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005144 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005145 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005146 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5147 aud_config = CPT_AUD_CFG(pipe);
5148 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005149 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005150 }
5151
Wang Xingchao9b138a82012-08-09 16:52:18 +08005152 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005153
5154 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005155 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005156 if (!i) {
5157 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5158 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005159 eldv = IBX_ELD_VALIDB;
5160 eldv |= IBX_ELD_VALIDB << 4;
5161 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005162 } else {
5163 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005164 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005165 }
5166
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005167 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5168 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5169 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005170 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5171 } else
5172 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005173
5174 if (intel_eld_uptodate(connector,
5175 aud_cntrl_st2, eldv,
5176 aud_cntl_st, IBX_ELD_ADDRESS,
5177 hdmiw_hdmiedid))
5178 return;
5179
Wu Fengguange0dac652011-09-05 14:25:34 +08005180 i = I915_READ(aud_cntrl_st2);
5181 i &= ~eldv;
5182 I915_WRITE(aud_cntrl_st2, i);
5183
5184 if (!eld[0])
5185 return;
5186
Wu Fengguange0dac652011-09-05 14:25:34 +08005187 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005188 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005189 I915_WRITE(aud_cntl_st, i);
5190
5191 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5192 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5193 for (i = 0; i < len; i++)
5194 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5195
5196 i = I915_READ(aud_cntrl_st2);
5197 i |= eldv;
5198 I915_WRITE(aud_cntrl_st2, i);
5199}
5200
5201void intel_write_eld(struct drm_encoder *encoder,
5202 struct drm_display_mode *mode)
5203{
5204 struct drm_crtc *crtc = encoder->crtc;
5205 struct drm_connector *connector;
5206 struct drm_device *dev = encoder->dev;
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208
5209 connector = drm_select_eld(encoder, mode);
5210 if (!connector)
5211 return;
5212
5213 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5214 connector->base.id,
5215 drm_get_connector_name(connector),
5216 connector->encoder->base.id,
5217 drm_get_encoder_name(connector->encoder));
5218
5219 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5220
5221 if (dev_priv->display.write_eld)
5222 dev_priv->display.write_eld(connector, crtc);
5223}
5224
Jesse Barnes79e53942008-11-07 14:24:08 -08005225/** Loads the palette/gamma unit for the CRTC with the prepared values */
5226void intel_crtc_load_lut(struct drm_crtc *crtc)
5227{
5228 struct drm_device *dev = crtc->dev;
5229 struct drm_i915_private *dev_priv = dev->dev_private;
5230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005231 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005232 int i;
5233
5234 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005235 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005236 return;
5237
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005238 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005239 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005240 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005241
Jesse Barnes79e53942008-11-07 14:24:08 -08005242 for (i = 0; i < 256; i++) {
5243 I915_WRITE(palreg + 4 * i,
5244 (intel_crtc->lut_r[i] << 16) |
5245 (intel_crtc->lut_g[i] << 8) |
5246 intel_crtc->lut_b[i]);
5247 }
5248}
5249
Chris Wilson560b85b2010-08-07 11:01:38 +01005250static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5251{
5252 struct drm_device *dev = crtc->dev;
5253 struct drm_i915_private *dev_priv = dev->dev_private;
5254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5255 bool visible = base != 0;
5256 u32 cntl;
5257
5258 if (intel_crtc->cursor_visible == visible)
5259 return;
5260
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005261 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005262 if (visible) {
5263 /* On these chipsets we can only modify the base whilst
5264 * the cursor is disabled.
5265 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005266 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005267
5268 cntl &= ~(CURSOR_FORMAT_MASK);
5269 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5270 cntl |= CURSOR_ENABLE |
5271 CURSOR_GAMMA_ENABLE |
5272 CURSOR_FORMAT_ARGB;
5273 } else
5274 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005275 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005276
5277 intel_crtc->cursor_visible = visible;
5278}
5279
5280static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5281{
5282 struct drm_device *dev = crtc->dev;
5283 struct drm_i915_private *dev_priv = dev->dev_private;
5284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5285 int pipe = intel_crtc->pipe;
5286 bool visible = base != 0;
5287
5288 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005289 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005290 if (base) {
5291 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5292 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5293 cntl |= pipe << 28; /* Connect to correct pipe */
5294 } else {
5295 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5296 cntl |= CURSOR_MODE_DISABLE;
5297 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005298 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005299
5300 intel_crtc->cursor_visible = visible;
5301 }
5302 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005303 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005304}
5305
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005306static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5307{
5308 struct drm_device *dev = crtc->dev;
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5311 int pipe = intel_crtc->pipe;
5312 bool visible = base != 0;
5313
5314 if (intel_crtc->cursor_visible != visible) {
5315 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5316 if (base) {
5317 cntl &= ~CURSOR_MODE;
5318 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5319 } else {
5320 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5321 cntl |= CURSOR_MODE_DISABLE;
5322 }
5323 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5324
5325 intel_crtc->cursor_visible = visible;
5326 }
5327 /* and commit changes on next vblank */
5328 I915_WRITE(CURBASE_IVB(pipe), base);
5329}
5330
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005331/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005332static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5333 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005334{
5335 struct drm_device *dev = crtc->dev;
5336 struct drm_i915_private *dev_priv = dev->dev_private;
5337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5338 int pipe = intel_crtc->pipe;
5339 int x = intel_crtc->cursor_x;
5340 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005341 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005342 bool visible;
5343
5344 pos = 0;
5345
Chris Wilson6b383a72010-09-13 13:54:26 +01005346 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005347 base = intel_crtc->cursor_addr;
5348 if (x > (int) crtc->fb->width)
5349 base = 0;
5350
5351 if (y > (int) crtc->fb->height)
5352 base = 0;
5353 } else
5354 base = 0;
5355
5356 if (x < 0) {
5357 if (x + intel_crtc->cursor_width < 0)
5358 base = 0;
5359
5360 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5361 x = -x;
5362 }
5363 pos |= x << CURSOR_X_SHIFT;
5364
5365 if (y < 0) {
5366 if (y + intel_crtc->cursor_height < 0)
5367 base = 0;
5368
5369 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5370 y = -y;
5371 }
5372 pos |= y << CURSOR_Y_SHIFT;
5373
5374 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005375 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005376 return;
5377
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005378 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005379 I915_WRITE(CURPOS_IVB(pipe), pos);
5380 ivb_update_cursor(crtc, base);
5381 } else {
5382 I915_WRITE(CURPOS(pipe), pos);
5383 if (IS_845G(dev) || IS_I865G(dev))
5384 i845_update_cursor(crtc, base);
5385 else
5386 i9xx_update_cursor(crtc, base);
5387 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005388}
5389
Jesse Barnes79e53942008-11-07 14:24:08 -08005390static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005391 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005392 uint32_t handle,
5393 uint32_t width, uint32_t height)
5394{
5395 struct drm_device *dev = crtc->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005398 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005399 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005400 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005401
Zhao Yakui28c97732009-10-09 11:39:41 +08005402 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005403
5404 /* if we want to turn off the cursor ignore width and height */
5405 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005406 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005407 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005408 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005409 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005410 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005411 }
5412
5413 /* Currently we only support 64x64 cursors */
5414 if (width != 64 || height != 64) {
5415 DRM_ERROR("we currently only support 64x64 cursors\n");
5416 return -EINVAL;
5417 }
5418
Chris Wilson05394f32010-11-08 19:18:58 +00005419 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005420 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005421 return -ENOENT;
5422
Chris Wilson05394f32010-11-08 19:18:58 +00005423 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005425 ret = -ENOMEM;
5426 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 }
5428
Dave Airlie71acb5e2008-12-30 20:31:46 +10005429 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005430 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005431 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005432 if (obj->tiling_mode) {
5433 DRM_ERROR("cursor cannot be tiled\n");
5434 ret = -EINVAL;
5435 goto fail_locked;
5436 }
5437
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005438 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005439 if (ret) {
5440 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005441 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005442 }
5443
Chris Wilsond9e86c02010-11-10 16:40:20 +00005444 ret = i915_gem_object_put_fence(obj);
5445 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005446 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005447 goto fail_unpin;
5448 }
5449
Chris Wilson05394f32010-11-08 19:18:58 +00005450 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005451 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005452 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005453 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005454 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5455 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005456 if (ret) {
5457 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005458 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005459 }
Chris Wilson05394f32010-11-08 19:18:58 +00005460 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005461 }
5462
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005463 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005464 I915_WRITE(CURSIZE, (height << 12) | width);
5465
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005466 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005467 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005468 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005469 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005470 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5471 } else
5472 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005473 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005474 }
Jesse Barnes80824002009-09-10 15:28:06 -07005475
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005476 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005477
5478 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005479 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005480 intel_crtc->cursor_width = width;
5481 intel_crtc->cursor_height = height;
5482
Chris Wilson6b383a72010-09-13 13:54:26 +01005483 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005484
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005486fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005487 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005488fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005489 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005490fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005491 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005492 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005493}
5494
5495static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5496{
Jesse Barnes79e53942008-11-07 14:24:08 -08005497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005498
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005499 intel_crtc->cursor_x = x;
5500 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005501
Chris Wilson6b383a72010-09-13 13:54:26 +01005502 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005503
5504 return 0;
5505}
5506
5507/** Sets the color ramps on behalf of RandR */
5508void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5509 u16 blue, int regno)
5510{
5511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5512
5513 intel_crtc->lut_r[regno] = red >> 8;
5514 intel_crtc->lut_g[regno] = green >> 8;
5515 intel_crtc->lut_b[regno] = blue >> 8;
5516}
5517
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005518void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5519 u16 *blue, int regno)
5520{
5521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5522
5523 *red = intel_crtc->lut_r[regno] << 8;
5524 *green = intel_crtc->lut_g[regno] << 8;
5525 *blue = intel_crtc->lut_b[regno] << 8;
5526}
5527
Jesse Barnes79e53942008-11-07 14:24:08 -08005528static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005529 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005530{
James Simmons72034252010-08-03 01:33:19 +01005531 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005533
James Simmons72034252010-08-03 01:33:19 +01005534 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005535 intel_crtc->lut_r[i] = red[i] >> 8;
5536 intel_crtc->lut_g[i] = green[i] >> 8;
5537 intel_crtc->lut_b[i] = blue[i] >> 8;
5538 }
5539
5540 intel_crtc_load_lut(crtc);
5541}
5542
5543/**
5544 * Get a pipe with a simple mode set on it for doing load-based monitor
5545 * detection.
5546 *
5547 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005548 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005549 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005550 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005551 * configured for it. In the future, it could choose to temporarily disable
5552 * some outputs to free up a pipe for its use.
5553 *
5554 * \return crtc, or NULL if no pipes are available.
5555 */
5556
5557/* VESA 640x480x72Hz mode to set on the pipe */
5558static struct drm_display_mode load_detect_mode = {
5559 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5560 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5561};
5562
Chris Wilsond2dff872011-04-19 08:36:26 +01005563static struct drm_framebuffer *
5564intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005565 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005566 struct drm_i915_gem_object *obj)
5567{
5568 struct intel_framebuffer *intel_fb;
5569 int ret;
5570
5571 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5572 if (!intel_fb) {
5573 drm_gem_object_unreference_unlocked(&obj->base);
5574 return ERR_PTR(-ENOMEM);
5575 }
5576
5577 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5578 if (ret) {
5579 drm_gem_object_unreference_unlocked(&obj->base);
5580 kfree(intel_fb);
5581 return ERR_PTR(ret);
5582 }
5583
5584 return &intel_fb->base;
5585}
5586
5587static u32
5588intel_framebuffer_pitch_for_width(int width, int bpp)
5589{
5590 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5591 return ALIGN(pitch, 64);
5592}
5593
5594static u32
5595intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5596{
5597 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5598 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5599}
5600
5601static struct drm_framebuffer *
5602intel_framebuffer_create_for_mode(struct drm_device *dev,
5603 struct drm_display_mode *mode,
5604 int depth, int bpp)
5605{
5606 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005607 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005608
5609 obj = i915_gem_alloc_object(dev,
5610 intel_framebuffer_size_for_mode(mode, bpp));
5611 if (obj == NULL)
5612 return ERR_PTR(-ENOMEM);
5613
5614 mode_cmd.width = mode->hdisplay;
5615 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005616 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5617 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005618 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005619
5620 return intel_framebuffer_create(dev, &mode_cmd, obj);
5621}
5622
5623static struct drm_framebuffer *
5624mode_fits_in_fbdev(struct drm_device *dev,
5625 struct drm_display_mode *mode)
5626{
5627 struct drm_i915_private *dev_priv = dev->dev_private;
5628 struct drm_i915_gem_object *obj;
5629 struct drm_framebuffer *fb;
5630
5631 if (dev_priv->fbdev == NULL)
5632 return NULL;
5633
5634 obj = dev_priv->fbdev->ifb.obj;
5635 if (obj == NULL)
5636 return NULL;
5637
5638 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005639 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5640 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005641 return NULL;
5642
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005643 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005644 return NULL;
5645
5646 return fb;
5647}
5648
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005649bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01005650 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005651 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005652{
5653 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005654 struct intel_encoder *intel_encoder =
5655 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005657 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005658 struct drm_crtc *crtc = NULL;
5659 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005660 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005661 int i = -1;
5662
Chris Wilsond2dff872011-04-19 08:36:26 +01005663 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5664 connector->base.id, drm_get_connector_name(connector),
5665 encoder->base.id, drm_get_encoder_name(encoder));
5666
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 /*
5668 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005669 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005670 * - if the connector already has an assigned crtc, use it (but make
5671 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005672 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 * - try to find the first unused crtc that can drive this connector,
5674 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 */
5676
5677 /* See if we already have a CRTC for this connector */
5678 if (encoder->crtc) {
5679 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005680
Daniel Vetter24218aa2012-08-12 19:27:11 +02005681 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005682 old->load_detect_temp = false;
5683
5684 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005685 if (connector->dpms != DRM_MODE_DPMS_ON)
5686 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01005687
Chris Wilson71731882011-04-19 23:10:58 +01005688 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005689 }
5690
5691 /* Find an unused one (if possible) */
5692 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5693 i++;
5694 if (!(encoder->possible_crtcs & (1 << i)))
5695 continue;
5696 if (!possible_crtc->enabled) {
5697 crtc = possible_crtc;
5698 break;
5699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005700 }
5701
5702 /*
5703 * If we didn't find an unused CRTC, don't use any.
5704 */
5705 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005706 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5707 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005708 }
5709
5710 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005711 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005712
5713 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005714 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005715 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005716 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005717
Chris Wilson64927112011-04-20 07:25:26 +01005718 if (!mode)
5719 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720
Chris Wilsond2dff872011-04-19 08:36:26 +01005721 old_fb = crtc->fb;
5722
5723 /* We need a framebuffer large enough to accommodate all accesses
5724 * that the plane may generate whilst we perform load detection.
5725 * We can not rely on the fbcon either being present (we get called
5726 * during its initialisation to detect all boot displays, or it may
5727 * not even exist) or that it is large enough to satisfy the
5728 * requested mode.
5729 */
5730 crtc->fb = mode_fits_in_fbdev(dev, mode);
5731 if (crtc->fb == NULL) {
5732 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5733 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5734 old->release_fb = crtc->fb;
5735 } else
5736 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5737 if (IS_ERR(crtc->fb)) {
5738 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02005739 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005741
5742 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005743 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005744 if (old->release_fb)
5745 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005746 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005747 }
Chris Wilson71731882011-04-19 23:10:58 +01005748
Jesse Barnes79e53942008-11-07 14:24:08 -08005749 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005750 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005751
Chris Wilson71731882011-04-19 23:10:58 +01005752 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005753fail:
5754 connector->encoder = NULL;
5755 encoder->crtc = NULL;
5756 crtc->fb = old_fb;
5757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005758}
5759
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005760void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01005761 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005762{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005763 struct intel_encoder *intel_encoder =
5764 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01005765 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005766 struct drm_device *dev = encoder->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08005767
Chris Wilsond2dff872011-04-19 08:36:26 +01005768 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5769 connector->base.id, drm_get_connector_name(connector),
5770 encoder->base.id, drm_get_encoder_name(encoder));
5771
Chris Wilson8261b192011-04-19 23:18:09 +01005772 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005773 connector->encoder = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005774 encoder->crtc = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005775 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005776
5777 if (old->release_fb)
5778 old->release_fb->funcs->destroy(old->release_fb);
5779
Chris Wilson0622a532011-04-21 09:32:11 +01005780 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005781 }
5782
Eric Anholtc751ce42010-03-25 11:48:48 -07005783 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005784 if (old->dpms_mode != DRM_MODE_DPMS_ON)
5785 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005786}
5787
5788/* Returns the clock of the currently programmed mode of the given pipe. */
5789static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5790{
5791 struct drm_i915_private *dev_priv = dev->dev_private;
5792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5793 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005794 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005795 u32 fp;
5796 intel_clock_t clock;
5797
5798 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005799 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005800 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005801 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005802
5803 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005804 if (IS_PINEVIEW(dev)) {
5805 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5806 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005807 } else {
5808 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5809 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5810 }
5811
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005812 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005813 if (IS_PINEVIEW(dev))
5814 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5815 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005816 else
5817 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005818 DPLL_FPA01_P1_POST_DIV_SHIFT);
5819
5820 switch (dpll & DPLL_MODE_MASK) {
5821 case DPLLB_MODE_DAC_SERIAL:
5822 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5823 5 : 10;
5824 break;
5825 case DPLLB_MODE_LVDS:
5826 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5827 7 : 14;
5828 break;
5829 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005830 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005831 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5832 return 0;
5833 }
5834
5835 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005836 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005837 } else {
5838 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5839
5840 if (is_lvds) {
5841 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5842 DPLL_FPA01_P1_POST_DIV_SHIFT);
5843 clock.p2 = 14;
5844
5845 if ((dpll & PLL_REF_INPUT_MASK) ==
5846 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5847 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005848 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005849 } else
Shaohua Li21778322009-02-23 15:19:16 +08005850 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005851 } else {
5852 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5853 clock.p1 = 2;
5854 else {
5855 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5856 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5857 }
5858 if (dpll & PLL_P2_DIVIDE_BY_4)
5859 clock.p2 = 4;
5860 else
5861 clock.p2 = 2;
5862
Shaohua Li21778322009-02-23 15:19:16 +08005863 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005864 }
5865 }
5866
5867 /* XXX: It would be nice to validate the clocks, but we can't reuse
5868 * i830PllIsValid() because it relies on the xf86_config connector
5869 * configuration being accurate, which it isn't necessarily.
5870 */
5871
5872 return clock.dot;
5873}
5874
5875/** Returns the currently programmed mode of the given pipe. */
5876struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5877 struct drm_crtc *crtc)
5878{
Jesse Barnes548f2452011-02-17 10:40:53 -08005879 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5881 int pipe = intel_crtc->pipe;
5882 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005883 int htot = I915_READ(HTOTAL(pipe));
5884 int hsync = I915_READ(HSYNC(pipe));
5885 int vtot = I915_READ(VTOTAL(pipe));
5886 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005887
5888 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5889 if (!mode)
5890 return NULL;
5891
5892 mode->clock = intel_crtc_clock_get(dev, crtc);
5893 mode->hdisplay = (htot & 0xffff) + 1;
5894 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5895 mode->hsync_start = (hsync & 0xffff) + 1;
5896 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5897 mode->vdisplay = (vtot & 0xffff) + 1;
5898 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5899 mode->vsync_start = (vsync & 0xffff) + 1;
5900 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5901
5902 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005903
5904 return mode;
5905}
5906
Daniel Vetter3dec0092010-08-20 21:40:52 +02005907static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005908{
5909 struct drm_device *dev = crtc->dev;
5910 drm_i915_private_t *dev_priv = dev->dev_private;
5911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5912 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005913 int dpll_reg = DPLL(pipe);
5914 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005915
Eric Anholtbad720f2009-10-22 16:11:14 -07005916 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005917 return;
5918
5919 if (!dev_priv->lvds_downclock_avail)
5920 return;
5921
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005922 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005923 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005924 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005925
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005926 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005927
5928 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5929 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005930 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005931
Jesse Barnes652c3932009-08-17 13:31:43 -07005932 dpll = I915_READ(dpll_reg);
5933 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005934 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005935 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005936}
5937
5938static void intel_decrease_pllclock(struct drm_crtc *crtc)
5939{
5940 struct drm_device *dev = crtc->dev;
5941 drm_i915_private_t *dev_priv = dev->dev_private;
5942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005943
Eric Anholtbad720f2009-10-22 16:11:14 -07005944 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005945 return;
5946
5947 if (!dev_priv->lvds_downclock_avail)
5948 return;
5949
5950 /*
5951 * Since this is called by a timer, we should never get here in
5952 * the manual case.
5953 */
5954 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005955 int pipe = intel_crtc->pipe;
5956 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005957 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005958
Zhao Yakui44d98a62009-10-09 11:39:40 +08005959 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005960
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005961 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005962
Chris Wilson074b5e12012-05-02 12:07:06 +01005963 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005964 dpll |= DISPLAY_RATE_SELECT_FPA1;
5965 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005966 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005967 dpll = I915_READ(dpll_reg);
5968 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005969 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005970 }
5971
5972}
5973
Chris Wilsonf047e392012-07-21 12:31:41 +01005974void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07005975{
Chris Wilsonf047e392012-07-21 12:31:41 +01005976 i915_update_gfx_val(dev->dev_private);
5977}
5978
5979void intel_mark_idle(struct drm_device *dev)
5980{
Chris Wilsonf047e392012-07-21 12:31:41 +01005981}
5982
5983void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
5984{
5985 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07005986 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07005987
5988 if (!i915_powersave)
5989 return;
5990
Jesse Barnes652c3932009-08-17 13:31:43 -07005991 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005992 if (!crtc->fb)
5993 continue;
5994
Chris Wilsonf047e392012-07-21 12:31:41 +01005995 if (to_intel_framebuffer(crtc->fb)->obj == obj)
5996 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005997 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005998}
5999
Chris Wilsonf047e392012-07-21 12:31:41 +01006000void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006001{
Chris Wilsonf047e392012-07-21 12:31:41 +01006002 struct drm_device *dev = obj->base.dev;
6003 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006004
Chris Wilsonf047e392012-07-21 12:31:41 +01006005 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006006 return;
6007
Jesse Barnes652c3932009-08-17 13:31:43 -07006008 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6009 if (!crtc->fb)
6010 continue;
6011
Chris Wilsonf047e392012-07-21 12:31:41 +01006012 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6013 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006014 }
6015}
6016
Jesse Barnes79e53942008-11-07 14:24:08 -08006017static void intel_crtc_destroy(struct drm_crtc *crtc)
6018{
6019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006020 struct drm_device *dev = crtc->dev;
6021 struct intel_unpin_work *work;
6022 unsigned long flags;
6023
6024 spin_lock_irqsave(&dev->event_lock, flags);
6025 work = intel_crtc->unpin_work;
6026 intel_crtc->unpin_work = NULL;
6027 spin_unlock_irqrestore(&dev->event_lock, flags);
6028
6029 if (work) {
6030 cancel_work_sync(&work->work);
6031 kfree(work);
6032 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006033
6034 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006035
Jesse Barnes79e53942008-11-07 14:24:08 -08006036 kfree(intel_crtc);
6037}
6038
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006039static void intel_unpin_work_fn(struct work_struct *__work)
6040{
6041 struct intel_unpin_work *work =
6042 container_of(__work, struct intel_unpin_work, work);
6043
6044 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006045 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006046 drm_gem_object_unreference(&work->pending_flip_obj->base);
6047 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006048
Chris Wilson7782de32011-07-08 12:22:41 +01006049 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006050 mutex_unlock(&work->dev->struct_mutex);
6051 kfree(work);
6052}
6053
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006054static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006055 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006056{
6057 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6059 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006060 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006061 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006062 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006063 unsigned long flags;
6064
6065 /* Ignore early vblank irqs */
6066 if (intel_crtc == NULL)
6067 return;
6068
Mario Kleiner49b14a52010-12-09 07:00:07 +01006069 do_gettimeofday(&tnow);
6070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006071 spin_lock_irqsave(&dev->event_lock, flags);
6072 work = intel_crtc->unpin_work;
6073 if (work == NULL || !work->pending) {
6074 spin_unlock_irqrestore(&dev->event_lock, flags);
6075 return;
6076 }
6077
6078 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006079
6080 if (work->event) {
6081 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006082 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006083
6084 /* Called before vblank count and timestamps have
6085 * been updated for the vblank interval of flip
6086 * completion? Need to increment vblank count and
6087 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006088 * to account for this. We assume this happened if we
6089 * get called over 0.9 frame durations after the last
6090 * timestamped vblank.
6091 *
6092 * This calculation can not be used with vrefresh rates
6093 * below 5Hz (10Hz to be on the safe side) without
6094 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006095 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006096 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6097 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006098 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006099 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6100 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006101 }
6102
Mario Kleiner49b14a52010-12-09 07:00:07 +01006103 e->event.tv_sec = tvbl.tv_sec;
6104 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006106 list_add_tail(&e->base.link,
6107 &e->base.file_priv->event_list);
6108 wake_up_interruptible(&e->base.file_priv->event_wait);
6109 }
6110
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006111 drm_vblank_put(dev, intel_crtc->pipe);
6112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006113 spin_unlock_irqrestore(&dev->event_lock, flags);
6114
Chris Wilson05394f32010-11-08 19:18:58 +00006115 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006116
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006117 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006118 &obj->pending_flip.counter);
6119 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006120 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006122 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006123
6124 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006125}
6126
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006127void intel_finish_page_flip(struct drm_device *dev, int pipe)
6128{
6129 drm_i915_private_t *dev_priv = dev->dev_private;
6130 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6131
Mario Kleiner49b14a52010-12-09 07:00:07 +01006132 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006133}
6134
6135void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6136{
6137 drm_i915_private_t *dev_priv = dev->dev_private;
6138 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6139
Mario Kleiner49b14a52010-12-09 07:00:07 +01006140 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006141}
6142
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006143void intel_prepare_page_flip(struct drm_device *dev, int plane)
6144{
6145 drm_i915_private_t *dev_priv = dev->dev_private;
6146 struct intel_crtc *intel_crtc =
6147 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6148 unsigned long flags;
6149
6150 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006151 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006152 if ((++intel_crtc->unpin_work->pending) > 1)
6153 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006154 } else {
6155 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6156 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006157 spin_unlock_irqrestore(&dev->event_lock, flags);
6158}
6159
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006160static int intel_gen2_queue_flip(struct drm_device *dev,
6161 struct drm_crtc *crtc,
6162 struct drm_framebuffer *fb,
6163 struct drm_i915_gem_object *obj)
6164{
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006167 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006168 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006169 int ret;
6170
Daniel Vetter6d90c952012-04-26 23:28:05 +02006171 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006172 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006173 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006174
Daniel Vetter6d90c952012-04-26 23:28:05 +02006175 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006176 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006177 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006178
6179 /* Can't queue multiple flips, so wait for the previous
6180 * one to finish before executing the next.
6181 */
6182 if (intel_crtc->plane)
6183 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6184 else
6185 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006186 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6187 intel_ring_emit(ring, MI_NOOP);
6188 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6189 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6190 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006191 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006192 intel_ring_emit(ring, 0); /* aux display base address, unused */
6193 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006194 return 0;
6195
6196err_unpin:
6197 intel_unpin_fb_obj(obj);
6198err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006199 return ret;
6200}
6201
6202static int intel_gen3_queue_flip(struct drm_device *dev,
6203 struct drm_crtc *crtc,
6204 struct drm_framebuffer *fb,
6205 struct drm_i915_gem_object *obj)
6206{
6207 struct drm_i915_private *dev_priv = dev->dev_private;
6208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006209 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006210 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006211 int ret;
6212
Daniel Vetter6d90c952012-04-26 23:28:05 +02006213 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006214 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006215 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006216
Daniel Vetter6d90c952012-04-26 23:28:05 +02006217 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006218 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006219 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006220
6221 if (intel_crtc->plane)
6222 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6223 else
6224 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006225 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6226 intel_ring_emit(ring, MI_NOOP);
6227 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6228 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6229 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006230 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006231 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006232
Daniel Vetter6d90c952012-04-26 23:28:05 +02006233 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006234 return 0;
6235
6236err_unpin:
6237 intel_unpin_fb_obj(obj);
6238err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006239 return ret;
6240}
6241
6242static int intel_gen4_queue_flip(struct drm_device *dev,
6243 struct drm_crtc *crtc,
6244 struct drm_framebuffer *fb,
6245 struct drm_i915_gem_object *obj)
6246{
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6249 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006250 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006251 int ret;
6252
Daniel Vetter6d90c952012-04-26 23:28:05 +02006253 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006254 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006255 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006256
Daniel Vetter6d90c952012-04-26 23:28:05 +02006257 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006258 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006259 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006260
6261 /* i965+ uses the linear or tiled offsets from the
6262 * Display Registers (which do not change across a page-flip)
6263 * so we need only reprogram the base address.
6264 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006265 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6266 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6267 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006268 intel_ring_emit(ring,
6269 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6270 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006271
6272 /* XXX Enabling the panel-fitter across page-flip is so far
6273 * untested on non-native modes, so ignore it for now.
6274 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6275 */
6276 pf = 0;
6277 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006278 intel_ring_emit(ring, pf | pipesrc);
6279 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006280 return 0;
6281
6282err_unpin:
6283 intel_unpin_fb_obj(obj);
6284err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006285 return ret;
6286}
6287
6288static int intel_gen6_queue_flip(struct drm_device *dev,
6289 struct drm_crtc *crtc,
6290 struct drm_framebuffer *fb,
6291 struct drm_i915_gem_object *obj)
6292{
6293 struct drm_i915_private *dev_priv = dev->dev_private;
6294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006295 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006296 uint32_t pf, pipesrc;
6297 int ret;
6298
Daniel Vetter6d90c952012-04-26 23:28:05 +02006299 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006300 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006301 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006302
Daniel Vetter6d90c952012-04-26 23:28:05 +02006303 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006304 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006305 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006306
Daniel Vetter6d90c952012-04-26 23:28:05 +02006307 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6308 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6309 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006310 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006311
Chris Wilson99d9acd2012-04-17 20:37:00 +01006312 /* Contrary to the suggestions in the documentation,
6313 * "Enable Panel Fitter" does not seem to be required when page
6314 * flipping with a non-native mode, and worse causes a normal
6315 * modeset to fail.
6316 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6317 */
6318 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006319 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006320 intel_ring_emit(ring, pf | pipesrc);
6321 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006322 return 0;
6323
6324err_unpin:
6325 intel_unpin_fb_obj(obj);
6326err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006327 return ret;
6328}
6329
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006330/*
6331 * On gen7 we currently use the blit ring because (in early silicon at least)
6332 * the render ring doesn't give us interrpts for page flip completion, which
6333 * means clients will hang after the first flip is queued. Fortunately the
6334 * blit ring generates interrupts properly, so use it instead.
6335 */
6336static int intel_gen7_queue_flip(struct drm_device *dev,
6337 struct drm_crtc *crtc,
6338 struct drm_framebuffer *fb,
6339 struct drm_i915_gem_object *obj)
6340{
6341 struct drm_i915_private *dev_priv = dev->dev_private;
6342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6343 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006344 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006345 int ret;
6346
6347 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6348 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006349 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006350
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006351 switch(intel_crtc->plane) {
6352 case PLANE_A:
6353 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6354 break;
6355 case PLANE_B:
6356 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6357 break;
6358 case PLANE_C:
6359 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6360 break;
6361 default:
6362 WARN_ONCE(1, "unknown plane in flip command\n");
6363 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006364 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006365 }
6366
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006367 ret = intel_ring_begin(ring, 4);
6368 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006369 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006370
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006371 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006372 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006373 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006374 intel_ring_emit(ring, (MI_NOOP));
6375 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006376 return 0;
6377
6378err_unpin:
6379 intel_unpin_fb_obj(obj);
6380err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006381 return ret;
6382}
6383
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006384static int intel_default_queue_flip(struct drm_device *dev,
6385 struct drm_crtc *crtc,
6386 struct drm_framebuffer *fb,
6387 struct drm_i915_gem_object *obj)
6388{
6389 return -ENODEV;
6390}
6391
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006392static int intel_crtc_page_flip(struct drm_crtc *crtc,
6393 struct drm_framebuffer *fb,
6394 struct drm_pending_vblank_event *event)
6395{
6396 struct drm_device *dev = crtc->dev;
6397 struct drm_i915_private *dev_priv = dev->dev_private;
6398 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006399 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6401 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006402 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006403 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006404
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006405 /* Can't change pixel format via MI display flips. */
6406 if (fb->pixel_format != crtc->fb->pixel_format)
6407 return -EINVAL;
6408
6409 /*
6410 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6411 * Note that pitch changes could also affect these register.
6412 */
6413 if (INTEL_INFO(dev)->gen > 3 &&
6414 (fb->offsets[0] != crtc->fb->offsets[0] ||
6415 fb->pitches[0] != crtc->fb->pitches[0]))
6416 return -EINVAL;
6417
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006418 work = kzalloc(sizeof *work, GFP_KERNEL);
6419 if (work == NULL)
6420 return -ENOMEM;
6421
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006422 work->event = event;
6423 work->dev = crtc->dev;
6424 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006425 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006426 INIT_WORK(&work->work, intel_unpin_work_fn);
6427
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006428 ret = drm_vblank_get(dev, intel_crtc->pipe);
6429 if (ret)
6430 goto free_work;
6431
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006432 /* We borrow the event spin lock for protecting unpin_work */
6433 spin_lock_irqsave(&dev->event_lock, flags);
6434 if (intel_crtc->unpin_work) {
6435 spin_unlock_irqrestore(&dev->event_lock, flags);
6436 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006437 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006438
6439 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006440 return -EBUSY;
6441 }
6442 intel_crtc->unpin_work = work;
6443 spin_unlock_irqrestore(&dev->event_lock, flags);
6444
6445 intel_fb = to_intel_framebuffer(fb);
6446 obj = intel_fb->obj;
6447
Chris Wilson79158102012-05-23 11:13:58 +01006448 ret = i915_mutex_lock_interruptible(dev);
6449 if (ret)
6450 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006451
Jesse Barnes75dfca82010-02-10 15:09:44 -08006452 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006453 drm_gem_object_reference(&work->old_fb_obj->base);
6454 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006455
6456 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006457
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006458 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006459
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006460 work->enable_stall_check = true;
6461
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006462 /* Block clients from rendering to the new back buffer until
6463 * the flip occurs and the object is no longer visible.
6464 */
Chris Wilson05394f32010-11-08 19:18:58 +00006465 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006466
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006467 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6468 if (ret)
6469 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006470
Chris Wilson7782de32011-07-08 12:22:41 +01006471 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01006472 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006473 mutex_unlock(&dev->struct_mutex);
6474
Jesse Barnese5510fa2010-07-01 16:48:37 -07006475 trace_i915_flip_request(intel_crtc->plane, obj);
6476
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006477 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006478
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006479cleanup_pending:
6480 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006481 drm_gem_object_unreference(&work->old_fb_obj->base);
6482 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006483 mutex_unlock(&dev->struct_mutex);
6484
Chris Wilson79158102012-05-23 11:13:58 +01006485cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01006486 spin_lock_irqsave(&dev->event_lock, flags);
6487 intel_crtc->unpin_work = NULL;
6488 spin_unlock_irqrestore(&dev->event_lock, flags);
6489
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006490 drm_vblank_put(dev, intel_crtc->pipe);
6491free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006492 kfree(work);
6493
6494 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006495}
6496
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006497static void intel_sanitize_modesetting(struct drm_device *dev,
6498 int pipe, int plane)
6499{
6500 struct drm_i915_private *dev_priv = dev->dev_private;
6501 u32 reg, val;
Daniel Vettera9dcf842012-05-13 22:29:25 +02006502 int i;
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006503
Chris Wilsonf47166d2012-03-22 15:00:50 +00006504 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vettera9dcf842012-05-13 22:29:25 +02006505 for_each_pipe(i) {
6506 reg = PIPECONF(i);
Chris Wilsonf47166d2012-03-22 15:00:50 +00006507 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6508 }
6509
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006510 if (HAS_PCH_SPLIT(dev))
6511 return;
6512
6513 /* Who knows what state these registers were left in by the BIOS or
6514 * grub?
6515 *
6516 * If we leave the registers in a conflicting state (e.g. with the
6517 * display plane reading from the other pipe than the one we intend
6518 * to use) then when we attempt to teardown the active mode, we will
6519 * not disable the pipes and planes in the correct order -- leaving
6520 * a plane reading from a disabled pipe and possibly leading to
6521 * undefined behaviour.
6522 */
6523
6524 reg = DSPCNTR(plane);
6525 val = I915_READ(reg);
6526
6527 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6528 return;
6529 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6530 return;
6531
6532 /* This display plane is active and attached to the other CPU pipe. */
6533 pipe = !pipe;
6534
6535 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006536 intel_disable_plane(dev_priv, plane, pipe);
6537 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006538}
Jesse Barnes79e53942008-11-07 14:24:08 -08006539
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006540static void intel_crtc_reset(struct drm_crtc *crtc)
6541{
6542 struct drm_device *dev = crtc->dev;
6543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6544
6545 /* Reset flags back to the 'unknown' status so that they
6546 * will be correctly set on the initial modeset.
6547 */
6548 intel_crtc->dpms_mode = -1;
6549
6550 /* We need to fix up any BIOS configuration that conflicts with
6551 * our expectations.
6552 */
6553 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6554}
6555
6556static struct drm_crtc_helper_funcs intel_helper_funcs = {
6557 .dpms = intel_crtc_dpms,
6558 .mode_fixup = intel_crtc_mode_fixup,
6559 .mode_set = intel_crtc_mode_set,
6560 .mode_set_base = intel_pipe_set_base,
6561 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6562 .load_lut = intel_crtc_load_lut,
6563 .disable = intel_crtc_disable,
6564};
6565
6566static const struct drm_crtc_funcs intel_crtc_funcs = {
6567 .reset = intel_crtc_reset,
6568 .cursor_set = intel_crtc_cursor_set,
6569 .cursor_move = intel_crtc_cursor_move,
6570 .gamma_set = intel_crtc_gamma_set,
6571 .set_config = drm_crtc_helper_set_config,
6572 .destroy = intel_crtc_destroy,
6573 .page_flip = intel_crtc_page_flip,
6574};
6575
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006576static void intel_pch_pll_init(struct drm_device *dev)
6577{
6578 drm_i915_private_t *dev_priv = dev->dev_private;
6579 int i;
6580
6581 if (dev_priv->num_pch_pll == 0) {
6582 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6583 return;
6584 }
6585
6586 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6587 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6588 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6589 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6590 }
6591}
6592
Hannes Ederb358d0a2008-12-18 21:18:47 +01006593static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006594{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006595 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006596 struct intel_crtc *intel_crtc;
6597 int i;
6598
6599 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6600 if (intel_crtc == NULL)
6601 return;
6602
6603 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6604
6605 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006606 for (i = 0; i < 256; i++) {
6607 intel_crtc->lut_r[i] = i;
6608 intel_crtc->lut_g[i] = i;
6609 intel_crtc->lut_b[i] = i;
6610 }
6611
Jesse Barnes80824002009-09-10 15:28:06 -07006612 /* Swap pipes & planes for FBC on pre-965 */
6613 intel_crtc->pipe = pipe;
6614 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006615 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006616 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006617 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006618 }
6619
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006620 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6621 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6622 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6623 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6624
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006625 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006626 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006627 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006628
6629 if (HAS_PCH_SPLIT(dev)) {
6630 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6631 intel_helper_funcs.commit = ironlake_crtc_commit;
6632 } else {
6633 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6634 intel_helper_funcs.commit = i9xx_crtc_commit;
6635 }
6636
Jesse Barnes79e53942008-11-07 14:24:08 -08006637 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08006638}
6639
Carl Worth08d7b3d2009-04-29 14:43:54 -07006640int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006641 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006642{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006643 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006644 struct drm_mode_object *drmmode_obj;
6645 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006646
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006647 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6648 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006649
Daniel Vetterc05422d2009-08-11 16:05:30 +02006650 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6651 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006652
Daniel Vetterc05422d2009-08-11 16:05:30 +02006653 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006654 DRM_ERROR("no such CRTC id\n");
6655 return -EINVAL;
6656 }
6657
Daniel Vetterc05422d2009-08-11 16:05:30 +02006658 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6659 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006660
Daniel Vetterc05422d2009-08-11 16:05:30 +02006661 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006662}
6663
Daniel Vetter66a92782012-07-12 20:08:18 +02006664static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08006665{
Daniel Vetter66a92782012-07-12 20:08:18 +02006666 struct drm_device *dev = encoder->base.dev;
6667 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006668 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006669 int entry = 0;
6670
Daniel Vetter66a92782012-07-12 20:08:18 +02006671 list_for_each_entry(source_encoder,
6672 &dev->mode_config.encoder_list, base.head) {
6673
6674 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08006675 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02006676
6677 /* Intel hw has only one MUX where enocoders could be cloned. */
6678 if (encoder->cloneable && source_encoder->cloneable)
6679 index_mask |= (1 << entry);
6680
Jesse Barnes79e53942008-11-07 14:24:08 -08006681 entry++;
6682 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006683
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 return index_mask;
6685}
6686
Chris Wilson4d302442010-12-14 19:21:29 +00006687static bool has_edp_a(struct drm_device *dev)
6688{
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690
6691 if (!IS_MOBILE(dev))
6692 return false;
6693
6694 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6695 return false;
6696
6697 if (IS_GEN5(dev) &&
6698 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6699 return false;
6700
6701 return true;
6702}
6703
Jesse Barnes79e53942008-11-07 14:24:08 -08006704static void intel_setup_outputs(struct drm_device *dev)
6705{
Eric Anholt725e30a2009-01-22 13:01:02 -08006706 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006707 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006708 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006709 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006710
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006711 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006712 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6713 /* disable the panel fitter on everything but LVDS */
6714 I915_WRITE(PFIT_CONTROL, 0);
6715 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006716
Eric Anholtbad720f2009-10-22 16:11:14 -07006717 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006718 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006719
Chris Wilson4d302442010-12-14 19:21:29 +00006720 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006721 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006722
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006723 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006724 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006725 }
6726
6727 intel_crt_init(dev);
6728
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03006729 if (IS_HASWELL(dev)) {
6730 int found;
6731
6732 /* Haswell uses DDI functions to detect digital outputs */
6733 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
6734 /* DDI A only supports eDP */
6735 if (found)
6736 intel_ddi_init(dev, PORT_A);
6737
6738 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
6739 * register */
6740 found = I915_READ(SFUSE_STRAP);
6741
6742 if (found & SFUSE_STRAP_DDIB_DETECTED)
6743 intel_ddi_init(dev, PORT_B);
6744 if (found & SFUSE_STRAP_DDIC_DETECTED)
6745 intel_ddi_init(dev, PORT_C);
6746 if (found & SFUSE_STRAP_DDID_DETECTED)
6747 intel_ddi_init(dev, PORT_D);
6748 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006749 int found;
6750
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006751 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006752 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006753 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006754 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02006755 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006756 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006757 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006758 }
6759
6760 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02006761 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006762
Jesse Barnesb708a1d2012-06-11 14:39:56 -04006763 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02006764 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006765
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006766 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006767 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006768
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006769 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006770 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006771 } else if (IS_VALLEYVIEW(dev)) {
6772 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006773
Jesse Barnes4a87d652012-06-15 11:55:16 -07006774 if (I915_READ(SDVOB) & PORT_DETECTED) {
6775 /* SDVOB multiplex with HDMIB */
6776 found = intel_sdvo_init(dev, SDVOB, true);
6777 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02006778 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006779 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006780 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006781 }
6782
6783 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02006784 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006785
6786 /* Shares lanes with HDMI on SDVOC */
6787 if (I915_READ(DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006788 intel_dp_init(dev, DP_C, PORT_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08006789 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006790 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006791
Eric Anholt725e30a2009-01-22 13:01:02 -08006792 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006793 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006794 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006795 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6796 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02006797 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006798 }
Ma Ling27185ae2009-08-24 13:50:23 +08006799
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006800 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6801 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006802 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006803 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006804 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006805
6806 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006807
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006808 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6809 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006810 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006811 }
Ma Ling27185ae2009-08-24 13:50:23 +08006812
6813 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6814
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006815 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6816 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02006817 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006818 }
6819 if (SUPPORTS_INTEGRATED_DP(dev)) {
6820 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006821 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006822 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006823 }
Ma Ling27185ae2009-08-24 13:50:23 +08006824
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006825 if (SUPPORTS_INTEGRATED_DP(dev) &&
6826 (I915_READ(DP_D) & DP_DETECTED)) {
6827 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03006828 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006829 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006830 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006831 intel_dvo_init(dev);
6832
Zhenyu Wang103a1962009-11-27 11:44:36 +08006833 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006834 intel_tv_init(dev);
6835
Chris Wilson4ef69c72010-09-09 15:14:28 +01006836 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6837 encoder->base.possible_crtcs = encoder->crtc_mask;
6838 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02006839 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08006840 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006841
Chris Wilson2c7111d2011-03-29 10:40:27 +01006842 /* disable all the possible outputs/crtcs before entering KMS mode */
6843 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006844
Paulo Zanoni40579ab2012-07-03 15:57:33 -03006845 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07006846 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006847}
6848
6849static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6850{
6851 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006852
6853 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006854 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
6856 kfree(intel_fb);
6857}
6858
6859static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006860 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006861 unsigned int *handle)
6862{
6863 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006864 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006865
Chris Wilson05394f32010-11-08 19:18:58 +00006866 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006867}
6868
6869static const struct drm_framebuffer_funcs intel_fb_funcs = {
6870 .destroy = intel_user_framebuffer_destroy,
6871 .create_handle = intel_user_framebuffer_create_handle,
6872};
6873
Dave Airlie38651672010-03-30 05:34:13 +00006874int intel_framebuffer_init(struct drm_device *dev,
6875 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006876 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006877 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006878{
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 int ret;
6880
Chris Wilson05394f32010-11-08 19:18:58 +00006881 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006882 return -EINVAL;
6883
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006884 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006885 return -EINVAL;
6886
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006887 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006888 case DRM_FORMAT_RGB332:
6889 case DRM_FORMAT_RGB565:
6890 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006891 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006892 case DRM_FORMAT_ARGB8888:
6893 case DRM_FORMAT_XRGB2101010:
6894 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006895 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006896 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006897 case DRM_FORMAT_YUYV:
6898 case DRM_FORMAT_UYVY:
6899 case DRM_FORMAT_YVYU:
6900 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006901 break;
6902 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006903 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6904 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006905 return -EINVAL;
6906 }
6907
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6909 if (ret) {
6910 DRM_ERROR("framebuffer init failed %d\n", ret);
6911 return ret;
6912 }
6913
6914 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006915 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 return 0;
6917}
6918
Jesse Barnes79e53942008-11-07 14:24:08 -08006919static struct drm_framebuffer *
6920intel_user_framebuffer_create(struct drm_device *dev,
6921 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006922 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006923{
Chris Wilson05394f32010-11-08 19:18:58 +00006924 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006925
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006926 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6927 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006928 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006929 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006930
Chris Wilsond2dff872011-04-19 08:36:26 +01006931 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006932}
6933
Jesse Barnes79e53942008-11-07 14:24:08 -08006934static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006935 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006936 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006937};
6938
Jesse Barnese70236a2009-09-21 10:42:27 -07006939/* Set up chip specific display functions */
6940static void intel_init_display(struct drm_device *dev)
6941{
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943
6944 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006945 if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07006946 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02006947 dev_priv->display.crtc_enable = ironlake_crtc_enable;
6948 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006949 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006950 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006951 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07006952 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02006953 dev_priv->display.crtc_enable = i9xx_crtc_enable;
6954 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006955 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006956 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006957 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006958
Jesse Barnese70236a2009-09-21 10:42:27 -07006959 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006960 if (IS_VALLEYVIEW(dev))
6961 dev_priv->display.get_display_clock_speed =
6962 valleyview_get_display_clock_speed;
6963 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006964 dev_priv->display.get_display_clock_speed =
6965 i945_get_display_clock_speed;
6966 else if (IS_I915G(dev))
6967 dev_priv->display.get_display_clock_speed =
6968 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006969 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006970 dev_priv->display.get_display_clock_speed =
6971 i9xx_misc_get_display_clock_speed;
6972 else if (IS_I915GM(dev))
6973 dev_priv->display.get_display_clock_speed =
6974 i915gm_get_display_clock_speed;
6975 else if (IS_I865G(dev))
6976 dev_priv->display.get_display_clock_speed =
6977 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006978 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006979 dev_priv->display.get_display_clock_speed =
6980 i855_get_display_clock_speed;
6981 else /* 852, 830 */
6982 dev_priv->display.get_display_clock_speed =
6983 i830_get_display_clock_speed;
6984
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006985 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006986 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006987 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006988 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006989 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006990 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006991 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006992 } else if (IS_IVYBRIDGE(dev)) {
6993 /* FIXME: detect B0+ stepping and use auto training */
6994 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006995 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03006996 } else if (IS_HASWELL(dev)) {
6997 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08006998 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006999 } else
7000 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007001 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007002 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007003 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007004
7005 /* Default just returns -ENODEV to indicate unsupported */
7006 dev_priv->display.queue_flip = intel_default_queue_flip;
7007
7008 switch (INTEL_INFO(dev)->gen) {
7009 case 2:
7010 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7011 break;
7012
7013 case 3:
7014 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7015 break;
7016
7017 case 4:
7018 case 5:
7019 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7020 break;
7021
7022 case 6:
7023 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7024 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007025 case 7:
7026 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7027 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007028 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007029}
7030
Jesse Barnesb690e962010-07-19 13:53:12 -07007031/*
7032 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7033 * resume, or other times. This quirk makes sure that's the case for
7034 * affected systems.
7035 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007036static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007037{
7038 struct drm_i915_private *dev_priv = dev->dev_private;
7039
7040 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007041 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007042}
7043
Keith Packard435793d2011-07-12 14:56:22 -07007044/*
7045 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7046 */
7047static void quirk_ssc_force_disable(struct drm_device *dev)
7048{
7049 struct drm_i915_private *dev_priv = dev->dev_private;
7050 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007051 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007052}
7053
Carsten Emde4dca20e2012-03-15 15:56:26 +01007054/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007055 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7056 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007057 */
7058static void quirk_invert_brightness(struct drm_device *dev)
7059{
7060 struct drm_i915_private *dev_priv = dev->dev_private;
7061 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007062 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007063}
7064
7065struct intel_quirk {
7066 int device;
7067 int subsystem_vendor;
7068 int subsystem_device;
7069 void (*hook)(struct drm_device *dev);
7070};
7071
Ben Widawskyc43b5632012-04-16 14:07:40 -07007072static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007073 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007074 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007075
Jesse Barnesb690e962010-07-19 13:53:12 -07007076 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7077 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7078
Jesse Barnesb690e962010-07-19 13:53:12 -07007079 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7080 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7081
7082 /* 855 & before need to leave pipe A & dpll A up */
7083 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7084 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02007085 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007086
7087 /* Lenovo U160 cannot use SSC on LVDS */
7088 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007089
7090 /* Sony Vaio Y cannot use SSC on LVDS */
7091 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007092
7093 /* Acer Aspire 5734Z must invert backlight brightness */
7094 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007095};
7096
7097static void intel_init_quirks(struct drm_device *dev)
7098{
7099 struct pci_dev *d = dev->pdev;
7100 int i;
7101
7102 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7103 struct intel_quirk *q = &intel_quirks[i];
7104
7105 if (d->device == q->device &&
7106 (d->subsystem_vendor == q->subsystem_vendor ||
7107 q->subsystem_vendor == PCI_ANY_ID) &&
7108 (d->subsystem_device == q->subsystem_device ||
7109 q->subsystem_device == PCI_ANY_ID))
7110 q->hook(dev);
7111 }
7112}
7113
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007114/* Disable the VGA plane that we never use */
7115static void i915_disable_vga(struct drm_device *dev)
7116{
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 u8 sr1;
7119 u32 vga_reg;
7120
7121 if (HAS_PCH_SPLIT(dev))
7122 vga_reg = CPU_VGACNTRL;
7123 else
7124 vga_reg = VGACNTRL;
7125
7126 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007127 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007128 sr1 = inb(VGA_SR_DATA);
7129 outb(sr1 | 1<<5, VGA_SR_DATA);
7130 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7131 udelay(300);
7132
7133 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7134 POSTING_READ(vga_reg);
7135}
7136
Daniel Vetterf8175862012-04-10 15:50:11 +02007137void intel_modeset_init_hw(struct drm_device *dev)
7138{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03007139 /* We attempt to init the necessary power wells early in the initialization
7140 * time, so the subsystems that expect power to be enabled can work.
7141 */
7142 intel_init_power_wells(dev);
7143
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03007144 intel_prepare_ddi(dev);
7145
Daniel Vetterf8175862012-04-10 15:50:11 +02007146 intel_init_clock_gating(dev);
7147
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007148 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007149 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007150 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02007151}
7152
Jesse Barnes79e53942008-11-07 14:24:08 -08007153void intel_modeset_init(struct drm_device *dev)
7154{
Jesse Barnes652c3932009-08-17 13:31:43 -07007155 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007156 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007157
7158 drm_mode_config_init(dev);
7159
7160 dev->mode_config.min_width = 0;
7161 dev->mode_config.min_height = 0;
7162
Dave Airlie019d96c2011-09-29 16:20:42 +01007163 dev->mode_config.preferred_depth = 24;
7164 dev->mode_config.prefer_shadow = 1;
7165
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02007166 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08007167
Jesse Barnesb690e962010-07-19 13:53:12 -07007168 intel_init_quirks(dev);
7169
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007170 intel_init_pm(dev);
7171
Jesse Barnese70236a2009-09-21 10:42:27 -07007172 intel_init_display(dev);
7173
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007174 if (IS_GEN2(dev)) {
7175 dev->mode_config.max_width = 2048;
7176 dev->mode_config.max_height = 2048;
7177 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007178 dev->mode_config.max_width = 4096;
7179 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007180 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007181 dev->mode_config.max_width = 8192;
7182 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007183 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02007184 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007185
Zhao Yakui28c97732009-10-09 11:39:41 +08007186 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007187 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007188
Dave Airliea3524f12010-06-06 18:59:41 +10007189 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007190 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08007191 ret = intel_plane_init(dev, i);
7192 if (ret)
7193 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08007194 }
7195
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007196 intel_pch_pll_init(dev);
7197
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007198 /* Just disable it once at startup */
7199 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007200 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007201}
7202
7203void intel_modeset_gem_init(struct drm_device *dev)
7204{
Chris Wilson1833b132012-05-09 11:56:28 +01007205 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007206
7207 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007208}
7209
7210void intel_modeset_cleanup(struct drm_device *dev)
7211{
Jesse Barnes652c3932009-08-17 13:31:43 -07007212 struct drm_i915_private *dev_priv = dev->dev_private;
7213 struct drm_crtc *crtc;
7214 struct intel_crtc *intel_crtc;
7215
Keith Packardf87ea762010-10-03 19:36:26 -07007216 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007217 mutex_lock(&dev->struct_mutex);
7218
Jesse Barnes723bfd72010-10-07 16:01:13 -07007219 intel_unregister_dsm_handler();
7220
7221
Jesse Barnes652c3932009-08-17 13:31:43 -07007222 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7223 /* Skip inactive CRTCs */
7224 if (!crtc->fb)
7225 continue;
7226
7227 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007228 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007229 }
7230
Chris Wilson973d04f2011-07-08 12:22:37 +01007231 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07007232
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007233 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007234
Daniel Vetter930ebb42012-06-29 23:32:16 +02007235 ironlake_teardown_rc6(dev);
7236
Jesse Barnes57f350b2012-03-28 13:39:25 -07007237 if (IS_VALLEYVIEW(dev))
7238 vlv_init_dpio(dev);
7239
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007240 mutex_unlock(&dev->struct_mutex);
7241
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007242 /* Disable the irq before mode object teardown, for the irq might
7243 * enqueue unpin/hotplug work. */
7244 drm_irq_uninstall(dev);
7245 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02007246 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007247
Chris Wilson1630fe72011-07-08 12:22:42 +01007248 /* flush any delayed tasks or pending work */
7249 flush_scheduled_work();
7250
Jesse Barnes79e53942008-11-07 14:24:08 -08007251 drm_mode_config_cleanup(dev);
7252}
7253
Dave Airlie28d52042009-09-21 14:33:58 +10007254/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007255 * Return which encoder is currently attached for connector.
7256 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007257struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007258{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007259 return &intel_attached_encoder(connector)->base;
7260}
Jesse Barnes79e53942008-11-07 14:24:08 -08007261
Chris Wilsondf0e9242010-09-09 16:20:55 +01007262void intel_connector_attach_encoder(struct intel_connector *connector,
7263 struct intel_encoder *encoder)
7264{
7265 connector->encoder = encoder;
7266 drm_mode_connector_attach_encoder(&connector->base,
7267 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007268}
Dave Airlie28d52042009-09-21 14:33:58 +10007269
7270/*
7271 * set vga decode state - true == enable VGA decode
7272 */
7273int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7274{
7275 struct drm_i915_private *dev_priv = dev->dev_private;
7276 u16 gmch_ctrl;
7277
7278 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7279 if (state)
7280 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7281 else
7282 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7283 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7284 return 0;
7285}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007286
7287#ifdef CONFIG_DEBUG_FS
7288#include <linux/seq_file.h>
7289
7290struct intel_display_error_state {
7291 struct intel_cursor_error_state {
7292 u32 control;
7293 u32 position;
7294 u32 base;
7295 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01007296 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007297
7298 struct intel_pipe_error_state {
7299 u32 conf;
7300 u32 source;
7301
7302 u32 htotal;
7303 u32 hblank;
7304 u32 hsync;
7305 u32 vtotal;
7306 u32 vblank;
7307 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01007308 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007309
7310 struct intel_plane_error_state {
7311 u32 control;
7312 u32 stride;
7313 u32 size;
7314 u32 pos;
7315 u32 addr;
7316 u32 surface;
7317 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01007318 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007319};
7320
7321struct intel_display_error_state *
7322intel_display_capture_error_state(struct drm_device *dev)
7323{
Akshay Joshi0206e352011-08-16 15:34:10 -04007324 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007325 struct intel_display_error_state *error;
7326 int i;
7327
7328 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7329 if (error == NULL)
7330 return NULL;
7331
Damien Lespiau52331302012-08-15 19:23:25 +01007332 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007333 error->cursor[i].control = I915_READ(CURCNTR(i));
7334 error->cursor[i].position = I915_READ(CURPOS(i));
7335 error->cursor[i].base = I915_READ(CURBASE(i));
7336
7337 error->plane[i].control = I915_READ(DSPCNTR(i));
7338 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7339 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04007340 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007341 error->plane[i].addr = I915_READ(DSPADDR(i));
7342 if (INTEL_INFO(dev)->gen >= 4) {
7343 error->plane[i].surface = I915_READ(DSPSURF(i));
7344 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7345 }
7346
7347 error->pipe[i].conf = I915_READ(PIPECONF(i));
7348 error->pipe[i].source = I915_READ(PIPESRC(i));
7349 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7350 error->pipe[i].hblank = I915_READ(HBLANK(i));
7351 error->pipe[i].hsync = I915_READ(HSYNC(i));
7352 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7353 error->pipe[i].vblank = I915_READ(VBLANK(i));
7354 error->pipe[i].vsync = I915_READ(VSYNC(i));
7355 }
7356
7357 return error;
7358}
7359
7360void
7361intel_display_print_error_state(struct seq_file *m,
7362 struct drm_device *dev,
7363 struct intel_display_error_state *error)
7364{
Damien Lespiau52331302012-08-15 19:23:25 +01007365 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007366 int i;
7367
Damien Lespiau52331302012-08-15 19:23:25 +01007368 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
7369 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007370 seq_printf(m, "Pipe [%d]:\n", i);
7371 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7372 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7373 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7374 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7375 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7376 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7377 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7378 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7379
7380 seq_printf(m, "Plane [%d]:\n", i);
7381 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7382 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7383 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7384 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7385 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7386 if (INTEL_INFO(dev)->gen >= 4) {
7387 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7388 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7389 }
7390
7391 seq_printf(m, "Cursor [%d]:\n", i);
7392 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7393 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7394 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7395 }
7396}
7397#endif