blob: 26c55058dce31f62dcb0f4c207c25e6d70773cc5 [file] [log] [blame]
Shrenuj Bansala419c792016-10-20 14:05:11 -07001/* Copyright (c) 2008-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "kgsl_sharedmem.h"
18#include "adreno_drawctxt.h"
19#include "adreno_ringbuffer.h"
20#include "adreno_profile.h"
21#include "adreno_dispatch.h"
22#include "kgsl_iommu.h"
23#include "adreno_perfcounter.h"
24#include <linux/stat.h>
25#include <linux/delay.h>
Carter Cooper05f2a6b2017-03-20 11:43:11 -060026#include "kgsl_gmu.h"
Shrenuj Bansala419c792016-10-20 14:05:11 -070027
28#include "a4xx_reg.h"
29
30#ifdef CONFIG_QCOM_OCMEM
31#include <soc/qcom/ocmem.h>
32#endif
33
34#define DEVICE_3D_NAME "kgsl-3d"
35#define DEVICE_3D0_NAME "kgsl-3d0"
36
37/* ADRENO_DEVICE - Given a kgsl_device return the adreno device struct */
38#define ADRENO_DEVICE(device) \
39 container_of(device, struct adreno_device, dev)
40
41/* KGSL_DEVICE - given an adreno_device, return the KGSL device struct */
42#define KGSL_DEVICE(_dev) (&((_dev)->dev))
43
44/* ADRENO_CONTEXT - Given a context return the adreno context struct */
45#define ADRENO_CONTEXT(context) \
46 container_of(context, struct adreno_context, base)
47
48/* ADRENO_GPU_DEVICE - Given an adreno device return the GPU specific struct */
49#define ADRENO_GPU_DEVICE(_a) ((_a)->gpucore->gpudev)
50
51#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
52#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
53#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
54#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
55
56/* ADRENO_GPUREV - Return the GPU ID for the given adreno_device */
57#define ADRENO_GPUREV(_a) ((_a)->gpucore->gpurev)
58
59/*
60 * ADRENO_FEATURE - return true if the specified feature is supported by the GPU
61 * core
62 */
63#define ADRENO_FEATURE(_dev, _bit) \
64 ((_dev)->gpucore->features & (_bit))
65
66/**
67 * ADRENO_QUIRK - return true if the specified quirk is required by the GPU
68 */
69#define ADRENO_QUIRK(_dev, _bit) \
70 ((_dev)->quirks & (_bit))
71
72/*
73 * ADRENO_PREEMPT_STYLE - return preemption style
74 */
75#define ADRENO_PREEMPT_STYLE(flags) \
76 ((flags & KGSL_CONTEXT_PREEMPT_STYLE_MASK) >> \
77 KGSL_CONTEXT_PREEMPT_STYLE_SHIFT)
78
79/*
80 * return the dispatcher drawqueue in which the given drawobj should
81 * be submitted
82 */
83#define ADRENO_DRAWOBJ_DISPATCH_DRAWQUEUE(c) \
84 (&((ADRENO_CONTEXT(c->context))->rb->dispatch_q))
85
86#define ADRENO_DRAWOBJ_RB(c) \
87 ((ADRENO_CONTEXT(c->context))->rb)
88
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070089#define ADRENO_FW(a, f) (&(a->fw[f]))
90
Shrenuj Bansala419c792016-10-20 14:05:11 -070091/* Adreno core features */
92/* The core uses OCMEM for GMEM/binning memory */
93#define ADRENO_USES_OCMEM BIT(0)
94/* The core supports an accelerated warm start */
95#define ADRENO_WARM_START BIT(1)
96/* The core supports the microcode bootstrap functionality */
97#define ADRENO_USE_BOOTSTRAP BIT(2)
98/* The core supports SP/TP hw controlled power collapse */
99#define ADRENO_SPTP_PC BIT(3)
100/* The core supports Peak Power Detection(PPD)*/
101#define ADRENO_PPD BIT(4)
102/* The GPU supports content protection */
103#define ADRENO_CONTENT_PROTECTION BIT(5)
104/* The GPU supports preemption */
105#define ADRENO_PREEMPTION BIT(6)
106/* The core uses GPMU for power and limit management */
107#define ADRENO_GPMU BIT(7)
108/* The GPMU supports Limits Management */
109#define ADRENO_LM BIT(8)
110/* The core uses 64 bit GPU addresses */
111#define ADRENO_64BIT BIT(9)
112/* The GPU supports retention for cpz registers */
113#define ADRENO_CPZ_RETENTION BIT(10)
Shrenuj Bansalae672812016-02-24 14:17:30 -0800114/* The core has soft fault detection available */
115#define ADRENO_SOFT_FAULT_DETECT BIT(11)
Kyle Pieferb1027b02017-02-10 13:58:58 -0800116/* The GMU supports RPMh for power management*/
117#define ADRENO_RPMH BIT(12)
118/* The GMU supports IFPC power management*/
119#define ADRENO_IFPC BIT(13)
120/* The GMU supports HW based NAP */
121#define ADRENO_HW_NAP BIT(14)
122/* The GMU supports min voltage*/
123#define ADRENO_MIN_VOLT BIT(15)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700124
125/*
126 * Adreno GPU quirks - control bits for various workarounds
127 */
128
Lynus Vaz85c8cee2017-03-07 11:31:02 +0530129/* Set TWOPASSUSEWFI in PC_DBG_ECO_CNTL (5XX/6XX) */
Shrenuj Bansala419c792016-10-20 14:05:11 -0700130#define ADRENO_QUIRK_TWO_PASS_USE_WFI BIT(0)
131/* Lock/unlock mutex to sync with the IOMMU */
132#define ADRENO_QUIRK_IOMMU_SYNC BIT(1)
133/* Submit critical packets at GPU wake up */
134#define ADRENO_QUIRK_CRITICAL_PACKETS BIT(2)
135/* Mask out RB1-3 activity signals from HW hang detection logic */
136#define ADRENO_QUIRK_FAULT_DETECT_MASK BIT(3)
137/* Disable RB sampler datapath clock gating optimization */
138#define ADRENO_QUIRK_DISABLE_RB_DP2CLOCKGATING BIT(4)
139/* Disable local memory(LM) feature to avoid corner case error */
140#define ADRENO_QUIRK_DISABLE_LMLOADKILL BIT(5)
Kyle Pieferb1027b02017-02-10 13:58:58 -0800141/* Allow HFI to use registers to send message to GMU */
142#define ADRENO_QUIRK_HFI_USE_REG BIT(6)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700143
144/* Flags to control command packet settings */
145#define KGSL_CMD_FLAGS_NONE 0
146#define KGSL_CMD_FLAGS_PMODE BIT(0)
147#define KGSL_CMD_FLAGS_INTERNAL_ISSUE BIT(1)
148#define KGSL_CMD_FLAGS_WFI BIT(2)
149#define KGSL_CMD_FLAGS_PROFILE BIT(3)
150#define KGSL_CMD_FLAGS_PWRON_FIXUP BIT(4)
151
152/* Command identifiers */
153#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
154#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
155#define KGSL_CMD_INTERNAL_IDENTIFIER 0x2EEDD00D
156#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
157#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
158#define KGSL_START_OF_PROFILE_IDENTIFIER 0x2DEFADE1
159#define KGSL_END_OF_PROFILE_IDENTIFIER 0x2DEFADE2
160#define KGSL_PWRON_FIXUP_IDENTIFIER 0x2AFAFAFA
161
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700162/* Number of times to try hard reset */
163#define NUM_TIMES_RESET_RETRY 5
164
Shrenuj Bansala419c792016-10-20 14:05:11 -0700165/* One cannot wait forever for the core to idle, so set an upper limit to the
166 * amount of time to wait for the core to go idle
167 */
Shrenuj Bansala419c792016-10-20 14:05:11 -0700168#define ADRENO_IDLE_TIMEOUT (20 * 1000)
169
170#define ADRENO_UCHE_GMEM_BASE 0x100000
171
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700172#define ADRENO_FW_PFP 0
173#define ADRENO_FW_SQE 0
174#define ADRENO_FW_PM4 1
175
Shrenuj Bansala419c792016-10-20 14:05:11 -0700176enum adreno_gpurev {
177 ADRENO_REV_UNKNOWN = 0,
178 ADRENO_REV_A304 = 304,
179 ADRENO_REV_A305 = 305,
180 ADRENO_REV_A305C = 306,
181 ADRENO_REV_A306 = 307,
182 ADRENO_REV_A306A = 308,
183 ADRENO_REV_A310 = 310,
184 ADRENO_REV_A320 = 320,
185 ADRENO_REV_A330 = 330,
186 ADRENO_REV_A305B = 335,
187 ADRENO_REV_A405 = 405,
188 ADRENO_REV_A418 = 418,
189 ADRENO_REV_A420 = 420,
190 ADRENO_REV_A430 = 430,
191 ADRENO_REV_A505 = 505,
192 ADRENO_REV_A506 = 506,
Rajesh Kemisettiaed6ec72017-02-06 09:37:00 +0530193 ADRENO_REV_A508 = 508,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700194 ADRENO_REV_A510 = 510,
195 ADRENO_REV_A512 = 512,
196 ADRENO_REV_A530 = 530,
197 ADRENO_REV_A540 = 540,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700198 ADRENO_REV_A630 = 630,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700199};
200
201#define ADRENO_START_WARM 0
202#define ADRENO_START_COLD 1
203
204#define ADRENO_SOFT_FAULT BIT(0)
205#define ADRENO_HARD_FAULT BIT(1)
206#define ADRENO_TIMEOUT_FAULT BIT(2)
207#define ADRENO_IOMMU_PAGE_FAULT BIT(3)
208#define ADRENO_PREEMPT_FAULT BIT(4)
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700209#define ADRENO_GMU_FAULT BIT(5)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700210
211#define ADRENO_SPTP_PC_CTRL 0
212#define ADRENO_PPD_CTRL 1
213#define ADRENO_LM_CTRL 2
214#define ADRENO_HWCG_CTRL 3
215#define ADRENO_THROTTLING_CTRL 4
216
217
218/* number of throttle counters for DCVS adjustment */
219#define ADRENO_GPMU_THROTTLE_COUNTERS 4
220/* base for throttle counters */
221#define ADRENO_GPMU_THROTTLE_COUNTERS_BASE_REG 43
222
223struct adreno_gpudev;
224
225/* Time to allow preemption to complete (in ms) */
226#define ADRENO_PREEMPT_TIMEOUT 10000
227
228#define ADRENO_INT_BIT(a, _bit) (((a)->gpucore->gpudev->int_bits) ? \
229 (adreno_get_int(a, _bit) < 0 ? 0 : \
230 BIT(adreno_get_int(a, _bit))) : 0)
231
232/**
233 * enum adreno_preempt_states
234 * ADRENO_PREEMPT_NONE: No preemption is scheduled
235 * ADRENO_PREEMPT_START: The S/W has started
236 * ADRENO_PREEMPT_TRIGGERED: A preeempt has been triggered in the HW
237 * ADRENO_PREEMPT_FAULTED: The preempt timer has fired
238 * ADRENO_PREEMPT_PENDING: The H/W has signaled preemption complete
239 * ADRENO_PREEMPT_COMPLETE: Preemption could not be finished in the IRQ handler,
240 * worker has been scheduled
241 */
242enum adreno_preempt_states {
243 ADRENO_PREEMPT_NONE = 0,
244 ADRENO_PREEMPT_START,
245 ADRENO_PREEMPT_TRIGGERED,
246 ADRENO_PREEMPT_FAULTED,
247 ADRENO_PREEMPT_PENDING,
248 ADRENO_PREEMPT_COMPLETE,
249};
250
251/**
252 * struct adreno_preemption
253 * @state: The current state of preemption
254 * @counters: Memory descriptor for the memory where the GPU writes the
255 * preemption counters on switch
256 * @timer: A timer to make sure preemption doesn't stall
257 * @work: A work struct for the preemption worker (for 5XX)
258 * @token_submit: Indicates if a preempt token has been submitted in
259 * current ringbuffer (for 4XX)
260 */
261struct adreno_preemption {
262 atomic_t state;
263 struct kgsl_memdesc counters;
264 struct timer_list timer;
265 struct work_struct work;
266 bool token_submit;
267};
268
269
270struct adreno_busy_data {
271 unsigned int gpu_busy;
272 unsigned int vbif_ram_cycles;
273 unsigned int vbif_starved_ram;
274 unsigned int throttle_cycles[ADRENO_GPMU_THROTTLE_COUNTERS];
275};
276
277/**
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700278 * struct adreno_firmware - Struct holding fw details
279 * @fwvirt: Buffer which holds the ucode
280 * @size: Size of ucode buffer
281 * @version: Version of ucode
282 * @memdesc: Memory descriptor which holds ucode buffer info
283 */
284struct adreno_firmware {
285 unsigned int *fwvirt;
286 size_t size;
287 unsigned int version;
288 struct kgsl_memdesc memdesc;
289};
290
291/**
Shrenuj Bansala419c792016-10-20 14:05:11 -0700292 * struct adreno_gpu_core - A specific GPU core definition
293 * @gpurev: Unique GPU revision identifier
294 * @core: Match for the core version of the GPU
295 * @major: Match for the major version of the GPU
296 * @minor: Match for the minor version of the GPU
297 * @patchid: Match for the patch revision of the GPU
298 * @features: Common adreno features supported by this core
299 * @pm4fw_name: Filename for th PM4 firmware
300 * @pfpfw_name: Filename for the PFP firmware
301 * @zap_name: Filename for the Zap Shader ucode
302 * @gpudev: Pointer to the GPU family specific functions for this core
303 * @gmem_size: Amount of binning memory (GMEM/OCMEM) to reserve for the core
304 * @pm4_jt_idx: Index of the jump table in the PM4 microcode
305 * @pm4_jt_addr: Address offset to load the jump table for the PM4 microcode
306 * @pfp_jt_idx: Index of the jump table in the PFP microcode
307 * @pfp_jt_addr: Address offset to load the jump table for the PFP microcode
308 * @pm4_bstrp_size: Size of the bootstrap loader for PM4 microcode
309 * @pfp_bstrp_size: Size of the bootstrap loader for PFP microcde
310 * @pfp_bstrp_ver: Version of the PFP microcode that supports bootstraping
311 * @shader_offset: Offset of shader from gpu reg base
312 * @shader_size: Shader size
313 * @num_protected_regs: number of protected registers
314 * @gpmufw_name: Filename for the GPMU firmware
315 * @gpmu_major: Match for the GPMU & firmware, major revision
316 * @gpmu_minor: Match for the GPMU & firmware, minor revision
317 * @gpmu_features: Supported features for any given GPMU version
318 * @busy_mask: mask to check if GPU is busy in RBBM_STATUS
319 * @lm_major: Limits Management register sequence, major revision
320 * @lm_minor: LM register sequence, minor revision
321 * @regfw_name: Filename for the register sequence firmware
322 * @gpmu_tsens: ID for the temporature sensor used by the GPMU
323 * @max_power: Max possible power draw of a core, units elephant tail hairs
324 */
325struct adreno_gpu_core {
326 enum adreno_gpurev gpurev;
327 unsigned int core, major, minor, patchid;
328 unsigned long features;
329 const char *pm4fw_name;
330 const char *pfpfw_name;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700331 const char *sqefw_name;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700332 const char *zap_name;
333 struct adreno_gpudev *gpudev;
334 size_t gmem_size;
335 unsigned int pm4_jt_idx;
336 unsigned int pm4_jt_addr;
337 unsigned int pfp_jt_idx;
338 unsigned int pfp_jt_addr;
339 unsigned int pm4_bstrp_size;
340 unsigned int pfp_bstrp_size;
341 unsigned int pfp_bstrp_ver;
342 unsigned long shader_offset;
343 unsigned int shader_size;
344 unsigned int num_protected_regs;
345 const char *gpmufw_name;
346 unsigned int gpmu_major;
347 unsigned int gpmu_minor;
348 unsigned int gpmu_features;
349 unsigned int busy_mask;
350 unsigned int lm_major, lm_minor;
351 const char *regfw_name;
352 unsigned int gpmu_tsens;
353 unsigned int max_power;
354};
355
356/**
357 * struct adreno_device - The mothership structure for all adreno related info
358 * @dev: Reference to struct kgsl_device
359 * @priv: Holds the private flags specific to the adreno_device
360 * @chipid: Chip ID specific to the GPU
361 * @gmem_base: Base physical address of GMEM
362 * @gmem_size: GMEM size
363 * @gpucore: Pointer to the adreno_gpu_core structure
364 * @pfp_fw: Buffer which holds the pfp ucode
365 * @pfp_fw_size: Size of pfp ucode buffer
366 * @pfp_fw_version: Version of pfp ucode
367 * @pfp: Memory descriptor which holds pfp ucode buffer info
368 * @pm4_fw: Buffer which holds the pm4 ucode
369 * @pm4_fw_size: Size of pm4 ucode buffer
370 * @pm4_fw_version: Version of pm4 ucode
371 * @pm4: Memory descriptor which holds pm4 ucode buffer info
372 * @gpmu_cmds_size: Length of gpmu cmd stream
373 * @gpmu_cmds: gpmu cmd stream
374 * @ringbuffers: Array of pointers to adreno_ringbuffers
375 * @num_ringbuffers: Number of ringbuffers for the GPU
376 * @cur_rb: Pointer to the current ringbuffer
377 * @next_rb: Ringbuffer we are switching to during preemption
378 * @prev_rb: Ringbuffer we are switching from during preemption
379 * @fast_hang_detect: Software fault detection availability
380 * @ft_policy: Defines the fault tolerance policy
381 * @long_ib_detect: Long IB detection availability
382 * @ft_pf_policy: Defines the fault policy for page faults
383 * @ocmem_hdl: Handle to the ocmem allocated buffer
384 * @profile: Container for adreno profiler information
385 * @dispatcher: Container for adreno GPU dispatcher
386 * @pwron_fixup: Command buffer to run a post-power collapse shader workaround
387 * @pwron_fixup_dwords: Number of dwords in the command buffer
388 * @input_work: Work struct for turning on the GPU after a touch event
389 * @busy_data: Struct holding GPU VBIF busy stats
390 * @ram_cycles_lo: Number of DDR clock cycles for the monitor session
391 * @perfctr_pwr_lo: Number of cycles VBIF is stalled by DDR
392 * @halt: Atomic variable to check whether the GPU is currently halted
Deepak Kumar273c5712017-01-03 21:49:03 +0530393 * @pending_irq_refcnt: Atomic variable to keep track of running IRQ handlers
Shrenuj Bansala419c792016-10-20 14:05:11 -0700394 * @ctx_d_debugfs: Context debugfs node
395 * @pwrctrl_flag: Flag to hold adreno specific power attributes
396 * @profile_buffer: Memdesc holding the drawobj profiling buffer
397 * @profile_index: Index to store the start/stop ticks in the profiling
398 * buffer
399 * @sp_local_gpuaddr: Base GPU virtual address for SP local memory
400 * @sp_pvt_gpuaddr: Base GPU virtual address for SP private memory
401 * @lm_fw: The LM firmware handle
402 * @lm_sequence: Pointer to the start of the register write sequence for LM
403 * @lm_size: The dword size of the LM sequence
404 * @lm_limit: limiting value for LM
405 * @lm_threshold_count: register value for counter for lm threshold breakin
406 * @lm_threshold_cross: number of current peaks exceeding threshold
407 * @speed_bin: Indicate which power level set to use
408 * @csdev: Pointer to a coresight device (if applicable)
409 * @gpmu_throttle_counters - counteers for number of throttled clocks
410 * @irq_storm_work: Worker to handle possible interrupt storms
411 * @active_list: List to track active contexts
412 * @active_list_lock: Lock to protect active_list
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600413 * @gpu_llc_slice: GPU system cache slice descriptor
Sushmita Susheelendrab1976682016-11-07 14:21:11 -0700414 * @gpu_llc_slice_enable: To enable the GPU system cache slice or not
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700415 * @gpuhtw_llc_slice: GPU pagetables system cache slice descriptor
Sushmita Susheelendrad3756c02017-01-11 15:05:40 -0700416 * @gpuhtw_llc_slice_enable: To enable the GPUHTW system cache slice or not
Harshdeep Dhatta9e0d762017-05-10 14:16:42 -0600417 * @zap_loaded: Used to track if zap was successfully loaded or not
Shrenuj Bansala419c792016-10-20 14:05:11 -0700418 */
419struct adreno_device {
420 struct kgsl_device dev; /* Must be first field in this struct */
421 unsigned long priv;
422 unsigned int chipid;
423 unsigned long gmem_base;
424 unsigned long gmem_size;
425 const struct adreno_gpu_core *gpucore;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700426 struct adreno_firmware fw[2];
Shrenuj Bansala419c792016-10-20 14:05:11 -0700427 size_t gpmu_cmds_size;
428 unsigned int *gpmu_cmds;
429 struct adreno_ringbuffer ringbuffers[KGSL_PRIORITY_MAX_RB_LEVELS];
430 int num_ringbuffers;
431 struct adreno_ringbuffer *cur_rb;
432 struct adreno_ringbuffer *next_rb;
433 struct adreno_ringbuffer *prev_rb;
434 unsigned int fast_hang_detect;
435 unsigned long ft_policy;
436 unsigned int long_ib_detect;
437 unsigned long ft_pf_policy;
438 struct ocmem_buf *ocmem_hdl;
439 struct adreno_profile profile;
440 struct adreno_dispatcher dispatcher;
441 struct kgsl_memdesc pwron_fixup;
442 unsigned int pwron_fixup_dwords;
443 struct work_struct input_work;
444 struct adreno_busy_data busy_data;
445 unsigned int ram_cycles_lo;
446 unsigned int starved_ram_lo;
447 unsigned int perfctr_pwr_lo;
448 atomic_t halt;
Deepak Kumar273c5712017-01-03 21:49:03 +0530449 atomic_t pending_irq_refcnt;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700450 struct dentry *ctx_d_debugfs;
451 unsigned long pwrctrl_flag;
452
453 struct kgsl_memdesc profile_buffer;
454 unsigned int profile_index;
455 uint64_t sp_local_gpuaddr;
456 uint64_t sp_pvt_gpuaddr;
457 const struct firmware *lm_fw;
458 uint32_t *lm_sequence;
459 uint32_t lm_size;
460 struct adreno_preemption preempt;
461 struct work_struct gpmu_work;
462 uint32_t lm_leakage;
463 uint32_t lm_limit;
464 uint32_t lm_threshold_count;
465 uint32_t lm_threshold_cross;
466
467 unsigned int speed_bin;
468 unsigned int quirks;
469
470 struct coresight_device *csdev;
471 uint32_t gpmu_throttle_counters[ADRENO_GPMU_THROTTLE_COUNTERS];
472 struct work_struct irq_storm_work;
473
474 struct list_head active_list;
475 spinlock_t active_list_lock;
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600476
477 void *gpu_llc_slice;
Sushmita Susheelendrab1976682016-11-07 14:21:11 -0700478 bool gpu_llc_slice_enable;
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700479 void *gpuhtw_llc_slice;
Sushmita Susheelendrad3756c02017-01-11 15:05:40 -0700480 bool gpuhtw_llc_slice_enable;
Harshdeep Dhatta9e0d762017-05-10 14:16:42 -0600481 unsigned int zap_loaded;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700482};
483
484/**
485 * enum adreno_device_flags - Private flags for the adreno_device
486 * @ADRENO_DEVICE_PWRON - Set during init after a power collapse
487 * @ADRENO_DEVICE_PWRON_FIXUP - Set if the target requires the shader fixup
488 * after power collapse
489 * @ADRENO_DEVICE_CORESIGHT - Set if the coresight (trace bus) registers should
490 * be restored after power collapse
491 * @ADRENO_DEVICE_HANG_INTR - Set if the hang interrupt should be enabled for
492 * this target
493 * @ADRENO_DEVICE_STARTED - Set if the device start sequence is in progress
494 * @ADRENO_DEVICE_FAULT - Set if the device is currently in fault (and shouldn't
495 * send any more commands to the ringbuffer)
496 * @ADRENO_DEVICE_DRAWOBJ_PROFILE - Set if the device supports drawobj
497 * profiling via the ALWAYSON counter
498 * @ADRENO_DEVICE_PREEMPTION - Turn on/off preemption
499 * @ADRENO_DEVICE_SOFT_FAULT_DETECT - Set if soft fault detect is enabled
500 * @ADRENO_DEVICE_GPMU_INITIALIZED - Set if GPMU firmware initialization succeed
501 * @ADRENO_DEVICE_ISDB_ENABLED - Set if the Integrated Shader DeBugger is
502 * attached and enabled
503 * @ADRENO_DEVICE_CACHE_FLUSH_TS_SUSPENDED - Set if a CACHE_FLUSH_TS irq storm
504 * is in progress
Kyle Piefere923b7a2017-03-28 17:31:48 -0700505 * @ADRENO_DEVICE_HARD_RESET - Set if soft reset fails and hard reset is needed
Shrenuj Bansala419c792016-10-20 14:05:11 -0700506 */
507enum adreno_device_flags {
508 ADRENO_DEVICE_PWRON = 0,
509 ADRENO_DEVICE_PWRON_FIXUP = 1,
510 ADRENO_DEVICE_INITIALIZED = 2,
511 ADRENO_DEVICE_CORESIGHT = 3,
512 ADRENO_DEVICE_HANG_INTR = 4,
513 ADRENO_DEVICE_STARTED = 5,
514 ADRENO_DEVICE_FAULT = 6,
515 ADRENO_DEVICE_DRAWOBJ_PROFILE = 7,
516 ADRENO_DEVICE_GPU_REGULATOR_ENABLED = 8,
517 ADRENO_DEVICE_PREEMPTION = 9,
518 ADRENO_DEVICE_SOFT_FAULT_DETECT = 10,
519 ADRENO_DEVICE_GPMU_INITIALIZED = 11,
520 ADRENO_DEVICE_ISDB_ENABLED = 12,
521 ADRENO_DEVICE_CACHE_FLUSH_TS_SUSPENDED = 13,
Kyle Piefere923b7a2017-03-28 17:31:48 -0700522 ADRENO_DEVICE_HARD_RESET = 14,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700523};
524
525/**
526 * struct adreno_drawobj_profile_entry - a single drawobj entry in the
527 * kernel profiling buffer
528 * @started: Number of GPU ticks at start of the drawobj
529 * @retired: Number of GPU ticks at the end of the drawobj
530 */
531struct adreno_drawobj_profile_entry {
532 uint64_t started;
533 uint64_t retired;
534};
535
536#define ADRENO_DRAWOBJ_PROFILE_COUNT \
537 (PAGE_SIZE / sizeof(struct adreno_drawobj_profile_entry))
538
539#define ADRENO_DRAWOBJ_PROFILE_OFFSET(_index, _member) \
540 ((_index) * sizeof(struct adreno_drawobj_profile_entry) \
541 + offsetof(struct adreno_drawobj_profile_entry, _member))
542
543
544/**
545 * adreno_regs: List of registers that are used in kgsl driver for all
546 * 3D devices. Each device type has different offset value for the same
547 * register, so an array of register offsets are declared for every device
548 * and are indexed by the enumeration values defined in this enum
549 */
550enum adreno_regs {
551 ADRENO_REG_CP_ME_RAM_WADDR,
552 ADRENO_REG_CP_ME_RAM_DATA,
553 ADRENO_REG_CP_PFP_UCODE_DATA,
554 ADRENO_REG_CP_PFP_UCODE_ADDR,
555 ADRENO_REG_CP_WFI_PEND_CTR,
556 ADRENO_REG_CP_RB_BASE,
557 ADRENO_REG_CP_RB_BASE_HI,
558 ADRENO_REG_CP_RB_RPTR_ADDR_LO,
559 ADRENO_REG_CP_RB_RPTR_ADDR_HI,
560 ADRENO_REG_CP_RB_RPTR,
561 ADRENO_REG_CP_RB_WPTR,
562 ADRENO_REG_CP_CNTL,
563 ADRENO_REG_CP_ME_CNTL,
564 ADRENO_REG_CP_RB_CNTL,
565 ADRENO_REG_CP_IB1_BASE,
566 ADRENO_REG_CP_IB1_BASE_HI,
567 ADRENO_REG_CP_IB1_BUFSZ,
568 ADRENO_REG_CP_IB2_BASE,
569 ADRENO_REG_CP_IB2_BASE_HI,
570 ADRENO_REG_CP_IB2_BUFSZ,
571 ADRENO_REG_CP_TIMESTAMP,
572 ADRENO_REG_CP_SCRATCH_REG6,
573 ADRENO_REG_CP_SCRATCH_REG7,
574 ADRENO_REG_CP_ME_RAM_RADDR,
575 ADRENO_REG_CP_ROQ_ADDR,
576 ADRENO_REG_CP_ROQ_DATA,
577 ADRENO_REG_CP_MERCIU_ADDR,
578 ADRENO_REG_CP_MERCIU_DATA,
579 ADRENO_REG_CP_MERCIU_DATA2,
580 ADRENO_REG_CP_MEQ_ADDR,
581 ADRENO_REG_CP_MEQ_DATA,
582 ADRENO_REG_CP_HW_FAULT,
583 ADRENO_REG_CP_PROTECT_STATUS,
584 ADRENO_REG_CP_PREEMPT,
585 ADRENO_REG_CP_PREEMPT_DEBUG,
586 ADRENO_REG_CP_PREEMPT_DISABLE,
587 ADRENO_REG_CP_PROTECT_REG_0,
588 ADRENO_REG_CP_CONTEXT_SWITCH_SMMU_INFO_LO,
589 ADRENO_REG_CP_CONTEXT_SWITCH_SMMU_INFO_HI,
590 ADRENO_REG_RBBM_STATUS,
591 ADRENO_REG_RBBM_STATUS3,
592 ADRENO_REG_RBBM_PERFCTR_CTL,
593 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD0,
594 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD1,
595 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD2,
596 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD3,
597 ADRENO_REG_RBBM_PERFCTR_PWR_1_LO,
598 ADRENO_REG_RBBM_INT_0_MASK,
599 ADRENO_REG_RBBM_INT_0_STATUS,
600 ADRENO_REG_RBBM_PM_OVERRIDE2,
601 ADRENO_REG_RBBM_INT_CLEAR_CMD,
602 ADRENO_REG_RBBM_SW_RESET_CMD,
603 ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD,
604 ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD2,
605 ADRENO_REG_RBBM_CLOCK_CTL,
606 ADRENO_REG_VPC_DEBUG_RAM_SEL,
607 ADRENO_REG_VPC_DEBUG_RAM_READ,
608 ADRENO_REG_PA_SC_AA_CONFIG,
609 ADRENO_REG_SQ_GPR_MANAGEMENT,
610 ADRENO_REG_SQ_INST_STORE_MANAGEMENT,
611 ADRENO_REG_TP0_CHICKEN,
612 ADRENO_REG_RBBM_RBBM_CTL,
613 ADRENO_REG_UCHE_INVALIDATE0,
614 ADRENO_REG_UCHE_INVALIDATE1,
615 ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_LO,
616 ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_HI,
617 ADRENO_REG_RBBM_SECVID_TRUST_CONTROL,
618 ADRENO_REG_RBBM_ALWAYSON_COUNTER_LO,
619 ADRENO_REG_RBBM_ALWAYSON_COUNTER_HI,
620 ADRENO_REG_RBBM_SECVID_TRUST_CONFIG,
621 ADRENO_REG_RBBM_SECVID_TSB_CONTROL,
622 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE,
623 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE_HI,
624 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_SIZE,
625 ADRENO_REG_VBIF_XIN_HALT_CTRL0,
626 ADRENO_REG_VBIF_XIN_HALT_CTRL1,
627 ADRENO_REG_VBIF_VERSION,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800628 ADRENO_REG_GMU_AO_INTERRUPT_EN,
Kyle Piefere7b06b42017-04-06 13:53:01 -0700629 ADRENO_REG_GMU_AO_HOST_INTERRUPT_CLR,
630 ADRENO_REG_GMU_AO_HOST_INTERRUPT_STATUS,
631 ADRENO_REG_GMU_AO_HOST_INTERRUPT_MASK,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800632 ADRENO_REG_GMU_PWR_COL_KEEPALIVE,
633 ADRENO_REG_GMU_AHB_FENCE_STATUS,
634 ADRENO_REG_GMU_RPMH_POWER_STATE,
635 ADRENO_REG_GMU_HFI_CTRL_STATUS,
636 ADRENO_REG_GMU_HFI_VERSION_INFO,
637 ADRENO_REG_GMU_HFI_SFR_ADDR,
638 ADRENO_REG_GMU_GMU2HOST_INTR_CLR,
639 ADRENO_REG_GMU_GMU2HOST_INTR_INFO,
Kyle Piefere7b06b42017-04-06 13:53:01 -0700640 ADRENO_REG_GMU_GMU2HOST_INTR_MASK,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800641 ADRENO_REG_GMU_HOST2GMU_INTR_SET,
642 ADRENO_REG_GMU_HOST2GMU_INTR_CLR,
643 ADRENO_REG_GMU_HOST2GMU_INTR_RAW_INFO,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700644 ADRENO_REG_REGISTER_MAX,
645};
646
647enum adreno_int_bits {
648 ADRENO_INT_RBBM_AHB_ERROR,
649 ADRENO_INT_BITS_MAX,
650};
651
652/**
653 * adreno_reg_offsets: Holds array of register offsets
654 * @offsets: Offset array of size defined by enum adreno_regs
655 * @offset_0: This is the index of the register in offset array whose value
656 * is 0. 0 is a valid register offset and during initialization of the
657 * offset array we need to know if an offset value is correctly defined to 0
658 */
659struct adreno_reg_offsets {
660 unsigned int *const offsets;
661 enum adreno_regs offset_0;
662};
663
664#define ADRENO_REG_UNUSED 0xFFFFFFFF
665#define ADRENO_REG_SKIP 0xFFFFFFFE
666#define ADRENO_REG_DEFINE(_offset, _reg) [_offset] = _reg
667#define ADRENO_INT_DEFINE(_offset, _val) ADRENO_REG_DEFINE(_offset, _val)
668
669/*
670 * struct adreno_vbif_data - Describes vbif register value pair
671 * @reg: Offset to vbif register
672 * @val: The value that should be programmed in the register at reg
673 */
674struct adreno_vbif_data {
675 unsigned int reg;
676 unsigned int val;
677};
678
679/*
680 * struct adreno_vbif_platform - Holds an array of vbif reg value pairs
681 * for a particular core
682 * @devfunc: Pointer to platform/core identification function
683 * @vbif: Array of reg value pairs for vbif registers
684 */
685struct adreno_vbif_platform {
686 int (*devfunc)(struct adreno_device *);
687 const struct adreno_vbif_data *vbif;
688};
689
690/*
691 * struct adreno_vbif_snapshot_registers - Holds an array of vbif registers
692 * listed for snapshot dump for a particular core
693 * @version: vbif version
694 * @mask: vbif revision mask
695 * @registers: vbif registers listed for snapshot dump
696 * @count: count of vbif registers listed for snapshot
697 */
698struct adreno_vbif_snapshot_registers {
699 const unsigned int version;
700 const unsigned int mask;
701 const unsigned int *registers;
702 const int count;
703};
704
705/**
706 * struct adreno_coresight_register - Definition for a coresight (tracebus)
707 * debug register
708 * @offset: Offset of the debug register in the KGSL mmio region
709 * @initial: Default value to write when coresight is enabled
710 * @value: Current shadow value of the register (to be reprogrammed after power
711 * collapse)
712 */
713struct adreno_coresight_register {
714 unsigned int offset;
715 unsigned int initial;
716 unsigned int value;
717};
718
719struct adreno_coresight_attr {
720 struct device_attribute attr;
721 struct adreno_coresight_register *reg;
722};
723
724ssize_t adreno_coresight_show_register(struct device *device,
725 struct device_attribute *attr, char *buf);
726
727ssize_t adreno_coresight_store_register(struct device *dev,
728 struct device_attribute *attr, const char *buf, size_t size);
729
730#define ADRENO_CORESIGHT_ATTR(_attrname, _reg) \
731 struct adreno_coresight_attr coresight_attr_##_attrname = { \
732 __ATTR(_attrname, 0644, \
733 adreno_coresight_show_register, \
734 adreno_coresight_store_register), \
735 (_reg), }
736
737/**
738 * struct adreno_coresight - GPU specific coresight definition
739 * @registers - Array of GPU specific registers to configure trace bus output
740 * @count - Number of registers in the array
741 * @groups - Pointer to an attribute list of control files
742 * @atid - The unique ATID value of the coresight device
743 */
744struct adreno_coresight {
745 struct adreno_coresight_register *registers;
746 unsigned int count;
747 const struct attribute_group **groups;
748 unsigned int atid;
749};
750
751
752struct adreno_irq_funcs {
753 void (*func)(struct adreno_device *, int);
754};
755#define ADRENO_IRQ_CALLBACK(_c) { .func = _c }
756
757struct adreno_irq {
758 unsigned int mask;
759 struct adreno_irq_funcs *funcs;
760};
761
762/*
763 * struct adreno_debugbus_block - Holds info about debug buses of a chip
764 * @block_id: Bus identifier
765 * @dwords: Number of dwords of data that this block holds
766 */
767struct adreno_debugbus_block {
768 unsigned int block_id;
769 unsigned int dwords;
770};
771
772/*
773 * struct adreno_snapshot_section_sizes - Structure holding the size of
774 * different sections dumped during device snapshot
775 * @cp_pfp: CP PFP data section size
776 * @cp_me: CP ME data section size
777 * @vpc_mem: VPC memory section size
778 * @cp_meq: CP MEQ size
779 * @shader_mem: Size of shader memory of 1 shader section
780 * @cp_merciu: CP MERCIU size
781 * @roq: ROQ size
782 */
783struct adreno_snapshot_sizes {
784 int cp_pfp;
785 int cp_me;
786 int vpc_mem;
787 int cp_meq;
788 int shader_mem;
789 int cp_merciu;
790 int roq;
791};
792
793/*
794 * struct adreno_snapshot_data - Holds data used in snapshot
795 * @sect_sizes: Has sections sizes
796 */
797struct adreno_snapshot_data {
798 struct adreno_snapshot_sizes *sect_sizes;
799};
800
801struct adreno_gpudev {
802 /*
803 * These registers are in a different location on different devices,
804 * so define them in the structure and use them as variables.
805 */
806 const struct adreno_reg_offsets *reg_offsets;
807 unsigned int *const int_bits;
808 const struct adreno_ft_perf_counters *ft_perf_counters;
809 unsigned int ft_perf_counters_count;
810
811 struct adreno_perfcounters *perfcounters;
812 const struct adreno_invalid_countables *invalid_countables;
813 struct adreno_snapshot_data *snapshot_data;
814
815 struct adreno_coresight *coresight;
816
817 struct adreno_irq *irq;
818 int num_prio_levels;
819 unsigned int vbif_xin_halt_ctrl0_mask;
820 /* GPU specific function hooks */
821 void (*irq_trace)(struct adreno_device *, unsigned int status);
822 void (*snapshot)(struct adreno_device *, struct kgsl_snapshot *);
823 void (*platform_setup)(struct adreno_device *);
824 void (*init)(struct adreno_device *);
825 void (*remove)(struct adreno_device *);
826 int (*rb_start)(struct adreno_device *, unsigned int start_type);
827 int (*microcode_read)(struct adreno_device *);
828 void (*perfcounter_init)(struct adreno_device *);
829 void (*perfcounter_close)(struct adreno_device *);
830 void (*start)(struct adreno_device *);
831 bool (*is_sptp_idle)(struct adreno_device *);
832 int (*regulator_enable)(struct adreno_device *);
833 void (*regulator_disable)(struct adreno_device *);
834 void (*pwrlevel_change_settings)(struct adreno_device *,
835 unsigned int prelevel, unsigned int postlevel,
836 bool post);
837 uint64_t (*read_throttling_counters)(struct adreno_device *);
838 void (*count_throttles)(struct adreno_device *, uint64_t adj);
839 int (*enable_pwr_counters)(struct adreno_device *,
840 unsigned int counter);
841 unsigned int (*preemption_pre_ibsubmit)(
842 struct adreno_device *adreno_dev,
843 struct adreno_ringbuffer *rb,
844 unsigned int *cmds,
845 struct kgsl_context *context);
846 int (*preemption_yield_enable)(unsigned int *);
847 unsigned int (*preemption_post_ibsubmit)(
848 struct adreno_device *adreno_dev,
849 unsigned int *cmds);
850 int (*preemption_init)(struct adreno_device *);
851 void (*preemption_schedule)(struct adreno_device *);
852 void (*enable_64bit)(struct adreno_device *);
853 void (*clk_set_options)(struct adreno_device *,
Deepak Kumara309e0e2017-03-17 17:27:42 +0530854 const char *, struct clk *, bool on);
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600855 void (*llc_configure_gpu_scid)(struct adreno_device *adreno_dev);
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700856 void (*llc_configure_gpuhtw_scid)(struct adreno_device *adreno_dev);
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600857 void (*llc_enable_overrides)(struct adreno_device *adreno_dev);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800858 void (*pre_reset)(struct adreno_device *);
859 int (*oob_set)(struct adreno_device *adreno_dev, unsigned int set_mask,
860 unsigned int check_mask,
861 unsigned int clear_mask);
862 void (*oob_clear)(struct adreno_device *adreno_dev,
863 unsigned int clear_mask);
Carter Cooperdf7ba702017-03-20 11:28:04 -0600864 void (*gpu_keepalive)(struct adreno_device *adreno_dev,
865 bool state);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800866 int (*rpmh_gpu_pwrctrl)(struct adreno_device *, unsigned int ops,
867 unsigned int arg1, unsigned int arg2);
Oleg Perelet62d5cec2017-03-27 16:14:52 -0700868 bool (*hw_isidle)(struct adreno_device *);
869 int (*wait_for_gmu_idle)(struct adreno_device *);
Lynus Vaz1fde74d2017-03-20 18:02:47 +0530870 const char *(*iommu_fault_block)(struct adreno_device *adreno_dev,
871 unsigned int fsynr1);
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700872 int (*reset)(struct kgsl_device *, int fault);
Shrenuj Bansal49d0e9f2017-05-08 16:10:24 -0700873 int (*soft_reset)(struct adreno_device *);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700874};
875
876/**
877 * enum kgsl_ft_policy_bits - KGSL fault tolerance policy bits
878 * @KGSL_FT_OFF: Disable fault detection (not used)
879 * @KGSL_FT_REPLAY: Replay the faulting command
880 * @KGSL_FT_SKIPIB: Skip the faulting indirect buffer
881 * @KGSL_FT_SKIPFRAME: Skip the frame containing the faulting IB
882 * @KGSL_FT_DISABLE: Tells the dispatcher to disable FT for the command obj
883 * @KGSL_FT_TEMP_DISABLE: Disables FT for all commands
884 * @KGSL_FT_THROTTLE: Disable the context if it faults too often
885 * @KGSL_FT_SKIPCMD: Skip the command containing the faulting IB
886 */
887enum kgsl_ft_policy_bits {
888 KGSL_FT_OFF = 0,
889 KGSL_FT_REPLAY = 1,
890 KGSL_FT_SKIPIB = 2,
891 KGSL_FT_SKIPFRAME = 3,
892 KGSL_FT_DISABLE = 4,
893 KGSL_FT_TEMP_DISABLE = 5,
894 KGSL_FT_THROTTLE = 6,
895 KGSL_FT_SKIPCMD = 7,
896 /* KGSL_FT_MAX_BITS is used to calculate the mask */
897 KGSL_FT_MAX_BITS,
898 /* Internal bits - set during GFT */
899 /* Skip the PM dump on replayed command obj's */
900 KGSL_FT_SKIP_PMDUMP = 31,
901};
902
903#define KGSL_FT_POLICY_MASK GENMASK(KGSL_FT_MAX_BITS - 1, 0)
904
905#define KGSL_FT_DEFAULT_POLICY \
906 (BIT(KGSL_FT_REPLAY) | \
907 BIT(KGSL_FT_SKIPCMD) | \
908 BIT(KGSL_FT_THROTTLE))
909
910#define ADRENO_FT_TYPES \
911 { BIT(KGSL_FT_OFF), "off" }, \
912 { BIT(KGSL_FT_REPLAY), "replay" }, \
913 { BIT(KGSL_FT_SKIPIB), "skipib" }, \
914 { BIT(KGSL_FT_SKIPFRAME), "skipframe" }, \
915 { BIT(KGSL_FT_DISABLE), "disable" }, \
916 { BIT(KGSL_FT_TEMP_DISABLE), "temp" }, \
917 { BIT(KGSL_FT_THROTTLE), "throttle"}, \
918 { BIT(KGSL_FT_SKIPCMD), "skipcmd" }
919
920/**
921 * enum kgsl_ft_pagefault_policy_bits - KGSL pagefault policy bits
922 * @KGSL_FT_PAGEFAULT_INT_ENABLE: No longer used, but retained for compatibility
923 * @KGSL_FT_PAGEFAULT_GPUHALT_ENABLE: enable GPU halt on pagefaults
924 * @KGSL_FT_PAGEFAULT_LOG_ONE_PER_PAGE: log one pagefault per page
925 * @KGSL_FT_PAGEFAULT_LOG_ONE_PER_INT: log one pagefault per interrupt
926 */
927enum {
928 KGSL_FT_PAGEFAULT_INT_ENABLE = 0,
929 KGSL_FT_PAGEFAULT_GPUHALT_ENABLE = 1,
930 KGSL_FT_PAGEFAULT_LOG_ONE_PER_PAGE = 2,
931 KGSL_FT_PAGEFAULT_LOG_ONE_PER_INT = 3,
932 /* KGSL_FT_PAGEFAULT_MAX_BITS is used to calculate the mask */
933 KGSL_FT_PAGEFAULT_MAX_BITS,
934};
935
936#define KGSL_FT_PAGEFAULT_MASK GENMASK(KGSL_FT_PAGEFAULT_MAX_BITS - 1, 0)
937
938#define KGSL_FT_PAGEFAULT_DEFAULT_POLICY 0
939
940#define FOR_EACH_RINGBUFFER(_dev, _rb, _i) \
941 for ((_i) = 0, (_rb) = &((_dev)->ringbuffers[0]); \
942 (_i) < (_dev)->num_ringbuffers; \
943 (_i)++, (_rb)++)
944
945struct adreno_ft_perf_counters {
946 unsigned int counter;
947 unsigned int countable;
948};
949
950extern unsigned int *adreno_ft_regs;
951extern unsigned int adreno_ft_regs_num;
952extern unsigned int *adreno_ft_regs_val;
953
954extern struct adreno_gpudev adreno_a3xx_gpudev;
955extern struct adreno_gpudev adreno_a4xx_gpudev;
956extern struct adreno_gpudev adreno_a5xx_gpudev;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700957extern struct adreno_gpudev adreno_a6xx_gpudev;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700958
959extern int adreno_wake_nice;
960extern unsigned int adreno_wake_timeout;
961
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700962int adreno_start(struct kgsl_device *device, int priority);
963int adreno_soft_reset(struct kgsl_device *device);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700964long adreno_ioctl(struct kgsl_device_private *dev_priv,
965 unsigned int cmd, unsigned long arg);
966
967long adreno_ioctl_helper(struct kgsl_device_private *dev_priv,
968 unsigned int cmd, unsigned long arg,
969 const struct kgsl_ioctl *cmds, int len);
970
Carter Cooper1d8f5472017-03-15 15:01:09 -0600971int a5xx_critical_packet_submit(struct adreno_device *adreno_dev,
972 struct adreno_ringbuffer *rb);
973int adreno_set_unsecured_mode(struct adreno_device *adreno_dev,
974 struct adreno_ringbuffer *rb);
Carter Cooper8567af02017-03-15 14:22:03 -0600975void adreno_spin_idle_debug(struct adreno_device *adreno_dev, const char *str);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700976int adreno_spin_idle(struct adreno_device *device, unsigned int timeout);
977int adreno_idle(struct kgsl_device *device);
978bool adreno_isidle(struct kgsl_device *device);
979
980int adreno_set_constraint(struct kgsl_device *device,
981 struct kgsl_context *context,
982 struct kgsl_device_constraint *constraint);
983
984void adreno_shadermem_regread(struct kgsl_device *device,
985 unsigned int offsetwords,
986 unsigned int *value);
987
988void adreno_snapshot(struct kgsl_device *device,
989 struct kgsl_snapshot *snapshot,
990 struct kgsl_context *context);
991
992int adreno_reset(struct kgsl_device *device, int fault);
993
994void adreno_fault_skipcmd_detached(struct adreno_device *adreno_dev,
995 struct adreno_context *drawctxt,
996 struct kgsl_drawobj *drawobj);
997
998int adreno_coresight_init(struct adreno_device *adreno_dev);
999
1000void adreno_coresight_start(struct adreno_device *adreno_dev);
1001void adreno_coresight_stop(struct adreno_device *adreno_dev);
1002
1003void adreno_coresight_remove(struct adreno_device *adreno_dev);
1004
1005bool adreno_hw_isidle(struct adreno_device *adreno_dev);
1006
1007void adreno_fault_detect_start(struct adreno_device *adreno_dev);
1008void adreno_fault_detect_stop(struct adreno_device *adreno_dev);
1009
1010void adreno_hang_int_callback(struct adreno_device *adreno_dev, int bit);
1011void adreno_cp_callback(struct adreno_device *adreno_dev, int bit);
1012
1013int adreno_sysfs_init(struct adreno_device *adreno_dev);
1014void adreno_sysfs_close(struct adreno_device *adreno_dev);
1015
1016void adreno_irqctrl(struct adreno_device *adreno_dev, int state);
1017
1018long adreno_ioctl_perfcounter_get(struct kgsl_device_private *dev_priv,
1019 unsigned int cmd, void *data);
1020
1021long adreno_ioctl_perfcounter_put(struct kgsl_device_private *dev_priv,
1022 unsigned int cmd, void *data);
1023
1024int adreno_efuse_map(struct adreno_device *adreno_dev);
1025int adreno_efuse_read_u32(struct adreno_device *adreno_dev, unsigned int offset,
1026 unsigned int *val);
1027void adreno_efuse_unmap(struct adreno_device *adreno_dev);
1028
1029#define ADRENO_TARGET(_name, _id) \
1030static inline int adreno_is_##_name(struct adreno_device *adreno_dev) \
1031{ \
1032 return (ADRENO_GPUREV(adreno_dev) == (_id)); \
1033}
1034
1035static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
1036{
1037 return ((ADRENO_GPUREV(adreno_dev) >= 300) &&
1038 (ADRENO_GPUREV(adreno_dev) < 400));
1039}
1040
1041ADRENO_TARGET(a304, ADRENO_REV_A304)
1042ADRENO_TARGET(a305, ADRENO_REV_A305)
1043ADRENO_TARGET(a305b, ADRENO_REV_A305B)
1044ADRENO_TARGET(a305c, ADRENO_REV_A305C)
1045ADRENO_TARGET(a306, ADRENO_REV_A306)
1046ADRENO_TARGET(a306a, ADRENO_REV_A306A)
1047ADRENO_TARGET(a310, ADRENO_REV_A310)
1048ADRENO_TARGET(a320, ADRENO_REV_A320)
1049ADRENO_TARGET(a330, ADRENO_REV_A330)
1050
1051static inline int adreno_is_a330v2(struct adreno_device *adreno_dev)
1052{
1053 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A330) &&
1054 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) > 0));
1055}
1056
1057static inline int adreno_is_a330v21(struct adreno_device *adreno_dev)
1058{
1059 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A330) &&
1060 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) > 0xF));
1061}
1062
1063static inline int adreno_is_a4xx(struct adreno_device *adreno_dev)
1064{
1065 return ADRENO_GPUREV(adreno_dev) >= 400 &&
1066 ADRENO_GPUREV(adreno_dev) < 500;
1067}
1068
1069ADRENO_TARGET(a405, ADRENO_REV_A405);
1070
1071static inline int adreno_is_a405v2(struct adreno_device *adreno_dev)
1072{
1073 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A405) &&
1074 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0x10);
1075}
1076
1077ADRENO_TARGET(a418, ADRENO_REV_A418)
1078ADRENO_TARGET(a420, ADRENO_REV_A420)
1079ADRENO_TARGET(a430, ADRENO_REV_A430)
1080
1081static inline int adreno_is_a430v2(struct adreno_device *adreno_dev)
1082{
1083 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A430) &&
1084 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1));
1085}
1086
1087static inline int adreno_is_a5xx(struct adreno_device *adreno_dev)
1088{
1089 return ADRENO_GPUREV(adreno_dev) >= 500 &&
1090 ADRENO_GPUREV(adreno_dev) < 600;
1091}
1092
1093ADRENO_TARGET(a505, ADRENO_REV_A505)
1094ADRENO_TARGET(a506, ADRENO_REV_A506)
Rajesh Kemisettiaed6ec72017-02-06 09:37:00 +05301095ADRENO_TARGET(a508, ADRENO_REV_A508)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001096ADRENO_TARGET(a510, ADRENO_REV_A510)
1097ADRENO_TARGET(a512, ADRENO_REV_A512)
1098ADRENO_TARGET(a530, ADRENO_REV_A530)
1099ADRENO_TARGET(a540, ADRENO_REV_A540)
1100
1101static inline int adreno_is_a530v1(struct adreno_device *adreno_dev)
1102{
1103 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1104 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1105}
1106
1107static inline int adreno_is_a530v2(struct adreno_device *adreno_dev)
1108{
1109 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1110 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1);
1111}
1112
1113static inline int adreno_is_a530v3(struct adreno_device *adreno_dev)
1114{
1115 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1116 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 2);
1117}
1118
1119static inline int adreno_is_a505_or_a506(struct adreno_device *adreno_dev)
1120{
1121 return ADRENO_GPUREV(adreno_dev) >= 505 &&
1122 ADRENO_GPUREV(adreno_dev) <= 506;
1123}
1124
1125static inline int adreno_is_a540v1(struct adreno_device *adreno_dev)
1126{
1127 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A540) &&
1128 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1129}
1130
1131static inline int adreno_is_a540v2(struct adreno_device *adreno_dev)
1132{
1133 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A540) &&
1134 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1);
1135}
1136
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001137static inline int adreno_is_a6xx(struct adreno_device *adreno_dev)
1138{
1139 return ADRENO_GPUREV(adreno_dev) >= 600 &&
1140 ADRENO_GPUREV(adreno_dev) < 700;
1141}
1142
1143ADRENO_TARGET(a630, ADRENO_REV_A630)
1144
Shrenuj Bansal397e5892017-03-13 13:38:47 -07001145static inline int adreno_is_a630v1(struct adreno_device *adreno_dev)
1146{
1147 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A630) &&
1148 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1149}
1150
Shrenuj Bansala419c792016-10-20 14:05:11 -07001151/*
1152 * adreno_checkreg_off() - Checks the validity of a register enum
1153 * @adreno_dev: Pointer to adreno device
1154 * @offset_name: The register enum that is checked
1155 */
1156static inline bool adreno_checkreg_off(struct adreno_device *adreno_dev,
1157 enum adreno_regs offset_name)
1158{
1159 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1160
1161 if (offset_name >= ADRENO_REG_REGISTER_MAX ||
1162 gpudev->reg_offsets->offsets[offset_name] == ADRENO_REG_UNUSED)
1163 return false;
1164
1165 /*
1166 * GPU register programming is kept common as much as possible
1167 * across the cores, Use ADRENO_REG_SKIP when certain register
1168 * programming needs to be skipped for certain GPU cores.
1169 * Example: Certain registers on a5xx like IB1_BASE are 64 bit.
1170 * Common programming programs 64bit register but upper 32 bits
1171 * are skipped in a4xx and a3xx using ADRENO_REG_SKIP.
1172 */
1173 if (gpudev->reg_offsets->offsets[offset_name] == ADRENO_REG_SKIP)
1174 return false;
1175
1176 return true;
1177}
1178
1179/*
1180 * adreno_readreg() - Read a register by getting its offset from the
1181 * offset array defined in gpudev node
1182 * @adreno_dev: Pointer to the the adreno device
1183 * @offset_name: The register enum that is to be read
1184 * @val: Register value read is placed here
1185 */
1186static inline void adreno_readreg(struct adreno_device *adreno_dev,
1187 enum adreno_regs offset_name, unsigned int *val)
1188{
1189 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1190
1191 if (adreno_checkreg_off(adreno_dev, offset_name))
1192 kgsl_regread(KGSL_DEVICE(adreno_dev),
1193 gpudev->reg_offsets->offsets[offset_name], val);
1194 else
1195 *val = 0;
1196}
1197
1198/*
1199 * adreno_writereg() - Write a register by getting its offset from the
1200 * offset array defined in gpudev node
1201 * @adreno_dev: Pointer to the the adreno device
1202 * @offset_name: The register enum that is to be written
1203 * @val: Value to write
1204 */
1205static inline void adreno_writereg(struct adreno_device *adreno_dev,
1206 enum adreno_regs offset_name, unsigned int val)
1207{
1208 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1209
1210 if (adreno_checkreg_off(adreno_dev, offset_name))
1211 kgsl_regwrite(KGSL_DEVICE(adreno_dev),
1212 gpudev->reg_offsets->offsets[offset_name], val);
1213}
1214
1215/*
1216 * adreno_getreg() - Returns the offset value of a register from the
1217 * register offset array in the gpudev node
1218 * @adreno_dev: Pointer to the the adreno device
1219 * @offset_name: The register enum whore offset is returned
1220 */
1221static inline unsigned int adreno_getreg(struct adreno_device *adreno_dev,
1222 enum adreno_regs offset_name)
1223{
1224 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1225
1226 if (!adreno_checkreg_off(adreno_dev, offset_name))
1227 return ADRENO_REG_REGISTER_MAX;
1228 return gpudev->reg_offsets->offsets[offset_name];
1229}
1230
1231/*
Kyle Pieferb1027b02017-02-10 13:58:58 -08001232 * adreno_read_gmureg() - Read a GMU register by getting its offset from the
1233 * offset array defined in gpudev node
1234 * @adreno_dev: Pointer to the the adreno device
1235 * @offset_name: The register enum that is to be read
1236 * @val: Register value read is placed here
1237 */
1238static inline void adreno_read_gmureg(struct adreno_device *adreno_dev,
1239 enum adreno_regs offset_name, unsigned int *val)
1240{
1241 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1242
1243 if (adreno_checkreg_off(adreno_dev, offset_name))
1244 kgsl_gmu_regread(KGSL_DEVICE(adreno_dev),
1245 gpudev->reg_offsets->offsets[offset_name], val);
1246 else
Carter Cooper83454bf2017-03-20 11:26:04 -06001247 *val = 0;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001248}
1249
1250/*
1251 * adreno_write_gmureg() - Write a GMU register by getting its offset from the
1252 * offset array defined in gpudev node
1253 * @adreno_dev: Pointer to the the adreno device
1254 * @offset_name: The register enum that is to be written
1255 * @val: Value to write
1256 */
1257static inline void adreno_write_gmureg(struct adreno_device *adreno_dev,
1258 enum adreno_regs offset_name, unsigned int val)
1259{
1260 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1261
1262 if (adreno_checkreg_off(adreno_dev, offset_name))
1263 kgsl_gmu_regwrite(KGSL_DEVICE(adreno_dev),
1264 gpudev->reg_offsets->offsets[offset_name], val);
1265}
1266
1267/*
Shrenuj Bansala419c792016-10-20 14:05:11 -07001268 * adreno_get_int() - Returns the offset value of an interrupt bit from
1269 * the interrupt bit array in the gpudev node
1270 * @adreno_dev: Pointer to the the adreno device
1271 * @bit_name: The interrupt bit enum whose bit is returned
1272 */
1273static inline unsigned int adreno_get_int(struct adreno_device *adreno_dev,
1274 enum adreno_int_bits bit_name)
1275{
1276 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1277
1278 if (bit_name >= ADRENO_INT_BITS_MAX)
1279 return -ERANGE;
1280
1281 return gpudev->int_bits[bit_name];
1282}
1283
1284/**
1285 * adreno_gpu_fault() - Return the current state of the GPU
1286 * @adreno_dev: A pointer to the adreno_device to query
1287 *
1288 * Return 0 if there is no fault or positive with the last type of fault that
1289 * occurred
1290 */
1291static inline unsigned int adreno_gpu_fault(struct adreno_device *adreno_dev)
1292{
1293 /* make sure we're reading the latest value */
1294 smp_rmb();
1295 return atomic_read(&adreno_dev->dispatcher.fault);
1296}
1297
1298/**
1299 * adreno_set_gpu_fault() - Set the current fault status of the GPU
1300 * @adreno_dev: A pointer to the adreno_device to set
1301 * @state: fault state to set
1302 *
1303 */
1304static inline void adreno_set_gpu_fault(struct adreno_device *adreno_dev,
1305 int state)
1306{
1307 /* only set the fault bit w/o overwriting other bits */
1308 atomic_add(state, &adreno_dev->dispatcher.fault);
1309
1310 /* make sure other CPUs see the update */
1311 smp_wmb();
1312}
1313
1314
1315/**
1316 * adreno_clear_gpu_fault() - Clear the GPU fault register
1317 * @adreno_dev: A pointer to an adreno_device structure
1318 *
1319 * Clear the GPU fault status for the adreno device
1320 */
1321
1322static inline void adreno_clear_gpu_fault(struct adreno_device *adreno_dev)
1323{
1324 atomic_set(&adreno_dev->dispatcher.fault, 0);
1325
1326 /* make sure other CPUs see the update */
1327 smp_wmb();
1328}
1329
1330/**
1331 * adreno_gpu_halt() - Return the GPU halt refcount
1332 * @adreno_dev: A pointer to the adreno_device
1333 */
1334static inline int adreno_gpu_halt(struct adreno_device *adreno_dev)
1335{
1336 /* make sure we're reading the latest value */
1337 smp_rmb();
1338 return atomic_read(&adreno_dev->halt);
1339}
1340
1341
1342/**
1343 * adreno_clear_gpu_halt() - Clear the GPU halt refcount
1344 * @adreno_dev: A pointer to the adreno_device
1345 */
1346static inline void adreno_clear_gpu_halt(struct adreno_device *adreno_dev)
1347{
1348 atomic_set(&adreno_dev->halt, 0);
1349
1350 /* make sure other CPUs see the update */
1351 smp_wmb();
1352}
1353
1354/**
1355 * adreno_get_gpu_halt() - Increment GPU halt refcount
1356 * @adreno_dev: A pointer to the adreno_device
1357 */
1358static inline void adreno_get_gpu_halt(struct adreno_device *adreno_dev)
1359{
1360 atomic_inc(&adreno_dev->halt);
1361}
1362
1363/**
1364 * adreno_put_gpu_halt() - Decrement GPU halt refcount
1365 * @adreno_dev: A pointer to the adreno_device
1366 */
1367static inline void adreno_put_gpu_halt(struct adreno_device *adreno_dev)
1368{
1369 /* Make sure the refcount is good */
1370 int ret = atomic_dec_if_positive(&adreno_dev->halt);
1371
1372 WARN(ret < 0, "GPU halt refcount unbalanced\n");
1373}
1374
1375
1376/*
1377 * adreno_vbif_start() - Program VBIF registers, called in device start
1378 * @adreno_dev: Pointer to device whose vbif data is to be programmed
1379 * @vbif_platforms: list register value pair of vbif for a family
1380 * of adreno cores
1381 * @num_platforms: Number of platforms contained in vbif_platforms
1382 */
1383static inline void adreno_vbif_start(struct adreno_device *adreno_dev,
1384 const struct adreno_vbif_platform *vbif_platforms,
1385 int num_platforms)
1386{
1387 int i;
1388 const struct adreno_vbif_data *vbif = NULL;
1389
1390 for (i = 0; i < num_platforms; i++) {
1391 if (vbif_platforms[i].devfunc(adreno_dev)) {
1392 vbif = vbif_platforms[i].vbif;
1393 break;
1394 }
1395 }
1396
1397 while ((vbif != NULL) && (vbif->reg != 0)) {
1398 kgsl_regwrite(KGSL_DEVICE(adreno_dev), vbif->reg, vbif->val);
1399 vbif++;
1400 }
1401}
1402
1403/**
1404 * adreno_set_protected_registers() - Protect the specified range of registers
1405 * from being accessed by the GPU
1406 * @adreno_dev: pointer to the Adreno device
1407 * @index: Pointer to the index of the protect mode register to write to
1408 * @reg: Starting dword register to write
1409 * @mask_len: Size of the mask to protect (# of registers = 2 ** mask_len)
1410 *
1411 * Add the range of registers to the list of protected mode registers that will
1412 * cause an exception if the GPU accesses them. There are 16 available
1413 * protected mode registers. Index is used to specify which register to write
1414 * to - the intent is to call this function multiple times with the same index
1415 * pointer for each range and the registers will be magically programmed in
1416 * incremental fashion
1417 */
1418static inline void adreno_set_protected_registers(
1419 struct adreno_device *adreno_dev, unsigned int *index,
1420 unsigned int reg, int mask_len)
1421{
1422 unsigned int val;
1423 unsigned int base =
1424 adreno_getreg(adreno_dev, ADRENO_REG_CP_PROTECT_REG_0);
1425 unsigned int offset = *index;
1426 unsigned int max_slots = adreno_dev->gpucore->num_protected_regs ?
1427 adreno_dev->gpucore->num_protected_regs : 16;
1428
1429 /* Do we have a free slot? */
1430 if (WARN(*index >= max_slots, "Protected register slots full: %d/%d\n",
1431 *index, max_slots))
1432 return;
1433
1434 /*
1435 * On A4XX targets with more than 16 protected mode registers
1436 * the upper registers are not contiguous with the lower 16
1437 * registers so we have to adjust the base and offset accordingly
1438 */
1439
1440 if (adreno_is_a4xx(adreno_dev) && *index >= 0x10) {
1441 base = A4XX_CP_PROTECT_REG_10;
1442 offset = *index - 0x10;
1443 }
1444
1445 val = 0x60000000 | ((mask_len & 0x1F) << 24) | ((reg << 2) & 0xFFFFF);
1446
1447 kgsl_regwrite(KGSL_DEVICE(adreno_dev), base + offset, val);
1448 *index = *index + 1;
1449}
1450
1451#ifdef CONFIG_DEBUG_FS
1452void adreno_debugfs_init(struct adreno_device *adreno_dev);
1453void adreno_context_debugfs_init(struct adreno_device *adreno_dev,
1454 struct adreno_context *ctx);
1455#else
1456static inline void adreno_debugfs_init(struct adreno_device *adreno_dev) { }
1457static inline void adreno_context_debugfs_init(struct adreno_device *device,
1458 struct adreno_context *context)
1459 { }
1460#endif
1461
1462/**
1463 * adreno_compare_pm4_version() - Compare the PM4 microcode version
1464 * @adreno_dev: Pointer to the adreno_device struct
1465 * @version: Version number to compare again
1466 *
1467 * Compare the current version against the specified version and return -1 if
1468 * the current code is older, 0 if equal or 1 if newer.
1469 */
1470static inline int adreno_compare_pm4_version(struct adreno_device *adreno_dev,
1471 unsigned int version)
1472{
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001473 if (adreno_dev->fw[ADRENO_FW_PM4].version == version)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001474 return 0;
1475
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001476 return (adreno_dev->fw[ADRENO_FW_PM4].version > version) ? 1 : -1;
Shrenuj Bansala419c792016-10-20 14:05:11 -07001477}
1478
1479/**
1480 * adreno_compare_pfp_version() - Compare the PFP microcode version
1481 * @adreno_dev: Pointer to the adreno_device struct
1482 * @version: Version number to compare against
1483 *
1484 * Compare the current version against the specified version and return -1 if
1485 * the current code is older, 0 if equal or 1 if newer.
1486 */
1487static inline int adreno_compare_pfp_version(struct adreno_device *adreno_dev,
1488 unsigned int version)
1489{
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001490 if (adreno_dev->fw[ADRENO_FW_PFP].version == version)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001491 return 0;
1492
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001493 return (adreno_dev->fw[ADRENO_FW_PFP].version > version) ? 1 : -1;
Shrenuj Bansala419c792016-10-20 14:05:11 -07001494}
1495
1496/*
1497 * adreno_bootstrap_ucode() - Checks if Ucode bootstrapping is supported
1498 * @adreno_dev: Pointer to the the adreno device
1499 */
1500static inline int adreno_bootstrap_ucode(struct adreno_device *adreno_dev)
1501{
1502 return (ADRENO_FEATURE(adreno_dev, ADRENO_USE_BOOTSTRAP) &&
1503 adreno_compare_pfp_version(adreno_dev,
1504 adreno_dev->gpucore->pfp_bstrp_ver) >= 0) ? 1 : 0;
1505}
1506
1507/**
1508 * adreno_in_preempt_state() - Check if preemption state is equal to given state
1509 * @adreno_dev: Device whose preemption state is checked
1510 * @state: State to compare against
1511 */
1512static inline bool adreno_in_preempt_state(struct adreno_device *adreno_dev,
1513 enum adreno_preempt_states state)
1514{
1515 return atomic_read(&adreno_dev->preempt.state) == state;
1516}
1517/**
1518 * adreno_set_preempt_state() - Set the specified preemption state
1519 * @adreno_dev: Device to change preemption state
1520 * @state: State to set
1521 */
1522static inline void adreno_set_preempt_state(struct adreno_device *adreno_dev,
1523 enum adreno_preempt_states state)
1524{
1525 /*
1526 * atomic_set doesn't use barriers, so we need to do it ourselves. One
1527 * before...
1528 */
1529 smp_wmb();
1530 atomic_set(&adreno_dev->preempt.state, state);
1531
1532 /* ... and one after */
1533 smp_wmb();
1534}
1535
1536static inline bool adreno_is_preemption_enabled(
1537 struct adreno_device *adreno_dev)
1538{
1539 return test_bit(ADRENO_DEVICE_PREEMPTION, &adreno_dev->priv);
1540}
1541/**
1542 * adreno_ctx_get_rb() - Return the ringbuffer that a context should
1543 * use based on priority
1544 * @adreno_dev: The adreno device that context is using
1545 * @drawctxt: The context pointer
1546 */
1547static inline struct adreno_ringbuffer *adreno_ctx_get_rb(
1548 struct adreno_device *adreno_dev,
1549 struct adreno_context *drawctxt)
1550{
1551 struct kgsl_context *context;
1552 int level;
1553
1554 if (!drawctxt)
1555 return NULL;
1556
1557 context = &(drawctxt->base);
1558
1559 /*
1560 * If preemption is disabled then everybody needs to go on the same
1561 * ringbuffer
1562 */
1563
1564 if (!adreno_is_preemption_enabled(adreno_dev))
1565 return &(adreno_dev->ringbuffers[0]);
1566
1567 /*
1568 * Math to convert the priority field in context structure to an RB ID.
1569 * Divide up the context priority based on number of ringbuffer levels.
1570 */
1571 level = context->priority / adreno_dev->num_ringbuffers;
1572 if (level < adreno_dev->num_ringbuffers)
1573 return &(adreno_dev->ringbuffers[level]);
1574 else
1575 return &(adreno_dev->ringbuffers[
1576 adreno_dev->num_ringbuffers - 1]);
1577}
1578
1579/*
1580 * adreno_compare_prio_level() - Compares 2 priority levels based on enum values
1581 * @p1: First priority level
1582 * @p2: Second priority level
1583 *
1584 * Returns greater than 0 if p1 is higher priority, 0 if levels are equal else
1585 * less than 0
1586 */
1587static inline int adreno_compare_prio_level(int p1, int p2)
1588{
1589 return p2 - p1;
1590}
1591
1592void adreno_readreg64(struct adreno_device *adreno_dev,
1593 enum adreno_regs lo, enum adreno_regs hi, uint64_t *val);
1594
1595void adreno_writereg64(struct adreno_device *adreno_dev,
1596 enum adreno_regs lo, enum adreno_regs hi, uint64_t val);
1597
1598unsigned int adreno_get_rptr(struct adreno_ringbuffer *rb);
1599
1600static inline bool adreno_rb_empty(struct adreno_ringbuffer *rb)
1601{
1602 return (adreno_get_rptr(rb) == rb->wptr);
1603}
1604
1605static inline bool adreno_soft_fault_detect(struct adreno_device *adreno_dev)
1606{
1607 return adreno_dev->fast_hang_detect &&
1608 !test_bit(ADRENO_DEVICE_ISDB_ENABLED, &adreno_dev->priv);
1609}
1610
1611static inline bool adreno_long_ib_detect(struct adreno_device *adreno_dev)
1612{
1613 return adreno_dev->long_ib_detect &&
1614 !test_bit(ADRENO_DEVICE_ISDB_ENABLED, &adreno_dev->priv);
1615}
1616
1617/*
1618 * adreno_support_64bit() - Check the feature flag only if it is in
1619 * 64bit kernel otherwise return false
1620 * adreno_dev: The adreno device
1621 */
1622#if BITS_PER_LONG == 64
1623static inline bool adreno_support_64bit(struct adreno_device *adreno_dev)
1624{
1625 return ADRENO_FEATURE(adreno_dev, ADRENO_64BIT);
1626}
1627#else
1628static inline bool adreno_support_64bit(struct adreno_device *adreno_dev)
1629{
1630 return false;
1631}
1632#endif /*BITS_PER_LONG*/
1633
1634static inline void adreno_ringbuffer_set_global(
1635 struct adreno_device *adreno_dev, int name)
1636{
1637 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1638
1639 kgsl_sharedmem_writel(device,
1640 &adreno_dev->ringbuffers[0].pagetable_desc,
1641 PT_INFO_OFFSET(current_global_ptname), name);
1642}
1643
1644static inline void adreno_ringbuffer_set_pagetable(struct adreno_ringbuffer *rb,
1645 struct kgsl_pagetable *pt)
1646{
1647 struct adreno_device *adreno_dev = ADRENO_RB_DEVICE(rb);
1648 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1649 unsigned long flags;
1650
1651 spin_lock_irqsave(&rb->preempt_lock, flags);
1652
1653 kgsl_sharedmem_writel(device, &rb->pagetable_desc,
1654 PT_INFO_OFFSET(current_rb_ptname), pt->name);
1655
1656 kgsl_sharedmem_writeq(device, &rb->pagetable_desc,
1657 PT_INFO_OFFSET(ttbr0), kgsl_mmu_pagetable_get_ttbr0(pt));
1658
1659 kgsl_sharedmem_writel(device, &rb->pagetable_desc,
1660 PT_INFO_OFFSET(contextidr),
1661 kgsl_mmu_pagetable_get_contextidr(pt));
1662
1663 spin_unlock_irqrestore(&rb->preempt_lock, flags);
1664}
1665
1666static inline unsigned int counter_delta(struct kgsl_device *device,
1667 unsigned int reg, unsigned int *counter)
1668{
1669 unsigned int val;
1670 unsigned int ret = 0;
1671
1672 /* Read the value */
1673 kgsl_regread(device, reg, &val);
1674
1675 /* Return 0 for the first read */
1676 if (*counter != 0) {
1677 if (val < *counter)
1678 ret = (0xFFFFFFFF - *counter) + val;
1679 else
1680 ret = val - *counter;
1681 }
1682
1683 *counter = val;
1684 return ret;
1685}
Carter Cooper05f2a6b2017-03-20 11:43:11 -06001686
1687static inline int adreno_perfcntr_active_oob_get(
1688 struct adreno_device *adreno_dev)
1689{
1690 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1691 int ret;
1692
1693 ret = kgsl_active_count_get(KGSL_DEVICE(adreno_dev));
1694 if (ret)
1695 return ret;
1696
1697 if (gpudev->oob_set) {
1698 ret = gpudev->oob_set(adreno_dev, OOB_PERFCNTR_SET_MASK,
1699 OOB_PERFCNTR_CHECK_MASK,
1700 OOB_PERFCNTR_CLEAR_MASK);
1701 if (ret)
1702 kgsl_active_count_put(KGSL_DEVICE(adreno_dev));
1703 }
1704
1705 return ret;
1706}
1707
1708static inline void adreno_perfcntr_active_oob_put(
1709 struct adreno_device *adreno_dev)
1710{
1711 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1712
1713 if (gpudev->oob_clear)
1714 gpudev->oob_clear(adreno_dev, OOB_PERFCNTR_CLEAR_MASK);
1715
1716 kgsl_active_count_put(KGSL_DEVICE(adreno_dev));
1717}
1718
Kyle Piefere923b7a2017-03-28 17:31:48 -07001719/**
1720 * adreno_vbif_clear_pending_transactions() - Clear transactions in VBIF pipe
1721 * @device: Pointer to the device whose VBIF pipe is to be cleared
1722 */
1723static inline int adreno_vbif_clear_pending_transactions(
1724 struct kgsl_device *device)
1725{
1726 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1727 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1728 unsigned int mask = gpudev->vbif_xin_halt_ctrl0_mask;
1729 unsigned int val;
1730 unsigned long wait_for_vbif;
1731 int ret = 0;
1732
1733 adreno_writereg(adreno_dev, ADRENO_REG_VBIF_XIN_HALT_CTRL0, mask);
1734 /* wait for the transactions to clear */
1735 wait_for_vbif = jiffies + msecs_to_jiffies(100);
1736 while (1) {
1737 adreno_readreg(adreno_dev,
1738 ADRENO_REG_VBIF_XIN_HALT_CTRL1, &val);
1739 if ((val & mask) == mask)
1740 break;
1741 if (time_after(jiffies, wait_for_vbif)) {
1742 KGSL_DRV_ERR(device,
1743 "Wait limit reached for VBIF XIN Halt\n");
1744 ret = -ETIMEDOUT;
1745 break;
1746 }
1747 }
1748 adreno_writereg(adreno_dev, ADRENO_REG_VBIF_XIN_HALT_CTRL0, 0);
1749 return ret;
1750}
1751
Shrenuj Bansala419c792016-10-20 14:05:11 -07001752#endif /*__ADRENO_H */