blob: d109e34130f5a1d8e88a933c9559452b276d45e4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1996, 1997, 1998, 2001 by Ralf Baechle
7 */
8#ifndef _ASM_BRANCH_H
9#define _ASM_BRANCH_H
10
Ralf Baechle5160d452014-04-16 02:09:04 +020011#include <asm/cpu-features.h>
12#include <asm/mipsregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/ptrace.h>
Maneesh Sonid8d4e3a2011-11-08 17:07:11 +053014#include <asm/inst.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050016extern int __isa_exception_epc(struct pt_regs *regs);
17extern int __compute_return_epc(struct pt_regs *regs);
18extern int __compute_return_epc_for_insn(struct pt_regs *regs,
19 union mips_instruction insn);
20extern int __microMIPS_compute_return_epc(struct pt_regs *regs);
Steven J. Hill85084882013-03-25 13:45:19 -050021extern int __MIPS16e_compute_return_epc(struct pt_regs *regs);
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050022
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024static inline int delay_slot(struct pt_regs *regs)
25{
26 return regs->cp0_cause & CAUSEF_BD;
27}
28
Ralf Baechle5a7ebbf2014-04-16 01:52:32 +020029static inline void clear_delay_slot(struct pt_regs *regs)
30{
31 regs->cp0_cause &= ~CAUSEF_BD;
32}
33
34static inline void set_delay_slot(struct pt_regs *regs)
35{
36 regs->cp0_cause |= CAUSEF_BD;
37}
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039static inline unsigned long exception_epc(struct pt_regs *regs)
40{
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050041 if (likely(!delay_slot(regs)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 return regs->cp0_epc;
43
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050044 if (get_isa16_mode(regs->cp0_epc))
45 return __isa_exception_epc(regs);
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 return regs->cp0_epc + 4;
48}
49
Maneesh Sonid8d4e3a2011-11-08 17:07:11 +053050#define BRANCH_LIKELY_TAKEN 0x0001
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052static inline int compute_return_epc(struct pt_regs *regs)
53{
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050054 if (get_isa16_mode(regs->cp0_epc)) {
55 if (cpu_has_mmips)
56 return __microMIPS_compute_return_epc(regs);
Steven J. Hill85084882013-03-25 13:45:19 -050057 if (cpu_has_mips16)
58 return __MIPS16e_compute_return_epc(regs);
Leonid Yegoshinfb6883e2013-03-25 13:08:40 -050059 return regs->cp0_epc;
60 }
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (!delay_slot(regs)) {
63 regs->cp0_epc += 4;
64 return 0;
65 }
66
67 return __compute_return_epc(regs);
68}
69
Steven J. Hill85084882013-03-25 13:45:19 -050070static inline int MIPS16e_compute_return_epc(struct pt_regs *regs,
71 union mips16e_instruction *inst)
72{
73 if (likely(!delay_slot(regs))) {
74 if (inst->ri.opcode == MIPS16e_extend_op) {
75 regs->cp0_epc += 4;
76 return 0;
77 }
78 regs->cp0_epc += 2;
79 return 0;
80 }
81
82 return __MIPS16e_compute_return_epc(regs);
83}
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#endif /* _ASM_BRANCH_H */