blob: 17fd81447c9f72b452c83f8567e056e28bb1dd67 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
Felipe Balbi6462cbd2013-06-30 14:19:33 +030044#include "platform_data.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030045#include "core.h"
46#include "gadget.h"
47#include "io.h"
48
49#include "debug.h"
50
Felipe Balbi8300dd22011-10-18 13:54:01 +030051/* -------------------------------------------------------------------------- */
52
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010053void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
54{
55 u32 reg;
56
57 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
58 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
59 reg |= DWC3_GCTL_PRTCAPDIR(mode);
60 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
61}
Felipe Balbi8300dd22011-10-18 13:54:01 +030062
Felipe Balbi72246da2011-08-19 18:10:58 +030063/**
64 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
65 * @dwc: pointer to our context structure
66 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053067static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030068{
69 u32 reg;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053070 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030071
72 /* Before Resetting PHY, put Core in Reset */
73 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
74 reg |= DWC3_GCTL_CORESOFTRESET;
75 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
76
77 /* Assert USB3 PHY reset */
78 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
79 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
80 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
81
82 /* Assert USB2 PHY reset */
83 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
84 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
85 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
86
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030087 usb_phy_init(dwc->usb2_phy);
88 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053089 ret = phy_init(dwc->usb2_generic_phy);
90 if (ret < 0)
91 return ret;
92
93 ret = phy_init(dwc->usb3_generic_phy);
94 if (ret < 0) {
95 phy_exit(dwc->usb2_generic_phy);
96 return ret;
97 }
Felipe Balbi72246da2011-08-19 18:10:58 +030098 mdelay(100);
99
100 /* Clear USB3 PHY reset */
101 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
102 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
103 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
104
105 /* Clear USB2 PHY reset */
106 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
107 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
108 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
109
Pratyush Anand45627ac2012-06-21 17:44:28 +0530110 mdelay(100);
111
Felipe Balbi72246da2011-08-19 18:10:58 +0300112 /* After PHYs are stable we can take Core out of reset state */
113 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
114 reg &= ~DWC3_GCTL_CORESOFTRESET;
115 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530116
117 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300118}
119
120/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300121 * dwc3_soft_reset - Issue soft reset
122 * @dwc: Pointer to our controller context structure
123 */
124static int dwc3_soft_reset(struct dwc3 *dwc)
125{
126 unsigned long timeout;
127 u32 reg;
128
129 timeout = jiffies + msecs_to_jiffies(500);
130 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
131 do {
132 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
133 if (!(reg & DWC3_DCTL_CSFTRST))
134 break;
135
136 if (time_after(jiffies, timeout)) {
137 dev_err(dwc->dev, "Reset Timed Out\n");
138 return -ETIMEDOUT;
139 }
140
141 cpu_relax();
142 } while (true);
143
144 return 0;
145}
146
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530147/*
148 * dwc3_frame_length_adjustment - Adjusts frame length if required
149 * @dwc3: Pointer to our controller context structure
150 * @fladj: Value of GFLADJ_30MHZ to adjust frame length
151 */
152static void dwc3_frame_length_adjustment(struct dwc3 *dwc, u32 fladj)
153{
154 u32 reg;
155 u32 dft;
156
157 if (dwc->revision < DWC3_REVISION_250A)
158 return;
159
160 if (fladj == 0)
161 return;
162
163 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
164 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
165 if (!dev_WARN_ONCE(dwc->dev, dft == fladj,
166 "request value same as default, ignoring\n")) {
167 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
168 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | fladj;
169 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
170 }
171}
172
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 * dwc3_free_one_event_buffer - Frees one event buffer
175 * @dwc: Pointer to our controller context structure
176 * @evt: Pointer to event buffer to be freed
177 */
178static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
179 struct dwc3_event_buffer *evt)
180{
181 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300182}
183
184/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800185 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 * @dwc: Pointer to our controller context structure
187 * @length: size of the event buffer
188 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800189 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300190 * otherwise ERR_PTR(errno).
191 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200192static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
193 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300194{
195 struct dwc3_event_buffer *evt;
196
Felipe Balbi380f0d22012-10-11 13:48:36 +0300197 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 if (!evt)
199 return ERR_PTR(-ENOMEM);
200
201 evt->dwc = dwc;
202 evt->length = length;
203 evt->buf = dma_alloc_coherent(dwc->dev, length,
204 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200205 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300207
208 return evt;
209}
210
211/**
212 * dwc3_free_event_buffers - frees all allocated event buffers
213 * @dwc: Pointer to our controller context structure
214 */
215static void dwc3_free_event_buffers(struct dwc3 *dwc)
216{
217 struct dwc3_event_buffer *evt;
218 int i;
219
Felipe Balbi9f622b22011-10-12 10:31:04 +0300220 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300221 evt = dwc->ev_buffs[i];
Anton Tikhomirov64b6c8a2012-03-06 17:05:15 +0900222 if (evt)
Felipe Balbi72246da2011-08-19 18:10:58 +0300223 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300224 }
225}
226
227/**
228 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800229 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 * @length: size of event buffer
231 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800232 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 * may contain some buffers allocated but not all which were requested.
234 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500235static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300236{
Felipe Balbi9f622b22011-10-12 10:31:04 +0300237 int num;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 int i;
239
Felipe Balbi9f622b22011-10-12 10:31:04 +0300240 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
241 dwc->num_event_buffers = num;
242
Felipe Balbi380f0d22012-10-11 13:48:36 +0300243 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
244 GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900245 if (!dwc->ev_buffs)
Felipe Balbi457d3f22011-10-24 12:03:13 +0300246 return -ENOMEM;
Felipe Balbi457d3f22011-10-24 12:03:13 +0300247
Felipe Balbi72246da2011-08-19 18:10:58 +0300248 for (i = 0; i < num; i++) {
249 struct dwc3_event_buffer *evt;
250
251 evt = dwc3_alloc_one_event_buffer(dwc, length);
252 if (IS_ERR(evt)) {
253 dev_err(dwc->dev, "can't allocate event buffer\n");
254 return PTR_ERR(evt);
255 }
256 dwc->ev_buffs[i] = evt;
257 }
258
259 return 0;
260}
261
262/**
263 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800264 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300265 *
266 * Returns 0 on success otherwise negative errno.
267 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300268static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300269{
270 struct dwc3_event_buffer *evt;
271 int n;
272
Felipe Balbi9f622b22011-10-12 10:31:04 +0300273 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300274 evt = dwc->ev_buffs[n];
Felipe Balbi1407bf12015-11-16 16:06:37 -0600275 dwc3_trace(trace_dwc3_core,
276 "Event buf %p dma %08llx length %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300277 evt->buf, (unsigned long long) evt->dma,
278 evt->length);
279
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300280 evt->lpos = 0;
281
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
283 lower_32_bits(evt->dma));
284 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
285 upper_32_bits(evt->dma));
286 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
Felipe Balbi68d6a012013-06-12 21:09:26 +0300287 DWC3_GEVNTSIZ_SIZE(evt->length));
Felipe Balbi72246da2011-08-19 18:10:58 +0300288 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
289 }
290
291 return 0;
292}
293
294static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
295{
296 struct dwc3_event_buffer *evt;
297 int n;
298
Felipe Balbi9f622b22011-10-12 10:31:04 +0300299 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 evt = dwc->ev_buffs[n];
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300301
302 evt->lpos = 0;
303
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
305 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
Felipe Balbi68d6a012013-06-12 21:09:26 +0300306 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
307 | DWC3_GEVNTSIZ_SIZE(0));
Felipe Balbi72246da2011-08-19 18:10:58 +0300308 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
309 }
310}
311
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600312static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
313{
314 if (!dwc->has_hibernation)
315 return 0;
316
317 if (!dwc->nr_scratch)
318 return 0;
319
320 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
321 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
322 if (!dwc->scratchbuf)
323 return -ENOMEM;
324
325 return 0;
326}
327
328static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
329{
330 dma_addr_t scratch_addr;
331 u32 param;
332 int ret;
333
334 if (!dwc->has_hibernation)
335 return 0;
336
337 if (!dwc->nr_scratch)
338 return 0;
339
340 /* should never fall here */
341 if (!WARN_ON(dwc->scratchbuf))
342 return 0;
343
344 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
345 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
346 DMA_BIDIRECTIONAL);
347 if (dma_mapping_error(dwc->dev, scratch_addr)) {
348 dev_err(dwc->dev, "failed to map scratch buffer\n");
349 ret = -EFAULT;
350 goto err0;
351 }
352
353 dwc->scratch_addr = scratch_addr;
354
355 param = lower_32_bits(scratch_addr);
356
357 ret = dwc3_send_gadget_generic_command(dwc,
358 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
359 if (ret < 0)
360 goto err1;
361
362 param = upper_32_bits(scratch_addr);
363
364 ret = dwc3_send_gadget_generic_command(dwc,
365 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
366 if (ret < 0)
367 goto err1;
368
369 return 0;
370
371err1:
372 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
373 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
374
375err0:
376 return ret;
377}
378
379static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
380{
381 if (!dwc->has_hibernation)
382 return;
383
384 if (!dwc->nr_scratch)
385 return;
386
387 /* should never fall here */
388 if (!WARN_ON(dwc->scratchbuf))
389 return;
390
391 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
392 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
393 kfree(dwc->scratchbuf);
394}
395
Felipe Balbi789451f62011-05-05 15:53:10 +0300396static void dwc3_core_num_eps(struct dwc3 *dwc)
397{
398 struct dwc3_hwparams *parms = &dwc->hwparams;
399
400 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
401 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
402
Felipe Balbi73815282015-01-27 13:48:14 -0600403 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300404 dwc->num_in_eps, dwc->num_out_eps);
405}
406
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500407static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300408{
409 struct dwc3_hwparams *parms = &dwc->hwparams;
410
411 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
412 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
413 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
414 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
415 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
416 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
417 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
418 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
419 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
420}
421
Felipe Balbi72246da2011-08-19 18:10:58 +0300422/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800423 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
424 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300425 *
426 * Returns 0 on success. The USB PHY interfaces are configured but not
427 * initialized. The PHY interfaces and the PHYs get initialized together with
428 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800429 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300430static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800431{
432 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300433 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800434
435 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
436
Huang Rui2164a472014-10-28 19:54:35 +0800437 /*
438 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
439 * to '0' during coreConsultant configuration. So default value
440 * will be '0' when the core is reset. Application needs to set it
441 * to '1' after the core initialization is completed.
442 */
443 if (dwc->revision > DWC3_REVISION_194A)
444 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
445
Huang Ruib5a65c42014-10-28 19:54:28 +0800446 if (dwc->u2ss_inp3_quirk)
447 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
448
Huang Ruidf31f5b2014-10-28 19:54:29 +0800449 if (dwc->req_p1p2p3_quirk)
450 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
451
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800452 if (dwc->del_p1p2p3_quirk)
453 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
454
Huang Rui41c06ff2014-10-28 19:54:31 +0800455 if (dwc->del_phy_power_chg_quirk)
456 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
457
Huang Ruifb67afc2014-10-28 19:54:32 +0800458 if (dwc->lfps_filter_quirk)
459 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
460
Huang Rui14f4ac52014-10-28 19:54:33 +0800461 if (dwc->rx_detect_poll_quirk)
462 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
463
Huang Rui6b6a0c92014-10-31 11:11:12 +0800464 if (dwc->tx_de_emphasis_quirk)
465 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
466
Felipe Balbicd72f892014-11-06 11:31:00 -0600467 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800468 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
469
Huang Ruib5a65c42014-10-28 19:54:28 +0800470 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
471
Huang Rui2164a472014-10-28 19:54:35 +0800472 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
473
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300474 /* Select the HS PHY interface */
475 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
476 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500477 if (dwc->hsphy_interface &&
478 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300479 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300480 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500481 } else if (dwc->hsphy_interface &&
482 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300483 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300484 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300485 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300486 /* Relying on default value. */
487 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
488 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300489 }
490 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300491 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
492 /* Making sure the interface and PHY are operational */
493 ret = dwc3_soft_reset(dwc);
494 if (ret)
495 return ret;
496
497 udelay(1);
498
499 ret = dwc3_ulpi_init(dwc);
500 if (ret)
501 return ret;
502 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300503 default:
504 break;
505 }
506
Huang Rui2164a472014-10-28 19:54:35 +0800507 /*
508 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
509 * '0' during coreConsultant configuration. So default value will
510 * be '0' when the core is reset. Application needs to set it to
511 * '1' after the core initialization is completed.
512 */
513 if (dwc->revision > DWC3_REVISION_194A)
514 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
515
Felipe Balbicd72f892014-11-06 11:31:00 -0600516 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800517 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
518
John Younec791d12015-10-02 20:30:57 -0700519 if (dwc->dis_enblslpm_quirk)
520 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
521
Huang Rui2164a472014-10-28 19:54:35 +0800522 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300523
524 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800525}
526
527/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300528 * dwc3_core_init - Low-level initialization of DWC3 Core
529 * @dwc: Pointer to our controller context structure
530 *
531 * Returns 0 on success otherwise negative errno.
532 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500533static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300534{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600535 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300536 u32 reg;
537 int ret;
538
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200539 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
540 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700541 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
542 /* Detected DWC_usb3 IP */
543 dwc->revision = reg;
544 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
545 /* Detected DWC_usb31 IP */
546 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
547 dwc->revision |= DWC3_REVISION_IS_DWC31;
548 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200549 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
550 ret = -ENODEV;
551 goto err0;
552 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200553
Felipe Balbifa0ea132014-09-19 15:51:11 -0500554 /*
555 * Write Linux Version Code to our GUID register so it's easy to figure
556 * out which kernel version a bug was found.
557 */
558 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
559
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700560 /* Handle USB2.0-only core configuration */
561 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
562 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
563 if (dwc->maximum_speed == USB_SPEED_SUPER)
564 dwc->maximum_speed = USB_SPEED_HIGH;
565 }
566
Felipe Balbi72246da2011-08-19 18:10:58 +0300567 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300568 ret = dwc3_soft_reset(dwc);
569 if (ret)
570 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530572 ret = dwc3_core_soft_reset(dwc);
573 if (ret)
574 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530575
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100576 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800577 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100578
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100579 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100580 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600581 /**
582 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
583 * issue which would cause xHCI compliance tests to fail.
584 *
585 * Because of that we cannot enable clock gating on such
586 * configurations.
587 *
588 * Refers to:
589 *
590 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
591 * SOF/ITP Mode Used
592 */
593 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
594 dwc->dr_mode == USB_DR_MODE_OTG) &&
595 (dwc->revision >= DWC3_REVISION_210A &&
596 dwc->revision <= DWC3_REVISION_250A))
597 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
598 else
599 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100600 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600601 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
602 /* enable hibernation here */
603 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800604
605 /*
606 * REVISIT Enabling this bit so that host-mode hibernation
607 * will work. Device-mode hibernation is not yet implemented.
608 */
609 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600610 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100611 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600612 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100613 }
614
Huang Rui946bd572014-10-28 19:54:23 +0800615 /* check if current dwc3 is on simulation board */
616 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600617 dwc3_trace(trace_dwc3_core,
618 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800619 dwc->is_fpga = true;
620 }
621
Huang Rui3b812212014-10-28 19:54:25 +0800622 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
623 "disable_scramble cannot be used on non-FPGA builds\n");
624
625 if (dwc->disable_scramble_quirk && dwc->is_fpga)
626 reg |= DWC3_GCTL_DISSCRAMBLE;
627 else
628 reg &= ~DWC3_GCTL_DISSCRAMBLE;
629
Huang Rui9a5b2f32014-10-28 19:54:27 +0800630 if (dwc->u2exit_lfps_quirk)
631 reg |= DWC3_GCTL_U2EXIT_LFPS;
632
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100633 /*
634 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800635 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100636 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800637 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100638 */
639 if (dwc->revision < DWC3_REVISION_190A)
640 reg |= DWC3_GCTL_U2RSTECN;
641
Felipe Balbi789451f62011-05-05 15:53:10 +0300642 dwc3_core_num_eps(dwc);
643
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100644 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
645
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600646 ret = dwc3_alloc_scratch_buffers(dwc);
647 if (ret)
648 goto err1;
649
650 ret = dwc3_setup_scratch_buffers(dwc);
651 if (ret)
652 goto err2;
653
Felipe Balbi72246da2011-08-19 18:10:58 +0300654 return 0;
655
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600656err2:
657 dwc3_free_scratch_buffers(dwc);
658
659err1:
660 usb_phy_shutdown(dwc->usb2_phy);
661 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530662 phy_exit(dwc->usb2_generic_phy);
663 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600664
Felipe Balbi72246da2011-08-19 18:10:58 +0300665err0:
666 return ret;
667}
668
669static void dwc3_core_exit(struct dwc3 *dwc)
670{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600671 dwc3_free_scratch_buffers(dwc);
Vivek Gautam01b8daf2012-10-13 19:20:18 +0530672 usb_phy_shutdown(dwc->usb2_phy);
673 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530674 phy_exit(dwc->usb2_generic_phy);
675 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300676}
677
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500678static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300679{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500680 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300681 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500682 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300683
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530684 if (node) {
685 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
686 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500687 } else {
688 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
689 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530690 }
691
Felipe Balbid105e7f2013-03-15 10:52:08 +0200692 if (IS_ERR(dwc->usb2_phy)) {
693 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530694 if (ret == -ENXIO || ret == -ENODEV) {
695 dwc->usb2_phy = NULL;
696 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200697 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530698 } else {
699 dev_err(dev, "no usb2 phy configured\n");
700 return ret;
701 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300702 }
703
Felipe Balbid105e7f2013-03-15 10:52:08 +0200704 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500705 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530706 if (ret == -ENXIO || ret == -ENODEV) {
707 dwc->usb3_phy = NULL;
708 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200709 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530710 } else {
711 dev_err(dev, "no usb3 phy configured\n");
712 return ret;
713 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300714 }
715
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530716 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
717 if (IS_ERR(dwc->usb2_generic_phy)) {
718 ret = PTR_ERR(dwc->usb2_generic_phy);
719 if (ret == -ENOSYS || ret == -ENODEV) {
720 dwc->usb2_generic_phy = NULL;
721 } else if (ret == -EPROBE_DEFER) {
722 return ret;
723 } else {
724 dev_err(dev, "no usb2 phy configured\n");
725 return ret;
726 }
727 }
728
729 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
730 if (IS_ERR(dwc->usb3_generic_phy)) {
731 ret = PTR_ERR(dwc->usb3_generic_phy);
732 if (ret == -ENOSYS || ret == -ENODEV) {
733 dwc->usb3_generic_phy = NULL;
734 } else if (ret == -EPROBE_DEFER) {
735 return ret;
736 } else {
737 dev_err(dev, "no usb3 phy configured\n");
738 return ret;
739 }
740 }
741
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500742 return 0;
743}
744
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500745static int dwc3_core_init_mode(struct dwc3 *dwc)
746{
747 struct device *dev = dwc->dev;
748 int ret;
749
750 switch (dwc->dr_mode) {
751 case USB_DR_MODE_PERIPHERAL:
752 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
753 ret = dwc3_gadget_init(dwc);
754 if (ret) {
755 dev_err(dev, "failed to initialize gadget\n");
756 return ret;
757 }
758 break;
759 case USB_DR_MODE_HOST:
760 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
761 ret = dwc3_host_init(dwc);
762 if (ret) {
763 dev_err(dev, "failed to initialize host\n");
764 return ret;
765 }
766 break;
767 case USB_DR_MODE_OTG:
768 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
769 ret = dwc3_host_init(dwc);
770 if (ret) {
771 dev_err(dev, "failed to initialize host\n");
772 return ret;
773 }
774
775 ret = dwc3_gadget_init(dwc);
776 if (ret) {
777 dev_err(dev, "failed to initialize gadget\n");
778 return ret;
779 }
780 break;
781 default:
782 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
783 return -EINVAL;
784 }
785
786 return 0;
787}
788
789static void dwc3_core_exit_mode(struct dwc3 *dwc)
790{
791 switch (dwc->dr_mode) {
792 case USB_DR_MODE_PERIPHERAL:
793 dwc3_gadget_exit(dwc);
794 break;
795 case USB_DR_MODE_HOST:
796 dwc3_host_exit(dwc);
797 break;
798 case USB_DR_MODE_OTG:
799 dwc3_host_exit(dwc);
800 dwc3_gadget_exit(dwc);
801 break;
802 default:
803 /* do nothing */
804 break;
805 }
806}
807
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500808#define DWC3_ALIGN_MASK (16 - 1)
809
810static int dwc3_probe(struct platform_device *pdev)
811{
812 struct device *dev = &pdev->dev;
813 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500814 struct resource *res;
815 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800816 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800817 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800818 u8 hird_threshold;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530819 u32 fladj = 0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500820
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300821 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500822
823 void __iomem *regs;
824 void *mem;
825
826 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900827 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500828 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900829
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500830 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
831 dwc->mem = mem;
832 dwc->dev = dev;
833
834 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
835 if (!res) {
836 dev_err(dev, "missing IRQ\n");
837 return -ENODEV;
838 }
839 dwc->xhci_resources[1].start = res->start;
840 dwc->xhci_resources[1].end = res->end;
841 dwc->xhci_resources[1].flags = res->flags;
842 dwc->xhci_resources[1].name = res->name;
843
844 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
845 if (!res) {
846 dev_err(dev, "missing memory resource\n");
847 return -ENODEV;
848 }
849
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530850 dwc->xhci_resources[0].start = res->start;
851 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
852 DWC3_XHCI_REGS_END;
853 dwc->xhci_resources[0].flags = res->flags;
854 dwc->xhci_resources[0].name = res->name;
855
856 res->start += DWC3_GLOBALS_REGS_START;
857
858 /*
859 * Request memory region but exclude xHCI regs,
860 * since it will be requested by the xhci-plat driver.
861 */
862 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500863 if (IS_ERR(regs)) {
864 ret = PTR_ERR(regs);
865 goto err0;
866 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530867
868 dwc->regs = regs;
869 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530870
Huang Rui80caf7d2014-10-28 19:54:26 +0800871 /* default to highest possible threshold */
872 lpm_nyet_threshold = 0xff;
873
Huang Rui6b6a0c92014-10-31 11:11:12 +0800874 /* default to -3.5dB de-emphasis */
875 tx_de_emphasis = 1;
876
Huang Rui460d0982014-10-31 11:11:18 +0800877 /*
878 * default to assert utmi_sleep_n and use maximum allowed HIRD
879 * threshold value of 0b1100
880 */
881 hird_threshold = 12;
882
Heikki Krogerus63863b92015-09-21 11:14:32 +0300883 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300884 dwc->dr_mode = usb_get_dr_mode(dev);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300885
Heikki Krogerus3d128912015-09-21 11:14:35 +0300886 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800887 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300888 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800889 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300890 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800891 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300892 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800893 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300894 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100895 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500896
Heikki Krogerus3d128912015-09-21 11:14:35 +0300897 dwc->needs_fifo_resize = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800898 "tx-fifo-resize");
Huang Rui3b812212014-10-28 19:54:25 +0800899
Heikki Krogerus3d128912015-09-21 11:14:35 +0300900 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800901 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300902 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800903 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300904 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800905 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300906 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800907 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300908 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800909 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300910 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800911 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300912 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800913 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300914 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +0800915 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300916 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +0800917 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300918 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +0800919 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -0700920 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
921 "snps,dis_enblslpm_quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800922
Heikki Krogerus3d128912015-09-21 11:14:35 +0300923 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +0800924 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300925 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +0800926 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300927 device_property_read_string(dev, "snps,hsphy_interface",
928 &dwc->hsphy_interface);
929 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
930 &fladj);
931
932 if (pdata) {
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500933 dwc->maximum_speed = pdata->maximum_speed;
Huang Rui80caf7d2014-10-28 19:54:26 +0800934 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
935 if (pdata->lpm_nyet_threshold)
936 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800937 dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
938 if (pdata->hird_threshold)
939 hird_threshold = pdata->hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500940
941 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100942 dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500943 dwc->dr_mode = pdata->dr_mode;
Huang Rui3b812212014-10-28 19:54:25 +0800944
945 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800946 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
Huang Ruib5a65c42014-10-28 19:54:28 +0800947 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800948 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800949 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
Huang Rui41c06ff2014-10-28 19:54:31 +0800950 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
Huang Ruifb67afc2014-10-28 19:54:32 +0800951 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
Huang Rui14f4ac52014-10-28 19:54:33 +0800952 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
Huang Rui59acfa22014-10-31 11:11:13 +0800953 dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
Huang Rui0effe0a2014-10-31 11:11:14 +0800954 dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
John Younec791d12015-10-02 20:30:57 -0700955 dwc->dis_enblslpm_quirk = pdata->dis_enblslpm_quirk;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800956
957 dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
958 if (pdata->tx_de_emphasis)
959 tx_de_emphasis = pdata->tx_de_emphasis;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300960
961 dwc->hsphy_interface = pdata->hsphy_interface;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530962 fladj = pdata->fladj_value;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500963 }
964
Huang Rui80caf7d2014-10-28 19:54:26 +0800965 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800966 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800967
Huang Rui460d0982014-10-31 11:11:18 +0800968 dwc->hird_threshold = hird_threshold
969 | (dwc->is_utmi_l1_suspend << 4);
970
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300971 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +0300972 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300973
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300974 ret = dwc3_phy_setup(dwc);
975 if (ret)
976 goto err0;
Heikki Krogerus45bb7de2015-05-13 15:26:48 +0300977
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500978 ret = dwc3_core_get_phy(dwc);
979 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500980 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500981
Felipe Balbi72246da2011-08-19 18:10:58 +0300982 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300983
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300984 if (!dev->dma_mask) {
985 dev->dma_mask = dev->parent->dma_mask;
986 dev->dma_parms = dev->parent->dma_parms;
987 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
988 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530989
Chanho Park802ca852012-02-15 18:27:55 +0900990 pm_runtime_enable(dev);
991 pm_runtime_get_sync(dev);
992 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300993
Felipe Balbi39214262012-10-11 13:54:36 +0300994 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
995 if (ret) {
996 dev_err(dwc->dev, "failed to allocate event buffers\n");
997 ret = -ENOMEM;
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500998 goto err1;
Felipe Balbi39214262012-10-11 13:54:36 +0300999 }
1000
Felipe Balbi32a4a132014-02-25 14:00:13 -06001001 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
1002 dwc->dr_mode = USB_DR_MODE_HOST;
1003 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
1004 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
1005
1006 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
1007 dwc->dr_mode = USB_DR_MODE_OTG;
1008
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 ret = dwc3_core_init(dwc);
1010 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001011 dev_err(dev, "failed to initialize core\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001012 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001013 }
1014
John Youn77966eb2016-02-19 17:31:01 -08001015 /* Check the maximum_speed parameter */
1016 switch (dwc->maximum_speed) {
1017 case USB_SPEED_LOW:
1018 case USB_SPEED_FULL:
1019 case USB_SPEED_HIGH:
1020 case USB_SPEED_SUPER:
1021 case USB_SPEED_SUPER_PLUS:
1022 break;
1023 default:
1024 dev_err(dev, "invalid maximum_speed parameter %d\n",
1025 dwc->maximum_speed);
1026 /* fall through */
1027 case USB_SPEED_UNKNOWN:
1028 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001029 dwc->maximum_speed = USB_SPEED_SUPER;
1030
1031 /*
1032 * default to superspeed plus if we are capable.
1033 */
1034 if (dwc3_is_usb31(dwc) &&
1035 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1036 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1037 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001038
1039 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001040 }
1041
Nikhil Badoladb2be4e2015-09-04 10:15:58 +05301042 /* Adjust Frame Length */
1043 dwc3_frame_length_adjustment(dwc, fladj);
1044
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +05301045 usb_phy_set_suspend(dwc->usb2_phy, 0);
1046 usb_phy_set_suspend(dwc->usb3_phy, 0);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301047 ret = phy_power_on(dwc->usb2_generic_phy);
1048 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001049 goto err2;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301050
1051 ret = phy_power_on(dwc->usb3_generic_phy);
1052 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001053 goto err3;
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +05301054
Felipe Balbif122d332013-02-08 15:15:11 +02001055 ret = dwc3_event_buffers_setup(dwc);
1056 if (ret) {
1057 dev_err(dwc->dev, "failed to setup event buffers\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001058 goto err4;
Felipe Balbif122d332013-02-08 15:15:11 +02001059 }
1060
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001061 ret = dwc3_core_init_mode(dwc);
1062 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001063 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001064
1065 ret = dwc3_debugfs_init(dwc);
1066 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001067 dev_err(dev, "failed to initialize debugfs\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001068 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03001069 }
1070
Chanho Park802ca852012-02-15 18:27:55 +09001071 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001072
1073 return 0;
1074
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001075err6:
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001076 dwc3_core_exit_mode(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001077
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001078err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001079 dwc3_event_buffers_cleanup(dwc);
1080
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001081err4:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301082 phy_power_off(dwc->usb3_generic_phy);
1083
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001084err3:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301085 phy_power_off(dwc->usb2_generic_phy);
1086
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001087err2:
Kishon Vijay Abraham I501fae52013-11-25 15:31:22 +05301088 usb_phy_set_suspend(dwc->usb2_phy, 1);
1089 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001090 dwc3_core_exit(dwc);
1091
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001092err1:
Felipe Balbi39214262012-10-11 13:54:36 +03001093 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001094 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001095
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001096err0:
1097 /*
1098 * restore res->start back to its original value so that, in case the
1099 * probe is deferred, we don't end up getting error in request the
1100 * memory region the next time probe is called.
1101 */
1102 res->start -= DWC3_GLOBALS_REGS_START;
1103
Felipe Balbi72246da2011-08-19 18:10:58 +03001104 return ret;
1105}
1106
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001107static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001108{
Felipe Balbi72246da2011-08-19 18:10:58 +03001109 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001110 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1111
1112 /*
1113 * restore res->start back to its original value so that, in case the
1114 * probe is deferred, we don't end up getting error in request the
1115 * memory region the next time probe is called.
1116 */
1117 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001118
Felipe Balbidc99f162014-09-03 16:13:37 -05001119 dwc3_debugfs_exit(dwc);
1120 dwc3_core_exit_mode(dwc);
1121 dwc3_event_buffers_cleanup(dwc);
1122 dwc3_free_event_buffers(dwc);
1123
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301124 usb_phy_set_suspend(dwc->usb2_phy, 1);
1125 usb_phy_set_suspend(dwc->usb3_phy, 1);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301126 phy_power_off(dwc->usb2_generic_phy);
1127 phy_power_off(dwc->usb3_generic_phy);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301128
Felipe Balbi72246da2011-08-19 18:10:58 +03001129 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001130 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001131
Felipe Balbi7415f172012-04-30 14:56:33 +03001132 pm_runtime_put_sync(&pdev->dev);
1133 pm_runtime_disable(&pdev->dev);
1134
Felipe Balbi72246da2011-08-19 18:10:58 +03001135 return 0;
1136}
1137
Felipe Balbi7415f172012-04-30 14:56:33 +03001138#ifdef CONFIG_PM_SLEEP
Felipe Balbi7415f172012-04-30 14:56:33 +03001139static int dwc3_suspend(struct device *dev)
1140{
1141 struct dwc3 *dwc = dev_get_drvdata(dev);
1142 unsigned long flags;
1143
1144 spin_lock_irqsave(&dwc->lock, flags);
1145
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001146 switch (dwc->dr_mode) {
1147 case USB_DR_MODE_PERIPHERAL:
1148 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001149 dwc3_gadget_suspend(dwc);
1150 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001151 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001152 default:
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001153 dwc3_event_buffers_cleanup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001154 break;
1155 }
1156
1157 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
1158 spin_unlock_irqrestore(&dwc->lock, flags);
1159
1160 usb_phy_shutdown(dwc->usb3_phy);
1161 usb_phy_shutdown(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301162 phy_exit(dwc->usb2_generic_phy);
1163 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi7415f172012-04-30 14:56:33 +03001164
Sekhar Nori63444752015-08-31 21:09:08 +05301165 pinctrl_pm_select_sleep_state(dev);
1166
Felipe Balbi7415f172012-04-30 14:56:33 +03001167 return 0;
1168}
1169
1170static int dwc3_resume(struct device *dev)
1171{
1172 struct dwc3 *dwc = dev_get_drvdata(dev);
1173 unsigned long flags;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301174 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001175
Sekhar Nori63444752015-08-31 21:09:08 +05301176 pinctrl_pm_select_default_state(dev);
1177
Felipe Balbi7415f172012-04-30 14:56:33 +03001178 usb_phy_init(dwc->usb3_phy);
1179 usb_phy_init(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301180 ret = phy_init(dwc->usb2_generic_phy);
1181 if (ret < 0)
1182 return ret;
1183
1184 ret = phy_init(dwc->usb3_generic_phy);
1185 if (ret < 0)
1186 goto err_usb2phy_init;
Felipe Balbi7415f172012-04-30 14:56:33 +03001187
1188 spin_lock_irqsave(&dwc->lock, flags);
1189
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001190 dwc3_event_buffers_setup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001191 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
1192
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001193 switch (dwc->dr_mode) {
1194 case USB_DR_MODE_PERIPHERAL:
1195 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001196 dwc3_gadget_resume(dwc);
1197 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001198 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001199 default:
1200 /* do nothing */
1201 break;
1202 }
1203
1204 spin_unlock_irqrestore(&dwc->lock, flags);
1205
1206 pm_runtime_disable(dev);
1207 pm_runtime_set_active(dev);
1208 pm_runtime_enable(dev);
1209
1210 return 0;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301211
1212err_usb2phy_init:
1213 phy_exit(dwc->usb2_generic_phy);
1214
1215 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001216}
1217
1218static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001219 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1220};
1221
1222#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1223#else
1224#define DWC3_PM_OPS NULL
1225#endif
1226
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301227#ifdef CONFIG_OF
1228static const struct of_device_id of_dwc3_match[] = {
1229 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001230 .compatible = "snps,dwc3"
1231 },
1232 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301233 .compatible = "synopsys,dwc3"
1234 },
1235 { },
1236};
1237MODULE_DEVICE_TABLE(of, of_dwc3_match);
1238#endif
1239
Heikki Krogerus404905a2014-09-25 10:57:02 +03001240#ifdef CONFIG_ACPI
1241
1242#define ACPI_ID_INTEL_BSW "808622B7"
1243
1244static const struct acpi_device_id dwc3_acpi_match[] = {
1245 { ACPI_ID_INTEL_BSW, 0 },
1246 { },
1247};
1248MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1249#endif
1250
Felipe Balbi72246da2011-08-19 18:10:58 +03001251static struct platform_driver dwc3_driver = {
1252 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001253 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001254 .driver = {
1255 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301256 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001257 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7415f172012-04-30 14:56:33 +03001258 .pm = DWC3_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +03001259 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001260};
1261
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001262module_platform_driver(dwc3_driver);
1263
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001264MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001265MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001266MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001267MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");