blob: 8349a9fc58280ea9767c768d7beb0de1f6fc890d [file] [log] [blame]
Shrenuj Bansala419c792016-10-20 14:05:11 -07001/* Copyright (c) 2008-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "kgsl_sharedmem.h"
18#include "adreno_drawctxt.h"
19#include "adreno_ringbuffer.h"
20#include "adreno_profile.h"
21#include "adreno_dispatch.h"
22#include "kgsl_iommu.h"
23#include "adreno_perfcounter.h"
24#include <linux/stat.h>
25#include <linux/delay.h>
Carter Cooper05f2a6b2017-03-20 11:43:11 -060026#include "kgsl_gmu.h"
Shrenuj Bansala419c792016-10-20 14:05:11 -070027
28#include "a4xx_reg.h"
29
30#ifdef CONFIG_QCOM_OCMEM
31#include <soc/qcom/ocmem.h>
32#endif
33
34#define DEVICE_3D_NAME "kgsl-3d"
35#define DEVICE_3D0_NAME "kgsl-3d0"
36
37/* ADRENO_DEVICE - Given a kgsl_device return the adreno device struct */
38#define ADRENO_DEVICE(device) \
39 container_of(device, struct adreno_device, dev)
40
41/* KGSL_DEVICE - given an adreno_device, return the KGSL device struct */
42#define KGSL_DEVICE(_dev) (&((_dev)->dev))
43
44/* ADRENO_CONTEXT - Given a context return the adreno context struct */
45#define ADRENO_CONTEXT(context) \
46 container_of(context, struct adreno_context, base)
47
48/* ADRENO_GPU_DEVICE - Given an adreno device return the GPU specific struct */
49#define ADRENO_GPU_DEVICE(_a) ((_a)->gpucore->gpudev)
50
51#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
52#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
53#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
54#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
55
56/* ADRENO_GPUREV - Return the GPU ID for the given adreno_device */
57#define ADRENO_GPUREV(_a) ((_a)->gpucore->gpurev)
58
59/*
60 * ADRENO_FEATURE - return true if the specified feature is supported by the GPU
61 * core
62 */
63#define ADRENO_FEATURE(_dev, _bit) \
64 ((_dev)->gpucore->features & (_bit))
65
66/**
67 * ADRENO_QUIRK - return true if the specified quirk is required by the GPU
68 */
69#define ADRENO_QUIRK(_dev, _bit) \
70 ((_dev)->quirks & (_bit))
71
72/*
73 * ADRENO_PREEMPT_STYLE - return preemption style
74 */
75#define ADRENO_PREEMPT_STYLE(flags) \
76 ((flags & KGSL_CONTEXT_PREEMPT_STYLE_MASK) >> \
77 KGSL_CONTEXT_PREEMPT_STYLE_SHIFT)
78
79/*
80 * return the dispatcher drawqueue in which the given drawobj should
81 * be submitted
82 */
83#define ADRENO_DRAWOBJ_DISPATCH_DRAWQUEUE(c) \
84 (&((ADRENO_CONTEXT(c->context))->rb->dispatch_q))
85
86#define ADRENO_DRAWOBJ_RB(c) \
87 ((ADRENO_CONTEXT(c->context))->rb)
88
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070089#define ADRENO_FW(a, f) (&(a->fw[f]))
90
Shrenuj Bansala419c792016-10-20 14:05:11 -070091/* Adreno core features */
92/* The core uses OCMEM for GMEM/binning memory */
93#define ADRENO_USES_OCMEM BIT(0)
94/* The core supports an accelerated warm start */
95#define ADRENO_WARM_START BIT(1)
96/* The core supports the microcode bootstrap functionality */
97#define ADRENO_USE_BOOTSTRAP BIT(2)
98/* The core supports SP/TP hw controlled power collapse */
99#define ADRENO_SPTP_PC BIT(3)
100/* The core supports Peak Power Detection(PPD)*/
101#define ADRENO_PPD BIT(4)
102/* The GPU supports content protection */
103#define ADRENO_CONTENT_PROTECTION BIT(5)
104/* The GPU supports preemption */
105#define ADRENO_PREEMPTION BIT(6)
106/* The core uses GPMU for power and limit management */
107#define ADRENO_GPMU BIT(7)
108/* The GPMU supports Limits Management */
109#define ADRENO_LM BIT(8)
110/* The core uses 64 bit GPU addresses */
111#define ADRENO_64BIT BIT(9)
112/* The GPU supports retention for cpz registers */
113#define ADRENO_CPZ_RETENTION BIT(10)
Shrenuj Bansalae672812016-02-24 14:17:30 -0800114/* The core has soft fault detection available */
115#define ADRENO_SOFT_FAULT_DETECT BIT(11)
Kyle Pieferb1027b02017-02-10 13:58:58 -0800116/* The GMU supports RPMh for power management*/
117#define ADRENO_RPMH BIT(12)
118/* The GMU supports IFPC power management*/
119#define ADRENO_IFPC BIT(13)
120/* The GMU supports HW based NAP */
121#define ADRENO_HW_NAP BIT(14)
122/* The GMU supports min voltage*/
123#define ADRENO_MIN_VOLT BIT(15)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700124
125/*
126 * Adreno GPU quirks - control bits for various workarounds
127 */
128
Lynus Vaz85c8cee2017-03-07 11:31:02 +0530129/* Set TWOPASSUSEWFI in PC_DBG_ECO_CNTL (5XX/6XX) */
Shrenuj Bansala419c792016-10-20 14:05:11 -0700130#define ADRENO_QUIRK_TWO_PASS_USE_WFI BIT(0)
131/* Lock/unlock mutex to sync with the IOMMU */
132#define ADRENO_QUIRK_IOMMU_SYNC BIT(1)
133/* Submit critical packets at GPU wake up */
134#define ADRENO_QUIRK_CRITICAL_PACKETS BIT(2)
135/* Mask out RB1-3 activity signals from HW hang detection logic */
136#define ADRENO_QUIRK_FAULT_DETECT_MASK BIT(3)
137/* Disable RB sampler datapath clock gating optimization */
138#define ADRENO_QUIRK_DISABLE_RB_DP2CLOCKGATING BIT(4)
139/* Disable local memory(LM) feature to avoid corner case error */
140#define ADRENO_QUIRK_DISABLE_LMLOADKILL BIT(5)
Kyle Pieferb1027b02017-02-10 13:58:58 -0800141/* Allow HFI to use registers to send message to GMU */
142#define ADRENO_QUIRK_HFI_USE_REG BIT(6)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700143
144/* Flags to control command packet settings */
145#define KGSL_CMD_FLAGS_NONE 0
146#define KGSL_CMD_FLAGS_PMODE BIT(0)
147#define KGSL_CMD_FLAGS_INTERNAL_ISSUE BIT(1)
148#define KGSL_CMD_FLAGS_WFI BIT(2)
149#define KGSL_CMD_FLAGS_PROFILE BIT(3)
150#define KGSL_CMD_FLAGS_PWRON_FIXUP BIT(4)
151
152/* Command identifiers */
153#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
154#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
155#define KGSL_CMD_INTERNAL_IDENTIFIER 0x2EEDD00D
156#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
157#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
158#define KGSL_START_OF_PROFILE_IDENTIFIER 0x2DEFADE1
159#define KGSL_END_OF_PROFILE_IDENTIFIER 0x2DEFADE2
160#define KGSL_PWRON_FIXUP_IDENTIFIER 0x2AFAFAFA
161
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700162/* Number of times to try hard reset */
163#define NUM_TIMES_RESET_RETRY 5
164
Shrenuj Bansala419c792016-10-20 14:05:11 -0700165/* One cannot wait forever for the core to idle, so set an upper limit to the
166 * amount of time to wait for the core to go idle
167 */
Shrenuj Bansala419c792016-10-20 14:05:11 -0700168#define ADRENO_IDLE_TIMEOUT (20 * 1000)
169
170#define ADRENO_UCHE_GMEM_BASE 0x100000
171
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700172#define ADRENO_FW_PFP 0
173#define ADRENO_FW_SQE 0
174#define ADRENO_FW_PM4 1
175
Shrenuj Bansala419c792016-10-20 14:05:11 -0700176enum adreno_gpurev {
177 ADRENO_REV_UNKNOWN = 0,
178 ADRENO_REV_A304 = 304,
179 ADRENO_REV_A305 = 305,
180 ADRENO_REV_A305C = 306,
181 ADRENO_REV_A306 = 307,
182 ADRENO_REV_A306A = 308,
183 ADRENO_REV_A310 = 310,
184 ADRENO_REV_A320 = 320,
185 ADRENO_REV_A330 = 330,
186 ADRENO_REV_A305B = 335,
187 ADRENO_REV_A405 = 405,
188 ADRENO_REV_A418 = 418,
189 ADRENO_REV_A420 = 420,
190 ADRENO_REV_A430 = 430,
191 ADRENO_REV_A505 = 505,
192 ADRENO_REV_A506 = 506,
Rajesh Kemisettiaed6ec72017-02-06 09:37:00 +0530193 ADRENO_REV_A508 = 508,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700194 ADRENO_REV_A510 = 510,
195 ADRENO_REV_A512 = 512,
196 ADRENO_REV_A530 = 530,
197 ADRENO_REV_A540 = 540,
Rajesh Kemisetti8d5cc6e2017-06-06 16:44:17 +0530198 ADRENO_REV_A615 = 615,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700199 ADRENO_REV_A630 = 630,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700200};
201
202#define ADRENO_START_WARM 0
203#define ADRENO_START_COLD 1
204
205#define ADRENO_SOFT_FAULT BIT(0)
206#define ADRENO_HARD_FAULT BIT(1)
207#define ADRENO_TIMEOUT_FAULT BIT(2)
208#define ADRENO_IOMMU_PAGE_FAULT BIT(3)
209#define ADRENO_PREEMPT_FAULT BIT(4)
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700210#define ADRENO_GMU_FAULT BIT(5)
Shrenuj Bansala419c792016-10-20 14:05:11 -0700211
212#define ADRENO_SPTP_PC_CTRL 0
213#define ADRENO_PPD_CTRL 1
214#define ADRENO_LM_CTRL 2
215#define ADRENO_HWCG_CTRL 3
216#define ADRENO_THROTTLING_CTRL 4
217
218
219/* number of throttle counters for DCVS adjustment */
220#define ADRENO_GPMU_THROTTLE_COUNTERS 4
221/* base for throttle counters */
222#define ADRENO_GPMU_THROTTLE_COUNTERS_BASE_REG 43
223
224struct adreno_gpudev;
225
226/* Time to allow preemption to complete (in ms) */
227#define ADRENO_PREEMPT_TIMEOUT 10000
228
229#define ADRENO_INT_BIT(a, _bit) (((a)->gpucore->gpudev->int_bits) ? \
230 (adreno_get_int(a, _bit) < 0 ? 0 : \
231 BIT(adreno_get_int(a, _bit))) : 0)
232
233/**
234 * enum adreno_preempt_states
235 * ADRENO_PREEMPT_NONE: No preemption is scheduled
236 * ADRENO_PREEMPT_START: The S/W has started
237 * ADRENO_PREEMPT_TRIGGERED: A preeempt has been triggered in the HW
238 * ADRENO_PREEMPT_FAULTED: The preempt timer has fired
239 * ADRENO_PREEMPT_PENDING: The H/W has signaled preemption complete
240 * ADRENO_PREEMPT_COMPLETE: Preemption could not be finished in the IRQ handler,
241 * worker has been scheduled
242 */
243enum adreno_preempt_states {
244 ADRENO_PREEMPT_NONE = 0,
245 ADRENO_PREEMPT_START,
246 ADRENO_PREEMPT_TRIGGERED,
247 ADRENO_PREEMPT_FAULTED,
248 ADRENO_PREEMPT_PENDING,
249 ADRENO_PREEMPT_COMPLETE,
250};
251
252/**
253 * struct adreno_preemption
254 * @state: The current state of preemption
255 * @counters: Memory descriptor for the memory where the GPU writes the
256 * preemption counters on switch
257 * @timer: A timer to make sure preemption doesn't stall
258 * @work: A work struct for the preemption worker (for 5XX)
259 * @token_submit: Indicates if a preempt token has been submitted in
260 * current ringbuffer (for 4XX)
261 */
262struct adreno_preemption {
263 atomic_t state;
264 struct kgsl_memdesc counters;
265 struct timer_list timer;
266 struct work_struct work;
267 bool token_submit;
268};
269
270
271struct adreno_busy_data {
272 unsigned int gpu_busy;
273 unsigned int vbif_ram_cycles;
274 unsigned int vbif_starved_ram;
275 unsigned int throttle_cycles[ADRENO_GPMU_THROTTLE_COUNTERS];
276};
277
278/**
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700279 * struct adreno_firmware - Struct holding fw details
280 * @fwvirt: Buffer which holds the ucode
281 * @size: Size of ucode buffer
282 * @version: Version of ucode
283 * @memdesc: Memory descriptor which holds ucode buffer info
284 */
285struct adreno_firmware {
286 unsigned int *fwvirt;
287 size_t size;
288 unsigned int version;
289 struct kgsl_memdesc memdesc;
290};
291
292/**
Shrenuj Bansala419c792016-10-20 14:05:11 -0700293 * struct adreno_gpu_core - A specific GPU core definition
294 * @gpurev: Unique GPU revision identifier
295 * @core: Match for the core version of the GPU
296 * @major: Match for the major version of the GPU
297 * @minor: Match for the minor version of the GPU
298 * @patchid: Match for the patch revision of the GPU
299 * @features: Common adreno features supported by this core
300 * @pm4fw_name: Filename for th PM4 firmware
301 * @pfpfw_name: Filename for the PFP firmware
302 * @zap_name: Filename for the Zap Shader ucode
303 * @gpudev: Pointer to the GPU family specific functions for this core
304 * @gmem_size: Amount of binning memory (GMEM/OCMEM) to reserve for the core
305 * @pm4_jt_idx: Index of the jump table in the PM4 microcode
306 * @pm4_jt_addr: Address offset to load the jump table for the PM4 microcode
307 * @pfp_jt_idx: Index of the jump table in the PFP microcode
308 * @pfp_jt_addr: Address offset to load the jump table for the PFP microcode
309 * @pm4_bstrp_size: Size of the bootstrap loader for PM4 microcode
310 * @pfp_bstrp_size: Size of the bootstrap loader for PFP microcde
311 * @pfp_bstrp_ver: Version of the PFP microcode that supports bootstraping
312 * @shader_offset: Offset of shader from gpu reg base
313 * @shader_size: Shader size
314 * @num_protected_regs: number of protected registers
315 * @gpmufw_name: Filename for the GPMU firmware
316 * @gpmu_major: Match for the GPMU & firmware, major revision
317 * @gpmu_minor: Match for the GPMU & firmware, minor revision
318 * @gpmu_features: Supported features for any given GPMU version
319 * @busy_mask: mask to check if GPU is busy in RBBM_STATUS
320 * @lm_major: Limits Management register sequence, major revision
321 * @lm_minor: LM register sequence, minor revision
322 * @regfw_name: Filename for the register sequence firmware
323 * @gpmu_tsens: ID for the temporature sensor used by the GPMU
324 * @max_power: Max possible power draw of a core, units elephant tail hairs
325 */
326struct adreno_gpu_core {
327 enum adreno_gpurev gpurev;
328 unsigned int core, major, minor, patchid;
329 unsigned long features;
330 const char *pm4fw_name;
331 const char *pfpfw_name;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700332 const char *sqefw_name;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700333 const char *zap_name;
334 struct adreno_gpudev *gpudev;
335 size_t gmem_size;
336 unsigned int pm4_jt_idx;
337 unsigned int pm4_jt_addr;
338 unsigned int pfp_jt_idx;
339 unsigned int pfp_jt_addr;
340 unsigned int pm4_bstrp_size;
341 unsigned int pfp_bstrp_size;
342 unsigned int pfp_bstrp_ver;
343 unsigned long shader_offset;
344 unsigned int shader_size;
345 unsigned int num_protected_regs;
346 const char *gpmufw_name;
347 unsigned int gpmu_major;
348 unsigned int gpmu_minor;
349 unsigned int gpmu_features;
350 unsigned int busy_mask;
351 unsigned int lm_major, lm_minor;
352 const char *regfw_name;
353 unsigned int gpmu_tsens;
354 unsigned int max_power;
355};
356
357/**
358 * struct adreno_device - The mothership structure for all adreno related info
359 * @dev: Reference to struct kgsl_device
360 * @priv: Holds the private flags specific to the adreno_device
361 * @chipid: Chip ID specific to the GPU
362 * @gmem_base: Base physical address of GMEM
363 * @gmem_size: GMEM size
364 * @gpucore: Pointer to the adreno_gpu_core structure
365 * @pfp_fw: Buffer which holds the pfp ucode
366 * @pfp_fw_size: Size of pfp ucode buffer
367 * @pfp_fw_version: Version of pfp ucode
368 * @pfp: Memory descriptor which holds pfp ucode buffer info
369 * @pm4_fw: Buffer which holds the pm4 ucode
370 * @pm4_fw_size: Size of pm4 ucode buffer
371 * @pm4_fw_version: Version of pm4 ucode
372 * @pm4: Memory descriptor which holds pm4 ucode buffer info
373 * @gpmu_cmds_size: Length of gpmu cmd stream
374 * @gpmu_cmds: gpmu cmd stream
375 * @ringbuffers: Array of pointers to adreno_ringbuffers
376 * @num_ringbuffers: Number of ringbuffers for the GPU
377 * @cur_rb: Pointer to the current ringbuffer
378 * @next_rb: Ringbuffer we are switching to during preemption
379 * @prev_rb: Ringbuffer we are switching from during preemption
380 * @fast_hang_detect: Software fault detection availability
381 * @ft_policy: Defines the fault tolerance policy
382 * @long_ib_detect: Long IB detection availability
383 * @ft_pf_policy: Defines the fault policy for page faults
384 * @ocmem_hdl: Handle to the ocmem allocated buffer
385 * @profile: Container for adreno profiler information
386 * @dispatcher: Container for adreno GPU dispatcher
387 * @pwron_fixup: Command buffer to run a post-power collapse shader workaround
388 * @pwron_fixup_dwords: Number of dwords in the command buffer
389 * @input_work: Work struct for turning on the GPU after a touch event
390 * @busy_data: Struct holding GPU VBIF busy stats
391 * @ram_cycles_lo: Number of DDR clock cycles for the monitor session
392 * @perfctr_pwr_lo: Number of cycles VBIF is stalled by DDR
393 * @halt: Atomic variable to check whether the GPU is currently halted
Deepak Kumar273c5712017-01-03 21:49:03 +0530394 * @pending_irq_refcnt: Atomic variable to keep track of running IRQ handlers
Shrenuj Bansala419c792016-10-20 14:05:11 -0700395 * @ctx_d_debugfs: Context debugfs node
396 * @pwrctrl_flag: Flag to hold adreno specific power attributes
397 * @profile_buffer: Memdesc holding the drawobj profiling buffer
398 * @profile_index: Index to store the start/stop ticks in the profiling
399 * buffer
Harshdeep Dhattd0f38f62017-06-01 12:45:26 -0600400 * @pwrup_reglist: Memdesc holding the power up register list
401 * which is used by CP during preemption and IFPC
Shrenuj Bansala419c792016-10-20 14:05:11 -0700402 * @sp_local_gpuaddr: Base GPU virtual address for SP local memory
403 * @sp_pvt_gpuaddr: Base GPU virtual address for SP private memory
404 * @lm_fw: The LM firmware handle
405 * @lm_sequence: Pointer to the start of the register write sequence for LM
406 * @lm_size: The dword size of the LM sequence
407 * @lm_limit: limiting value for LM
408 * @lm_threshold_count: register value for counter for lm threshold breakin
409 * @lm_threshold_cross: number of current peaks exceeding threshold
410 * @speed_bin: Indicate which power level set to use
411 * @csdev: Pointer to a coresight device (if applicable)
412 * @gpmu_throttle_counters - counteers for number of throttled clocks
413 * @irq_storm_work: Worker to handle possible interrupt storms
414 * @active_list: List to track active contexts
415 * @active_list_lock: Lock to protect active_list
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600416 * @gpu_llc_slice: GPU system cache slice descriptor
Sushmita Susheelendrab1976682016-11-07 14:21:11 -0700417 * @gpu_llc_slice_enable: To enable the GPU system cache slice or not
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700418 * @gpuhtw_llc_slice: GPU pagetables system cache slice descriptor
Sushmita Susheelendrad3756c02017-01-11 15:05:40 -0700419 * @gpuhtw_llc_slice_enable: To enable the GPUHTW system cache slice or not
Harshdeep Dhatta9e0d762017-05-10 14:16:42 -0600420 * @zap_loaded: Used to track if zap was successfully loaded or not
Shrenuj Bansala419c792016-10-20 14:05:11 -0700421 */
422struct adreno_device {
423 struct kgsl_device dev; /* Must be first field in this struct */
424 unsigned long priv;
425 unsigned int chipid;
426 unsigned long gmem_base;
427 unsigned long gmem_size;
428 const struct adreno_gpu_core *gpucore;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700429 struct adreno_firmware fw[2];
Shrenuj Bansala419c792016-10-20 14:05:11 -0700430 size_t gpmu_cmds_size;
431 unsigned int *gpmu_cmds;
432 struct adreno_ringbuffer ringbuffers[KGSL_PRIORITY_MAX_RB_LEVELS];
433 int num_ringbuffers;
434 struct adreno_ringbuffer *cur_rb;
435 struct adreno_ringbuffer *next_rb;
436 struct adreno_ringbuffer *prev_rb;
437 unsigned int fast_hang_detect;
438 unsigned long ft_policy;
439 unsigned int long_ib_detect;
440 unsigned long ft_pf_policy;
441 struct ocmem_buf *ocmem_hdl;
442 struct adreno_profile profile;
443 struct adreno_dispatcher dispatcher;
444 struct kgsl_memdesc pwron_fixup;
445 unsigned int pwron_fixup_dwords;
446 struct work_struct input_work;
447 struct adreno_busy_data busy_data;
448 unsigned int ram_cycles_lo;
449 unsigned int starved_ram_lo;
450 unsigned int perfctr_pwr_lo;
451 atomic_t halt;
Deepak Kumar273c5712017-01-03 21:49:03 +0530452 atomic_t pending_irq_refcnt;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700453 struct dentry *ctx_d_debugfs;
454 unsigned long pwrctrl_flag;
455
456 struct kgsl_memdesc profile_buffer;
457 unsigned int profile_index;
Harshdeep Dhattd0f38f62017-06-01 12:45:26 -0600458 struct kgsl_memdesc pwrup_reglist;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700459 uint64_t sp_local_gpuaddr;
460 uint64_t sp_pvt_gpuaddr;
461 const struct firmware *lm_fw;
462 uint32_t *lm_sequence;
463 uint32_t lm_size;
464 struct adreno_preemption preempt;
465 struct work_struct gpmu_work;
466 uint32_t lm_leakage;
467 uint32_t lm_limit;
468 uint32_t lm_threshold_count;
469 uint32_t lm_threshold_cross;
470
471 unsigned int speed_bin;
472 unsigned int quirks;
473
474 struct coresight_device *csdev;
475 uint32_t gpmu_throttle_counters[ADRENO_GPMU_THROTTLE_COUNTERS];
476 struct work_struct irq_storm_work;
477
478 struct list_head active_list;
479 spinlock_t active_list_lock;
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600480
481 void *gpu_llc_slice;
Sushmita Susheelendrab1976682016-11-07 14:21:11 -0700482 bool gpu_llc_slice_enable;
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700483 void *gpuhtw_llc_slice;
Sushmita Susheelendrad3756c02017-01-11 15:05:40 -0700484 bool gpuhtw_llc_slice_enable;
Harshdeep Dhatta9e0d762017-05-10 14:16:42 -0600485 unsigned int zap_loaded;
Harshdeep Dhatt26c54f22017-08-30 17:37:39 -0600486 unsigned int preempt_level;
487 bool usesgmem;
488 bool skipsaverestore;
489
Shrenuj Bansala419c792016-10-20 14:05:11 -0700490};
491
492/**
493 * enum adreno_device_flags - Private flags for the adreno_device
494 * @ADRENO_DEVICE_PWRON - Set during init after a power collapse
495 * @ADRENO_DEVICE_PWRON_FIXUP - Set if the target requires the shader fixup
496 * after power collapse
497 * @ADRENO_DEVICE_CORESIGHT - Set if the coresight (trace bus) registers should
498 * be restored after power collapse
499 * @ADRENO_DEVICE_HANG_INTR - Set if the hang interrupt should be enabled for
500 * this target
501 * @ADRENO_DEVICE_STARTED - Set if the device start sequence is in progress
502 * @ADRENO_DEVICE_FAULT - Set if the device is currently in fault (and shouldn't
503 * send any more commands to the ringbuffer)
504 * @ADRENO_DEVICE_DRAWOBJ_PROFILE - Set if the device supports drawobj
505 * profiling via the ALWAYSON counter
506 * @ADRENO_DEVICE_PREEMPTION - Turn on/off preemption
507 * @ADRENO_DEVICE_SOFT_FAULT_DETECT - Set if soft fault detect is enabled
508 * @ADRENO_DEVICE_GPMU_INITIALIZED - Set if GPMU firmware initialization succeed
509 * @ADRENO_DEVICE_ISDB_ENABLED - Set if the Integrated Shader DeBugger is
510 * attached and enabled
511 * @ADRENO_DEVICE_CACHE_FLUSH_TS_SUSPENDED - Set if a CACHE_FLUSH_TS irq storm
512 * is in progress
Kyle Piefere923b7a2017-03-28 17:31:48 -0700513 * @ADRENO_DEVICE_HARD_RESET - Set if soft reset fails and hard reset is needed
Shrenuj Bansala419c792016-10-20 14:05:11 -0700514 */
515enum adreno_device_flags {
516 ADRENO_DEVICE_PWRON = 0,
517 ADRENO_DEVICE_PWRON_FIXUP = 1,
518 ADRENO_DEVICE_INITIALIZED = 2,
519 ADRENO_DEVICE_CORESIGHT = 3,
520 ADRENO_DEVICE_HANG_INTR = 4,
521 ADRENO_DEVICE_STARTED = 5,
522 ADRENO_DEVICE_FAULT = 6,
523 ADRENO_DEVICE_DRAWOBJ_PROFILE = 7,
524 ADRENO_DEVICE_GPU_REGULATOR_ENABLED = 8,
525 ADRENO_DEVICE_PREEMPTION = 9,
526 ADRENO_DEVICE_SOFT_FAULT_DETECT = 10,
527 ADRENO_DEVICE_GPMU_INITIALIZED = 11,
528 ADRENO_DEVICE_ISDB_ENABLED = 12,
529 ADRENO_DEVICE_CACHE_FLUSH_TS_SUSPENDED = 13,
Kyle Piefere923b7a2017-03-28 17:31:48 -0700530 ADRENO_DEVICE_HARD_RESET = 14,
Harshdeep Dhatt38e57d72017-08-30 13:24:07 -0600531 ADRENO_DEVICE_PREEMPTION_EXECUTION = 15,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700532};
533
534/**
535 * struct adreno_drawobj_profile_entry - a single drawobj entry in the
536 * kernel profiling buffer
537 * @started: Number of GPU ticks at start of the drawobj
538 * @retired: Number of GPU ticks at the end of the drawobj
539 */
540struct adreno_drawobj_profile_entry {
541 uint64_t started;
542 uint64_t retired;
543};
544
545#define ADRENO_DRAWOBJ_PROFILE_COUNT \
546 (PAGE_SIZE / sizeof(struct adreno_drawobj_profile_entry))
547
548#define ADRENO_DRAWOBJ_PROFILE_OFFSET(_index, _member) \
549 ((_index) * sizeof(struct adreno_drawobj_profile_entry) \
550 + offsetof(struct adreno_drawobj_profile_entry, _member))
551
552
553/**
554 * adreno_regs: List of registers that are used in kgsl driver for all
555 * 3D devices. Each device type has different offset value for the same
556 * register, so an array of register offsets are declared for every device
557 * and are indexed by the enumeration values defined in this enum
558 */
559enum adreno_regs {
560 ADRENO_REG_CP_ME_RAM_WADDR,
561 ADRENO_REG_CP_ME_RAM_DATA,
562 ADRENO_REG_CP_PFP_UCODE_DATA,
563 ADRENO_REG_CP_PFP_UCODE_ADDR,
564 ADRENO_REG_CP_WFI_PEND_CTR,
565 ADRENO_REG_CP_RB_BASE,
566 ADRENO_REG_CP_RB_BASE_HI,
567 ADRENO_REG_CP_RB_RPTR_ADDR_LO,
568 ADRENO_REG_CP_RB_RPTR_ADDR_HI,
569 ADRENO_REG_CP_RB_RPTR,
570 ADRENO_REG_CP_RB_WPTR,
571 ADRENO_REG_CP_CNTL,
572 ADRENO_REG_CP_ME_CNTL,
573 ADRENO_REG_CP_RB_CNTL,
574 ADRENO_REG_CP_IB1_BASE,
575 ADRENO_REG_CP_IB1_BASE_HI,
576 ADRENO_REG_CP_IB1_BUFSZ,
577 ADRENO_REG_CP_IB2_BASE,
578 ADRENO_REG_CP_IB2_BASE_HI,
579 ADRENO_REG_CP_IB2_BUFSZ,
580 ADRENO_REG_CP_TIMESTAMP,
581 ADRENO_REG_CP_SCRATCH_REG6,
582 ADRENO_REG_CP_SCRATCH_REG7,
583 ADRENO_REG_CP_ME_RAM_RADDR,
584 ADRENO_REG_CP_ROQ_ADDR,
585 ADRENO_REG_CP_ROQ_DATA,
586 ADRENO_REG_CP_MERCIU_ADDR,
587 ADRENO_REG_CP_MERCIU_DATA,
588 ADRENO_REG_CP_MERCIU_DATA2,
589 ADRENO_REG_CP_MEQ_ADDR,
590 ADRENO_REG_CP_MEQ_DATA,
591 ADRENO_REG_CP_HW_FAULT,
592 ADRENO_REG_CP_PROTECT_STATUS,
593 ADRENO_REG_CP_PREEMPT,
594 ADRENO_REG_CP_PREEMPT_DEBUG,
595 ADRENO_REG_CP_PREEMPT_DISABLE,
596 ADRENO_REG_CP_PROTECT_REG_0,
597 ADRENO_REG_CP_CONTEXT_SWITCH_SMMU_INFO_LO,
598 ADRENO_REG_CP_CONTEXT_SWITCH_SMMU_INFO_HI,
599 ADRENO_REG_RBBM_STATUS,
600 ADRENO_REG_RBBM_STATUS3,
601 ADRENO_REG_RBBM_PERFCTR_CTL,
602 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD0,
603 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD1,
604 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD2,
605 ADRENO_REG_RBBM_PERFCTR_LOAD_CMD3,
606 ADRENO_REG_RBBM_PERFCTR_PWR_1_LO,
607 ADRENO_REG_RBBM_INT_0_MASK,
608 ADRENO_REG_RBBM_INT_0_STATUS,
609 ADRENO_REG_RBBM_PM_OVERRIDE2,
610 ADRENO_REG_RBBM_INT_CLEAR_CMD,
611 ADRENO_REG_RBBM_SW_RESET_CMD,
612 ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD,
613 ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD2,
614 ADRENO_REG_RBBM_CLOCK_CTL,
615 ADRENO_REG_VPC_DEBUG_RAM_SEL,
616 ADRENO_REG_VPC_DEBUG_RAM_READ,
617 ADRENO_REG_PA_SC_AA_CONFIG,
618 ADRENO_REG_SQ_GPR_MANAGEMENT,
619 ADRENO_REG_SQ_INST_STORE_MANAGEMENT,
620 ADRENO_REG_TP0_CHICKEN,
621 ADRENO_REG_RBBM_RBBM_CTL,
622 ADRENO_REG_UCHE_INVALIDATE0,
623 ADRENO_REG_UCHE_INVALIDATE1,
Abhilash Kumarf1af1042017-07-14 13:13:44 +0530624 ADRENO_REG_RBBM_PERFCTR_RBBM_0_LO,
625 ADRENO_REG_RBBM_PERFCTR_RBBM_0_HI,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700626 ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_LO,
627 ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_HI,
628 ADRENO_REG_RBBM_SECVID_TRUST_CONTROL,
629 ADRENO_REG_RBBM_ALWAYSON_COUNTER_LO,
630 ADRENO_REG_RBBM_ALWAYSON_COUNTER_HI,
631 ADRENO_REG_RBBM_SECVID_TRUST_CONFIG,
632 ADRENO_REG_RBBM_SECVID_TSB_CONTROL,
633 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE,
634 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE_HI,
635 ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_SIZE,
636 ADRENO_REG_VBIF_XIN_HALT_CTRL0,
637 ADRENO_REG_VBIF_XIN_HALT_CTRL1,
638 ADRENO_REG_VBIF_VERSION,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800639 ADRENO_REG_GMU_AO_INTERRUPT_EN,
Kyle Piefere7b06b42017-04-06 13:53:01 -0700640 ADRENO_REG_GMU_AO_HOST_INTERRUPT_CLR,
641 ADRENO_REG_GMU_AO_HOST_INTERRUPT_STATUS,
642 ADRENO_REG_GMU_AO_HOST_INTERRUPT_MASK,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800643 ADRENO_REG_GMU_PWR_COL_KEEPALIVE,
644 ADRENO_REG_GMU_AHB_FENCE_STATUS,
645 ADRENO_REG_GMU_RPMH_POWER_STATE,
646 ADRENO_REG_GMU_HFI_CTRL_STATUS,
647 ADRENO_REG_GMU_HFI_VERSION_INFO,
648 ADRENO_REG_GMU_HFI_SFR_ADDR,
649 ADRENO_REG_GMU_GMU2HOST_INTR_CLR,
650 ADRENO_REG_GMU_GMU2HOST_INTR_INFO,
Kyle Piefere7b06b42017-04-06 13:53:01 -0700651 ADRENO_REG_GMU_GMU2HOST_INTR_MASK,
Kyle Pieferb1027b02017-02-10 13:58:58 -0800652 ADRENO_REG_GMU_HOST2GMU_INTR_SET,
653 ADRENO_REG_GMU_HOST2GMU_INTR_CLR,
654 ADRENO_REG_GMU_HOST2GMU_INTR_RAW_INFO,
George Shen6927d8f2017-07-19 11:38:10 -0700655 ADRENO_REG_GMU_NMI_CONTROL_STATUS,
656 ADRENO_REG_GMU_CM3_CFG,
Lynus Vaz76ecd062017-06-01 20:00:53 +0530657 ADRENO_REG_GPMU_POWER_COUNTER_ENABLE,
Shrenuj Bansala419c792016-10-20 14:05:11 -0700658 ADRENO_REG_REGISTER_MAX,
659};
660
661enum adreno_int_bits {
662 ADRENO_INT_RBBM_AHB_ERROR,
663 ADRENO_INT_BITS_MAX,
664};
665
666/**
667 * adreno_reg_offsets: Holds array of register offsets
668 * @offsets: Offset array of size defined by enum adreno_regs
669 * @offset_0: This is the index of the register in offset array whose value
670 * is 0. 0 is a valid register offset and during initialization of the
671 * offset array we need to know if an offset value is correctly defined to 0
672 */
673struct adreno_reg_offsets {
674 unsigned int *const offsets;
675 enum adreno_regs offset_0;
676};
677
678#define ADRENO_REG_UNUSED 0xFFFFFFFF
679#define ADRENO_REG_SKIP 0xFFFFFFFE
680#define ADRENO_REG_DEFINE(_offset, _reg) [_offset] = _reg
681#define ADRENO_INT_DEFINE(_offset, _val) ADRENO_REG_DEFINE(_offset, _val)
682
683/*
684 * struct adreno_vbif_data - Describes vbif register value pair
685 * @reg: Offset to vbif register
686 * @val: The value that should be programmed in the register at reg
687 */
688struct adreno_vbif_data {
689 unsigned int reg;
690 unsigned int val;
691};
692
693/*
694 * struct adreno_vbif_platform - Holds an array of vbif reg value pairs
695 * for a particular core
696 * @devfunc: Pointer to platform/core identification function
697 * @vbif: Array of reg value pairs for vbif registers
698 */
699struct adreno_vbif_platform {
700 int (*devfunc)(struct adreno_device *);
701 const struct adreno_vbif_data *vbif;
702};
703
704/*
705 * struct adreno_vbif_snapshot_registers - Holds an array of vbif registers
706 * listed for snapshot dump for a particular core
707 * @version: vbif version
708 * @mask: vbif revision mask
709 * @registers: vbif registers listed for snapshot dump
710 * @count: count of vbif registers listed for snapshot
711 */
712struct adreno_vbif_snapshot_registers {
713 const unsigned int version;
714 const unsigned int mask;
715 const unsigned int *registers;
716 const int count;
717};
718
719/**
720 * struct adreno_coresight_register - Definition for a coresight (tracebus)
721 * debug register
722 * @offset: Offset of the debug register in the KGSL mmio region
723 * @initial: Default value to write when coresight is enabled
724 * @value: Current shadow value of the register (to be reprogrammed after power
725 * collapse)
726 */
727struct adreno_coresight_register {
728 unsigned int offset;
729 unsigned int initial;
730 unsigned int value;
731};
732
733struct adreno_coresight_attr {
734 struct device_attribute attr;
735 struct adreno_coresight_register *reg;
736};
737
738ssize_t adreno_coresight_show_register(struct device *device,
739 struct device_attribute *attr, char *buf);
740
741ssize_t adreno_coresight_store_register(struct device *dev,
742 struct device_attribute *attr, const char *buf, size_t size);
743
744#define ADRENO_CORESIGHT_ATTR(_attrname, _reg) \
745 struct adreno_coresight_attr coresight_attr_##_attrname = { \
746 __ATTR(_attrname, 0644, \
747 adreno_coresight_show_register, \
748 adreno_coresight_store_register), \
749 (_reg), }
750
751/**
752 * struct adreno_coresight - GPU specific coresight definition
753 * @registers - Array of GPU specific registers to configure trace bus output
754 * @count - Number of registers in the array
755 * @groups - Pointer to an attribute list of control files
756 * @atid - The unique ATID value of the coresight device
757 */
758struct adreno_coresight {
759 struct adreno_coresight_register *registers;
760 unsigned int count;
761 const struct attribute_group **groups;
762 unsigned int atid;
763};
764
765
766struct adreno_irq_funcs {
767 void (*func)(struct adreno_device *, int);
768};
769#define ADRENO_IRQ_CALLBACK(_c) { .func = _c }
770
771struct adreno_irq {
772 unsigned int mask;
773 struct adreno_irq_funcs *funcs;
774};
775
776/*
777 * struct adreno_debugbus_block - Holds info about debug buses of a chip
778 * @block_id: Bus identifier
779 * @dwords: Number of dwords of data that this block holds
780 */
781struct adreno_debugbus_block {
782 unsigned int block_id;
783 unsigned int dwords;
784};
785
786/*
787 * struct adreno_snapshot_section_sizes - Structure holding the size of
788 * different sections dumped during device snapshot
789 * @cp_pfp: CP PFP data section size
790 * @cp_me: CP ME data section size
791 * @vpc_mem: VPC memory section size
792 * @cp_meq: CP MEQ size
793 * @shader_mem: Size of shader memory of 1 shader section
794 * @cp_merciu: CP MERCIU size
795 * @roq: ROQ size
796 */
797struct adreno_snapshot_sizes {
798 int cp_pfp;
799 int cp_me;
800 int vpc_mem;
801 int cp_meq;
802 int shader_mem;
803 int cp_merciu;
804 int roq;
805};
806
807/*
808 * struct adreno_snapshot_data - Holds data used in snapshot
809 * @sect_sizes: Has sections sizes
810 */
811struct adreno_snapshot_data {
812 struct adreno_snapshot_sizes *sect_sizes;
813};
814
815struct adreno_gpudev {
816 /*
817 * These registers are in a different location on different devices,
818 * so define them in the structure and use them as variables.
819 */
820 const struct adreno_reg_offsets *reg_offsets;
821 unsigned int *const int_bits;
822 const struct adreno_ft_perf_counters *ft_perf_counters;
823 unsigned int ft_perf_counters_count;
824
825 struct adreno_perfcounters *perfcounters;
826 const struct adreno_invalid_countables *invalid_countables;
827 struct adreno_snapshot_data *snapshot_data;
828
829 struct adreno_coresight *coresight;
830
831 struct adreno_irq *irq;
832 int num_prio_levels;
833 unsigned int vbif_xin_halt_ctrl0_mask;
834 /* GPU specific function hooks */
835 void (*irq_trace)(struct adreno_device *, unsigned int status);
836 void (*snapshot)(struct adreno_device *, struct kgsl_snapshot *);
Carter Cooperb88b7082017-09-14 09:03:26 -0600837 void (*snapshot_gmu)(struct adreno_device *, struct kgsl_snapshot *);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700838 void (*platform_setup)(struct adreno_device *);
839 void (*init)(struct adreno_device *);
840 void (*remove)(struct adreno_device *);
841 int (*rb_start)(struct adreno_device *, unsigned int start_type);
842 int (*microcode_read)(struct adreno_device *);
843 void (*perfcounter_init)(struct adreno_device *);
844 void (*perfcounter_close)(struct adreno_device *);
845 void (*start)(struct adreno_device *);
846 bool (*is_sptp_idle)(struct adreno_device *);
847 int (*regulator_enable)(struct adreno_device *);
848 void (*regulator_disable)(struct adreno_device *);
849 void (*pwrlevel_change_settings)(struct adreno_device *,
850 unsigned int prelevel, unsigned int postlevel,
851 bool post);
852 uint64_t (*read_throttling_counters)(struct adreno_device *);
853 void (*count_throttles)(struct adreno_device *, uint64_t adj);
854 int (*enable_pwr_counters)(struct adreno_device *,
855 unsigned int counter);
856 unsigned int (*preemption_pre_ibsubmit)(
857 struct adreno_device *adreno_dev,
858 struct adreno_ringbuffer *rb,
859 unsigned int *cmds,
860 struct kgsl_context *context);
861 int (*preemption_yield_enable)(unsigned int *);
Harshdeep Dhattaae850c2017-08-21 17:19:26 -0600862 unsigned int (*set_marker)(unsigned int *cmds, int start);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700863 unsigned int (*preemption_post_ibsubmit)(
864 struct adreno_device *adreno_dev,
865 unsigned int *cmds);
866 int (*preemption_init)(struct adreno_device *);
867 void (*preemption_schedule)(struct adreno_device *);
Harshdeep Dhatt2e42f122017-05-31 17:27:19 -0600868 int (*preemption_context_init)(struct kgsl_context *);
869 void (*preemption_context_destroy)(struct kgsl_context *);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700870 void (*enable_64bit)(struct adreno_device *);
871 void (*clk_set_options)(struct adreno_device *,
Deepak Kumara309e0e2017-03-17 17:27:42 +0530872 const char *, struct clk *, bool on);
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600873 void (*llc_configure_gpu_scid)(struct adreno_device *adreno_dev);
Sushmita Susheelendra906564d2017-01-10 15:53:55 -0700874 void (*llc_configure_gpuhtw_scid)(struct adreno_device *adreno_dev);
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -0600875 void (*llc_enable_overrides)(struct adreno_device *adreno_dev);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800876 void (*pre_reset)(struct adreno_device *);
877 int (*oob_set)(struct adreno_device *adreno_dev, unsigned int set_mask,
878 unsigned int check_mask,
879 unsigned int clear_mask);
880 void (*oob_clear)(struct adreno_device *adreno_dev,
881 unsigned int clear_mask);
Carter Cooperdf7ba702017-03-20 11:28:04 -0600882 void (*gpu_keepalive)(struct adreno_device *adreno_dev,
883 bool state);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800884 int (*rpmh_gpu_pwrctrl)(struct adreno_device *, unsigned int ops,
885 unsigned int arg1, unsigned int arg2);
Oleg Perelet62d5cec2017-03-27 16:14:52 -0700886 bool (*hw_isidle)(struct adreno_device *);
887 int (*wait_for_gmu_idle)(struct adreno_device *);
Lynus Vaz1fde74d2017-03-20 18:02:47 +0530888 const char *(*iommu_fault_block)(struct adreno_device *adreno_dev,
889 unsigned int fsynr1);
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700890 int (*reset)(struct kgsl_device *, int fault);
Shrenuj Bansal49d0e9f2017-05-08 16:10:24 -0700891 int (*soft_reset)(struct adreno_device *);
Shrenuj Bansald197bf62017-04-07 11:00:09 -0700892 bool (*gx_is_on)(struct adreno_device *);
893 bool (*sptprac_is_on)(struct adreno_device *);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700894};
895
896/**
897 * enum kgsl_ft_policy_bits - KGSL fault tolerance policy bits
898 * @KGSL_FT_OFF: Disable fault detection (not used)
899 * @KGSL_FT_REPLAY: Replay the faulting command
900 * @KGSL_FT_SKIPIB: Skip the faulting indirect buffer
901 * @KGSL_FT_SKIPFRAME: Skip the frame containing the faulting IB
902 * @KGSL_FT_DISABLE: Tells the dispatcher to disable FT for the command obj
903 * @KGSL_FT_TEMP_DISABLE: Disables FT for all commands
904 * @KGSL_FT_THROTTLE: Disable the context if it faults too often
905 * @KGSL_FT_SKIPCMD: Skip the command containing the faulting IB
906 */
907enum kgsl_ft_policy_bits {
908 KGSL_FT_OFF = 0,
909 KGSL_FT_REPLAY = 1,
910 KGSL_FT_SKIPIB = 2,
911 KGSL_FT_SKIPFRAME = 3,
912 KGSL_FT_DISABLE = 4,
913 KGSL_FT_TEMP_DISABLE = 5,
914 KGSL_FT_THROTTLE = 6,
915 KGSL_FT_SKIPCMD = 7,
916 /* KGSL_FT_MAX_BITS is used to calculate the mask */
917 KGSL_FT_MAX_BITS,
918 /* Internal bits - set during GFT */
919 /* Skip the PM dump on replayed command obj's */
920 KGSL_FT_SKIP_PMDUMP = 31,
921};
922
923#define KGSL_FT_POLICY_MASK GENMASK(KGSL_FT_MAX_BITS - 1, 0)
924
925#define KGSL_FT_DEFAULT_POLICY \
926 (BIT(KGSL_FT_REPLAY) | \
927 BIT(KGSL_FT_SKIPCMD) | \
928 BIT(KGSL_FT_THROTTLE))
929
930#define ADRENO_FT_TYPES \
931 { BIT(KGSL_FT_OFF), "off" }, \
932 { BIT(KGSL_FT_REPLAY), "replay" }, \
933 { BIT(KGSL_FT_SKIPIB), "skipib" }, \
934 { BIT(KGSL_FT_SKIPFRAME), "skipframe" }, \
935 { BIT(KGSL_FT_DISABLE), "disable" }, \
936 { BIT(KGSL_FT_TEMP_DISABLE), "temp" }, \
937 { BIT(KGSL_FT_THROTTLE), "throttle"}, \
938 { BIT(KGSL_FT_SKIPCMD), "skipcmd" }
939
940/**
941 * enum kgsl_ft_pagefault_policy_bits - KGSL pagefault policy bits
942 * @KGSL_FT_PAGEFAULT_INT_ENABLE: No longer used, but retained for compatibility
943 * @KGSL_FT_PAGEFAULT_GPUHALT_ENABLE: enable GPU halt on pagefaults
944 * @KGSL_FT_PAGEFAULT_LOG_ONE_PER_PAGE: log one pagefault per page
945 * @KGSL_FT_PAGEFAULT_LOG_ONE_PER_INT: log one pagefault per interrupt
946 */
947enum {
948 KGSL_FT_PAGEFAULT_INT_ENABLE = 0,
949 KGSL_FT_PAGEFAULT_GPUHALT_ENABLE = 1,
950 KGSL_FT_PAGEFAULT_LOG_ONE_PER_PAGE = 2,
951 KGSL_FT_PAGEFAULT_LOG_ONE_PER_INT = 3,
952 /* KGSL_FT_PAGEFAULT_MAX_BITS is used to calculate the mask */
953 KGSL_FT_PAGEFAULT_MAX_BITS,
954};
955
956#define KGSL_FT_PAGEFAULT_MASK GENMASK(KGSL_FT_PAGEFAULT_MAX_BITS - 1, 0)
957
958#define KGSL_FT_PAGEFAULT_DEFAULT_POLICY 0
959
960#define FOR_EACH_RINGBUFFER(_dev, _rb, _i) \
961 for ((_i) = 0, (_rb) = &((_dev)->ringbuffers[0]); \
962 (_i) < (_dev)->num_ringbuffers; \
963 (_i)++, (_rb)++)
964
965struct adreno_ft_perf_counters {
966 unsigned int counter;
967 unsigned int countable;
968};
969
970extern unsigned int *adreno_ft_regs;
971extern unsigned int adreno_ft_regs_num;
972extern unsigned int *adreno_ft_regs_val;
973
974extern struct adreno_gpudev adreno_a3xx_gpudev;
975extern struct adreno_gpudev adreno_a4xx_gpudev;
976extern struct adreno_gpudev adreno_a5xx_gpudev;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700977extern struct adreno_gpudev adreno_a6xx_gpudev;
Shrenuj Bansala419c792016-10-20 14:05:11 -0700978
979extern int adreno_wake_nice;
980extern unsigned int adreno_wake_timeout;
981
Shrenuj Bansald0fe7462017-05-08 16:11:19 -0700982int adreno_start(struct kgsl_device *device, int priority);
983int adreno_soft_reset(struct kgsl_device *device);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700984long adreno_ioctl(struct kgsl_device_private *dev_priv,
985 unsigned int cmd, unsigned long arg);
986
987long adreno_ioctl_helper(struct kgsl_device_private *dev_priv,
988 unsigned int cmd, unsigned long arg,
989 const struct kgsl_ioctl *cmds, int len);
990
Carter Cooper1d8f5472017-03-15 15:01:09 -0600991int a5xx_critical_packet_submit(struct adreno_device *adreno_dev,
992 struct adreno_ringbuffer *rb);
993int adreno_set_unsecured_mode(struct adreno_device *adreno_dev,
994 struct adreno_ringbuffer *rb);
Carter Cooper8567af02017-03-15 14:22:03 -0600995void adreno_spin_idle_debug(struct adreno_device *adreno_dev, const char *str);
Shrenuj Bansala419c792016-10-20 14:05:11 -0700996int adreno_spin_idle(struct adreno_device *device, unsigned int timeout);
997int adreno_idle(struct kgsl_device *device);
998bool adreno_isidle(struct kgsl_device *device);
999
1000int adreno_set_constraint(struct kgsl_device *device,
1001 struct kgsl_context *context,
1002 struct kgsl_device_constraint *constraint);
1003
1004void adreno_shadermem_regread(struct kgsl_device *device,
1005 unsigned int offsetwords,
1006 unsigned int *value);
1007
1008void adreno_snapshot(struct kgsl_device *device,
1009 struct kgsl_snapshot *snapshot,
1010 struct kgsl_context *context);
1011
Carter Cooperb88b7082017-09-14 09:03:26 -06001012void adreno_snapshot_gmu(struct kgsl_device *device,
1013 struct kgsl_snapshot *snapshot);
1014
Shrenuj Bansala419c792016-10-20 14:05:11 -07001015int adreno_reset(struct kgsl_device *device, int fault);
1016
1017void adreno_fault_skipcmd_detached(struct adreno_device *adreno_dev,
1018 struct adreno_context *drawctxt,
1019 struct kgsl_drawobj *drawobj);
1020
1021int adreno_coresight_init(struct adreno_device *adreno_dev);
1022
1023void adreno_coresight_start(struct adreno_device *adreno_dev);
1024void adreno_coresight_stop(struct adreno_device *adreno_dev);
1025
1026void adreno_coresight_remove(struct adreno_device *adreno_dev);
1027
1028bool adreno_hw_isidle(struct adreno_device *adreno_dev);
1029
1030void adreno_fault_detect_start(struct adreno_device *adreno_dev);
1031void adreno_fault_detect_stop(struct adreno_device *adreno_dev);
1032
1033void adreno_hang_int_callback(struct adreno_device *adreno_dev, int bit);
1034void adreno_cp_callback(struct adreno_device *adreno_dev, int bit);
1035
1036int adreno_sysfs_init(struct adreno_device *adreno_dev);
1037void adreno_sysfs_close(struct adreno_device *adreno_dev);
1038
1039void adreno_irqctrl(struct adreno_device *adreno_dev, int state);
1040
1041long adreno_ioctl_perfcounter_get(struct kgsl_device_private *dev_priv,
1042 unsigned int cmd, void *data);
1043
1044long adreno_ioctl_perfcounter_put(struct kgsl_device_private *dev_priv,
1045 unsigned int cmd, void *data);
1046
1047int adreno_efuse_map(struct adreno_device *adreno_dev);
1048int adreno_efuse_read_u32(struct adreno_device *adreno_dev, unsigned int offset,
1049 unsigned int *val);
1050void adreno_efuse_unmap(struct adreno_device *adreno_dev);
1051
1052#define ADRENO_TARGET(_name, _id) \
1053static inline int adreno_is_##_name(struct adreno_device *adreno_dev) \
1054{ \
1055 return (ADRENO_GPUREV(adreno_dev) == (_id)); \
1056}
1057
1058static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
1059{
1060 return ((ADRENO_GPUREV(adreno_dev) >= 300) &&
1061 (ADRENO_GPUREV(adreno_dev) < 400));
1062}
1063
1064ADRENO_TARGET(a304, ADRENO_REV_A304)
1065ADRENO_TARGET(a305, ADRENO_REV_A305)
1066ADRENO_TARGET(a305b, ADRENO_REV_A305B)
1067ADRENO_TARGET(a305c, ADRENO_REV_A305C)
1068ADRENO_TARGET(a306, ADRENO_REV_A306)
1069ADRENO_TARGET(a306a, ADRENO_REV_A306A)
1070ADRENO_TARGET(a310, ADRENO_REV_A310)
1071ADRENO_TARGET(a320, ADRENO_REV_A320)
1072ADRENO_TARGET(a330, ADRENO_REV_A330)
1073
1074static inline int adreno_is_a330v2(struct adreno_device *adreno_dev)
1075{
1076 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A330) &&
1077 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) > 0));
1078}
1079
1080static inline int adreno_is_a330v21(struct adreno_device *adreno_dev)
1081{
1082 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A330) &&
1083 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) > 0xF));
1084}
1085
1086static inline int adreno_is_a4xx(struct adreno_device *adreno_dev)
1087{
1088 return ADRENO_GPUREV(adreno_dev) >= 400 &&
1089 ADRENO_GPUREV(adreno_dev) < 500;
1090}
1091
1092ADRENO_TARGET(a405, ADRENO_REV_A405);
1093
1094static inline int adreno_is_a405v2(struct adreno_device *adreno_dev)
1095{
1096 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A405) &&
1097 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0x10);
1098}
1099
1100ADRENO_TARGET(a418, ADRENO_REV_A418)
1101ADRENO_TARGET(a420, ADRENO_REV_A420)
1102ADRENO_TARGET(a430, ADRENO_REV_A430)
1103
1104static inline int adreno_is_a430v2(struct adreno_device *adreno_dev)
1105{
1106 return ((ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A430) &&
1107 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1));
1108}
1109
1110static inline int adreno_is_a5xx(struct adreno_device *adreno_dev)
1111{
1112 return ADRENO_GPUREV(adreno_dev) >= 500 &&
1113 ADRENO_GPUREV(adreno_dev) < 600;
1114}
1115
1116ADRENO_TARGET(a505, ADRENO_REV_A505)
1117ADRENO_TARGET(a506, ADRENO_REV_A506)
Rajesh Kemisettiaed6ec72017-02-06 09:37:00 +05301118ADRENO_TARGET(a508, ADRENO_REV_A508)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001119ADRENO_TARGET(a510, ADRENO_REV_A510)
1120ADRENO_TARGET(a512, ADRENO_REV_A512)
1121ADRENO_TARGET(a530, ADRENO_REV_A530)
1122ADRENO_TARGET(a540, ADRENO_REV_A540)
1123
1124static inline int adreno_is_a530v1(struct adreno_device *adreno_dev)
1125{
1126 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1127 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1128}
1129
1130static inline int adreno_is_a530v2(struct adreno_device *adreno_dev)
1131{
1132 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1133 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1);
1134}
1135
1136static inline int adreno_is_a530v3(struct adreno_device *adreno_dev)
1137{
1138 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A530) &&
1139 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 2);
1140}
1141
1142static inline int adreno_is_a505_or_a506(struct adreno_device *adreno_dev)
1143{
1144 return ADRENO_GPUREV(adreno_dev) >= 505 &&
1145 ADRENO_GPUREV(adreno_dev) <= 506;
1146}
1147
1148static inline int adreno_is_a540v1(struct adreno_device *adreno_dev)
1149{
1150 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A540) &&
1151 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1152}
1153
1154static inline int adreno_is_a540v2(struct adreno_device *adreno_dev)
1155{
1156 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A540) &&
1157 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 1);
1158}
1159
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001160static inline int adreno_is_a6xx(struct adreno_device *adreno_dev)
1161{
1162 return ADRENO_GPUREV(adreno_dev) >= 600 &&
1163 ADRENO_GPUREV(adreno_dev) < 700;
1164}
1165
Rajesh Kemisetti8d5cc6e2017-06-06 16:44:17 +05301166ADRENO_TARGET(a615, ADRENO_REV_A615)
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001167ADRENO_TARGET(a630, ADRENO_REV_A630)
1168
Shrenuj Bansal397e5892017-03-13 13:38:47 -07001169static inline int adreno_is_a630v1(struct adreno_device *adreno_dev)
1170{
1171 return (ADRENO_GPUREV(adreno_dev) == ADRENO_REV_A630) &&
1172 (ADRENO_CHIPID_PATCH(adreno_dev->chipid) == 0);
1173}
1174
Shrenuj Bansala419c792016-10-20 14:05:11 -07001175/*
1176 * adreno_checkreg_off() - Checks the validity of a register enum
1177 * @adreno_dev: Pointer to adreno device
1178 * @offset_name: The register enum that is checked
1179 */
1180static inline bool adreno_checkreg_off(struct adreno_device *adreno_dev,
1181 enum adreno_regs offset_name)
1182{
1183 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1184
1185 if (offset_name >= ADRENO_REG_REGISTER_MAX ||
1186 gpudev->reg_offsets->offsets[offset_name] == ADRENO_REG_UNUSED)
1187 return false;
1188
1189 /*
1190 * GPU register programming is kept common as much as possible
1191 * across the cores, Use ADRENO_REG_SKIP when certain register
1192 * programming needs to be skipped for certain GPU cores.
1193 * Example: Certain registers on a5xx like IB1_BASE are 64 bit.
1194 * Common programming programs 64bit register but upper 32 bits
1195 * are skipped in a4xx and a3xx using ADRENO_REG_SKIP.
1196 */
1197 if (gpudev->reg_offsets->offsets[offset_name] == ADRENO_REG_SKIP)
1198 return false;
1199
1200 return true;
1201}
1202
1203/*
1204 * adreno_readreg() - Read a register by getting its offset from the
1205 * offset array defined in gpudev node
1206 * @adreno_dev: Pointer to the the adreno device
1207 * @offset_name: The register enum that is to be read
1208 * @val: Register value read is placed here
1209 */
1210static inline void adreno_readreg(struct adreno_device *adreno_dev,
1211 enum adreno_regs offset_name, unsigned int *val)
1212{
1213 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1214
1215 if (adreno_checkreg_off(adreno_dev, offset_name))
1216 kgsl_regread(KGSL_DEVICE(adreno_dev),
1217 gpudev->reg_offsets->offsets[offset_name], val);
1218 else
1219 *val = 0;
1220}
1221
1222/*
1223 * adreno_writereg() - Write a register by getting its offset from the
1224 * offset array defined in gpudev node
1225 * @adreno_dev: Pointer to the the adreno device
1226 * @offset_name: The register enum that is to be written
1227 * @val: Value to write
1228 */
1229static inline void adreno_writereg(struct adreno_device *adreno_dev,
1230 enum adreno_regs offset_name, unsigned int val)
1231{
1232 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1233
1234 if (adreno_checkreg_off(adreno_dev, offset_name))
1235 kgsl_regwrite(KGSL_DEVICE(adreno_dev),
1236 gpudev->reg_offsets->offsets[offset_name], val);
1237}
1238
1239/*
1240 * adreno_getreg() - Returns the offset value of a register from the
1241 * register offset array in the gpudev node
1242 * @adreno_dev: Pointer to the the adreno device
1243 * @offset_name: The register enum whore offset is returned
1244 */
1245static inline unsigned int adreno_getreg(struct adreno_device *adreno_dev,
1246 enum adreno_regs offset_name)
1247{
1248 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1249
1250 if (!adreno_checkreg_off(adreno_dev, offset_name))
1251 return ADRENO_REG_REGISTER_MAX;
1252 return gpudev->reg_offsets->offsets[offset_name];
1253}
1254
1255/*
Kyle Pieferb1027b02017-02-10 13:58:58 -08001256 * adreno_read_gmureg() - Read a GMU register by getting its offset from the
1257 * offset array defined in gpudev node
1258 * @adreno_dev: Pointer to the the adreno device
1259 * @offset_name: The register enum that is to be read
1260 * @val: Register value read is placed here
1261 */
1262static inline void adreno_read_gmureg(struct adreno_device *adreno_dev,
1263 enum adreno_regs offset_name, unsigned int *val)
1264{
1265 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1266
1267 if (adreno_checkreg_off(adreno_dev, offset_name))
1268 kgsl_gmu_regread(KGSL_DEVICE(adreno_dev),
1269 gpudev->reg_offsets->offsets[offset_name], val);
1270 else
Carter Cooper83454bf2017-03-20 11:26:04 -06001271 *val = 0;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001272}
1273
1274/*
1275 * adreno_write_gmureg() - Write a GMU register by getting its offset from the
1276 * offset array defined in gpudev node
1277 * @adreno_dev: Pointer to the the adreno device
1278 * @offset_name: The register enum that is to be written
1279 * @val: Value to write
1280 */
1281static inline void adreno_write_gmureg(struct adreno_device *adreno_dev,
1282 enum adreno_regs offset_name, unsigned int val)
1283{
1284 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1285
1286 if (adreno_checkreg_off(adreno_dev, offset_name))
1287 kgsl_gmu_regwrite(KGSL_DEVICE(adreno_dev),
1288 gpudev->reg_offsets->offsets[offset_name], val);
1289}
1290
1291/*
Shrenuj Bansala419c792016-10-20 14:05:11 -07001292 * adreno_get_int() - Returns the offset value of an interrupt bit from
1293 * the interrupt bit array in the gpudev node
1294 * @adreno_dev: Pointer to the the adreno device
1295 * @bit_name: The interrupt bit enum whose bit is returned
1296 */
1297static inline unsigned int adreno_get_int(struct adreno_device *adreno_dev,
1298 enum adreno_int_bits bit_name)
1299{
1300 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1301
1302 if (bit_name >= ADRENO_INT_BITS_MAX)
1303 return -ERANGE;
1304
1305 return gpudev->int_bits[bit_name];
1306}
1307
1308/**
1309 * adreno_gpu_fault() - Return the current state of the GPU
1310 * @adreno_dev: A pointer to the adreno_device to query
1311 *
1312 * Return 0 if there is no fault or positive with the last type of fault that
1313 * occurred
1314 */
1315static inline unsigned int adreno_gpu_fault(struct adreno_device *adreno_dev)
1316{
1317 /* make sure we're reading the latest value */
1318 smp_rmb();
1319 return atomic_read(&adreno_dev->dispatcher.fault);
1320}
1321
1322/**
1323 * adreno_set_gpu_fault() - Set the current fault status of the GPU
1324 * @adreno_dev: A pointer to the adreno_device to set
1325 * @state: fault state to set
1326 *
1327 */
1328static inline void adreno_set_gpu_fault(struct adreno_device *adreno_dev,
1329 int state)
1330{
1331 /* only set the fault bit w/o overwriting other bits */
1332 atomic_add(state, &adreno_dev->dispatcher.fault);
1333
1334 /* make sure other CPUs see the update */
1335 smp_wmb();
1336}
1337
Lynus Vaz43695aa2017-09-01 21:55:23 +05301338static inline bool adreno_gmu_gpu_fault(struct adreno_device *adreno_dev)
1339{
1340 return adreno_gpu_fault(adreno_dev) & ADRENO_GMU_FAULT;
1341}
Shrenuj Bansala419c792016-10-20 14:05:11 -07001342
1343/**
1344 * adreno_clear_gpu_fault() - Clear the GPU fault register
1345 * @adreno_dev: A pointer to an adreno_device structure
1346 *
1347 * Clear the GPU fault status for the adreno device
1348 */
1349
1350static inline void adreno_clear_gpu_fault(struct adreno_device *adreno_dev)
1351{
1352 atomic_set(&adreno_dev->dispatcher.fault, 0);
1353
1354 /* make sure other CPUs see the update */
1355 smp_wmb();
1356}
1357
1358/**
1359 * adreno_gpu_halt() - Return the GPU halt refcount
1360 * @adreno_dev: A pointer to the adreno_device
1361 */
1362static inline int adreno_gpu_halt(struct adreno_device *adreno_dev)
1363{
1364 /* make sure we're reading the latest value */
1365 smp_rmb();
1366 return atomic_read(&adreno_dev->halt);
1367}
1368
1369
1370/**
1371 * adreno_clear_gpu_halt() - Clear the GPU halt refcount
1372 * @adreno_dev: A pointer to the adreno_device
1373 */
1374static inline void adreno_clear_gpu_halt(struct adreno_device *adreno_dev)
1375{
1376 atomic_set(&adreno_dev->halt, 0);
1377
1378 /* make sure other CPUs see the update */
1379 smp_wmb();
1380}
1381
1382/**
1383 * adreno_get_gpu_halt() - Increment GPU halt refcount
1384 * @adreno_dev: A pointer to the adreno_device
1385 */
1386static inline void adreno_get_gpu_halt(struct adreno_device *adreno_dev)
1387{
1388 atomic_inc(&adreno_dev->halt);
1389}
1390
1391/**
1392 * adreno_put_gpu_halt() - Decrement GPU halt refcount
1393 * @adreno_dev: A pointer to the adreno_device
1394 */
1395static inline void adreno_put_gpu_halt(struct adreno_device *adreno_dev)
1396{
1397 /* Make sure the refcount is good */
1398 int ret = atomic_dec_if_positive(&adreno_dev->halt);
1399
1400 WARN(ret < 0, "GPU halt refcount unbalanced\n");
1401}
1402
1403
1404/*
1405 * adreno_vbif_start() - Program VBIF registers, called in device start
1406 * @adreno_dev: Pointer to device whose vbif data is to be programmed
1407 * @vbif_platforms: list register value pair of vbif for a family
1408 * of adreno cores
1409 * @num_platforms: Number of platforms contained in vbif_platforms
1410 */
1411static inline void adreno_vbif_start(struct adreno_device *adreno_dev,
1412 const struct adreno_vbif_platform *vbif_platforms,
1413 int num_platforms)
1414{
1415 int i;
1416 const struct adreno_vbif_data *vbif = NULL;
1417
1418 for (i = 0; i < num_platforms; i++) {
1419 if (vbif_platforms[i].devfunc(adreno_dev)) {
1420 vbif = vbif_platforms[i].vbif;
1421 break;
1422 }
1423 }
1424
1425 while ((vbif != NULL) && (vbif->reg != 0)) {
1426 kgsl_regwrite(KGSL_DEVICE(adreno_dev), vbif->reg, vbif->val);
1427 vbif++;
1428 }
1429}
1430
1431/**
1432 * adreno_set_protected_registers() - Protect the specified range of registers
1433 * from being accessed by the GPU
1434 * @adreno_dev: pointer to the Adreno device
1435 * @index: Pointer to the index of the protect mode register to write to
1436 * @reg: Starting dword register to write
1437 * @mask_len: Size of the mask to protect (# of registers = 2 ** mask_len)
1438 *
1439 * Add the range of registers to the list of protected mode registers that will
1440 * cause an exception if the GPU accesses them. There are 16 available
1441 * protected mode registers. Index is used to specify which register to write
1442 * to - the intent is to call this function multiple times with the same index
1443 * pointer for each range and the registers will be magically programmed in
1444 * incremental fashion
1445 */
1446static inline void adreno_set_protected_registers(
1447 struct adreno_device *adreno_dev, unsigned int *index,
1448 unsigned int reg, int mask_len)
1449{
1450 unsigned int val;
1451 unsigned int base =
1452 adreno_getreg(adreno_dev, ADRENO_REG_CP_PROTECT_REG_0);
1453 unsigned int offset = *index;
1454 unsigned int max_slots = adreno_dev->gpucore->num_protected_regs ?
1455 adreno_dev->gpucore->num_protected_regs : 16;
1456
1457 /* Do we have a free slot? */
1458 if (WARN(*index >= max_slots, "Protected register slots full: %d/%d\n",
1459 *index, max_slots))
1460 return;
1461
1462 /*
1463 * On A4XX targets with more than 16 protected mode registers
1464 * the upper registers are not contiguous with the lower 16
1465 * registers so we have to adjust the base and offset accordingly
1466 */
1467
1468 if (adreno_is_a4xx(adreno_dev) && *index >= 0x10) {
1469 base = A4XX_CP_PROTECT_REG_10;
1470 offset = *index - 0x10;
1471 }
1472
1473 val = 0x60000000 | ((mask_len & 0x1F) << 24) | ((reg << 2) & 0xFFFFF);
1474
1475 kgsl_regwrite(KGSL_DEVICE(adreno_dev), base + offset, val);
1476 *index = *index + 1;
1477}
1478
1479#ifdef CONFIG_DEBUG_FS
1480void adreno_debugfs_init(struct adreno_device *adreno_dev);
1481void adreno_context_debugfs_init(struct adreno_device *adreno_dev,
1482 struct adreno_context *ctx);
1483#else
1484static inline void adreno_debugfs_init(struct adreno_device *adreno_dev) { }
1485static inline void adreno_context_debugfs_init(struct adreno_device *device,
1486 struct adreno_context *context)
1487 { }
1488#endif
1489
1490/**
1491 * adreno_compare_pm4_version() - Compare the PM4 microcode version
1492 * @adreno_dev: Pointer to the adreno_device struct
1493 * @version: Version number to compare again
1494 *
1495 * Compare the current version against the specified version and return -1 if
1496 * the current code is older, 0 if equal or 1 if newer.
1497 */
1498static inline int adreno_compare_pm4_version(struct adreno_device *adreno_dev,
1499 unsigned int version)
1500{
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001501 if (adreno_dev->fw[ADRENO_FW_PM4].version == version)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001502 return 0;
1503
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001504 return (adreno_dev->fw[ADRENO_FW_PM4].version > version) ? 1 : -1;
Shrenuj Bansala419c792016-10-20 14:05:11 -07001505}
1506
1507/**
1508 * adreno_compare_pfp_version() - Compare the PFP microcode version
1509 * @adreno_dev: Pointer to the adreno_device struct
1510 * @version: Version number to compare against
1511 *
1512 * Compare the current version against the specified version and return -1 if
1513 * the current code is older, 0 if equal or 1 if newer.
1514 */
1515static inline int adreno_compare_pfp_version(struct adreno_device *adreno_dev,
1516 unsigned int version)
1517{
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001518 if (adreno_dev->fw[ADRENO_FW_PFP].version == version)
Shrenuj Bansala419c792016-10-20 14:05:11 -07001519 return 0;
1520
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001521 return (adreno_dev->fw[ADRENO_FW_PFP].version > version) ? 1 : -1;
Shrenuj Bansala419c792016-10-20 14:05:11 -07001522}
1523
1524/*
1525 * adreno_bootstrap_ucode() - Checks if Ucode bootstrapping is supported
1526 * @adreno_dev: Pointer to the the adreno device
1527 */
1528static inline int adreno_bootstrap_ucode(struct adreno_device *adreno_dev)
1529{
1530 return (ADRENO_FEATURE(adreno_dev, ADRENO_USE_BOOTSTRAP) &&
1531 adreno_compare_pfp_version(adreno_dev,
1532 adreno_dev->gpucore->pfp_bstrp_ver) >= 0) ? 1 : 0;
1533}
1534
1535/**
1536 * adreno_in_preempt_state() - Check if preemption state is equal to given state
1537 * @adreno_dev: Device whose preemption state is checked
1538 * @state: State to compare against
1539 */
1540static inline bool adreno_in_preempt_state(struct adreno_device *adreno_dev,
1541 enum adreno_preempt_states state)
1542{
1543 return atomic_read(&adreno_dev->preempt.state) == state;
1544}
1545/**
1546 * adreno_set_preempt_state() - Set the specified preemption state
1547 * @adreno_dev: Device to change preemption state
1548 * @state: State to set
1549 */
1550static inline void adreno_set_preempt_state(struct adreno_device *adreno_dev,
1551 enum adreno_preempt_states state)
1552{
1553 /*
1554 * atomic_set doesn't use barriers, so we need to do it ourselves. One
1555 * before...
1556 */
1557 smp_wmb();
1558 atomic_set(&adreno_dev->preempt.state, state);
1559
1560 /* ... and one after */
1561 smp_wmb();
1562}
1563
Harshdeep Dhatt38e57d72017-08-30 13:24:07 -06001564static inline bool adreno_is_preemption_execution_enabled(
1565 struct adreno_device *adreno_dev)
1566{
1567 return test_bit(ADRENO_DEVICE_PREEMPTION_EXECUTION, &adreno_dev->priv);
1568}
1569
1570static inline bool adreno_is_preemption_setup_enabled(
Shrenuj Bansala419c792016-10-20 14:05:11 -07001571 struct adreno_device *adreno_dev)
1572{
1573 return test_bit(ADRENO_DEVICE_PREEMPTION, &adreno_dev->priv);
1574}
Harshdeep Dhatt38e57d72017-08-30 13:24:07 -06001575
1576static inline bool adreno_is_preemption_enabled(
1577 struct adreno_device *adreno_dev)
1578{
1579 return 0;
1580}
Shrenuj Bansala419c792016-10-20 14:05:11 -07001581/**
1582 * adreno_ctx_get_rb() - Return the ringbuffer that a context should
1583 * use based on priority
1584 * @adreno_dev: The adreno device that context is using
1585 * @drawctxt: The context pointer
1586 */
1587static inline struct adreno_ringbuffer *adreno_ctx_get_rb(
1588 struct adreno_device *adreno_dev,
1589 struct adreno_context *drawctxt)
1590{
1591 struct kgsl_context *context;
1592 int level;
1593
1594 if (!drawctxt)
1595 return NULL;
1596
1597 context = &(drawctxt->base);
1598
1599 /*
1600 * If preemption is disabled then everybody needs to go on the same
1601 * ringbuffer
1602 */
1603
Harshdeep Dhatt38e57d72017-08-30 13:24:07 -06001604 if (!adreno_is_preemption_execution_enabled(adreno_dev))
Shrenuj Bansala419c792016-10-20 14:05:11 -07001605 return &(adreno_dev->ringbuffers[0]);
1606
1607 /*
1608 * Math to convert the priority field in context structure to an RB ID.
1609 * Divide up the context priority based on number of ringbuffer levels.
1610 */
1611 level = context->priority / adreno_dev->num_ringbuffers;
1612 if (level < adreno_dev->num_ringbuffers)
1613 return &(adreno_dev->ringbuffers[level]);
1614 else
1615 return &(adreno_dev->ringbuffers[
1616 adreno_dev->num_ringbuffers - 1]);
1617}
1618
1619/*
1620 * adreno_compare_prio_level() - Compares 2 priority levels based on enum values
1621 * @p1: First priority level
1622 * @p2: Second priority level
1623 *
1624 * Returns greater than 0 if p1 is higher priority, 0 if levels are equal else
1625 * less than 0
1626 */
1627static inline int adreno_compare_prio_level(int p1, int p2)
1628{
1629 return p2 - p1;
1630}
1631
1632void adreno_readreg64(struct adreno_device *adreno_dev,
1633 enum adreno_regs lo, enum adreno_regs hi, uint64_t *val);
1634
1635void adreno_writereg64(struct adreno_device *adreno_dev,
1636 enum adreno_regs lo, enum adreno_regs hi, uint64_t val);
1637
1638unsigned int adreno_get_rptr(struct adreno_ringbuffer *rb);
1639
1640static inline bool adreno_rb_empty(struct adreno_ringbuffer *rb)
1641{
1642 return (adreno_get_rptr(rb) == rb->wptr);
1643}
1644
1645static inline bool adreno_soft_fault_detect(struct adreno_device *adreno_dev)
1646{
1647 return adreno_dev->fast_hang_detect &&
1648 !test_bit(ADRENO_DEVICE_ISDB_ENABLED, &adreno_dev->priv);
1649}
1650
1651static inline bool adreno_long_ib_detect(struct adreno_device *adreno_dev)
1652{
1653 return adreno_dev->long_ib_detect &&
1654 !test_bit(ADRENO_DEVICE_ISDB_ENABLED, &adreno_dev->priv);
1655}
1656
1657/*
1658 * adreno_support_64bit() - Check the feature flag only if it is in
1659 * 64bit kernel otherwise return false
1660 * adreno_dev: The adreno device
1661 */
1662#if BITS_PER_LONG == 64
1663static inline bool adreno_support_64bit(struct adreno_device *adreno_dev)
1664{
1665 return ADRENO_FEATURE(adreno_dev, ADRENO_64BIT);
1666}
1667#else
1668static inline bool adreno_support_64bit(struct adreno_device *adreno_dev)
1669{
1670 return false;
1671}
1672#endif /*BITS_PER_LONG*/
1673
1674static inline void adreno_ringbuffer_set_global(
1675 struct adreno_device *adreno_dev, int name)
1676{
1677 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1678
1679 kgsl_sharedmem_writel(device,
1680 &adreno_dev->ringbuffers[0].pagetable_desc,
1681 PT_INFO_OFFSET(current_global_ptname), name);
1682}
1683
1684static inline void adreno_ringbuffer_set_pagetable(struct adreno_ringbuffer *rb,
1685 struct kgsl_pagetable *pt)
1686{
1687 struct adreno_device *adreno_dev = ADRENO_RB_DEVICE(rb);
1688 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1689 unsigned long flags;
1690
1691 spin_lock_irqsave(&rb->preempt_lock, flags);
1692
1693 kgsl_sharedmem_writel(device, &rb->pagetable_desc,
1694 PT_INFO_OFFSET(current_rb_ptname), pt->name);
1695
1696 kgsl_sharedmem_writeq(device, &rb->pagetable_desc,
1697 PT_INFO_OFFSET(ttbr0), kgsl_mmu_pagetable_get_ttbr0(pt));
1698
1699 kgsl_sharedmem_writel(device, &rb->pagetable_desc,
1700 PT_INFO_OFFSET(contextidr),
1701 kgsl_mmu_pagetable_get_contextidr(pt));
1702
1703 spin_unlock_irqrestore(&rb->preempt_lock, flags);
1704}
1705
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301706static inline bool is_power_counter_overflow(struct adreno_device *adreno_dev,
1707 unsigned int reg, unsigned int prev_val, unsigned int *perfctr_pwr_hi)
1708{
1709 unsigned int val;
1710 bool ret = false;
1711
1712 /*
1713 * If prev_val is zero, it is first read after perf counter reset.
1714 * So set perfctr_pwr_hi register to zero.
1715 */
1716 if (prev_val == 0) {
1717 *perfctr_pwr_hi = 0;
1718 return ret;
1719 }
1720 adreno_readreg(adreno_dev, ADRENO_REG_RBBM_PERFCTR_RBBM_0_HI, &val);
1721 if (val != *perfctr_pwr_hi) {
1722 *perfctr_pwr_hi = val;
1723 ret = true;
1724 }
1725 return ret;
1726}
1727
Shrenuj Bansala419c792016-10-20 14:05:11 -07001728static inline unsigned int counter_delta(struct kgsl_device *device,
1729 unsigned int reg, unsigned int *counter)
1730{
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301731 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Shrenuj Bansala419c792016-10-20 14:05:11 -07001732 unsigned int val;
1733 unsigned int ret = 0;
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301734 bool overflow = true;
1735 static unsigned int perfctr_pwr_hi;
Shrenuj Bansala419c792016-10-20 14:05:11 -07001736
1737 /* Read the value */
1738 kgsl_regread(device, reg, &val);
1739
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301740 if (adreno_is_a5xx(adreno_dev) && reg == adreno_getreg
1741 (adreno_dev, ADRENO_REG_RBBM_PERFCTR_RBBM_0_LO))
1742 overflow = is_power_counter_overflow(adreno_dev, reg,
1743 *counter, &perfctr_pwr_hi);
1744
Shrenuj Bansala419c792016-10-20 14:05:11 -07001745 /* Return 0 for the first read */
1746 if (*counter != 0) {
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301747 if (val >= *counter) {
Shrenuj Bansala419c792016-10-20 14:05:11 -07001748 ret = val - *counter;
Abhilash Kumarf1af1042017-07-14 13:13:44 +05301749 } else if (overflow == true) {
1750 ret = (0xFFFFFFFF - *counter) + val;
1751 } else {
1752 /*
1753 * Since KGSL got abnormal value from the counter,
1754 * We will drop the value from being accumulated.
1755 */
1756 pr_warn_once("KGSL: Abnormal value :0x%x (0x%x) from perf counter : 0x%x\n",
1757 val, *counter, reg);
1758 return 0;
1759 }
Shrenuj Bansala419c792016-10-20 14:05:11 -07001760 }
1761
1762 *counter = val;
1763 return ret;
1764}
Carter Cooper05f2a6b2017-03-20 11:43:11 -06001765
1766static inline int adreno_perfcntr_active_oob_get(
1767 struct adreno_device *adreno_dev)
1768{
1769 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1770 int ret;
1771
1772 ret = kgsl_active_count_get(KGSL_DEVICE(adreno_dev));
1773 if (ret)
1774 return ret;
1775
1776 if (gpudev->oob_set) {
1777 ret = gpudev->oob_set(adreno_dev, OOB_PERFCNTR_SET_MASK,
1778 OOB_PERFCNTR_CHECK_MASK,
1779 OOB_PERFCNTR_CLEAR_MASK);
1780 if (ret)
1781 kgsl_active_count_put(KGSL_DEVICE(adreno_dev));
1782 }
1783
1784 return ret;
1785}
1786
1787static inline void adreno_perfcntr_active_oob_put(
1788 struct adreno_device *adreno_dev)
1789{
1790 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1791
1792 if (gpudev->oob_clear)
1793 gpudev->oob_clear(adreno_dev, OOB_PERFCNTR_CLEAR_MASK);
1794
1795 kgsl_active_count_put(KGSL_DEVICE(adreno_dev));
1796}
1797
Kyle Piefere923b7a2017-03-28 17:31:48 -07001798/**
1799 * adreno_vbif_clear_pending_transactions() - Clear transactions in VBIF pipe
1800 * @device: Pointer to the device whose VBIF pipe is to be cleared
1801 */
1802static inline int adreno_vbif_clear_pending_transactions(
1803 struct kgsl_device *device)
1804{
1805 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1806 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
1807 unsigned int mask = gpudev->vbif_xin_halt_ctrl0_mask;
1808 unsigned int val;
1809 unsigned long wait_for_vbif;
1810 int ret = 0;
1811
1812 adreno_writereg(adreno_dev, ADRENO_REG_VBIF_XIN_HALT_CTRL0, mask);
1813 /* wait for the transactions to clear */
1814 wait_for_vbif = jiffies + msecs_to_jiffies(100);
1815 while (1) {
1816 adreno_readreg(adreno_dev,
1817 ADRENO_REG_VBIF_XIN_HALT_CTRL1, &val);
1818 if ((val & mask) == mask)
1819 break;
1820 if (time_after(jiffies, wait_for_vbif)) {
1821 KGSL_DRV_ERR(device,
1822 "Wait limit reached for VBIF XIN Halt\n");
1823 ret = -ETIMEDOUT;
1824 break;
1825 }
1826 }
1827 adreno_writereg(adreno_dev, ADRENO_REG_VBIF_XIN_HALT_CTRL0, 0);
1828 return ret;
1829}
1830
Shrenuj Bansala419c792016-10-20 14:05:11 -07001831#endif /*__ADRENO_H */