blob: 24a78a35bddbaa4cf71d72667de97d0e0215e5c9 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
Ben Hutchings8ceee662008-04-27 12:55:59 +010034/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000039
Ben Hutchings6d84b982011-02-25 00:04:42 +000040#define EFX_DRIVER_VERSION "3.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010041
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000042#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010043#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
Ben Hutchings8ceee662008-04-27 12:55:59 +010050/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000056#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010057#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000058#define EFX_EXTRA_CHANNEL_IOV 0
59#define EFX_MAX_EXTRA_CHANNELS 1U
Ben Hutchings8ceee662008-04-27 12:55:59 +010060
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000061/* Checksum generation is a per-queue option in hardware, so each
62 * queue visible to the networking core is backed by two hardware TX
63 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000064#define EFX_MAX_TX_TC 2
65#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
66#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
67#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
68#define EFX_TXQ_TYPES 4
69#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010070
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010071struct efx_self_tests;
72
Ben Hutchings8ceee662008-04-27 12:55:59 +010073/**
74 * struct efx_special_buffer - An Efx special buffer
75 * @addr: CPU base address of the buffer
76 * @dma_addr: DMA base address of the buffer
77 * @len: Buffer length, in bytes
78 * @index: Buffer index within controller;s buffer table
79 * @entries: Number of buffer table entries
80 *
81 * Special buffers are used for the event queues and the TX and RX
82 * descriptor queues for each channel. They are *not* used for the
83 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010084 */
85struct efx_special_buffer {
86 void *addr;
87 dma_addr_t dma_addr;
88 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000089 unsigned int index;
90 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +010091};
92
93/**
Ben Hutchings7668ff92012-05-17 20:52:20 +010094 * struct efx_tx_buffer - buffer state for a TX descriptor
95 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
96 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +010097 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
98 * freed when descriptor completes.
Ben Hutchings8ceee662008-04-27 12:55:59 +010099 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100100 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101 * @len: Length of this fragment.
102 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103 * @unmap_len: Length of this fragment to unmap
104 */
105struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100106 union {
107 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100108 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100109 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100111 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100112 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 unsigned short unmap_len;
114};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100115#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
116#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100117#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100118#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100119
120/**
121 * struct efx_tx_queue - An Efx TX queue
122 *
123 * This is a ring buffer of TX fragments.
124 * Since the TX completion path always executes on the same
125 * CPU and the xmit path can operate on different CPUs,
126 * performance is increased by ensuring that the completion
127 * path and the xmit path operate on different cache lines.
128 * This is particularly important if the xmit path is always
129 * executing on one CPU which is different from the completion
130 * path. There is also a cache line for members which are
131 * read but not written on the fast path.
132 *
133 * @efx: The associated Efx NIC
134 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100135 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000136 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100138 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000140 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000141 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 * @read_count: Current read pointer.
143 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000144 * @old_write_count: The value of @write_count when last checked.
145 * This is here for performance reasons. The xmit path will
146 * only get the up-to-date value of @write_count if this
147 * variable indicates that the queue is empty. This is to
148 * avoid cache-line ping-pong between the xmit path and the
149 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150 * @insert_count: Current insert pointer
151 * This is the number of buffers that have been added to the
152 * software ring.
153 * @write_count: Current write pointer
154 * This is the number of buffers that have been added to the
155 * hardware ring.
156 * @old_read_count: The value of read_count when last checked.
157 * This is here for performance reasons. The xmit path will
158 * only get the up-to-date value of read_count if this
159 * variable indicates that the queue is full. This is to
160 * avoid cache-line ping-pong between the xmit path and the
161 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100162 * @tso_bursts: Number of times TSO xmit invoked by kernel
163 * @tso_long_headers: Number of packets with headers too long for standard
164 * blocks
165 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000166 * @pushes: Number of times the TX push feature has been used
167 * @empty_read_count: If the completion path has seen the queue as empty
168 * and the transmission path has not yet checked this, the value of
169 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100170 */
171struct efx_tx_queue {
172 /* Members which don't change on the fast path */
173 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000174 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100175 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000176 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100178 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000180 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000181 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100182
183 /* Members used mainly on the completion path */
184 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000185 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100186
187 /* Members used only on the xmit path */
188 unsigned int insert_count ____cacheline_aligned_in_smp;
189 unsigned int write_count;
190 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100191 unsigned int tso_bursts;
192 unsigned int tso_long_headers;
193 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000194 unsigned int pushes;
195
196 /* Members shared between paths and sometimes updated */
197 unsigned int empty_read_count ____cacheline_aligned_in_smp;
198#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100199};
200
201/**
202 * struct efx_rx_buffer - An Efx RX data buffer
203 * @dma_addr: DMA base address of the buffer
Ben Hutchingsdb339562011-08-26 18:05:11 +0100204 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
205 * Will be %NULL if the buffer slot is currently free.
206 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
207 * Will be %NULL if the buffer slot is currently free.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208 * @len: Buffer length, in bytes.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100209 * @flags: Flags for buffer and packet state.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100210 */
211struct efx_rx_buffer {
212 dma_addr_t dma_addr;
Steve Hodgson8ba53662011-02-24 23:36:01 +0000213 union {
214 struct sk_buff *skb;
215 struct page *page;
216 } u;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217 unsigned int len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100218 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100220#define EFX_RX_BUF_PAGE 0x0001
221#define EFX_RX_PKT_CSUMMED 0x0002
222#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100223
224/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000225 * struct efx_rx_page_state - Page-based rx buffer state
226 *
227 * Inserted at the start of every page allocated for receive buffers.
228 * Used to facilitate sharing dma mappings between recycled rx buffers
229 * and those passed up to the kernel.
230 *
231 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
232 * When refcnt falls to zero, the page is unmapped for dma
233 * @dma_addr: The dma address of this page.
234 */
235struct efx_rx_page_state {
236 unsigned refcnt;
237 dma_addr_t dma_addr;
238
239 unsigned int __pad[0] ____cacheline_aligned;
240};
241
242/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243 * struct efx_rx_queue - An Efx RX queue
244 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100245 * @core_index: Index of network core RX queue. Will be >= 0 iff this
246 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 * @buffer: The software buffer ring
248 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000249 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000250 * @enabled: Receive queue enabled indicator.
251 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
252 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253 * @added_count: Number of buffers added to the receive queue.
254 * @notified_count: Number of buffers given to NIC (<= @added_count).
255 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100256 * @max_fill: RX descriptor maximum fill level (<= ring size)
257 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
258 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259 * @min_fill: RX descriptor minimum non-zero fill level.
260 * This records the minimum fill level observed when a ring
261 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 * @alloc_page_count: RX allocation strategy counter.
263 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000264 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100265 */
266struct efx_rx_queue {
267 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100268 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100269 struct efx_rx_buffer *buffer;
270 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000271 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000272 bool enabled;
273 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274
275 int added_count;
276 int notified_count;
277 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 unsigned int max_fill;
279 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100280 unsigned int min_fill;
281 unsigned int min_overfill;
282 unsigned int alloc_page_count;
283 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000284 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100285 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286};
287
288/**
289 * struct efx_buffer - An Efx general-purpose buffer
290 * @addr: host base address of the buffer
291 * @dma_addr: DMA base address of the buffer
292 * @len: Buffer length, in bytes
293 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000294 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100295 * MAC stats dumps.
296 */
297struct efx_buffer {
298 void *addr;
299 dma_addr_t dma_addr;
300 unsigned int len;
301};
302
303
Ben Hutchings8ceee662008-04-27 12:55:59 +0100304enum efx_rx_alloc_method {
305 RX_ALLOC_METHOD_AUTO = 0,
306 RX_ALLOC_METHOD_SKB = 1,
307 RX_ALLOC_METHOD_PAGE = 2,
308};
309
310/**
311 * struct efx_channel - An Efx channel
312 *
313 * A channel comprises an event queue, at least one TX queue, at least
314 * one RX queue, and an associated tasklet for processing the event
315 * queue.
316 *
317 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100318 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000319 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320 * @enabled: Channel enabled indicator
321 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000322 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100323 * @napi_dev: Net device used with NAPI
324 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 * @work_pending: Is work pending via NAPI?
326 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000327 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100328 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000329 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000330 * @irq_count: Number of IRQs since last adaptive moderation decision
331 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100332 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
333 * and diagnostic counters
334 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
335 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100336 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
338 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000339 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100340 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
341 * @n_rx_overlength: Count of RX_OVERLENGTH errors
342 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000343 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000344 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 */
346struct efx_channel {
347 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000349 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100350 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100351 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 unsigned int irq_moderation;
353 struct net_device *napi_dev;
354 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100355 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000357 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000359 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000361 unsigned int irq_count;
362 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000363#ifdef CONFIG_RFS_ACCEL
364 unsigned int rfs_filters_added;
365#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000366
Ben Hutchings8ceee662008-04-27 12:55:59 +0100367 int rx_alloc_level;
368 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369
370 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100371 unsigned n_rx_ip_hdr_chksum_err;
372 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000373 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374 unsigned n_rx_frm_trunc;
375 unsigned n_rx_overlength;
376 unsigned n_skbuff_leaks;
377
378 /* Used to pipeline received packets in order to optimise memory
379 * access with prefetches.
380 */
381 struct efx_rx_buffer *rx_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100382
Ben Hutchings8313aca2010-09-10 06:41:57 +0000383 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000384 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100385};
386
Ben Hutchings7f967c02012-02-13 23:45:02 +0000387/**
388 * struct efx_channel_type - distinguishes traffic and extra channels
389 * @handle_no_channel: Handle failure to allocate an extra channel
390 * @pre_probe: Set up extra state prior to initialisation
391 * @post_remove: Tear down extra state after finalisation, if allocated.
392 * May be called on channels that have not been probed.
393 * @get_name: Generate the channel's name (used for its IRQ handler)
394 * @copy: Copy the channel state prior to reallocation. May be %NULL if
395 * reallocation is not supported.
396 * @keep_eventq: Flag for whether event queue should be kept initialised
397 * while the device is stopped
398 */
399struct efx_channel_type {
400 void (*handle_no_channel)(struct efx_nic *);
401 int (*pre_probe)(struct efx_channel *);
402 void (*get_name)(struct efx_channel *, char *buf, size_t len);
403 struct efx_channel *(*copy)(const struct efx_channel *);
404 bool keep_eventq;
405};
406
Ben Hutchings398468e2009-11-23 16:03:45 +0000407enum efx_led_mode {
408 EFX_LED_OFF = 0,
409 EFX_LED_ON = 1,
410 EFX_LED_DEFAULT = 2
411};
412
Ben Hutchingsc4593022009-11-23 16:08:17 +0000413#define STRING_TABLE_LOOKUP(val, member) \
414 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
415
Ben Hutchings18e83e42012-01-05 19:05:20 +0000416extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000417extern const unsigned int efx_loopback_mode_max;
418#define LOOPBACK_MODE(efx) \
419 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
420
Ben Hutchings18e83e42012-01-05 19:05:20 +0000421extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000422extern const unsigned int efx_reset_type_max;
423#define RESET_TYPE(type) \
424 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100425
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426enum efx_int_mode {
427 /* Be careful if altering to correct macro below */
428 EFX_INT_MODE_MSIX = 0,
429 EFX_INT_MODE_MSI = 1,
430 EFX_INT_MODE_LEGACY = 2,
431 EFX_INT_MODE_MAX /* Insert any new items before this */
432};
433#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
434
Ben Hutchings8ceee662008-04-27 12:55:59 +0100435enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100436 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
437 STATE_READY = 1, /* hardware ready and netdev registered */
438 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439};
440
441/*
442 * Alignment of page-allocated RX buffers
443 *
444 * Controls the number of bytes inserted at the start of an RX buffer.
445 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
446 * of the skb->head for hardware DMA].
447 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100448#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449#define EFX_PAGE_IP_ALIGN 0
450#else
451#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
452#endif
453
454/*
455 * Alignment of the skb->head which wraps a page-allocated RX buffer
456 *
457 * The skb allocated to wrap an rx_buffer can have this alignment. Since
458 * the data is memcpy'd from the rx_buf, it does not need to be equal to
459 * EFX_PAGE_IP_ALIGN.
460 */
461#define EFX_PAGE_SKB_ALIGN 2
462
463/* Forward declaration */
464struct efx_nic;
465
466/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400467#define EFX_FC_RX FLOW_CTRL_RX
468#define EFX_FC_TX FLOW_CTRL_TX
469#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800471/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000472 * struct efx_link_state - Current state of the link
473 * @up: Link is up
474 * @fd: Link is full-duplex
475 * @fc: Actual flow control flags
476 * @speed: Link speed (Mbps)
477 */
478struct efx_link_state {
479 bool up;
480 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400481 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000482 unsigned int speed;
483};
484
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000485static inline bool efx_link_state_equal(const struct efx_link_state *left,
486 const struct efx_link_state *right)
487{
488 return left->up == right->up && left->fd == right->fd &&
489 left->fc == right->fc && left->speed == right->speed;
490}
491
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000492/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100493 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000494 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
495 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100496 * @init: Initialise PHY
497 * @fini: Shut down PHY
498 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000499 * @poll: Update @link_state and report whether it changed.
500 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800501 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
502 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000503 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800504 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000505 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000506 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000507 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800508 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100509 */
510struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000511 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100512 int (*init) (struct efx_nic *efx);
513 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000514 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000515 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000516 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800517 void (*get_settings) (struct efx_nic *efx,
518 struct ethtool_cmd *ecmd);
519 int (*set_settings) (struct efx_nic *efx,
520 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000521 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000522 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000523 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800524 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100525 int (*get_module_eeprom) (struct efx_nic *efx,
526 struct ethtool_eeprom *ee,
527 u8 *data);
528 int (*get_module_info) (struct efx_nic *efx,
529 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100530};
531
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100532/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000533 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100534 * @PHY_MODE_NORMAL: on and should pass traffic
535 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000536 * @PHY_MODE_LOW_POWER: set to low power through MDIO
537 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100538 * @PHY_MODE_SPECIAL: on but will not pass traffic
539 */
540enum efx_phy_mode {
541 PHY_MODE_NORMAL = 0,
542 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000543 PHY_MODE_LOW_POWER = 2,
544 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100545 PHY_MODE_SPECIAL = 8,
546};
547
548static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
549{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100550 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100551}
552
Ben Hutchings8ceee662008-04-27 12:55:59 +0100553/*
554 * Efx extended statistics
555 *
556 * Not all statistics are provided by all supported MACs. The purpose
557 * is this structure is to contain the raw statistics provided by each
558 * MAC.
559 */
560struct efx_mac_stats {
561 u64 tx_bytes;
562 u64 tx_good_bytes;
563 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100564 u64 tx_packets;
565 u64 tx_bad;
566 u64 tx_pause;
567 u64 tx_control;
568 u64 tx_unicast;
569 u64 tx_multicast;
570 u64 tx_broadcast;
571 u64 tx_lt64;
572 u64 tx_64;
573 u64 tx_65_to_127;
574 u64 tx_128_to_255;
575 u64 tx_256_to_511;
576 u64 tx_512_to_1023;
577 u64 tx_1024_to_15xx;
578 u64 tx_15xx_to_jumbo;
579 u64 tx_gtjumbo;
580 u64 tx_collision;
581 u64 tx_single_collision;
582 u64 tx_multiple_collision;
583 u64 tx_excessive_collision;
584 u64 tx_deferred;
585 u64 tx_late_collision;
586 u64 tx_excessive_deferred;
587 u64 tx_non_tcpudp;
588 u64 tx_mac_src_error;
589 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100590 u64 rx_bytes;
591 u64 rx_good_bytes;
592 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100593 u64 rx_packets;
594 u64 rx_good;
595 u64 rx_bad;
596 u64 rx_pause;
597 u64 rx_control;
598 u64 rx_unicast;
599 u64 rx_multicast;
600 u64 rx_broadcast;
601 u64 rx_lt64;
602 u64 rx_64;
603 u64 rx_65_to_127;
604 u64 rx_128_to_255;
605 u64 rx_256_to_511;
606 u64 rx_512_to_1023;
607 u64 rx_1024_to_15xx;
608 u64 rx_15xx_to_jumbo;
609 u64 rx_gtjumbo;
610 u64 rx_bad_lt64;
611 u64 rx_bad_64_to_15xx;
612 u64 rx_bad_15xx_to_jumbo;
613 u64 rx_bad_gtjumbo;
614 u64 rx_overflow;
615 u64 rx_missed;
616 u64 rx_false_carrier;
617 u64 rx_symbol_error;
618 u64 rx_align_error;
619 u64 rx_length_error;
620 u64 rx_internal_error;
621 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100622};
623
624/* Number of bits used in a multicast filter hash address */
625#define EFX_MCAST_HASH_BITS 8
626
627/* Number of (single-bit) entries in a multicast filter hash */
628#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
629
630/* An Efx multicast filter hash */
631union efx_multicast_hash {
632 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
633 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
634};
635
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000636struct efx_filter_state;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000637struct efx_vf;
638struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000639
Ben Hutchings8ceee662008-04-27 12:55:59 +0100640/**
641 * struct efx_nic - an Efx NIC
642 * @name: Device name (net device name or bus id before net device registered)
643 * @pci_dev: The PCI device
644 * @type: Controller type attributes
645 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000646 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100647 * @workqueue: Workqueue for port reconfigures and the HW monitor.
648 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800649 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100650 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651 * @membase_phys: Memory BAR value as physical address
652 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100653 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000654 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000655 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
656 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000657 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100658 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100659 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100660 * @tx_queue: TX DMA queues
661 * @rx_queue: RX DMA queues
662 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000663 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000664 * @extra_channel_types: Types of extra (non-traffic) channels that
665 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000666 * @rxq_entries: Size of receive queues requested by user.
667 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100668 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
669 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000670 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
671 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
672 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000673 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800674 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000675 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
676 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100677 * @rx_buffer_len: RX buffer length
678 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000679 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000680 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000681 * @int_error_count: Number of internal errors seen recently
682 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000684 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000685 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000686 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000687 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300688 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100689 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100690 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100691 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000692 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
693 * efx_mac_work() with kernel interfaces. Safe to read under any
694 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
695 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100696 * @port_initialized: Port initialized?
697 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100698 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100699 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100700 * @phy_op: PHY interface
701 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000702 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000703 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100704 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000705 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000706 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100707 * @n_link_state_changes: Number of times the link has changed state
708 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
709 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800710 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100711 * @fc_disable: When non-zero flow control is disabled. Typically used to
712 * ensure that network back pressure doesn't delay dma queue flushes.
713 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000714 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100715 * @loopback_mode: Loopback status
716 * @loopback_modes: Supported loopback mode bitmask
717 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000718 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
719 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
720 * Decremented when the efx_flush_rx_queue() is called.
721 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
722 * completed (either success or failure). Not used when MCDI is used to
723 * flush receive queues.
724 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000725 * @vf: Array of &struct efx_vf objects.
726 * @vf_count: Number of VFs intended to be enabled.
727 * @vf_init_count: Number of VFs that have been fully initialised.
728 * @vi_scale: log2 number of vnics per VF.
729 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
730 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
731 * @local_addr_list: List of local addresses. Protected by %local_lock.
732 * @local_page_list: List of DMA addressable pages used to broadcast
733 * %local_addr_list. Protected by %local_lock.
734 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
735 * @peer_work: Work item to broadcast peer addresses to VMs.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000736 * @monitor_work: Hardware monitor workitem
737 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000738 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
739 * field is used by efx_test_interrupts() to verify that an
740 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000741 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
742 * @mac_stats: MAC statistics. These include all statistics the MACs
743 * can provide. Generic code converts these into a standard
744 * &struct net_device_stats.
745 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100746 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000748 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100749 */
750struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000751 /* The following fields should be written very rarely */
752
Ben Hutchings8ceee662008-04-27 12:55:59 +0100753 char name[IFNAMSIZ];
754 struct pci_dev *pci_dev;
755 const struct efx_nic_type *type;
756 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000757 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100758 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800759 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100760 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100761 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000763
Ben Hutchings8ceee662008-04-27 12:55:59 +0100764 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000765 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000766 bool irq_rx_adaptive;
767 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000768 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100771 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772
Ben Hutchings8313aca2010-09-10 06:41:57 +0000773 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000774 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000775 const struct efx_channel_type *
776 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100777
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000778 unsigned rxq_entries;
779 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100780 unsigned int txq_stop_thresh;
781 unsigned int txq_wake_thresh;
782
Ben Hutchings28e47c42012-02-15 01:58:49 +0000783 unsigned tx_dc_base;
784 unsigned rx_dc_base;
785 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000786 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000787 unsigned n_channels;
788 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000789 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000790 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000791 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792 unsigned int rx_buffer_len;
793 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000794 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000795 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000797 unsigned int_error_count;
798 unsigned long int_error_expire;
799
Ben Hutchings8ceee662008-04-27 12:55:59 +0100800 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000801 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000802 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000803 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100804
Ben Hutchings76884832009-11-29 15:10:44 +0000805#ifdef CONFIG_SFC_MTD
806 struct list_head mtd_list;
807#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100808
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000809 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100810
811 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800812 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100813 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100814
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100815 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100819
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000820 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000821 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000823 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000824 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100825 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100826
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000827 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000828 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100829 unsigned int n_link_state_changes;
830
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100831 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100832 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400833 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100834 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100835
836 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100837 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000838 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100839
840 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000841
842 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000843
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000844 atomic_t drain_pending;
845 atomic_t rxq_flush_pending;
846 atomic_t rxq_flush_outstanding;
847 wait_queue_head_t flush_wq;
848
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000849#ifdef CONFIG_SFC_SRIOV
850 struct efx_channel *vfdi_channel;
851 struct efx_vf *vf;
852 unsigned vf_count;
853 unsigned vf_init_count;
854 unsigned vi_scale;
855 unsigned vf_buftbl_base;
856 struct efx_buffer vfdi_status;
857 struct list_head local_addr_list;
858 struct list_head local_page_list;
859 struct mutex local_lock;
860 struct work_struct peer_work;
861#endif
862
Ben Hutchingsab28c122010-12-06 22:53:15 +0000863 /* The following fields may be written more often */
864
865 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
866 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000867 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000868 unsigned n_rx_nodesc_drop_cnt;
869 struct efx_mac_stats mac_stats;
870 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100871};
872
Ben Hutchings55668612008-05-16 21:16:10 +0100873static inline int efx_dev_registered(struct efx_nic *efx)
874{
875 return efx->net_dev->reg_state == NETREG_REGISTERED;
876}
877
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000878static inline unsigned int efx_port_num(struct efx_nic *efx)
879{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000880 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000881}
882
Ben Hutchings8ceee662008-04-27 12:55:59 +0100883/**
884 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000885 * @probe: Probe the controller
886 * @remove: Free resources allocated by probe()
887 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000888 * @dimension_resources: Dimension controller resources (buffer table,
889 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000890 * @fini: Shut down the controller
891 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100892 * @map_reset_reason: Map ethtool reset reason to a reset method
893 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000894 * @reset: Reset the controller hardware and possibly the PHY. This will
895 * be called while the controller is uninitialised.
896 * @probe_port: Probe the MAC and PHY
897 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000898 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000899 * @prepare_flush: Prepare the hardware for flushing the DMA queues
900 * @update_stats: Update statistics not provided by event handling
901 * @start_stats: Start the regular fetching of statistics
902 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000903 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000904 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000905 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100906 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
907 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100908 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000909 * @get_wol: Get WoL configuration from driver state
910 * @set_wol: Push WoL configuration to the NIC
911 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100912 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
913 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000914 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000915 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916 * @mem_map_size: Memory BAR mapped size
917 * @txd_ptr_tbl_base: TX descriptor ring base address
918 * @rxd_ptr_tbl_base: RX descriptor ring base address
919 * @buf_tbl_base: Buffer table base address
920 * @evq_ptr_tbl_base: Event queue pointer table base address
921 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100922 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000923 * @rx_buffer_hash_size: Size of hash at start of RX buffer
924 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100925 * @max_interrupt_mode: Highest capability interrupt mode supported
926 * from &enum efx_init_mode.
927 * @phys_addr_channels: Number of channels with physically addressed
928 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000929 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +0000930 * @offload_features: net_device feature flags for protocol offload
931 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932 */
933struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000934 int (*probe)(struct efx_nic *efx);
935 void (*remove)(struct efx_nic *efx);
936 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000937 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000938 void (*fini)(struct efx_nic *efx);
939 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100940 enum reset_type (*map_reset_reason)(enum reset_type reason);
941 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000942 int (*reset)(struct efx_nic *efx, enum reset_type method);
943 int (*probe_port)(struct efx_nic *efx);
944 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000945 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000946 void (*prepare_flush)(struct efx_nic *efx);
947 void (*update_stats)(struct efx_nic *efx);
948 void (*start_stats)(struct efx_nic *efx);
949 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000950 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000951 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000952 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100953 int (*reconfigure_mac)(struct efx_nic *efx);
954 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000955 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
956 int (*set_wol)(struct efx_nic *efx, u32 type);
957 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100958 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000959 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000960
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000961 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100962 unsigned int mem_map_size;
963 unsigned int txd_ptr_tbl_base;
964 unsigned int rxd_ptr_tbl_base;
965 unsigned int buf_tbl_base;
966 unsigned int evq_ptr_tbl_base;
967 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100968 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000969 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100970 unsigned int rx_buffer_padding;
971 unsigned int max_interrupt_mode;
972 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000973 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000974 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100975};
976
977/**************************************************************************
978 *
979 * Prototypes and inline functions
980 *
981 *************************************************************************/
982
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000983static inline struct efx_channel *
984efx_get_channel(struct efx_nic *efx, unsigned index)
985{
986 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000987 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000988}
989
Ben Hutchings8ceee662008-04-27 12:55:59 +0100990/* Iterate over all used channels */
991#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000992 for (_channel = (_efx)->channel[0]; \
993 _channel; \
994 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
995 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100996
Ben Hutchings7f967c02012-02-13 23:45:02 +0000997/* Iterate over all used channels in reverse */
998#define efx_for_each_channel_rev(_channel, _efx) \
999 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1000 _channel; \
1001 _channel = _channel->channel ? \
1002 (_efx)->channel[_channel->channel - 1] : NULL)
1003
Ben Hutchings97653432011-01-12 18:26:56 +00001004static inline struct efx_tx_queue *
1005efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1006{
1007 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1008 type >= EFX_TXQ_TYPES);
1009 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1010}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001011
Ben Hutchings525da902011-02-07 23:04:38 +00001012static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1013{
1014 return channel->channel - channel->efx->tx_channel_offset <
1015 channel->efx->n_tx_channels;
1016}
1017
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001018static inline struct efx_tx_queue *
1019efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1020{
Ben Hutchings525da902011-02-07 23:04:38 +00001021 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1022 type >= EFX_TXQ_TYPES);
1023 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001024}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001025
Ben Hutchings94b274b2011-01-10 21:18:20 +00001026static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1027{
1028 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1029 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1030}
1031
Ben Hutchings8ceee662008-04-27 12:55:59 +01001032/* Iterate over all TX queues belonging to a channel */
1033#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001034 if (!efx_channel_has_tx_queues(_channel)) \
1035 ; \
1036 else \
1037 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001038 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1039 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001040 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001041
Ben Hutchings94b274b2011-01-10 21:18:20 +00001042/* Iterate over all possible TX queues belonging to a channel */
1043#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001044 if (!efx_channel_has_tx_queues(_channel)) \
1045 ; \
1046 else \
1047 for (_tx_queue = (_channel)->tx_queue; \
1048 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1049 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001050
Ben Hutchings525da902011-02-07 23:04:38 +00001051static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1052{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001053 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001054}
1055
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001056static inline struct efx_rx_queue *
1057efx_channel_get_rx_queue(struct efx_channel *channel)
1058{
Ben Hutchings525da902011-02-07 23:04:38 +00001059 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1060 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001061}
1062
Ben Hutchings8ceee662008-04-27 12:55:59 +01001063/* Iterate over all RX queues belonging to a channel */
1064#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001065 if (!efx_channel_has_rx_queue(_channel)) \
1066 ; \
1067 else \
1068 for (_rx_queue = &(_channel)->rx_queue; \
1069 _rx_queue; \
1070 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001071
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001072static inline struct efx_channel *
1073efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1074{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001075 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001076}
1077
1078static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1079{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001080 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001081}
1082
Ben Hutchings8ceee662008-04-27 12:55:59 +01001083/* Returns a pointer to the specified receive buffer in the RX
1084 * descriptor queue.
1085 */
1086static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1087 unsigned int index)
1088{
Eric Dumazet807540b2010-09-23 05:40:09 +00001089 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090}
1091
1092/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001093static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001094{
1095 addr[nr / 8] |= (1 << (nr % 8));
1096}
1097
1098/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001099static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001100{
1101 addr[nr / 8] &= ~(1 << (nr % 8));
1102}
1103
1104
1105/**
1106 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1107 *
1108 * This calculates the maximum frame length that will be used for a
1109 * given MTU. The frame length will be equal to the MTU plus a
1110 * constant amount of header space and padding. This is the quantity
1111 * that the net driver will program into the MAC as the maximum frame
1112 * length.
1113 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001114 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001115 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001116 *
1117 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1118 * XGMII cycle). If the frame length reaches the maximum value in the
1119 * same cycle, the XMAC can miss the IPG altogether. We work around
1120 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001121 */
1122#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001123 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001124
1125
1126#endif /* EFX_NET_DRIVER_H */