blob: 673d91a3e1f28e9bde3ecc7ca7bf628ad7452efe [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020074 /**
75 * find_pll() - Find the best values for the PLL
76 * @limit: limits for the PLL
77 * @crtc: current CRTC
78 * @target: target frequency in kHz
79 * @refclk: reference clock frequency in kHz
80 * @match_clock: if provided, @best_clock P divider must
81 * match the P divider from @match_clock
82 * used for LVDS downclocking
83 * @best_clock: best PLL values found
84 *
85 * Returns true on success, false on failure.
86 */
87 bool (*find_pll)(const intel_limit_t *limit,
88 struct drm_crtc *crtc,
89 int target, int refclk,
90 intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080092};
Jesse Barnes79e53942008-11-07 14:24:08 -080093
Jesse Barnes2377b742010-07-07 14:06:43 -070094/* FDI */
95#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
96
Daniel Vetterd2acd212012-10-20 20:57:43 +020097int
98intel_pch_rawclk(struct drm_device *dev)
99{
100 struct drm_i915_private *dev_priv = dev->dev_private;
101
102 WARN_ON(!HAS_PCH_SPLIT(dev));
103
104 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
105}
106
Ma Lingd4906092009-03-18 20:13:27 +0800107static bool
108intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800109 int target, int refclk, intel_clock_t *match_clock,
110 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +0800111static bool
112intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800115
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116static bool
117intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800118 int target, int refclk, intel_clock_t *match_clock,
119 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800120static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500121intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800122 int target, int refclk, intel_clock_t *match_clock,
123 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700124
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700125static bool
126intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
127 int target, int refclk, intel_clock_t *match_clock,
128 intel_clock_t *best_clock);
129
Chris Wilson021357a2010-09-07 20:54:59 +0100130static inline u32 /* units of 100MHz */
131intel_fdi_link_freq(struct drm_device *dev)
132{
Chris Wilson8b99e682010-10-13 09:59:17 +0100133 if (IS_GEN5(dev)) {
134 struct drm_i915_private *dev_priv = dev->dev_private;
135 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
136 } else
137 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100138}
139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 25000, .max = 350000 },
156 .vco = { .min = 930000, .max = 1400000 },
157 .n = { .min = 3, .max = 16 },
158 .m = { .min = 96, .max = 140 },
159 .m1 = { .min = 18, .max = 26 },
160 .m2 = { .min = 6, .max = 16 },
161 .p = { .min = 4, .max = 128 },
162 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 165000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100173 .m1 = { .min = 8, .max = 18 },
174 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .p = { .min = 5, .max = 80 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 200000,
178 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 7, .max = 98 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 112000,
192 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800193 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 25000, .max = 270000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 17, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 10, .max = 30 },
205 .p1 = { .min = 1, .max = 3},
206 .p2 = { .dot_limit = 270000,
207 .p2_slow = 10,
208 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 22000, .max = 400000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 16, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 5, .max = 80 },
221 .p1 = { .min = 1, .max = 8},
222 .p2 = { .dot_limit = 165000,
223 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800224 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 20000, .max = 115000 },
229 .vco = { .min = 1750000, .max = 3500000 },
230 .n = { .min = 1, .max = 3 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 17, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 28, .max = 112 },
235 .p1 = { .min = 2, .max = 8 },
236 .p2 = { .dot_limit = 0,
237 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800238 },
Ma Lingd4906092009-03-18 20:13:27 +0800239 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 80000, .max = 224000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 14, .max = 42 },
250 .p1 = { .min = 2, .max = 6 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Ma Lingd4906092009-03-18 20:13:27 +0800254 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 161670, .max = 227000 },
259 .vco = { .min = 1750000, .max = 3500000},
260 .n = { .min = 1, .max = 2 },
261 .m = { .min = 97, .max = 108 },
262 .m1 = { .min = 0x10, .max = 0x12 },
263 .m2 = { .min = 0x05, .max = 0x06 },
264 .p = { .min = 10, .max = 20 },
265 .p1 = { .min = 1, .max = 2},
266 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500287static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1700000, .max = 3500000 },
290 .n = { .min = 3, .max = 6 },
291 .m = { .min = 2, .max = 256 },
292 .m1 = { .min = 0, .max = 0 },
293 .m2 = { .min = 0, .max = 254 },
294 .p = { .min = 7, .max = 112 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800298 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301/* Ironlake / Sandybridge
302 *
303 * We calculate clock using (register_value + 2) for N/M1/M2, so here
304 * the range value for them is (actual_value - 2).
305 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 5 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 5, .max = 80 },
314 .p1 = { .min = 1, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800317 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 118 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 127 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 56 },
342 .p1 = { .min = 2, .max = 8 },
343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
Eric Anholt273e27c2011-03-30 13:01:10 -0700348/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374 .find_pll = intel_g4x_find_best_PLL,
375};
376
377static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400378 .dot = { .min = 25000, .max = 350000 },
379 .vco = { .min = 1760000, .max = 3510000},
380 .n = { .min = 1, .max = 2 },
381 .m = { .min = 81, .max = 90 },
382 .m1 = { .min = 12, .max = 22 },
383 .m2 = { .min = 5, .max = 9 },
384 .p = { .min = 10, .max = 20 },
385 .p1 = { .min = 1, .max = 2},
386 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800389};
390
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700391static const intel_limit_t intel_limits_vlv_dac = {
392 .dot = { .min = 25000, .max = 270000 },
393 .vco = { .min = 4000000, .max = 6000000 },
394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 22, .max = 450 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_hdmi = {
406 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530407 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
409 .m = { .min = 60, .max = 300 }, /* guess */
410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
419static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530420 .dot = { .min = 25000, .max = 270000 },
421 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700422 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530423 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700424 .m1 = { .min = 2, .max = 3 },
425 .m2 = { .min = 11, .max = 156 },
426 .p = { .min = 10, .max = 30 },
427 .p1 = { .min = 2, .max = 3 },
428 .p2 = { .dot_limit = 270000,
429 .p2_slow = 2, .p2_fast = 20 },
430 .find_pll = intel_vlv_find_best_pll,
431};
432
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
434{
Daniel Vetter09153002012-12-12 14:06:44 +0100435 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700436
Jesse Barnes57f350b2012-03-28 13:39:25 -0700437 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
438 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100439 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700440 }
441
442 I915_WRITE(DPIO_REG, reg);
443 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
444 DPIO_BYTE);
445 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
446 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100447 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700448 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700449
Daniel Vetter09153002012-12-12 14:06:44 +0100450 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700451}
452
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700453static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
454 u32 val)
455{
Daniel Vetter09153002012-12-12 14:06:44 +0100456 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700457
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700458 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
459 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100460 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700461 }
462
463 I915_WRITE(DPIO_DATA, val);
464 I915_WRITE(DPIO_REG, reg);
465 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
466 DPIO_BYTE);
467 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
468 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700469}
470
Jesse Barnes57f350b2012-03-28 13:39:25 -0700471static void vlv_init_dpio(struct drm_device *dev)
472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
474
475 /* Reset the DPIO config */
476 I915_WRITE(DPIO_CTL, 0);
477 POSTING_READ(DPIO_CTL);
478 I915_WRITE(DPIO_CTL, 1);
479 POSTING_READ(DPIO_CTL);
480}
481
Chris Wilson1b894b52010-12-14 20:04:54 +0000482static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
483 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800485 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800486 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100489 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000490 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800491 limit = &intel_limits_ironlake_dual_lvds_100m;
492 else
493 limit = &intel_limits_ironlake_dual_lvds;
494 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800496 limit = &intel_limits_ironlake_single_lvds_100m;
497 else
498 limit = &intel_limits_ironlake_single_lvds;
499 }
500 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200501 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800502 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800503 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ma Ling044c7c42009-03-18 20:13:23 +0800509static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
510{
511 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800512 const intel_limit_t *limit;
513
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800517 else
Keith Packarde4b36692009-06-05 19:22:17 -0700518 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800519 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
520 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700521 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800522 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700523 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700525 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800526 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700527 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800528
529 return limit;
530}
531
Chris Wilson1b894b52010-12-14 20:04:54 +0000532static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
534 struct drm_device *dev = crtc->dev;
535 const intel_limit_t *limit;
536
Eric Anholtbad720f2009-10-22 16:11:14 -0700537 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800539 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800540 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800544 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700546 } else if (IS_VALLEYVIEW(dev)) {
547 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
548 limit = &intel_limits_vlv_dac;
549 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
550 limit = &intel_limits_vlv_hdmi;
551 else
552 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100553 } else if (!IS_GEN2(dev)) {
554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
555 limit = &intel_limits_i9xx_lvds;
556 else
557 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 } else {
559 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700560 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561 else
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 }
564 return limit;
565}
566
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567/* m1 is reserved as 0 in Pineview, n is a ring counter */
568static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Shaohua Li21778322009-02-23 15:19:16 +0800570 clock->m = clock->m2 + 2;
571 clock->p = clock->p1 * clock->p2;
572 clock->vco = refclk * clock->m / clock->n;
573 clock->dot = clock->vco / clock->p;
574}
575
576static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
577{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500578 if (IS_PINEVIEW(dev)) {
579 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800580 return;
581 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
583 clock->p = clock->p1 * clock->p2;
584 clock->vco = refclk * clock->m / (clock->n + 2);
585 clock->dot = clock->vco / clock->p;
586}
587
Jesse Barnes79e53942008-11-07 14:24:08 -0800588/**
589 * Returns whether any output on the specified pipe is of the specified type
590 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100591bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800592{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100593 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100594 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200596 for_each_encoder_on_crtc(dev, crtc, encoder)
597 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100598 return true;
599
600 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604/**
605 * Returns whether the given set of divisors are valid for a given refclk with
606 * the given connectors.
607 */
608
Chris Wilson1b894b52010-12-14 20:04:54 +0000609static bool intel_PLL_is_valid(struct drm_device *dev,
610 const intel_limit_t *limit,
611 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500621 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
630 * connector, etc., rather than just a single range.
631 */
632 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400633 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800634
635 return true;
636}
637
Ma Lingd4906092009-03-18 20:13:27 +0800638static bool
639intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800642
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
644 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646 int err = target;
647
Daniel Vettera210b022012-11-26 17:22:08 +0100648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100654 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Zhao Yakui42158662009-11-20 11:24:18 +0800667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500671 /* m1 is always 0 in Pineview */
672 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800673 break;
674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 int this_err;
679
Shaohua Li21778322009-02-23 15:19:16 +0800680 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
702intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800715 int lvds_reg;
716
Eric Anholtc619eed2010-01-28 16:45:52 -0800717 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800718 lvds_reg = PCH_LVDS;
719 else
720 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100721 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
732 memset(best_clock, 0, sizeof(*best_clock));
733 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200734 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200736 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800737 for (clock.m1 = limit->m1.max;
738 clock.m1 >= limit->m1.min; clock.m1--) {
739 for (clock.m2 = limit->m2.max;
740 clock.m2 >= limit->m2.min; clock.m2--) {
741 for (clock.p1 = limit->p1.max;
742 clock.p1 >= limit->p1.min; clock.p1--) {
743 int this_err;
744
Shaohua Li21778322009-02-23 15:19:16 +0800745 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000752
753 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800754 if (this_err < err_most) {
755 *best_clock = clock;
756 err_most = this_err;
757 max_n = clock.n;
758 found = true;
759 }
760 }
761 }
762 }
763 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800764 return found;
765}
Ma Lingd4906092009-03-18 20:13:27 +0800766
Zhenyu Wang2c072452009-06-05 15:38:42 +0800767static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500768intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800771{
772 struct drm_device *dev = crtc->dev;
773 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800774
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800775 if (target < 200000) {
776 clock.n = 1;
777 clock.p1 = 2;
778 clock.p2 = 10;
779 clock.m1 = 12;
780 clock.m2 = 9;
781 } else {
782 clock.n = 2;
783 clock.p1 = 1;
784 clock.p2 = 10;
785 clock.m1 = 14;
786 clock.m2 = 8;
787 }
788 intel_clock(dev, refclk, &clock);
789 memcpy(best_clock, &clock, sizeof(intel_clock_t));
790 return true;
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793/* DisplayPort has only two frequencies, 162MHz and 270MHz */
794static bool
795intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800796 int target, int refclk, intel_clock_t *match_clock,
797 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798{
Chris Wilson5eddb702010-09-11 13:48:45 +0100799 intel_clock_t clock;
800 if (target < 200000) {
801 clock.p1 = 2;
802 clock.p2 = 10;
803 clock.n = 2;
804 clock.m1 = 23;
805 clock.m2 = 8;
806 } else {
807 clock.p1 = 1;
808 clock.p2 = 10;
809 clock.n = 1;
810 clock.m1 = 14;
811 clock.m2 = 2;
812 }
813 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
814 clock.p = (clock.p1 * clock.p2);
815 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
816 clock.vco = 0;
817 memcpy(best_clock, &clock, sizeof(intel_clock_t));
818 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700820static bool
821intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
822 int target, int refclk, intel_clock_t *match_clock,
823 intel_clock_t *best_clock)
824{
825 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
826 u32 m, n, fastclk;
827 u32 updrate, minupdate, fracbits, p;
828 unsigned long bestppm, ppm, absppm;
829 int dotclk, flag;
830
Alan Coxaf447bd2012-07-25 13:49:18 +0100831 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832 dotclk = target * 1000;
833 bestppm = 1000000;
834 ppm = absppm = 0;
835 fastclk = dotclk / (2*100);
836 updrate = 0;
837 minupdate = 19200;
838 fracbits = 1;
839 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
840 bestm1 = bestm2 = bestp1 = bestp2 = 0;
841
842 /* based on hardware requirement, prefer smaller n to precision */
843 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
844 updrate = refclk / n;
845 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
846 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
847 if (p2 > 10)
848 p2 = p2 - 1;
849 p = p1 * p2;
850 /* based on hardware requirement, prefer bigger m1,m2 values */
851 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
852 m2 = (((2*(fastclk * p * n / m1 )) +
853 refclk) / (2*refclk));
854 m = m1 * m2;
855 vco = updrate * m;
856 if (vco >= limit->vco.min && vco < limit->vco.max) {
857 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
858 absppm = (ppm > 0) ? ppm : (-ppm);
859 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
860 bestppm = 0;
861 flag = 1;
862 }
863 if (absppm < bestppm - 10) {
864 bestppm = absppm;
865 flag = 1;
866 }
867 if (flag) {
868 bestn = n;
869 bestm1 = m1;
870 bestm2 = m2;
871 bestp1 = p1;
872 bestp2 = p2;
873 flag = 0;
874 }
875 }
876 }
877 }
878 }
879 }
880 best_clock->n = bestn;
881 best_clock->m1 = bestm1;
882 best_clock->m2 = bestm2;
883 best_clock->p1 = bestp1;
884 best_clock->p2 = bestp2;
885
886 return true;
887}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200889enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
894
895 return intel_crtc->cpu_transcoder;
896}
897
Paulo Zanonia928d532012-05-04 17:18:15 -0300898static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
899{
900 struct drm_i915_private *dev_priv = dev->dev_private;
901 u32 frame, frame_reg = PIPEFRAME(pipe);
902
903 frame = I915_READ(frame_reg);
904
905 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
906 DRM_DEBUG_KMS("vblank wait timed out\n");
907}
908
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909/**
910 * intel_wait_for_vblank - wait for vblank on a given pipe
911 * @dev: drm device
912 * @pipe: pipe to wait for
913 *
914 * Wait for vblank to occur on a given pipe. Needed for various bits of
915 * mode setting code.
916 */
917void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800918{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700921
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 if (INTEL_INFO(dev)->gen >= 5) {
923 ironlake_wait_for_vblank(dev, pipe);
924 return;
925 }
926
Chris Wilson300387c2010-09-05 20:25:43 +0100927 /* Clear existing vblank status. Note this will clear any other
928 * sticky status fields as well.
929 *
930 * This races with i915_driver_irq_handler() with the result
931 * that either function could miss a vblank event. Here it is not
932 * fatal, as we will either wait upon the next vblank interrupt or
933 * timeout. Generally speaking intel_wait_for_vblank() is only
934 * called during modeset at which time the GPU should be idle and
935 * should *not* be performing page flips and thus not waiting on
936 * vblanks...
937 * Currently, the result of us stealing a vblank from the irq
938 * handler is that a single frame will be skipped during swapbuffers.
939 */
940 I915_WRITE(pipestat_reg,
941 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
942
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100944 if (wait_for(I915_READ(pipestat_reg) &
945 PIPE_VBLANK_INTERRUPT_STATUS,
946 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 DRM_DEBUG_KMS("vblank wait timed out\n");
948}
949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950/*
951 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700952 * @dev: drm device
953 * @pipe: pipe to wait for
954 *
955 * After disabling a pipe, we can't wait for vblank in the usual way,
956 * spinning on the vblank interrupt status bit, since we won't actually
957 * see an interrupt when the pipe is disabled.
958 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 * On Gen4 and above:
960 * wait for the pipe register state bit to turn off
961 *
962 * Otherwise:
963 * wait for the display line value to settle (it usually
964 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100965 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700966 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100967void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968{
969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200970 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
971 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Keith Packardab7ad7f2010-10-03 00:33:06 -0700973 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200974 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100977 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
978 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200979 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 unsigned long timeout = jiffies + msecs_to_jiffies(100);
984
Paulo Zanoni837ba002012-05-04 17:18:14 -0300985 if (IS_GEN2(dev))
986 line_mask = DSL_LINEMASK_GEN2;
987 else
988 line_mask = DSL_LINEMASK_GEN3;
989
Keith Packardab7ad7f2010-10-03 00:33:06 -0700990 /* Wait for the display line to settle */
991 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300992 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700993 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300994 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 time_after(timeout, jiffies));
996 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800999}
1000
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001/*
1002 * ibx_digital_port_connected - is the specified port connected?
1003 * @dev_priv: i915 private structure
1004 * @port: the port to test
1005 *
1006 * Returns true if @port is connected, false otherwise.
1007 */
1008bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1009 struct intel_digital_port *port)
1010{
1011 u32 bit;
1012
Damien Lespiauc36346e2012-12-13 16:09:03 +00001013 if (HAS_PCH_IBX(dev_priv->dev)) {
1014 switch(port->port) {
1015 case PORT_B:
1016 bit = SDE_PORTB_HOTPLUG;
1017 break;
1018 case PORT_C:
1019 bit = SDE_PORTC_HOTPLUG;
1020 break;
1021 case PORT_D:
1022 bit = SDE_PORTD_HOTPLUG;
1023 break;
1024 default:
1025 return true;
1026 }
1027 } else {
1028 switch(port->port) {
1029 case PORT_B:
1030 bit = SDE_PORTB_HOTPLUG_CPT;
1031 break;
1032 case PORT_C:
1033 bit = SDE_PORTC_HOTPLUG_CPT;
1034 break;
1035 case PORT_D:
1036 bit = SDE_PORTD_HOTPLUG_CPT;
1037 break;
1038 default:
1039 return true;
1040 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001041 }
1042
1043 return I915_READ(SDEISR) & bit;
1044}
1045
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046static const char *state_string(bool enabled)
1047{
1048 return enabled ? "on" : "off";
1049}
1050
1051/* Only for pre-ILK configs */
1052static void assert_pll(struct drm_i915_private *dev_priv,
1053 enum pipe pipe, bool state)
1054{
1055 int reg;
1056 u32 val;
1057 bool cur_state;
1058
1059 reg = DPLL(pipe);
1060 val = I915_READ(reg);
1061 cur_state = !!(val & DPLL_VCO_ENABLE);
1062 WARN(cur_state != state,
1063 "PLL state assertion failure (expected %s, current %s)\n",
1064 state_string(state), state_string(cur_state));
1065}
1066#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1067#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1068
Jesse Barnes040484a2011-01-03 12:14:26 -08001069/* For ILK+ */
1070static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 struct intel_pch_pll *pll,
1072 struct intel_crtc *crtc,
1073 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001074{
Jesse Barnes040484a2011-01-03 12:14:26 -08001075 u32 val;
1076 bool cur_state;
1077
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001078 if (HAS_PCH_LPT(dev_priv->dev)) {
1079 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1080 return;
1081 }
1082
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 if (WARN (!pll,
1084 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001085 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 val = I915_READ(pll->pll_reg);
1088 cur_state = !!(val & DPLL_VCO_ENABLE);
1089 WARN(cur_state != state,
1090 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1091 pll->pll_reg, state_string(state), state_string(cur_state), val);
1092
1093 /* Make sure the selected PLL is correctly attached to the transcoder */
1094 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 u32 pch_dpll;
1096
1097 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001098 cur_state = pll->pll_reg == _PCH_DPLL_B;
1099 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1100 "PLL[%d] not attached to this transcoder %d: %08x\n",
1101 cur_state, crtc->pipe, pch_dpll)) {
1102 cur_state = !!(val >> (4*crtc->pipe + 3));
1103 WARN(cur_state != state,
1104 "PLL[%d] not %s on this transcoder %d: %08x\n",
1105 pll->pll_reg == _PCH_DPLL_B,
1106 state_string(state),
1107 crtc->pipe,
1108 val);
1109 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001110 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001111}
Chris Wilson92b27b02012-05-20 18:10:50 +01001112#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1113#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
1165 if (dev_priv->info->gen == 5)
1166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
1177static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1178 enum pipe pipe)
1179{
1180 int reg;
1181 u32 val;
1182
1183 reg = FDI_RX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1186}
1187
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int pp_reg, lvds_reg;
1192 u32 val;
1193 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001194 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195
1196 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1197 pp_reg = PCH_PP_CONTROL;
1198 lvds_reg = PCH_LVDS;
1199 } else {
1200 pp_reg = PP_CONTROL;
1201 lvds_reg = LVDS;
1202 }
1203
1204 val = I915_READ(pp_reg);
1205 if (!(val & PANEL_POWER_ON) ||
1206 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1207 locked = false;
1208
1209 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211
1212 WARN(panel_pipe == pipe && locked,
1213 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001214 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215}
1216
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001217void assert_pipe(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219{
1220 int reg;
1221 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225
Daniel Vetter8e636782012-01-22 01:36:48 +01001226 /* if we need the pipe A quirk it must be always on */
1227 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1228 state = true;
1229
Paulo Zanoni69310162013-01-29 16:35:19 -02001230 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1231 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
1265 int reg, i;
1266 u32 val;
1267 int cur_pipe;
1268
Jesse Barnes19ec1352011-02-02 12:28:02 -08001269 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001270 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001271 reg = DSPCNTR(pipe);
1272 val = I915_READ(reg);
1273 WARN((val & DISPLAY_PLANE_ENABLE),
1274 "plane %c assertion failure, should be disabled but not\n",
1275 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001277 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279 /* Need to check both planes against the pipe */
1280 for (i = 0; i < 2; i++) {
1281 reg = DSPCNTR(i);
1282 val = I915_READ(reg);
1283 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1284 DISPPLANE_SEL_PIPE_SHIFT;
1285 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1287 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 }
1289}
1290
Jesse Barnes92f25842011-01-04 15:09:34 -08001291static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1292{
1293 u32 val;
1294 bool enabled;
1295
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001296 if (HAS_PCH_LPT(dev_priv->dev)) {
1297 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1298 return;
1299 }
1300
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 val = I915_READ(PCH_DREF_CONTROL);
1302 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1303 DREF_SUPERSPREAD_SOURCE_MASK));
1304 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1305}
1306
1307static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe)
1309{
1310 int reg;
1311 u32 val;
1312 bool enabled;
1313
1314 reg = TRANSCONF(pipe);
1315 val = I915_READ(reg);
1316 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 WARN(enabled,
1318 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1319 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001320}
1321
Keith Packard4e634382011-08-06 10:39:45 -07001322static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001324{
1325 if ((val & DP_PORT_EN) == 0)
1326 return false;
1327
1328 if (HAS_PCH_CPT(dev_priv->dev)) {
1329 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1330 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1331 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1332 return false;
1333 } else {
1334 if ((val & DP_PIPE_MASK) != (pipe << 30))
1335 return false;
1336 }
1337 return true;
1338}
1339
Keith Packard1519b992011-08-06 10:35:34 -07001340static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001343 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001347 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001348 return false;
1349 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001350 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & LVDS_PORT_EN) == 0)
1360 return false;
1361
1362 if (HAS_PCH_CPT(dev_priv->dev)) {
1363 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1364 return false;
1365 } else {
1366 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1367 return false;
1368 }
1369 return true;
1370}
1371
1372static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 val)
1374{
1375 if ((val & ADPA_DAC_ENABLE) == 0)
1376 return false;
1377 if (HAS_PCH_CPT(dev_priv->dev)) {
1378 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1379 return false;
1380 } else {
1381 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1382 return false;
1383 }
1384 return true;
1385}
1386
Jesse Barnes291906f2011-02-02 12:28:03 -08001387static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001388 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001389{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001390 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001391 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001392 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394
Daniel Vetter75c5da22012-09-10 21:58:29 +02001395 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1396 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001398}
1399
1400static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe, int reg)
1402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001404 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001405 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001409 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
1416 int reg;
1417 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001418
Keith Packardf0575e92011-07-25 22:12:43 -07001419 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1420 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1421 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
1423 reg = PCH_ADPA;
1424 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001425 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001426 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001427 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001428
1429 reg = PCH_LVDS;
1430 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001431 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001432 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001434
Paulo Zanonie2debe92013-02-18 19:00:27 -03001435 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1436 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1437 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001438}
1439
Jesse Barnesb24e7172011-01-04 15:09:30 -08001440/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001441 * intel_enable_pll - enable a PLL
1442 * @dev_priv: i915 private structure
1443 * @pipe: pipe PLL to enable
1444 *
1445 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1446 * make sure the PLL reg is writable first though, since the panel write
1447 * protect mechanism may be enabled.
1448 *
1449 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001450 *
1451 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001452 */
1453static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1454{
1455 int reg;
1456 u32 val;
1457
1458 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001459 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460
1461 /* PLL is protected by panel, make sure we can write it */
1462 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1463 assert_panel_unlocked(dev_priv, pipe);
1464
1465 reg = DPLL(pipe);
1466 val = I915_READ(reg);
1467 val |= DPLL_VCO_ENABLE;
1468
1469 /* We do this three times for luck */
1470 I915_WRITE(reg, val);
1471 POSTING_READ(reg);
1472 udelay(150); /* wait for warmup */
1473 I915_WRITE(reg, val);
1474 POSTING_READ(reg);
1475 udelay(150); /* wait for warmup */
1476 I915_WRITE(reg, val);
1477 POSTING_READ(reg);
1478 udelay(150); /* wait for warmup */
1479}
1480
1481/**
1482 * intel_disable_pll - disable a PLL
1483 * @dev_priv: i915 private structure
1484 * @pipe: pipe PLL to disable
1485 *
1486 * Disable the PLL for @pipe, making sure the pipe is off first.
1487 *
1488 * Note! This is for pre-ILK only.
1489 */
1490static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1491{
1492 int reg;
1493 u32 val;
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 /* Make sure the pipe isn't still relying on us */
1500 assert_pipe_disabled(dev_priv, pipe);
1501
1502 reg = DPLL(pipe);
1503 val = I915_READ(reg);
1504 val &= ~DPLL_VCO_ENABLE;
1505 I915_WRITE(reg, val);
1506 POSTING_READ(reg);
1507}
1508
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001509/* SBI access */
1510static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001511intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1512 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001513{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001514 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001515
Daniel Vetter09153002012-12-12 14:06:44 +01001516 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001517
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001518 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001519 100)) {
1520 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001521 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001522 }
1523
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001524 I915_WRITE(SBI_ADDR, (reg << 16));
1525 I915_WRITE(SBI_DATA, value);
1526
1527 if (destination == SBI_ICLK)
1528 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1529 else
1530 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1531 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001532
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001533 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001534 100)) {
1535 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001536 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001537 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538}
1539
1540static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001541intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1542 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001543{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001544 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001545 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001546
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001547 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001548 100)) {
1549 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001550 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001551 }
1552
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001553 I915_WRITE(SBI_ADDR, (reg << 16));
1554
1555 if (destination == SBI_ICLK)
1556 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1557 else
1558 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1559 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001560
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001561 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001562 100)) {
1563 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001564 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001565 }
1566
Daniel Vetter09153002012-12-12 14:06:44 +01001567 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001568}
1569
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001571 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001572 * @dev_priv: i915 private structure
1573 * @pipe: pipe PLL to enable
1574 *
1575 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1576 * drives the transcoder clock.
1577 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001578static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001579{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001581 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 int reg;
1583 u32 val;
1584
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001587 pll = intel_crtc->pch_pll;
1588 if (pll == NULL)
1589 return;
1590
1591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
1594 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1595 pll->pll_reg, pll->active, pll->on,
1596 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001597
1598 /* PCH refclock must be enabled first */
1599 assert_pch_refclk_enabled(dev_priv);
1600
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001602 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001603 return;
1604 }
1605
1606 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1607
1608 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 val = I915_READ(reg);
1610 val |= DPLL_VCO_ENABLE;
1611 I915_WRITE(reg, val);
1612 POSTING_READ(reg);
1613 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001616}
1617
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001619{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001620 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1621 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001622 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001623 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001624
Jesse Barnes92f25842011-01-04 15:09:34 -08001625 /* PCH only available on ILK+ */
1626 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627 if (pll == NULL)
1628 return;
1629
Chris Wilson48da64a2012-05-13 20:16:12 +01001630 if (WARN_ON(pll->refcount == 0))
1631 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632
1633 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1634 pll->pll_reg, pll->active, pll->on,
1635 intel_crtc->base.base.id);
1636
Chris Wilson48da64a2012-05-13 20:16:12 +01001637 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001638 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001639 return;
1640 }
1641
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001643 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001644 return;
1645 }
1646
1647 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001648
1649 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001650 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001651
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001652 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001653 val = I915_READ(reg);
1654 val &= ~DPLL_VCO_ENABLE;
1655 I915_WRITE(reg, val);
1656 POSTING_READ(reg);
1657 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001658
1659 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001660}
1661
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001662static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001664{
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001666 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001667 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001668
1669 /* PCH only available on ILK+ */
1670 BUG_ON(dev_priv->info->gen < 5);
1671
1672 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001673 assert_pch_pll_enabled(dev_priv,
1674 to_intel_crtc(crtc)->pch_pll,
1675 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 if (HAS_PCH_CPT(dev)) {
1682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 reg = TRANSCONF(pipe);
1691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
1694 if (HAS_PCH_IBX(dev_priv->dev)) {
1695 /*
1696 * make the BPC in transcoder be consistent with
1697 * that in pipeconf reg.
1698 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001699 val &= ~PIPECONF_BPC_MASK;
1700 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702
1703 val &= ~TRANS_INTERLACE_MASK;
1704 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001705 if (HAS_PCH_IBX(dev_priv->dev) &&
1706 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1707 val |= TRANS_LEGACY_INTERLACED_ILK;
1708 else
1709 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001710 else
1711 val |= TRANS_PROGRESSIVE;
1712
Jesse Barnes040484a2011-01-03 12:14:26 -08001713 I915_WRITE(reg, val | TRANS_ENABLE);
1714 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1715 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1716}
1717
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001718static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001719 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001720{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001721 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722
1723 /* PCH only available on ILK+ */
1724 BUG_ON(dev_priv->info->gen < 5);
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001727 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001728 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001730 /* Workaround: set timing override bit. */
1731 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001732 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 I915_WRITE(_TRANSA_CHICKEN2, val);
1734
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001735 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001736 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001738 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1739 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001740 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741 else
1742 val |= TRANS_PROGRESSIVE;
1743
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001744 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001745 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1746 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001747}
1748
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001749static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1750 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001751{
Daniel Vetter23670b322012-11-01 09:15:30 +01001752 struct drm_device *dev = dev_priv->dev;
1753 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001754
1755 /* FDI relies on the transcoder */
1756 assert_fdi_tx_disabled(dev_priv, pipe);
1757 assert_fdi_rx_disabled(dev_priv, pipe);
1758
Jesse Barnes291906f2011-02-02 12:28:03 -08001759 /* Ports must be off as well */
1760 assert_pch_ports_disabled(dev_priv, pipe);
1761
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 reg = TRANSCONF(pipe);
1763 val = I915_READ(reg);
1764 val &= ~TRANS_ENABLE;
1765 I915_WRITE(reg, val);
1766 /* wait for PCH transcoder off, transcoder state */
1767 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001768 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001769
1770 if (!HAS_PCH_IBX(dev)) {
1771 /* Workaround: Clear the timing override chicken bit again. */
1772 reg = TRANS_CHICKEN2(pipe);
1773 val = I915_READ(reg);
1774 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1775 I915_WRITE(reg, val);
1776 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001777}
1778
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001779static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781 u32 val;
1782
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001783 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001785 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001786 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001787 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1788 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001789
1790 /* Workaround: clear timing override bit. */
1791 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001792 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001793 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001794}
1795
1796/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001797 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 * @dev_priv: i915 private structure
1799 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001800 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001801 *
1802 * Enable @pipe, making sure that various hardware specific requirements
1803 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1804 *
1805 * @pipe should be %PIPE_A or %PIPE_B.
1806 *
1807 * Will wait until the pipe is actually running (i.e. first vblank) before
1808 * returning.
1809 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001810static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1811 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1814 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001815 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001816 int reg;
1817 u32 val;
1818
Paulo Zanoni681e5812012-12-06 11:12:38 -02001819 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001820 pch_transcoder = TRANSCODER_A;
1821 else
1822 pch_transcoder = pipe;
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 /*
1825 * A pipe without a PLL won't actually be able to drive bits from
1826 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1827 * need the check.
1828 */
1829 if (!HAS_PCH_SPLIT(dev_priv->dev))
1830 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 else {
1832 if (pch_port) {
1833 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001834 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001835 assert_fdi_tx_pll_enabled(dev_priv,
1836 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001837 }
1838 /* FIXME: assert CPU port conditions for SNB+ */
1839 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & PIPECONF_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_vblank(dev_priv->dev, pipe);
1848}
1849
1850/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001851 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 * @dev_priv: i915 private structure
1853 * @pipe: pipe to disable
1854 *
1855 * Disable @pipe, making sure that various hardware specific requirements
1856 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1857 *
1858 * @pipe should be %PIPE_A or %PIPE_B.
1859 *
1860 * Will wait until the pipe has shut down before returning.
1861 */
1862static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1863 enum pipe pipe)
1864{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001865 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1866 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001867 int reg;
1868 u32 val;
1869
1870 /*
1871 * Make sure planes won't keep trying to pump pixels to us,
1872 * or we might hang the display.
1873 */
1874 assert_planes_disabled(dev_priv, pipe);
1875
1876 /* Don't disable pipe A or pipe A PLLs if needed */
1877 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1878 return;
1879
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001880 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001882 if ((val & PIPECONF_ENABLE) == 0)
1883 return;
1884
1885 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1887}
1888
Keith Packardd74362c2011-07-28 14:47:14 -07001889/*
1890 * Plane regs are double buffered, going from enabled->disabled needs a
1891 * trigger in order to latch. The display address reg provides this.
1892 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001893void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001894 enum plane plane)
1895{
Damien Lespiau14f86142012-10-29 15:24:49 +00001896 if (dev_priv->info->gen >= 4)
1897 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1898 else
1899 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001900}
1901
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902/**
1903 * intel_enable_plane - enable a display plane on a given pipe
1904 * @dev_priv: i915 private structure
1905 * @plane: plane to enable
1906 * @pipe: pipe being fed
1907 *
1908 * Enable @plane on @pipe, making sure that @pipe is running first.
1909 */
1910static void intel_enable_plane(struct drm_i915_private *dev_priv,
1911 enum plane plane, enum pipe pipe)
1912{
1913 int reg;
1914 u32 val;
1915
1916 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1917 assert_pipe_enabled(dev_priv, pipe);
1918
1919 reg = DSPCNTR(plane);
1920 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001921 if (val & DISPLAY_PLANE_ENABLE)
1922 return;
1923
1924 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001925 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001926 intel_wait_for_vblank(dev_priv->dev, pipe);
1927}
1928
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929/**
1930 * intel_disable_plane - disable a display plane
1931 * @dev_priv: i915 private structure
1932 * @plane: plane to disable
1933 * @pipe: pipe consuming the data
1934 *
1935 * Disable @plane; should be an independent operation.
1936 */
1937static void intel_disable_plane(struct drm_i915_private *dev_priv,
1938 enum plane plane, enum pipe pipe)
1939{
1940 int reg;
1941 u32 val;
1942
1943 reg = DSPCNTR(plane);
1944 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001945 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1946 return;
1947
1948 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949 intel_flush_display_plane(dev_priv, plane);
1950 intel_wait_for_vblank(dev_priv->dev, pipe);
1951}
1952
Chris Wilson693db182013-03-05 14:52:39 +00001953static bool need_vtd_wa(struct drm_device *dev)
1954{
1955#ifdef CONFIG_INTEL_IOMMU
1956 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1957 return true;
1958#endif
1959 return false;
1960}
1961
Chris Wilson127bd2a2010-07-23 23:32:05 +01001962int
Chris Wilson48b956c2010-09-14 12:50:34 +01001963intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001964 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001965 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001966{
Chris Wilsonce453d82011-02-21 14:43:56 +00001967 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 u32 alignment;
1969 int ret;
1970
Chris Wilson05394f32010-11-08 19:18:58 +00001971 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001972 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001973 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1974 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001975 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001976 alignment = 4 * 1024;
1977 else
1978 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001979 break;
1980 case I915_TILING_X:
1981 /* pin() will align the object as required by fence */
1982 alignment = 0;
1983 break;
1984 case I915_TILING_Y:
1985 /* FIXME: Is this true? */
1986 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1987 return -EINVAL;
1988 default:
1989 BUG();
1990 }
1991
Chris Wilson693db182013-03-05 14:52:39 +00001992 /* Note that the w/a also requires 64 PTE of padding following the
1993 * bo. We currently fill all unused PTE with the shadow page and so
1994 * we should always have valid PTE following the scanout preventing
1995 * the VT-d warning.
1996 */
1997 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1998 alignment = 256 * 1024;
1999
Chris Wilsonce453d82011-02-21 14:43:56 +00002000 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002001 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002002 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002003 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002004
2005 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2006 * fence, whereas 965+ only requires a fence if using
2007 * framebuffer compression. For simplicity, we always install
2008 * a fence as the cost is not that onerous.
2009 */
Chris Wilson06d98132012-04-17 15:31:24 +01002010 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002011 if (ret)
2012 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002013
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002014 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015
Chris Wilsonce453d82011-02-21 14:43:56 +00002016 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002018
2019err_unpin:
2020 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002021err_interruptible:
2022 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002023 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002024}
2025
Chris Wilson1690e1e2011-12-14 13:57:08 +01002026void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2027{
2028 i915_gem_object_unpin_fence(obj);
2029 i915_gem_object_unpin(obj);
2030}
2031
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2033 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002034unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2035 unsigned int tiling_mode,
2036 unsigned int cpp,
2037 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038{
Chris Wilsonbc752862013-02-21 20:04:31 +00002039 if (tiling_mode != I915_TILING_NONE) {
2040 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002041
Chris Wilsonbc752862013-02-21 20:04:31 +00002042 tile_rows = *y / 8;
2043 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002044
Chris Wilsonbc752862013-02-21 20:04:31 +00002045 tiles = *x / (512/cpp);
2046 *x %= 512/cpp;
2047
2048 return tile_rows * pitch * 8 + tiles * 4096;
2049 } else {
2050 unsigned int offset;
2051
2052 offset = *y * pitch + *x * cpp;
2053 *y = 0;
2054 *x = (offset & 4095) / cpp;
2055 return offset & -4096;
2056 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002057}
2058
Jesse Barnes17638cd2011-06-24 12:19:23 -07002059static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2060 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002061{
2062 struct drm_device *dev = crtc->dev;
2063 struct drm_i915_private *dev_priv = dev->dev_private;
2064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2065 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002066 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002067 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002068 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002069 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002071
2072 switch (plane) {
2073 case 0:
2074 case 1:
2075 break;
2076 default:
2077 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2078 return -EINVAL;
2079 }
2080
2081 intel_fb = to_intel_framebuffer(fb);
2082 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002083
Chris Wilson5eddb702010-09-11 13:48:45 +01002084 reg = DSPCNTR(plane);
2085 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002086 /* Mask out pixel format bits in case we change it */
2087 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002088 switch (fb->pixel_format) {
2089 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002090 dspcntr |= DISPPLANE_8BPP;
2091 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002092 case DRM_FORMAT_XRGB1555:
2093 case DRM_FORMAT_ARGB1555:
2094 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002095 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002096 case DRM_FORMAT_RGB565:
2097 dspcntr |= DISPPLANE_BGRX565;
2098 break;
2099 case DRM_FORMAT_XRGB8888:
2100 case DRM_FORMAT_ARGB8888:
2101 dspcntr |= DISPPLANE_BGRX888;
2102 break;
2103 case DRM_FORMAT_XBGR8888:
2104 case DRM_FORMAT_ABGR8888:
2105 dspcntr |= DISPPLANE_RGBX888;
2106 break;
2107 case DRM_FORMAT_XRGB2101010:
2108 case DRM_FORMAT_ARGB2101010:
2109 dspcntr |= DISPPLANE_BGRX101010;
2110 break;
2111 case DRM_FORMAT_XBGR2101010:
2112 case DRM_FORMAT_ABGR2101010:
2113 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002114 break;
2115 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002117 return -EINVAL;
2118 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002119
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002120 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002121 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002122 dspcntr |= DISPPLANE_TILED;
2123 else
2124 dspcntr &= ~DISPPLANE_TILED;
2125 }
2126
Chris Wilson5eddb702010-09-11 13:48:45 +01002127 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002128
Daniel Vettere506a0c2012-07-05 12:17:29 +02002129 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002130
Daniel Vetterc2c75132012-07-05 12:17:30 +02002131 if (INTEL_INFO(dev)->gen >= 4) {
2132 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002133 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2134 fb->bits_per_pixel / 8,
2135 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002136 linear_offset -= intel_crtc->dspaddr_offset;
2137 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002138 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002139 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002140
2141 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2142 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002143 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002144 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002145 I915_MODIFY_DISPBASE(DSPSURF(plane),
2146 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002147 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002149 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002150 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002151 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002152
Jesse Barnes17638cd2011-06-24 12:19:23 -07002153 return 0;
2154}
2155
2156static int ironlake_update_plane(struct drm_crtc *crtc,
2157 struct drm_framebuffer *fb, int x, int y)
2158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
2163 struct drm_i915_gem_object *obj;
2164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002166 u32 dspcntr;
2167 u32 reg;
2168
2169 switch (plane) {
2170 case 0:
2171 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002172 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002173 break;
2174 default:
2175 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2176 return -EINVAL;
2177 }
2178
2179 intel_fb = to_intel_framebuffer(fb);
2180 obj = intel_fb->obj;
2181
2182 reg = DSPCNTR(plane);
2183 dspcntr = I915_READ(reg);
2184 /* Mask out pixel format bits in case we change it */
2185 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002186 switch (fb->pixel_format) {
2187 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002188 dspcntr |= DISPPLANE_8BPP;
2189 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002190 case DRM_FORMAT_RGB565:
2191 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002192 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002193 case DRM_FORMAT_XRGB8888:
2194 case DRM_FORMAT_ARGB8888:
2195 dspcntr |= DISPPLANE_BGRX888;
2196 break;
2197 case DRM_FORMAT_XBGR8888:
2198 case DRM_FORMAT_ABGR8888:
2199 dspcntr |= DISPPLANE_RGBX888;
2200 break;
2201 case DRM_FORMAT_XRGB2101010:
2202 case DRM_FORMAT_ARGB2101010:
2203 dspcntr |= DISPPLANE_BGRX101010;
2204 break;
2205 case DRM_FORMAT_XBGR2101010:
2206 case DRM_FORMAT_ABGR2101010:
2207 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002208 break;
2209 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002210 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002211 return -EINVAL;
2212 }
2213
2214 if (obj->tiling_mode != I915_TILING_NONE)
2215 dspcntr |= DISPPLANE_TILED;
2216 else
2217 dspcntr &= ~DISPPLANE_TILED;
2218
2219 /* must disable */
2220 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2221
2222 I915_WRITE(reg, dspcntr);
2223
Daniel Vettere506a0c2012-07-05 12:17:29 +02002224 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002225 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002226 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2227 fb->bits_per_pixel / 8,
2228 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002230
Daniel Vettere506a0c2012-07-05 12:17:29 +02002231 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2232 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002233 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002234 I915_MODIFY_DISPBASE(DSPSURF(plane),
2235 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002236 if (IS_HASWELL(dev)) {
2237 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2238 } else {
2239 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2240 I915_WRITE(DSPLINOFF(plane), linear_offset);
2241 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002242 POSTING_READ(reg);
2243
2244 return 0;
2245}
2246
2247/* Assume fb object is pinned & idle & fenced and just update base pointers */
2248static int
2249intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2250 int x, int y, enum mode_set_atomic state)
2251{
2252 struct drm_device *dev = crtc->dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002254
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002255 if (dev_priv->display.disable_fbc)
2256 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002257 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002258
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002259 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002260}
2261
Ville Syrjälä96a02912013-02-18 19:08:49 +02002262void intel_display_handle_reset(struct drm_device *dev)
2263{
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct drm_crtc *crtc;
2266
2267 /*
2268 * Flips in the rings have been nuked by the reset,
2269 * so complete all pending flips so that user space
2270 * will get its events and not get stuck.
2271 *
2272 * Also update the base address of all primary
2273 * planes to the the last fb to make sure we're
2274 * showing the correct fb after a reset.
2275 *
2276 * Need to make two loops over the crtcs so that we
2277 * don't try to grab a crtc mutex before the
2278 * pending_flip_queue really got woken up.
2279 */
2280
2281 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2283 enum plane plane = intel_crtc->plane;
2284
2285 intel_prepare_page_flip(dev, plane);
2286 intel_finish_page_flip_plane(dev, plane);
2287 }
2288
2289 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291
2292 mutex_lock(&crtc->mutex);
2293 if (intel_crtc->active)
2294 dev_priv->display.update_plane(crtc, crtc->fb,
2295 crtc->x, crtc->y);
2296 mutex_unlock(&crtc->mutex);
2297 }
2298}
2299
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300static int
Chris Wilson14667a42012-04-03 17:58:35 +01002301intel_finish_fb(struct drm_framebuffer *old_fb)
2302{
2303 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2304 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2305 bool was_interruptible = dev_priv->mm.interruptible;
2306 int ret;
2307
Chris Wilson14667a42012-04-03 17:58:35 +01002308 /* Big Hammer, we also need to ensure that any pending
2309 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2310 * current scanout is retired before unpinning the old
2311 * framebuffer.
2312 *
2313 * This should only fail upon a hung GPU, in which case we
2314 * can safely continue.
2315 */
2316 dev_priv->mm.interruptible = false;
2317 ret = i915_gem_object_finish_gpu(obj);
2318 dev_priv->mm.interruptible = was_interruptible;
2319
2320 return ret;
2321}
2322
Ville Syrjälä198598d2012-10-31 17:50:24 +02002323static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2324{
2325 struct drm_device *dev = crtc->dev;
2326 struct drm_i915_master_private *master_priv;
2327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2328
2329 if (!dev->primary->master)
2330 return;
2331
2332 master_priv = dev->primary->master->driver_priv;
2333 if (!master_priv->sarea_priv)
2334 return;
2335
2336 switch (intel_crtc->pipe) {
2337 case 0:
2338 master_priv->sarea_priv->pipeA_x = x;
2339 master_priv->sarea_priv->pipeA_y = y;
2340 break;
2341 case 1:
2342 master_priv->sarea_priv->pipeB_x = x;
2343 master_priv->sarea_priv->pipeB_y = y;
2344 break;
2345 default:
2346 break;
2347 }
2348}
2349
Chris Wilson14667a42012-04-03 17:58:35 +01002350static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002351intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002352 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002353{
2354 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002357 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002359
2360 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002361 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002362 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002363 return 0;
2364 }
2365
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002366 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002367 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2368 intel_crtc->plane,
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002369 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002370 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002371 }
2372
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002373 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002374 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002375 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002376 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002377 if (ret != 0) {
2378 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002379 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002380 return ret;
2381 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002382
Daniel Vetter94352cf2012-07-05 22:51:56 +02002383 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002384 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002385 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002386 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002387 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002388 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002389 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002390
Daniel Vetter94352cf2012-07-05 22:51:56 +02002391 old_fb = crtc->fb;
2392 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002393 crtc->x = x;
2394 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002395
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002396 if (old_fb) {
2397 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002398 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002399 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002400
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002401 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002402 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002403
Ville Syrjälä198598d2012-10-31 17:50:24 +02002404 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002405
2406 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002407}
2408
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002409static void intel_fdi_normal_train(struct drm_crtc *crtc)
2410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2414 int pipe = intel_crtc->pipe;
2415 u32 reg, temp;
2416
2417 /* enable normal train */
2418 reg = FDI_TX_CTL(pipe);
2419 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002420 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002421 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2422 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002423 } else {
2424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002426 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002427 I915_WRITE(reg, temp);
2428
2429 reg = FDI_RX_CTL(pipe);
2430 temp = I915_READ(reg);
2431 if (HAS_PCH_CPT(dev)) {
2432 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2433 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2434 } else {
2435 temp &= ~FDI_LINK_TRAIN_NONE;
2436 temp |= FDI_LINK_TRAIN_NONE;
2437 }
2438 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2439
2440 /* wait one idle pattern time */
2441 POSTING_READ(reg);
2442 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002443
2444 /* IVB wants error correction enabled */
2445 if (IS_IVYBRIDGE(dev))
2446 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2447 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002448}
2449
Daniel Vetter01a415f2012-10-27 15:58:40 +02002450static void ivb_modeset_global_resources(struct drm_device *dev)
2451{
2452 struct drm_i915_private *dev_priv = dev->dev_private;
2453 struct intel_crtc *pipe_B_crtc =
2454 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2455 struct intel_crtc *pipe_C_crtc =
2456 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2457 uint32_t temp;
2458
2459 /* When everything is off disable fdi C so that we could enable fdi B
2460 * with all lanes. XXX: This misses the case where a pipe is not using
2461 * any pch resources and so doesn't need any fdi lanes. */
2462 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2463 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2464 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2465
2466 temp = I915_READ(SOUTH_CHICKEN1);
2467 temp &= ~FDI_BC_BIFURCATION_SELECT;
2468 DRM_DEBUG_KMS("disabling fdi C rx\n");
2469 I915_WRITE(SOUTH_CHICKEN1, temp);
2470 }
2471}
2472
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473/* The FDI link training functions for ILK/Ibexpeak. */
2474static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2475{
2476 struct drm_device *dev = crtc->dev;
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2479 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002480 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002483 /* FDI needs bits from pipe & plane first */
2484 assert_pipe_enabled(dev_priv, pipe);
2485 assert_plane_enabled(dev_priv, plane);
2486
Adam Jacksone1a44742010-06-25 15:32:14 -04002487 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2488 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_IMR(pipe);
2490 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 temp &= ~FDI_RX_SYMBOL_LOCK;
2492 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp);
2494 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002495 udelay(150);
2496
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 reg = FDI_TX_CTL(pipe);
2499 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002500 temp &= ~(7 << 19);
2501 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 temp &= ~FDI_LINK_TRAIN_NONE;
2503 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 reg = FDI_RX_CTL(pipe);
2507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2511
2512 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 udelay(150);
2514
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002515 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002516 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2517 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2518 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002519
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002521 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2524
2525 if ((temp & FDI_RX_BIT_LOCK)) {
2526 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 break;
2529 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002531 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
2534 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 reg = FDI_TX_CTL(pipe);
2536 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_CTL(pipe);
2542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 temp &= ~FDI_LINK_TRAIN_NONE;
2544 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 I915_WRITE(reg, temp);
2546
2547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 udelay(150);
2549
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002551 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2554
2555 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 DRM_DEBUG_KMS("FDI train 2 done.\n");
2558 break;
2559 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002561 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
2564 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002565
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566}
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2570 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2571 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2572 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2573};
2574
2575/* The FDI link training functions for SNB/Cougarpoint. */
2576static void gen6_fdi_link_train(struct drm_crtc *crtc)
2577{
2578 struct drm_device *dev = crtc->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002582 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583
Adam Jacksone1a44742010-06-25 15:32:14 -04002584 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2585 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 reg = FDI_RX_IMR(pipe);
2587 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002588 temp &= ~FDI_RX_SYMBOL_LOCK;
2589 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 I915_WRITE(reg, temp);
2591
2592 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002593 udelay(150);
2594
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 reg = FDI_TX_CTL(pipe);
2597 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002598 temp &= ~(7 << 19);
2599 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 temp &= ~FDI_LINK_TRAIN_NONE;
2601 temp |= FDI_LINK_TRAIN_PATTERN_1;
2602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 /* SNB-B */
2604 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606
Daniel Vetterd74cf322012-10-26 10:58:13 +02002607 I915_WRITE(FDI_RX_MISC(pipe),
2608 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2609
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 reg = FDI_RX_CTL(pipe);
2611 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 if (HAS_PCH_CPT(dev)) {
2613 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2614 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2615 } else {
2616 temp &= ~FDI_LINK_TRAIN_NONE;
2617 temp |= FDI_LINK_TRAIN_PATTERN_1;
2618 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2620
2621 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 udelay(150);
2623
Akshay Joshi0206e352011-08-16 15:34:10 -04002624 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 reg = FDI_TX_CTL(pipe);
2626 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2628 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 I915_WRITE(reg, temp);
2630
2631 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 udelay(500);
2633
Sean Paulfa37d392012-03-02 12:53:39 -05002634 for (retry = 0; retry < 5; retry++) {
2635 reg = FDI_RX_IIR(pipe);
2636 temp = I915_READ(reg);
2637 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2638 if (temp & FDI_RX_BIT_LOCK) {
2639 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2640 DRM_DEBUG_KMS("FDI train 1 done.\n");
2641 break;
2642 }
2643 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644 }
Sean Paulfa37d392012-03-02 12:53:39 -05002645 if (retry < 5)
2646 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647 }
2648 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650
2651 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 reg = FDI_TX_CTL(pipe);
2653 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002654 temp &= ~FDI_LINK_TRAIN_NONE;
2655 temp |= FDI_LINK_TRAIN_PATTERN_2;
2656 if (IS_GEN6(dev)) {
2657 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2658 /* SNB-B */
2659 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2660 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_RX_CTL(pipe);
2664 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 if (HAS_PCH_CPT(dev)) {
2666 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2667 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2668 } else {
2669 temp &= ~FDI_LINK_TRAIN_NONE;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2;
2671 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 I915_WRITE(reg, temp);
2673
2674 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 udelay(150);
2676
Akshay Joshi0206e352011-08-16 15:34:10 -04002677 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_TX_CTL(pipe);
2679 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2681 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 I915_WRITE(reg, temp);
2683
2684 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 udelay(500);
2686
Sean Paulfa37d392012-03-02 12:53:39 -05002687 for (retry = 0; retry < 5; retry++) {
2688 reg = FDI_RX_IIR(pipe);
2689 temp = I915_READ(reg);
2690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2691 if (temp & FDI_RX_SYMBOL_LOCK) {
2692 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2693 DRM_DEBUG_KMS("FDI train 2 done.\n");
2694 break;
2695 }
2696 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 }
Sean Paulfa37d392012-03-02 12:53:39 -05002698 if (retry < 5)
2699 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700 }
2701 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703
2704 DRM_DEBUG_KMS("FDI train done.\n");
2705}
2706
Jesse Barnes357555c2011-04-28 15:09:55 -07002707/* Manual link training for Ivy Bridge A0 parts */
2708static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2709{
2710 struct drm_device *dev = crtc->dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2713 int pipe = intel_crtc->pipe;
2714 u32 reg, temp, i;
2715
2716 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2717 for train result */
2718 reg = FDI_RX_IMR(pipe);
2719 temp = I915_READ(reg);
2720 temp &= ~FDI_RX_SYMBOL_LOCK;
2721 temp &= ~FDI_RX_BIT_LOCK;
2722 I915_WRITE(reg, temp);
2723
2724 POSTING_READ(reg);
2725 udelay(150);
2726
Daniel Vetter01a415f2012-10-27 15:58:40 +02002727 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2728 I915_READ(FDI_RX_IIR(pipe)));
2729
Jesse Barnes357555c2011-04-28 15:09:55 -07002730 /* enable CPU FDI TX and PCH FDI RX */
2731 reg = FDI_TX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 temp &= ~(7 << 19);
2734 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2735 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2736 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2737 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2738 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002739 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002740 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2741
Daniel Vetterd74cf322012-10-26 10:58:13 +02002742 I915_WRITE(FDI_RX_MISC(pipe),
2743 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2744
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 reg = FDI_RX_CTL(pipe);
2746 temp = I915_READ(reg);
2747 temp &= ~FDI_LINK_TRAIN_AUTO;
2748 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2749 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002750 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002751 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2752
2753 POSTING_READ(reg);
2754 udelay(150);
2755
Akshay Joshi0206e352011-08-16 15:34:10 -04002756 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2760 temp |= snb_b_fdi_train_param[i];
2761 I915_WRITE(reg, temp);
2762
2763 POSTING_READ(reg);
2764 udelay(500);
2765
2766 reg = FDI_RX_IIR(pipe);
2767 temp = I915_READ(reg);
2768 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2769
2770 if (temp & FDI_RX_BIT_LOCK ||
2771 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2772 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002773 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002774 break;
2775 }
2776 }
2777 if (i == 4)
2778 DRM_ERROR("FDI train 1 fail!\n");
2779
2780 /* Train 2 */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2784 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2785 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2786 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2787 I915_WRITE(reg, temp);
2788
2789 reg = FDI_RX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2792 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2793 I915_WRITE(reg, temp);
2794
2795 POSTING_READ(reg);
2796 udelay(150);
2797
Akshay Joshi0206e352011-08-16 15:34:10 -04002798 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002799 reg = FDI_TX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2802 temp |= snb_b_fdi_train_param[i];
2803 I915_WRITE(reg, temp);
2804
2805 POSTING_READ(reg);
2806 udelay(500);
2807
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2811
2812 if (temp & FDI_RX_SYMBOL_LOCK) {
2813 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002814 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002815 break;
2816 }
2817 }
2818 if (i == 4)
2819 DRM_ERROR("FDI train 2 fail!\n");
2820
2821 DRM_DEBUG_KMS("FDI train done.\n");
2822}
2823
Daniel Vetter88cefb62012-08-12 19:27:14 +02002824static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002826 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002827 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002828 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002830
Jesse Barnesc64e3112010-09-10 11:27:03 -07002831
Jesse Barnes0e23b992010-09-10 11:10:00 -07002832 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002833 reg = FDI_RX_CTL(pipe);
2834 temp = I915_READ(reg);
2835 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002836 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2839
2840 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002841 udelay(200);
2842
2843 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 temp = I915_READ(reg);
2845 I915_WRITE(reg, temp | FDI_PCDCLK);
2846
2847 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002848 udelay(200);
2849
Paulo Zanoni20749732012-11-23 15:30:38 -02002850 /* Enable CPU FDI TX PLL, always on for Ironlake */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2854 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002855
Paulo Zanoni20749732012-11-23 15:30:38 -02002856 POSTING_READ(reg);
2857 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002858 }
2859}
2860
Daniel Vetter88cefb62012-08-12 19:27:14 +02002861static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2862{
2863 struct drm_device *dev = intel_crtc->base.dev;
2864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 int pipe = intel_crtc->pipe;
2866 u32 reg, temp;
2867
2868 /* Switch from PCDclk to Rawclk */
2869 reg = FDI_RX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2872
2873 /* Disable CPU FDI TX PLL */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2877
2878 POSTING_READ(reg);
2879 udelay(100);
2880
2881 reg = FDI_RX_CTL(pipe);
2882 temp = I915_READ(reg);
2883 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2884
2885 /* Wait for the clocks to turn off. */
2886 POSTING_READ(reg);
2887 udelay(100);
2888}
2889
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002890static void ironlake_fdi_disable(struct drm_crtc *crtc)
2891{
2892 struct drm_device *dev = crtc->dev;
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2895 int pipe = intel_crtc->pipe;
2896 u32 reg, temp;
2897
2898 /* disable CPU FDI tx and PCH FDI rx */
2899 reg = FDI_TX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2902 POSTING_READ(reg);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002907 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002908 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2909
2910 POSTING_READ(reg);
2911 udelay(100);
2912
2913 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002914 if (HAS_PCH_IBX(dev)) {
2915 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002916 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002917
2918 /* still set train pattern 1 */
2919 reg = FDI_TX_CTL(pipe);
2920 temp = I915_READ(reg);
2921 temp &= ~FDI_LINK_TRAIN_NONE;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1;
2923 I915_WRITE(reg, temp);
2924
2925 reg = FDI_RX_CTL(pipe);
2926 temp = I915_READ(reg);
2927 if (HAS_PCH_CPT(dev)) {
2928 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2929 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2930 } else {
2931 temp &= ~FDI_LINK_TRAIN_NONE;
2932 temp |= FDI_LINK_TRAIN_PATTERN_1;
2933 }
2934 /* BPC in FDI rx is consistent with that in PIPECONF */
2935 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002936 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
2940 udelay(100);
2941}
2942
Chris Wilson5bb61642012-09-27 21:25:58 +01002943static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2944{
2945 struct drm_device *dev = crtc->dev;
2946 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002948 unsigned long flags;
2949 bool pending;
2950
Ville Syrjälä10d83732013-01-29 18:13:34 +02002951 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2952 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002953 return false;
2954
2955 spin_lock_irqsave(&dev->event_lock, flags);
2956 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2957 spin_unlock_irqrestore(&dev->event_lock, flags);
2958
2959 return pending;
2960}
2961
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002962static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2963{
Chris Wilson0f911282012-04-17 10:05:38 +01002964 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002965 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002966
2967 if (crtc->fb == NULL)
2968 return;
2969
Daniel Vetter2c10d572012-12-20 21:24:07 +01002970 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2971
Chris Wilson5bb61642012-09-27 21:25:58 +01002972 wait_event(dev_priv->pending_flip_queue,
2973 !intel_crtc_has_pending_flip(crtc));
2974
Chris Wilson0f911282012-04-17 10:05:38 +01002975 mutex_lock(&dev->struct_mutex);
2976 intel_finish_fb(crtc->fb);
2977 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002978}
2979
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002980static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002981{
2982 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002983 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002984
2985 /*
2986 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2987 * must be driven by its own crtc; no sharing is possible.
2988 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002989 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002990 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002991 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002992 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002993 return false;
2994 continue;
2995 }
2996 }
2997
2998 return true;
2999}
3000
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003001static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3002{
3003 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3004}
3005
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003006/* Program iCLKIP clock to the desired frequency */
3007static void lpt_program_iclkip(struct drm_crtc *crtc)
3008{
3009 struct drm_device *dev = crtc->dev;
3010 struct drm_i915_private *dev_priv = dev->dev_private;
3011 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3012 u32 temp;
3013
Daniel Vetter09153002012-12-12 14:06:44 +01003014 mutex_lock(&dev_priv->dpio_lock);
3015
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003016 /* It is necessary to ungate the pixclk gate prior to programming
3017 * the divisors, and gate it back when it is done.
3018 */
3019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3020
3021 /* Disable SSCCTL */
3022 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003023 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3024 SBI_SSCCTL_DISABLE,
3025 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003026
3027 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3028 if (crtc->mode.clock == 20000) {
3029 auxdiv = 1;
3030 divsel = 0x41;
3031 phaseinc = 0x20;
3032 } else {
3033 /* The iCLK virtual clock root frequency is in MHz,
3034 * but the crtc->mode.clock in in KHz. To get the divisors,
3035 * it is necessary to divide one by another, so we
3036 * convert the virtual clock precision to KHz here for higher
3037 * precision.
3038 */
3039 u32 iclk_virtual_root_freq = 172800 * 1000;
3040 u32 iclk_pi_range = 64;
3041 u32 desired_divisor, msb_divisor_value, pi_value;
3042
3043 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3044 msb_divisor_value = desired_divisor / iclk_pi_range;
3045 pi_value = desired_divisor % iclk_pi_range;
3046
3047 auxdiv = 0;
3048 divsel = msb_divisor_value - 2;
3049 phaseinc = pi_value;
3050 }
3051
3052 /* This should not happen with any sane values */
3053 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3054 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3055 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3056 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3057
3058 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3059 crtc->mode.clock,
3060 auxdiv,
3061 divsel,
3062 phasedir,
3063 phaseinc);
3064
3065 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003066 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003067 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3068 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3069 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3070 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3071 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3072 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003073 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003074
3075 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003076 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3078 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003079 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003080
3081 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003082 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003083 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003084 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003085
3086 /* Wait for initialization time */
3087 udelay(24);
3088
3089 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003090
3091 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003092}
3093
Jesse Barnesf67a5592011-01-05 10:31:48 -08003094/*
3095 * Enable PCH resources required for PCH ports:
3096 * - PCH PLLs
3097 * - FDI training & RX/TX
3098 * - update transcoder timings
3099 * - DP transcoding bits
3100 * - transcoder
3101 */
3102static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003103{
3104 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3107 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003108 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003109
Chris Wilsone7e164d2012-05-11 09:21:25 +01003110 assert_transcoder_disabled(dev_priv, pipe);
3111
Daniel Vettercd986ab2012-10-26 10:58:12 +02003112 /* Write the TU size bits before fdi link training, so that error
3113 * detection works. */
3114 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3115 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3116
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003117 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003118 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003119
Daniel Vetter572deb32012-10-27 18:46:14 +02003120 /* XXX: pch pll's can be enabled any time before we enable the PCH
3121 * transcoder, and we actually should do this to not upset any PCH
3122 * transcoder that already use the clock when we share it.
3123 *
3124 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3125 * unconditionally resets the pll - we need that to have the right LVDS
3126 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003127 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003129 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003130 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003131
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003132 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003133 switch (pipe) {
3134 default:
3135 case 0:
3136 temp |= TRANSA_DPLL_ENABLE;
3137 sel = TRANSA_DPLLB_SEL;
3138 break;
3139 case 1:
3140 temp |= TRANSB_DPLL_ENABLE;
3141 sel = TRANSB_DPLLB_SEL;
3142 break;
3143 case 2:
3144 temp |= TRANSC_DPLL_ENABLE;
3145 sel = TRANSC_DPLLB_SEL;
3146 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003147 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003148 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3149 temp |= sel;
3150 else
3151 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003152 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003153 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003154
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003155 /* set transcoder timing, panel must allow it */
3156 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3158 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3159 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3160
3161 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3162 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3163 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003164 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003165
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003166 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003167
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003168 /* For PCH DP, enable TRANS_DP_CTL */
3169 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003170 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3171 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003172 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 reg = TRANS_DP_CTL(pipe);
3174 temp = I915_READ(reg);
3175 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003176 TRANS_DP_SYNC_MASK |
3177 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 temp |= (TRANS_DP_OUTPUT_ENABLE |
3179 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003180 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003181
3182 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003184 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003185 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003186
3187 switch (intel_trans_dp_port_sel(crtc)) {
3188 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190 break;
3191 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003193 break;
3194 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003196 break;
3197 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003198 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 }
3200
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202 }
3203
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003204 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003205}
3206
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003207static void lpt_pch_enable(struct drm_crtc *crtc)
3208{
3209 struct drm_device *dev = crtc->dev;
3210 struct drm_i915_private *dev_priv = dev->dev_private;
3211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003212 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003213
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003214 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003215
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003216 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003217
Paulo Zanoni0540e482012-10-31 18:12:40 -02003218 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003219 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3220 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3221 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003222
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003223 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3224 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3225 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3226 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003227
Paulo Zanoni937bb612012-10-31 18:12:47 -02003228 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003229}
3230
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003231static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3232{
3233 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3234
3235 if (pll == NULL)
3236 return;
3237
3238 if (pll->refcount == 0) {
3239 WARN(1, "bad PCH PLL refcount\n");
3240 return;
3241 }
3242
3243 --pll->refcount;
3244 intel_crtc->pch_pll = NULL;
3245}
3246
3247static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3248{
3249 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3250 struct intel_pch_pll *pll;
3251 int i;
3252
3253 pll = intel_crtc->pch_pll;
3254 if (pll) {
3255 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3256 intel_crtc->base.base.id, pll->pll_reg);
3257 goto prepare;
3258 }
3259
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003260 if (HAS_PCH_IBX(dev_priv->dev)) {
3261 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3262 i = intel_crtc->pipe;
3263 pll = &dev_priv->pch_plls[i];
3264
3265 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3266 intel_crtc->base.base.id, pll->pll_reg);
3267
3268 goto found;
3269 }
3270
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003271 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3272 pll = &dev_priv->pch_plls[i];
3273
3274 /* Only want to check enabled timings first */
3275 if (pll->refcount == 0)
3276 continue;
3277
3278 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3279 fp == I915_READ(pll->fp0_reg)) {
3280 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3281 intel_crtc->base.base.id,
3282 pll->pll_reg, pll->refcount, pll->active);
3283
3284 goto found;
3285 }
3286 }
3287
3288 /* Ok no matching timings, maybe there's a free one? */
3289 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3290 pll = &dev_priv->pch_plls[i];
3291 if (pll->refcount == 0) {
3292 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3293 intel_crtc->base.base.id, pll->pll_reg);
3294 goto found;
3295 }
3296 }
3297
3298 return NULL;
3299
3300found:
3301 intel_crtc->pch_pll = pll;
3302 pll->refcount++;
3303 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3304prepare: /* separate function? */
3305 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306
Chris Wilsone04c7352012-05-02 20:43:56 +01003307 /* Wait for the clocks to stabilize before rewriting the regs */
3308 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003309 POSTING_READ(pll->pll_reg);
3310 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003311
3312 I915_WRITE(pll->fp0_reg, fp);
3313 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003314 pll->on = false;
3315 return pll;
3316}
3317
Jesse Barnesd4270e52011-10-11 10:43:02 -07003318void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3319{
3320 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003321 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003322 u32 temp;
3323
3324 temp = I915_READ(dslreg);
3325 udelay(500);
3326 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003327 if (wait_for(I915_READ(dslreg) != temp, 5))
3328 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3329 }
3330}
3331
Jesse Barnesf67a5592011-01-05 10:31:48 -08003332static void ironlake_crtc_enable(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003337 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003338 int pipe = intel_crtc->pipe;
3339 int plane = intel_crtc->plane;
3340 u32 temp;
3341 bool is_pch_port;
3342
Daniel Vetter08a48462012-07-02 11:43:47 +02003343 WARN_ON(!crtc->enabled);
3344
Jesse Barnesf67a5592011-01-05 10:31:48 -08003345 if (intel_crtc->active)
3346 return;
3347
3348 intel_crtc->active = true;
3349 intel_update_watermarks(dev);
3350
3351 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3352 temp = I915_READ(PCH_LVDS);
3353 if ((temp & LVDS_PORT_EN) == 0)
3354 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3355 }
3356
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003357 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003358
Daniel Vetter46b6f812012-09-06 22:08:33 +02003359 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003360 /* Note: FDI PLL enabling _must_ be done before we enable the
3361 * cpu pipes, hence this is separate from all the other fdi/pch
3362 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003363 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003364 } else {
3365 assert_fdi_tx_disabled(dev_priv, pipe);
3366 assert_fdi_rx_disabled(dev_priv, pipe);
3367 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003368
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003369 for_each_encoder_on_crtc(dev, crtc, encoder)
3370 if (encoder->pre_enable)
3371 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003372
3373 /* Enable panel fitting for LVDS */
3374 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003375 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3376 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003377 /* Force use of hard-coded filter coefficients
3378 * as some pre-programmed values are broken,
3379 * e.g. x201.
3380 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003381 if (IS_IVYBRIDGE(dev))
3382 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3383 PF_PIPE_SEL_IVB(pipe));
3384 else
3385 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003386 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3387 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003388 }
3389
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003390 /*
3391 * On ILK+ LUT must be loaded before the pipe is running but with
3392 * clocks enabled
3393 */
3394 intel_crtc_load_lut(crtc);
3395
Jesse Barnesf67a5592011-01-05 10:31:48 -08003396 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3397 intel_enable_plane(dev_priv, plane, pipe);
3398
3399 if (is_pch_port)
3400 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003401
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003402 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003403 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003404 mutex_unlock(&dev->struct_mutex);
3405
Chris Wilson6b383a72010-09-13 13:54:26 +01003406 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003407
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003408 for_each_encoder_on_crtc(dev, crtc, encoder)
3409 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003410
3411 if (HAS_PCH_CPT(dev))
3412 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003413
3414 /*
3415 * There seems to be a race in PCH platform hw (at least on some
3416 * outputs) where an enabled pipe still completes any pageflip right
3417 * away (as if the pipe is off) instead of waiting for vblank. As soon
3418 * as the first vblank happend, everything works as expected. Hence just
3419 * wait for one vblank before returning to avoid strange things
3420 * happening.
3421 */
3422 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003423}
3424
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003425static void haswell_crtc_enable(struct drm_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->dev;
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3430 struct intel_encoder *encoder;
3431 int pipe = intel_crtc->pipe;
3432 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003433 bool is_pch_port;
3434
3435 WARN_ON(!crtc->enabled);
3436
3437 if (intel_crtc->active)
3438 return;
3439
3440 intel_crtc->active = true;
3441 intel_update_watermarks(dev);
3442
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003443 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003444
Paulo Zanoni83616632012-10-23 18:29:54 -02003445 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003446 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003447
3448 for_each_encoder_on_crtc(dev, crtc, encoder)
3449 if (encoder->pre_enable)
3450 encoder->pre_enable(encoder);
3451
Paulo Zanoni1f544382012-10-24 11:32:00 -02003452 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003453
Paulo Zanoni1f544382012-10-24 11:32:00 -02003454 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003455 if (dev_priv->pch_pf_size &&
3456 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003457 /* Force use of hard-coded filter coefficients
3458 * as some pre-programmed values are broken,
3459 * e.g. x201.
3460 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003461 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3462 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3464 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3465 }
3466
3467 /*
3468 * On ILK+ LUT must be loaded before the pipe is running but with
3469 * clocks enabled
3470 */
3471 intel_crtc_load_lut(crtc);
3472
Paulo Zanoni1f544382012-10-24 11:32:00 -02003473 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003474 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003475
3476 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3477 intel_enable_plane(dev_priv, plane, pipe);
3478
3479 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003480 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
3482 mutex_lock(&dev->struct_mutex);
3483 intel_update_fbc(dev);
3484 mutex_unlock(&dev->struct_mutex);
3485
3486 intel_crtc_update_cursor(crtc, true);
3487
3488 for_each_encoder_on_crtc(dev, crtc, encoder)
3489 encoder->enable(encoder);
3490
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003491 /*
3492 * There seems to be a race in PCH platform hw (at least on some
3493 * outputs) where an enabled pipe still completes any pageflip right
3494 * away (as if the pipe is off) instead of waiting for vblank. As soon
3495 * as the first vblank happend, everything works as expected. Hence just
3496 * wait for one vblank before returning to avoid strange things
3497 * happening.
3498 */
3499 intel_wait_for_vblank(dev, intel_crtc->pipe);
3500}
3501
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502static void ironlake_crtc_disable(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003507 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003508 int pipe = intel_crtc->pipe;
3509 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003511
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003512
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003513 if (!intel_crtc->active)
3514 return;
3515
Daniel Vetterea9d7582012-07-10 10:42:52 +02003516 for_each_encoder_on_crtc(dev, crtc, encoder)
3517 encoder->disable(encoder);
3518
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003519 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003521 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003522
Jesse Barnesb24e7172011-01-04 15:09:30 -08003523 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Chris Wilson973d04f2011-07-08 12:22:37 +01003525 if (dev_priv->cfb_plane == plane)
3526 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527
Jesse Barnesb24e7172011-01-04 15:09:30 -08003528 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003529
Jesse Barnes6be4a602010-09-10 10:26:01 -07003530 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003531 I915_WRITE(PF_CTL(pipe), 0);
3532 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003534 for_each_encoder_on_crtc(dev, crtc, encoder)
3535 if (encoder->post_disable)
3536 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003537
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003540 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003541
3542 if (HAS_PCH_CPT(dev)) {
3543 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = TRANS_DP_CTL(pipe);
3545 temp = I915_READ(reg);
3546 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003547 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003549
3550 /* disable DPLL_SEL */
3551 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003552 switch (pipe) {
3553 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003554 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003555 break;
3556 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003557 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003558 break;
3559 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003560 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003561 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003562 break;
3563 default:
3564 BUG(); /* wtf */
3565 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003566 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003567 }
3568
3569 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003570 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003571
Daniel Vetter88cefb62012-08-12 19:27:14 +02003572 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003573
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003574 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003575 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003576
3577 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003578 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003579 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003580}
3581
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003582static void haswell_crtc_disable(struct drm_crtc *crtc)
3583{
3584 struct drm_device *dev = crtc->dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3587 struct intel_encoder *encoder;
3588 int pipe = intel_crtc->pipe;
3589 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003590 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003591 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003592
3593 if (!intel_crtc->active)
3594 return;
3595
Paulo Zanoni83616632012-10-23 18:29:54 -02003596 is_pch_port = haswell_crtc_driving_pch(crtc);
3597
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003598 for_each_encoder_on_crtc(dev, crtc, encoder)
3599 encoder->disable(encoder);
3600
3601 intel_crtc_wait_for_pending_flips(crtc);
3602 drm_vblank_off(dev, pipe);
3603 intel_crtc_update_cursor(crtc, false);
3604
3605 intel_disable_plane(dev_priv, plane, pipe);
3606
3607 if (dev_priv->cfb_plane == plane)
3608 intel_disable_fbc(dev);
3609
3610 intel_disable_pipe(dev_priv, pipe);
3611
Paulo Zanoniad80a812012-10-24 16:06:19 -02003612 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003613
3614 /* Disable PF */
3615 I915_WRITE(PF_CTL(pipe), 0);
3616 I915_WRITE(PF_WIN_SZ(pipe), 0);
3617
Paulo Zanoni1f544382012-10-24 11:32:00 -02003618 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003619
3620 for_each_encoder_on_crtc(dev, crtc, encoder)
3621 if (encoder->post_disable)
3622 encoder->post_disable(encoder);
3623
Paulo Zanoni83616632012-10-23 18:29:54 -02003624 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003625 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003626 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003627 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003628
3629 intel_crtc->active = false;
3630 intel_update_watermarks(dev);
3631
3632 mutex_lock(&dev->struct_mutex);
3633 intel_update_fbc(dev);
3634 mutex_unlock(&dev->struct_mutex);
3635}
3636
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637static void ironlake_crtc_off(struct drm_crtc *crtc)
3638{
3639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3640 intel_put_pch_pll(intel_crtc);
3641}
3642
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003643static void haswell_crtc_off(struct drm_crtc *crtc)
3644{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3646
3647 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3648 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003649 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003650
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003651 intel_ddi_put_crtc_pll(crtc);
3652}
3653
Daniel Vetter02e792f2009-09-15 22:57:34 +02003654static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3655{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003656 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003657 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003658 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003659
Chris Wilson23f09ce2010-08-12 13:53:37 +01003660 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003661 dev_priv->mm.interruptible = false;
3662 (void) intel_overlay_switch_off(intel_crtc->overlay);
3663 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003664 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003665 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003666
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003667 /* Let userspace switch the overlay on again. In most cases userspace
3668 * has to recompute where to put it anyway.
3669 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003670}
3671
Egbert Eich61bc95c2013-03-04 09:24:38 -05003672/**
3673 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3674 * cursor plane briefly if not already running after enabling the display
3675 * plane.
3676 * This workaround avoids occasional blank screens when self refresh is
3677 * enabled.
3678 */
3679static void
3680g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3681{
3682 u32 cntl = I915_READ(CURCNTR(pipe));
3683
3684 if ((cntl & CURSOR_MODE) == 0) {
3685 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3686
3687 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3688 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3689 intel_wait_for_vblank(dev_priv->dev, pipe);
3690 I915_WRITE(CURCNTR(pipe), cntl);
3691 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3692 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3693 }
3694}
3695
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003696static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003697{
3698 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003701 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003702 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003703 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704
Daniel Vetter08a48462012-07-02 11:43:47 +02003705 WARN_ON(!crtc->enabled);
3706
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003707 if (intel_crtc->active)
3708 return;
3709
3710 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003711 intel_update_watermarks(dev);
3712
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003713 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
Jesse Barnes040484a2011-01-03 12:14:26 -08003719 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003720 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003721 if (IS_G4X(dev))
3722 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003723
3724 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003725 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726
3727 /* Give the overlay scaler a chance to enable if it's on this pipe */
3728 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003729 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003730
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003731 for_each_encoder_on_crtc(dev, crtc, encoder)
3732 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003733}
3734
3735static void i9xx_crtc_disable(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003740 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003741 int pipe = intel_crtc->pipe;
3742 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003743 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003744
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003745
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003746 if (!intel_crtc->active)
3747 return;
3748
Daniel Vetterea9d7582012-07-10 10:42:52 +02003749 for_each_encoder_on_crtc(dev, crtc, encoder)
3750 encoder->disable(encoder);
3751
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003753 intel_crtc_wait_for_pending_flips(crtc);
3754 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003755 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003756 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757
Chris Wilson973d04f2011-07-08 12:22:37 +01003758 if (dev_priv->cfb_plane == plane)
3759 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760
Jesse Barnesb24e7172011-01-04 15:09:30 -08003761 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003762 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003763
3764 /* Disable pannel fitter if it is on this pipe. */
3765 pctl = I915_READ(PFIT_CONTROL);
3766 if ((pctl & PFIT_ENABLE) &&
3767 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3768 I915_WRITE(PFIT_CONTROL, 0);
3769
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003770 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003772 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003773 intel_update_fbc(dev);
3774 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775}
3776
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003777static void i9xx_crtc_off(struct drm_crtc *crtc)
3778{
3779}
3780
Daniel Vetter976f8a22012-07-08 22:34:21 +02003781static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3782 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003783{
3784 struct drm_device *dev = crtc->dev;
3785 struct drm_i915_master_private *master_priv;
3786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3787 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003788
3789 if (!dev->primary->master)
3790 return;
3791
3792 master_priv = dev->primary->master->driver_priv;
3793 if (!master_priv->sarea_priv)
3794 return;
3795
Jesse Barnes79e53942008-11-07 14:24:08 -08003796 switch (pipe) {
3797 case 0:
3798 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3799 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3800 break;
3801 case 1:
3802 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3803 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3804 break;
3805 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003806 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003807 break;
3808 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003809}
3810
Daniel Vetter976f8a22012-07-08 22:34:21 +02003811/**
3812 * Sets the power management mode of the pipe and plane.
3813 */
3814void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003815{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003816 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003817 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003818 struct intel_encoder *intel_encoder;
3819 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003820
Daniel Vetter976f8a22012-07-08 22:34:21 +02003821 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3822 enable |= intel_encoder->connectors_active;
3823
3824 if (enable)
3825 dev_priv->display.crtc_enable(crtc);
3826 else
3827 dev_priv->display.crtc_disable(crtc);
3828
3829 intel_crtc_update_sarea(crtc, enable);
3830}
3831
Daniel Vetter976f8a22012-07-08 22:34:21 +02003832static void intel_crtc_disable(struct drm_crtc *crtc)
3833{
3834 struct drm_device *dev = crtc->dev;
3835 struct drm_connector *connector;
3836 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003838
3839 /* crtc should still be enabled when we disable it. */
3840 WARN_ON(!crtc->enabled);
3841
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003842 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843 dev_priv->display.crtc_disable(crtc);
3844 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003845 dev_priv->display.off(crtc);
3846
Chris Wilson931872f2012-01-16 23:01:13 +00003847 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3848 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003849
3850 if (crtc->fb) {
3851 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003852 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003853 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003854 crtc->fb = NULL;
3855 }
3856
3857 /* Update computed state. */
3858 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3859 if (!connector->encoder || !connector->encoder->crtc)
3860 continue;
3861
3862 if (connector->encoder->crtc != crtc)
3863 continue;
3864
3865 connector->dpms = DRM_MODE_DPMS_OFF;
3866 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003867 }
3868}
3869
Daniel Vettera261b242012-07-26 19:21:47 +02003870void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003871{
Daniel Vettera261b242012-07-26 19:21:47 +02003872 struct drm_crtc *crtc;
3873
3874 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3875 if (crtc->enabled)
3876 intel_crtc_disable(crtc);
3877 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003878}
3879
Chris Wilsonea5b2132010-08-04 13:50:23 +01003880void intel_encoder_destroy(struct drm_encoder *encoder)
3881{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003882 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003883
Chris Wilsonea5b2132010-08-04 13:50:23 +01003884 drm_encoder_cleanup(encoder);
3885 kfree(intel_encoder);
3886}
3887
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003888/* Simple dpms helper for encodres with just one connector, no cloning and only
3889 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3890 * state of the entire output pipe. */
3891void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3892{
3893 if (mode == DRM_MODE_DPMS_ON) {
3894 encoder->connectors_active = true;
3895
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003896 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003897 } else {
3898 encoder->connectors_active = false;
3899
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003900 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003901 }
3902}
3903
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003904/* Cross check the actual hw state with our own modeset state tracking (and it's
3905 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003906static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003907{
3908 if (connector->get_hw_state(connector)) {
3909 struct intel_encoder *encoder = connector->encoder;
3910 struct drm_crtc *crtc;
3911 bool encoder_enabled;
3912 enum pipe pipe;
3913
3914 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3915 connector->base.base.id,
3916 drm_get_connector_name(&connector->base));
3917
3918 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3919 "wrong connector dpms state\n");
3920 WARN(connector->base.encoder != &encoder->base,
3921 "active connector not linked to encoder\n");
3922 WARN(!encoder->connectors_active,
3923 "encoder->connectors_active not set\n");
3924
3925 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3926 WARN(!encoder_enabled, "encoder not enabled\n");
3927 if (WARN_ON(!encoder->base.crtc))
3928 return;
3929
3930 crtc = encoder->base.crtc;
3931
3932 WARN(!crtc->enabled, "crtc not enabled\n");
3933 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3934 WARN(pipe != to_intel_crtc(crtc)->pipe,
3935 "encoder active on the wrong pipe\n");
3936 }
3937}
3938
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003939/* Even simpler default implementation, if there's really no special case to
3940 * consider. */
3941void intel_connector_dpms(struct drm_connector *connector, int mode)
3942{
3943 struct intel_encoder *encoder = intel_attached_encoder(connector);
3944
3945 /* All the simple cases only support two dpms states. */
3946 if (mode != DRM_MODE_DPMS_ON)
3947 mode = DRM_MODE_DPMS_OFF;
3948
3949 if (mode == connector->dpms)
3950 return;
3951
3952 connector->dpms = mode;
3953
3954 /* Only need to change hw state when actually enabled */
3955 if (encoder->base.crtc)
3956 intel_encoder_dpms(encoder, mode);
3957 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003958 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003959
Daniel Vetterb9805142012-08-31 17:37:33 +02003960 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003961}
3962
Daniel Vetterf0947c32012-07-02 13:10:34 +02003963/* Simple connector->get_hw_state implementation for encoders that support only
3964 * one connector and no cloning and hence the encoder state determines the state
3965 * of the connector. */
3966bool intel_connector_get_hw_state(struct intel_connector *connector)
3967{
Daniel Vetter24929352012-07-02 20:28:59 +02003968 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003969 struct intel_encoder *encoder = connector->encoder;
3970
3971 return encoder->get_hw_state(encoder, &pipe);
3972}
3973
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003974static bool intel_crtc_compute_config(struct drm_crtc *crtc,
3975 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08003976{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003977 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003978 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01003979
Eric Anholtbad720f2009-10-22 16:11:14 -07003980 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003981 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003982 if (pipe_config->requested_mode.clock * 3
3983 > IRONLAKE_FDI_FREQ * 4)
Jesse Barnes2377b742010-07-07 14:06:43 -07003984 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003985 }
Chris Wilson89749352010-09-12 18:25:19 +01003986
Daniel Vetterf9bef082012-04-15 19:53:19 +02003987 /* All interlaced capable intel hw wants timings in frames. Note though
3988 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3989 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01003990 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02003991 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003992
Chris Wilson44f46b422012-06-21 13:19:59 +03003993 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3994 * with a hsync front porch of 0.
3995 */
3996 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3997 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3998 return false;
3999
Jesse Barnes79e53942008-11-07 14:24:08 -08004000 return true;
4001}
4002
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004003static int valleyview_get_display_clock_speed(struct drm_device *dev)
4004{
4005 return 400000; /* FIXME */
4006}
4007
Jesse Barnese70236a2009-09-21 10:42:27 -07004008static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004009{
Jesse Barnese70236a2009-09-21 10:42:27 -07004010 return 400000;
4011}
Jesse Barnes79e53942008-11-07 14:24:08 -08004012
Jesse Barnese70236a2009-09-21 10:42:27 -07004013static int i915_get_display_clock_speed(struct drm_device *dev)
4014{
4015 return 333000;
4016}
Jesse Barnes79e53942008-11-07 14:24:08 -08004017
Jesse Barnese70236a2009-09-21 10:42:27 -07004018static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4019{
4020 return 200000;
4021}
Jesse Barnes79e53942008-11-07 14:24:08 -08004022
Jesse Barnese70236a2009-09-21 10:42:27 -07004023static int i915gm_get_display_clock_speed(struct drm_device *dev)
4024{
4025 u16 gcfgc = 0;
4026
4027 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4028
4029 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004030 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004031 else {
4032 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4033 case GC_DISPLAY_CLOCK_333_MHZ:
4034 return 333000;
4035 default:
4036 case GC_DISPLAY_CLOCK_190_200_MHZ:
4037 return 190000;
4038 }
4039 }
4040}
Jesse Barnes79e53942008-11-07 14:24:08 -08004041
Jesse Barnese70236a2009-09-21 10:42:27 -07004042static int i865_get_display_clock_speed(struct drm_device *dev)
4043{
4044 return 266000;
4045}
4046
4047static int i855_get_display_clock_speed(struct drm_device *dev)
4048{
4049 u16 hpllcc = 0;
4050 /* Assume that the hardware is in the high speed state. This
4051 * should be the default.
4052 */
4053 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4054 case GC_CLOCK_133_200:
4055 case GC_CLOCK_100_200:
4056 return 200000;
4057 case GC_CLOCK_166_250:
4058 return 250000;
4059 case GC_CLOCK_100_133:
4060 return 133000;
4061 }
4062
4063 /* Shouldn't happen */
4064 return 0;
4065}
4066
4067static int i830_get_display_clock_speed(struct drm_device *dev)
4068{
4069 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004070}
4071
Zhenyu Wang2c072452009-06-05 15:38:42 +08004072static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004073intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004074{
4075 while (*num > 0xffffff || *den > 0xffffff) {
4076 *num >>= 1;
4077 *den >>= 1;
4078 }
4079}
4080
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004081void
4082intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4083 int pixel_clock, int link_clock,
4084 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004085{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004086 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004087 m_n->gmch_m = bits_per_pixel * pixel_clock;
4088 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004089 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004090 m_n->link_m = pixel_clock;
4091 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004092 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004093}
4094
Chris Wilsona7615032011-01-12 17:04:08 +00004095static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4096{
Keith Packard72bbe582011-09-26 16:09:45 -07004097 if (i915_panel_use_ssc >= 0)
4098 return i915_panel_use_ssc != 0;
4099 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004100 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004101}
4102
Jesse Barnes5a354202011-06-24 12:19:22 -07004103/**
4104 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4105 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004106 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004107 *
4108 * A pipe may be connected to one or more outputs. Based on the depth of the
4109 * attached framebuffer, choose a good color depth to use on the pipe.
4110 *
4111 * If possible, match the pipe depth to the fb depth. In some cases, this
4112 * isn't ideal, because the connected output supports a lesser or restricted
4113 * set of depths. Resolve that here:
4114 * LVDS typically supports only 6bpc, so clamp down in that case
4115 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4116 * Displays may support a restricted set as well, check EDID and clamp as
4117 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004118 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004119 *
4120 * RETURNS:
4121 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4122 * true if they don't match).
4123 */
4124static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004125 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004126 unsigned int *pipe_bpp,
4127 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004131 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004132 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004133 unsigned int display_bpc = UINT_MAX, bpc;
4134
4135 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004136 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004137
4138 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4139 unsigned int lvds_bpc;
4140
4141 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4142 LVDS_A3_POWER_UP)
4143 lvds_bpc = 8;
4144 else
4145 lvds_bpc = 6;
4146
4147 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004148 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004149 display_bpc = lvds_bpc;
4150 }
4151 continue;
4152 }
4153
Jesse Barnes5a354202011-06-24 12:19:22 -07004154 /* Not one of the known troublemakers, check the EDID */
4155 list_for_each_entry(connector, &dev->mode_config.connector_list,
4156 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004157 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004158 continue;
4159
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004160 /* Don't use an invalid EDID bpc value */
4161 if (connector->display_info.bpc &&
4162 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004163 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004164 display_bpc = connector->display_info.bpc;
4165 }
4166 }
4167
Jani Nikula2f4f6492012-11-12 14:33:44 +02004168 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4169 /* Use VBT settings if we have an eDP panel */
4170 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4171
Jani Nikula9a30a612012-11-12 14:33:45 +02004172 if (edp_bpc && edp_bpc < display_bpc) {
Jani Nikula2f4f6492012-11-12 14:33:44 +02004173 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4174 display_bpc = edp_bpc;
4175 }
4176 continue;
4177 }
4178
Jesse Barnes5a354202011-06-24 12:19:22 -07004179 /*
4180 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4181 * through, clamp it down. (Note: >12bpc will be caught below.)
4182 */
4183 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4184 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004185 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004186 display_bpc = 12;
4187 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004188 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004189 display_bpc = 8;
4190 }
4191 }
4192 }
4193
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004194 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4195 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4196 display_bpc = 6;
4197 }
4198
Jesse Barnes5a354202011-06-24 12:19:22 -07004199 /*
4200 * We could just drive the pipe at the highest bpc all the time and
4201 * enable dithering as needed, but that costs bandwidth. So choose
4202 * the minimum value that expresses the full color range of the fb but
4203 * also stays within the max display bpc discovered above.
4204 */
4205
Daniel Vetter94352cf2012-07-05 22:51:56 +02004206 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004207 case 8:
4208 bpc = 8; /* since we go through a colormap */
4209 break;
4210 case 15:
4211 case 16:
4212 bpc = 6; /* min is 18bpp */
4213 break;
4214 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004215 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004216 break;
4217 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004218 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004219 break;
4220 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004221 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004222 break;
4223 default:
4224 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4225 bpc = min((unsigned int)8, display_bpc);
4226 break;
4227 }
4228
Keith Packard578393c2011-09-05 11:53:21 -07004229 display_bpc = min(display_bpc, bpc);
4230
Adam Jackson82820492011-10-10 16:33:34 -04004231 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4232 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004233
Keith Packard578393c2011-09-05 11:53:21 -07004234 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004235
4236 return display_bpc != bpc;
4237}
4238
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004239static int vlv_get_refclk(struct drm_crtc *crtc)
4240{
4241 struct drm_device *dev = crtc->dev;
4242 struct drm_i915_private *dev_priv = dev->dev_private;
4243 int refclk = 27000; /* for DP & HDMI */
4244
4245 return 100000; /* only one validated so far */
4246
4247 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4248 refclk = 96000;
4249 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4250 if (intel_panel_use_ssc(dev_priv))
4251 refclk = 100000;
4252 else
4253 refclk = 96000;
4254 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4255 refclk = 100000;
4256 }
4257
4258 return refclk;
4259}
4260
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004261static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4262{
4263 struct drm_device *dev = crtc->dev;
4264 struct drm_i915_private *dev_priv = dev->dev_private;
4265 int refclk;
4266
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004267 if (IS_VALLEYVIEW(dev)) {
4268 refclk = vlv_get_refclk(crtc);
4269 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004270 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4271 refclk = dev_priv->lvds_ssc_freq * 1000;
4272 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4273 refclk / 1000);
4274 } else if (!IS_GEN2(dev)) {
4275 refclk = 96000;
4276 } else {
4277 refclk = 48000;
4278 }
4279
4280 return refclk;
4281}
4282
4283static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4284 intel_clock_t *clock)
4285{
4286 /* SDVO TV has fixed PLL values depend on its clock range,
4287 this mirrors vbios setting. */
4288 if (adjusted_mode->clock >= 100000
4289 && adjusted_mode->clock < 140500) {
4290 clock->p1 = 2;
4291 clock->p2 = 10;
4292 clock->n = 3;
4293 clock->m1 = 16;
4294 clock->m2 = 8;
4295 } else if (adjusted_mode->clock >= 140500
4296 && adjusted_mode->clock <= 200000) {
4297 clock->p1 = 1;
4298 clock->p2 = 10;
4299 clock->n = 6;
4300 clock->m1 = 12;
4301 clock->m2 = 8;
4302 }
4303}
4304
Jesse Barnesa7516a02011-12-15 12:30:37 -08004305static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4306 intel_clock_t *clock,
4307 intel_clock_t *reduced_clock)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4312 int pipe = intel_crtc->pipe;
4313 u32 fp, fp2 = 0;
4314
4315 if (IS_PINEVIEW(dev)) {
4316 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4317 if (reduced_clock)
4318 fp2 = (1 << reduced_clock->n) << 16 |
4319 reduced_clock->m1 << 8 | reduced_clock->m2;
4320 } else {
4321 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4322 if (reduced_clock)
4323 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4324 reduced_clock->m2;
4325 }
4326
4327 I915_WRITE(FP0(pipe), fp);
4328
4329 intel_crtc->lowfreq_avail = false;
4330 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4331 reduced_clock && i915_powersave) {
4332 I915_WRITE(FP1(pipe), fp2);
4333 intel_crtc->lowfreq_avail = true;
4334 } else {
4335 I915_WRITE(FP1(pipe), fp);
4336 }
4337}
4338
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004339static void vlv_update_pll(struct drm_crtc *crtc,
4340 struct drm_display_mode *mode,
4341 struct drm_display_mode *adjusted_mode,
4342 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304343 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004344{
4345 struct drm_device *dev = crtc->dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4348 int pipe = intel_crtc->pipe;
4349 u32 dpll, mdiv, pdiv;
4350 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304351 bool is_sdvo;
4352 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004353
Daniel Vetter09153002012-12-12 14:06:44 +01004354 mutex_lock(&dev_priv->dpio_lock);
4355
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304356 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4357 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4358
4359 dpll = DPLL_VGA_MODE_DIS;
4360 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4361 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4362 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4363
4364 I915_WRITE(DPLL(pipe), dpll);
4365 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004366
4367 bestn = clock->n;
4368 bestm1 = clock->m1;
4369 bestm2 = clock->m2;
4370 bestp1 = clock->p1;
4371 bestp2 = clock->p2;
4372
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304373 /*
4374 * In Valleyview PLL and program lane counter registers are exposed
4375 * through DPIO interface
4376 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004377 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4378 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4379 mdiv |= ((bestn << DPIO_N_SHIFT));
4380 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4381 mdiv |= (1 << DPIO_K_SHIFT);
4382 mdiv |= DPIO_ENABLE_CALIBRATION;
4383 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4384
4385 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4386
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304387 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004388 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304389 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4390 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004391 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4392
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304393 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004394
4395 dpll |= DPLL_VCO_ENABLE;
4396 I915_WRITE(DPLL(pipe), dpll);
4397 POSTING_READ(DPLL(pipe));
4398 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4399 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4400
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304401 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304403 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4404 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4405
4406 I915_WRITE(DPLL(pipe), dpll);
4407
4408 /* Wait for the clocks to stabilize. */
4409 POSTING_READ(DPLL(pipe));
4410 udelay(150);
4411
4412 temp = 0;
4413 if (is_sdvo) {
4414 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004415 if (temp > 1)
4416 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4417 else
4418 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004419 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304420 I915_WRITE(DPLL_MD(pipe), temp);
4421 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004422
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304423 /* Now program lane control registers */
4424 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4425 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4426 {
4427 temp = 0x1000C4;
4428 if(pipe == 1)
4429 temp |= (1 << 21);
4430 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4431 }
4432 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4433 {
4434 temp = 0x1000C4;
4435 if(pipe == 1)
4436 temp |= (1 << 21);
4437 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4438 }
Daniel Vetter09153002012-12-12 14:06:44 +01004439
4440 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004441}
4442
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004443static void i9xx_update_pll(struct drm_crtc *crtc,
4444 struct drm_display_mode *mode,
4445 struct drm_display_mode *adjusted_mode,
4446 intel_clock_t *clock, intel_clock_t *reduced_clock,
4447 int num_connectors)
4448{
4449 struct drm_device *dev = crtc->dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004452 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004453 int pipe = intel_crtc->pipe;
4454 u32 dpll;
4455 bool is_sdvo;
4456
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304457 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4458
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004459 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4460 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4461
4462 dpll = DPLL_VGA_MODE_DIS;
4463
4464 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4465 dpll |= DPLLB_MODE_LVDS;
4466 else
4467 dpll |= DPLLB_MODE_DAC_SERIAL;
4468 if (is_sdvo) {
4469 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4470 if (pixel_multiplier > 1) {
4471 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4472 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4473 }
4474 dpll |= DPLL_DVO_HIGH_SPEED;
4475 }
4476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4477 dpll |= DPLL_DVO_HIGH_SPEED;
4478
4479 /* compute bitmask from p1 value */
4480 if (IS_PINEVIEW(dev))
4481 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4482 else {
4483 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4484 if (IS_G4X(dev) && reduced_clock)
4485 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4486 }
4487 switch (clock->p2) {
4488 case 5:
4489 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4490 break;
4491 case 7:
4492 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4493 break;
4494 case 10:
4495 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4496 break;
4497 case 14:
4498 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4499 break;
4500 }
4501 if (INTEL_INFO(dev)->gen >= 4)
4502 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4503
4504 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4505 dpll |= PLL_REF_INPUT_TVCLKINBC;
4506 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4507 /* XXX: just matching BIOS for now */
4508 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4509 dpll |= 3;
4510 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4511 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4512 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4513 else
4514 dpll |= PLL_REF_INPUT_DREFCLK;
4515
4516 dpll |= DPLL_VCO_ENABLE;
4517 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4518 POSTING_READ(DPLL(pipe));
4519 udelay(150);
4520
Daniel Vetterdafd2262012-11-26 17:22:07 +01004521 for_each_encoder_on_crtc(dev, crtc, encoder)
4522 if (encoder->pre_pll_enable)
4523 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004524
4525 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4526 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4527
4528 I915_WRITE(DPLL(pipe), dpll);
4529
4530 /* Wait for the clocks to stabilize. */
4531 POSTING_READ(DPLL(pipe));
4532 udelay(150);
4533
4534 if (INTEL_INFO(dev)->gen >= 4) {
4535 u32 temp = 0;
4536 if (is_sdvo) {
4537 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4538 if (temp > 1)
4539 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4540 else
4541 temp = 0;
4542 }
4543 I915_WRITE(DPLL_MD(pipe), temp);
4544 } else {
4545 /* The pixel multiplier can only be updated once the
4546 * DPLL is enabled and the clocks are stable.
4547 *
4548 * So write it again.
4549 */
4550 I915_WRITE(DPLL(pipe), dpll);
4551 }
4552}
4553
4554static void i8xx_update_pll(struct drm_crtc *crtc,
4555 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304556 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004557 int num_connectors)
4558{
4559 struct drm_device *dev = crtc->dev;
4560 struct drm_i915_private *dev_priv = dev->dev_private;
4561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004562 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 int pipe = intel_crtc->pipe;
4564 u32 dpll;
4565
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304566 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4567
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004568 dpll = DPLL_VGA_MODE_DIS;
4569
4570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4571 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4572 } else {
4573 if (clock->p1 == 2)
4574 dpll |= PLL_P1_DIVIDE_BY_TWO;
4575 else
4576 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4577 if (clock->p2 == 4)
4578 dpll |= PLL_P2_DIVIDE_BY_4;
4579 }
4580
Daniel Vetter83f377a2013-02-22 00:53:05 +01004581 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4583 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4584 else
4585 dpll |= PLL_REF_INPUT_DREFCLK;
4586
4587 dpll |= DPLL_VCO_ENABLE;
4588 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4589 POSTING_READ(DPLL(pipe));
4590 udelay(150);
4591
Daniel Vetterdafd2262012-11-26 17:22:07 +01004592 for_each_encoder_on_crtc(dev, crtc, encoder)
4593 if (encoder->pre_pll_enable)
4594 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004596 I915_WRITE(DPLL(pipe), dpll);
4597
4598 /* Wait for the clocks to stabilize. */
4599 POSTING_READ(DPLL(pipe));
4600 udelay(150);
4601
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004602 /* The pixel multiplier can only be updated once the
4603 * DPLL is enabled and the clocks are stable.
4604 *
4605 * So write it again.
4606 */
4607 I915_WRITE(DPLL(pipe), dpll);
4608}
4609
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004610static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4611 struct drm_display_mode *mode,
4612 struct drm_display_mode *adjusted_mode)
4613{
4614 struct drm_device *dev = intel_crtc->base.dev;
4615 struct drm_i915_private *dev_priv = dev->dev_private;
4616 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004617 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004618 uint32_t vsyncshift;
4619
4620 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4621 /* the chip adds 2 halflines automatically */
4622 adjusted_mode->crtc_vtotal -= 1;
4623 adjusted_mode->crtc_vblank_end -= 1;
4624 vsyncshift = adjusted_mode->crtc_hsync_start
4625 - adjusted_mode->crtc_htotal / 2;
4626 } else {
4627 vsyncshift = 0;
4628 }
4629
4630 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004631 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004632
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004633 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004634 (adjusted_mode->crtc_hdisplay - 1) |
4635 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004636 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004637 (adjusted_mode->crtc_hblank_start - 1) |
4638 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004639 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004640 (adjusted_mode->crtc_hsync_start - 1) |
4641 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4642
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004643 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004644 (adjusted_mode->crtc_vdisplay - 1) |
4645 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004646 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004647 (adjusted_mode->crtc_vblank_start - 1) |
4648 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004649 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004650 (adjusted_mode->crtc_vsync_start - 1) |
4651 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4652
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004653 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4654 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4655 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4656 * bits. */
4657 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4658 (pipe == PIPE_B || pipe == PIPE_C))
4659 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4660
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004661 /* pipesrc controls the size that is scaled from, which should
4662 * always be the user's requested size.
4663 */
4664 I915_WRITE(PIPESRC(pipe),
4665 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4666}
4667
Eric Anholtf564048e2011-03-30 13:01:02 -07004668static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004669 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004670 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004671{
4672 struct drm_device *dev = crtc->dev;
4673 struct drm_i915_private *dev_priv = dev->dev_private;
4674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004675 struct drm_display_mode *adjusted_mode =
4676 &intel_crtc->config.adjusted_mode;
4677 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004678 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004679 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004680 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004681 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004683 bool ok, has_reduced_clock = false, is_sdvo = false;
4684 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004685 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004686 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004687 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004688
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004689 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004690 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004691 case INTEL_OUTPUT_LVDS:
4692 is_lvds = true;
4693 break;
4694 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004695 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004696 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004697 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004698 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004699 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004700 case INTEL_OUTPUT_TVOUT:
4701 is_tv = true;
4702 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004703 case INTEL_OUTPUT_DISPLAYPORT:
4704 is_dp = true;
4705 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004706 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004707
Eric Anholtc751ce42010-03-25 11:48:48 -07004708 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004709 }
4710
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004711 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004712
Ma Lingd4906092009-03-18 20:13:27 +08004713 /*
4714 * Returns a set of divisors for the desired target clock with the given
4715 * refclk, or FALSE. The returned values represent the clock equation:
4716 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4717 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004718 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004719 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4720 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 if (!ok) {
4722 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004723 return -EINVAL;
4724 }
4725
4726 /* Ensure that the cursor is valid for the new mode before changing... */
4727 intel_crtc_update_cursor(crtc, true);
4728
4729 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004730 /*
4731 * Ensure we match the reduced clock's P to the target clock.
4732 * If the clocks don't match, we can't switch the display clock
4733 * by using the FP0/FP1. In such case we will disable the LVDS
4734 * downclock feature.
4735 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004736 has_reduced_clock = limit->find_pll(limit, crtc,
4737 dev_priv->lvds_downclock,
4738 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004739 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004740 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004741 }
4742
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004743 if (is_sdvo && is_tv)
4744 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004745
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004746 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304747 i8xx_update_pll(crtc, adjusted_mode, &clock,
4748 has_reduced_clock ? &reduced_clock : NULL,
4749 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004750 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304751 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4752 has_reduced_clock ? &reduced_clock : NULL,
4753 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004754 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004755 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4756 has_reduced_clock ? &reduced_clock : NULL,
4757 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004758
4759 /* setup pipeconf */
4760 pipeconf = I915_READ(PIPECONF(pipe));
4761
4762 /* Set up the display plane register */
4763 dspcntr = DISPPLANE_GAMMA_ENABLE;
4764
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004765 if (!IS_VALLEYVIEW(dev)) {
4766 if (pipe == 0)
4767 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4768 else
4769 dspcntr |= DISPPLANE_SEL_PIPE_B;
4770 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004771
4772 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4773 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4774 * core speed.
4775 *
4776 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4777 * pipe == 0 check?
4778 */
4779 if (mode->clock >
4780 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4781 pipeconf |= PIPECONF_DOUBLE_WIDE;
4782 else
4783 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4784 }
4785
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004786 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004787 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004788 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004789 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004790 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004791 PIPECONF_DITHER_EN |
4792 PIPECONF_DITHER_TYPE_SP;
4793 }
4794 }
4795
Gajanan Bhat19c03922012-09-27 19:13:07 +05304796 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4797 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004798 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304799 PIPECONF_ENABLE |
4800 I965_PIPECONF_ACTIVE;
4801 }
4802 }
4803
Eric Anholtf564048e2011-03-30 13:01:02 -07004804 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4805 drm_mode_debug_printmodeline(mode);
4806
Jesse Barnesa7516a02011-12-15 12:30:37 -08004807 if (HAS_PIPE_CXSR(dev)) {
4808 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004809 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4810 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004811 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004812 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4813 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4814 }
4815 }
4816
Keith Packard617cf882012-02-08 13:53:38 -08004817 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004818 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004819 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004820 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004821 else
Keith Packard617cf882012-02-08 13:53:38 -08004822 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004823
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004824 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004825
4826 /* pipesrc and dspsize control the size that is scaled from,
4827 * which should always be the user's requested size.
4828 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004829 I915_WRITE(DSPSIZE(plane),
4830 ((mode->vdisplay - 1) << 16) |
4831 (mode->hdisplay - 1));
4832 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004833
Eric Anholtf564048e2011-03-30 13:01:02 -07004834 I915_WRITE(PIPECONF(pipe), pipeconf);
4835 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004836 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004837
4838 intel_wait_for_vblank(dev, pipe);
4839
Eric Anholtf564048e2011-03-30 13:01:02 -07004840 I915_WRITE(DSPCNTR(plane), dspcntr);
4841 POSTING_READ(DSPCNTR(plane));
4842
Daniel Vetter94352cf2012-07-05 22:51:56 +02004843 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004844
4845 intel_update_watermarks(dev);
4846
Eric Anholtf564048e2011-03-30 13:01:02 -07004847 return ret;
4848}
4849
Paulo Zanonidde86e22012-12-01 12:04:25 -02004850static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004851{
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004854 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004855 u32 temp;
4856 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004857 bool has_cpu_edp = false;
4858 bool has_pch_edp = false;
4859 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004860 bool has_ck505 = false;
4861 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004862
4863 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004864 list_for_each_entry(encoder, &mode_config->encoder_list,
4865 base.head) {
4866 switch (encoder->type) {
4867 case INTEL_OUTPUT_LVDS:
4868 has_panel = true;
4869 has_lvds = true;
4870 break;
4871 case INTEL_OUTPUT_EDP:
4872 has_panel = true;
4873 if (intel_encoder_is_pch_edp(&encoder->base))
4874 has_pch_edp = true;
4875 else
4876 has_cpu_edp = true;
4877 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004878 }
4879 }
4880
Keith Packard99eb6a02011-09-26 14:29:12 -07004881 if (HAS_PCH_IBX(dev)) {
4882 has_ck505 = dev_priv->display_clock_mode;
4883 can_ssc = has_ck505;
4884 } else {
4885 has_ck505 = false;
4886 can_ssc = true;
4887 }
4888
4889 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4890 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4891 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004892
4893 /* Ironlake: try to setup display ref clock before DPLL
4894 * enabling. This is only under driver's control after
4895 * PCH B stepping, previous chipset stepping should be
4896 * ignoring this setting.
4897 */
4898 temp = I915_READ(PCH_DREF_CONTROL);
4899 /* Always enable nonspread source */
4900 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004901
Keith Packard99eb6a02011-09-26 14:29:12 -07004902 if (has_ck505)
4903 temp |= DREF_NONSPREAD_CK505_ENABLE;
4904 else
4905 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004906
Keith Packard199e5d72011-09-22 12:01:57 -07004907 if (has_panel) {
4908 temp &= ~DREF_SSC_SOURCE_MASK;
4909 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004910
Keith Packard199e5d72011-09-22 12:01:57 -07004911 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004912 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004913 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004914 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004915 } else
4916 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004917
4918 /* Get SSC going before enabling the outputs */
4919 I915_WRITE(PCH_DREF_CONTROL, temp);
4920 POSTING_READ(PCH_DREF_CONTROL);
4921 udelay(200);
4922
Jesse Barnes13d83a62011-08-03 12:59:20 -07004923 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4924
4925 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004926 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004927 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004928 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004929 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004930 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004931 else
4932 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004933 } else
4934 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4935
4936 I915_WRITE(PCH_DREF_CONTROL, temp);
4937 POSTING_READ(PCH_DREF_CONTROL);
4938 udelay(200);
4939 } else {
4940 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4941
4942 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4943
4944 /* Turn off CPU output */
4945 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4946
4947 I915_WRITE(PCH_DREF_CONTROL, temp);
4948 POSTING_READ(PCH_DREF_CONTROL);
4949 udelay(200);
4950
4951 /* Turn off the SSC source */
4952 temp &= ~DREF_SSC_SOURCE_MASK;
4953 temp |= DREF_SSC_SOURCE_DISABLE;
4954
4955 /* Turn off SSC1 */
4956 temp &= ~ DREF_SSC1_ENABLE;
4957
Jesse Barnes13d83a62011-08-03 12:59:20 -07004958 I915_WRITE(PCH_DREF_CONTROL, temp);
4959 POSTING_READ(PCH_DREF_CONTROL);
4960 udelay(200);
4961 }
4962}
4963
Paulo Zanonidde86e22012-12-01 12:04:25 -02004964/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4965static void lpt_init_pch_refclk(struct drm_device *dev)
4966{
4967 struct drm_i915_private *dev_priv = dev->dev_private;
4968 struct drm_mode_config *mode_config = &dev->mode_config;
4969 struct intel_encoder *encoder;
4970 bool has_vga = false;
4971 bool is_sdv = false;
4972 u32 tmp;
4973
4974 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4975 switch (encoder->type) {
4976 case INTEL_OUTPUT_ANALOG:
4977 has_vga = true;
4978 break;
4979 }
4980 }
4981
4982 if (!has_vga)
4983 return;
4984
Daniel Vetterc00db242013-01-22 15:33:27 +01004985 mutex_lock(&dev_priv->dpio_lock);
4986
Paulo Zanonidde86e22012-12-01 12:04:25 -02004987 /* XXX: Rip out SDV support once Haswell ships for real. */
4988 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4989 is_sdv = true;
4990
4991 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4992 tmp &= ~SBI_SSCCTL_DISABLE;
4993 tmp |= SBI_SSCCTL_PATHALT;
4994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4995
4996 udelay(24);
4997
4998 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4999 tmp &= ~SBI_SSCCTL_PATHALT;
5000 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5001
5002 if (!is_sdv) {
5003 tmp = I915_READ(SOUTH_CHICKEN2);
5004 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5005 I915_WRITE(SOUTH_CHICKEN2, tmp);
5006
5007 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5008 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5009 DRM_ERROR("FDI mPHY reset assert timeout\n");
5010
5011 tmp = I915_READ(SOUTH_CHICKEN2);
5012 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5013 I915_WRITE(SOUTH_CHICKEN2, tmp);
5014
5015 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5016 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5017 100))
5018 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5019 }
5020
5021 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5022 tmp &= ~(0xFF << 24);
5023 tmp |= (0x12 << 24);
5024 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5025
5026 if (!is_sdv) {
5027 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
5028 tmp &= ~(0x3 << 6);
5029 tmp |= (1 << 6) | (1 << 0);
5030 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
5031 }
5032
5033 if (is_sdv) {
5034 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5035 tmp |= 0x7FFF;
5036 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5037 }
5038
5039 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5040 tmp |= (1 << 11);
5041 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5042
5043 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5044 tmp |= (1 << 11);
5045 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5046
5047 if (is_sdv) {
5048 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5049 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5050 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5051
5052 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5053 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5054 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5055
5056 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5057 tmp |= (0x3F << 8);
5058 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5059
5060 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5061 tmp |= (0x3F << 8);
5062 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5063 }
5064
5065 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5066 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5067 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5068
5069 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5070 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5071 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5072
5073 if (!is_sdv) {
5074 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5075 tmp &= ~(7 << 13);
5076 tmp |= (5 << 13);
5077 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5078
5079 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5080 tmp &= ~(7 << 13);
5081 tmp |= (5 << 13);
5082 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5083 }
5084
5085 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5086 tmp &= ~0xFF;
5087 tmp |= 0x1C;
5088 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5089
5090 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5091 tmp &= ~0xFF;
5092 tmp |= 0x1C;
5093 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5094
5095 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5096 tmp &= ~(0xFF << 16);
5097 tmp |= (0x1C << 16);
5098 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5099
5100 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5101 tmp &= ~(0xFF << 16);
5102 tmp |= (0x1C << 16);
5103 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5104
5105 if (!is_sdv) {
5106 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5107 tmp |= (1 << 27);
5108 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5109
5110 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5111 tmp |= (1 << 27);
5112 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5113
5114 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5115 tmp &= ~(0xF << 28);
5116 tmp |= (4 << 28);
5117 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5118
5119 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5120 tmp &= ~(0xF << 28);
5121 tmp |= (4 << 28);
5122 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5123 }
5124
5125 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5126 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5127 tmp |= SBI_DBUFF0_ENABLE;
5128 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005129
5130 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005131}
5132
5133/*
5134 * Initialize reference clocks when the driver loads
5135 */
5136void intel_init_pch_refclk(struct drm_device *dev)
5137{
5138 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5139 ironlake_init_pch_refclk(dev);
5140 else if (HAS_PCH_LPT(dev))
5141 lpt_init_pch_refclk(dev);
5142}
5143
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005144static int ironlake_get_refclk(struct drm_crtc *crtc)
5145{
5146 struct drm_device *dev = crtc->dev;
5147 struct drm_i915_private *dev_priv = dev->dev_private;
5148 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005149 struct intel_encoder *edp_encoder = NULL;
5150 int num_connectors = 0;
5151 bool is_lvds = false;
5152
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005153 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005154 switch (encoder->type) {
5155 case INTEL_OUTPUT_LVDS:
5156 is_lvds = true;
5157 break;
5158 case INTEL_OUTPUT_EDP:
5159 edp_encoder = encoder;
5160 break;
5161 }
5162 num_connectors++;
5163 }
5164
5165 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5166 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5167 dev_priv->lvds_ssc_freq);
5168 return dev_priv->lvds_ssc_freq * 1000;
5169 }
5170
5171 return 120000;
5172}
5173
Paulo Zanonic8203562012-09-12 10:06:29 -03005174static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5175 struct drm_display_mode *adjusted_mode,
5176 bool dither)
5177{
5178 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180 int pipe = intel_crtc->pipe;
5181 uint32_t val;
5182
5183 val = I915_READ(PIPECONF(pipe));
5184
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005185 val &= ~PIPECONF_BPC_MASK;
Paulo Zanonic8203562012-09-12 10:06:29 -03005186 switch (intel_crtc->bpp) {
5187 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005188 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005189 break;
5190 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005191 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005192 break;
5193 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005194 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005195 break;
5196 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005197 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005198 break;
5199 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005200 /* Case prevented by intel_choose_pipe_bpp_dither. */
5201 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005202 }
5203
5204 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5205 if (dither)
5206 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5207
5208 val &= ~PIPECONF_INTERLACE_MASK;
5209 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5210 val |= PIPECONF_INTERLACED_ILK;
5211 else
5212 val |= PIPECONF_PROGRESSIVE;
5213
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005214 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5215 val |= PIPECONF_COLOR_RANGE_SELECT;
5216 else
5217 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5218
Paulo Zanonic8203562012-09-12 10:06:29 -03005219 I915_WRITE(PIPECONF(pipe), val);
5220 POSTING_READ(PIPECONF(pipe));
5221}
5222
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005223/*
5224 * Set up the pipe CSC unit.
5225 *
5226 * Currently only full range RGB to limited range RGB conversion
5227 * is supported, but eventually this should handle various
5228 * RGB<->YCbCr scenarios as well.
5229 */
5230static void intel_set_pipe_csc(struct drm_crtc *crtc,
5231 const struct drm_display_mode *adjusted_mode)
5232{
5233 struct drm_device *dev = crtc->dev;
5234 struct drm_i915_private *dev_priv = dev->dev_private;
5235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5236 int pipe = intel_crtc->pipe;
5237 uint16_t coeff = 0x7800; /* 1.0 */
5238
5239 /*
5240 * TODO: Check what kind of values actually come out of the pipe
5241 * with these coeff/postoff values and adjust to get the best
5242 * accuracy. Perhaps we even need to take the bpc value into
5243 * consideration.
5244 */
5245
5246 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5247 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5248
5249 /*
5250 * GY/GU and RY/RU should be the other way around according
5251 * to BSpec, but reality doesn't agree. Just set them up in
5252 * a way that results in the correct picture.
5253 */
5254 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5255 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5256
5257 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5258 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5259
5260 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5261 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5262
5263 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5264 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5265 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5266
5267 if (INTEL_INFO(dev)->gen > 6) {
5268 uint16_t postoff = 0;
5269
5270 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5271 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5272
5273 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5274 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5275 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5276
5277 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5278 } else {
5279 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5280
5281 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5282 mode |= CSC_BLACK_SCREEN_OFFSET;
5283
5284 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5285 }
5286}
5287
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005288static void haswell_set_pipeconf(struct drm_crtc *crtc,
5289 struct drm_display_mode *adjusted_mode,
5290 bool dither)
5291{
5292 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005294 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005295 uint32_t val;
5296
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005297 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005298
5299 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5300 if (dither)
5301 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5302
5303 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5304 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5305 val |= PIPECONF_INTERLACED_ILK;
5306 else
5307 val |= PIPECONF_PROGRESSIVE;
5308
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005309 I915_WRITE(PIPECONF(cpu_transcoder), val);
5310 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005311}
5312
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005313static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5314 struct drm_display_mode *adjusted_mode,
5315 intel_clock_t *clock,
5316 bool *has_reduced_clock,
5317 intel_clock_t *reduced_clock)
5318{
5319 struct drm_device *dev = crtc->dev;
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 struct intel_encoder *intel_encoder;
5322 int refclk;
5323 const intel_limit_t *limit;
5324 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5325
5326 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5327 switch (intel_encoder->type) {
5328 case INTEL_OUTPUT_LVDS:
5329 is_lvds = true;
5330 break;
5331 case INTEL_OUTPUT_SDVO:
5332 case INTEL_OUTPUT_HDMI:
5333 is_sdvo = true;
5334 if (intel_encoder->needs_tv_clock)
5335 is_tv = true;
5336 break;
5337 case INTEL_OUTPUT_TVOUT:
5338 is_tv = true;
5339 break;
5340 }
5341 }
5342
5343 refclk = ironlake_get_refclk(crtc);
5344
5345 /*
5346 * Returns a set of divisors for the desired target clock with the given
5347 * refclk, or FALSE. The returned values represent the clock equation:
5348 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5349 */
5350 limit = intel_limit(crtc, refclk);
5351 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5352 clock);
5353 if (!ret)
5354 return false;
5355
5356 if (is_lvds && dev_priv->lvds_downclock_avail) {
5357 /*
5358 * Ensure we match the reduced clock's P to the target clock.
5359 * If the clocks don't match, we can't switch the display clock
5360 * by using the FP0/FP1. In such case we will disable the LVDS
5361 * downclock feature.
5362 */
5363 *has_reduced_clock = limit->find_pll(limit, crtc,
5364 dev_priv->lvds_downclock,
5365 refclk,
5366 clock,
5367 reduced_clock);
5368 }
5369
5370 if (is_sdvo && is_tv)
5371 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5372
5373 return true;
5374}
5375
Daniel Vetter01a415f2012-10-27 15:58:40 +02005376static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5377{
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 uint32_t temp;
5380
5381 temp = I915_READ(SOUTH_CHICKEN1);
5382 if (temp & FDI_BC_BIFURCATION_SELECT)
5383 return;
5384
5385 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5386 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5387
5388 temp |= FDI_BC_BIFURCATION_SELECT;
5389 DRM_DEBUG_KMS("enabling fdi C rx\n");
5390 I915_WRITE(SOUTH_CHICKEN1, temp);
5391 POSTING_READ(SOUTH_CHICKEN1);
5392}
5393
5394static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5395{
5396 struct drm_device *dev = intel_crtc->base.dev;
5397 struct drm_i915_private *dev_priv = dev->dev_private;
5398 struct intel_crtc *pipe_B_crtc =
5399 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5400
5401 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5402 intel_crtc->pipe, intel_crtc->fdi_lanes);
5403 if (intel_crtc->fdi_lanes > 4) {
5404 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5405 intel_crtc->pipe, intel_crtc->fdi_lanes);
5406 /* Clamp lanes to avoid programming the hw with bogus values. */
5407 intel_crtc->fdi_lanes = 4;
5408
5409 return false;
5410 }
5411
Ben Widawsky7eb552a2013-03-13 14:05:41 -07005412 if (INTEL_INFO(dev)->num_pipes == 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005413 return true;
5414
5415 switch (intel_crtc->pipe) {
5416 case PIPE_A:
5417 return true;
5418 case PIPE_B:
5419 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5420 intel_crtc->fdi_lanes > 2) {
5421 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5422 intel_crtc->pipe, intel_crtc->fdi_lanes);
5423 /* Clamp lanes to avoid programming the hw with bogus values. */
5424 intel_crtc->fdi_lanes = 2;
5425
5426 return false;
5427 }
5428
5429 if (intel_crtc->fdi_lanes > 2)
5430 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5431 else
5432 cpt_enable_fdi_bc_bifurcation(dev);
5433
5434 return true;
5435 case PIPE_C:
5436 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5437 if (intel_crtc->fdi_lanes > 2) {
5438 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5439 intel_crtc->pipe, intel_crtc->fdi_lanes);
5440 /* Clamp lanes to avoid programming the hw with bogus values. */
5441 intel_crtc->fdi_lanes = 2;
5442
5443 return false;
5444 }
5445 } else {
5446 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5447 return false;
5448 }
5449
5450 cpt_enable_fdi_bc_bifurcation(dev);
5451
5452 return true;
5453 default:
5454 BUG();
5455 }
5456}
5457
Paulo Zanonid4b19312012-11-29 11:29:32 -02005458int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5459{
5460 /*
5461 * Account for spread spectrum to avoid
5462 * oversubscribing the link. Max center spread
5463 * is 2.5%; use 5% for safety's sake.
5464 */
5465 u32 bps = target_clock * bpp * 21 / 20;
5466 return bps / (link_bw * 8) + 1;
5467}
5468
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005469static void ironlake_set_m_n(struct drm_crtc *crtc,
5470 struct drm_display_mode *mode,
5471 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005472{
5473 struct drm_device *dev = crtc->dev;
5474 struct drm_i915_private *dev_priv = dev->dev_private;
5475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005476 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005477 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005478 struct intel_link_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005479 int target_clock, pixel_multiplier, lane, link_bw;
5480 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005481
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005482 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5483 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005484 case INTEL_OUTPUT_DISPLAYPORT:
5485 is_dp = true;
5486 break;
5487 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005488 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005489 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005490 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005491 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005492 break;
5493 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005494 }
5495
Zhenyu Wang2c072452009-06-05 15:38:42 +08005496 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005497 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5498 lane = 0;
5499 /* CPU eDP doesn't require FDI link, so just set DP M/N
5500 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005501 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005502 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005503 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005504 /* FDI is a binary signal running at ~2.7GHz, encoding
5505 * each output octet as 10 bits. The actual frequency
5506 * is stored as a divider into a 100MHz clock, and the
5507 * mode pixel clock is stored in units of 1KHz.
5508 * Hence the bw of each lane in terms of the mode signal
5509 * is:
5510 */
5511 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005512 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005513
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005514 /* [e]DP over FDI requires target mode clock instead of link clock. */
5515 if (edp_encoder)
5516 target_clock = intel_edp_target_clock(edp_encoder, mode);
5517 else if (is_dp)
5518 target_clock = mode->clock;
5519 else
5520 target_clock = adjusted_mode->clock;
5521
Paulo Zanonid4b19312012-11-29 11:29:32 -02005522 if (!lane)
5523 lane = ironlake_get_lanes_required(target_clock, link_bw,
5524 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005525
5526 intel_crtc->fdi_lanes = lane;
5527
5528 if (pixel_multiplier > 1)
5529 link_bw *= pixel_multiplier;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005530 intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005531
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005532 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5533 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5534 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5535 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005536}
5537
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005538static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5539 struct drm_display_mode *adjusted_mode,
5540 intel_clock_t *clock, u32 fp)
5541{
5542 struct drm_crtc *crtc = &intel_crtc->base;
5543 struct drm_device *dev = crtc->dev;
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545 struct intel_encoder *intel_encoder;
5546 uint32_t dpll;
5547 int factor, pixel_multiplier, num_connectors = 0;
5548 bool is_lvds = false, is_sdvo = false, is_tv = false;
5549 bool is_dp = false, is_cpu_edp = false;
5550
5551 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5552 switch (intel_encoder->type) {
5553 case INTEL_OUTPUT_LVDS:
5554 is_lvds = true;
5555 break;
5556 case INTEL_OUTPUT_SDVO:
5557 case INTEL_OUTPUT_HDMI:
5558 is_sdvo = true;
5559 if (intel_encoder->needs_tv_clock)
5560 is_tv = true;
5561 break;
5562 case INTEL_OUTPUT_TVOUT:
5563 is_tv = true;
5564 break;
5565 case INTEL_OUTPUT_DISPLAYPORT:
5566 is_dp = true;
5567 break;
5568 case INTEL_OUTPUT_EDP:
5569 is_dp = true;
5570 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5571 is_cpu_edp = true;
5572 break;
5573 }
5574
5575 num_connectors++;
5576 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005577
Chris Wilsonc1858122010-12-03 21:35:48 +00005578 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005579 factor = 21;
5580 if (is_lvds) {
5581 if ((intel_panel_use_ssc(dev_priv) &&
5582 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005583 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005584 factor = 25;
5585 } else if (is_sdvo && is_tv)
5586 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005587
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005588 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005589 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005590
Chris Wilson5eddb702010-09-11 13:48:45 +01005591 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005592
Eric Anholta07d6782011-03-30 13:01:08 -07005593 if (is_lvds)
5594 dpll |= DPLLB_MODE_LVDS;
5595 else
5596 dpll |= DPLLB_MODE_DAC_SERIAL;
5597 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005598 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005599 if (pixel_multiplier > 1) {
5600 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005601 }
Eric Anholta07d6782011-03-30 13:01:08 -07005602 dpll |= DPLL_DVO_HIGH_SPEED;
5603 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005604 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005605 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005606
Eric Anholta07d6782011-03-30 13:01:08 -07005607 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005608 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005609 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005610 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005611
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005612 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005613 case 5:
5614 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5615 break;
5616 case 7:
5617 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5618 break;
5619 case 10:
5620 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5621 break;
5622 case 14:
5623 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5624 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005625 }
5626
5627 if (is_sdvo && is_tv)
5628 dpll |= PLL_REF_INPUT_TVCLKINBC;
5629 else if (is_tv)
5630 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005631 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005632 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005633 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005634 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005635 else
5636 dpll |= PLL_REF_INPUT_DREFCLK;
5637
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005638 return dpll;
5639}
5640
Jesse Barnes79e53942008-11-07 14:24:08 -08005641static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005642 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005643 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005644{
5645 struct drm_device *dev = crtc->dev;
5646 struct drm_i915_private *dev_priv = dev->dev_private;
5647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005648 struct drm_display_mode *adjusted_mode =
5649 &intel_crtc->config.adjusted_mode;
5650 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 int pipe = intel_crtc->pipe;
5652 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005653 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005654 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005655 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005656 bool ok, has_reduced_clock = false;
5657 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005658 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005659 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005660 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005661
5662 for_each_encoder_on_crtc(dev, crtc, encoder) {
5663 switch (encoder->type) {
5664 case INTEL_OUTPUT_LVDS:
5665 is_lvds = true;
5666 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 case INTEL_OUTPUT_DISPLAYPORT:
5668 is_dp = true;
5669 break;
5670 case INTEL_OUTPUT_EDP:
5671 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005672 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005674 break;
5675 }
5676
5677 num_connectors++;
5678 }
5679
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005680 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5681 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5682
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005683 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5684 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 if (!ok) {
5686 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5687 return -EINVAL;
5688 }
5689
5690 /* Ensure that the cursor is valid for the new mode before changing... */
5691 intel_crtc_update_cursor(crtc, true);
5692
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005694 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5695 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005696 if (is_lvds && dev_priv->lvds_dither)
5697 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005698
Jesse Barnes79e53942008-11-07 14:24:08 -08005699 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5700 if (has_reduced_clock)
5701 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5702 reduced_clock.m2;
5703
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005704 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005705
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005706 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005707 drm_mode_debug_printmodeline(mode);
5708
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005709 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5710 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005711 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005712
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005713 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5714 if (pll == NULL) {
5715 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5716 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005717 return -EINVAL;
5718 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005719 } else
5720 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005721
Daniel Vetter2f0c2ad2012-11-29 15:59:35 +01005722 if (is_dp && !is_cpu_edp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005723 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005724
Daniel Vetterdafd2262012-11-26 17:22:07 +01005725 for_each_encoder_on_crtc(dev, crtc, encoder)
5726 if (encoder->pre_pll_enable)
5727 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005728
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005729 if (intel_crtc->pch_pll) {
5730 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005731
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005732 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005733 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005734 udelay(150);
5735
Eric Anholt8febb292011-03-30 13:01:07 -07005736 /* The pixel multiplier can only be updated once the
5737 * DPLL is enabled and the clocks are stable.
5738 *
5739 * So write it again.
5740 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005741 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005742 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005743
Chris Wilson5eddb702010-09-11 13:48:45 +01005744 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005745 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005746 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005747 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005748 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005749 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005750 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005751 }
5752 }
5753
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005754 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005755
Daniel Vetter01a415f2012-10-27 15:58:40 +02005756 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5757 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005758 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005759
Daniel Vetter01a415f2012-10-27 15:58:40 +02005760 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005761
Paulo Zanonic8203562012-09-12 10:06:29 -03005762 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005763
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005764 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005765
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005766 /* Set up the display plane register */
5767 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005768 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005769
Daniel Vetter94352cf2012-07-05 22:51:56 +02005770 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005771
5772 intel_update_watermarks(dev);
5773
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005774 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5775
Daniel Vetter01a415f2012-10-27 15:58:40 +02005776 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005777}
5778
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005779static void haswell_modeset_global_resources(struct drm_device *dev)
5780{
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 bool enable = false;
5783 struct intel_crtc *crtc;
5784 struct intel_encoder *encoder;
5785
5786 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5787 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5788 enable = true;
5789 /* XXX: Should check for edp transcoder here, but thanks to init
5790 * sequence that's not yet available. Just in case desktop eDP
5791 * on PORT D is possible on haswell, too. */
5792 }
5793
5794 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5795 base.head) {
5796 if (encoder->type != INTEL_OUTPUT_EDP &&
5797 encoder->connectors_active)
5798 enable = true;
5799 }
5800
5801 /* Even the eDP panel fitter is outside the always-on well. */
5802 if (dev_priv->pch_pf_size)
5803 enable = true;
5804
5805 intel_set_power_well(dev, enable);
5806}
5807
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005808static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005809 int x, int y,
5810 struct drm_framebuffer *fb)
5811{
5812 struct drm_device *dev = crtc->dev;
5813 struct drm_i915_private *dev_priv = dev->dev_private;
5814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005815 struct drm_display_mode *adjusted_mode =
5816 &intel_crtc->config.adjusted_mode;
5817 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005818 int pipe = intel_crtc->pipe;
5819 int plane = intel_crtc->plane;
5820 int num_connectors = 0;
Daniel Vettered7ef432012-12-06 14:24:21 +01005821 bool is_dp = false, is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005822 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005823 int ret;
5824 bool dither;
5825
5826 for_each_encoder_on_crtc(dev, crtc, encoder) {
5827 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005828 case INTEL_OUTPUT_DISPLAYPORT:
5829 is_dp = true;
5830 break;
5831 case INTEL_OUTPUT_EDP:
5832 is_dp = true;
5833 if (!intel_encoder_is_pch_edp(&encoder->base))
5834 is_cpu_edp = true;
5835 break;
5836 }
5837
5838 num_connectors++;
5839 }
5840
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005841 /* We are not sure yet this won't happen. */
5842 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5843 INTEL_PCH_TYPE(dev));
5844
5845 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5846 num_connectors, pipe_name(pipe));
5847
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005848 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005849 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5850
5851 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5852
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005853 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5854 return -EINVAL;
5855
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005856 /* Ensure that the cursor is valid for the new mode before changing... */
5857 intel_crtc_update_cursor(crtc, true);
5858
5859 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005860 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5861 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005862
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005863 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5864 drm_mode_debug_printmodeline(mode);
5865
Daniel Vettered7ef432012-12-06 14:24:21 +01005866 if (is_dp && !is_cpu_edp)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005867 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005868
5869 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005870
5871 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5872
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005873 if (!is_dp || is_cpu_edp)
5874 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005875
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005876 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005877
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005878 intel_set_pipe_csc(crtc, adjusted_mode);
5879
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005880 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005881 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005882 POSTING_READ(DSPCNTR(plane));
5883
5884 ret = intel_pipe_set_base(crtc, x, y, fb);
5885
5886 intel_update_watermarks(dev);
5887
5888 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5889
Jesse Barnes79e53942008-11-07 14:24:08 -08005890 return ret;
5891}
5892
Eric Anholtf564048e2011-03-30 13:01:02 -07005893static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005894 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005895 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005896{
5897 struct drm_device *dev = crtc->dev;
5898 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005899 struct drm_encoder_helper_funcs *encoder_funcs;
5900 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005902 struct drm_display_mode *adjusted_mode =
5903 &intel_crtc->config.adjusted_mode;
5904 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005905 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005906 int ret;
5907
Paulo Zanonicc464b22013-01-25 16:59:16 -02005908 if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
5909 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5910 else
5911 intel_crtc->cpu_transcoder = pipe;
5912
Eric Anholt0b701d22011-03-30 13:01:03 -07005913 drm_vblank_pre_modeset(dev, pipe);
5914
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005915 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5916
Jesse Barnes79e53942008-11-07 14:24:08 -08005917 drm_vblank_post_modeset(dev, pipe);
5918
Daniel Vetter9256aa12012-10-31 19:26:13 +01005919 if (ret != 0)
5920 return ret;
5921
5922 for_each_encoder_on_crtc(dev, crtc, encoder) {
5923 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5924 encoder->base.base.id,
5925 drm_get_encoder_name(&encoder->base),
5926 mode->base.id, mode->name);
5927 encoder_funcs = encoder->base.helper_private;
5928 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5929 }
5930
5931 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005932}
5933
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005934static bool intel_eld_uptodate(struct drm_connector *connector,
5935 int reg_eldv, uint32_t bits_eldv,
5936 int reg_elda, uint32_t bits_elda,
5937 int reg_edid)
5938{
5939 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5940 uint8_t *eld = connector->eld;
5941 uint32_t i;
5942
5943 i = I915_READ(reg_eldv);
5944 i &= bits_eldv;
5945
5946 if (!eld[0])
5947 return !i;
5948
5949 if (!i)
5950 return false;
5951
5952 i = I915_READ(reg_elda);
5953 i &= ~bits_elda;
5954 I915_WRITE(reg_elda, i);
5955
5956 for (i = 0; i < eld[2]; i++)
5957 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5958 return false;
5959
5960 return true;
5961}
5962
Wu Fengguange0dac652011-09-05 14:25:34 +08005963static void g4x_write_eld(struct drm_connector *connector,
5964 struct drm_crtc *crtc)
5965{
5966 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5967 uint8_t *eld = connector->eld;
5968 uint32_t eldv;
5969 uint32_t len;
5970 uint32_t i;
5971
5972 i = I915_READ(G4X_AUD_VID_DID);
5973
5974 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5975 eldv = G4X_ELDV_DEVCL_DEVBLC;
5976 else
5977 eldv = G4X_ELDV_DEVCTG;
5978
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005979 if (intel_eld_uptodate(connector,
5980 G4X_AUD_CNTL_ST, eldv,
5981 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5982 G4X_HDMIW_HDMIEDID))
5983 return;
5984
Wu Fengguange0dac652011-09-05 14:25:34 +08005985 i = I915_READ(G4X_AUD_CNTL_ST);
5986 i &= ~(eldv | G4X_ELD_ADDR);
5987 len = (i >> 9) & 0x1f; /* ELD buffer size */
5988 I915_WRITE(G4X_AUD_CNTL_ST, i);
5989
5990 if (!eld[0])
5991 return;
5992
5993 len = min_t(uint8_t, eld[2], len);
5994 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5995 for (i = 0; i < len; i++)
5996 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5997
5998 i = I915_READ(G4X_AUD_CNTL_ST);
5999 i |= eldv;
6000 I915_WRITE(G4X_AUD_CNTL_ST, i);
6001}
6002
Wang Xingchao83358c852012-08-16 22:43:37 +08006003static void haswell_write_eld(struct drm_connector *connector,
6004 struct drm_crtc *crtc)
6005{
6006 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6007 uint8_t *eld = connector->eld;
6008 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006010 uint32_t eldv;
6011 uint32_t i;
6012 int len;
6013 int pipe = to_intel_crtc(crtc)->pipe;
6014 int tmp;
6015
6016 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6017 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6018 int aud_config = HSW_AUD_CFG(pipe);
6019 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6020
6021
6022 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6023
6024 /* Audio output enable */
6025 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6026 tmp = I915_READ(aud_cntrl_st2);
6027 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6028 I915_WRITE(aud_cntrl_st2, tmp);
6029
6030 /* Wait for 1 vertical blank */
6031 intel_wait_for_vblank(dev, pipe);
6032
6033 /* Set ELD valid state */
6034 tmp = I915_READ(aud_cntrl_st2);
6035 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6036 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6037 I915_WRITE(aud_cntrl_st2, tmp);
6038 tmp = I915_READ(aud_cntrl_st2);
6039 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6040
6041 /* Enable HDMI mode */
6042 tmp = I915_READ(aud_config);
6043 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6044 /* clear N_programing_enable and N_value_index */
6045 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6046 I915_WRITE(aud_config, tmp);
6047
6048 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6049
6050 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006051 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006052
6053 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6054 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6055 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6056 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6057 } else
6058 I915_WRITE(aud_config, 0);
6059
6060 if (intel_eld_uptodate(connector,
6061 aud_cntrl_st2, eldv,
6062 aud_cntl_st, IBX_ELD_ADDRESS,
6063 hdmiw_hdmiedid))
6064 return;
6065
6066 i = I915_READ(aud_cntrl_st2);
6067 i &= ~eldv;
6068 I915_WRITE(aud_cntrl_st2, i);
6069
6070 if (!eld[0])
6071 return;
6072
6073 i = I915_READ(aud_cntl_st);
6074 i &= ~IBX_ELD_ADDRESS;
6075 I915_WRITE(aud_cntl_st, i);
6076 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6077 DRM_DEBUG_DRIVER("port num:%d\n", i);
6078
6079 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6080 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6081 for (i = 0; i < len; i++)
6082 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6083
6084 i = I915_READ(aud_cntrl_st2);
6085 i |= eldv;
6086 I915_WRITE(aud_cntrl_st2, i);
6087
6088}
6089
Wu Fengguange0dac652011-09-05 14:25:34 +08006090static void ironlake_write_eld(struct drm_connector *connector,
6091 struct drm_crtc *crtc)
6092{
6093 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6094 uint8_t *eld = connector->eld;
6095 uint32_t eldv;
6096 uint32_t i;
6097 int len;
6098 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006099 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006100 int aud_cntl_st;
6101 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006102 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006103
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006104 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006105 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6106 aud_config = IBX_AUD_CFG(pipe);
6107 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006108 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006109 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006110 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6111 aud_config = CPT_AUD_CFG(pipe);
6112 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006113 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006114 }
6115
Wang Xingchao9b138a82012-08-09 16:52:18 +08006116 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006117
6118 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006119 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006120 if (!i) {
6121 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6122 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006123 eldv = IBX_ELD_VALIDB;
6124 eldv |= IBX_ELD_VALIDB << 4;
6125 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006126 } else {
6127 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006128 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006129 }
6130
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006131 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6132 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6133 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006134 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6135 } else
6136 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006137
6138 if (intel_eld_uptodate(connector,
6139 aud_cntrl_st2, eldv,
6140 aud_cntl_st, IBX_ELD_ADDRESS,
6141 hdmiw_hdmiedid))
6142 return;
6143
Wu Fengguange0dac652011-09-05 14:25:34 +08006144 i = I915_READ(aud_cntrl_st2);
6145 i &= ~eldv;
6146 I915_WRITE(aud_cntrl_st2, i);
6147
6148 if (!eld[0])
6149 return;
6150
Wu Fengguange0dac652011-09-05 14:25:34 +08006151 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006152 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006153 I915_WRITE(aud_cntl_st, i);
6154
6155 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6156 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6157 for (i = 0; i < len; i++)
6158 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6159
6160 i = I915_READ(aud_cntrl_st2);
6161 i |= eldv;
6162 I915_WRITE(aud_cntrl_st2, i);
6163}
6164
6165void intel_write_eld(struct drm_encoder *encoder,
6166 struct drm_display_mode *mode)
6167{
6168 struct drm_crtc *crtc = encoder->crtc;
6169 struct drm_connector *connector;
6170 struct drm_device *dev = encoder->dev;
6171 struct drm_i915_private *dev_priv = dev->dev_private;
6172
6173 connector = drm_select_eld(encoder, mode);
6174 if (!connector)
6175 return;
6176
6177 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6178 connector->base.id,
6179 drm_get_connector_name(connector),
6180 connector->encoder->base.id,
6181 drm_get_encoder_name(connector->encoder));
6182
6183 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6184
6185 if (dev_priv->display.write_eld)
6186 dev_priv->display.write_eld(connector, crtc);
6187}
6188
Jesse Barnes79e53942008-11-07 14:24:08 -08006189/** Loads the palette/gamma unit for the CRTC with the prepared values */
6190void intel_crtc_load_lut(struct drm_crtc *crtc)
6191{
6192 struct drm_device *dev = crtc->dev;
6193 struct drm_i915_private *dev_priv = dev->dev_private;
6194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006195 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006196 int i;
6197
6198 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006199 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006200 return;
6201
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006202 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006203 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006204 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006205
Jesse Barnes79e53942008-11-07 14:24:08 -08006206 for (i = 0; i < 256; i++) {
6207 I915_WRITE(palreg + 4 * i,
6208 (intel_crtc->lut_r[i] << 16) |
6209 (intel_crtc->lut_g[i] << 8) |
6210 intel_crtc->lut_b[i]);
6211 }
6212}
6213
Chris Wilson560b85b2010-08-07 11:01:38 +01006214static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6215{
6216 struct drm_device *dev = crtc->dev;
6217 struct drm_i915_private *dev_priv = dev->dev_private;
6218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6219 bool visible = base != 0;
6220 u32 cntl;
6221
6222 if (intel_crtc->cursor_visible == visible)
6223 return;
6224
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006225 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006226 if (visible) {
6227 /* On these chipsets we can only modify the base whilst
6228 * the cursor is disabled.
6229 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006230 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006231
6232 cntl &= ~(CURSOR_FORMAT_MASK);
6233 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6234 cntl |= CURSOR_ENABLE |
6235 CURSOR_GAMMA_ENABLE |
6236 CURSOR_FORMAT_ARGB;
6237 } else
6238 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006239 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006240
6241 intel_crtc->cursor_visible = visible;
6242}
6243
6244static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6245{
6246 struct drm_device *dev = crtc->dev;
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6249 int pipe = intel_crtc->pipe;
6250 bool visible = base != 0;
6251
6252 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006253 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006254 if (base) {
6255 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6256 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6257 cntl |= pipe << 28; /* Connect to correct pipe */
6258 } else {
6259 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6260 cntl |= CURSOR_MODE_DISABLE;
6261 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006262 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006263
6264 intel_crtc->cursor_visible = visible;
6265 }
6266 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006267 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006268}
6269
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006270static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6271{
6272 struct drm_device *dev = crtc->dev;
6273 struct drm_i915_private *dev_priv = dev->dev_private;
6274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6275 int pipe = intel_crtc->pipe;
6276 bool visible = base != 0;
6277
6278 if (intel_crtc->cursor_visible != visible) {
6279 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6280 if (base) {
6281 cntl &= ~CURSOR_MODE;
6282 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6283 } else {
6284 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6285 cntl |= CURSOR_MODE_DISABLE;
6286 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006287 if (IS_HASWELL(dev))
6288 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006289 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6290
6291 intel_crtc->cursor_visible = visible;
6292 }
6293 /* and commit changes on next vblank */
6294 I915_WRITE(CURBASE_IVB(pipe), base);
6295}
6296
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006297/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006298static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6299 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006300{
6301 struct drm_device *dev = crtc->dev;
6302 struct drm_i915_private *dev_priv = dev->dev_private;
6303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6304 int pipe = intel_crtc->pipe;
6305 int x = intel_crtc->cursor_x;
6306 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006307 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006308 bool visible;
6309
6310 pos = 0;
6311
Chris Wilson6b383a72010-09-13 13:54:26 +01006312 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006313 base = intel_crtc->cursor_addr;
6314 if (x > (int) crtc->fb->width)
6315 base = 0;
6316
6317 if (y > (int) crtc->fb->height)
6318 base = 0;
6319 } else
6320 base = 0;
6321
6322 if (x < 0) {
6323 if (x + intel_crtc->cursor_width < 0)
6324 base = 0;
6325
6326 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6327 x = -x;
6328 }
6329 pos |= x << CURSOR_X_SHIFT;
6330
6331 if (y < 0) {
6332 if (y + intel_crtc->cursor_height < 0)
6333 base = 0;
6334
6335 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6336 y = -y;
6337 }
6338 pos |= y << CURSOR_Y_SHIFT;
6339
6340 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006341 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006342 return;
6343
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006344 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006345 I915_WRITE(CURPOS_IVB(pipe), pos);
6346 ivb_update_cursor(crtc, base);
6347 } else {
6348 I915_WRITE(CURPOS(pipe), pos);
6349 if (IS_845G(dev) || IS_I865G(dev))
6350 i845_update_cursor(crtc, base);
6351 else
6352 i9xx_update_cursor(crtc, base);
6353 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006354}
6355
Jesse Barnes79e53942008-11-07 14:24:08 -08006356static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006357 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 uint32_t handle,
6359 uint32_t width, uint32_t height)
6360{
6361 struct drm_device *dev = crtc->dev;
6362 struct drm_i915_private *dev_priv = dev->dev_private;
6363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006364 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006365 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006366 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006367
Jesse Barnes79e53942008-11-07 14:24:08 -08006368 /* if we want to turn off the cursor ignore width and height */
6369 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006370 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006371 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006372 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006373 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006374 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 }
6376
6377 /* Currently we only support 64x64 cursors */
6378 if (width != 64 || height != 64) {
6379 DRM_ERROR("we currently only support 64x64 cursors\n");
6380 return -EINVAL;
6381 }
6382
Chris Wilson05394f32010-11-08 19:18:58 +00006383 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006384 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006385 return -ENOENT;
6386
Chris Wilson05394f32010-11-08 19:18:58 +00006387 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006388 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006389 ret = -ENOMEM;
6390 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006391 }
6392
Dave Airlie71acb5e2008-12-30 20:31:46 +10006393 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006394 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006395 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006396 unsigned alignment;
6397
Chris Wilsond9e86c02010-11-10 16:40:20 +00006398 if (obj->tiling_mode) {
6399 DRM_ERROR("cursor cannot be tiled\n");
6400 ret = -EINVAL;
6401 goto fail_locked;
6402 }
6403
Chris Wilson693db182013-03-05 14:52:39 +00006404 /* Note that the w/a also requires 2 PTE of padding following
6405 * the bo. We currently fill all unused PTE with the shadow
6406 * page and so we should always have valid PTE following the
6407 * cursor preventing the VT-d warning.
6408 */
6409 alignment = 0;
6410 if (need_vtd_wa(dev))
6411 alignment = 64*1024;
6412
6413 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006414 if (ret) {
6415 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006416 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006417 }
6418
Chris Wilsond9e86c02010-11-10 16:40:20 +00006419 ret = i915_gem_object_put_fence(obj);
6420 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006421 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006422 goto fail_unpin;
6423 }
6424
Chris Wilson05394f32010-11-08 19:18:58 +00006425 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006426 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006427 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006428 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006429 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6430 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006431 if (ret) {
6432 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006433 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006434 }
Chris Wilson05394f32010-11-08 19:18:58 +00006435 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006436 }
6437
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006438 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006439 I915_WRITE(CURSIZE, (height << 12) | width);
6440
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006441 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006442 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006443 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006444 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006445 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6446 } else
6447 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006448 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006449 }
Jesse Barnes80824002009-09-10 15:28:06 -07006450
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006451 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006452
6453 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006454 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006455 intel_crtc->cursor_width = width;
6456 intel_crtc->cursor_height = height;
6457
Chris Wilson6b383a72010-09-13 13:54:26 +01006458 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006459
Jesse Barnes79e53942008-11-07 14:24:08 -08006460 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006461fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006462 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006463fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006464 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006465fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006466 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006467 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006468}
6469
6470static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6471{
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006473
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006474 intel_crtc->cursor_x = x;
6475 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006476
Chris Wilson6b383a72010-09-13 13:54:26 +01006477 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006478
6479 return 0;
6480}
6481
6482/** Sets the color ramps on behalf of RandR */
6483void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6484 u16 blue, int regno)
6485{
6486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6487
6488 intel_crtc->lut_r[regno] = red >> 8;
6489 intel_crtc->lut_g[regno] = green >> 8;
6490 intel_crtc->lut_b[regno] = blue >> 8;
6491}
6492
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006493void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6494 u16 *blue, int regno)
6495{
6496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6497
6498 *red = intel_crtc->lut_r[regno] << 8;
6499 *green = intel_crtc->lut_g[regno] << 8;
6500 *blue = intel_crtc->lut_b[regno] << 8;
6501}
6502
Jesse Barnes79e53942008-11-07 14:24:08 -08006503static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006504 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006505{
James Simmons72034252010-08-03 01:33:19 +01006506 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
James Simmons72034252010-08-03 01:33:19 +01006509 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006510 intel_crtc->lut_r[i] = red[i] >> 8;
6511 intel_crtc->lut_g[i] = green[i] >> 8;
6512 intel_crtc->lut_b[i] = blue[i] >> 8;
6513 }
6514
6515 intel_crtc_load_lut(crtc);
6516}
6517
Jesse Barnes79e53942008-11-07 14:24:08 -08006518/* VESA 640x480x72Hz mode to set on the pipe */
6519static struct drm_display_mode load_detect_mode = {
6520 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6521 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6522};
6523
Chris Wilsond2dff872011-04-19 08:36:26 +01006524static struct drm_framebuffer *
6525intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006526 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006527 struct drm_i915_gem_object *obj)
6528{
6529 struct intel_framebuffer *intel_fb;
6530 int ret;
6531
6532 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6533 if (!intel_fb) {
6534 drm_gem_object_unreference_unlocked(&obj->base);
6535 return ERR_PTR(-ENOMEM);
6536 }
6537
6538 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6539 if (ret) {
6540 drm_gem_object_unreference_unlocked(&obj->base);
6541 kfree(intel_fb);
6542 return ERR_PTR(ret);
6543 }
6544
6545 return &intel_fb->base;
6546}
6547
6548static u32
6549intel_framebuffer_pitch_for_width(int width, int bpp)
6550{
6551 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6552 return ALIGN(pitch, 64);
6553}
6554
6555static u32
6556intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6557{
6558 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6559 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6560}
6561
6562static struct drm_framebuffer *
6563intel_framebuffer_create_for_mode(struct drm_device *dev,
6564 struct drm_display_mode *mode,
6565 int depth, int bpp)
6566{
6567 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006568 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006569
6570 obj = i915_gem_alloc_object(dev,
6571 intel_framebuffer_size_for_mode(mode, bpp));
6572 if (obj == NULL)
6573 return ERR_PTR(-ENOMEM);
6574
6575 mode_cmd.width = mode->hdisplay;
6576 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006577 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6578 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006579 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006580
6581 return intel_framebuffer_create(dev, &mode_cmd, obj);
6582}
6583
6584static struct drm_framebuffer *
6585mode_fits_in_fbdev(struct drm_device *dev,
6586 struct drm_display_mode *mode)
6587{
6588 struct drm_i915_private *dev_priv = dev->dev_private;
6589 struct drm_i915_gem_object *obj;
6590 struct drm_framebuffer *fb;
6591
6592 if (dev_priv->fbdev == NULL)
6593 return NULL;
6594
6595 obj = dev_priv->fbdev->ifb.obj;
6596 if (obj == NULL)
6597 return NULL;
6598
6599 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006600 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6601 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006602 return NULL;
6603
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006604 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006605 return NULL;
6606
6607 return fb;
6608}
6609
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006610bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006611 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006612 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006613{
6614 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006615 struct intel_encoder *intel_encoder =
6616 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006617 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006618 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006619 struct drm_crtc *crtc = NULL;
6620 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006621 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006622 int i = -1;
6623
Chris Wilsond2dff872011-04-19 08:36:26 +01006624 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6625 connector->base.id, drm_get_connector_name(connector),
6626 encoder->base.id, drm_get_encoder_name(encoder));
6627
Jesse Barnes79e53942008-11-07 14:24:08 -08006628 /*
6629 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006630 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006631 * - if the connector already has an assigned crtc, use it (but make
6632 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006633 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006634 * - try to find the first unused crtc that can drive this connector,
6635 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 */
6637
6638 /* See if we already have a CRTC for this connector */
6639 if (encoder->crtc) {
6640 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006641
Daniel Vetter7b240562012-12-12 00:35:33 +01006642 mutex_lock(&crtc->mutex);
6643
Daniel Vetter24218aa2012-08-12 19:27:11 +02006644 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006645 old->load_detect_temp = false;
6646
6647 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006648 if (connector->dpms != DRM_MODE_DPMS_ON)
6649 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006650
Chris Wilson71731882011-04-19 23:10:58 +01006651 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006652 }
6653
6654 /* Find an unused one (if possible) */
6655 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6656 i++;
6657 if (!(encoder->possible_crtcs & (1 << i)))
6658 continue;
6659 if (!possible_crtc->enabled) {
6660 crtc = possible_crtc;
6661 break;
6662 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006663 }
6664
6665 /*
6666 * If we didn't find an unused CRTC, don't use any.
6667 */
6668 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006669 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6670 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006671 }
6672
Daniel Vetter7b240562012-12-12 00:35:33 +01006673 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006674 intel_encoder->new_crtc = to_intel_crtc(crtc);
6675 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006676
6677 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006678 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006679 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006680 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006681
Chris Wilson64927112011-04-20 07:25:26 +01006682 if (!mode)
6683 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006684
Chris Wilsond2dff872011-04-19 08:36:26 +01006685 /* We need a framebuffer large enough to accommodate all accesses
6686 * that the plane may generate whilst we perform load detection.
6687 * We can not rely on the fbcon either being present (we get called
6688 * during its initialisation to detect all boot displays, or it may
6689 * not even exist) or that it is large enough to satisfy the
6690 * requested mode.
6691 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006692 fb = mode_fits_in_fbdev(dev, mode);
6693 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006694 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006695 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6696 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006697 } else
6698 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006699 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006700 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006701 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006702 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006703 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006704
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006705 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006706 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006707 if (old->release_fb)
6708 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006709 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006710 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006711 }
Chris Wilson71731882011-04-19 23:10:58 +01006712
Jesse Barnes79e53942008-11-07 14:24:08 -08006713 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006714 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006715 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006716}
6717
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006718void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006719 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006720{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006721 struct intel_encoder *intel_encoder =
6722 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006723 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006724 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725
Chris Wilsond2dff872011-04-19 08:36:26 +01006726 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6727 connector->base.id, drm_get_connector_name(connector),
6728 encoder->base.id, drm_get_encoder_name(encoder));
6729
Chris Wilson8261b192011-04-19 23:18:09 +01006730 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006731 to_intel_connector(connector)->new_encoder = NULL;
6732 intel_encoder->new_crtc = NULL;
6733 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006734
Daniel Vetter36206362012-12-10 20:42:17 +01006735 if (old->release_fb) {
6736 drm_framebuffer_unregister_private(old->release_fb);
6737 drm_framebuffer_unreference(old->release_fb);
6738 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006739
Daniel Vetter67c96402013-01-23 16:25:09 +00006740 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006741 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 }
6743
Eric Anholtc751ce42010-03-25 11:48:48 -07006744 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006745 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6746 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006747
6748 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006749}
6750
6751/* Returns the clock of the currently programmed mode of the given pipe. */
6752static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6753{
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6756 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006757 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 u32 fp;
6759 intel_clock_t clock;
6760
6761 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006762 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006763 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006764 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
6766 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006767 if (IS_PINEVIEW(dev)) {
6768 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6769 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006770 } else {
6771 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6772 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6773 }
6774
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006775 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006776 if (IS_PINEVIEW(dev))
6777 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6778 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006779 else
6780 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 DPLL_FPA01_P1_POST_DIV_SHIFT);
6782
6783 switch (dpll & DPLL_MODE_MASK) {
6784 case DPLLB_MODE_DAC_SERIAL:
6785 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6786 5 : 10;
6787 break;
6788 case DPLLB_MODE_LVDS:
6789 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6790 7 : 14;
6791 break;
6792 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006793 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6795 return 0;
6796 }
6797
6798 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006799 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006800 } else {
6801 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6802
6803 if (is_lvds) {
6804 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6805 DPLL_FPA01_P1_POST_DIV_SHIFT);
6806 clock.p2 = 14;
6807
6808 if ((dpll & PLL_REF_INPUT_MASK) ==
6809 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6810 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006811 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006812 } else
Shaohua Li21778322009-02-23 15:19:16 +08006813 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 } else {
6815 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6816 clock.p1 = 2;
6817 else {
6818 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6819 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6820 }
6821 if (dpll & PLL_P2_DIVIDE_BY_4)
6822 clock.p2 = 4;
6823 else
6824 clock.p2 = 2;
6825
Shaohua Li21778322009-02-23 15:19:16 +08006826 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 }
6828 }
6829
6830 /* XXX: It would be nice to validate the clocks, but we can't reuse
6831 * i830PllIsValid() because it relies on the xf86_config connector
6832 * configuration being accurate, which it isn't necessarily.
6833 */
6834
6835 return clock.dot;
6836}
6837
6838/** Returns the currently programmed mode of the given pipe. */
6839struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6840 struct drm_crtc *crtc)
6841{
Jesse Barnes548f2452011-02-17 10:40:53 -08006842 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006844 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006845 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006846 int htot = I915_READ(HTOTAL(cpu_transcoder));
6847 int hsync = I915_READ(HSYNC(cpu_transcoder));
6848 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6849 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
6851 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6852 if (!mode)
6853 return NULL;
6854
6855 mode->clock = intel_crtc_clock_get(dev, crtc);
6856 mode->hdisplay = (htot & 0xffff) + 1;
6857 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6858 mode->hsync_start = (hsync & 0xffff) + 1;
6859 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6860 mode->vdisplay = (vtot & 0xffff) + 1;
6861 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6862 mode->vsync_start = (vsync & 0xffff) + 1;
6863 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6864
6865 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
6867 return mode;
6868}
6869
Daniel Vetter3dec0092010-08-20 21:40:52 +02006870static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006871{
6872 struct drm_device *dev = crtc->dev;
6873 drm_i915_private_t *dev_priv = dev->dev_private;
6874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6875 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006876 int dpll_reg = DPLL(pipe);
6877 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006878
Eric Anholtbad720f2009-10-22 16:11:14 -07006879 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006880 return;
6881
6882 if (!dev_priv->lvds_downclock_avail)
6883 return;
6884
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006885 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006886 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006887 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006888
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006889 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006890
6891 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6892 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006893 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006894
Jesse Barnes652c3932009-08-17 13:31:43 -07006895 dpll = I915_READ(dpll_reg);
6896 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006897 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006898 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006899}
6900
6901static void intel_decrease_pllclock(struct drm_crtc *crtc)
6902{
6903 struct drm_device *dev = crtc->dev;
6904 drm_i915_private_t *dev_priv = dev->dev_private;
6905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006906
Eric Anholtbad720f2009-10-22 16:11:14 -07006907 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006908 return;
6909
6910 if (!dev_priv->lvds_downclock_avail)
6911 return;
6912
6913 /*
6914 * Since this is called by a timer, we should never get here in
6915 * the manual case.
6916 */
6917 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006918 int pipe = intel_crtc->pipe;
6919 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006920 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006921
Zhao Yakui44d98a62009-10-09 11:39:40 +08006922 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006923
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006924 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006925
Chris Wilson074b5e12012-05-02 12:07:06 +01006926 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006927 dpll |= DISPLAY_RATE_SELECT_FPA1;
6928 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006929 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006930 dpll = I915_READ(dpll_reg);
6931 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006932 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006933 }
6934
6935}
6936
Chris Wilsonf047e392012-07-21 12:31:41 +01006937void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006938{
Chris Wilsonf047e392012-07-21 12:31:41 +01006939 i915_update_gfx_val(dev->dev_private);
6940}
6941
6942void intel_mark_idle(struct drm_device *dev)
6943{
Chris Wilson725a5b52013-01-08 11:02:57 +00006944 struct drm_crtc *crtc;
6945
6946 if (!i915_powersave)
6947 return;
6948
6949 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6950 if (!crtc->fb)
6951 continue;
6952
6953 intel_decrease_pllclock(crtc);
6954 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006955}
6956
6957void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6958{
6959 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006960 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006961
6962 if (!i915_powersave)
6963 return;
6964
Jesse Barnes652c3932009-08-17 13:31:43 -07006965 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006966 if (!crtc->fb)
6967 continue;
6968
Chris Wilsonf047e392012-07-21 12:31:41 +01006969 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6970 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006971 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006972}
6973
Jesse Barnes79e53942008-11-07 14:24:08 -08006974static void intel_crtc_destroy(struct drm_crtc *crtc)
6975{
6976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006977 struct drm_device *dev = crtc->dev;
6978 struct intel_unpin_work *work;
6979 unsigned long flags;
6980
6981 spin_lock_irqsave(&dev->event_lock, flags);
6982 work = intel_crtc->unpin_work;
6983 intel_crtc->unpin_work = NULL;
6984 spin_unlock_irqrestore(&dev->event_lock, flags);
6985
6986 if (work) {
6987 cancel_work_sync(&work->work);
6988 kfree(work);
6989 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006990
6991 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006992
Jesse Barnes79e53942008-11-07 14:24:08 -08006993 kfree(intel_crtc);
6994}
6995
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006996static void intel_unpin_work_fn(struct work_struct *__work)
6997{
6998 struct intel_unpin_work *work =
6999 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007000 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007001
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007002 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007003 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007004 drm_gem_object_unreference(&work->pending_flip_obj->base);
7005 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007006
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007007 intel_update_fbc(dev);
7008 mutex_unlock(&dev->struct_mutex);
7009
7010 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7011 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7012
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007013 kfree(work);
7014}
7015
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007016static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007017 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007018{
7019 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7021 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007022 unsigned long flags;
7023
7024 /* Ignore early vblank irqs */
7025 if (intel_crtc == NULL)
7026 return;
7027
7028 spin_lock_irqsave(&dev->event_lock, flags);
7029 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007030
7031 /* Ensure we don't miss a work->pending update ... */
7032 smp_rmb();
7033
7034 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007035 spin_unlock_irqrestore(&dev->event_lock, flags);
7036 return;
7037 }
7038
Chris Wilsone7d841c2012-12-03 11:36:30 +00007039 /* and that the unpin work is consistent wrt ->pending. */
7040 smp_rmb();
7041
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007042 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007043
Rob Clark45a066e2012-10-08 14:50:40 -05007044 if (work->event)
7045 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007046
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007047 drm_vblank_put(dev, intel_crtc->pipe);
7048
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007049 spin_unlock_irqrestore(&dev->event_lock, flags);
7050
Daniel Vetter2c10d572012-12-20 21:24:07 +01007051 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007052
7053 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007054
7055 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007056}
7057
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007058void intel_finish_page_flip(struct drm_device *dev, int pipe)
7059{
7060 drm_i915_private_t *dev_priv = dev->dev_private;
7061 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7062
Mario Kleiner49b14a52010-12-09 07:00:07 +01007063 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007064}
7065
7066void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7067{
7068 drm_i915_private_t *dev_priv = dev->dev_private;
7069 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7070
Mario Kleiner49b14a52010-12-09 07:00:07 +01007071 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007072}
7073
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007074void intel_prepare_page_flip(struct drm_device *dev, int plane)
7075{
7076 drm_i915_private_t *dev_priv = dev->dev_private;
7077 struct intel_crtc *intel_crtc =
7078 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7079 unsigned long flags;
7080
Chris Wilsone7d841c2012-12-03 11:36:30 +00007081 /* NB: An MMIO update of the plane base pointer will also
7082 * generate a page-flip completion irq, i.e. every modeset
7083 * is also accompanied by a spurious intel_prepare_page_flip().
7084 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007085 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007086 if (intel_crtc->unpin_work)
7087 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007088 spin_unlock_irqrestore(&dev->event_lock, flags);
7089}
7090
Chris Wilsone7d841c2012-12-03 11:36:30 +00007091inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7092{
7093 /* Ensure that the work item is consistent when activating it ... */
7094 smp_wmb();
7095 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7096 /* and that it is marked active as soon as the irq could fire. */
7097 smp_wmb();
7098}
7099
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007100static int intel_gen2_queue_flip(struct drm_device *dev,
7101 struct drm_crtc *crtc,
7102 struct drm_framebuffer *fb,
7103 struct drm_i915_gem_object *obj)
7104{
7105 struct drm_i915_private *dev_priv = dev->dev_private;
7106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007107 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007108 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007109 int ret;
7110
Daniel Vetter6d90c952012-04-26 23:28:05 +02007111 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007112 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007113 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007114
Daniel Vetter6d90c952012-04-26 23:28:05 +02007115 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007116 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007117 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007118
7119 /* Can't queue multiple flips, so wait for the previous
7120 * one to finish before executing the next.
7121 */
7122 if (intel_crtc->plane)
7123 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7124 else
7125 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007126 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7127 intel_ring_emit(ring, MI_NOOP);
7128 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7130 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007131 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007132 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007133
7134 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007135 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007136 return 0;
7137
7138err_unpin:
7139 intel_unpin_fb_obj(obj);
7140err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007141 return ret;
7142}
7143
7144static int intel_gen3_queue_flip(struct drm_device *dev,
7145 struct drm_crtc *crtc,
7146 struct drm_framebuffer *fb,
7147 struct drm_i915_gem_object *obj)
7148{
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007151 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007152 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153 int ret;
7154
Daniel Vetter6d90c952012-04-26 23:28:05 +02007155 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007156 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007157 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158
Daniel Vetter6d90c952012-04-26 23:28:05 +02007159 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007161 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162
7163 if (intel_crtc->plane)
7164 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7165 else
7166 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007167 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7168 intel_ring_emit(ring, MI_NOOP);
7169 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7170 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7171 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007172 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007173 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007174
Chris Wilsone7d841c2012-12-03 11:36:30 +00007175 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007176 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007177 return 0;
7178
7179err_unpin:
7180 intel_unpin_fb_obj(obj);
7181err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007182 return ret;
7183}
7184
7185static int intel_gen4_queue_flip(struct drm_device *dev,
7186 struct drm_crtc *crtc,
7187 struct drm_framebuffer *fb,
7188 struct drm_i915_gem_object *obj)
7189{
7190 struct drm_i915_private *dev_priv = dev->dev_private;
7191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7192 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007193 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007194 int ret;
7195
Daniel Vetter6d90c952012-04-26 23:28:05 +02007196 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007197 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007198 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199
Daniel Vetter6d90c952012-04-26 23:28:05 +02007200 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007201 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007202 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007203
7204 /* i965+ uses the linear or tiled offsets from the
7205 * Display Registers (which do not change across a page-flip)
7206 * so we need only reprogram the base address.
7207 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007208 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7209 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7210 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007211 intel_ring_emit(ring,
7212 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7213 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007214
7215 /* XXX Enabling the panel-fitter across page-flip is so far
7216 * untested on non-native modes, so ignore it for now.
7217 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7218 */
7219 pf = 0;
7220 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007221 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007222
7223 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007224 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007225 return 0;
7226
7227err_unpin:
7228 intel_unpin_fb_obj(obj);
7229err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007230 return ret;
7231}
7232
7233static int intel_gen6_queue_flip(struct drm_device *dev,
7234 struct drm_crtc *crtc,
7235 struct drm_framebuffer *fb,
7236 struct drm_i915_gem_object *obj)
7237{
7238 struct drm_i915_private *dev_priv = dev->dev_private;
7239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007240 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007241 uint32_t pf, pipesrc;
7242 int ret;
7243
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007246 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247
Daniel Vetter6d90c952012-04-26 23:28:05 +02007248 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007250 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251
Daniel Vetter6d90c952012-04-26 23:28:05 +02007252 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7253 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7254 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007255 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007256
Chris Wilson99d9acd2012-04-17 20:37:00 +01007257 /* Contrary to the suggestions in the documentation,
7258 * "Enable Panel Fitter" does not seem to be required when page
7259 * flipping with a non-native mode, and worse causes a normal
7260 * modeset to fail.
7261 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7262 */
7263 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007264 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007265 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007266
7267 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007268 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007269 return 0;
7270
7271err_unpin:
7272 intel_unpin_fb_obj(obj);
7273err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 return ret;
7275}
7276
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007277/*
7278 * On gen7 we currently use the blit ring because (in early silicon at least)
7279 * the render ring doesn't give us interrpts for page flip completion, which
7280 * means clients will hang after the first flip is queued. Fortunately the
7281 * blit ring generates interrupts properly, so use it instead.
7282 */
7283static int intel_gen7_queue_flip(struct drm_device *dev,
7284 struct drm_crtc *crtc,
7285 struct drm_framebuffer *fb,
7286 struct drm_i915_gem_object *obj)
7287{
7288 struct drm_i915_private *dev_priv = dev->dev_private;
7289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7290 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007291 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007292 int ret;
7293
7294 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7295 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007296 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007297
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007298 switch(intel_crtc->plane) {
7299 case PLANE_A:
7300 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7301 break;
7302 case PLANE_B:
7303 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7304 break;
7305 case PLANE_C:
7306 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7307 break;
7308 default:
7309 WARN_ONCE(1, "unknown plane in flip command\n");
7310 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007311 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007312 }
7313
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007314 ret = intel_ring_begin(ring, 4);
7315 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007316 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007317
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007318 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007319 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007320 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007321 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007322
7323 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007324 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007325 return 0;
7326
7327err_unpin:
7328 intel_unpin_fb_obj(obj);
7329err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007330 return ret;
7331}
7332
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333static int intel_default_queue_flip(struct drm_device *dev,
7334 struct drm_crtc *crtc,
7335 struct drm_framebuffer *fb,
7336 struct drm_i915_gem_object *obj)
7337{
7338 return -ENODEV;
7339}
7340
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007341static int intel_crtc_page_flip(struct drm_crtc *crtc,
7342 struct drm_framebuffer *fb,
7343 struct drm_pending_vblank_event *event)
7344{
7345 struct drm_device *dev = crtc->dev;
7346 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007347 struct drm_framebuffer *old_fb = crtc->fb;
7348 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7350 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007351 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007352 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007353
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007354 /* Can't change pixel format via MI display flips. */
7355 if (fb->pixel_format != crtc->fb->pixel_format)
7356 return -EINVAL;
7357
7358 /*
7359 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7360 * Note that pitch changes could also affect these register.
7361 */
7362 if (INTEL_INFO(dev)->gen > 3 &&
7363 (fb->offsets[0] != crtc->fb->offsets[0] ||
7364 fb->pitches[0] != crtc->fb->pitches[0]))
7365 return -EINVAL;
7366
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007367 work = kzalloc(sizeof *work, GFP_KERNEL);
7368 if (work == NULL)
7369 return -ENOMEM;
7370
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007371 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007372 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007373 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007374 INIT_WORK(&work->work, intel_unpin_work_fn);
7375
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007376 ret = drm_vblank_get(dev, intel_crtc->pipe);
7377 if (ret)
7378 goto free_work;
7379
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007380 /* We borrow the event spin lock for protecting unpin_work */
7381 spin_lock_irqsave(&dev->event_lock, flags);
7382 if (intel_crtc->unpin_work) {
7383 spin_unlock_irqrestore(&dev->event_lock, flags);
7384 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007385 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007386
7387 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007388 return -EBUSY;
7389 }
7390 intel_crtc->unpin_work = work;
7391 spin_unlock_irqrestore(&dev->event_lock, flags);
7392
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007393 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7394 flush_workqueue(dev_priv->wq);
7395
Chris Wilson79158102012-05-23 11:13:58 +01007396 ret = i915_mutex_lock_interruptible(dev);
7397 if (ret)
7398 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007399
Jesse Barnes75dfca82010-02-10 15:09:44 -08007400 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007401 drm_gem_object_reference(&work->old_fb_obj->base);
7402 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007403
7404 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007405
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007406 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007407
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007408 work->enable_stall_check = true;
7409
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007410 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007411 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007412
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007413 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7414 if (ret)
7415 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007416
Chris Wilson7782de32011-07-08 12:22:41 +01007417 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007418 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007419 mutex_unlock(&dev->struct_mutex);
7420
Jesse Barnese5510fa2010-07-01 16:48:37 -07007421 trace_i915_flip_request(intel_crtc->plane, obj);
7422
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007423 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007424
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007425cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007426 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007427 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007428 drm_gem_object_unreference(&work->old_fb_obj->base);
7429 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007430 mutex_unlock(&dev->struct_mutex);
7431
Chris Wilson79158102012-05-23 11:13:58 +01007432cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007433 spin_lock_irqsave(&dev->event_lock, flags);
7434 intel_crtc->unpin_work = NULL;
7435 spin_unlock_irqrestore(&dev->event_lock, flags);
7436
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007437 drm_vblank_put(dev, intel_crtc->pipe);
7438free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007439 kfree(work);
7440
7441 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007442}
7443
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007444static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007445 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7446 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007447};
7448
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007449bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7450{
7451 struct intel_encoder *other_encoder;
7452 struct drm_crtc *crtc = &encoder->new_crtc->base;
7453
7454 if (WARN_ON(!crtc))
7455 return false;
7456
7457 list_for_each_entry(other_encoder,
7458 &crtc->dev->mode_config.encoder_list,
7459 base.head) {
7460
7461 if (&other_encoder->new_crtc->base != crtc ||
7462 encoder == other_encoder)
7463 continue;
7464 else
7465 return true;
7466 }
7467
7468 return false;
7469}
7470
Daniel Vetter50f56112012-07-02 09:35:43 +02007471static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7472 struct drm_crtc *crtc)
7473{
7474 struct drm_device *dev;
7475 struct drm_crtc *tmp;
7476 int crtc_mask = 1;
7477
7478 WARN(!crtc, "checking null crtc?\n");
7479
7480 dev = crtc->dev;
7481
7482 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7483 if (tmp == crtc)
7484 break;
7485 crtc_mask <<= 1;
7486 }
7487
7488 if (encoder->possible_crtcs & crtc_mask)
7489 return true;
7490 return false;
7491}
7492
Daniel Vetter9a935852012-07-05 22:34:27 +02007493/**
7494 * intel_modeset_update_staged_output_state
7495 *
7496 * Updates the staged output configuration state, e.g. after we've read out the
7497 * current hw state.
7498 */
7499static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7500{
7501 struct intel_encoder *encoder;
7502 struct intel_connector *connector;
7503
7504 list_for_each_entry(connector, &dev->mode_config.connector_list,
7505 base.head) {
7506 connector->new_encoder =
7507 to_intel_encoder(connector->base.encoder);
7508 }
7509
7510 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7511 base.head) {
7512 encoder->new_crtc =
7513 to_intel_crtc(encoder->base.crtc);
7514 }
7515}
7516
7517/**
7518 * intel_modeset_commit_output_state
7519 *
7520 * This function copies the stage display pipe configuration to the real one.
7521 */
7522static void intel_modeset_commit_output_state(struct drm_device *dev)
7523{
7524 struct intel_encoder *encoder;
7525 struct intel_connector *connector;
7526
7527 list_for_each_entry(connector, &dev->mode_config.connector_list,
7528 base.head) {
7529 connector->base.encoder = &connector->new_encoder->base;
7530 }
7531
7532 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7533 base.head) {
7534 encoder->base.crtc = &encoder->new_crtc->base;
7535 }
7536}
7537
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007538static struct intel_crtc_config *
7539intel_modeset_pipe_config(struct drm_crtc *crtc,
7540 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007541{
7542 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007543 struct drm_encoder_helper_funcs *encoder_funcs;
7544 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007545 struct intel_crtc_config *pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007546
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007547 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7548 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007549 return ERR_PTR(-ENOMEM);
7550
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007551 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7552 drm_mode_copy(&pipe_config->requested_mode, mode);
7553
Daniel Vetter7758a112012-07-08 19:40:39 +02007554 /* Pass our mode to the connectors and the CRTC to give them a chance to
7555 * adjust it according to limitations or connector properties, and also
7556 * a chance to reject the mode entirely.
7557 */
7558 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7559 base.head) {
7560
7561 if (&encoder->new_crtc->base != crtc)
7562 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007563
7564 if (encoder->compute_config) {
7565 if (!(encoder->compute_config(encoder, pipe_config))) {
7566 DRM_DEBUG_KMS("Encoder config failure\n");
7567 goto fail;
7568 }
7569
7570 continue;
7571 }
7572
Daniel Vetter7758a112012-07-08 19:40:39 +02007573 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007574 if (!(encoder_funcs->mode_fixup(&encoder->base,
7575 &pipe_config->requested_mode,
7576 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007577 DRM_DEBUG_KMS("Encoder fixup failed\n");
7578 goto fail;
7579 }
7580 }
7581
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007582 if (!(intel_crtc_compute_config(crtc, pipe_config))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007583 DRM_DEBUG_KMS("CRTC fixup failed\n");
7584 goto fail;
7585 }
7586 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7587
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007588 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007589fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007590 kfree(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +02007591 return ERR_PTR(-EINVAL);
7592}
7593
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007594/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7595 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7596static void
7597intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7598 unsigned *prepare_pipes, unsigned *disable_pipes)
7599{
7600 struct intel_crtc *intel_crtc;
7601 struct drm_device *dev = crtc->dev;
7602 struct intel_encoder *encoder;
7603 struct intel_connector *connector;
7604 struct drm_crtc *tmp_crtc;
7605
7606 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7607
7608 /* Check which crtcs have changed outputs connected to them, these need
7609 * to be part of the prepare_pipes mask. We don't (yet) support global
7610 * modeset across multiple crtcs, so modeset_pipes will only have one
7611 * bit set at most. */
7612 list_for_each_entry(connector, &dev->mode_config.connector_list,
7613 base.head) {
7614 if (connector->base.encoder == &connector->new_encoder->base)
7615 continue;
7616
7617 if (connector->base.encoder) {
7618 tmp_crtc = connector->base.encoder->crtc;
7619
7620 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7621 }
7622
7623 if (connector->new_encoder)
7624 *prepare_pipes |=
7625 1 << connector->new_encoder->new_crtc->pipe;
7626 }
7627
7628 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7629 base.head) {
7630 if (encoder->base.crtc == &encoder->new_crtc->base)
7631 continue;
7632
7633 if (encoder->base.crtc) {
7634 tmp_crtc = encoder->base.crtc;
7635
7636 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7637 }
7638
7639 if (encoder->new_crtc)
7640 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7641 }
7642
7643 /* Check for any pipes that will be fully disabled ... */
7644 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7645 base.head) {
7646 bool used = false;
7647
7648 /* Don't try to disable disabled crtcs. */
7649 if (!intel_crtc->base.enabled)
7650 continue;
7651
7652 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7653 base.head) {
7654 if (encoder->new_crtc == intel_crtc)
7655 used = true;
7656 }
7657
7658 if (!used)
7659 *disable_pipes |= 1 << intel_crtc->pipe;
7660 }
7661
7662
7663 /* set_mode is also used to update properties on life display pipes. */
7664 intel_crtc = to_intel_crtc(crtc);
7665 if (crtc->enabled)
7666 *prepare_pipes |= 1 << intel_crtc->pipe;
7667
7668 /* We only support modeset on one single crtc, hence we need to do that
7669 * only for the passed in crtc iff we change anything else than just
7670 * disable crtcs.
7671 *
7672 * This is actually not true, to be fully compatible with the old crtc
7673 * helper we automatically disable _any_ output (i.e. doesn't need to be
7674 * connected to the crtc we're modesetting on) if it's disconnected.
7675 * Which is a rather nutty api (since changed the output configuration
7676 * without userspace's explicit request can lead to confusion), but
7677 * alas. Hence we currently need to modeset on all pipes we prepare. */
7678 if (*prepare_pipes)
7679 *modeset_pipes = *prepare_pipes;
7680
7681 /* ... and mask these out. */
7682 *modeset_pipes &= ~(*disable_pipes);
7683 *prepare_pipes &= ~(*disable_pipes);
7684}
7685
Daniel Vetterea9d7582012-07-10 10:42:52 +02007686static bool intel_crtc_in_use(struct drm_crtc *crtc)
7687{
7688 struct drm_encoder *encoder;
7689 struct drm_device *dev = crtc->dev;
7690
7691 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7692 if (encoder->crtc == crtc)
7693 return true;
7694
7695 return false;
7696}
7697
7698static void
7699intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7700{
7701 struct intel_encoder *intel_encoder;
7702 struct intel_crtc *intel_crtc;
7703 struct drm_connector *connector;
7704
7705 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7706 base.head) {
7707 if (!intel_encoder->base.crtc)
7708 continue;
7709
7710 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7711
7712 if (prepare_pipes & (1 << intel_crtc->pipe))
7713 intel_encoder->connectors_active = false;
7714 }
7715
7716 intel_modeset_commit_output_state(dev);
7717
7718 /* Update computed state. */
7719 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7720 base.head) {
7721 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7722 }
7723
7724 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7725 if (!connector->encoder || !connector->encoder->crtc)
7726 continue;
7727
7728 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7729
7730 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007731 struct drm_property *dpms_property =
7732 dev->mode_config.dpms_property;
7733
Daniel Vetterea9d7582012-07-10 10:42:52 +02007734 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007735 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007736 dpms_property,
7737 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007738
7739 intel_encoder = to_intel_encoder(connector->encoder);
7740 intel_encoder->connectors_active = true;
7741 }
7742 }
7743
7744}
7745
Daniel Vetter25c5b262012-07-08 22:08:04 +02007746#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7747 list_for_each_entry((intel_crtc), \
7748 &(dev)->mode_config.crtc_list, \
7749 base.head) \
7750 if (mask & (1 <<(intel_crtc)->pipe)) \
7751
Daniel Vetterb9805142012-08-31 17:37:33 +02007752void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007753intel_modeset_check_state(struct drm_device *dev)
7754{
7755 struct intel_crtc *crtc;
7756 struct intel_encoder *encoder;
7757 struct intel_connector *connector;
7758
7759 list_for_each_entry(connector, &dev->mode_config.connector_list,
7760 base.head) {
7761 /* This also checks the encoder/connector hw state with the
7762 * ->get_hw_state callbacks. */
7763 intel_connector_check_state(connector);
7764
7765 WARN(&connector->new_encoder->base != connector->base.encoder,
7766 "connector's staged encoder doesn't match current encoder\n");
7767 }
7768
7769 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7770 base.head) {
7771 bool enabled = false;
7772 bool active = false;
7773 enum pipe pipe, tracked_pipe;
7774
7775 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7776 encoder->base.base.id,
7777 drm_get_encoder_name(&encoder->base));
7778
7779 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7780 "encoder's stage crtc doesn't match current crtc\n");
7781 WARN(encoder->connectors_active && !encoder->base.crtc,
7782 "encoder's active_connectors set, but no crtc\n");
7783
7784 list_for_each_entry(connector, &dev->mode_config.connector_list,
7785 base.head) {
7786 if (connector->base.encoder != &encoder->base)
7787 continue;
7788 enabled = true;
7789 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7790 active = true;
7791 }
7792 WARN(!!encoder->base.crtc != enabled,
7793 "encoder's enabled state mismatch "
7794 "(expected %i, found %i)\n",
7795 !!encoder->base.crtc, enabled);
7796 WARN(active && !encoder->base.crtc,
7797 "active encoder with no crtc\n");
7798
7799 WARN(encoder->connectors_active != active,
7800 "encoder's computed active state doesn't match tracked active state "
7801 "(expected %i, found %i)\n", active, encoder->connectors_active);
7802
7803 active = encoder->get_hw_state(encoder, &pipe);
7804 WARN(active != encoder->connectors_active,
7805 "encoder's hw state doesn't match sw tracking "
7806 "(expected %i, found %i)\n",
7807 encoder->connectors_active, active);
7808
7809 if (!encoder->base.crtc)
7810 continue;
7811
7812 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7813 WARN(active && pipe != tracked_pipe,
7814 "active encoder's pipe doesn't match"
7815 "(expected %i, found %i)\n",
7816 tracked_pipe, pipe);
7817
7818 }
7819
7820 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7821 base.head) {
7822 bool enabled = false;
7823 bool active = false;
7824
7825 DRM_DEBUG_KMS("[CRTC:%d]\n",
7826 crtc->base.base.id);
7827
7828 WARN(crtc->active && !crtc->base.enabled,
7829 "active crtc, but not enabled in sw tracking\n");
7830
7831 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7832 base.head) {
7833 if (encoder->base.crtc != &crtc->base)
7834 continue;
7835 enabled = true;
7836 if (encoder->connectors_active)
7837 active = true;
7838 }
7839 WARN(active != crtc->active,
7840 "crtc's computed active state doesn't match tracked active state "
7841 "(expected %i, found %i)\n", active, crtc->active);
7842 WARN(enabled != crtc->base.enabled,
7843 "crtc's computed enabled state doesn't match tracked enabled state "
7844 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7845
7846 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7847 }
7848}
7849
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007850int intel_set_mode(struct drm_crtc *crtc,
7851 struct drm_display_mode *mode,
7852 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007853{
7854 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007855 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007856 struct drm_display_mode *saved_mode, *saved_hwmode;
7857 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007858 struct intel_crtc *intel_crtc;
7859 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007860 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007861
Tim Gardner3ac18232012-12-07 07:54:26 -07007862 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007863 if (!saved_mode)
7864 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007865 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007866
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007867 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007868 &prepare_pipes, &disable_pipes);
7869
Tim Gardner3ac18232012-12-07 07:54:26 -07007870 *saved_hwmode = crtc->hwmode;
7871 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007872
Daniel Vetter25c5b262012-07-08 22:08:04 +02007873 /* Hack: Because we don't (yet) support global modeset on multiple
7874 * crtcs, we don't keep track of the new mode for more than one crtc.
7875 * Hence simply check whether any bit is set in modeset_pipes in all the
7876 * pieces of code that are not yet converted to deal with mutliple crtcs
7877 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007878 if (modeset_pipes) {
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007879 pipe_config = intel_modeset_pipe_config(crtc, mode);
7880 if (IS_ERR(pipe_config)) {
7881 ret = PTR_ERR(pipe_config);
7882 pipe_config = NULL;
7883
Tim Gardner3ac18232012-12-07 07:54:26 -07007884 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007885 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007886 }
7887
Daniel Vetter460da9162013-03-27 00:44:51 +01007888 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7889 modeset_pipes, prepare_pipes, disable_pipes);
7890
7891 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7892 intel_crtc_disable(&intel_crtc->base);
7893
Daniel Vetterea9d7582012-07-10 10:42:52 +02007894 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7895 if (intel_crtc->base.enabled)
7896 dev_priv->display.crtc_disable(&intel_crtc->base);
7897 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007898
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007899 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7900 * to set it here already despite that we pass it down the callchain.
7901 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007902 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02007903 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007904 /* mode_set/enable/disable functions rely on a correct pipe
7905 * config. */
7906 to_intel_crtc(crtc)->config = *pipe_config;
7907 }
Daniel Vetter7758a112012-07-08 19:40:39 +02007908
Daniel Vetterea9d7582012-07-10 10:42:52 +02007909 /* Only after disabling all output pipelines that will be changed can we
7910 * update the the output configuration. */
7911 intel_modeset_update_state(dev, prepare_pipes);
7912
Daniel Vetter47fab732012-10-26 10:58:18 +02007913 if (dev_priv->display.modeset_global_resources)
7914 dev_priv->display.modeset_global_resources(dev);
7915
Daniel Vettera6778b32012-07-02 09:56:42 +02007916 /* Set up the DPLL and any encoders state that needs to adjust or depend
7917 * on the DPLL.
7918 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007919 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007920 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007921 x, y, fb);
7922 if (ret)
7923 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007924 }
7925
7926 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007927 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7928 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007929
Daniel Vetter25c5b262012-07-08 22:08:04 +02007930 if (modeset_pipes) {
7931 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007932 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007933
Daniel Vetter25c5b262012-07-08 22:08:04 +02007934 /* Calculate and store various constants which
7935 * are later needed by vblank and swap-completion
7936 * timestamping. They are derived from true hwmode.
7937 */
7938 drm_calc_timestamping_constants(crtc);
7939 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007940
7941 /* FIXME: add subpixel order */
7942done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007943 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007944 crtc->hwmode = *saved_hwmode;
7945 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007946 } else {
7947 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007948 }
7949
Tim Gardner3ac18232012-12-07 07:54:26 -07007950out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007951 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07007952 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007953 return ret;
7954}
7955
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007956void intel_crtc_restore_mode(struct drm_crtc *crtc)
7957{
7958 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7959}
7960
Daniel Vetter25c5b262012-07-08 22:08:04 +02007961#undef for_each_intel_crtc_masked
7962
Daniel Vetterd9e55602012-07-04 22:16:09 +02007963static void intel_set_config_free(struct intel_set_config *config)
7964{
7965 if (!config)
7966 return;
7967
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007968 kfree(config->save_connector_encoders);
7969 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007970 kfree(config);
7971}
7972
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007973static int intel_set_config_save_state(struct drm_device *dev,
7974 struct intel_set_config *config)
7975{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007976 struct drm_encoder *encoder;
7977 struct drm_connector *connector;
7978 int count;
7979
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007980 config->save_encoder_crtcs =
7981 kcalloc(dev->mode_config.num_encoder,
7982 sizeof(struct drm_crtc *), GFP_KERNEL);
7983 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007984 return -ENOMEM;
7985
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007986 config->save_connector_encoders =
7987 kcalloc(dev->mode_config.num_connector,
7988 sizeof(struct drm_encoder *), GFP_KERNEL);
7989 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007990 return -ENOMEM;
7991
7992 /* Copy data. Note that driver private data is not affected.
7993 * Should anything bad happen only the expected state is
7994 * restored, not the drivers personal bookkeeping.
7995 */
7996 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007997 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007998 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007999 }
8000
8001 count = 0;
8002 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008003 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008004 }
8005
8006 return 0;
8007}
8008
8009static void intel_set_config_restore_state(struct drm_device *dev,
8010 struct intel_set_config *config)
8011{
Daniel Vetter9a935852012-07-05 22:34:27 +02008012 struct intel_encoder *encoder;
8013 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008014 int count;
8015
8016 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008017 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8018 encoder->new_crtc =
8019 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008020 }
8021
8022 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008023 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8024 connector->new_encoder =
8025 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008026 }
8027}
8028
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008029static void
8030intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8031 struct intel_set_config *config)
8032{
8033
8034 /* We should be able to check here if the fb has the same properties
8035 * and then just flip_or_move it */
8036 if (set->crtc->fb != set->fb) {
8037 /* If we have no fb then treat it as a full mode set */
8038 if (set->crtc->fb == NULL) {
8039 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8040 config->mode_changed = true;
8041 } else if (set->fb == NULL) {
8042 config->mode_changed = true;
8043 } else if (set->fb->depth != set->crtc->fb->depth) {
8044 config->mode_changed = true;
8045 } else if (set->fb->bits_per_pixel !=
8046 set->crtc->fb->bits_per_pixel) {
8047 config->mode_changed = true;
8048 } else
8049 config->fb_changed = true;
8050 }
8051
Daniel Vetter835c5872012-07-10 18:11:08 +02008052 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008053 config->fb_changed = true;
8054
8055 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8056 DRM_DEBUG_KMS("modes are different, full mode set\n");
8057 drm_mode_debug_printmodeline(&set->crtc->mode);
8058 drm_mode_debug_printmodeline(set->mode);
8059 config->mode_changed = true;
8060 }
8061}
8062
Daniel Vetter2e431052012-07-04 22:42:15 +02008063static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008064intel_modeset_stage_output_state(struct drm_device *dev,
8065 struct drm_mode_set *set,
8066 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008067{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008068 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008069 struct intel_connector *connector;
8070 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008071 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008072
Damien Lespiau9abdda72013-02-13 13:29:23 +00008073 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008074 * of connectors. For paranoia, double-check this. */
8075 WARN_ON(!set->fb && (set->num_connectors != 0));
8076 WARN_ON(set->fb && (set->num_connectors == 0));
8077
Daniel Vetter50f56112012-07-02 09:35:43 +02008078 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008079 list_for_each_entry(connector, &dev->mode_config.connector_list,
8080 base.head) {
8081 /* Otherwise traverse passed in connector list and get encoders
8082 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008083 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008084 if (set->connectors[ro] == &connector->base) {
8085 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008086 break;
8087 }
8088 }
8089
Daniel Vetter9a935852012-07-05 22:34:27 +02008090 /* If we disable the crtc, disable all its connectors. Also, if
8091 * the connector is on the changing crtc but not on the new
8092 * connector list, disable it. */
8093 if ((!set->fb || ro == set->num_connectors) &&
8094 connector->base.encoder &&
8095 connector->base.encoder->crtc == set->crtc) {
8096 connector->new_encoder = NULL;
8097
8098 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8099 connector->base.base.id,
8100 drm_get_connector_name(&connector->base));
8101 }
8102
8103
8104 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008105 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008106 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008107 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008108 }
8109 /* connector->new_encoder is now updated for all connectors. */
8110
8111 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008112 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008113 list_for_each_entry(connector, &dev->mode_config.connector_list,
8114 base.head) {
8115 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008116 continue;
8117
Daniel Vetter9a935852012-07-05 22:34:27 +02008118 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008119
8120 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008121 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008122 new_crtc = set->crtc;
8123 }
8124
8125 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008126 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8127 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008128 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008129 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008130 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8131
8132 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8133 connector->base.base.id,
8134 drm_get_connector_name(&connector->base),
8135 new_crtc->base.id);
8136 }
8137
8138 /* Check for any encoders that needs to be disabled. */
8139 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8140 base.head) {
8141 list_for_each_entry(connector,
8142 &dev->mode_config.connector_list,
8143 base.head) {
8144 if (connector->new_encoder == encoder) {
8145 WARN_ON(!connector->new_encoder->new_crtc);
8146
8147 goto next_encoder;
8148 }
8149 }
8150 encoder->new_crtc = NULL;
8151next_encoder:
8152 /* Only now check for crtc changes so we don't miss encoders
8153 * that will be disabled. */
8154 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008155 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008156 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008157 }
8158 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008159 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008160
Daniel Vetter2e431052012-07-04 22:42:15 +02008161 return 0;
8162}
8163
8164static int intel_crtc_set_config(struct drm_mode_set *set)
8165{
8166 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008167 struct drm_mode_set save_set;
8168 struct intel_set_config *config;
8169 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008170
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008171 BUG_ON(!set);
8172 BUG_ON(!set->crtc);
8173 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008174
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008175 /* Enforce sane interface api - has been abused by the fb helper. */
8176 BUG_ON(!set->mode && set->fb);
8177 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008178
Daniel Vetter2e431052012-07-04 22:42:15 +02008179 if (set->fb) {
8180 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8181 set->crtc->base.id, set->fb->base.id,
8182 (int)set->num_connectors, set->x, set->y);
8183 } else {
8184 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008185 }
8186
8187 dev = set->crtc->dev;
8188
8189 ret = -ENOMEM;
8190 config = kzalloc(sizeof(*config), GFP_KERNEL);
8191 if (!config)
8192 goto out_config;
8193
8194 ret = intel_set_config_save_state(dev, config);
8195 if (ret)
8196 goto out_config;
8197
8198 save_set.crtc = set->crtc;
8199 save_set.mode = &set->crtc->mode;
8200 save_set.x = set->crtc->x;
8201 save_set.y = set->crtc->y;
8202 save_set.fb = set->crtc->fb;
8203
8204 /* Compute whether we need a full modeset, only an fb base update or no
8205 * change at all. In the future we might also check whether only the
8206 * mode changed, e.g. for LVDS where we only change the panel fitter in
8207 * such cases. */
8208 intel_set_config_compute_mode_changes(set, config);
8209
Daniel Vetter9a935852012-07-05 22:34:27 +02008210 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008211 if (ret)
8212 goto fail;
8213
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008214 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008215 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008216 DRM_DEBUG_KMS("attempting to set mode from"
8217 " userspace\n");
8218 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008219 }
8220
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008221 ret = intel_set_mode(set->crtc, set->mode,
8222 set->x, set->y, set->fb);
8223 if (ret) {
8224 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8225 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008226 goto fail;
8227 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008228 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008229 intel_crtc_wait_for_pending_flips(set->crtc);
8230
Daniel Vetter4f660f42012-07-02 09:47:37 +02008231 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008232 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008233 }
8234
Daniel Vetterd9e55602012-07-04 22:16:09 +02008235 intel_set_config_free(config);
8236
Daniel Vetter50f56112012-07-02 09:35:43 +02008237 return 0;
8238
8239fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008240 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008241
8242 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008243 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008244 intel_set_mode(save_set.crtc, save_set.mode,
8245 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008246 DRM_ERROR("failed to restore config after modeset failure\n");
8247
Daniel Vetterd9e55602012-07-04 22:16:09 +02008248out_config:
8249 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008250 return ret;
8251}
8252
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008253static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008254 .cursor_set = intel_crtc_cursor_set,
8255 .cursor_move = intel_crtc_cursor_move,
8256 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008257 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008258 .destroy = intel_crtc_destroy,
8259 .page_flip = intel_crtc_page_flip,
8260};
8261
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008262static void intel_cpu_pll_init(struct drm_device *dev)
8263{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008264 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008265 intel_ddi_pll_init(dev);
8266}
8267
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008268static void intel_pch_pll_init(struct drm_device *dev)
8269{
8270 drm_i915_private_t *dev_priv = dev->dev_private;
8271 int i;
8272
8273 if (dev_priv->num_pch_pll == 0) {
8274 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8275 return;
8276 }
8277
8278 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8279 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8280 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8281 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8282 }
8283}
8284
Hannes Ederb358d0a2008-12-18 21:18:47 +01008285static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008286{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008287 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008288 struct intel_crtc *intel_crtc;
8289 int i;
8290
8291 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8292 if (intel_crtc == NULL)
8293 return;
8294
8295 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8296
8297 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008298 for (i = 0; i < 256; i++) {
8299 intel_crtc->lut_r[i] = i;
8300 intel_crtc->lut_g[i] = i;
8301 intel_crtc->lut_b[i] = i;
8302 }
8303
Jesse Barnes80824002009-09-10 15:28:06 -07008304 /* Swap pipes & planes for FBC on pre-965 */
8305 intel_crtc->pipe = pipe;
8306 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008307 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008308 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008309 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008310 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008311 }
8312
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008313 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8314 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8315 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8316 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8317
Jesse Barnes5a354202011-06-24 12:19:22 -07008318 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008319
Jesse Barnes79e53942008-11-07 14:24:08 -08008320 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008321}
8322
Carl Worth08d7b3d2009-04-29 14:43:54 -07008323int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008324 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008325{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008326 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008327 struct drm_mode_object *drmmode_obj;
8328 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008329
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008330 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8331 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008332
Daniel Vetterc05422d2009-08-11 16:05:30 +02008333 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8334 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008335
Daniel Vetterc05422d2009-08-11 16:05:30 +02008336 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008337 DRM_ERROR("no such CRTC id\n");
8338 return -EINVAL;
8339 }
8340
Daniel Vetterc05422d2009-08-11 16:05:30 +02008341 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8342 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008343
Daniel Vetterc05422d2009-08-11 16:05:30 +02008344 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008345}
8346
Daniel Vetter66a92782012-07-12 20:08:18 +02008347static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008348{
Daniel Vetter66a92782012-07-12 20:08:18 +02008349 struct drm_device *dev = encoder->base.dev;
8350 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008351 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008352 int entry = 0;
8353
Daniel Vetter66a92782012-07-12 20:08:18 +02008354 list_for_each_entry(source_encoder,
8355 &dev->mode_config.encoder_list, base.head) {
8356
8357 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008358 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008359
8360 /* Intel hw has only one MUX where enocoders could be cloned. */
8361 if (encoder->cloneable && source_encoder->cloneable)
8362 index_mask |= (1 << entry);
8363
Jesse Barnes79e53942008-11-07 14:24:08 -08008364 entry++;
8365 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008366
Jesse Barnes79e53942008-11-07 14:24:08 -08008367 return index_mask;
8368}
8369
Chris Wilson4d302442010-12-14 19:21:29 +00008370static bool has_edp_a(struct drm_device *dev)
8371{
8372 struct drm_i915_private *dev_priv = dev->dev_private;
8373
8374 if (!IS_MOBILE(dev))
8375 return false;
8376
8377 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8378 return false;
8379
8380 if (IS_GEN5(dev) &&
8381 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8382 return false;
8383
8384 return true;
8385}
8386
Jesse Barnes79e53942008-11-07 14:24:08 -08008387static void intel_setup_outputs(struct drm_device *dev)
8388{
Eric Anholt725e30a2009-01-22 13:01:02 -08008389 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008390 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008391 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008392 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008394 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008395 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8396 /* disable the panel fitter on everything but LVDS */
8397 I915_WRITE(PFIT_CONTROL, 0);
8398 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008399
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008400 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008401 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008402
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008403 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008404 int found;
8405
8406 /* Haswell uses DDI functions to detect digital outputs */
8407 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8408 /* DDI A only supports eDP */
8409 if (found)
8410 intel_ddi_init(dev, PORT_A);
8411
8412 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8413 * register */
8414 found = I915_READ(SFUSE_STRAP);
8415
8416 if (found & SFUSE_STRAP_DDIB_DETECTED)
8417 intel_ddi_init(dev, PORT_B);
8418 if (found & SFUSE_STRAP_DDIC_DETECTED)
8419 intel_ddi_init(dev, PORT_C);
8420 if (found & SFUSE_STRAP_DDID_DETECTED)
8421 intel_ddi_init(dev, PORT_D);
8422 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008423 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008424 dpd_is_edp = intel_dpd_is_edp(dev);
8425
8426 if (has_edp_a(dev))
8427 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008428
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008429 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008430 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008431 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008432 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008433 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008434 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008435 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008436 }
8437
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008438 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008439 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008440
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008441 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008442 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008443
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008444 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008445 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008446
Daniel Vetter270b3042012-10-27 15:52:05 +02008447 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008448 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008449 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308450 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008451 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8452 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308453
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008454 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008455 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8456 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008457 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8458 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008459 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008460 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008461 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008462
Paulo Zanonie2debe92013-02-18 19:00:27 -03008463 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008464 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008465 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008466 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8467 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008468 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008469 }
Ma Ling27185ae2009-08-24 13:50:23 +08008470
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008471 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8472 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008473 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008474 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008475 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008476
8477 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008478
Paulo Zanonie2debe92013-02-18 19:00:27 -03008479 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008480 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008481 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008482 }
Ma Ling27185ae2009-08-24 13:50:23 +08008483
Paulo Zanonie2debe92013-02-18 19:00:27 -03008484 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008485
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008486 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8487 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008488 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008489 }
8490 if (SUPPORTS_INTEGRATED_DP(dev)) {
8491 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008492 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008493 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008494 }
Ma Ling27185ae2009-08-24 13:50:23 +08008495
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008496 if (SUPPORTS_INTEGRATED_DP(dev) &&
8497 (I915_READ(DP_D) & DP_DETECTED)) {
8498 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008499 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008500 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008501 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 intel_dvo_init(dev);
8503
Zhenyu Wang103a1962009-11-27 11:44:36 +08008504 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008505 intel_tv_init(dev);
8506
Chris Wilson4ef69c72010-09-09 15:14:28 +01008507 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8508 encoder->base.possible_crtcs = encoder->crtc_mask;
8509 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008510 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008511 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008512
Paulo Zanonidde86e22012-12-01 12:04:25 -02008513 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008514
8515 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008516}
8517
8518static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8519{
8520 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008521
8522 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008523 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008524
8525 kfree(intel_fb);
8526}
8527
8528static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008529 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 unsigned int *handle)
8531{
8532 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008533 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008534
Chris Wilson05394f32010-11-08 19:18:58 +00008535 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008536}
8537
8538static const struct drm_framebuffer_funcs intel_fb_funcs = {
8539 .destroy = intel_user_framebuffer_destroy,
8540 .create_handle = intel_user_framebuffer_create_handle,
8541};
8542
Dave Airlie38651672010-03-30 05:34:13 +00008543int intel_framebuffer_init(struct drm_device *dev,
8544 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008545 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008546 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008547{
Jesse Barnes79e53942008-11-07 14:24:08 -08008548 int ret;
8549
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008550 if (obj->tiling_mode == I915_TILING_Y) {
8551 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008552 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008553 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008554
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008555 if (mode_cmd->pitches[0] & 63) {
8556 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8557 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008558 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008559 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008560
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008561 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008562 if (mode_cmd->pitches[0] > 32768) {
8563 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8564 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008565 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008566 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008567
8568 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008569 mode_cmd->pitches[0] != obj->stride) {
8570 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8571 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008572 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008573 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008574
Ville Syrjälä57779d02012-10-31 17:50:14 +02008575 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008576 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008577 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008578 case DRM_FORMAT_RGB565:
8579 case DRM_FORMAT_XRGB8888:
8580 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008581 break;
8582 case DRM_FORMAT_XRGB1555:
8583 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008584 if (INTEL_INFO(dev)->gen > 3) {
8585 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008586 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008587 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008588 break;
8589 case DRM_FORMAT_XBGR8888:
8590 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008591 case DRM_FORMAT_XRGB2101010:
8592 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008593 case DRM_FORMAT_XBGR2101010:
8594 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008595 if (INTEL_INFO(dev)->gen < 4) {
8596 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008597 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008598 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008599 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008600 case DRM_FORMAT_YUYV:
8601 case DRM_FORMAT_UYVY:
8602 case DRM_FORMAT_YVYU:
8603 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008604 if (INTEL_INFO(dev)->gen < 5) {
8605 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008606 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008607 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008608 break;
8609 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008610 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008611 return -EINVAL;
8612 }
8613
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008614 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8615 if (mode_cmd->offsets[0] != 0)
8616 return -EINVAL;
8617
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008618 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8619 intel_fb->obj = obj;
8620
Jesse Barnes79e53942008-11-07 14:24:08 -08008621 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8622 if (ret) {
8623 DRM_ERROR("framebuffer init failed %d\n", ret);
8624 return ret;
8625 }
8626
Jesse Barnes79e53942008-11-07 14:24:08 -08008627 return 0;
8628}
8629
Jesse Barnes79e53942008-11-07 14:24:08 -08008630static struct drm_framebuffer *
8631intel_user_framebuffer_create(struct drm_device *dev,
8632 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008633 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008634{
Chris Wilson05394f32010-11-08 19:18:58 +00008635 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008636
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008637 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8638 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008639 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008640 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008641
Chris Wilsond2dff872011-04-19 08:36:26 +01008642 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008643}
8644
Jesse Barnes79e53942008-11-07 14:24:08 -08008645static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008646 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008647 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008648};
8649
Jesse Barnese70236a2009-09-21 10:42:27 -07008650/* Set up chip specific display functions */
8651static void intel_init_display(struct drm_device *dev)
8652{
8653 struct drm_i915_private *dev_priv = dev->dev_private;
8654
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008655 if (HAS_DDI(dev)) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008656 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008657 dev_priv->display.crtc_enable = haswell_crtc_enable;
8658 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008659 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008660 dev_priv->display.update_plane = ironlake_update_plane;
8661 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008662 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008663 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8664 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008665 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008666 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008667 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008668 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008669 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8670 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008671 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008672 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008673 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008674
Jesse Barnese70236a2009-09-21 10:42:27 -07008675 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008676 if (IS_VALLEYVIEW(dev))
8677 dev_priv->display.get_display_clock_speed =
8678 valleyview_get_display_clock_speed;
8679 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008680 dev_priv->display.get_display_clock_speed =
8681 i945_get_display_clock_speed;
8682 else if (IS_I915G(dev))
8683 dev_priv->display.get_display_clock_speed =
8684 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008685 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008686 dev_priv->display.get_display_clock_speed =
8687 i9xx_misc_get_display_clock_speed;
8688 else if (IS_I915GM(dev))
8689 dev_priv->display.get_display_clock_speed =
8690 i915gm_get_display_clock_speed;
8691 else if (IS_I865G(dev))
8692 dev_priv->display.get_display_clock_speed =
8693 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008694 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008695 dev_priv->display.get_display_clock_speed =
8696 i855_get_display_clock_speed;
8697 else /* 852, 830 */
8698 dev_priv->display.get_display_clock_speed =
8699 i830_get_display_clock_speed;
8700
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008701 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008702 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008703 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008704 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008705 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008706 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008707 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008708 } else if (IS_IVYBRIDGE(dev)) {
8709 /* FIXME: detect B0+ stepping and use auto training */
8710 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008711 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008712 dev_priv->display.modeset_global_resources =
8713 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008714 } else if (IS_HASWELL(dev)) {
8715 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008716 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008717 dev_priv->display.modeset_global_resources =
8718 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008719 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008720 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008721 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008722 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008723
8724 /* Default just returns -ENODEV to indicate unsupported */
8725 dev_priv->display.queue_flip = intel_default_queue_flip;
8726
8727 switch (INTEL_INFO(dev)->gen) {
8728 case 2:
8729 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8730 break;
8731
8732 case 3:
8733 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8734 break;
8735
8736 case 4:
8737 case 5:
8738 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8739 break;
8740
8741 case 6:
8742 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8743 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008744 case 7:
8745 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8746 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008747 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008748}
8749
Jesse Barnesb690e962010-07-19 13:53:12 -07008750/*
8751 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8752 * resume, or other times. This quirk makes sure that's the case for
8753 * affected systems.
8754 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008755static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008756{
8757 struct drm_i915_private *dev_priv = dev->dev_private;
8758
8759 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008760 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008761}
8762
Keith Packard435793d2011-07-12 14:56:22 -07008763/*
8764 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8765 */
8766static void quirk_ssc_force_disable(struct drm_device *dev)
8767{
8768 struct drm_i915_private *dev_priv = dev->dev_private;
8769 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008770 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008771}
8772
Carsten Emde4dca20e2012-03-15 15:56:26 +01008773/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008774 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8775 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008776 */
8777static void quirk_invert_brightness(struct drm_device *dev)
8778{
8779 struct drm_i915_private *dev_priv = dev->dev_private;
8780 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008781 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008782}
8783
8784struct intel_quirk {
8785 int device;
8786 int subsystem_vendor;
8787 int subsystem_device;
8788 void (*hook)(struct drm_device *dev);
8789};
8790
Egbert Eich5f85f1762012-10-14 15:46:38 +02008791/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8792struct intel_dmi_quirk {
8793 void (*hook)(struct drm_device *dev);
8794 const struct dmi_system_id (*dmi_id_list)[];
8795};
8796
8797static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8798{
8799 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8800 return 1;
8801}
8802
8803static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8804 {
8805 .dmi_id_list = &(const struct dmi_system_id[]) {
8806 {
8807 .callback = intel_dmi_reverse_brightness,
8808 .ident = "NCR Corporation",
8809 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8810 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8811 },
8812 },
8813 { } /* terminating entry */
8814 },
8815 .hook = quirk_invert_brightness,
8816 },
8817};
8818
Ben Widawskyc43b5632012-04-16 14:07:40 -07008819static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008820 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008821 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008822
Jesse Barnesb690e962010-07-19 13:53:12 -07008823 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8824 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8825
Jesse Barnesb690e962010-07-19 13:53:12 -07008826 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8827 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8828
Daniel Vetterccd0d362012-10-10 23:13:59 +02008829 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008830 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008831 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008832
8833 /* Lenovo U160 cannot use SSC on LVDS */
8834 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008835
8836 /* Sony Vaio Y cannot use SSC on LVDS */
8837 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008838
8839 /* Acer Aspire 5734Z must invert backlight brightness */
8840 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008841
8842 /* Acer/eMachines G725 */
8843 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008844
8845 /* Acer/eMachines e725 */
8846 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008847
8848 /* Acer/Packard Bell NCL20 */
8849 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008850
8851 /* Acer Aspire 4736Z */
8852 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008853};
8854
8855static void intel_init_quirks(struct drm_device *dev)
8856{
8857 struct pci_dev *d = dev->pdev;
8858 int i;
8859
8860 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8861 struct intel_quirk *q = &intel_quirks[i];
8862
8863 if (d->device == q->device &&
8864 (d->subsystem_vendor == q->subsystem_vendor ||
8865 q->subsystem_vendor == PCI_ANY_ID) &&
8866 (d->subsystem_device == q->subsystem_device ||
8867 q->subsystem_device == PCI_ANY_ID))
8868 q->hook(dev);
8869 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008870 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8871 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8872 intel_dmi_quirks[i].hook(dev);
8873 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008874}
8875
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008876/* Disable the VGA plane that we never use */
8877static void i915_disable_vga(struct drm_device *dev)
8878{
8879 struct drm_i915_private *dev_priv = dev->dev_private;
8880 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008881 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008882
8883 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008884 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008885 sr1 = inb(VGA_SR_DATA);
8886 outb(sr1 | 1<<5, VGA_SR_DATA);
8887 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8888 udelay(300);
8889
8890 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8891 POSTING_READ(vga_reg);
8892}
8893
Daniel Vetterf8175862012-04-10 15:50:11 +02008894void intel_modeset_init_hw(struct drm_device *dev)
8895{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008896 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008897
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008898 intel_prepare_ddi(dev);
8899
Daniel Vetterf8175862012-04-10 15:50:11 +02008900 intel_init_clock_gating(dev);
8901
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008902 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008903 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008904 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008905}
8906
Jesse Barnes79e53942008-11-07 14:24:08 -08008907void intel_modeset_init(struct drm_device *dev)
8908{
Jesse Barnes652c3932009-08-17 13:31:43 -07008909 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008910 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911
8912 drm_mode_config_init(dev);
8913
8914 dev->mode_config.min_width = 0;
8915 dev->mode_config.min_height = 0;
8916
Dave Airlie019d96c2011-09-29 16:20:42 +01008917 dev->mode_config.preferred_depth = 24;
8918 dev->mode_config.prefer_shadow = 1;
8919
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008920 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008921
Jesse Barnesb690e962010-07-19 13:53:12 -07008922 intel_init_quirks(dev);
8923
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008924 intel_init_pm(dev);
8925
Jesse Barnese70236a2009-09-21 10:42:27 -07008926 intel_init_display(dev);
8927
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008928 if (IS_GEN2(dev)) {
8929 dev->mode_config.max_width = 2048;
8930 dev->mode_config.max_height = 2048;
8931 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008932 dev->mode_config.max_width = 4096;
8933 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008934 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008935 dev->mode_config.max_width = 8192;
8936 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008938 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008939
Zhao Yakui28c97732009-10-09 11:39:41 +08008940 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07008941 INTEL_INFO(dev)->num_pipes,
8942 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008943
Ben Widawsky7eb552a2013-03-13 14:05:41 -07008944 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008945 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008946 ret = intel_plane_init(dev, i);
8947 if (ret)
8948 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008949 }
8950
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008951 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008952 intel_pch_pll_init(dev);
8953
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008954 /* Just disable it once at startup */
8955 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008956 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008957
8958 /* Just in case the BIOS is doing something questionable. */
8959 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008960}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008961
Daniel Vetter24929352012-07-02 20:28:59 +02008962static void
8963intel_connector_break_all_links(struct intel_connector *connector)
8964{
8965 connector->base.dpms = DRM_MODE_DPMS_OFF;
8966 connector->base.encoder = NULL;
8967 connector->encoder->connectors_active = false;
8968 connector->encoder->base.crtc = NULL;
8969}
8970
Daniel Vetter7fad7982012-07-04 17:51:47 +02008971static void intel_enable_pipe_a(struct drm_device *dev)
8972{
8973 struct intel_connector *connector;
8974 struct drm_connector *crt = NULL;
8975 struct intel_load_detect_pipe load_detect_temp;
8976
8977 /* We can't just switch on the pipe A, we need to set things up with a
8978 * proper mode and output configuration. As a gross hack, enable pipe A
8979 * by enabling the load detect pipe once. */
8980 list_for_each_entry(connector,
8981 &dev->mode_config.connector_list,
8982 base.head) {
8983 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8984 crt = &connector->base;
8985 break;
8986 }
8987 }
8988
8989 if (!crt)
8990 return;
8991
8992 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8993 intel_release_load_detect_pipe(crt, &load_detect_temp);
8994
8995
8996}
8997
Daniel Vetterfa555832012-10-10 23:14:00 +02008998static bool
8999intel_check_plane_mapping(struct intel_crtc *crtc)
9000{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009001 struct drm_device *dev = crtc->base.dev;
9002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009003 u32 reg, val;
9004
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009005 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009006 return true;
9007
9008 reg = DSPCNTR(!crtc->plane);
9009 val = I915_READ(reg);
9010
9011 if ((val & DISPLAY_PLANE_ENABLE) &&
9012 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9013 return false;
9014
9015 return true;
9016}
9017
Daniel Vetter24929352012-07-02 20:28:59 +02009018static void intel_sanitize_crtc(struct intel_crtc *crtc)
9019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009022 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009023
Daniel Vetter24929352012-07-02 20:28:59 +02009024 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009025 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009026 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9027
9028 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009029 * disable the crtc (and hence change the state) if it is wrong. Note
9030 * that gen4+ has a fixed plane -> pipe mapping. */
9031 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009032 struct intel_connector *connector;
9033 bool plane;
9034
Daniel Vetter24929352012-07-02 20:28:59 +02009035 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9036 crtc->base.base.id);
9037
9038 /* Pipe has the wrong plane attached and the plane is active.
9039 * Temporarily change the plane mapping and disable everything
9040 * ... */
9041 plane = crtc->plane;
9042 crtc->plane = !plane;
9043 dev_priv->display.crtc_disable(&crtc->base);
9044 crtc->plane = plane;
9045
9046 /* ... and break all links. */
9047 list_for_each_entry(connector, &dev->mode_config.connector_list,
9048 base.head) {
9049 if (connector->encoder->base.crtc != &crtc->base)
9050 continue;
9051
9052 intel_connector_break_all_links(connector);
9053 }
9054
9055 WARN_ON(crtc->active);
9056 crtc->base.enabled = false;
9057 }
Daniel Vetter24929352012-07-02 20:28:59 +02009058
Daniel Vetter7fad7982012-07-04 17:51:47 +02009059 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9060 crtc->pipe == PIPE_A && !crtc->active) {
9061 /* BIOS forgot to enable pipe A, this mostly happens after
9062 * resume. Force-enable the pipe to fix this, the update_dpms
9063 * call below we restore the pipe to the right state, but leave
9064 * the required bits on. */
9065 intel_enable_pipe_a(dev);
9066 }
9067
Daniel Vetter24929352012-07-02 20:28:59 +02009068 /* Adjust the state of the output pipe according to whether we
9069 * have active connectors/encoders. */
9070 intel_crtc_update_dpms(&crtc->base);
9071
9072 if (crtc->active != crtc->base.enabled) {
9073 struct intel_encoder *encoder;
9074
9075 /* This can happen either due to bugs in the get_hw_state
9076 * functions or because the pipe is force-enabled due to the
9077 * pipe A quirk. */
9078 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9079 crtc->base.base.id,
9080 crtc->base.enabled ? "enabled" : "disabled",
9081 crtc->active ? "enabled" : "disabled");
9082
9083 crtc->base.enabled = crtc->active;
9084
9085 /* Because we only establish the connector -> encoder ->
9086 * crtc links if something is active, this means the
9087 * crtc is now deactivated. Break the links. connector
9088 * -> encoder links are only establish when things are
9089 * actually up, hence no need to break them. */
9090 WARN_ON(crtc->active);
9091
9092 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9093 WARN_ON(encoder->connectors_active);
9094 encoder->base.crtc = NULL;
9095 }
9096 }
9097}
9098
9099static void intel_sanitize_encoder(struct intel_encoder *encoder)
9100{
9101 struct intel_connector *connector;
9102 struct drm_device *dev = encoder->base.dev;
9103
9104 /* We need to check both for a crtc link (meaning that the
9105 * encoder is active and trying to read from a pipe) and the
9106 * pipe itself being active. */
9107 bool has_active_crtc = encoder->base.crtc &&
9108 to_intel_crtc(encoder->base.crtc)->active;
9109
9110 if (encoder->connectors_active && !has_active_crtc) {
9111 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9112 encoder->base.base.id,
9113 drm_get_encoder_name(&encoder->base));
9114
9115 /* Connector is active, but has no active pipe. This is
9116 * fallout from our resume register restoring. Disable
9117 * the encoder manually again. */
9118 if (encoder->base.crtc) {
9119 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9120 encoder->base.base.id,
9121 drm_get_encoder_name(&encoder->base));
9122 encoder->disable(encoder);
9123 }
9124
9125 /* Inconsistent output/port/pipe state happens presumably due to
9126 * a bug in one of the get_hw_state functions. Or someplace else
9127 * in our code, like the register restore mess on resume. Clamp
9128 * things to off as a safer default. */
9129 list_for_each_entry(connector,
9130 &dev->mode_config.connector_list,
9131 base.head) {
9132 if (connector->encoder != encoder)
9133 continue;
9134
9135 intel_connector_break_all_links(connector);
9136 }
9137 }
9138 /* Enabled encoders without active connectors will be fixed in
9139 * the crtc fixup. */
9140}
9141
Daniel Vetter44cec742013-01-25 17:53:21 +01009142void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009143{
9144 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009145 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009146
9147 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9148 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009149 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009150 }
9151}
9152
Daniel Vetter24929352012-07-02 20:28:59 +02009153/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9154 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009155void intel_modeset_setup_hw_state(struct drm_device *dev,
9156 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009157{
9158 struct drm_i915_private *dev_priv = dev->dev_private;
9159 enum pipe pipe;
9160 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009161 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009162 struct intel_crtc *crtc;
9163 struct intel_encoder *encoder;
9164 struct intel_connector *connector;
9165
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009166 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009167 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9168
9169 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9170 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9171 case TRANS_DDI_EDP_INPUT_A_ON:
9172 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9173 pipe = PIPE_A;
9174 break;
9175 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9176 pipe = PIPE_B;
9177 break;
9178 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9179 pipe = PIPE_C;
9180 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009181 default:
9182 /* A bogus value has been programmed, disable
9183 * the transcoder */
9184 WARN(1, "Bogus eDP source %08x\n", tmp);
9185 intel_ddi_disable_transcoder_func(dev_priv,
9186 TRANSCODER_EDP);
9187 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009188 }
9189
9190 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9191 crtc->cpu_transcoder = TRANSCODER_EDP;
9192
9193 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9194 pipe_name(pipe));
9195 }
9196 }
9197
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009198setup_pipes:
Daniel Vetter24929352012-07-02 20:28:59 +02009199 for_each_pipe(pipe) {
9200 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9201
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009202 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009203 if (tmp & PIPECONF_ENABLE)
9204 crtc->active = true;
9205 else
9206 crtc->active = false;
9207
9208 crtc->base.enabled = crtc->active;
9209
9210 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9211 crtc->base.base.id,
9212 crtc->active ? "enabled" : "disabled");
9213 }
9214
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009215 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009216 intel_ddi_setup_hw_pll_state(dev);
9217
Daniel Vetter24929352012-07-02 20:28:59 +02009218 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9219 base.head) {
9220 pipe = 0;
9221
9222 if (encoder->get_hw_state(encoder, &pipe)) {
9223 encoder->base.crtc =
9224 dev_priv->pipe_to_crtc_mapping[pipe];
9225 } else {
9226 encoder->base.crtc = NULL;
9227 }
9228
9229 encoder->connectors_active = false;
9230 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9231 encoder->base.base.id,
9232 drm_get_encoder_name(&encoder->base),
9233 encoder->base.crtc ? "enabled" : "disabled",
9234 pipe);
9235 }
9236
9237 list_for_each_entry(connector, &dev->mode_config.connector_list,
9238 base.head) {
9239 if (connector->get_hw_state(connector)) {
9240 connector->base.dpms = DRM_MODE_DPMS_ON;
9241 connector->encoder->connectors_active = true;
9242 connector->base.encoder = &connector->encoder->base;
9243 } else {
9244 connector->base.dpms = DRM_MODE_DPMS_OFF;
9245 connector->base.encoder = NULL;
9246 }
9247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9248 connector->base.base.id,
9249 drm_get_connector_name(&connector->base),
9250 connector->base.encoder ? "enabled" : "disabled");
9251 }
9252
9253 /* HW state is read out, now we need to sanitize this mess. */
9254 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9255 base.head) {
9256 intel_sanitize_encoder(encoder);
9257 }
9258
9259 for_each_pipe(pipe) {
9260 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9261 intel_sanitize_crtc(crtc);
9262 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009263
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009264 if (force_restore) {
9265 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009266 struct drm_crtc *crtc =
9267 dev_priv->pipe_to_crtc_mapping[pipe];
9268 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009269 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009270 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9271 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009272
9273 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009274 } else {
9275 intel_modeset_update_staged_output_state(dev);
9276 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009277
9278 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009279
9280 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009281}
9282
9283void intel_modeset_gem_init(struct drm_device *dev)
9284{
Chris Wilson1833b132012-05-09 11:56:28 +01009285 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009286
9287 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009288
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009289 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009290}
9291
9292void intel_modeset_cleanup(struct drm_device *dev)
9293{
Jesse Barnes652c3932009-08-17 13:31:43 -07009294 struct drm_i915_private *dev_priv = dev->dev_private;
9295 struct drm_crtc *crtc;
9296 struct intel_crtc *intel_crtc;
9297
Keith Packardf87ea762010-10-03 19:36:26 -07009298 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009299 mutex_lock(&dev->struct_mutex);
9300
Jesse Barnes723bfd72010-10-07 16:01:13 -07009301 intel_unregister_dsm_handler();
9302
9303
Jesse Barnes652c3932009-08-17 13:31:43 -07009304 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9305 /* Skip inactive CRTCs */
9306 if (!crtc->fb)
9307 continue;
9308
9309 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009310 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009311 }
9312
Chris Wilson973d04f2011-07-08 12:22:37 +01009313 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009314
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009315 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009316
Daniel Vetter930ebb42012-06-29 23:32:16 +02009317 ironlake_teardown_rc6(dev);
9318
Jesse Barnes57f350b2012-03-28 13:39:25 -07009319 if (IS_VALLEYVIEW(dev))
9320 vlv_init_dpio(dev);
9321
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009322 mutex_unlock(&dev->struct_mutex);
9323
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009324 /* Disable the irq before mode object teardown, for the irq might
9325 * enqueue unpin/hotplug work. */
9326 drm_irq_uninstall(dev);
9327 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009328 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009329
Chris Wilson1630fe72011-07-08 12:22:42 +01009330 /* flush any delayed tasks or pending work */
9331 flush_scheduled_work();
9332
Jesse Barnes79e53942008-11-07 14:24:08 -08009333 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009334
9335 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009336}
9337
Dave Airlie28d52042009-09-21 14:33:58 +10009338/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009339 * Return which encoder is currently attached for connector.
9340 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009341struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009342{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009343 return &intel_attached_encoder(connector)->base;
9344}
Jesse Barnes79e53942008-11-07 14:24:08 -08009345
Chris Wilsondf0e9242010-09-09 16:20:55 +01009346void intel_connector_attach_encoder(struct intel_connector *connector,
9347 struct intel_encoder *encoder)
9348{
9349 connector->encoder = encoder;
9350 drm_mode_connector_attach_encoder(&connector->base,
9351 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009352}
Dave Airlie28d52042009-09-21 14:33:58 +10009353
9354/*
9355 * set vga decode state - true == enable VGA decode
9356 */
9357int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9358{
9359 struct drm_i915_private *dev_priv = dev->dev_private;
9360 u16 gmch_ctrl;
9361
9362 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9363 if (state)
9364 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9365 else
9366 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9367 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9368 return 0;
9369}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009370
9371#ifdef CONFIG_DEBUG_FS
9372#include <linux/seq_file.h>
9373
9374struct intel_display_error_state {
9375 struct intel_cursor_error_state {
9376 u32 control;
9377 u32 position;
9378 u32 base;
9379 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009380 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009381
9382 struct intel_pipe_error_state {
9383 u32 conf;
9384 u32 source;
9385
9386 u32 htotal;
9387 u32 hblank;
9388 u32 hsync;
9389 u32 vtotal;
9390 u32 vblank;
9391 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009392 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009393
9394 struct intel_plane_error_state {
9395 u32 control;
9396 u32 stride;
9397 u32 size;
9398 u32 pos;
9399 u32 addr;
9400 u32 surface;
9401 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009402 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009403};
9404
9405struct intel_display_error_state *
9406intel_display_capture_error_state(struct drm_device *dev)
9407{
Akshay Joshi0206e352011-08-16 15:34:10 -04009408 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009409 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009410 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009411 int i;
9412
9413 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9414 if (error == NULL)
9415 return NULL;
9416
Damien Lespiau52331302012-08-15 19:23:25 +01009417 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009418 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9419
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009420 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9421 error->cursor[i].control = I915_READ(CURCNTR(i));
9422 error->cursor[i].position = I915_READ(CURPOS(i));
9423 error->cursor[i].base = I915_READ(CURBASE(i));
9424 } else {
9425 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9426 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9427 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9428 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009429
9430 error->plane[i].control = I915_READ(DSPCNTR(i));
9431 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009432 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009433 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009434 error->plane[i].pos = I915_READ(DSPPOS(i));
9435 }
Paulo Zanonica291362013-03-06 20:03:14 -03009436 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9437 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009438 if (INTEL_INFO(dev)->gen >= 4) {
9439 error->plane[i].surface = I915_READ(DSPSURF(i));
9440 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9441 }
9442
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009443 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009444 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009445 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9446 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9447 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9448 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9449 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9450 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009451 }
9452
9453 return error;
9454}
9455
9456void
9457intel_display_print_error_state(struct seq_file *m,
9458 struct drm_device *dev,
9459 struct intel_display_error_state *error)
9460{
9461 int i;
9462
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009463 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009464 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009465 seq_printf(m, "Pipe [%d]:\n", i);
9466 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9467 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9468 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9469 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9470 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9471 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9472 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9473 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9474
9475 seq_printf(m, "Plane [%d]:\n", i);
9476 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9477 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009478 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009479 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009480 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9481 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009482 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009483 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009484 if (INTEL_INFO(dev)->gen >= 4) {
9485 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9486 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9487 }
9488
9489 seq_printf(m, "Cursor [%d]:\n", i);
9490 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9491 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9492 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9493 }
9494}
9495#endif