Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2009 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Jesse Barnes <jesse.barnes@intel.com> |
| 27 | */ |
| 28 | |
| 29 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 31 | #include <linux/delay.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
| 34 | #include <drm/drm_crtc.h> |
| 35 | #include <drm/drm_edid.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/i915_drm.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 38 | #include "i915_drv.h" |
| 39 | |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 40 | static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi) |
| 41 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 42 | return hdmi_to_dig_port(intel_hdmi)->base.base.dev; |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 43 | } |
| 44 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 45 | static void |
| 46 | assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi) |
| 47 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 48 | struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi); |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 49 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 50 | uint32_t enabled_bits; |
| 51 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 52 | enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE; |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 53 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 54 | WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits, |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 55 | "HDMI port enabled, expecting disabled\n"); |
| 56 | } |
| 57 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 58 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 59 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 60 | struct intel_digital_port *intel_dig_port = |
| 61 | container_of(encoder, struct intel_digital_port, base.base); |
| 62 | return &intel_dig_port->hdmi; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 63 | } |
| 64 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 65 | static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector) |
| 66 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 67 | return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 68 | } |
| 69 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 70 | static u32 g4x_infoframe_index(enum hdmi_infoframe_type type) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 71 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 72 | switch (type) { |
| 73 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 74 | return VIDEO_DIP_SELECT_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 75 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 76 | return VIDEO_DIP_SELECT_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 77 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 78 | return VIDEO_DIP_SELECT_VENDOR; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 79 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 80 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 81 | return 0; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 82 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 83 | } |
| 84 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 85 | static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 86 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 87 | switch (type) { |
| 88 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 89 | return VIDEO_DIP_ENABLE_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 90 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 91 | return VIDEO_DIP_ENABLE_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 92 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 93 | return VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 94 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 95 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 96 | return 0; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 97 | } |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 98 | } |
| 99 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 100 | static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 101 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 102 | switch (type) { |
| 103 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 104 | return VIDEO_DIP_ENABLE_AVI_HSW; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 105 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 106 | return VIDEO_DIP_ENABLE_SPD_HSW; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 107 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 108 | return VIDEO_DIP_ENABLE_VS_HSW; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 109 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 110 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 111 | return 0; |
| 112 | } |
| 113 | } |
| 114 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 115 | static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 116 | enum transcoder cpu_transcoder, |
| 117 | struct drm_i915_private *dev_priv) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 118 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 119 | switch (type) { |
| 120 | case HDMI_INFOFRAME_TYPE_AVI: |
Rodrigo Vivi | 7d9bceb | 2013-02-25 19:55:16 -0300 | [diff] [blame] | 121 | return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 122 | case HDMI_INFOFRAME_TYPE_SPD: |
Rodrigo Vivi | 7d9bceb | 2013-02-25 19:55:16 -0300 | [diff] [blame] | 123 | return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 124 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 125 | return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 126 | default: |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 127 | DRM_DEBUG_DRIVER("unknown info frame type %d\n", type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 128 | return 0; |
| 129 | } |
| 130 | } |
| 131 | |
Daniel Vetter | a3da1df | 2012-05-08 15:19:06 +0200 | [diff] [blame] | 132 | static void g4x_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 133 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 134 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 135 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 136 | const uint32_t *data = frame; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 137 | struct drm_device *dev = encoder->dev; |
| 138 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 139 | u32 val = I915_READ(VIDEO_DIP_CTL); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 140 | int i; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 141 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 142 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 143 | |
Paulo Zanoni | 1d4f85a | 2012-05-04 17:18:18 -0300 | [diff] [blame] | 144 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 145 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 146 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 147 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 148 | |
| 149 | I915_WRITE(VIDEO_DIP_CTL, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 150 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 151 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 152 | for (i = 0; i < len; i += 4) { |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 153 | I915_WRITE(VIDEO_DIP_DATA, *data); |
| 154 | data++; |
| 155 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 156 | /* Write every possible data byte to force correct ECC calculation. */ |
| 157 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 158 | I915_WRITE(VIDEO_DIP_DATA, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 159 | mmiowb(); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 160 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 161 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 162 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 163 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 164 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 165 | I915_WRITE(VIDEO_DIP_CTL, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 166 | POSTING_READ(VIDEO_DIP_CTL); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 167 | } |
| 168 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 169 | static void ibx_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 170 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 171 | const void *frame, ssize_t len) |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 172 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 173 | const uint32_t *data = frame; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 174 | struct drm_device *dev = encoder->dev; |
| 175 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 176 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 177 | int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 178 | u32 val = I915_READ(reg); |
| 179 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 180 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 181 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 182 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 183 | val |= g4x_infoframe_index(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 184 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 185 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 186 | |
| 187 | I915_WRITE(reg, val); |
| 188 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 189 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 190 | for (i = 0; i < len; i += 4) { |
| 191 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 192 | data++; |
| 193 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 194 | /* Write every possible data byte to force correct ECC calculation. */ |
| 195 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 196 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 197 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 198 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 199 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 200 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 201 | val |= VIDEO_DIP_FREQ_VSYNC; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 202 | |
| 203 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 204 | POSTING_READ(reg); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | static void cpt_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 208 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 209 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 210 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 211 | const uint32_t *data = frame; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 212 | struct drm_device *dev = encoder->dev; |
| 213 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 214 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 215 | int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 216 | u32 val = I915_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 217 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 218 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 219 | |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 220 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 221 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 222 | |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 223 | /* The DIP control register spec says that we need to update the AVI |
| 224 | * infoframe without clearing its enable bit */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 225 | if (type != HDMI_INFOFRAME_TYPE_AVI) |
| 226 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 227 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 228 | I915_WRITE(reg, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 229 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 230 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 231 | for (i = 0; i < len; i += 4) { |
| 232 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 233 | data++; |
| 234 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 235 | /* Write every possible data byte to force correct ECC calculation. */ |
| 236 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 237 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 238 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 239 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 240 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 241 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 242 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 243 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 244 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 245 | POSTING_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 246 | } |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 247 | |
| 248 | static void vlv_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 249 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 250 | const void *frame, ssize_t len) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 251 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 252 | const uint32_t *data = frame; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 253 | struct drm_device *dev = encoder->dev; |
| 254 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 255 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 256 | int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 257 | u32 val = I915_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 258 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 259 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 260 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 261 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 262 | val |= g4x_infoframe_index(type); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 263 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 264 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 265 | |
| 266 | I915_WRITE(reg, val); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 267 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 268 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 269 | for (i = 0; i < len; i += 4) { |
| 270 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 271 | data++; |
| 272 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 273 | /* Write every possible data byte to force correct ECC calculation. */ |
| 274 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 275 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 276 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 277 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 278 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 279 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 280 | val |= VIDEO_DIP_FREQ_VSYNC; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 281 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 282 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 283 | POSTING_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 284 | } |
| 285 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 286 | static void hsw_write_infoframe(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 287 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 288 | const void *frame, ssize_t len) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 289 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 290 | const uint32_t *data = frame; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 291 | struct drm_device *dev = encoder->dev; |
| 292 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 293 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 294 | u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 295 | u32 data_reg; |
| 296 | int i; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 297 | u32 val = I915_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 298 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 299 | data_reg = hsw_infoframe_data_reg(type, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 300 | intel_crtc->config.cpu_transcoder, |
| 301 | dev_priv); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 302 | if (data_reg == 0) |
| 303 | return; |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 304 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 305 | val &= ~hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 306 | I915_WRITE(ctl_reg, val); |
| 307 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 308 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 309 | for (i = 0; i < len; i += 4) { |
| 310 | I915_WRITE(data_reg + i, *data); |
| 311 | data++; |
| 312 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 313 | /* Write every possible data byte to force correct ECC calculation. */ |
| 314 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 315 | I915_WRITE(data_reg + i, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 316 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 317 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 318 | val |= hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 319 | I915_WRITE(ctl_reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 320 | POSTING_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 321 | } |
| 322 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 323 | /* |
| 324 | * The data we write to the DIP data buffer registers is 1 byte bigger than the |
| 325 | * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting |
| 326 | * at 0). It's also a byte used by DisplayPort so the same DIP registers can be |
| 327 | * used for both technologies. |
| 328 | * |
| 329 | * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0 |
| 330 | * DW1: DB3 | DB2 | DB1 | DB0 |
| 331 | * DW2: DB7 | DB6 | DB5 | DB4 |
| 332 | * DW3: ... |
| 333 | * |
| 334 | * (HB is Header Byte, DB is Data Byte) |
| 335 | * |
| 336 | * The hdmi pack() functions don't know about that hardware specific hole so we |
| 337 | * trick them by giving an offset into the buffer and moving back the header |
| 338 | * bytes by one. |
| 339 | */ |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 340 | static void intel_write_infoframe(struct drm_encoder *encoder, |
| 341 | union hdmi_infoframe *frame) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 342 | { |
| 343 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 344 | uint8_t buffer[VIDEO_DIP_DATA_SIZE]; |
| 345 | ssize_t len; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 346 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 347 | /* see comment above for the reason for this offset */ |
| 348 | len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1); |
| 349 | if (len < 0) |
| 350 | return; |
| 351 | |
| 352 | /* Insert the 'hole' (see big comment above) at position 3 */ |
| 353 | buffer[0] = buffer[1]; |
| 354 | buffer[1] = buffer[2]; |
| 355 | buffer[2] = buffer[3]; |
| 356 | buffer[3] = 0; |
| 357 | len++; |
| 358 | |
| 359 | intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 360 | } |
| 361 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 362 | static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder, |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 363 | struct drm_display_mode *adjusted_mode) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 364 | { |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 365 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 366 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 367 | union hdmi_infoframe frame; |
| 368 | int ret; |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 369 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 370 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
| 371 | adjusted_mode); |
| 372 | if (ret < 0) { |
| 373 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 374 | return; |
| 375 | } |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 376 | |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 377 | if (intel_hdmi->rgb_quant_range_selectable) { |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 378 | if (intel_crtc->config.limited_color_range) |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 379 | frame.avi.quantization_range = |
| 380 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 381 | else |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 382 | frame.avi.quantization_range = |
| 383 | HDMI_QUANTIZATION_RANGE_FULL; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 384 | } |
| 385 | |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 386 | intel_write_infoframe(encoder, &frame); |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 387 | } |
| 388 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 389 | static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder) |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 390 | { |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 391 | union hdmi_infoframe frame; |
| 392 | int ret; |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 393 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 394 | ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx"); |
| 395 | if (ret < 0) { |
| 396 | DRM_ERROR("couldn't fill SPD infoframe\n"); |
| 397 | return; |
| 398 | } |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 399 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 400 | frame.spd.sdi = HDMI_SPD_SDI_PC; |
| 401 | |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 402 | intel_write_infoframe(encoder, &frame); |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 403 | } |
| 404 | |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 405 | static void |
| 406 | intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder, |
| 407 | struct drm_display_mode *adjusted_mode) |
| 408 | { |
| 409 | union hdmi_infoframe frame; |
| 410 | int ret; |
| 411 | |
| 412 | ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi, |
| 413 | adjusted_mode); |
| 414 | if (ret < 0) |
| 415 | return; |
| 416 | |
| 417 | intel_write_infoframe(encoder, &frame); |
| 418 | } |
| 419 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 420 | static void g4x_set_infoframes(struct drm_encoder *encoder, |
| 421 | struct drm_display_mode *adjusted_mode) |
| 422 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 423 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 424 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 425 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 426 | u32 reg = VIDEO_DIP_CTL; |
| 427 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 428 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 429 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 430 | assert_hdmi_port_disabled(intel_hdmi); |
| 431 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 432 | /* If the registers were not initialized yet, they might be zeroes, |
| 433 | * which means we're selecting the AVI DIP and we're setting its |
| 434 | * frequency to once. This seems to really confuse the HW and make |
| 435 | * things stop working (the register spec says the AVI always needs to |
| 436 | * be sent every VSync). So here we avoid writing to the register more |
| 437 | * than we need and also explicitly select the AVI DIP and explicitly |
| 438 | * set its frequency to every VSync. Avoiding to write it twice seems to |
| 439 | * be enough to solve the problem, but being defensive shouldn't hurt us |
| 440 | * either. */ |
| 441 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 442 | |
| 443 | if (!intel_hdmi->has_hdmi_sink) { |
| 444 | if (!(val & VIDEO_DIP_ENABLE)) |
| 445 | return; |
| 446 | val &= ~VIDEO_DIP_ENABLE; |
| 447 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 448 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 449 | return; |
| 450 | } |
| 451 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 452 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 453 | if (val & VIDEO_DIP_ENABLE) { |
| 454 | val &= ~VIDEO_DIP_ENABLE; |
| 455 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 456 | POSTING_READ(reg); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 457 | } |
| 458 | val &= ~VIDEO_DIP_PORT_MASK; |
| 459 | val |= port; |
| 460 | } |
| 461 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 462 | val |= VIDEO_DIP_ENABLE; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 463 | val &= ~VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 464 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 465 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 466 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 467 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 468 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 469 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 470 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | static void ibx_set_infoframes(struct drm_encoder *encoder, |
| 474 | struct drm_display_mode *adjusted_mode) |
| 475 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 476 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 477 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 478 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 479 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 480 | u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 481 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 482 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 483 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 484 | assert_hdmi_port_disabled(intel_hdmi); |
| 485 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 486 | /* See the big comment in g4x_set_infoframes() */ |
| 487 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 488 | |
| 489 | if (!intel_hdmi->has_hdmi_sink) { |
| 490 | if (!(val & VIDEO_DIP_ENABLE)) |
| 491 | return; |
| 492 | val &= ~VIDEO_DIP_ENABLE; |
| 493 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 494 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 495 | return; |
| 496 | } |
| 497 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 498 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 499 | if (val & VIDEO_DIP_ENABLE) { |
| 500 | val &= ~VIDEO_DIP_ENABLE; |
| 501 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 502 | POSTING_READ(reg); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 503 | } |
| 504 | val &= ~VIDEO_DIP_PORT_MASK; |
| 505 | val |= port; |
| 506 | } |
| 507 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 508 | val |= VIDEO_DIP_ENABLE; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 509 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 510 | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 511 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 512 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 513 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 514 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 515 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 516 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 517 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 518 | } |
| 519 | |
| 520 | static void cpt_set_infoframes(struct drm_encoder *encoder, |
| 521 | struct drm_display_mode *adjusted_mode) |
| 522 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 523 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 524 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 525 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
| 526 | u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 527 | u32 val = I915_READ(reg); |
| 528 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 529 | assert_hdmi_port_disabled(intel_hdmi); |
| 530 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 531 | /* See the big comment in g4x_set_infoframes() */ |
| 532 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 533 | |
| 534 | if (!intel_hdmi->has_hdmi_sink) { |
| 535 | if (!(val & VIDEO_DIP_ENABLE)) |
| 536 | return; |
| 537 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI); |
| 538 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 539 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 540 | return; |
| 541 | } |
| 542 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 543 | /* Set both together, unset both together: see the spec. */ |
| 544 | val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 545 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 546 | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 547 | |
| 548 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 549 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 550 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 551 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 552 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 553 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 554 | } |
| 555 | |
| 556 | static void vlv_set_infoframes(struct drm_encoder *encoder, |
| 557 | struct drm_display_mode *adjusted_mode) |
| 558 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 559 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 560 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 561 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
| 562 | u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
| 563 | u32 val = I915_READ(reg); |
| 564 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 565 | assert_hdmi_port_disabled(intel_hdmi); |
| 566 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 567 | /* See the big comment in g4x_set_infoframes() */ |
| 568 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 569 | |
| 570 | if (!intel_hdmi->has_hdmi_sink) { |
| 571 | if (!(val & VIDEO_DIP_ENABLE)) |
| 572 | return; |
| 573 | val &= ~VIDEO_DIP_ENABLE; |
| 574 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 575 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 576 | return; |
| 577 | } |
| 578 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 579 | val |= VIDEO_DIP_ENABLE; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 580 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 581 | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 582 | |
| 583 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 584 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 585 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 586 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 587 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 588 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | static void hsw_set_infoframes(struct drm_encoder *encoder, |
| 592 | struct drm_display_mode *adjusted_mode) |
| 593 | { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 594 | struct drm_i915_private *dev_priv = encoder->dev->dev_private; |
| 595 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 596 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 597 | u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 598 | u32 val = I915_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 599 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 600 | assert_hdmi_port_disabled(intel_hdmi); |
| 601 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 602 | if (!intel_hdmi->has_hdmi_sink) { |
| 603 | I915_WRITE(reg, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 604 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 605 | return; |
| 606 | } |
| 607 | |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 608 | val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW | |
| 609 | VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW); |
| 610 | |
| 611 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 612 | POSTING_READ(reg); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 613 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 614 | intel_hdmi_set_avi_infoframe(encoder, adjusted_mode); |
| 615 | intel_hdmi_set_spd_infoframe(encoder); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 616 | intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 617 | } |
| 618 | |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 619 | static void intel_hdmi_mode_set(struct intel_encoder *encoder) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 620 | { |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 621 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 622 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 623 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 624 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 625 | struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 626 | u32 hdmi_val; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 627 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 628 | hdmi_val = SDVO_ENCODING_HDMI; |
Ville Syrjälä | 2af2c49 | 2013-06-25 14:16:34 +0300 | [diff] [blame] | 629 | if (!HAS_PCH_SPLIT(dev)) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 630 | hdmi_val |= intel_hdmi->color_range; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 631 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 632 | hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 633 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 634 | hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 635 | |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 636 | if (crtc->config.pipe_bpp > 24) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 637 | hdmi_val |= HDMI_COLOR_FORMAT_12bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 638 | else |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 639 | hdmi_val |= SDVO_COLOR_FORMAT_8bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 640 | |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 641 | /* Required on CPT */ |
| 642 | if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev)) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 643 | hdmi_val |= HDMI_MODE_SELECT_HDMI; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 644 | |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 645 | if (intel_hdmi->has_audio) { |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 646 | DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n", |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 647 | pipe_name(crtc->pipe)); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 648 | hdmi_val |= SDVO_AUDIO_ENABLE; |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 649 | hdmi_val |= HDMI_MODE_SELECT_HDMI; |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 650 | intel_write_eld(&encoder->base, adjusted_mode); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 651 | } |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 652 | |
Jesse Barnes | 7577056 | 2011-10-12 09:01:58 -0700 | [diff] [blame] | 653 | if (HAS_PCH_CPT(dev)) |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 654 | hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 655 | else |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 656 | hdmi_val |= SDVO_PIPE_SEL(crtc->pipe); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 657 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 658 | I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val); |
| 659 | POSTING_READ(intel_hdmi->hdmi_reg); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 660 | |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 661 | intel_hdmi->set_infoframes(&encoder->base, adjusted_mode); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 662 | } |
| 663 | |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 664 | static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder, |
| 665 | enum pipe *pipe) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 666 | { |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 667 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 668 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 669 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 670 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 671 | u32 tmp; |
| 672 | |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 673 | power_domain = intel_display_port_power_domain(encoder); |
| 674 | if (!intel_display_power_enabled(dev_priv, power_domain)) |
| 675 | return false; |
| 676 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 677 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 678 | |
| 679 | if (!(tmp & SDVO_ENABLE)) |
| 680 | return false; |
| 681 | |
| 682 | if (HAS_PCH_CPT(dev)) |
| 683 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 684 | else |
| 685 | *pipe = PORT_TO_PIPE(tmp); |
| 686 | |
| 687 | return true; |
| 688 | } |
| 689 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 690 | static void intel_hdmi_get_config(struct intel_encoder *encoder, |
| 691 | struct intel_crtc_config *pipe_config) |
| 692 | { |
| 693 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 694 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
| 695 | u32 tmp, flags = 0; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 696 | int dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 697 | |
| 698 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
| 699 | |
| 700 | if (tmp & SDVO_HSYNC_ACTIVE_HIGH) |
| 701 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 702 | else |
| 703 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 704 | |
| 705 | if (tmp & SDVO_VSYNC_ACTIVE_HIGH) |
| 706 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 707 | else |
| 708 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 709 | |
| 710 | pipe_config->adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 711 | |
| 712 | if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc) |
| 713 | dotclock = pipe_config->port_clock * 2 / 3; |
| 714 | else |
| 715 | dotclock = pipe_config->port_clock; |
| 716 | |
| 717 | if (HAS_PCH_SPLIT(dev_priv->dev)) |
| 718 | ironlake_check_encoder_dotclock(pipe_config, dotclock); |
| 719 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 720 | pipe_config->adjusted_mode.crtc_clock = dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 721 | } |
| 722 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 723 | static void intel_enable_hdmi(struct intel_encoder *encoder) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 724 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 725 | struct drm_device *dev = encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 726 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 727 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 728 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 729 | u32 temp; |
Wu Fengguang | 2deed76 | 2011-12-09 20:42:20 +0800 | [diff] [blame] | 730 | u32 enable_bits = SDVO_ENABLE; |
| 731 | |
| 732 | if (intel_hdmi->has_audio) |
| 733 | enable_bits |= SDVO_AUDIO_ENABLE; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 734 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 735 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 736 | |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 737 | /* HW workaround for IBX, we need to move the port to transcoder A |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 738 | * before disabling it, so restore the transcoder select bit here. */ |
| 739 | if (HAS_PCH_IBX(dev)) |
| 740 | enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe); |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 741 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 742 | /* HW workaround, need to toggle enable bit off and on for 12bpc, but |
| 743 | * we do this anyway which shows more stable in testing. |
| 744 | */ |
| 745 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 746 | I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE); |
| 747 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 748 | } |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 749 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 750 | temp |= enable_bits; |
| 751 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 752 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 753 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 754 | |
| 755 | /* HW workaround, need to write this twice for issue that may result |
| 756 | * in first write getting masked. |
| 757 | */ |
| 758 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 759 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 760 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 761 | } |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 762 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 763 | |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 764 | static void vlv_enable_hdmi(struct intel_encoder *encoder) |
| 765 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 766 | } |
| 767 | |
| 768 | static void intel_disable_hdmi(struct intel_encoder *encoder) |
| 769 | { |
| 770 | struct drm_device *dev = encoder->base.dev; |
| 771 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 772 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 773 | u32 temp; |
Wang Xingchao | 3cce574 | 2012-09-13 11:19:00 +0800 | [diff] [blame] | 774 | u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 775 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 776 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 777 | |
| 778 | /* HW workaround for IBX, we need to move the port to transcoder A |
| 779 | * before disabling it. */ |
| 780 | if (HAS_PCH_IBX(dev)) { |
| 781 | struct drm_crtc *crtc = encoder->base.crtc; |
| 782 | int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1; |
| 783 | |
| 784 | if (temp & SDVO_PIPE_B_SELECT) { |
| 785 | temp &= ~SDVO_PIPE_B_SELECT; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 786 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 787 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 788 | |
| 789 | /* Again we need to write this twice. */ |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 790 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 791 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 792 | |
| 793 | /* Transcoder selection bits only update |
| 794 | * effectively on vblank. */ |
| 795 | if (crtc) |
| 796 | intel_wait_for_vblank(dev, pipe); |
| 797 | else |
| 798 | msleep(50); |
Daniel Vetter | 7a87c28 | 2012-06-05 11:03:39 +0200 | [diff] [blame] | 799 | } |
| 800 | } |
| 801 | |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 802 | /* HW workaround, need to toggle enable bit off and on for 12bpc, but |
| 803 | * we do this anyway which shows more stable in testing. |
| 804 | */ |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 805 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 806 | I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE); |
| 807 | POSTING_READ(intel_hdmi->hdmi_reg); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 808 | } |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 809 | |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 810 | temp &= ~enable_bits; |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 811 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 812 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 813 | POSTING_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 814 | |
| 815 | /* HW workaround, need to write this twice for issue that may result |
| 816 | * in first write getting masked. |
| 817 | */ |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 818 | if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 819 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 820 | POSTING_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 821 | } |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 822 | } |
| 823 | |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 824 | static int hdmi_portclock_limit(struct intel_hdmi *hdmi) |
| 825 | { |
| 826 | struct drm_device *dev = intel_hdmi_to_dev(hdmi); |
| 827 | |
Ville Syrjälä | 6375b76 | 2014-03-03 11:33:36 +0200 | [diff] [blame] | 828 | if (!hdmi->has_hdmi_sink || IS_G4X(dev)) |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 829 | return 165000; |
Damien Lespiau | e3c3357 | 2013-11-02 21:07:51 -0700 | [diff] [blame] | 830 | else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 831 | return 300000; |
| 832 | else |
| 833 | return 225000; |
| 834 | } |
| 835 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 836 | static enum drm_mode_status |
| 837 | intel_hdmi_mode_valid(struct drm_connector *connector, |
| 838 | struct drm_display_mode *mode) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 839 | { |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 840 | if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector))) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 841 | return MODE_CLOCK_HIGH; |
| 842 | if (mode->clock < 20000) |
Nicolas Kaiser | 5cbba41 | 2011-05-30 12:48:26 +0200 | [diff] [blame] | 843 | return MODE_CLOCK_LOW; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 844 | |
| 845 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 846 | return MODE_NO_DBLESCAN; |
| 847 | |
| 848 | return MODE_OK; |
| 849 | } |
| 850 | |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 851 | static bool hdmi_12bpc_possible(struct intel_crtc *crtc) |
| 852 | { |
| 853 | struct drm_device *dev = crtc->base.dev; |
| 854 | struct intel_encoder *encoder; |
| 855 | int count = 0, count_hdmi = 0; |
| 856 | |
| 857 | if (!HAS_PCH_SPLIT(dev)) |
| 858 | return false; |
| 859 | |
| 860 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { |
| 861 | if (encoder->new_crtc != crtc) |
| 862 | continue; |
| 863 | |
| 864 | count_hdmi += encoder->type == INTEL_OUTPUT_HDMI; |
| 865 | count++; |
| 866 | } |
| 867 | |
| 868 | /* |
| 869 | * HDMI 12bpc affects the clocks, so it's only possible |
| 870 | * when not cloning with other encoder types. |
| 871 | */ |
| 872 | return count_hdmi > 0 && count_hdmi == count; |
| 873 | } |
| 874 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 875 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
| 876 | struct intel_crtc_config *pipe_config) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 877 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 878 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 879 | struct drm_device *dev = encoder->base.dev; |
| 880 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 881 | int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2; |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 882 | int portclock_limit = hdmi_portclock_limit(intel_hdmi); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 883 | int desired_bpp; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 884 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 885 | if (intel_hdmi->color_range_auto) { |
| 886 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
| 887 | if (intel_hdmi->has_hdmi_sink && |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 888 | drm_match_cea_mode(adjusted_mode) > 1) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 889 | intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 890 | else |
| 891 | intel_hdmi->color_range = 0; |
| 892 | } |
| 893 | |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 894 | if (intel_hdmi->color_range) |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 895 | pipe_config->limited_color_range = true; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 896 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 897 | if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev)) |
| 898 | pipe_config->has_pch_encoder = true; |
| 899 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 900 | /* |
| 901 | * HDMI is either 12 or 8, so if the display lets 10bpc sneak |
| 902 | * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 903 | * outputs. We also need to check that the higher clock still fits |
| 904 | * within limits. |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 905 | */ |
Ville Syrjälä | 6375b76 | 2014-03-03 11:33:36 +0200 | [diff] [blame] | 906 | if (pipe_config->pipe_bpp > 8*3 && intel_hdmi->has_hdmi_sink && |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 907 | clock_12bpc <= portclock_limit && |
| 908 | hdmi_12bpc_possible(encoder->new_crtc)) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 909 | DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n"); |
| 910 | desired_bpp = 12*3; |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 911 | |
| 912 | /* Need to adjust the port link by 1.5x for 12bpc. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 913 | pipe_config->port_clock = clock_12bpc; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 914 | } else { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 915 | DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n"); |
| 916 | desired_bpp = 8*3; |
| 917 | } |
| 918 | |
| 919 | if (!pipe_config->bw_constrained) { |
| 920 | DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp); |
| 921 | pipe_config->pipe_bpp = desired_bpp; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 922 | } |
| 923 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 924 | if (adjusted_mode->crtc_clock > portclock_limit) { |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 925 | DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n"); |
| 926 | return false; |
| 927 | } |
| 928 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 929 | return true; |
| 930 | } |
| 931 | |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 932 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 933 | intel_hdmi_detect(struct drm_connector *connector, bool force) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 934 | { |
Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 935 | struct drm_device *dev = connector->dev; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 936 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 937 | struct intel_digital_port *intel_dig_port = |
| 938 | hdmi_to_dig_port(intel_hdmi); |
| 939 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 940 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 941 | struct edid *edid; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 942 | enum intel_display_power_domain power_domain; |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 943 | enum drm_connector_status status = connector_status_disconnected; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 944 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 945 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 946 | connector->base.id, drm_get_connector_name(connector)); |
| 947 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 948 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 949 | intel_display_power_get(dev_priv, power_domain); |
| 950 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 951 | intel_hdmi->has_hdmi_sink = false; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 952 | intel_hdmi->has_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 953 | intel_hdmi->rgb_quant_range_selectable = false; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 954 | edid = drm_get_edid(connector, |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 955 | intel_gmbus_get_adapter(dev_priv, |
| 956 | intel_hdmi->ddc_bus)); |
ling.ma@intel.com | 2ded9e2 | 2009-07-16 17:23:09 +0800 | [diff] [blame] | 957 | |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 958 | if (edid) { |
Eric Anholt | be9f1c4 | 2009-06-21 22:14:55 -0700 | [diff] [blame] | 959 | if (edid->input & DRM_EDID_INPUT_DIGITAL) { |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 960 | status = connector_status_connected; |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 961 | if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI) |
| 962 | intel_hdmi->has_hdmi_sink = |
| 963 | drm_detect_hdmi_monitor(edid); |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 964 | intel_hdmi->has_audio = drm_detect_monitor_audio(edid); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 965 | intel_hdmi->rgb_quant_range_selectable = |
| 966 | drm_rgb_quant_range_selectable(edid); |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 967 | } |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 968 | kfree(edid); |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 969 | } |
ling.ma@intel.com | 2ded9e2 | 2009-07-16 17:23:09 +0800 | [diff] [blame] | 970 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 971 | if (status == connector_status_connected) { |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 972 | if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO) |
| 973 | intel_hdmi->has_audio = |
| 974 | (intel_hdmi->force_audio == HDMI_AUDIO_ON); |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 975 | intel_encoder->type = INTEL_OUTPUT_HDMI; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 976 | } |
| 977 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 978 | intel_display_power_put(dev_priv, power_domain); |
| 979 | |
Keith Packard | aa93d63 | 2009-05-05 09:52:46 -0700 | [diff] [blame] | 980 | return status; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 981 | } |
| 982 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 983 | static int intel_hdmi_get_modes(struct drm_connector *connector) |
| 984 | { |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 985 | struct intel_encoder *intel_encoder = intel_attached_encoder(connector); |
| 986 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 987 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 988 | enum intel_display_power_domain power_domain; |
| 989 | int ret; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 990 | |
| 991 | /* We should parse the EDID data and find out if it's an HDMI sink so |
| 992 | * we can send audio to it. |
| 993 | */ |
| 994 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 995 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 996 | intel_display_power_get(dev_priv, power_domain); |
| 997 | |
| 998 | ret = intel_ddc_get_modes(connector, |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 999 | intel_gmbus_get_adapter(dev_priv, |
| 1000 | intel_hdmi->ddc_bus)); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1001 | |
| 1002 | intel_display_power_put(dev_priv, power_domain); |
| 1003 | |
| 1004 | return ret; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1005 | } |
| 1006 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1007 | static bool |
| 1008 | intel_hdmi_detect_audio(struct drm_connector *connector) |
| 1009 | { |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1010 | struct intel_encoder *intel_encoder = intel_attached_encoder(connector); |
| 1011 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1012 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1013 | enum intel_display_power_domain power_domain; |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1014 | struct edid *edid; |
| 1015 | bool has_audio = false; |
| 1016 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1017 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 1018 | intel_display_power_get(dev_priv, power_domain); |
| 1019 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1020 | edid = drm_get_edid(connector, |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 1021 | intel_gmbus_get_adapter(dev_priv, |
| 1022 | intel_hdmi->ddc_bus)); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1023 | if (edid) { |
| 1024 | if (edid->input & DRM_EDID_INPUT_DIGITAL) |
| 1025 | has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1026 | kfree(edid); |
| 1027 | } |
| 1028 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1029 | intel_display_power_put(dev_priv, power_domain); |
| 1030 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1031 | return has_audio; |
| 1032 | } |
| 1033 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1034 | static int |
| 1035 | intel_hdmi_set_property(struct drm_connector *connector, |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 1036 | struct drm_property *property, |
| 1037 | uint64_t val) |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1038 | { |
| 1039 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1040 | struct intel_digital_port *intel_dig_port = |
| 1041 | hdmi_to_dig_port(intel_hdmi); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1042 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1043 | int ret; |
| 1044 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 1045 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1046 | if (ret) |
| 1047 | return ret; |
| 1048 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1049 | if (property == dev_priv->force_audio_property) { |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1050 | enum hdmi_force_audio i = val; |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1051 | bool has_audio; |
| 1052 | |
| 1053 | if (i == intel_hdmi->force_audio) |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1054 | return 0; |
| 1055 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1056 | intel_hdmi->force_audio = i; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1057 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1058 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1059 | has_audio = intel_hdmi_detect_audio(connector); |
| 1060 | else |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1061 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1062 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1063 | if (i == HDMI_AUDIO_OFF_DVI) |
| 1064 | intel_hdmi->has_hdmi_sink = 0; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1065 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 1066 | intel_hdmi->has_audio = has_audio; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1067 | goto done; |
| 1068 | } |
| 1069 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1070 | if (property == dev_priv->broadcast_rgb_property) { |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 1071 | bool old_auto = intel_hdmi->color_range_auto; |
| 1072 | uint32_t old_range = intel_hdmi->color_range; |
| 1073 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1074 | switch (val) { |
| 1075 | case INTEL_BROADCAST_RGB_AUTO: |
| 1076 | intel_hdmi->color_range_auto = true; |
| 1077 | break; |
| 1078 | case INTEL_BROADCAST_RGB_FULL: |
| 1079 | intel_hdmi->color_range_auto = false; |
| 1080 | intel_hdmi->color_range = 0; |
| 1081 | break; |
| 1082 | case INTEL_BROADCAST_RGB_LIMITED: |
| 1083 | intel_hdmi->color_range_auto = false; |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1084 | intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1085 | break; |
| 1086 | default: |
| 1087 | return -EINVAL; |
| 1088 | } |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 1089 | |
| 1090 | if (old_auto == intel_hdmi->color_range_auto && |
| 1091 | old_range == intel_hdmi->color_range) |
| 1092 | return 0; |
| 1093 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1094 | goto done; |
| 1095 | } |
| 1096 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1097 | return -EINVAL; |
| 1098 | |
| 1099 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 1100 | if (intel_dig_port->base.base.crtc) |
| 1101 | intel_crtc_restore_mode(intel_dig_port->base.base.crtc); |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1102 | |
| 1103 | return 0; |
| 1104 | } |
| 1105 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1106 | static void vlv_hdmi_pre_enable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1107 | { |
| 1108 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1109 | struct drm_device *dev = encoder->base.dev; |
| 1110 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1111 | struct intel_crtc *intel_crtc = |
| 1112 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1113 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1114 | int pipe = intel_crtc->pipe; |
| 1115 | u32 val; |
| 1116 | |
| 1117 | if (!IS_VALLEYVIEW(dev)) |
| 1118 | return; |
| 1119 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1120 | /* Enable clock channels for this port */ |
Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 1121 | mutex_lock(&dev_priv->dpio_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1122 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1123 | val = 0; |
| 1124 | if (pipe) |
| 1125 | val |= (1<<21); |
| 1126 | else |
| 1127 | val &= ~(1<<21); |
| 1128 | val |= 0x001000c4; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1129 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1130 | |
| 1131 | /* HDMI 1.0V-2dB */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1132 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0); |
| 1133 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f); |
| 1134 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a); |
| 1135 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040); |
| 1136 | vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878); |
| 1137 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000); |
| 1138 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000); |
| 1139 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1140 | |
| 1141 | /* Program lane clock */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1142 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018); |
| 1143 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888); |
Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 1144 | mutex_unlock(&dev_priv->dpio_lock); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1145 | |
| 1146 | intel_enable_hdmi(encoder); |
| 1147 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1148 | vlv_wait_port_ready(dev_priv, dport); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1149 | } |
| 1150 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1151 | static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1152 | { |
| 1153 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1154 | struct drm_device *dev = encoder->base.dev; |
| 1155 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1156 | struct intel_crtc *intel_crtc = |
| 1157 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1158 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1159 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1160 | |
| 1161 | if (!IS_VALLEYVIEW(dev)) |
| 1162 | return; |
| 1163 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1164 | /* Program Tx lane resets to default */ |
Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 1165 | mutex_lock(&dev_priv->dpio_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1166 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1167 | DPIO_PCS_TX_LANE2_RESET | |
| 1168 | DPIO_PCS_TX_LANE1_RESET); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1169 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1170 | DPIO_PCS_CLK_CRI_RXEB_EIOS_EN | |
| 1171 | DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN | |
| 1172 | (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) | |
| 1173 | DPIO_PCS_CLK_SOFT_RESET); |
| 1174 | |
| 1175 | /* Fix up inter-pair skew failure */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1176 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00); |
| 1177 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500); |
| 1178 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1179 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1180 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000); |
| 1181 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN); |
Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 1182 | mutex_unlock(&dev_priv->dpio_lock); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1183 | } |
| 1184 | |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1185 | static void vlv_hdmi_post_disable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1186 | { |
| 1187 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 1188 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1189 | struct intel_crtc *intel_crtc = |
| 1190 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1191 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 1192 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1193 | |
| 1194 | /* Reset lanes to avoid HDMI flicker (VLV w/a) */ |
| 1195 | mutex_lock(&dev_priv->dpio_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1196 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000); |
| 1197 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1198 | mutex_unlock(&dev_priv->dpio_lock); |
| 1199 | } |
| 1200 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1201 | static void intel_hdmi_destroy(struct drm_connector *connector) |
| 1202 | { |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1203 | drm_connector_cleanup(connector); |
Zhenyu Wang | 674e2d0 | 2010-03-29 15:57:42 +0800 | [diff] [blame] | 1204 | kfree(connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1205 | } |
| 1206 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1207 | static const struct drm_connector_funcs intel_hdmi_connector_funcs = { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1208 | .dpms = intel_connector_dpms, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1209 | .detect = intel_hdmi_detect, |
| 1210 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1211 | .set_property = intel_hdmi_set_property, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1212 | .destroy = intel_hdmi_destroy, |
| 1213 | }; |
| 1214 | |
| 1215 | static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = { |
| 1216 | .get_modes = intel_hdmi_get_modes, |
| 1217 | .mode_valid = intel_hdmi_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1218 | .best_encoder = intel_best_encoder, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1219 | }; |
| 1220 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1221 | static const struct drm_encoder_funcs intel_hdmi_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1222 | .destroy = intel_encoder_destroy, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1223 | }; |
| 1224 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1225 | static void |
| 1226 | intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector) |
| 1227 | { |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1228 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1229 | intel_attach_broadcast_rgb_property(connector); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1230 | intel_hdmi->color_range_auto = true; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1231 | } |
| 1232 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1233 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1234 | struct intel_connector *intel_connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1235 | { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1236 | struct drm_connector *connector = &intel_connector->base; |
| 1237 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
| 1238 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 1239 | struct drm_device *dev = intel_encoder->base.dev; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1240 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1241 | enum port port = intel_dig_port->port; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1242 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1243 | drm_connector_init(dev, connector, &intel_hdmi_connector_funcs, |
Adam Jackson | 8d91104 | 2009-09-23 15:08:29 -0400 | [diff] [blame] | 1244 | DRM_MODE_CONNECTOR_HDMIA); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1245 | drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs); |
| 1246 | |
Peter Ross | c3febcc | 2012-01-28 14:49:26 +0100 | [diff] [blame] | 1247 | connector->interlace_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1248 | connector->doublescan_allowed = 0; |
Damien Lespiau | 573e74a | 2013-09-25 16:45:40 +0100 | [diff] [blame] | 1249 | connector->stereo_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1250 | |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1251 | switch (port) { |
| 1252 | case PORT_B: |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1253 | intel_hdmi->ddc_bus = GMBUS_PORT_DPB; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1254 | intel_encoder->hpd_pin = HPD_PORT_B; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1255 | break; |
| 1256 | case PORT_C: |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1257 | intel_hdmi->ddc_bus = GMBUS_PORT_DPC; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1258 | intel_encoder->hpd_pin = HPD_PORT_C; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1259 | break; |
| 1260 | case PORT_D: |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 1261 | intel_hdmi->ddc_bus = GMBUS_PORT_DPD; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1262 | intel_encoder->hpd_pin = HPD_PORT_D; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1263 | break; |
| 1264 | case PORT_A: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1265 | intel_encoder->hpd_pin = HPD_PORT_A; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1266 | /* Internal port only for eDP. */ |
| 1267 | default: |
Eugeni Dodonov | 6e4c167 | 2012-05-09 15:37:13 -0300 | [diff] [blame] | 1268 | BUG(); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 1269 | } |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1270 | |
Jesse Barnes | 7637bfd | 2013-03-08 10:46:01 -0800 | [diff] [blame] | 1271 | if (IS_VALLEYVIEW(dev)) { |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 1272 | intel_hdmi->write_infoframe = vlv_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1273 | intel_hdmi->set_infoframes = vlv_set_infoframes; |
Jesse Barnes | 7637bfd | 2013-03-08 10:46:01 -0800 | [diff] [blame] | 1274 | } else if (!HAS_PCH_SPLIT(dev)) { |
| 1275 | intel_hdmi->write_infoframe = g4x_write_infoframe; |
| 1276 | intel_hdmi->set_infoframes = g4x_set_infoframes; |
Paulo Zanoni | 22b8bf1 | 2013-02-18 19:00:23 -0300 | [diff] [blame] | 1277 | } else if (HAS_DDI(dev)) { |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 1278 | intel_hdmi->write_infoframe = hsw_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1279 | intel_hdmi->set_infoframes = hsw_set_infoframes; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1280 | } else if (HAS_PCH_IBX(dev)) { |
| 1281 | intel_hdmi->write_infoframe = ibx_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1282 | intel_hdmi->set_infoframes = ibx_set_infoframes; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1283 | } else { |
| 1284 | intel_hdmi->write_infoframe = cpt_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1285 | intel_hdmi->set_infoframes = cpt_set_infoframes; |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 1286 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 1287 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1288 | if (HAS_DDI(dev)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1289 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 1290 | else |
| 1291 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 1292 | intel_connector->unregister = intel_connector_unregister; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1293 | |
| 1294 | intel_hdmi_add_properties(intel_hdmi, connector); |
| 1295 | |
| 1296 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
| 1297 | drm_sysfs_connector_add(connector); |
| 1298 | |
| 1299 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 1300 | * 0xd. Failure to do so will result in spurious interrupts being |
| 1301 | * generated on the port when a cable is not attached. |
| 1302 | */ |
| 1303 | if (IS_G4X(dev) && !IS_GM45(dev)) { |
| 1304 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 1305 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 1306 | } |
| 1307 | } |
| 1308 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1309 | void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port) |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1310 | { |
| 1311 | struct intel_digital_port *intel_dig_port; |
| 1312 | struct intel_encoder *intel_encoder; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1313 | struct intel_connector *intel_connector; |
| 1314 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1315 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1316 | if (!intel_dig_port) |
| 1317 | return; |
| 1318 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1319 | intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1320 | if (!intel_connector) { |
| 1321 | kfree(intel_dig_port); |
| 1322 | return; |
| 1323 | } |
| 1324 | |
| 1325 | intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1326 | |
| 1327 | drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs, |
| 1328 | DRM_MODE_ENCODER_TMDS); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1329 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1330 | intel_encoder->compute_config = intel_hdmi_compute_config; |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 1331 | intel_encoder->mode_set = intel_hdmi_mode_set; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1332 | intel_encoder->disable = intel_disable_hdmi; |
| 1333 | intel_encoder->get_hw_state = intel_hdmi_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1334 | intel_encoder->get_config = intel_hdmi_get_config; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1335 | if (IS_VALLEYVIEW(dev)) { |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1336 | intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable; |
| 1337 | intel_encoder->pre_enable = vlv_hdmi_pre_enable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1338 | intel_encoder->enable = vlv_enable_hdmi; |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1339 | intel_encoder->post_disable = vlv_hdmi_post_disable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1340 | } else { |
| 1341 | intel_encoder->enable = intel_enable_hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1342 | } |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1343 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1344 | intel_encoder->type = INTEL_OUTPUT_HDMI; |
| 1345 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 1346 | intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 1347 | /* |
| 1348 | * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems |
| 1349 | * to work on real hardware. And since g4x can send infoframes to |
| 1350 | * only one port anyway, nothing is lost by allowing it. |
| 1351 | */ |
| 1352 | if (IS_G4X(dev)) |
| 1353 | intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1354 | |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1355 | intel_dig_port->port = port; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1356 | intel_dig_port->hdmi.hdmi_reg = hdmi_reg; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1357 | intel_dig_port->dp.output_reg = 0; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1358 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1359 | intel_hdmi_init_connector(intel_dig_port, intel_connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1360 | } |