blob: e8123d010307b13911f95de4c52ba9b48923f4e2 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
19
Tony Lindgren1dbae812005-11-10 14:26:51 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060024#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030025#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000026
Tony Lindgren120db2c2006-04-02 17:46:27 +010027#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010028
29#include <asm/mach/map.h>
30
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/sram.h>
32#include <plat/sdrc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/serial.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030034
Paul Walmsleye80a9722010-01-26 20:13:12 -070035#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070036#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070037#include "clock44xx.h"
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070038#include "io.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000039
Tony Lindgrence491cf2009-10-20 09:40:47 -070040#include <plat/omap-pm.h>
Kevin Hilman81a60482011-03-16 14:25:45 -070041#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070042#include "powerdomain.h"
Paul Walmsley97171002008-08-19 11:08:40 +030043
Paul Walmsley1540f2142010-12-21 21:05:15 -070044#include "clockdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070045#include <plat/omap_hwmod.h>
Tony Lindgren5d190c42010-12-09 15:49:23 -080046#include <plat/multi.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030047
Tony Lindgren1dbae812005-11-10 14:26:51 +000048/*
49 * The machine specific code may provide the extra mapping besides the
50 * default mapping provided here.
51 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030052
Tony Lindgren088ef952010-02-12 12:26:47 -080053#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030054static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000055 {
56 .virtual = L3_24XX_VIRT,
57 .pfn = __phys_to_pfn(L3_24XX_PHYS),
58 .length = L3_24XX_SIZE,
59 .type = MT_DEVICE
60 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080061 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030062 .virtual = L4_24XX_VIRT,
63 .pfn = __phys_to_pfn(L4_24XX_PHYS),
64 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080065 .type = MT_DEVICE
66 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030067};
68
Tony Lindgren59b479e2011-01-27 16:39:40 -080069#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000071 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070072 .virtual = DSP_MEM_2420_VIRT,
73 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
74 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080075 .type = MT_DEVICE
76 },
77 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070078 .virtual = DSP_IPI_2420_VIRT,
79 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
80 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080081 .type = MT_DEVICE
82 },
83 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070084 .virtual = DSP_MMU_2420_VIRT,
85 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
86 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030088 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000089};
90
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030091#endif
92
Tony Lindgren59b479e2011-01-27 16:39:40 -080093#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030094static struct map_desc omap243x_io_desc[] __initdata = {
95 {
96 .virtual = L4_WK_243X_VIRT,
97 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
98 .length = L4_WK_243X_SIZE,
99 .type = MT_DEVICE
100 },
101 {
102 .virtual = OMAP243X_GPMC_VIRT,
103 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
104 .length = OMAP243X_GPMC_SIZE,
105 .type = MT_DEVICE
106 },
107 {
108 .virtual = OMAP243X_SDRC_VIRT,
109 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
110 .length = OMAP243X_SDRC_SIZE,
111 .type = MT_DEVICE
112 },
113 {
114 .virtual = OMAP243X_SMS_VIRT,
115 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
116 .length = OMAP243X_SMS_SIZE,
117 .type = MT_DEVICE
118 },
119};
120#endif
121#endif
122
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800123#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300124static struct map_desc omap34xx_io_desc[] __initdata = {
125 {
126 .virtual = L3_34XX_VIRT,
127 .pfn = __phys_to_pfn(L3_34XX_PHYS),
128 .length = L3_34XX_SIZE,
129 .type = MT_DEVICE
130 },
131 {
132 .virtual = L4_34XX_VIRT,
133 .pfn = __phys_to_pfn(L4_34XX_PHYS),
134 .length = L4_34XX_SIZE,
135 .type = MT_DEVICE
136 },
137 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300138 .virtual = OMAP34XX_GPMC_VIRT,
139 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
140 .length = OMAP34XX_GPMC_SIZE,
141 .type = MT_DEVICE
142 },
143 {
144 .virtual = OMAP343X_SMS_VIRT,
145 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
146 .length = OMAP343X_SMS_SIZE,
147 .type = MT_DEVICE
148 },
149 {
150 .virtual = OMAP343X_SDRC_VIRT,
151 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
152 .length = OMAP343X_SDRC_SIZE,
153 .type = MT_DEVICE
154 },
155 {
156 .virtual = L4_PER_34XX_VIRT,
157 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
158 .length = L4_PER_34XX_SIZE,
159 .type = MT_DEVICE
160 },
161 {
162 .virtual = L4_EMU_34XX_VIRT,
163 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
164 .length = L4_EMU_34XX_SIZE,
165 .type = MT_DEVICE
166 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700167#if defined(CONFIG_DEBUG_LL) && \
168 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
169 {
170 .virtual = ZOOM_UART_VIRT,
171 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
172 .length = SZ_1M,
173 .type = MT_DEVICE
174 },
175#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300176};
177#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800178
179#ifdef CONFIG_SOC_OMAPTI816X
180static struct map_desc omapti816x_io_desc[] __initdata = {
181 {
182 .virtual = L4_34XX_VIRT,
183 .pfn = __phys_to_pfn(L4_34XX_PHYS),
184 .length = L4_34XX_SIZE,
185 .type = MT_DEVICE
186 },
187};
188#endif
189
Santosh Shilimkar44169072009-05-28 14:16:04 -0700190#ifdef CONFIG_ARCH_OMAP4
191static struct map_desc omap44xx_io_desc[] __initdata = {
192 {
193 .virtual = L3_44XX_VIRT,
194 .pfn = __phys_to_pfn(L3_44XX_PHYS),
195 .length = L3_44XX_SIZE,
196 .type = MT_DEVICE,
197 },
198 {
199 .virtual = L4_44XX_VIRT,
200 .pfn = __phys_to_pfn(L4_44XX_PHYS),
201 .length = L4_44XX_SIZE,
202 .type = MT_DEVICE,
203 },
204 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700205 .virtual = OMAP44XX_GPMC_VIRT,
206 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
207 .length = OMAP44XX_GPMC_SIZE,
208 .type = MT_DEVICE,
209 },
210 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700211 .virtual = OMAP44XX_EMIF1_VIRT,
212 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
213 .length = OMAP44XX_EMIF1_SIZE,
214 .type = MT_DEVICE,
215 },
216 {
217 .virtual = OMAP44XX_EMIF2_VIRT,
218 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
219 .length = OMAP44XX_EMIF2_SIZE,
220 .type = MT_DEVICE,
221 },
222 {
223 .virtual = OMAP44XX_DMM_VIRT,
224 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
225 .length = OMAP44XX_DMM_SIZE,
226 .type = MT_DEVICE,
227 },
228 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700229 .virtual = L4_PER_44XX_VIRT,
230 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
231 .length = L4_PER_44XX_SIZE,
232 .type = MT_DEVICE,
233 },
234 {
235 .virtual = L4_EMU_44XX_VIRT,
236 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
237 .length = L4_EMU_44XX_SIZE,
238 .type = MT_DEVICE,
239 },
240};
241#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300242
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800243static void __init _omap2_map_common_io(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000244{
Tony Lindgren120db2c2006-04-02 17:46:27 +0100245 /* Normally devicemaps_init() would flush caches and tlb after
246 * mdesc->map_io(), but we must also do it here because of the CPU
247 * revision check below.
248 */
249 local_flush_tlb_all();
250 flush_cache_all();
Tony Lindgren120db2c2006-04-02 17:46:27 +0100251}
252
Tony Lindgren59b479e2011-01-27 16:39:40 -0800253#ifdef CONFIG_SOC_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000254void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800255{
256 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
257 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
258 _omap2_map_common_io();
259}
260#endif
261
Tony Lindgren59b479e2011-01-27 16:39:40 -0800262#ifdef CONFIG_SOC_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000263void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800264{
265 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
266 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
267 _omap2_map_common_io();
268}
269#endif
270
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800271#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000272void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800273{
274 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
275 _omap2_map_common_io();
276}
277#endif
278
Hemant Pedanekar01001712011-02-16 08:31:39 -0800279#ifdef CONFIG_SOC_OMAPTI816X
280void __init omapti816x_map_common_io(void)
281{
282 iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc));
283 _omap2_map_common_io();
284}
285#endif
286
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800287#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000288void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800289{
290 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
291 _omap2_map_common_io();
292}
293#endif
294
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600295/*
296 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
297 *
298 * Sets the CORE DPLL3 M2 divider to the same value that it's at
299 * currently. This has the effect of setting the SDRC SDRAM AC timing
300 * registers to the values currently defined by the kernel. Currently
301 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
302 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
303 * or passes along the return value of clk_set_rate().
304 */
305static int __init _omap2_init_reprogram_sdrc(void)
306{
307 struct clk *dpll3_m2_ck;
308 int v = -EINVAL;
309 long rate;
310
311 if (!cpu_is_omap34xx())
312 return 0;
313
314 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000315 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600316 return -EINVAL;
317
318 rate = clk_get_rate(dpll3_m2_ck);
319 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
320 v = clk_set_rate(dpll3_m2_ck, rate);
321 if (v)
322 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
323
324 clk_put(dpll3_m2_ck);
325
326 return v;
327}
328
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700329static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
330{
331 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
332}
333
Tony Lindgren741e3a82011-05-17 03:51:26 -0700334/* See irq.c, omap4-common.c and entry-macro.S */
Russell King9f9605c2011-01-07 11:57:44 +0000335void __iomem *omap_irq_base;
336
Tony Lindgren7b250af2011-10-04 18:26:28 -0700337static void __init omap_common_init_early(void)
338{
339 omap2_check_revision();
340 omap_sram_init();
341}
342
343static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100344{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700345 u8 postsetup_state;
346
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700347 /* Set the default postsetup state for all hwmods */
348#ifdef CONFIG_PM_RUNTIME
349 postsetup_state = _HWMOD_STATE_IDLE;
350#else
351 postsetup_state = _HWMOD_STATE_ENABLED;
352#endif
353 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200354
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700355 /*
356 * Set the default postsetup state for unusual modules (like
357 * MPU WDT).
358 *
359 * The postsetup_state is not actually used until
360 * omap_hwmod_late_init(), so boards that desire full watchdog
361 * coverage of kernel initialization can reprogram the
362 * postsetup_state between the calls to
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700363 * omap2_init_common_infra() and omap_sdrc_init().
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700364 *
365 * XXX ideally we could detect whether the MPU WDT was currently
366 * enabled here and make this conditional
367 */
368 postsetup_state = _HWMOD_STATE_DISABLED;
369 omap_hwmod_for_each_by_class("wd_timer",
370 _set_hwmod_postsetup_state,
371 &postsetup_state);
372
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600373 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700374}
375
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700376void __init omap2420_init_early(void)
377{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700378 omap_common_init_early();
379 omap2xxx_voltagedomains_init();
380 omap242x_powerdomains_init();
381 omap242x_clockdomains_init();
382 omap2420_hwmod_init();
383 omap_hwmod_init_postsetup();
384 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700385}
386
387void __init omap2430_init_early(void)
388{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700389 omap_common_init_early();
390 omap2xxx_voltagedomains_init();
391 omap243x_powerdomains_init();
392 omap243x_clockdomains_init();
393 omap2430_hwmod_init();
394 omap_hwmod_init_postsetup();
395 omap2430_clk_init();
396}
397
398/*
399 * Currently only board-omap3beagle.c should call this because of the
400 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
401 */
402void __init omap3_init_early(void)
403{
404 omap_common_init_early();
405 omap3xxx_voltagedomains_init();
406 omap3xxx_powerdomains_init();
407 omap3xxx_clockdomains_init();
408 omap3xxx_hwmod_init();
409 omap_hwmod_init_postsetup();
410 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700411}
412
413void __init omap3430_init_early(void)
414{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700415 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700416}
417
418void __init omap35xx_init_early(void)
419{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700420 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700421}
422
423void __init omap3630_init_early(void)
424{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700425 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700426}
427
428void __init am35xx_init_early(void)
429{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700430 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700431}
432
433void __init ti816x_init_early(void)
434{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700435 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700436}
437
438void __init omap4430_init_early(void)
439{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700440 omap_common_init_early();
441 omap44xx_voltagedomains_init();
442 omap44xx_powerdomains_init();
443 omap44xx_clockdomains_init();
444 omap44xx_hwmod_init();
445 omap_hwmod_init_postsetup();
446 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700447}
448
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700449void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700450 struct omap_sdrc_params *sdrc_cs1)
451{
Hemant Pedanekar01001712011-02-16 08:31:39 -0800452 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000453 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
454 _omap2_init_reprogram_sdrc();
455 }
Tony Lindgren5d190c42010-12-09 15:49:23 -0800456
Tony Lindgren1dbae812005-11-10 14:26:51 +0000457}
Tony Lindgrendf1e9d12010-12-10 09:46:24 -0800458
459/*
460 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
461 */
462
463u8 omap_readb(u32 pa)
464{
465 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
466}
467EXPORT_SYMBOL(omap_readb);
468
469u16 omap_readw(u32 pa)
470{
471 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
472}
473EXPORT_SYMBOL(omap_readw);
474
475u32 omap_readl(u32 pa)
476{
477 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
478}
479EXPORT_SYMBOL(omap_readl);
480
481void omap_writeb(u8 v, u32 pa)
482{
483 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
484}
485EXPORT_SYMBOL(omap_writeb);
486
487void omap_writew(u16 v, u32 pa)
488{
489 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
490}
491EXPORT_SYMBOL(omap_writew);
492
493void omap_writel(u32 v, u32 pa)
494{
495 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
496}
497EXPORT_SYMBOL(omap_writel);